omap4-l4.dtsi 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485
  1. // SPDX-License-Identifier: GPL-2.0
  2. &l4_cfg { /* 0x4a000000 */
  3. compatible = "ti,omap4-l4-cfg", "simple-pm-bus";
  4. power-domains = <&prm_core>;
  5. clocks = <&l4_cfg_clkctrl OMAP4_L4_CFG_CLKCTRL 0>;
  6. clock-names = "fck";
  7. reg = <0x4a000000 0x800>,
  8. <0x4a000800 0x800>,
  9. <0x4a001000 0x1000>;
  10. reg-names = "ap", "la", "ia0";
  11. #address-cells = <1>;
  12. #size-cells = <1>;
  13. ranges = <0x00000000 0x4a000000 0x080000>, /* segment 0 */
  14. <0x00080000 0x4a080000 0x080000>, /* segment 1 */
  15. <0x00100000 0x4a100000 0x080000>, /* segment 2 */
  16. <0x00180000 0x4a180000 0x080000>, /* segment 3 */
  17. <0x00200000 0x4a200000 0x080000>, /* segment 4 */
  18. <0x00280000 0x4a280000 0x080000>, /* segment 5 */
  19. <0x00300000 0x4a300000 0x080000>; /* segment 6 */
  20. segment@0 { /* 0x4a000000 */
  21. compatible = "simple-pm-bus";
  22. #address-cells = <1>;
  23. #size-cells = <1>;
  24. ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */
  25. <0x00001000 0x00001000 0x001000>, /* ap 1 */
  26. <0x00000800 0x00000800 0x000800>, /* ap 2 */
  27. <0x00002000 0x00002000 0x001000>, /* ap 3 */
  28. <0x00003000 0x00003000 0x001000>, /* ap 4 */
  29. <0x00004000 0x00004000 0x001000>, /* ap 5 */
  30. <0x00005000 0x00005000 0x001000>, /* ap 6 */
  31. <0x00056000 0x00056000 0x001000>, /* ap 7 */
  32. <0x00057000 0x00057000 0x001000>, /* ap 8 */
  33. <0x0005c000 0x0005c000 0x001000>, /* ap 9 */
  34. <0x00058000 0x00058000 0x004000>, /* ap 10 */
  35. <0x00062000 0x00062000 0x001000>, /* ap 11 */
  36. <0x00063000 0x00063000 0x001000>, /* ap 12 */
  37. <0x00008000 0x00008000 0x002000>, /* ap 23 */
  38. <0x0000a000 0x0000a000 0x001000>, /* ap 24 */
  39. <0x00066000 0x00066000 0x001000>, /* ap 25 */
  40. <0x00067000 0x00067000 0x001000>, /* ap 26 */
  41. <0x0005e000 0x0005e000 0x002000>, /* ap 80 */
  42. <0x00060000 0x00060000 0x001000>, /* ap 81 */
  43. <0x00064000 0x00064000 0x001000>, /* ap 86 */
  44. <0x00065000 0x00065000 0x001000>; /* ap 87 */
  45. target-module@2000 { /* 0x4a002000, ap 3 06.0 */
  46. compatible = "ti,sysc-omap4", "ti,sysc";
  47. reg = <0x2000 0x4>,
  48. <0x2010 0x4>;
  49. reg-names = "rev", "sysc";
  50. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  51. <SYSC_IDLE_NO>,
  52. <SYSC_IDLE_SMART>,
  53. <SYSC_IDLE_SMART_WKUP>;
  54. /* Domains (V, P, C): core, core_pwrdm, l4_cfg_clkdm */
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. ranges = <0x0 0x2000 0x1000>;
  58. omap4_scm_core: scm@0 {
  59. compatible = "ti,omap4-scm-core", "simple-bus";
  60. reg = <0x0 0x1000>;
  61. #address-cells = <1>;
  62. #size-cells = <1>;
  63. ranges = <0 0 0x1000>;
  64. scm_conf: scm_conf@0 {
  65. compatible = "syscon";
  66. reg = <0x0 0x800>;
  67. #address-cells = <1>;
  68. #size-cells = <1>;
  69. };
  70. omap_control_usb2phy: control-phy@300 {
  71. compatible = "ti,control-phy-usb2";
  72. reg = <0x300 0x4>;
  73. reg-names = "power";
  74. };
  75. omap_control_usbotg: control-phy@33c {
  76. compatible = "ti,control-phy-otghs";
  77. reg = <0x33c 0x4>;
  78. reg-names = "otghs_control";
  79. };
  80. };
  81. };
  82. target-module@4000 { /* 0x4a004000, ap 5 02.0 */
  83. compatible = "ti,sysc-omap4", "ti,sysc";
  84. reg = <0x4000 0x4>;
  85. reg-names = "rev";
  86. #address-cells = <1>;
  87. #size-cells = <1>;
  88. ranges = <0x0 0x4000 0x1000>;
  89. cm1: cm1@0 {
  90. compatible = "ti,omap4-cm1", "simple-bus";
  91. reg = <0x0 0x2000>;
  92. #address-cells = <1>;
  93. #size-cells = <1>;
  94. ranges = <0 0 0x2000>;
  95. cm1_clocks: clocks {
  96. #address-cells = <1>;
  97. #size-cells = <0>;
  98. };
  99. cm1_clockdomains: clockdomains {
  100. };
  101. };
  102. };
  103. target-module@8000 { /* 0x4a008000, ap 23 32.0 */
  104. compatible = "ti,sysc-omap4", "ti,sysc";
  105. reg = <0x8000 0x4>;
  106. reg-names = "rev";
  107. #address-cells = <1>;
  108. #size-cells = <1>;
  109. ranges = <0x0 0x8000 0x2000>;
  110. cm2: cm2@0 {
  111. compatible = "ti,omap4-cm2", "simple-bus";
  112. reg = <0x0 0x2000>;
  113. #address-cells = <1>;
  114. #size-cells = <1>;
  115. ranges = <0 0 0x2000>;
  116. cm2_clocks: clocks {
  117. #address-cells = <1>;
  118. #size-cells = <0>;
  119. };
  120. cm2_clockdomains: clockdomains {
  121. };
  122. };
  123. };
  124. target-module@56000 { /* 0x4a056000, ap 7 0a.0 */
  125. compatible = "ti,sysc-omap2", "ti,sysc";
  126. reg = <0x56000 0x4>,
  127. <0x5602c 0x4>,
  128. <0x56028 0x4>;
  129. reg-names = "rev", "sysc", "syss";
  130. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  131. SYSC_OMAP2_EMUFREE |
  132. SYSC_OMAP2_SOFTRESET |
  133. SYSC_OMAP2_AUTOIDLE)>;
  134. ti,sysc-midle = <SYSC_IDLE_FORCE>,
  135. <SYSC_IDLE_NO>,
  136. <SYSC_IDLE_SMART>;
  137. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  138. <SYSC_IDLE_NO>,
  139. <SYSC_IDLE_SMART>;
  140. ti,syss-mask = <1>;
  141. /* Domains (V, P, C): core, core_pwrdm, l3_dma_clkdm */
  142. clocks = <&l3_dma_clkctrl OMAP4_DMA_SYSTEM_CLKCTRL 0>;
  143. clock-names = "fck";
  144. #address-cells = <1>;
  145. #size-cells = <1>;
  146. ranges = <0x0 0x56000 0x1000>;
  147. sdma: dma-controller@0 {
  148. compatible = "ti,omap4430-sdma", "ti,omap-sdma";
  149. reg = <0x0 0x1000>;
  150. interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
  151. <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  152. <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
  153. <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
  154. #dma-cells = <1>;
  155. dma-channels = <32>;
  156. dma-requests = <127>;
  157. };
  158. };
  159. target-module@58000 { /* 0x4a058000, ap 10 0e.0 */
  160. compatible = "ti,sysc-omap2", "ti,sysc";
  161. reg = <0x58000 0x4>,
  162. <0x58010 0x4>,
  163. <0x58014 0x4>;
  164. reg-names = "rev", "sysc", "syss";
  165. ti,sysc-mask = <(SYSC_OMAP2_EMUFREE |
  166. SYSC_OMAP2_SOFTRESET |
  167. SYSC_OMAP2_AUTOIDLE)>;
  168. ti,sysc-midle = <SYSC_IDLE_FORCE>,
  169. <SYSC_IDLE_NO>,
  170. <SYSC_IDLE_SMART>,
  171. <SYSC_IDLE_SMART_WKUP>;
  172. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  173. <SYSC_IDLE_NO>,
  174. <SYSC_IDLE_SMART>,
  175. <SYSC_IDLE_SMART_WKUP>;
  176. ti,syss-mask = <1>;
  177. /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */
  178. clocks = <&l3_init_clkctrl OMAP4_HSI_CLKCTRL 0>;
  179. clock-names = "fck";
  180. #address-cells = <1>;
  181. #size-cells = <1>;
  182. ranges = <0x0 0x58000 0x5000>;
  183. hsi: hsi@0 {
  184. compatible = "ti,omap4-hsi";
  185. reg = <0x0 0x4000>,
  186. <0x5000 0x1000>;
  187. reg-names = "sys", "gdd";
  188. clocks = <&l3_init_clkctrl OMAP4_HSI_CLKCTRL 0>;
  189. clock-names = "hsi_fck";
  190. interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
  191. interrupt-names = "gdd_mpu";
  192. #address-cells = <1>;
  193. #size-cells = <1>;
  194. ranges = <0 0 0x4000>;
  195. hsi_port1: hsi-port@2000 {
  196. compatible = "ti,omap4-hsi-port";
  197. reg = <0x2000 0x800>,
  198. <0x2800 0x800>;
  199. reg-names = "tx", "rx";
  200. interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
  201. };
  202. hsi_port2: hsi-port@3000 {
  203. compatible = "ti,omap4-hsi-port";
  204. reg = <0x3000 0x800>,
  205. <0x3800 0x800>;
  206. reg-names = "tx", "rx";
  207. interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
  208. };
  209. };
  210. };
  211. target-module@5e000 { /* 0x4a05e000, ap 80 68.0 */
  212. compatible = "ti,sysc";
  213. status = "disabled";
  214. #address-cells = <1>;
  215. #size-cells = <1>;
  216. ranges = <0x0 0x5e000 0x2000>;
  217. };
  218. target-module@62000 { /* 0x4a062000, ap 11 16.0 */
  219. compatible = "ti,sysc-omap2", "ti,sysc";
  220. reg = <0x62000 0x4>,
  221. <0x62010 0x4>,
  222. <0x62014 0x4>;
  223. reg-names = "rev", "sysc", "syss";
  224. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  225. SYSC_OMAP2_ENAWAKEUP |
  226. SYSC_OMAP2_SOFTRESET |
  227. SYSC_OMAP2_AUTOIDLE)>;
  228. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  229. <SYSC_IDLE_NO>,
  230. <SYSC_IDLE_SMART>;
  231. /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */
  232. clocks = <&l3_init_clkctrl OMAP4_USB_TLL_HS_CLKCTRL 0>;
  233. clock-names = "fck";
  234. #address-cells = <1>;
  235. #size-cells = <1>;
  236. ranges = <0x0 0x62000 0x1000>;
  237. usbhstll: usbhstll@0 {
  238. compatible = "ti,usbhs-tll";
  239. reg = <0x0 0x1000>;
  240. interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
  241. };
  242. };
  243. target-module@64000 { /* 0x4a064000, ap 86 1e.0 */
  244. compatible = "ti,sysc-omap4", "ti,sysc";
  245. reg = <0x64000 0x4>,
  246. <0x64010 0x4>,
  247. <0x64014 0x4>;
  248. reg-names = "rev", "sysc", "syss";
  249. ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
  250. ti,sysc-midle = <SYSC_IDLE_FORCE>,
  251. <SYSC_IDLE_NO>,
  252. <SYSC_IDLE_SMART>,
  253. <SYSC_IDLE_SMART_WKUP>;
  254. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  255. <SYSC_IDLE_NO>,
  256. <SYSC_IDLE_SMART>,
  257. <SYSC_IDLE_SMART_WKUP>;
  258. /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */
  259. clocks = <&l3_init_clkctrl OMAP4_USB_HOST_HS_CLKCTRL 0>;
  260. clock-names = "fck";
  261. #address-cells = <1>;
  262. #size-cells = <1>;
  263. ranges = <0x0 0x64000 0x1000>;
  264. usbhshost: usbhshost@0 {
  265. compatible = "ti,usbhs-host";
  266. reg = <0x0 0x800>;
  267. #address-cells = <1>;
  268. #size-cells = <1>;
  269. ranges = <0 0 0x1000>;
  270. clocks = <&init_60m_fclk>,
  271. <&xclk60mhsp1_ck>,
  272. <&xclk60mhsp2_ck>;
  273. clock-names = "refclk_60m_int",
  274. "refclk_60m_ext_p1",
  275. "refclk_60m_ext_p2";
  276. usbhsohci: ohci@800 {
  277. compatible = "ti,ohci-omap3";
  278. reg = <0x800 0x400>;
  279. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
  280. remote-wakeup-connected;
  281. };
  282. usbhsehci: ehci@c00 {
  283. compatible = "ti,ehci-omap";
  284. reg = <0xc00 0x400>;
  285. interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
  286. };
  287. };
  288. };
  289. target-module@66000 { /* 0x4a066000, ap 25 26.0 */
  290. compatible = "ti,sysc-omap2", "ti,sysc";
  291. reg = <0x66000 0x4>,
  292. <0x66010 0x4>,
  293. <0x66014 0x4>;
  294. reg-names = "rev", "sysc", "syss";
  295. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  296. SYSC_OMAP2_SOFTRESET |
  297. SYSC_OMAP2_AUTOIDLE)>;
  298. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  299. <SYSC_IDLE_NO>,
  300. <SYSC_IDLE_SMART>;
  301. /* Domains (V, P, C): iva, tesla_pwrdm, tesla_clkdm */
  302. clocks = <&tesla_clkctrl OMAP4_DSP_CLKCTRL 0>;
  303. clock-names = "fck";
  304. power-domains = <&prm_tesla>;
  305. resets = <&prm_tesla 1>;
  306. reset-names = "rstctrl";
  307. #address-cells = <1>;
  308. #size-cells = <1>;
  309. ranges = <0x0 0x66000 0x1000>;
  310. mmu_dsp: mmu@0 {
  311. compatible = "ti,omap4-iommu";
  312. reg = <0x0 0x100>;
  313. interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
  314. #iommu-cells = <0>;
  315. };
  316. };
  317. };
  318. segment@80000 { /* 0x4a080000 */
  319. compatible = "simple-pm-bus";
  320. #address-cells = <1>;
  321. #size-cells = <1>;
  322. ranges = <0x00059000 0x000d9000 0x001000>, /* ap 13 */
  323. <0x0005a000 0x000da000 0x001000>, /* ap 14 */
  324. <0x0005b000 0x000db000 0x001000>, /* ap 15 */
  325. <0x0005c000 0x000dc000 0x001000>, /* ap 16 */
  326. <0x0005d000 0x000dd000 0x001000>, /* ap 17 */
  327. <0x0005e000 0x000de000 0x001000>, /* ap 18 */
  328. <0x00060000 0x000e0000 0x001000>, /* ap 19 */
  329. <0x00061000 0x000e1000 0x001000>, /* ap 20 */
  330. <0x00074000 0x000f4000 0x001000>, /* ap 27 */
  331. <0x00075000 0x000f5000 0x001000>, /* ap 28 */
  332. <0x00076000 0x000f6000 0x001000>, /* ap 29 */
  333. <0x00077000 0x000f7000 0x001000>, /* ap 30 */
  334. <0x00036000 0x000b6000 0x001000>, /* ap 69 */
  335. <0x00037000 0x000b7000 0x001000>, /* ap 70 */
  336. <0x0004d000 0x000cd000 0x001000>, /* ap 78 */
  337. <0x0004e000 0x000ce000 0x001000>, /* ap 79 */
  338. <0x00029000 0x000a9000 0x001000>, /* ap 82 */
  339. <0x0002a000 0x000aa000 0x001000>, /* ap 83 */
  340. <0x0002b000 0x000ab000 0x001000>, /* ap 84 */
  341. <0x0002c000 0x000ac000 0x001000>, /* ap 85 */
  342. <0x0002d000 0x000ad000 0x001000>, /* ap 88 */
  343. <0x0002e000 0x000ae000 0x001000>; /* ap 89 */
  344. target-module@29000 { /* 0x4a0a9000, ap 82 04.0 */
  345. compatible = "ti,sysc";
  346. status = "disabled";
  347. #address-cells = <1>;
  348. #size-cells = <1>;
  349. ranges = <0x0 0x29000 0x1000>;
  350. };
  351. target-module@2b000 { /* 0x4a0ab000, ap 84 12.0 */
  352. compatible = "ti,sysc-omap2", "ti,sysc";
  353. reg = <0x2b400 0x4>,
  354. <0x2b404 0x4>,
  355. <0x2b408 0x4>;
  356. reg-names = "rev", "sysc", "syss";
  357. ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
  358. SYSC_OMAP2_SOFTRESET |
  359. SYSC_OMAP2_AUTOIDLE)>;
  360. ti,sysc-midle = <SYSC_IDLE_FORCE>,
  361. <SYSC_IDLE_NO>,
  362. <SYSC_IDLE_SMART>;
  363. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  364. <SYSC_IDLE_NO>,
  365. <SYSC_IDLE_SMART>,
  366. <SYSC_IDLE_SMART_WKUP>;
  367. ti,syss-mask = <1>;
  368. /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */
  369. clocks = <&l3_init_clkctrl OMAP4_USB_OTG_HS_CLKCTRL 0>;
  370. clock-names = "fck";
  371. #address-cells = <1>;
  372. #size-cells = <1>;
  373. ranges = <0x0 0x2b000 0x1000>;
  374. usb_otg_hs: usb_otg_hs@0 {
  375. compatible = "ti,omap4-musb";
  376. reg = <0x0 0x7ff>;
  377. interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
  378. interrupt-names = "mc", "dma";
  379. usb-phy = <&usb2_phy>;
  380. phys = <&usb2_phy>;
  381. phy-names = "usb2-phy";
  382. multipoint = <1>;
  383. num-eps = <16>;
  384. ram-bits = <12>;
  385. ctrl-module = <&omap_control_usbotg>;
  386. };
  387. };
  388. target-module@2d000 { /* 0x4a0ad000, ap 88 0c.0 */
  389. compatible = "ti,sysc-omap2", "ti,sysc";
  390. reg = <0x2d000 0x4>,
  391. <0x2d010 0x4>,
  392. <0x2d014 0x4>;
  393. reg-names = "rev", "sysc", "syss";
  394. ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
  395. SYSC_OMAP2_AUTOIDLE)>;
  396. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  397. <SYSC_IDLE_NO>,
  398. <SYSC_IDLE_SMART>;
  399. ti,syss-mask = <1>;
  400. /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */
  401. clocks = <&l3_init_clkctrl OMAP4_OCP2SCP_USB_PHY_CLKCTRL 0>;
  402. clock-names = "fck";
  403. #address-cells = <1>;
  404. #size-cells = <1>;
  405. ranges = <0x0 0x2d000 0x1000>;
  406. ocp2scp@0 {
  407. compatible = "ti,omap-ocp2scp";
  408. reg = <0x0 0x1f>;
  409. #address-cells = <1>;
  410. #size-cells = <1>;
  411. ranges = <0 0 0x1000>;
  412. usb2_phy: usb2phy@80 {
  413. compatible = "ti,omap-usb2";
  414. reg = <0x80 0x58>;
  415. ctrl-module = <&omap_control_usb2phy>;
  416. clocks = <&usb_phy_cm_clk32k>;
  417. clock-names = "wkupclk";
  418. #phy-cells = <0>;
  419. };
  420. };
  421. };
  422. /* d2d mdm */
  423. target-module@36000 { /* 0x4a0b6000, ap 69 60.0 */
  424. compatible = "ti,sysc-omap2", "ti,sysc";
  425. reg = <0x36000 0x4>,
  426. <0x36010 0x4>,
  427. <0x36014 0x4>;
  428. reg-names = "rev", "sysc", "syss";
  429. ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE)>;
  430. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  431. <SYSC_IDLE_NO>,
  432. <SYSC_IDLE_SMART>,
  433. <SYSC_IDLE_SMART_WKUP>;
  434. ti,syss-mask = <1>;
  435. /* Domains (V, P, C): core, core_pwrdm, d2d_clkdm */
  436. clocks = <&d2d_clkctrl OMAP4_C2C_CLKCTRL 0>;
  437. clock-names = "fck";
  438. #address-cells = <1>;
  439. #size-cells = <1>;
  440. ranges = <0x0 0x36000 0x1000>;
  441. };
  442. /* d2d mpu */
  443. target-module@4d000 { /* 0x4a0cd000, ap 78 58.0 */
  444. compatible = "ti,sysc-omap2", "ti,sysc";
  445. reg = <0x4d000 0x4>,
  446. <0x4d010 0x4>,
  447. <0x4d014 0x4>;
  448. reg-names = "rev", "sysc", "syss";
  449. ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET | SYSC_OMAP2_AUTOIDLE)>;
  450. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  451. <SYSC_IDLE_NO>,
  452. <SYSC_IDLE_SMART>,
  453. <SYSC_IDLE_SMART_WKUP>;
  454. ti,syss-mask = <1>;
  455. /* Domains (V, P, C): core, core_pwrdm, d2d_clkdm */
  456. clocks = <&d2d_clkctrl OMAP4_C2C_CLKCTRL 0>;
  457. clock-names = "fck";
  458. #address-cells = <1>;
  459. #size-cells = <1>;
  460. ranges = <0x0 0x4d000 0x1000>;
  461. };
  462. target-module@59000 { /* 0x4a0d9000, ap 13 1a.0 */
  463. compatible = "ti,sysc-omap4-sr", "ti,sysc";
  464. reg = <0x59038 0x4>;
  465. reg-names = "sysc";
  466. ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>;
  467. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  468. <SYSC_IDLE_NO>,
  469. <SYSC_IDLE_SMART>,
  470. <SYSC_IDLE_SMART_WKUP>;
  471. /* Domains (V, P, C): core, always_on_core_pwrdm, l4_ao_clkdm */
  472. clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_MPU_CLKCTRL 0>;
  473. clock-names = "fck";
  474. #address-cells = <1>;
  475. #size-cells = <1>;
  476. ranges = <0x0 0x59000 0x1000>;
  477. smartreflex_mpu: smartreflex@0 {
  478. compatible = "ti,omap4-smartreflex-mpu";
  479. reg = <0x0 0x80>;
  480. interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
  481. };
  482. };
  483. target-module@5b000 { /* 0x4a0db000, ap 15 08.0 */
  484. compatible = "ti,sysc-omap4-sr", "ti,sysc";
  485. reg = <0x5b038 0x4>;
  486. reg-names = "sysc";
  487. ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>;
  488. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  489. <SYSC_IDLE_NO>,
  490. <SYSC_IDLE_SMART>,
  491. <SYSC_IDLE_SMART_WKUP>;
  492. /* Domains (V, P, C): core, always_on_core_pwrdm, l4_ao_clkdm */
  493. clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_IVA_CLKCTRL 0>;
  494. clock-names = "fck";
  495. #address-cells = <1>;
  496. #size-cells = <1>;
  497. ranges = <0x0 0x5b000 0x1000>;
  498. smartreflex_iva: smartreflex@0 {
  499. compatible = "ti,omap4-smartreflex-iva";
  500. reg = <0x0 0x80>;
  501. interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
  502. };
  503. };
  504. target-module@5d000 { /* 0x4a0dd000, ap 17 22.0 */
  505. compatible = "ti,sysc-omap4-sr", "ti,sysc";
  506. reg = <0x5d038 0x4>;
  507. reg-names = "sysc";
  508. ti,sysc-mask = <SYSC_OMAP3_SR_ENAWAKEUP>;
  509. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  510. <SYSC_IDLE_NO>,
  511. <SYSC_IDLE_SMART>,
  512. <SYSC_IDLE_SMART_WKUP>;
  513. /* Domains (V, P, C): core, always_on_core_pwrdm, l4_ao_clkdm */
  514. clocks = <&l4_ao_clkctrl OMAP4_SMARTREFLEX_CORE_CLKCTRL 0>;
  515. clock-names = "fck";
  516. #address-cells = <1>;
  517. #size-cells = <1>;
  518. ranges = <0x0 0x5d000 0x1000>;
  519. smartreflex_core: smartreflex@0 {
  520. compatible = "ti,omap4-smartreflex-core";
  521. reg = <0x0 0x80>;
  522. interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
  523. };
  524. };
  525. target-module@60000 { /* 0x4a0e0000, ap 19 1c.0 */
  526. compatible = "ti,sysc";
  527. status = "disabled";
  528. #address-cells = <1>;
  529. #size-cells = <1>;
  530. ranges = <0x0 0x60000 0x1000>;
  531. };
  532. target-module@74000 { /* 0x4a0f4000, ap 27 24.0 */
  533. compatible = "ti,sysc-omap4", "ti,sysc";
  534. reg = <0x74000 0x4>,
  535. <0x74010 0x4>;
  536. reg-names = "rev", "sysc";
  537. ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
  538. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  539. <SYSC_IDLE_NO>,
  540. <SYSC_IDLE_SMART>;
  541. /* Domains (V, P, C): core, core_pwrdm, l4_cfg_clkdm */
  542. clocks = <&l4_cfg_clkctrl OMAP4_MAILBOX_CLKCTRL 0>;
  543. clock-names = "fck";
  544. #address-cells = <1>;
  545. #size-cells = <1>;
  546. ranges = <0x0 0x74000 0x1000>;
  547. mailbox: mailbox@0 {
  548. compatible = "ti,omap4-mailbox";
  549. reg = <0x0 0x200>;
  550. interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
  551. #mbox-cells = <1>;
  552. ti,mbox-num-users = <3>;
  553. ti,mbox-num-fifos = <8>;
  554. mbox_ipu: mbox-ipu {
  555. ti,mbox-tx = <0 0 0>;
  556. ti,mbox-rx = <1 0 0>;
  557. };
  558. mbox_dsp: mbox-dsp {
  559. ti,mbox-tx = <3 0 0>;
  560. ti,mbox-rx = <2 0 0>;
  561. };
  562. };
  563. };
  564. target-module@76000 { /* 0x4a0f6000, ap 29 3a.0 */
  565. compatible = "ti,sysc-omap2", "ti,sysc";
  566. reg = <0x76000 0x4>,
  567. <0x76010 0x4>,
  568. <0x76014 0x4>;
  569. reg-names = "rev", "sysc", "syss";
  570. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  571. SYSC_OMAP2_ENAWAKEUP |
  572. SYSC_OMAP2_SOFTRESET |
  573. SYSC_OMAP2_AUTOIDLE)>;
  574. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  575. <SYSC_IDLE_NO>,
  576. <SYSC_IDLE_SMART>;
  577. ti,syss-mask = <1>;
  578. /* Domains (V, P, C): core, core_pwrdm, l4_cfg_clkdm */
  579. clocks = <&l4_cfg_clkctrl OMAP4_SPINLOCK_CLKCTRL 0>;
  580. clock-names = "fck";
  581. #address-cells = <1>;
  582. #size-cells = <1>;
  583. ranges = <0x0 0x76000 0x1000>;
  584. hwspinlock: spinlock@0 {
  585. compatible = "ti,omap4-hwspinlock";
  586. reg = <0x0 0x1000>;
  587. #hwlock-cells = <1>;
  588. };
  589. };
  590. };
  591. segment@100000 { /* 0x4a100000 */
  592. compatible = "simple-pm-bus";
  593. #address-cells = <1>;
  594. #size-cells = <1>;
  595. ranges = <0x00000000 0x00100000 0x001000>, /* ap 21 */
  596. <0x00001000 0x00101000 0x001000>, /* ap 22 */
  597. <0x00002000 0x00102000 0x001000>, /* ap 61 */
  598. <0x00003000 0x00103000 0x001000>, /* ap 62 */
  599. <0x00008000 0x00108000 0x001000>, /* ap 63 */
  600. <0x00009000 0x00109000 0x001000>, /* ap 64 */
  601. <0x0000a000 0x0010a000 0x001000>, /* ap 65 */
  602. <0x0000b000 0x0010b000 0x001000>; /* ap 66 */
  603. target-module@0 { /* 0x4a100000, ap 21 2a.0 */
  604. compatible = "ti,sysc-omap4", "ti,sysc";
  605. reg = <0x0 0x4>,
  606. <0x10 0x4>;
  607. reg-names = "rev", "sysc";
  608. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  609. <SYSC_IDLE_NO>,
  610. <SYSC_IDLE_SMART>,
  611. <SYSC_IDLE_SMART_WKUP>;
  612. /* Domains (V, P, C): core, core_pwrdm, l4_cfg_clkdm */
  613. #address-cells = <1>;
  614. #size-cells = <1>;
  615. ranges = <0x0 0x0 0x1000>;
  616. omap4_pmx_core: pinmux@40 {
  617. compatible = "ti,omap4-padconf",
  618. "pinctrl-single";
  619. reg = <0x40 0x0196>;
  620. #address-cells = <1>;
  621. #size-cells = <0>;
  622. #pinctrl-cells = <1>;
  623. #interrupt-cells = <1>;
  624. interrupt-controller;
  625. pinctrl-single,register-width = <16>;
  626. pinctrl-single,function-mask = <0x7fff>;
  627. };
  628. omap4_padconf_global: omap4_padconf_global@5a0 {
  629. compatible = "syscon",
  630. "simple-bus";
  631. reg = <0x5a0 0x170>;
  632. #address-cells = <1>;
  633. #size-cells = <1>;
  634. ranges = <0 0x5a0 0x170>;
  635. pbias_regulator: pbias_regulator@60 {
  636. compatible = "ti,pbias-omap4", "ti,pbias-omap";
  637. reg = <0x60 0x4>;
  638. syscon = <&omap4_padconf_global>;
  639. pbias_mmc_reg: pbias_mmc_omap4 {
  640. regulator-name = "pbias_mmc_omap4";
  641. regulator-min-microvolt = <1800000>;
  642. regulator-max-microvolt = <3000000>;
  643. };
  644. };
  645. };
  646. };
  647. target-module@2000 { /* 0x4a102000, ap 61 3c.0 */
  648. compatible = "ti,sysc";
  649. status = "disabled";
  650. #address-cells = <1>;
  651. #size-cells = <1>;
  652. ranges = <0x0 0x2000 0x1000>;
  653. };
  654. target-module@8000 { /* 0x4a108000, ap 63 62.0 */
  655. compatible = "ti,sysc";
  656. status = "disabled";
  657. #address-cells = <1>;
  658. #size-cells = <1>;
  659. ranges = <0x0 0x8000 0x1000>;
  660. };
  661. target-module@a000 { /* 0x4a10a000, ap 65 50.0 */
  662. compatible = "ti,sysc-omap4", "ti,sysc";
  663. reg = <0xa000 0x4>,
  664. <0xa010 0x4>;
  665. reg-names = "rev", "sysc";
  666. ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
  667. ti,sysc-midle = <SYSC_IDLE_FORCE>,
  668. <SYSC_IDLE_NO>,
  669. <SYSC_IDLE_SMART>;
  670. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  671. <SYSC_IDLE_NO>,
  672. <SYSC_IDLE_SMART>;
  673. ti,sysc-delay-us = <2>;
  674. /* Domains (V, P, C): core, cam_pwrdm, iss_clkdm */
  675. clocks = <&iss_clkctrl OMAP4_FDIF_CLKCTRL 0>;
  676. clock-names = "fck";
  677. #address-cells = <1>;
  678. #size-cells = <1>;
  679. ranges = <0x0 0xa000 0x1000>;
  680. /* No child device binding or driver in mainline */
  681. };
  682. };
  683. segment@180000 { /* 0x4a180000 */
  684. compatible = "simple-pm-bus";
  685. #address-cells = <1>;
  686. #size-cells = <1>;
  687. };
  688. segment@200000 { /* 0x4a200000 */
  689. compatible = "simple-pm-bus";
  690. #address-cells = <1>;
  691. #size-cells = <1>;
  692. ranges = <0x0001e000 0x0021e000 0x001000>, /* ap 31 */
  693. <0x0001f000 0x0021f000 0x001000>, /* ap 32 */
  694. <0x0000a000 0x0020a000 0x001000>, /* ap 33 */
  695. <0x0000b000 0x0020b000 0x001000>, /* ap 34 */
  696. <0x00004000 0x00204000 0x001000>, /* ap 35 */
  697. <0x00005000 0x00205000 0x001000>, /* ap 36 */
  698. <0x00006000 0x00206000 0x001000>, /* ap 37 */
  699. <0x00007000 0x00207000 0x001000>, /* ap 38 */
  700. <0x00012000 0x00212000 0x001000>, /* ap 39 */
  701. <0x00013000 0x00213000 0x001000>, /* ap 40 */
  702. <0x0000c000 0x0020c000 0x001000>, /* ap 41 */
  703. <0x0000d000 0x0020d000 0x001000>, /* ap 42 */
  704. <0x00010000 0x00210000 0x001000>, /* ap 43 */
  705. <0x00011000 0x00211000 0x001000>, /* ap 44 */
  706. <0x00016000 0x00216000 0x001000>, /* ap 45 */
  707. <0x00017000 0x00217000 0x001000>, /* ap 46 */
  708. <0x00014000 0x00214000 0x001000>, /* ap 47 */
  709. <0x00015000 0x00215000 0x001000>, /* ap 48 */
  710. <0x00018000 0x00218000 0x001000>, /* ap 49 */
  711. <0x00019000 0x00219000 0x001000>, /* ap 50 */
  712. <0x00020000 0x00220000 0x001000>, /* ap 51 */
  713. <0x00021000 0x00221000 0x001000>, /* ap 52 */
  714. <0x00026000 0x00226000 0x001000>, /* ap 53 */
  715. <0x00027000 0x00227000 0x001000>, /* ap 54 */
  716. <0x00028000 0x00228000 0x001000>, /* ap 55 */
  717. <0x00029000 0x00229000 0x001000>, /* ap 56 */
  718. <0x0002a000 0x0022a000 0x001000>, /* ap 57 */
  719. <0x0002b000 0x0022b000 0x001000>, /* ap 58 */
  720. <0x0001c000 0x0021c000 0x001000>, /* ap 59 */
  721. <0x0001d000 0x0021d000 0x001000>; /* ap 60 */
  722. target-module@4000 { /* 0x4a204000, ap 35 42.0 */
  723. compatible = "ti,sysc";
  724. status = "disabled";
  725. #address-cells = <1>;
  726. #size-cells = <1>;
  727. ranges = <0x0 0x4000 0x1000>;
  728. };
  729. target-module@6000 { /* 0x4a206000, ap 37 4a.0 */
  730. compatible = "ti,sysc";
  731. status = "disabled";
  732. #address-cells = <1>;
  733. #size-cells = <1>;
  734. ranges = <0x0 0x6000 0x1000>;
  735. };
  736. target-module@a000 { /* 0x4a20a000, ap 33 2c.0 */
  737. compatible = "ti,sysc";
  738. status = "disabled";
  739. #address-cells = <1>;
  740. #size-cells = <1>;
  741. ranges = <0x0 0xa000 0x1000>;
  742. };
  743. target-module@c000 { /* 0x4a20c000, ap 41 20.0 */
  744. compatible = "ti,sysc";
  745. status = "disabled";
  746. #address-cells = <1>;
  747. #size-cells = <1>;
  748. ranges = <0x0 0xc000 0x1000>;
  749. };
  750. target-module@10000 { /* 0x4a210000, ap 43 52.0 */
  751. compatible = "ti,sysc";
  752. status = "disabled";
  753. #address-cells = <1>;
  754. #size-cells = <1>;
  755. ranges = <0x0 0x10000 0x1000>;
  756. };
  757. target-module@12000 { /* 0x4a212000, ap 39 18.0 */
  758. compatible = "ti,sysc";
  759. status = "disabled";
  760. #address-cells = <1>;
  761. #size-cells = <1>;
  762. ranges = <0x0 0x12000 0x1000>;
  763. };
  764. target-module@14000 { /* 0x4a214000, ap 47 30.0 */
  765. compatible = "ti,sysc";
  766. status = "disabled";
  767. #address-cells = <1>;
  768. #size-cells = <1>;
  769. ranges = <0x0 0x14000 0x1000>;
  770. };
  771. target-module@16000 { /* 0x4a216000, ap 45 28.0 */
  772. compatible = "ti,sysc";
  773. status = "disabled";
  774. #address-cells = <1>;
  775. #size-cells = <1>;
  776. ranges = <0x0 0x16000 0x1000>;
  777. };
  778. target-module@18000 { /* 0x4a218000, ap 49 38.0 */
  779. compatible = "ti,sysc";
  780. status = "disabled";
  781. #address-cells = <1>;
  782. #size-cells = <1>;
  783. ranges = <0x0 0x18000 0x1000>;
  784. };
  785. target-module@1c000 { /* 0x4a21c000, ap 59 5a.0 */
  786. compatible = "ti,sysc";
  787. status = "disabled";
  788. #address-cells = <1>;
  789. #size-cells = <1>;
  790. ranges = <0x0 0x1c000 0x1000>;
  791. };
  792. target-module@1e000 { /* 0x4a21e000, ap 31 10.0 */
  793. compatible = "ti,sysc";
  794. status = "disabled";
  795. #address-cells = <1>;
  796. #size-cells = <1>;
  797. ranges = <0x0 0x1e000 0x1000>;
  798. };
  799. target-module@20000 { /* 0x4a220000, ap 51 40.0 */
  800. compatible = "ti,sysc";
  801. status = "disabled";
  802. #address-cells = <1>;
  803. #size-cells = <1>;
  804. ranges = <0x0 0x20000 0x1000>;
  805. };
  806. target-module@26000 { /* 0x4a226000, ap 53 34.0 */
  807. compatible = "ti,sysc";
  808. status = "disabled";
  809. #address-cells = <1>;
  810. #size-cells = <1>;
  811. ranges = <0x0 0x26000 0x1000>;
  812. };
  813. target-module@28000 { /* 0x4a228000, ap 55 2e.0 */
  814. compatible = "ti,sysc";
  815. status = "disabled";
  816. #address-cells = <1>;
  817. #size-cells = <1>;
  818. ranges = <0x0 0x28000 0x1000>;
  819. };
  820. target-module@2a000 { /* 0x4a22a000, ap 57 48.0 */
  821. compatible = "ti,sysc";
  822. status = "disabled";
  823. #address-cells = <1>;
  824. #size-cells = <1>;
  825. ranges = <0x0 0x2a000 0x1000>;
  826. };
  827. };
  828. segment@280000 { /* 0x4a280000 */
  829. compatible = "simple-pm-bus";
  830. #address-cells = <1>;
  831. #size-cells = <1>;
  832. };
  833. l4_cfg_segment_300000: segment@300000 { /* 0x4a300000 */
  834. compatible = "simple-pm-bus";
  835. #address-cells = <1>;
  836. #size-cells = <1>;
  837. ranges = <0x00000000 0x00300000 0x020000>, /* ap 67 */
  838. <0x00040000 0x00340000 0x001000>, /* ap 68 */
  839. <0x00020000 0x00320000 0x004000>, /* ap 71 */
  840. <0x00024000 0x00324000 0x002000>, /* ap 72 */
  841. <0x00026000 0x00326000 0x001000>, /* ap 73 */
  842. <0x00027000 0x00327000 0x001000>, /* ap 74 */
  843. <0x00028000 0x00328000 0x001000>, /* ap 75 */
  844. <0x00029000 0x00329000 0x001000>, /* ap 76 */
  845. <0x00030000 0x00330000 0x010000>, /* ap 77 */
  846. <0x0002a000 0x0032a000 0x002000>, /* ap 90 */
  847. <0x0002c000 0x0032c000 0x004000>; /* ap 91 */
  848. l4_cfg_target_0: target-module@0 { /* 0x4a300000, ap 67 14.0 */
  849. compatible = "ti,sysc";
  850. status = "disabled";
  851. #address-cells = <1>;
  852. #size-cells = <1>;
  853. ranges = <0x00000000 0x00000000 0x00020000>,
  854. <0x00020000 0x00020000 0x00004000>,
  855. <0x00024000 0x00024000 0x00002000>,
  856. <0x00026000 0x00026000 0x00001000>,
  857. <0x00027000 0x00027000 0x00001000>,
  858. <0x00028000 0x00028000 0x00001000>,
  859. <0x00029000 0x00029000 0x00001000>,
  860. <0x0002a000 0x0002a000 0x00002000>,
  861. <0x0002c000 0x0002c000 0x00004000>,
  862. <0x00030000 0x00030000 0x00010000>;
  863. };
  864. };
  865. };
  866. &l4_wkup { /* 0x4a300000 */
  867. compatible = "ti,omap4-l4-wkup", "simple-pm-bus";
  868. power-domains = <&prm_wkup>;
  869. clocks = <&l4_wkup_clkctrl OMAP4_L4_WKUP_CLKCTRL 0>;
  870. clock-names = "fck";
  871. reg = <0x4a300000 0x800>,
  872. <0x4a300800 0x800>,
  873. <0x4a301000 0x1000>;
  874. reg-names = "ap", "la", "ia0";
  875. #address-cells = <1>;
  876. #size-cells = <1>;
  877. ranges = <0x00000000 0x4a300000 0x010000>, /* segment 0 */
  878. <0x00010000 0x4a310000 0x010000>, /* segment 1 */
  879. <0x00020000 0x4a320000 0x010000>; /* segment 2 */
  880. segment@0 { /* 0x4a300000 */
  881. compatible = "simple-pm-bus";
  882. #address-cells = <1>;
  883. #size-cells = <1>;
  884. ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */
  885. <0x00001000 0x00001000 0x001000>, /* ap 1 */
  886. <0x00000800 0x00000800 0x000800>, /* ap 2 */
  887. <0x00006000 0x00006000 0x002000>, /* ap 3 */
  888. <0x00008000 0x00008000 0x001000>, /* ap 4 */
  889. <0x0000a000 0x0000a000 0x001000>, /* ap 15 */
  890. <0x0000b000 0x0000b000 0x001000>, /* ap 16 */
  891. <0x00004000 0x00004000 0x001000>, /* ap 17 */
  892. <0x00005000 0x00005000 0x001000>, /* ap 18 */
  893. <0x0000c000 0x0000c000 0x001000>, /* ap 19 */
  894. <0x0000d000 0x0000d000 0x001000>; /* ap 20 */
  895. target-module@4000 { /* 0x4a304000, ap 17 24.0 */
  896. compatible = "ti,sysc-omap2", "ti,sysc";
  897. reg = <0x4000 0x4>,
  898. <0x4004 0x4>;
  899. reg-names = "rev", "sysc";
  900. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  901. <SYSC_IDLE_NO>;
  902. /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */
  903. clocks = <&l4_wkup_clkctrl OMAP4_COUNTER_32K_CLKCTRL 0>;
  904. clock-names = "fck";
  905. #address-cells = <1>;
  906. #size-cells = <1>;
  907. ranges = <0x0 0x4000 0x1000>;
  908. counter32k: counter@0 {
  909. compatible = "ti,omap-counter32k";
  910. reg = <0x0 0x20>;
  911. };
  912. };
  913. target-module@6000 { /* 0x4a306000, ap 3 08.0 */
  914. compatible = "ti,sysc-omap4", "ti,sysc";
  915. reg = <0x6000 0x4>;
  916. reg-names = "rev";
  917. #address-cells = <1>;
  918. #size-cells = <1>;
  919. ranges = <0x0 0x6000 0x2000>;
  920. prm: prm@0 {
  921. compatible = "ti,omap4-prm", "simple-bus";
  922. reg = <0x0 0x2000>;
  923. interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
  924. #address-cells = <1>;
  925. #size-cells = <1>;
  926. ranges = <0 0 0x2000>;
  927. prm_clocks: clocks {
  928. #address-cells = <1>;
  929. #size-cells = <0>;
  930. };
  931. prm_clockdomains: clockdomains {
  932. };
  933. };
  934. };
  935. target-module@a000 { /* 0x4a30a000, ap 15 34.0 */
  936. compatible = "ti,sysc-omap4", "ti,sysc";
  937. reg = <0xa000 0x4>;
  938. reg-names = "rev";
  939. #address-cells = <1>;
  940. #size-cells = <1>;
  941. ranges = <0x0 0xa000 0x1000>;
  942. scrm: scrm@0 {
  943. compatible = "ti,omap4-scrm";
  944. reg = <0x0 0x2000>;
  945. scrm_clocks: clocks {
  946. #address-cells = <1>;
  947. #size-cells = <0>;
  948. };
  949. scrm_clockdomains: clockdomains {
  950. };
  951. };
  952. };
  953. target-module@c000 { /* 0x4a30c000, ap 19 2c.0 */
  954. compatible = "ti,sysc-omap4", "ti,sysc";
  955. reg = <0xc000 0x4>,
  956. <0xc010 0x4>;
  957. reg-names = "rev", "sysc";
  958. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  959. <SYSC_IDLE_NO>,
  960. <SYSC_IDLE_SMART>,
  961. <SYSC_IDLE_SMART_WKUP>;
  962. /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */
  963. #address-cells = <1>;
  964. #size-cells = <1>;
  965. ranges = <0x0 0xc000 0x1000>;
  966. omap4_scm_wkup: scm@c000 {
  967. compatible = "ti,omap4-scm-wkup";
  968. reg = <0xc000 0x1000>;
  969. };
  970. };
  971. };
  972. segment@10000 { /* 0x4a310000 */
  973. compatible = "simple-pm-bus";
  974. #address-cells = <1>;
  975. #size-cells = <1>;
  976. ranges = <0x00000000 0x00010000 0x001000>, /* ap 5 */
  977. <0x00001000 0x00011000 0x001000>, /* ap 6 */
  978. <0x00004000 0x00014000 0x001000>, /* ap 7 */
  979. <0x00005000 0x00015000 0x001000>, /* ap 8 */
  980. <0x00008000 0x00018000 0x001000>, /* ap 9 */
  981. <0x00009000 0x00019000 0x001000>, /* ap 10 */
  982. <0x0000c000 0x0001c000 0x001000>, /* ap 11 */
  983. <0x0000d000 0x0001d000 0x001000>, /* ap 12 */
  984. <0x0000e000 0x0001e000 0x001000>, /* ap 21 */
  985. <0x0000f000 0x0001f000 0x001000>; /* ap 22 */
  986. gpio1_target: target-module@0 { /* 0x4a310000, ap 5 14.0 */
  987. compatible = "ti,sysc-omap2", "ti,sysc";
  988. reg = <0x0 0x4>,
  989. <0x10 0x4>,
  990. <0x114 0x4>;
  991. reg-names = "rev", "sysc", "syss";
  992. ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
  993. SYSC_OMAP2_SOFTRESET |
  994. SYSC_OMAP2_AUTOIDLE)>;
  995. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  996. <SYSC_IDLE_NO>,
  997. <SYSC_IDLE_SMART>,
  998. <SYSC_IDLE_SMART_WKUP>;
  999. ti,syss-mask = <1>;
  1000. /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */
  1001. clocks = <&l4_wkup_clkctrl OMAP4_GPIO1_CLKCTRL 0>,
  1002. <&l4_wkup_clkctrl OMAP4_GPIO1_CLKCTRL 8>;
  1003. clock-names = "fck", "dbclk";
  1004. #address-cells = <1>;
  1005. #size-cells = <1>;
  1006. ranges = <0x0 0x0 0x1000>;
  1007. gpio1: gpio@0 {
  1008. compatible = "ti,omap4-gpio";
  1009. reg = <0x0 0x200>;
  1010. interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
  1011. ti,gpio-always-on;
  1012. gpio-controller;
  1013. #gpio-cells = <2>;
  1014. interrupt-controller;
  1015. #interrupt-cells = <2>;
  1016. };
  1017. };
  1018. target-module@4000 { /* 0x4a314000, ap 7 18.0 */
  1019. compatible = "ti,sysc-omap2", "ti,sysc";
  1020. reg = <0x4000 0x4>,
  1021. <0x4010 0x4>,
  1022. <0x4014 0x4>;
  1023. reg-names = "rev", "sysc", "syss";
  1024. ti,sysc-mask = <(SYSC_OMAP2_EMUFREE |
  1025. SYSC_OMAP2_SOFTRESET)>;
  1026. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1027. <SYSC_IDLE_NO>,
  1028. <SYSC_IDLE_SMART>,
  1029. <SYSC_IDLE_SMART_WKUP>;
  1030. ti,syss-mask = <1>;
  1031. /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */
  1032. clocks = <&l4_wkup_clkctrl OMAP4_WD_TIMER2_CLKCTRL 0>;
  1033. clock-names = "fck";
  1034. #address-cells = <1>;
  1035. #size-cells = <1>;
  1036. ranges = <0x0 0x4000 0x1000>;
  1037. wdt2: wdt@0 {
  1038. compatible = "ti,omap4-wdt", "ti,omap3-wdt";
  1039. reg = <0x0 0x80>;
  1040. interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
  1041. };
  1042. };
  1043. timer1_target: target-module@8000 { /* 0x4a318000, ap 9 1c.0 */
  1044. compatible = "ti,sysc-omap2-timer", "ti,sysc";
  1045. reg = <0x8000 0x4>,
  1046. <0x8010 0x4>,
  1047. <0x8014 0x4>;
  1048. reg-names = "rev", "sysc", "syss";
  1049. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  1050. SYSC_OMAP2_EMUFREE |
  1051. SYSC_OMAP2_ENAWAKEUP |
  1052. SYSC_OMAP2_SOFTRESET |
  1053. SYSC_OMAP2_AUTOIDLE)>;
  1054. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1055. <SYSC_IDLE_NO>,
  1056. <SYSC_IDLE_SMART>;
  1057. ti,syss-mask = <1>;
  1058. /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */
  1059. clocks = <&l4_wkup_clkctrl OMAP4_TIMER1_CLKCTRL 0>;
  1060. clock-names = "fck";
  1061. #address-cells = <1>;
  1062. #size-cells = <1>;
  1063. ranges = <0x0 0x8000 0x1000>;
  1064. timer1: timer@0 {
  1065. compatible = "ti,omap3430-timer";
  1066. reg = <0x0 0x80>;
  1067. clocks = <&l4_wkup_clkctrl OMAP4_TIMER1_CLKCTRL 24>,
  1068. <&sys_clkin_ck>;
  1069. clock-names = "fck", "timer_sys_ck";
  1070. interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
  1071. ti,timer-alwon;
  1072. };
  1073. };
  1074. target-module@c000 { /* 0x4a31c000, ap 11 20.0 */
  1075. compatible = "ti,sysc-omap2", "ti,sysc";
  1076. reg = <0xc000 0x4>,
  1077. <0xc010 0x4>,
  1078. <0xc014 0x4>;
  1079. reg-names = "rev", "sysc", "syss";
  1080. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  1081. SYSC_OMAP2_EMUFREE |
  1082. SYSC_OMAP2_ENAWAKEUP |
  1083. SYSC_OMAP2_SOFTRESET |
  1084. SYSC_OMAP2_AUTOIDLE)>;
  1085. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1086. <SYSC_IDLE_NO>,
  1087. <SYSC_IDLE_SMART>;
  1088. ti,syss-mask = <1>;
  1089. /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */
  1090. clocks = <&l4_wkup_clkctrl OMAP4_KBD_CLKCTRL 0>;
  1091. clock-names = "fck";
  1092. #address-cells = <1>;
  1093. #size-cells = <1>;
  1094. ranges = <0x0 0xc000 0x1000>;
  1095. keypad: keypad@0 {
  1096. compatible = "ti,omap4-keypad";
  1097. reg = <0x0 0x80>;
  1098. interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
  1099. reg-names = "mpu";
  1100. };
  1101. };
  1102. target-module@e000 { /* 0x4a31e000, ap 21 30.0 */
  1103. compatible = "ti,sysc-omap4", "ti,sysc";
  1104. reg = <0xe000 0x4>,
  1105. <0xe010 0x4>;
  1106. reg-names = "rev", "sysc";
  1107. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1108. <SYSC_IDLE_NO>,
  1109. <SYSC_IDLE_SMART>,
  1110. <SYSC_IDLE_SMART_WKUP>;
  1111. /* Domains (V, P, C): wakeup, wkup_pwrdm, l4_wkup_clkdm */
  1112. #address-cells = <1>;
  1113. #size-cells = <1>;
  1114. ranges = <0x0 0xe000 0x1000>;
  1115. omap4_pmx_wkup: pinmux@40 {
  1116. compatible = "ti,omap4-padconf",
  1117. "pinctrl-single";
  1118. reg = <0x40 0x0038>;
  1119. #address-cells = <1>;
  1120. #size-cells = <0>;
  1121. #pinctrl-cells = <1>;
  1122. #interrupt-cells = <1>;
  1123. interrupt-controller;
  1124. pinctrl-single,register-width = <16>;
  1125. pinctrl-single,function-mask = <0x7fff>;
  1126. };
  1127. };
  1128. };
  1129. segment@20000 { /* 0x4a320000 */
  1130. compatible = "simple-pm-bus";
  1131. #address-cells = <1>;
  1132. #size-cells = <1>;
  1133. ranges = <0x00006000 0x00026000 0x001000>, /* ap 13 */
  1134. <0x0000a000 0x0002a000 0x001000>, /* ap 14 */
  1135. <0x00000000 0x00020000 0x001000>, /* ap 23 */
  1136. <0x00001000 0x00021000 0x001000>, /* ap 24 */
  1137. <0x00002000 0x00022000 0x001000>, /* ap 25 */
  1138. <0x00003000 0x00023000 0x001000>, /* ap 26 */
  1139. <0x00004000 0x00024000 0x001000>, /* ap 27 */
  1140. <0x00005000 0x00025000 0x001000>, /* ap 28 */
  1141. <0x00007000 0x00027000 0x000400>, /* ap 29 */
  1142. <0x00008000 0x00028000 0x000800>, /* ap 30 */
  1143. <0x00009000 0x00029000 0x000400>; /* ap 31 */
  1144. target-module@0 { /* 0x4a320000, ap 23 04.0 */
  1145. compatible = "ti,sysc";
  1146. status = "disabled";
  1147. #address-cells = <1>;
  1148. #size-cells = <1>;
  1149. ranges = <0x0 0x0 0x1000>;
  1150. };
  1151. target-module@2000 { /* 0x4a322000, ap 25 0c.0 */
  1152. compatible = "ti,sysc";
  1153. status = "disabled";
  1154. #address-cells = <1>;
  1155. #size-cells = <1>;
  1156. ranges = <0x0 0x2000 0x1000>;
  1157. };
  1158. target-module@4000 { /* 0x4a324000, ap 27 10.0 */
  1159. compatible = "ti,sysc";
  1160. status = "disabled";
  1161. #address-cells = <1>;
  1162. #size-cells = <1>;
  1163. ranges = <0x0 0x4000 0x1000>;
  1164. };
  1165. target-module@6000 { /* 0x4a326000, ap 13 28.0 */
  1166. compatible = "ti,sysc";
  1167. status = "disabled";
  1168. #address-cells = <1>;
  1169. #size-cells = <1>;
  1170. ranges = <0x00000000 0x00006000 0x00001000>,
  1171. <0x00001000 0x00007000 0x00000400>,
  1172. <0x00002000 0x00008000 0x00000800>,
  1173. <0x00003000 0x00009000 0x00000400>;
  1174. };
  1175. };
  1176. };
  1177. &l4_per { /* 0x48000000 */
  1178. compatible = "ti,omap4-l4-per", "simple-pm-bus";
  1179. power-domains = <&prm_l4per>;
  1180. clocks = <&l4_per_clkctrl OMAP4_L4_PER_CLKCTRL 0>;
  1181. clock-names = "fck";
  1182. reg = <0x48000000 0x800>,
  1183. <0x48000800 0x800>,
  1184. <0x48001000 0x400>,
  1185. <0x48001400 0x400>,
  1186. <0x48001800 0x400>,
  1187. <0x48001c00 0x400>;
  1188. reg-names = "ap", "la", "ia0", "ia1", "ia2", "ia3";
  1189. #address-cells = <1>;
  1190. #size-cells = <1>;
  1191. ranges = <0x00000000 0x48000000 0x200000>, /* segment 0 */
  1192. <0x00200000 0x48200000 0x200000>; /* segment 1 */
  1193. segment@0 { /* 0x48000000 */
  1194. compatible = "simple-pm-bus";
  1195. #address-cells = <1>;
  1196. #size-cells = <1>;
  1197. ranges = <0x00000000 0x00000000 0x000800>, /* ap 0 */
  1198. <0x00001000 0x00001000 0x000400>, /* ap 1 */
  1199. <0x00000800 0x00000800 0x000800>, /* ap 2 */
  1200. <0x00020000 0x00020000 0x001000>, /* ap 3 */
  1201. <0x00021000 0x00021000 0x001000>, /* ap 4 */
  1202. <0x00032000 0x00032000 0x001000>, /* ap 5 */
  1203. <0x00033000 0x00033000 0x001000>, /* ap 6 */
  1204. <0x00034000 0x00034000 0x001000>, /* ap 7 */
  1205. <0x00035000 0x00035000 0x001000>, /* ap 8 */
  1206. <0x00036000 0x00036000 0x001000>, /* ap 9 */
  1207. <0x00037000 0x00037000 0x001000>, /* ap 10 */
  1208. <0x0003e000 0x0003e000 0x001000>, /* ap 11 */
  1209. <0x0003f000 0x0003f000 0x001000>, /* ap 12 */
  1210. <0x00040000 0x00040000 0x010000>, /* ap 13 */
  1211. <0x00050000 0x00050000 0x001000>, /* ap 14 */
  1212. <0x00055000 0x00055000 0x001000>, /* ap 15 */
  1213. <0x00056000 0x00056000 0x001000>, /* ap 16 */
  1214. <0x00057000 0x00057000 0x001000>, /* ap 17 */
  1215. <0x00058000 0x00058000 0x001000>, /* ap 18 */
  1216. <0x00059000 0x00059000 0x001000>, /* ap 19 */
  1217. <0x0005a000 0x0005a000 0x001000>, /* ap 20 */
  1218. <0x0005b000 0x0005b000 0x001000>, /* ap 21 */
  1219. <0x0005c000 0x0005c000 0x001000>, /* ap 22 */
  1220. <0x0005d000 0x0005d000 0x001000>, /* ap 23 */
  1221. <0x0005e000 0x0005e000 0x001000>, /* ap 24 */
  1222. <0x00060000 0x00060000 0x001000>, /* ap 25 */
  1223. <0x0006a000 0x0006a000 0x001000>, /* ap 26 */
  1224. <0x0006b000 0x0006b000 0x001000>, /* ap 27 */
  1225. <0x0006c000 0x0006c000 0x001000>, /* ap 28 */
  1226. <0x0006d000 0x0006d000 0x001000>, /* ap 29 */
  1227. <0x0006e000 0x0006e000 0x001000>, /* ap 30 */
  1228. <0x0006f000 0x0006f000 0x001000>, /* ap 31 */
  1229. <0x00070000 0x00070000 0x001000>, /* ap 32 */
  1230. <0x00071000 0x00071000 0x001000>, /* ap 33 */
  1231. <0x00072000 0x00072000 0x001000>, /* ap 34 */
  1232. <0x00073000 0x00073000 0x001000>, /* ap 35 */
  1233. <0x00061000 0x00061000 0x001000>, /* ap 36 */
  1234. <0x00096000 0x00096000 0x001000>, /* ap 37 */
  1235. <0x00097000 0x00097000 0x001000>, /* ap 38 */
  1236. <0x00076000 0x00076000 0x001000>, /* ap 39 */
  1237. <0x00077000 0x00077000 0x001000>, /* ap 40 */
  1238. <0x00078000 0x00078000 0x001000>, /* ap 41 */
  1239. <0x00079000 0x00079000 0x001000>, /* ap 42 */
  1240. <0x00086000 0x00086000 0x001000>, /* ap 43 */
  1241. <0x00087000 0x00087000 0x001000>, /* ap 44 */
  1242. <0x00088000 0x00088000 0x001000>, /* ap 45 */
  1243. <0x00089000 0x00089000 0x001000>, /* ap 46 */
  1244. <0x000b0000 0x000b0000 0x001000>, /* ap 47 */
  1245. <0x000b1000 0x000b1000 0x001000>, /* ap 48 */
  1246. <0x00098000 0x00098000 0x001000>, /* ap 49 */
  1247. <0x00099000 0x00099000 0x001000>, /* ap 50 */
  1248. <0x0009a000 0x0009a000 0x001000>, /* ap 51 */
  1249. <0x0009b000 0x0009b000 0x001000>, /* ap 52 */
  1250. <0x0009c000 0x0009c000 0x001000>, /* ap 53 */
  1251. <0x0009d000 0x0009d000 0x001000>, /* ap 54 */
  1252. <0x0009e000 0x0009e000 0x001000>, /* ap 55 */
  1253. <0x0009f000 0x0009f000 0x001000>, /* ap 56 */
  1254. <0x00090000 0x00090000 0x002000>, /* ap 57 */
  1255. <0x00092000 0x00092000 0x001000>, /* ap 58 */
  1256. <0x000a4000 0x000a4000 0x001000>, /* ap 59 */
  1257. <0x000a6000 0x000a6000 0x001000>, /* ap 60 */
  1258. <0x000a8000 0x000a8000 0x004000>, /* ap 61 */
  1259. <0x000ac000 0x000ac000 0x001000>, /* ap 62 */
  1260. <0x000ad000 0x000ad000 0x001000>, /* ap 63 */
  1261. <0x000ae000 0x000ae000 0x001000>, /* ap 64 */
  1262. <0x000b2000 0x000b2000 0x001000>, /* ap 65 */
  1263. <0x000b3000 0x000b3000 0x001000>, /* ap 66 */
  1264. <0x000b4000 0x000b4000 0x001000>, /* ap 67 */
  1265. <0x000b5000 0x000b5000 0x001000>, /* ap 68 */
  1266. <0x000b8000 0x000b8000 0x001000>, /* ap 69 */
  1267. <0x000b9000 0x000b9000 0x001000>, /* ap 70 */
  1268. <0x000ba000 0x000ba000 0x001000>, /* ap 71 */
  1269. <0x000bb000 0x000bb000 0x001000>, /* ap 72 */
  1270. <0x000d1000 0x000d1000 0x001000>, /* ap 73 */
  1271. <0x000d2000 0x000d2000 0x001000>, /* ap 74 */
  1272. <0x000d5000 0x000d5000 0x001000>, /* ap 75 */
  1273. <0x000d6000 0x000d6000 0x001000>, /* ap 76 */
  1274. <0x000a2000 0x000a2000 0x001000>, /* ap 79 */
  1275. <0x000a3000 0x000a3000 0x001000>, /* ap 80 */
  1276. <0x00001400 0x00001400 0x000400>, /* ap 81 */
  1277. <0x00001800 0x00001800 0x000400>, /* ap 82 */
  1278. <0x00001c00 0x00001c00 0x000400>, /* ap 83 */
  1279. <0x000a5000 0x000a5000 0x001000>; /* ap 84 */
  1280. target-module@20000 { /* 0x48020000, ap 3 06.0 */
  1281. compatible = "ti,sysc-omap2", "ti,sysc";
  1282. reg = <0x20050 0x4>,
  1283. <0x20054 0x4>,
  1284. <0x20058 0x4>;
  1285. reg-names = "rev", "sysc", "syss";
  1286. ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
  1287. SYSC_OMAP2_SOFTRESET |
  1288. SYSC_OMAP2_AUTOIDLE)>;
  1289. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1290. <SYSC_IDLE_NO>,
  1291. <SYSC_IDLE_SMART>,
  1292. <SYSC_IDLE_SMART_WKUP>;
  1293. ti,syss-mask = <1>;
  1294. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1295. clocks = <&l4_per_clkctrl OMAP4_UART3_CLKCTRL 0>;
  1296. clock-names = "fck";
  1297. #address-cells = <1>;
  1298. #size-cells = <1>;
  1299. ranges = <0x0 0x20000 0x1000>;
  1300. uart3: serial@0 {
  1301. compatible = "ti,omap4-uart";
  1302. reg = <0x0 0x100>;
  1303. interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
  1304. clock-frequency = <48000000>;
  1305. };
  1306. };
  1307. target-module@32000 { /* 0x48032000, ap 5 02.0 */
  1308. compatible = "ti,sysc-omap2-timer", "ti,sysc";
  1309. reg = <0x32000 0x4>,
  1310. <0x32010 0x4>,
  1311. <0x32014 0x4>;
  1312. reg-names = "rev", "sysc", "syss";
  1313. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  1314. SYSC_OMAP2_EMUFREE |
  1315. SYSC_OMAP2_ENAWAKEUP |
  1316. SYSC_OMAP2_SOFTRESET |
  1317. SYSC_OMAP2_AUTOIDLE)>;
  1318. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1319. <SYSC_IDLE_NO>,
  1320. <SYSC_IDLE_SMART>;
  1321. ti,syss-mask = <1>;
  1322. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1323. clocks = <&l4_per_clkctrl OMAP4_TIMER2_CLKCTRL 0>;
  1324. clock-names = "fck";
  1325. #address-cells = <1>;
  1326. #size-cells = <1>;
  1327. ranges = <0x0 0x32000 0x1000>;
  1328. timer2: timer@0 {
  1329. compatible = "ti,omap3430-timer";
  1330. reg = <0x0 0x80>;
  1331. clocks = <&l4_per_clkctrl OMAP4_TIMER2_CLKCTRL 24>,
  1332. <&sys_clkin_ck>;
  1333. clock-names = "fck", "timer_sys_ck";
  1334. interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
  1335. };
  1336. };
  1337. target-module@34000 { /* 0x48034000, ap 7 04.0 */
  1338. compatible = "ti,sysc-omap4-timer", "ti,sysc";
  1339. reg = <0x34000 0x4>,
  1340. <0x34010 0x4>;
  1341. reg-names = "rev", "sysc";
  1342. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  1343. SYSC_OMAP4_SOFTRESET)>;
  1344. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1345. <SYSC_IDLE_NO>,
  1346. <SYSC_IDLE_SMART>,
  1347. <SYSC_IDLE_SMART_WKUP>;
  1348. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1349. clocks = <&l4_per_clkctrl OMAP4_TIMER3_CLKCTRL 0>;
  1350. clock-names = "fck";
  1351. #address-cells = <1>;
  1352. #size-cells = <1>;
  1353. ranges = <0x0 0x34000 0x1000>;
  1354. timer3: timer@0 {
  1355. compatible = "ti,omap4430-timer";
  1356. reg = <0x0 0x80>;
  1357. clocks = <&l4_per_clkctrl OMAP4_TIMER3_CLKCTRL 24>,
  1358. <&sys_clkin_ck>;
  1359. clock-names = "fck", "timer_sys_ck";
  1360. interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
  1361. };
  1362. };
  1363. target-module@36000 { /* 0x48036000, ap 9 0e.0 */
  1364. compatible = "ti,sysc-omap4-timer", "ti,sysc";
  1365. reg = <0x36000 0x4>,
  1366. <0x36010 0x4>;
  1367. reg-names = "rev", "sysc";
  1368. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  1369. SYSC_OMAP4_SOFTRESET)>;
  1370. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1371. <SYSC_IDLE_NO>,
  1372. <SYSC_IDLE_SMART>,
  1373. <SYSC_IDLE_SMART_WKUP>;
  1374. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1375. clocks = <&l4_per_clkctrl OMAP4_TIMER4_CLKCTRL 0>;
  1376. clock-names = "fck";
  1377. #address-cells = <1>;
  1378. #size-cells = <1>;
  1379. ranges = <0x0 0x36000 0x1000>;
  1380. timer4: timer@0 {
  1381. compatible = "ti,omap4430-timer";
  1382. reg = <0x0 0x80>;
  1383. clocks = <&l4_per_clkctrl OMAP4_TIMER4_CLKCTRL 24>,
  1384. <&sys_clkin_ck>;
  1385. clock-names = "fck", "timer_sys_ck";
  1386. interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
  1387. };
  1388. };
  1389. target-module@3e000 { /* 0x4803e000, ap 11 08.0 */
  1390. compatible = "ti,sysc-omap4-timer", "ti,sysc";
  1391. reg = <0x3e000 0x4>,
  1392. <0x3e010 0x4>;
  1393. reg-names = "rev", "sysc";
  1394. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  1395. SYSC_OMAP4_SOFTRESET)>;
  1396. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1397. <SYSC_IDLE_NO>,
  1398. <SYSC_IDLE_SMART>,
  1399. <SYSC_IDLE_SMART_WKUP>;
  1400. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1401. clocks = <&l4_per_clkctrl OMAP4_TIMER9_CLKCTRL 0>;
  1402. clock-names = "fck";
  1403. #address-cells = <1>;
  1404. #size-cells = <1>;
  1405. ranges = <0x0 0x3e000 0x1000>;
  1406. timer9: timer@0 {
  1407. compatible = "ti,omap4430-timer";
  1408. reg = <0x0 0x80>;
  1409. clocks = <&l4_per_clkctrl OMAP4_TIMER9_CLKCTRL 24>,
  1410. <&sys_clkin_ck>;
  1411. clock-names = "fck", "timer_sys_ck";
  1412. interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
  1413. ti,timer-pwm;
  1414. };
  1415. };
  1416. /* Unused DSS L4 access, see L3 instead */
  1417. target-module@40000 { /* 0x48040000, ap 13 0a.0 */
  1418. compatible = "ti,sysc";
  1419. status = "disabled";
  1420. #address-cells = <1>;
  1421. #size-cells = <1>;
  1422. ranges = <0x0 0x40000 0x10000>;
  1423. };
  1424. target-module@55000 { /* 0x48055000, ap 15 0c.0 */
  1425. compatible = "ti,sysc-omap2", "ti,sysc";
  1426. reg = <0x55000 0x4>,
  1427. <0x55010 0x4>,
  1428. <0x55114 0x4>;
  1429. reg-names = "rev", "sysc", "syss";
  1430. ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
  1431. SYSC_OMAP2_SOFTRESET |
  1432. SYSC_OMAP2_AUTOIDLE)>;
  1433. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1434. <SYSC_IDLE_NO>,
  1435. <SYSC_IDLE_SMART>,
  1436. <SYSC_IDLE_SMART_WKUP>;
  1437. ti,syss-mask = <1>;
  1438. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1439. clocks = <&l4_per_clkctrl OMAP4_GPIO2_CLKCTRL 0>,
  1440. <&l4_per_clkctrl OMAP4_GPIO2_CLKCTRL 8>;
  1441. clock-names = "fck", "dbclk";
  1442. #address-cells = <1>;
  1443. #size-cells = <1>;
  1444. ranges = <0x0 0x55000 0x1000>;
  1445. gpio2: gpio@0 {
  1446. compatible = "ti,omap4-gpio";
  1447. reg = <0x0 0x200>;
  1448. interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
  1449. gpio-controller;
  1450. #gpio-cells = <2>;
  1451. interrupt-controller;
  1452. #interrupt-cells = <2>;
  1453. };
  1454. };
  1455. target-module@57000 { /* 0x48057000, ap 17 16.0 */
  1456. compatible = "ti,sysc-omap2", "ti,sysc";
  1457. reg = <0x57000 0x4>,
  1458. <0x57010 0x4>,
  1459. <0x57114 0x4>;
  1460. reg-names = "rev", "sysc", "syss";
  1461. ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
  1462. SYSC_OMAP2_SOFTRESET |
  1463. SYSC_OMAP2_AUTOIDLE)>;
  1464. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1465. <SYSC_IDLE_NO>,
  1466. <SYSC_IDLE_SMART>,
  1467. <SYSC_IDLE_SMART_WKUP>;
  1468. ti,syss-mask = <1>;
  1469. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1470. clocks = <&l4_per_clkctrl OMAP4_GPIO3_CLKCTRL 0>,
  1471. <&l4_per_clkctrl OMAP4_GPIO3_CLKCTRL 8>;
  1472. clock-names = "fck", "dbclk";
  1473. #address-cells = <1>;
  1474. #size-cells = <1>;
  1475. ranges = <0x0 0x57000 0x1000>;
  1476. gpio3: gpio@0 {
  1477. compatible = "ti,omap4-gpio";
  1478. reg = <0x0 0x200>;
  1479. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  1480. gpio-controller;
  1481. #gpio-cells = <2>;
  1482. interrupt-controller;
  1483. #interrupt-cells = <2>;
  1484. };
  1485. };
  1486. target-module@59000 { /* 0x48059000, ap 19 10.0 */
  1487. compatible = "ti,sysc-omap2", "ti,sysc";
  1488. reg = <0x59000 0x4>,
  1489. <0x59010 0x4>,
  1490. <0x59114 0x4>;
  1491. reg-names = "rev", "sysc", "syss";
  1492. ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
  1493. SYSC_OMAP2_SOFTRESET |
  1494. SYSC_OMAP2_AUTOIDLE)>;
  1495. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1496. <SYSC_IDLE_NO>,
  1497. <SYSC_IDLE_SMART>,
  1498. <SYSC_IDLE_SMART_WKUP>;
  1499. ti,syss-mask = <1>;
  1500. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1501. clocks = <&l4_per_clkctrl OMAP4_GPIO4_CLKCTRL 0>,
  1502. <&l4_per_clkctrl OMAP4_GPIO4_CLKCTRL 8>;
  1503. clock-names = "fck", "dbclk";
  1504. #address-cells = <1>;
  1505. #size-cells = <1>;
  1506. ranges = <0x0 0x59000 0x1000>;
  1507. gpio4: gpio@0 {
  1508. compatible = "ti,omap4-gpio";
  1509. reg = <0x0 0x200>;
  1510. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
  1511. gpio-controller;
  1512. #gpio-cells = <2>;
  1513. interrupt-controller;
  1514. #interrupt-cells = <2>;
  1515. };
  1516. };
  1517. target-module@5b000 { /* 0x4805b000, ap 21 12.0 */
  1518. compatible = "ti,sysc-omap2", "ti,sysc";
  1519. reg = <0x5b000 0x4>,
  1520. <0x5b010 0x4>,
  1521. <0x5b114 0x4>;
  1522. reg-names = "rev", "sysc", "syss";
  1523. ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
  1524. SYSC_OMAP2_SOFTRESET |
  1525. SYSC_OMAP2_AUTOIDLE)>;
  1526. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1527. <SYSC_IDLE_NO>,
  1528. <SYSC_IDLE_SMART>,
  1529. <SYSC_IDLE_SMART_WKUP>;
  1530. ti,syss-mask = <1>;
  1531. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1532. clocks = <&l4_per_clkctrl OMAP4_GPIO5_CLKCTRL 0>,
  1533. <&l4_per_clkctrl OMAP4_GPIO5_CLKCTRL 8>;
  1534. clock-names = "fck", "dbclk";
  1535. #address-cells = <1>;
  1536. #size-cells = <1>;
  1537. ranges = <0x0 0x5b000 0x1000>;
  1538. gpio5: gpio@0 {
  1539. compatible = "ti,omap4-gpio";
  1540. reg = <0x0 0x200>;
  1541. interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
  1542. gpio-controller;
  1543. #gpio-cells = <2>;
  1544. interrupt-controller;
  1545. #interrupt-cells = <2>;
  1546. };
  1547. };
  1548. target-module@5d000 { /* 0x4805d000, ap 23 14.0 */
  1549. compatible = "ti,sysc-omap2", "ti,sysc";
  1550. reg = <0x5d000 0x4>,
  1551. <0x5d010 0x4>,
  1552. <0x5d114 0x4>;
  1553. reg-names = "rev", "sysc", "syss";
  1554. ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
  1555. SYSC_OMAP2_SOFTRESET |
  1556. SYSC_OMAP2_AUTOIDLE)>;
  1557. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1558. <SYSC_IDLE_NO>,
  1559. <SYSC_IDLE_SMART>,
  1560. <SYSC_IDLE_SMART_WKUP>;
  1561. ti,syss-mask = <1>;
  1562. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1563. clocks = <&l4_per_clkctrl OMAP4_GPIO6_CLKCTRL 0>,
  1564. <&l4_per_clkctrl OMAP4_GPIO6_CLKCTRL 8>;
  1565. clock-names = "fck", "dbclk";
  1566. #address-cells = <1>;
  1567. #size-cells = <1>;
  1568. ranges = <0x0 0x5d000 0x1000>;
  1569. gpio6: gpio@0 {
  1570. compatible = "ti,omap4-gpio";
  1571. reg = <0x0 0x200>;
  1572. interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
  1573. gpio-controller;
  1574. #gpio-cells = <2>;
  1575. interrupt-controller;
  1576. #interrupt-cells = <2>;
  1577. };
  1578. };
  1579. target-module@60000 { /* 0x48060000, ap 25 1e.0 */
  1580. compatible = "ti,sysc-omap2", "ti,sysc";
  1581. reg = <0x60000 0x8>,
  1582. <0x60010 0x8>,
  1583. <0x60090 0x8>;
  1584. reg-names = "rev", "sysc", "syss";
  1585. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  1586. SYSC_OMAP2_ENAWAKEUP |
  1587. SYSC_OMAP2_SOFTRESET |
  1588. SYSC_OMAP2_AUTOIDLE)>;
  1589. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1590. <SYSC_IDLE_NO>,
  1591. <SYSC_IDLE_SMART>,
  1592. <SYSC_IDLE_SMART_WKUP>;
  1593. ti,syss-mask = <1>;
  1594. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1595. clocks = <&l4_per_clkctrl OMAP4_I2C3_CLKCTRL 0>;
  1596. clock-names = "fck";
  1597. #address-cells = <1>;
  1598. #size-cells = <1>;
  1599. ranges = <0x0 0x60000 0x1000>;
  1600. i2c3: i2c@0 {
  1601. compatible = "ti,omap4-i2c";
  1602. reg = <0x0 0x100>;
  1603. interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
  1604. #address-cells = <1>;
  1605. #size-cells = <0>;
  1606. };
  1607. };
  1608. target-module@6a000 { /* 0x4806a000, ap 26 18.0 */
  1609. compatible = "ti,sysc-omap2", "ti,sysc";
  1610. reg = <0x6a050 0x4>,
  1611. <0x6a054 0x4>,
  1612. <0x6a058 0x4>;
  1613. reg-names = "rev", "sysc", "syss";
  1614. ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
  1615. SYSC_OMAP2_SOFTRESET |
  1616. SYSC_OMAP2_AUTOIDLE)>;
  1617. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1618. <SYSC_IDLE_NO>,
  1619. <SYSC_IDLE_SMART>,
  1620. <SYSC_IDLE_SMART_WKUP>;
  1621. ti,syss-mask = <1>;
  1622. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1623. clocks = <&l4_per_clkctrl OMAP4_UART1_CLKCTRL 0>;
  1624. clock-names = "fck";
  1625. #address-cells = <1>;
  1626. #size-cells = <1>;
  1627. ranges = <0x0 0x6a000 0x1000>;
  1628. uart1: serial@0 {
  1629. compatible = "ti,omap4-uart";
  1630. reg = <0x0 0x100>;
  1631. interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
  1632. clock-frequency = <48000000>;
  1633. };
  1634. };
  1635. target-module@6c000 { /* 0x4806c000, ap 28 20.0 */
  1636. compatible = "ti,sysc-omap2", "ti,sysc";
  1637. reg = <0x6c050 0x4>,
  1638. <0x6c054 0x4>,
  1639. <0x6c058 0x4>;
  1640. reg-names = "rev", "sysc", "syss";
  1641. ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
  1642. SYSC_OMAP2_SOFTRESET |
  1643. SYSC_OMAP2_AUTOIDLE)>;
  1644. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1645. <SYSC_IDLE_NO>,
  1646. <SYSC_IDLE_SMART>,
  1647. <SYSC_IDLE_SMART_WKUP>;
  1648. ti,syss-mask = <1>;
  1649. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1650. clocks = <&l4_per_clkctrl OMAP4_UART2_CLKCTRL 0>;
  1651. clock-names = "fck";
  1652. #address-cells = <1>;
  1653. #size-cells = <1>;
  1654. ranges = <0x0 0x6c000 0x1000>;
  1655. uart2: serial@0 {
  1656. compatible = "ti,omap4-uart";
  1657. reg = <0x0 0x100>;
  1658. interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
  1659. clock-frequency = <48000000>;
  1660. };
  1661. };
  1662. target-module@6e000 { /* 0x4806e000, ap 30 1c.1 */
  1663. compatible = "ti,sysc-omap2", "ti,sysc";
  1664. reg = <0x6e050 0x4>,
  1665. <0x6e054 0x4>,
  1666. <0x6e058 0x4>;
  1667. reg-names = "rev", "sysc", "syss";
  1668. ti,sysc-mask = <(SYSC_OMAP2_ENAWAKEUP |
  1669. SYSC_OMAP2_SOFTRESET |
  1670. SYSC_OMAP2_AUTOIDLE)>;
  1671. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1672. <SYSC_IDLE_NO>,
  1673. <SYSC_IDLE_SMART>,
  1674. <SYSC_IDLE_SMART_WKUP>;
  1675. ti,syss-mask = <1>;
  1676. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1677. clocks = <&l4_per_clkctrl OMAP4_UART4_CLKCTRL 0>;
  1678. clock-names = "fck";
  1679. #address-cells = <1>;
  1680. #size-cells = <1>;
  1681. ranges = <0x0 0x6e000 0x1000>;
  1682. uart4: serial@0 {
  1683. compatible = "ti,omap4-uart";
  1684. reg = <0x0 0x100>;
  1685. interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
  1686. clock-frequency = <48000000>;
  1687. };
  1688. };
  1689. target-module@70000 { /* 0x48070000, ap 32 28.0 */
  1690. compatible = "ti,sysc-omap2", "ti,sysc";
  1691. reg = <0x70000 0x8>,
  1692. <0x70010 0x8>,
  1693. <0x70090 0x8>;
  1694. reg-names = "rev", "sysc", "syss";
  1695. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  1696. SYSC_OMAP2_ENAWAKEUP |
  1697. SYSC_OMAP2_SOFTRESET |
  1698. SYSC_OMAP2_AUTOIDLE)>;
  1699. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1700. <SYSC_IDLE_NO>,
  1701. <SYSC_IDLE_SMART>,
  1702. <SYSC_IDLE_SMART_WKUP>;
  1703. ti,syss-mask = <1>;
  1704. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1705. clocks = <&l4_per_clkctrl OMAP4_I2C1_CLKCTRL 0>;
  1706. clock-names = "fck";
  1707. #address-cells = <1>;
  1708. #size-cells = <1>;
  1709. ranges = <0x0 0x70000 0x1000>;
  1710. i2c1: i2c@0 {
  1711. compatible = "ti,omap4-i2c";
  1712. reg = <0x0 0x100>;
  1713. interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
  1714. #address-cells = <1>;
  1715. #size-cells = <0>;
  1716. };
  1717. };
  1718. target-module@72000 { /* 0x48072000, ap 34 30.0 */
  1719. compatible = "ti,sysc-omap2", "ti,sysc";
  1720. reg = <0x72000 0x8>,
  1721. <0x72010 0x8>,
  1722. <0x72090 0x8>;
  1723. reg-names = "rev", "sysc", "syss";
  1724. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  1725. SYSC_OMAP2_ENAWAKEUP |
  1726. SYSC_OMAP2_SOFTRESET |
  1727. SYSC_OMAP2_AUTOIDLE)>;
  1728. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1729. <SYSC_IDLE_NO>,
  1730. <SYSC_IDLE_SMART>,
  1731. <SYSC_IDLE_SMART_WKUP>;
  1732. ti,syss-mask = <1>;
  1733. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1734. clocks = <&l4_per_clkctrl OMAP4_I2C2_CLKCTRL 0>;
  1735. clock-names = "fck";
  1736. #address-cells = <1>;
  1737. #size-cells = <1>;
  1738. ranges = <0x0 0x72000 0x1000>;
  1739. i2c2: i2c@0 {
  1740. compatible = "ti,omap4-i2c";
  1741. reg = <0x0 0x100>;
  1742. interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
  1743. #address-cells = <1>;
  1744. #size-cells = <0>;
  1745. };
  1746. };
  1747. target-module@76000 { /* 0x48076000, ap 39 38.0 */
  1748. compatible = "ti,sysc-omap4", "ti,sysc";
  1749. reg = <0x76000 0x4>,
  1750. <0x76010 0x4>;
  1751. reg-names = "rev", "sysc";
  1752. ti,sysc-mask = <SYSC_OMAP4_SOFTRESET>;
  1753. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1754. <SYSC_IDLE_NO>,
  1755. <SYSC_IDLE_SMART>,
  1756. <SYSC_IDLE_SMART_WKUP>;
  1757. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1758. clocks = <&l4_per_clkctrl OMAP4_SLIMBUS2_CLKCTRL 0>;
  1759. clock-names = "fck";
  1760. #address-cells = <1>;
  1761. #size-cells = <1>;
  1762. ranges = <0x0 0x76000 0x1000>;
  1763. /* No child device binding or driver in mainline */
  1764. };
  1765. target-module@78000 { /* 0x48078000, ap 41 1a.0 */
  1766. compatible = "ti,sysc-omap2", "ti,sysc";
  1767. reg = <0x78000 0x4>,
  1768. <0x78010 0x4>,
  1769. <0x78014 0x4>;
  1770. reg-names = "rev", "sysc", "syss";
  1771. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  1772. SYSC_OMAP2_SOFTRESET |
  1773. SYSC_OMAP2_AUTOIDLE)>;
  1774. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1775. <SYSC_IDLE_NO>,
  1776. <SYSC_IDLE_SMART>;
  1777. ti,syss-mask = <1>;
  1778. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1779. clocks = <&l4_per_clkctrl OMAP4_ELM_CLKCTRL 0>;
  1780. clock-names = "fck";
  1781. #address-cells = <1>;
  1782. #size-cells = <1>;
  1783. ranges = <0x0 0x78000 0x1000>;
  1784. elm: elm@0 {
  1785. compatible = "ti,am3352-elm";
  1786. reg = <0x0 0x2000>;
  1787. interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
  1788. status = "disabled";
  1789. };
  1790. };
  1791. target-module@86000 { /* 0x48086000, ap 43 24.0 */
  1792. compatible = "ti,sysc-omap2-timer", "ti,sysc";
  1793. reg = <0x86000 0x4>,
  1794. <0x86010 0x4>,
  1795. <0x86014 0x4>;
  1796. reg-names = "rev", "sysc", "syss";
  1797. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  1798. SYSC_OMAP2_EMUFREE |
  1799. SYSC_OMAP2_ENAWAKEUP |
  1800. SYSC_OMAP2_SOFTRESET |
  1801. SYSC_OMAP2_AUTOIDLE)>;
  1802. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1803. <SYSC_IDLE_NO>,
  1804. <SYSC_IDLE_SMART>;
  1805. ti,syss-mask = <1>;
  1806. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1807. clocks = <&l4_per_clkctrl OMAP4_TIMER10_CLKCTRL 0>;
  1808. clock-names = "fck";
  1809. #address-cells = <1>;
  1810. #size-cells = <1>;
  1811. ranges = <0x0 0x86000 0x1000>;
  1812. timer10: timer@0 {
  1813. compatible = "ti,omap3430-timer";
  1814. reg = <0x0 0x80>;
  1815. clocks = <&l4_per_clkctrl OMAP4_TIMER10_CLKCTRL 24>,
  1816. <&sys_clkin_ck>;
  1817. clock-names = "fck", "timer_sys_ck";
  1818. interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
  1819. ti,timer-pwm;
  1820. };
  1821. };
  1822. target-module@88000 { /* 0x48088000, ap 45 2e.0 */
  1823. compatible = "ti,sysc-omap4-timer", "ti,sysc";
  1824. reg = <0x88000 0x4>,
  1825. <0x88010 0x4>;
  1826. reg-names = "rev", "sysc";
  1827. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  1828. SYSC_OMAP4_SOFTRESET)>;
  1829. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1830. <SYSC_IDLE_NO>,
  1831. <SYSC_IDLE_SMART>,
  1832. <SYSC_IDLE_SMART_WKUP>;
  1833. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1834. clocks = <&l4_per_clkctrl OMAP4_TIMER11_CLKCTRL 0>;
  1835. clock-names = "fck";
  1836. #address-cells = <1>;
  1837. #size-cells = <1>;
  1838. ranges = <0x0 0x88000 0x1000>;
  1839. timer11: timer@0 {
  1840. compatible = "ti,omap4430-timer";
  1841. reg = <0x0 0x80>;
  1842. clocks = <&l4_per_clkctrl OMAP4_TIMER11_CLKCTRL 24>,
  1843. <&sys_clkin_ck>;
  1844. clock-names = "fck", "timer_sys_ck";
  1845. interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
  1846. ti,timer-pwm;
  1847. };
  1848. };
  1849. rng_target: target-module@90000 { /* 0x48090000, ap 57 2a.0 */
  1850. compatible = "ti,sysc-omap2", "ti,sysc";
  1851. reg = <0x91fe0 0x4>,
  1852. <0x91fe4 0x4>;
  1853. reg-names = "rev", "sysc";
  1854. ti,sysc-mask = <(SYSC_OMAP2_AUTOIDLE)>;
  1855. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1856. <SYSC_IDLE_NO>;
  1857. /* Domains (P, C): l4per_pwrdm, l4_secure_clkdm */
  1858. clocks = <&l4_secure_clkctrl OMAP4_RNG_CLKCTRL 0>;
  1859. clock-names = "fck";
  1860. #address-cells = <1>;
  1861. #size-cells = <1>;
  1862. ranges = <0x0 0x90000 0x2000>;
  1863. rng: rng@0 {
  1864. compatible = "ti,omap4-rng";
  1865. reg = <0x0 0x2000>;
  1866. interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>;
  1867. };
  1868. };
  1869. target-module@96000 { /* 0x48096000, ap 37 26.0 */
  1870. compatible = "ti,sysc-omap2", "ti,sysc";
  1871. reg = <0x9608c 0x4>;
  1872. reg-names = "sysc";
  1873. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  1874. SYSC_OMAP2_ENAWAKEUP |
  1875. SYSC_OMAP2_SOFTRESET)>;
  1876. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1877. <SYSC_IDLE_NO>,
  1878. <SYSC_IDLE_SMART>;
  1879. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1880. clocks = <&l4_per_clkctrl OMAP4_MCBSP4_CLKCTRL 0>;
  1881. clock-names = "fck";
  1882. #address-cells = <1>;
  1883. #size-cells = <1>;
  1884. ranges = <0x0 0x96000 0x1000>;
  1885. mcbsp4: mcbsp@0 {
  1886. compatible = "ti,omap4-mcbsp";
  1887. reg = <0x0 0xff>; /* L4 Interconnect */
  1888. reg-names = "mpu";
  1889. clocks = <&l4_per_clkctrl OMAP4_MCBSP4_CLKCTRL 24>;
  1890. clock-names = "fck";
  1891. interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
  1892. interrupt-names = "common";
  1893. ti,buffer-size = <128>;
  1894. dmas = <&sdma 31>,
  1895. <&sdma 32>;
  1896. dma-names = "tx", "rx";
  1897. status = "disabled";
  1898. };
  1899. };
  1900. target-module@98000 { /* 0x48098000, ap 49 22.0 */
  1901. compatible = "ti,sysc-omap4", "ti,sysc";
  1902. reg = <0x98000 0x4>,
  1903. <0x98010 0x4>;
  1904. reg-names = "rev", "sysc";
  1905. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  1906. SYSC_OMAP4_SOFTRESET)>;
  1907. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1908. <SYSC_IDLE_NO>,
  1909. <SYSC_IDLE_SMART>,
  1910. <SYSC_IDLE_SMART_WKUP>;
  1911. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1912. clocks = <&l4_per_clkctrl OMAP4_MCSPI1_CLKCTRL 0>;
  1913. clock-names = "fck";
  1914. #address-cells = <1>;
  1915. #size-cells = <1>;
  1916. ranges = <0x0 0x98000 0x1000>;
  1917. mcspi1: spi@0 {
  1918. compatible = "ti,omap4-mcspi";
  1919. reg = <0x0 0x200>;
  1920. interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
  1921. #address-cells = <1>;
  1922. #size-cells = <0>;
  1923. ti,spi-num-cs = <4>;
  1924. dmas = <&sdma 35>,
  1925. <&sdma 36>,
  1926. <&sdma 37>,
  1927. <&sdma 38>,
  1928. <&sdma 39>,
  1929. <&sdma 40>,
  1930. <&sdma 41>,
  1931. <&sdma 42>;
  1932. dma-names = "tx0", "rx0", "tx1", "rx1",
  1933. "tx2", "rx2", "tx3", "rx3";
  1934. };
  1935. };
  1936. target-module@9a000 { /* 0x4809a000, ap 51 2c.0 */
  1937. compatible = "ti,sysc-omap4", "ti,sysc";
  1938. reg = <0x9a000 0x4>,
  1939. <0x9a010 0x4>;
  1940. reg-names = "rev", "sysc";
  1941. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  1942. SYSC_OMAP4_SOFTRESET)>;
  1943. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1944. <SYSC_IDLE_NO>,
  1945. <SYSC_IDLE_SMART>,
  1946. <SYSC_IDLE_SMART_WKUP>;
  1947. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  1948. clocks = <&l4_per_clkctrl OMAP4_MCSPI2_CLKCTRL 0>;
  1949. clock-names = "fck";
  1950. #address-cells = <1>;
  1951. #size-cells = <1>;
  1952. ranges = <0x0 0x9a000 0x1000>;
  1953. mcspi2: spi@0 {
  1954. compatible = "ti,omap4-mcspi";
  1955. reg = <0x0 0x200>;
  1956. interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
  1957. #address-cells = <1>;
  1958. #size-cells = <0>;
  1959. ti,spi-num-cs = <2>;
  1960. dmas = <&sdma 43>,
  1961. <&sdma 44>,
  1962. <&sdma 45>,
  1963. <&sdma 46>;
  1964. dma-names = "tx0", "rx0", "tx1", "rx1";
  1965. };
  1966. };
  1967. target-module@9c000 { /* 0x4809c000, ap 53 36.0 */
  1968. compatible = "ti,sysc-omap4", "ti,sysc";
  1969. reg = <0x9c000 0x4>,
  1970. <0x9c010 0x4>;
  1971. reg-names = "rev", "sysc";
  1972. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  1973. SYSC_OMAP4_SOFTRESET)>;
  1974. ti,sysc-midle = <SYSC_IDLE_FORCE>,
  1975. <SYSC_IDLE_NO>,
  1976. <SYSC_IDLE_SMART>,
  1977. <SYSC_IDLE_SMART_WKUP>;
  1978. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  1979. <SYSC_IDLE_NO>,
  1980. <SYSC_IDLE_SMART>,
  1981. <SYSC_IDLE_SMART_WKUP>;
  1982. /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */
  1983. clocks = <&l3_init_clkctrl OMAP4_MMC1_CLKCTRL 0>;
  1984. clock-names = "fck";
  1985. #address-cells = <1>;
  1986. #size-cells = <1>;
  1987. ranges = <0x0 0x9c000 0x1000>;
  1988. mmc1: mmc@0 {
  1989. compatible = "ti,omap4-hsmmc";
  1990. reg = <0x0 0x400>;
  1991. interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
  1992. ti,dual-volt;
  1993. ti,needs-special-reset;
  1994. dmas = <&sdma 61>, <&sdma 62>;
  1995. dma-names = "tx", "rx";
  1996. pbias-supply = <&pbias_mmc_reg>;
  1997. };
  1998. };
  1999. target-module@9e000 { /* 0x4809e000, ap 55 48.0 */
  2000. compatible = "ti,sysc";
  2001. status = "disabled";
  2002. #address-cells = <1>;
  2003. #size-cells = <1>;
  2004. ranges = <0x0 0x9e000 0x1000>;
  2005. };
  2006. target-module@a2000 { /* 0x480a2000, ap 79 3a.0 */
  2007. compatible = "ti,sysc";
  2008. status = "disabled";
  2009. #address-cells = <1>;
  2010. #size-cells = <1>;
  2011. ranges = <0x0 0xa2000 0x1000>;
  2012. };
  2013. target-module@a4000 { /* 0x480a4000, ap 59 34.0 */
  2014. compatible = "ti,sysc";
  2015. status = "disabled";
  2016. #address-cells = <1>;
  2017. #size-cells = <1>;
  2018. ranges = <0x00000000 0x000a4000 0x00001000>,
  2019. <0x00001000 0x000a5000 0x00001000>;
  2020. };
  2021. des_target: target-module@a5000 { /* 0x480a5000 */
  2022. compatible = "ti,sysc-omap2", "ti,sysc";
  2023. reg = <0xa5030 0x4>,
  2024. <0xa5034 0x4>,
  2025. <0xa5038 0x4>;
  2026. reg-names = "rev", "sysc", "syss";
  2027. ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
  2028. SYSC_OMAP2_AUTOIDLE)>;
  2029. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  2030. <SYSC_IDLE_NO>,
  2031. <SYSC_IDLE_SMART>,
  2032. <SYSC_IDLE_SMART_WKUP>;
  2033. ti,syss-mask = <1>;
  2034. /* Domains (P, C): l4per_pwrdm, l4_secure_clkdm */
  2035. clocks = <&l4_secure_clkctrl OMAP4_DES3DES_CLKCTRL 0>;
  2036. clock-names = "fck";
  2037. #address-cells = <1>;
  2038. #size-cells = <1>;
  2039. ranges = <0 0xa5000 0x00001000>;
  2040. des: des@0 {
  2041. compatible = "ti,omap4-des";
  2042. reg = <0 0xa0>;
  2043. interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
  2044. dmas = <&sdma 117>, <&sdma 116>;
  2045. dma-names = "tx", "rx";
  2046. };
  2047. };
  2048. target-module@a8000 { /* 0x480a8000, ap 61 3e.0 */
  2049. compatible = "ti,sysc";
  2050. status = "disabled";
  2051. #address-cells = <1>;
  2052. #size-cells = <1>;
  2053. ranges = <0x0 0xa8000 0x4000>;
  2054. };
  2055. target-module@ad000 { /* 0x480ad000, ap 63 50.0 */
  2056. compatible = "ti,sysc-omap4", "ti,sysc";
  2057. reg = <0xad000 0x4>,
  2058. <0xad010 0x4>;
  2059. reg-names = "rev", "sysc";
  2060. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  2061. SYSC_OMAP4_SOFTRESET)>;
  2062. ti,sysc-midle = <SYSC_IDLE_FORCE>,
  2063. <SYSC_IDLE_NO>,
  2064. <SYSC_IDLE_SMART>,
  2065. <SYSC_IDLE_SMART_WKUP>;
  2066. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  2067. <SYSC_IDLE_NO>,
  2068. <SYSC_IDLE_SMART>,
  2069. <SYSC_IDLE_SMART_WKUP>;
  2070. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  2071. clocks = <&l4_per_clkctrl OMAP4_MMC3_CLKCTRL 0>;
  2072. clock-names = "fck";
  2073. #address-cells = <1>;
  2074. #size-cells = <1>;
  2075. ranges = <0x0 0xad000 0x1000>;
  2076. mmc3: mmc@0 {
  2077. compatible = "ti,omap4-hsmmc";
  2078. reg = <0x0 0x400>;
  2079. interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
  2080. ti,needs-special-reset;
  2081. dmas = <&sdma 77>, <&sdma 78>;
  2082. dma-names = "tx", "rx";
  2083. };
  2084. };
  2085. target-module@b0000 { /* 0x480b0000, ap 47 40.0 */
  2086. compatible = "ti,sysc";
  2087. status = "disabled";
  2088. #address-cells = <1>;
  2089. #size-cells = <1>;
  2090. ranges = <0x0 0xb0000 0x1000>;
  2091. };
  2092. target-module@b2000 { /* 0x480b2000, ap 65 3c.0 */
  2093. compatible = "ti,sysc-omap2", "ti,sysc";
  2094. reg = <0xb2000 0x4>,
  2095. <0xb2014 0x4>,
  2096. <0xb2018 0x4>;
  2097. reg-names = "rev", "sysc", "syss";
  2098. ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
  2099. SYSC_OMAP2_AUTOIDLE)>;
  2100. ti,syss-mask = <1>;
  2101. ti,no-reset-on-init;
  2102. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  2103. clocks = <&l4_per_clkctrl OMAP4_HDQ1W_CLKCTRL 0>;
  2104. clock-names = "fck";
  2105. #address-cells = <1>;
  2106. #size-cells = <1>;
  2107. ranges = <0x0 0xb2000 0x1000>;
  2108. hdqw1w: 1w@0 {
  2109. compatible = "ti,omap3-1w";
  2110. reg = <0x0 0x1000>;
  2111. interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
  2112. };
  2113. };
  2114. target-module@b4000 { /* 0x480b4000, ap 67 46.0 */
  2115. compatible = "ti,sysc-omap4", "ti,sysc";
  2116. reg = <0xb4000 0x4>,
  2117. <0xb4010 0x4>;
  2118. reg-names = "rev", "sysc";
  2119. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  2120. SYSC_OMAP4_SOFTRESET)>;
  2121. ti,sysc-midle = <SYSC_IDLE_FORCE>,
  2122. <SYSC_IDLE_NO>,
  2123. <SYSC_IDLE_SMART>,
  2124. <SYSC_IDLE_SMART_WKUP>;
  2125. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  2126. <SYSC_IDLE_NO>,
  2127. <SYSC_IDLE_SMART>,
  2128. <SYSC_IDLE_SMART_WKUP>;
  2129. /* Domains (V, P, C): core, l3init_pwrdm, l3_init_clkdm */
  2130. clocks = <&l3_init_clkctrl OMAP4_MMC2_CLKCTRL 0>;
  2131. clock-names = "fck";
  2132. #address-cells = <1>;
  2133. #size-cells = <1>;
  2134. ranges = <0x0 0xb4000 0x1000>;
  2135. mmc2: mmc@0 {
  2136. compatible = "ti,omap4-hsmmc";
  2137. reg = <0x0 0x400>;
  2138. interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
  2139. ti,needs-special-reset;
  2140. dmas = <&sdma 47>, <&sdma 48>;
  2141. dma-names = "tx", "rx";
  2142. };
  2143. };
  2144. target-module@b8000 { /* 0x480b8000, ap 69 58.0 */
  2145. compatible = "ti,sysc-omap4", "ti,sysc";
  2146. reg = <0xb8000 0x4>,
  2147. <0xb8010 0x4>;
  2148. reg-names = "rev", "sysc";
  2149. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  2150. SYSC_OMAP4_SOFTRESET)>;
  2151. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  2152. <SYSC_IDLE_NO>,
  2153. <SYSC_IDLE_SMART>,
  2154. <SYSC_IDLE_SMART_WKUP>;
  2155. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  2156. clocks = <&l4_per_clkctrl OMAP4_MCSPI3_CLKCTRL 0>;
  2157. clock-names = "fck";
  2158. #address-cells = <1>;
  2159. #size-cells = <1>;
  2160. ranges = <0x0 0xb8000 0x1000>;
  2161. mcspi3: spi@0 {
  2162. compatible = "ti,omap4-mcspi";
  2163. reg = <0x0 0x200>;
  2164. interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
  2165. #address-cells = <1>;
  2166. #size-cells = <0>;
  2167. ti,spi-num-cs = <2>;
  2168. dmas = <&sdma 15>, <&sdma 16>;
  2169. dma-names = "tx0", "rx0";
  2170. };
  2171. };
  2172. target-module@ba000 { /* 0x480ba000, ap 71 32.0 */
  2173. compatible = "ti,sysc-omap4", "ti,sysc";
  2174. reg = <0xba000 0x4>,
  2175. <0xba010 0x4>;
  2176. reg-names = "rev", "sysc";
  2177. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  2178. SYSC_OMAP4_SOFTRESET)>;
  2179. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  2180. <SYSC_IDLE_NO>,
  2181. <SYSC_IDLE_SMART>,
  2182. <SYSC_IDLE_SMART_WKUP>;
  2183. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  2184. clocks = <&l4_per_clkctrl OMAP4_MCSPI4_CLKCTRL 0>;
  2185. clock-names = "fck";
  2186. #address-cells = <1>;
  2187. #size-cells = <1>;
  2188. ranges = <0x0 0xba000 0x1000>;
  2189. mcspi4: spi@0 {
  2190. compatible = "ti,omap4-mcspi";
  2191. reg = <0x0 0x200>;
  2192. interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
  2193. #address-cells = <1>;
  2194. #size-cells = <0>;
  2195. ti,spi-num-cs = <1>;
  2196. dmas = <&sdma 70>, <&sdma 71>;
  2197. dma-names = "tx0", "rx0";
  2198. };
  2199. };
  2200. target-module@d1000 { /* 0x480d1000, ap 73 44.0 */
  2201. compatible = "ti,sysc-omap4", "ti,sysc";
  2202. reg = <0xd1000 0x4>,
  2203. <0xd1010 0x4>;
  2204. reg-names = "rev", "sysc";
  2205. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  2206. SYSC_OMAP4_SOFTRESET)>;
  2207. ti,sysc-midle = <SYSC_IDLE_FORCE>,
  2208. <SYSC_IDLE_NO>,
  2209. <SYSC_IDLE_SMART>,
  2210. <SYSC_IDLE_SMART_WKUP>;
  2211. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  2212. <SYSC_IDLE_NO>,
  2213. <SYSC_IDLE_SMART>,
  2214. <SYSC_IDLE_SMART_WKUP>;
  2215. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  2216. clocks = <&l4_per_clkctrl OMAP4_MMC4_CLKCTRL 0>;
  2217. clock-names = "fck";
  2218. #address-cells = <1>;
  2219. #size-cells = <1>;
  2220. ranges = <0x0 0xd1000 0x1000>;
  2221. mmc4: mmc@0 {
  2222. compatible = "ti,omap4-hsmmc";
  2223. reg = <0x0 0x400>;
  2224. interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
  2225. ti,needs-special-reset;
  2226. dmas = <&sdma 57>, <&sdma 58>;
  2227. dma-names = "tx", "rx";
  2228. };
  2229. };
  2230. target-module@d5000 { /* 0x480d5000, ap 75 4e.0 */
  2231. compatible = "ti,sysc-omap4", "ti,sysc";
  2232. reg = <0xd5000 0x4>,
  2233. <0xd5010 0x4>;
  2234. reg-names = "rev", "sysc";
  2235. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  2236. SYSC_OMAP4_SOFTRESET)>;
  2237. ti,sysc-midle = <SYSC_IDLE_FORCE>,
  2238. <SYSC_IDLE_NO>,
  2239. <SYSC_IDLE_SMART>,
  2240. <SYSC_IDLE_SMART_WKUP>;
  2241. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  2242. <SYSC_IDLE_NO>,
  2243. <SYSC_IDLE_SMART>,
  2244. <SYSC_IDLE_SMART_WKUP>;
  2245. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  2246. clocks = <&l4_per_clkctrl OMAP4_MMC5_CLKCTRL 0>;
  2247. clock-names = "fck";
  2248. #address-cells = <1>;
  2249. #size-cells = <1>;
  2250. ranges = <0x0 0xd5000 0x1000>;
  2251. mmc5: mmc@0 {
  2252. compatible = "ti,omap4-hsmmc";
  2253. reg = <0x0 0x400>;
  2254. interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
  2255. ti,needs-special-reset;
  2256. dmas = <&sdma 59>, <&sdma 60>;
  2257. dma-names = "tx", "rx";
  2258. };
  2259. };
  2260. };
  2261. segment@200000 { /* 0x48200000 */
  2262. compatible = "simple-pm-bus";
  2263. #address-cells = <1>;
  2264. #size-cells = <1>;
  2265. ranges = <0x00150000 0x00350000 0x001000>, /* ap 77 */
  2266. <0x00151000 0x00351000 0x001000>; /* ap 78 */
  2267. target-module@150000 { /* 0x48350000, ap 77 4c.0 */
  2268. compatible = "ti,sysc-omap2", "ti,sysc";
  2269. reg = <0x150000 0x8>,
  2270. <0x150010 0x8>,
  2271. <0x150090 0x8>;
  2272. reg-names = "rev", "sysc", "syss";
  2273. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  2274. SYSC_OMAP2_ENAWAKEUP |
  2275. SYSC_OMAP2_SOFTRESET |
  2276. SYSC_OMAP2_AUTOIDLE)>;
  2277. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  2278. <SYSC_IDLE_NO>,
  2279. <SYSC_IDLE_SMART>,
  2280. <SYSC_IDLE_SMART_WKUP>;
  2281. ti,syss-mask = <1>;
  2282. /* Domains (V, P, C): core, l4per_pwrdm, l4_per_clkdm */
  2283. clocks = <&l4_per_clkctrl OMAP4_I2C4_CLKCTRL 0>;
  2284. clock-names = "fck";
  2285. #address-cells = <1>;
  2286. #size-cells = <1>;
  2287. ranges = <0x0 0x150000 0x1000>;
  2288. i2c4: i2c@0 {
  2289. compatible = "ti,omap4-i2c";
  2290. reg = <0x0 0x100>;
  2291. interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
  2292. #address-cells = <1>;
  2293. #size-cells = <0>;
  2294. };
  2295. };
  2296. };
  2297. };