omap4-l4-abe.dtsi 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503
  1. &l4_abe { /* 0x40100000 */
  2. compatible = "ti,omap4-l4-abe", "simple-pm-bus";
  3. reg = <0x40100000 0x400>,
  4. <0x40100400 0x400>;
  5. reg-names = "la", "ap";
  6. power-domains = <&prm_abe>;
  7. /* OMAP4_L4_ABE_CLKCTRL is read-only */
  8. #address-cells = <1>;
  9. #size-cells = <1>;
  10. ranges = <0x00000000 0x40100000 0x100000>, /* segment 0 */
  11. <0x49000000 0x49000000 0x100000>;
  12. segment@0 { /* 0x40100000 */
  13. compatible = "simple-pm-bus";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. ranges =
  17. /* CPU to L4 ABE mapping */
  18. <0x00000000 0x00000000 0x000400>, /* ap 0 */
  19. <0x00000400 0x00000400 0x000400>, /* ap 1 */
  20. <0x00022000 0x00022000 0x001000>, /* ap 2 */
  21. <0x00023000 0x00023000 0x001000>, /* ap 3 */
  22. <0x00024000 0x00024000 0x001000>, /* ap 4 */
  23. <0x00025000 0x00025000 0x001000>, /* ap 5 */
  24. <0x00026000 0x00026000 0x001000>, /* ap 6 */
  25. <0x00027000 0x00027000 0x001000>, /* ap 7 */
  26. <0x00028000 0x00028000 0x001000>, /* ap 8 */
  27. <0x00029000 0x00029000 0x001000>, /* ap 9 */
  28. <0x0002a000 0x0002a000 0x001000>, /* ap 10 */
  29. <0x0002b000 0x0002b000 0x001000>, /* ap 11 */
  30. <0x0002e000 0x0002e000 0x001000>, /* ap 12 */
  31. <0x0002f000 0x0002f000 0x001000>, /* ap 13 */
  32. <0x00030000 0x00030000 0x001000>, /* ap 14 */
  33. <0x00031000 0x00031000 0x001000>, /* ap 15 */
  34. <0x00032000 0x00032000 0x001000>, /* ap 16 */
  35. <0x00033000 0x00033000 0x001000>, /* ap 17 */
  36. <0x00038000 0x00038000 0x001000>, /* ap 18 */
  37. <0x00039000 0x00039000 0x001000>, /* ap 19 */
  38. <0x0003a000 0x0003a000 0x001000>, /* ap 20 */
  39. <0x0003b000 0x0003b000 0x001000>, /* ap 21 */
  40. <0x0003c000 0x0003c000 0x001000>, /* ap 22 */
  41. <0x0003d000 0x0003d000 0x001000>, /* ap 23 */
  42. <0x0003e000 0x0003e000 0x001000>, /* ap 24 */
  43. <0x0003f000 0x0003f000 0x001000>, /* ap 25 */
  44. <0x00080000 0x00080000 0x010000>, /* ap 26 */
  45. <0x00080000 0x00080000 0x001000>, /* ap 27 */
  46. <0x000a0000 0x000a0000 0x010000>, /* ap 28 */
  47. <0x000a0000 0x000a0000 0x001000>, /* ap 29 */
  48. <0x000c0000 0x000c0000 0x010000>, /* ap 30 */
  49. <0x000c0000 0x000c0000 0x001000>, /* ap 31 */
  50. <0x000f1000 0x000f1000 0x001000>, /* ap 32 */
  51. <0x000f2000 0x000f2000 0x001000>, /* ap 33 */
  52. /* L3 to L4 ABE mapping */
  53. <0x49000000 0x49000000 0x000400>, /* ap 0 */
  54. <0x49000400 0x49000400 0x000400>, /* ap 1 */
  55. <0x49022000 0x49022000 0x001000>, /* ap 2 */
  56. <0x49023000 0x49023000 0x001000>, /* ap 3 */
  57. <0x49024000 0x49024000 0x001000>, /* ap 4 */
  58. <0x49025000 0x49025000 0x001000>, /* ap 5 */
  59. <0x49026000 0x49026000 0x001000>, /* ap 6 */
  60. <0x49027000 0x49027000 0x001000>, /* ap 7 */
  61. <0x49028000 0x49028000 0x001000>, /* ap 8 */
  62. <0x49029000 0x49029000 0x001000>, /* ap 9 */
  63. <0x4902a000 0x4902a000 0x001000>, /* ap 10 */
  64. <0x4902b000 0x4902b000 0x001000>, /* ap 11 */
  65. <0x4902e000 0x4902e000 0x001000>, /* ap 12 */
  66. <0x4902f000 0x4902f000 0x001000>, /* ap 13 */
  67. <0x49030000 0x49030000 0x001000>, /* ap 14 */
  68. <0x49031000 0x49031000 0x001000>, /* ap 15 */
  69. <0x49032000 0x49032000 0x001000>, /* ap 16 */
  70. <0x49033000 0x49033000 0x001000>, /* ap 17 */
  71. <0x49038000 0x49038000 0x001000>, /* ap 18 */
  72. <0x49039000 0x49039000 0x001000>, /* ap 19 */
  73. <0x4903a000 0x4903a000 0x001000>, /* ap 20 */
  74. <0x4903b000 0x4903b000 0x001000>, /* ap 21 */
  75. <0x4903c000 0x4903c000 0x001000>, /* ap 22 */
  76. <0x4903d000 0x4903d000 0x001000>, /* ap 23 */
  77. <0x4903e000 0x4903e000 0x001000>, /* ap 24 */
  78. <0x4903f000 0x4903f000 0x001000>, /* ap 25 */
  79. <0x49080000 0x49080000 0x010000>, /* ap 26 */
  80. <0x49080000 0x49080000 0x001000>, /* ap 27 */
  81. <0x490a0000 0x490a0000 0x010000>, /* ap 28 */
  82. <0x490a0000 0x490a0000 0x001000>, /* ap 29 */
  83. <0x490c0000 0x490c0000 0x010000>, /* ap 30 */
  84. <0x490c0000 0x490c0000 0x001000>, /* ap 31 */
  85. <0x490f1000 0x490f1000 0x001000>, /* ap 32 */
  86. <0x490f2000 0x490f2000 0x001000>; /* ap 33 */
  87. target-module@22000 { /* 0x40122000, ap 2 02.0 */
  88. compatible = "ti,sysc-omap2", "ti,sysc";
  89. reg = <0x2208c 0x4>;
  90. reg-names = "sysc";
  91. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  92. SYSC_OMAP2_ENAWAKEUP |
  93. SYSC_OMAP2_SOFTRESET)>;
  94. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  95. <SYSC_IDLE_NO>,
  96. <SYSC_IDLE_SMART>;
  97. /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
  98. clocks = <&abe_clkctrl OMAP4_MCBSP1_CLKCTRL 0>;
  99. clock-names = "fck";
  100. #address-cells = <1>;
  101. #size-cells = <1>;
  102. ranges = <0x0 0x22000 0x1000>,
  103. <0x49022000 0x49022000 0x1000>;
  104. mcbsp1: mcbsp@0 {
  105. compatible = "ti,omap4-mcbsp";
  106. reg = <0x0 0xff>, /* MPU private access */
  107. <0x49022000 0xff>; /* L3 Interconnect */
  108. reg-names = "mpu", "dma";
  109. clocks = <&abe_clkctrl OMAP4_MCBSP1_CLKCTRL 24>;
  110. clock-names = "fck";
  111. interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
  112. interrupt-names = "common";
  113. ti,buffer-size = <128>;
  114. dmas = <&sdma 33>,
  115. <&sdma 34>;
  116. dma-names = "tx", "rx";
  117. status = "disabled";
  118. };
  119. };
  120. target-module@24000 { /* 0x40124000, ap 4 04.0 */
  121. compatible = "ti,sysc-omap2", "ti,sysc";
  122. reg = <0x2408c 0x4>;
  123. reg-names = "sysc";
  124. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  125. SYSC_OMAP2_ENAWAKEUP |
  126. SYSC_OMAP2_SOFTRESET)>;
  127. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  128. <SYSC_IDLE_NO>,
  129. <SYSC_IDLE_SMART>;
  130. /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
  131. clocks = <&abe_clkctrl OMAP4_MCBSP2_CLKCTRL 0>;
  132. clock-names = "fck";
  133. #address-cells = <1>;
  134. #size-cells = <1>;
  135. ranges = <0x0 0x24000 0x1000>,
  136. <0x49024000 0x49024000 0x1000>;
  137. mcbsp2: mcbsp@0 {
  138. compatible = "ti,omap4-mcbsp";
  139. reg = <0x0 0xff>, /* MPU private access */
  140. <0x49024000 0xff>; /* L3 Interconnect */
  141. reg-names = "mpu", "dma";
  142. clocks = <&abe_clkctrl OMAP4_MCBSP2_CLKCTRL 24>;
  143. clock-names = "fck";
  144. interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
  145. interrupt-names = "common";
  146. ti,buffer-size = <128>;
  147. dmas = <&sdma 17>,
  148. <&sdma 18>;
  149. dma-names = "tx", "rx";
  150. status = "disabled";
  151. };
  152. };
  153. target-module@26000 { /* 0x40126000, ap 6 06.0 */
  154. compatible = "ti,sysc-omap2", "ti,sysc";
  155. reg = <0x2608c 0x4>;
  156. reg-names = "sysc";
  157. ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
  158. SYSC_OMAP2_ENAWAKEUP |
  159. SYSC_OMAP2_SOFTRESET)>;
  160. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  161. <SYSC_IDLE_NO>,
  162. <SYSC_IDLE_SMART>;
  163. /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
  164. clocks = <&abe_clkctrl OMAP4_MCBSP3_CLKCTRL 0>;
  165. clock-names = "fck";
  166. #address-cells = <1>;
  167. #size-cells = <1>;
  168. ranges = <0x0 0x26000 0x1000>,
  169. <0x49026000 0x49026000 0x1000>;
  170. mcbsp3: mcbsp@0 {
  171. compatible = "ti,omap4-mcbsp";
  172. reg = <0x0 0xff>, /* MPU private access */
  173. <0x49026000 0xff>; /* L3 Interconnect */
  174. reg-names = "mpu", "dma";
  175. clocks = <&abe_clkctrl OMAP4_MCBSP3_CLKCTRL 24>;
  176. clock-names = "fck";
  177. interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
  178. interrupt-names = "common";
  179. ti,buffer-size = <128>;
  180. dmas = <&sdma 19>,
  181. <&sdma 20>;
  182. dma-names = "tx", "rx";
  183. status = "disabled";
  184. };
  185. };
  186. target-module@28000 { /* 0x40128000, ap 8 08.0 */
  187. /* 0x4012a000, ap 10 0a.0 */
  188. compatible = "ti,sysc-mcasp", "ti,sysc";
  189. reg = <0x28000 0x4>,
  190. <0x28004 0x4>;
  191. reg-names = "rev", "sysc";
  192. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  193. <SYSC_IDLE_NO>,
  194. <SYSC_IDLE_SMART>;
  195. /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
  196. clocks = <&abe_clkctrl OMAP4_MCASP_CLKCTRL 0>;
  197. clock-names = "fck";
  198. #address-cells = <1>;
  199. #size-cells = <1>;
  200. ranges = <0x0 0x28000 0x1000>,
  201. <0x49028000 0x49028000 0x1000>,
  202. <0x2000 0x2a000 0x1000>,
  203. <0x4902a000 0x4902a000 0x1000>;
  204. mcasp0: mcasp@0 {
  205. compatible = "ti,omap4-mcasp-audio";
  206. reg = <0x0 0x2000>,
  207. <0x4902a000 0x1000>; /* L3 data port */
  208. reg-names = "mpu","dat";
  209. interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
  210. interrupt-names = "tx";
  211. dmas = <&sdma 8>;
  212. dma-names = "tx";
  213. clocks = <&abe_clkctrl OMAP4_MCASP_CLKCTRL 0>;
  214. clock-names = "fck";
  215. op-mode = <1>; /* MCASP_DIT_MODE */
  216. serial-dir = < 1 >; /* 1 TX serializers */
  217. status = "disabled";
  218. };
  219. };
  220. target-module@2e000 { /* 0x4012e000, ap 12 0c.0 */
  221. compatible = "ti,sysc-omap4", "ti,sysc";
  222. reg = <0x2e000 0x4>,
  223. <0x2e010 0x4>;
  224. reg-names = "rev", "sysc";
  225. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  226. SYSC_OMAP4_SOFTRESET)>;
  227. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  228. <SYSC_IDLE_NO>,
  229. <SYSC_IDLE_SMART>,
  230. <SYSC_IDLE_SMART_WKUP>;
  231. /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
  232. clocks = <&abe_clkctrl OMAP4_DMIC_CLKCTRL 0>;
  233. clock-names = "fck";
  234. #address-cells = <1>;
  235. #size-cells = <1>;
  236. ranges = <0x0 0x2e000 0x1000>,
  237. <0x4902e000 0x4902e000 0x1000>;
  238. dmic: dmic@0 {
  239. compatible = "ti,omap4-dmic";
  240. reg = <0x0 0x7f>, /* MPU private access */
  241. <0x4902e000 0x7f>; /* L3 Interconnect */
  242. reg-names = "mpu", "dma";
  243. interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
  244. dmas = <&sdma 67>;
  245. dma-names = "up_link";
  246. status = "disabled";
  247. };
  248. };
  249. target-module@30000 { /* 0x40130000, ap 14 0e.0 */
  250. compatible = "ti,sysc-omap2", "ti,sysc";
  251. reg = <0x30000 0x4>,
  252. <0x30010 0x4>,
  253. <0x30014 0x4>;
  254. reg-names = "rev", "sysc", "syss";
  255. ti,sysc-mask = <(SYSC_OMAP2_EMUFREE |
  256. SYSC_OMAP2_SOFTRESET)>;
  257. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  258. <SYSC_IDLE_NO>,
  259. <SYSC_IDLE_SMART>,
  260. <SYSC_IDLE_SMART_WKUP>;
  261. ti,syss-mask = <1>;
  262. /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
  263. clocks = <&abe_clkctrl OMAP4_WD_TIMER3_CLKCTRL 0>;
  264. clock-names = "fck";
  265. #address-cells = <1>;
  266. #size-cells = <1>;
  267. ranges = <0x0 0x30000 0x1000>,
  268. <0x49030000 0x49030000 0x1000>;
  269. wdt3: wdt@0 {
  270. compatible = "ti,omap4-wdt", "ti,omap3-wdt";
  271. reg = <0x0 0x80>;
  272. interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
  273. };
  274. };
  275. mcpdm_module: target-module@32000 { /* 0x40132000, ap 16 10.0 */
  276. compatible = "ti,sysc-omap4", "ti,sysc";
  277. reg = <0x32000 0x4>,
  278. <0x32010 0x4>;
  279. reg-names = "rev", "sysc";
  280. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  281. SYSC_OMAP4_SOFTRESET)>;
  282. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  283. <SYSC_IDLE_NO>,
  284. <SYSC_IDLE_SMART>,
  285. <SYSC_IDLE_SMART_WKUP>;
  286. /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
  287. clocks = <&abe_clkctrl OMAP4_MCPDM_CLKCTRL 0>;
  288. clock-names = "fck";
  289. #address-cells = <1>;
  290. #size-cells = <1>;
  291. ranges = <0x0 0x32000 0x1000>,
  292. <0x49032000 0x49032000 0x1000>;
  293. /* Must be only enabled for boards with pdmclk wired */
  294. status = "disabled";
  295. mcpdm: mcpdm@0 {
  296. compatible = "ti,omap4-mcpdm";
  297. reg = <0x0 0x7f>, /* MPU private access */
  298. <0x49032000 0x7f>; /* L3 Interconnect */
  299. reg-names = "mpu", "dma";
  300. interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  301. dmas = <&sdma 65>,
  302. <&sdma 66>;
  303. dma-names = "up_link", "dn_link";
  304. };
  305. };
  306. target-module@38000 { /* 0x40138000, ap 18 12.0 */
  307. compatible = "ti,sysc-omap4-timer", "ti,sysc";
  308. reg = <0x38000 0x4>,
  309. <0x38010 0x4>;
  310. reg-names = "rev", "sysc";
  311. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  312. SYSC_OMAP4_SOFTRESET)>;
  313. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  314. <SYSC_IDLE_NO>,
  315. <SYSC_IDLE_SMART>,
  316. <SYSC_IDLE_SMART_WKUP>;
  317. /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
  318. clocks = <&abe_clkctrl OMAP4_TIMER5_CLKCTRL 0>;
  319. clock-names = "fck";
  320. #address-cells = <1>;
  321. #size-cells = <1>;
  322. ranges = <0x0 0x38000 0x1000>,
  323. <0x49038000 0x49038000 0x1000>;
  324. timer5: timer@0 {
  325. compatible = "ti,omap4430-timer";
  326. reg = <0x00000000 0x80>,
  327. <0x49038000 0x80>;
  328. clocks = <&abe_clkctrl OMAP4_TIMER5_CLKCTRL 24>,
  329. <&syc_clk_div_ck>;
  330. clock-names = "fck", "timer_sys_ck";
  331. interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
  332. ti,timer-dsp;
  333. };
  334. };
  335. target-module@3a000 { /* 0x4013a000, ap 20 14.0 */
  336. compatible = "ti,sysc-omap4-timer", "ti,sysc";
  337. reg = <0x3a000 0x4>,
  338. <0x3a010 0x4>;
  339. reg-names = "rev", "sysc";
  340. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  341. SYSC_OMAP4_SOFTRESET)>;
  342. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  343. <SYSC_IDLE_NO>,
  344. <SYSC_IDLE_SMART>,
  345. <SYSC_IDLE_SMART_WKUP>;
  346. /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
  347. clocks = <&abe_clkctrl OMAP4_TIMER6_CLKCTRL 0>;
  348. clock-names = "fck";
  349. #address-cells = <1>;
  350. #size-cells = <1>;
  351. ranges = <0x0 0x3a000 0x1000>,
  352. <0x4903a000 0x4903a000 0x1000>;
  353. timer6: timer@0 {
  354. compatible = "ti,omap4430-timer";
  355. reg = <0x00000000 0x80>,
  356. <0x4903a000 0x80>;
  357. clocks = <&abe_clkctrl OMAP4_TIMER6_CLKCTRL 24>,
  358. <&syc_clk_div_ck>;
  359. clock-names = "fck", "timer_sys_ck";
  360. interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
  361. ti,timer-dsp;
  362. };
  363. };
  364. target-module@3c000 { /* 0x4013c000, ap 22 16.0 */
  365. compatible = "ti,sysc-omap4-timer", "ti,sysc";
  366. reg = <0x3c000 0x4>,
  367. <0x3c010 0x4>;
  368. reg-names = "rev", "sysc";
  369. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  370. SYSC_OMAP4_SOFTRESET)>;
  371. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  372. <SYSC_IDLE_NO>,
  373. <SYSC_IDLE_SMART>,
  374. <SYSC_IDLE_SMART_WKUP>;
  375. /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
  376. clocks = <&abe_clkctrl OMAP4_TIMER7_CLKCTRL 0>;
  377. clock-names = "fck";
  378. #address-cells = <1>;
  379. #size-cells = <1>;
  380. ranges = <0x0 0x3c000 0x1000>,
  381. <0x4903c000 0x4903c000 0x1000>;
  382. timer7: timer@0 {
  383. compatible = "ti,omap4430-timer";
  384. reg = <0x00000000 0x80>,
  385. <0x4903c000 0x80>;
  386. clocks = <&abe_clkctrl OMAP4_TIMER7_CLKCTRL 24>,
  387. <&syc_clk_div_ck>;
  388. clock-names = "fck", "timer_sys_ck";
  389. interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
  390. ti,timer-dsp;
  391. };
  392. };
  393. target-module@3e000 { /* 0x4013e000, ap 24 18.0 */
  394. compatible = "ti,sysc-omap4-timer", "ti,sysc";
  395. reg = <0x3e000 0x4>,
  396. <0x3e010 0x4>;
  397. reg-names = "rev", "sysc";
  398. ti,sysc-mask = <(SYSC_OMAP4_FREEEMU |
  399. SYSC_OMAP4_SOFTRESET)>;
  400. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  401. <SYSC_IDLE_NO>,
  402. <SYSC_IDLE_SMART>,
  403. <SYSC_IDLE_SMART_WKUP>;
  404. /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
  405. clocks = <&abe_clkctrl OMAP4_TIMER8_CLKCTRL 0>;
  406. clock-names = "fck";
  407. #address-cells = <1>;
  408. #size-cells = <1>;
  409. ranges = <0x0 0x3e000 0x1000>,
  410. <0x4903e000 0x4903e000 0x1000>;
  411. timer8: timer@0 {
  412. compatible = "ti,omap4430-timer";
  413. reg = <0x00000000 0x80>,
  414. <0x4903e000 0x80>;
  415. clocks = <&abe_clkctrl OMAP4_TIMER8_CLKCTRL 24>,
  416. <&syc_clk_div_ck>;
  417. clock-names = "fck", "timer_sys_ck";
  418. interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
  419. ti,timer-pwm;
  420. ti,timer-dsp;
  421. };
  422. };
  423. target-module@80000 { /* 0x40180000, ap 26 1a.0 */
  424. compatible = "ti,sysc";
  425. status = "disabled";
  426. #address-cells = <1>;
  427. #size-cells = <1>;
  428. ranges = <0x0 0x80000 0x10000>,
  429. <0x49080000 0x49080000 0x10000>;
  430. };
  431. target-module@a0000 { /* 0x401a0000, ap 28 1c.0 */
  432. compatible = "ti,sysc";
  433. status = "disabled";
  434. #address-cells = <1>;
  435. #size-cells = <1>;
  436. ranges = <0x0 0xa0000 0x10000>,
  437. <0x490a0000 0x490a0000 0x10000>;
  438. };
  439. target-module@c0000 { /* 0x401c0000, ap 30 1e.0 */
  440. compatible = "ti,sysc";
  441. status = "disabled";
  442. #address-cells = <1>;
  443. #size-cells = <1>;
  444. ranges = <0x0 0xc0000 0x10000>,
  445. <0x490c0000 0x490c0000 0x10000>;
  446. };
  447. target-module@f1000 { /* 0x401f1000, ap 32 20.0 */
  448. compatible = "ti,sysc-omap4", "ti,sysc";
  449. reg = <0xf1000 0x4>,
  450. <0xf1010 0x4>;
  451. reg-names = "rev", "sysc";
  452. ti,sysc-midle = <SYSC_IDLE_FORCE>,
  453. <SYSC_IDLE_NO>,
  454. <SYSC_IDLE_SMART>,
  455. <SYSC_IDLE_SMART_WKUP>;
  456. ti,sysc-sidle = <SYSC_IDLE_FORCE>,
  457. <SYSC_IDLE_NO>,
  458. <SYSC_IDLE_SMART>;
  459. /* Domains (V, P, C): iva, abe_pwrdm, abe_clkdm */
  460. clocks = <&abe_clkctrl OMAP4_AESS_CLKCTRL 0>;
  461. clock-names = "fck";
  462. #address-cells = <1>;
  463. #size-cells = <1>;
  464. ranges = <0x0 0xf1000 0x1000>,
  465. <0x490f1000 0x490f1000 0x1000>;
  466. /*
  467. * No child device binding or driver in mainline.
  468. * See Android tree and related upstreaming efforts
  469. * for the old driver.
  470. */
  471. };
  472. };
  473. };