omap3-lilly-dbb056.dts 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (C) 2014 Christoph Fritz <[email protected]>
  4. */
  5. /dts-v1/;
  6. #include "omap3-lilly-a83x.dtsi"
  7. / {
  8. model = "INCOstartec LILLY-DBB056 (DM3730)";
  9. compatible = "incostartec,omap3-lilly-dbb056", "incostartec,omap3-lilly-a83x", "ti,omap3630", "ti,omap36xx", "ti,omap3";
  10. };
  11. &twl {
  12. vaux2: regulator-vaux2 {
  13. compatible = "ti,twl4030-vaux2";
  14. regulator-min-microvolt = <2800000>;
  15. regulator-max-microvolt = <2800000>;
  16. regulator-always-on;
  17. };
  18. };
  19. &omap3_pmx_core {
  20. pinctrl-names = "default";
  21. pinctrl-0 = <&lcd_pins>;
  22. lan9117_pins: pinmux_lan9117_pins {
  23. pinctrl-single,pins = <
  24. OMAP3_CORE1_IOPAD(0x2114, PIN_INPUT | MUX_MODE4) /* cam_fld.gpio_98 */
  25. >;
  26. };
  27. gpio4_pins: pinmux_gpio4_pins {
  28. pinctrl-single,pins = <
  29. OMAP3_CORE1_IOPAD(0x212e, PIN_INPUT | MUX_MODE4) /* cam_xclkb.gpio_111 -> sja1000 IRQ */
  30. >;
  31. };
  32. gpio5_pins: pinmux_gpio5_pins {
  33. pinctrl-single,pins = <
  34. OMAP3_CORE1_IOPAD(0x218c, PIN_OUTPUT | PIN_OFF_OUTPUT_HIGH | MUX_MODE4) /* mcbsp1_clk.gpio_156 -> enable DSS */
  35. >;
  36. };
  37. lcd_pins: pinmux_lcd_pins {
  38. pinctrl-single,pins = <
  39. OMAP3_CORE1_IOPAD(0x20d4, PIN_OUTPUT | MUX_MODE0) /* dss_pclk.dss_pclk */
  40. OMAP3_CORE1_IOPAD(0x20d6, PIN_OUTPUT | MUX_MODE0) /* dss_hsync.dss_hsync */
  41. OMAP3_CORE1_IOPAD(0x20d8, PIN_OUTPUT | MUX_MODE0) /* dss_vsync.dss_vsync */
  42. OMAP3_CORE1_IOPAD(0x20da, PIN_OUTPUT | MUX_MODE0) /* dss_acbias.dss_acbias */
  43. OMAP3_CORE1_IOPAD(0x20dc, PIN_OUTPUT | MUX_MODE0) /* dss_data0.dss_data0 */
  44. OMAP3_CORE1_IOPAD(0x20de, PIN_OUTPUT | MUX_MODE0) /* dss_data1.dss_data1 */
  45. OMAP3_CORE1_IOPAD(0x20e0, PIN_OUTPUT | MUX_MODE0) /* dss_data2.dss_data2 */
  46. OMAP3_CORE1_IOPAD(0x20e2, PIN_OUTPUT | MUX_MODE0) /* dss_data3.dss_data3 */
  47. OMAP3_CORE1_IOPAD(0x20e4, PIN_OUTPUT | MUX_MODE0) /* dss_data4.dss_data4 */
  48. OMAP3_CORE1_IOPAD(0x20e6, PIN_OUTPUT | MUX_MODE0) /* dss_data5.dss_data5 */
  49. OMAP3_CORE1_IOPAD(0x20e8, PIN_OUTPUT | MUX_MODE0) /* dss_data6.dss_data6 */
  50. OMAP3_CORE1_IOPAD(0x20ea, PIN_OUTPUT | MUX_MODE0) /* dss_data7.dss_data7 */
  51. OMAP3_CORE1_IOPAD(0x20ec, PIN_OUTPUT | MUX_MODE0) /* dss_data8.dss_data8 */
  52. OMAP3_CORE1_IOPAD(0x20ee, PIN_OUTPUT | MUX_MODE0) /* dss_data9.dss_data9 */
  53. OMAP3_CORE1_IOPAD(0x20f0, PIN_OUTPUT | MUX_MODE0) /* dss_data10.dss_data10 */
  54. OMAP3_CORE1_IOPAD(0x20f2, PIN_OUTPUT | MUX_MODE0) /* dss_data11.dss_data11 */
  55. OMAP3_CORE1_IOPAD(0x20f4, PIN_OUTPUT | MUX_MODE0) /* dss_data12.dss_data12 */
  56. OMAP3_CORE1_IOPAD(0x20f6, PIN_OUTPUT | MUX_MODE0) /* dss_data13.dss_data13 */
  57. OMAP3_CORE1_IOPAD(0x20f8, PIN_OUTPUT | MUX_MODE0) /* dss_data14.dss_data14 */
  58. OMAP3_CORE1_IOPAD(0x20fa, PIN_OUTPUT | MUX_MODE0) /* dss_data15.dss_data15 */
  59. OMAP3_CORE1_IOPAD(0x20fc, PIN_OUTPUT | MUX_MODE0) /* dss_data16.dss_data16 */
  60. OMAP3_CORE1_IOPAD(0x20fe, PIN_OUTPUT | MUX_MODE0) /* dss_data17.dss_data17 */
  61. >;
  62. };
  63. mmc2_pins: pinmux_mmc2_pins {
  64. pinctrl-single,pins = <
  65. OMAP3_CORE1_IOPAD(0x2158, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_clk.sdmmc2_clk */
  66. OMAP3_CORE1_IOPAD(0x215a, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_cmd.sdmmc2_cmd */
  67. OMAP3_CORE1_IOPAD(0x215c, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_dat0.sdmmc2_dat0 */
  68. OMAP3_CORE1_IOPAD(0x215e, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_dat1.sdmmc2_dat1 */
  69. OMAP3_CORE1_IOPAD(0x2160, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_dat2.sdmmc2_dat2 */
  70. OMAP3_CORE1_IOPAD(0x2162, PIN_INPUT_PULLUP | MUX_MODE0) /* sdmmc2_dat3.sdmmc2_dat3 */
  71. OMAP3_CORE1_IOPAD(0x2164, PIN_OUTPUT | MUX_MODE1) /* sdmmc2_dat4.sdmmc2_dir_dat0 */
  72. OMAP3_CORE1_IOPAD(0x2166, PIN_OUTPUT | MUX_MODE1) /* sdmmc2_dat5.sdmmc2_dir_dat1 */
  73. OMAP3_CORE1_IOPAD(0x2168, PIN_OUTPUT | MUX_MODE1) /* sdmmc2_dat6.sdmmc2_dir_cmd */
  74. OMAP3_CORE1_IOPAD(0x216a, PIN_INPUT | MUX_MODE1) /* sdmmc2_dat7.sdmmc2_clkin */
  75. OMAP3_CORE1_IOPAD(0x219a, PIN_INPUT_PULLUP | MUX_MODE4) /* uart3_cts_rctx.gpio_163 -> wp */
  76. OMAP3_CORE1_IOPAD(0x219c, PIN_INPUT_PULLUP | MUX_MODE4) /* uart3_rts_sd.gpio_164 -> cd */
  77. >;
  78. };
  79. spi1_pins: pinmux_spi1_pins {
  80. pinctrl-single,pins = <
  81. OMAP3_CORE1_IOPAD(0x21c8, PIN_INPUT | MUX_MODE0) /* mcspi1_clk.mcspi1_clk */
  82. OMAP3_CORE1_IOPAD(0x21ca, PIN_INPUT | MUX_MODE0) /* mcspi1_simo.mcspi1_simo */
  83. OMAP3_CORE1_IOPAD(0x21cc, PIN_INPUT | MUX_MODE0) /* mcspi1_somi.mcspi1_somi */
  84. OMAP3_CORE1_IOPAD(0x21ce, PIN_INPUT_PULLDOWN | MUX_MODE0) /* mcspi1_cs0.mcspi1_cs0 */
  85. >;
  86. };
  87. };
  88. &gpio4 {
  89. pinctrl-names = "default";
  90. pinctrl-0 = <&gpio4_pins>;
  91. };
  92. &gpio5 {
  93. pinctrl-names = "default";
  94. pinctrl-0 = <&gpio5_pins>;
  95. };
  96. &mmc2 {
  97. status = "okay";
  98. bus-width = <4>;
  99. vmmc-supply = <&vmmc1>;
  100. cd-gpios = <&gpio6 4 GPIO_ACTIVE_HIGH>; /* gpio_164 */
  101. wp-gpios = <&gpio6 3 GPIO_ACTIVE_HIGH>; /* gpio_163 */
  102. pinctrl-names = "default";
  103. pinctrl-0 = <&mmc2_pins>;
  104. ti,dual-volt;
  105. };
  106. &mcspi1 {
  107. status = "okay";
  108. pinctrl-names = "default";
  109. pinctrl-0 = <&spi1_pins>;
  110. };
  111. &gpmc {
  112. ranges = <0 0 0x30000000 0x1000000>, /* nand assigned by COM a83x */
  113. <4 0 0x20000000 0x01000000>,
  114. <7 0 0x15000000 0x01000000>; /* eth assigend by COM a83x */
  115. ethernet@4,0 {
  116. compatible = "smsc,lan9117", "smsc,lan9115";
  117. bank-width = <2>;
  118. gpmc,mux-add-data = <2>;
  119. gpmc,cs-on-ns = <10>;
  120. gpmc,cs-rd-off-ns = <65>;
  121. gpmc,cs-wr-off-ns = <65>;
  122. gpmc,adv-on-ns = <0>;
  123. gpmc,adv-rd-off-ns = <10>;
  124. gpmc,adv-wr-off-ns = <10>;
  125. gpmc,oe-on-ns = <10>;
  126. gpmc,oe-off-ns = <65>;
  127. gpmc,we-on-ns = <10>;
  128. gpmc,we-off-ns = <65>;
  129. gpmc,rd-cycle-ns = <100>;
  130. gpmc,wr-cycle-ns = <100>;
  131. gpmc,access-ns = <60>;
  132. gpmc,page-burst-access-ns = <5>;
  133. gpmc,bus-turnaround-ns = <0>;
  134. gpmc,cycle2cycle-delay-ns = <75>;
  135. gpmc,wr-data-mux-bus-ns = <15>;
  136. gpmc,wr-access-ns = <75>;
  137. gpmc,cycle2cycle-samecsen;
  138. gpmc,cycle2cycle-diffcsen;
  139. vddvario-supply = <&reg_vcc3>;
  140. vdd33a-supply = <&reg_vcc3>;
  141. reg-io-width = <4>;
  142. interrupt-parent = <&gpio4>;
  143. interrupts = <2 0x2>;
  144. reg = <4 0 0xff>;
  145. pinctrl-names = "default";
  146. pinctrl-0 = <&lan9117_pins>;
  147. phy-mode = "mii";
  148. smsc,force-internal-phy;
  149. };
  150. };