ls1021a-qds.dts 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Copyright 2013-2014 Freescale Semiconductor, Inc.
  4. * Copyright 2018 NXP
  5. */
  6. /dts-v1/;
  7. #include "ls1021a.dtsi"
  8. / {
  9. model = "LS1021A QDS Board";
  10. compatible = "fsl,ls1021a-qds", "fsl,ls1021a";
  11. aliases {
  12. enet0_rgmii_phy = &rgmii_phy1;
  13. enet1_rgmii_phy = &rgmii_phy2;
  14. enet2_rgmii_phy = &rgmii_phy3;
  15. enet0_sgmii_phy = &sgmii_phy1c;
  16. enet1_sgmii_phy = &sgmii_phy1d;
  17. };
  18. sys_mclk: clock-mclk {
  19. compatible = "fixed-clock";
  20. #clock-cells = <0>;
  21. clock-frequency = <24576000>;
  22. };
  23. reg_3p3v: regulator {
  24. compatible = "regulator-fixed";
  25. regulator-name = "3P3V";
  26. regulator-min-microvolt = <3300000>;
  27. regulator-max-microvolt = <3300000>;
  28. regulator-always-on;
  29. };
  30. sound {
  31. compatible = "simple-audio-card";
  32. simple-audio-card,format = "i2s";
  33. simple-audio-card,widgets =
  34. "Microphone", "Microphone Jack",
  35. "Headphone", "Headphone Jack",
  36. "Speaker", "Speaker Ext",
  37. "Line", "Line In Jack";
  38. simple-audio-card,routing =
  39. "MIC_IN", "Microphone Jack",
  40. "Microphone Jack", "Mic Bias",
  41. "LINE_IN", "Line In Jack",
  42. "Headphone Jack", "HP_OUT",
  43. "Speaker Ext", "LINE_OUT";
  44. simple-audio-card,cpu {
  45. sound-dai = <&sai2>;
  46. frame-master;
  47. bitclock-master;
  48. };
  49. simple-audio-card,codec {
  50. sound-dai = <&codec>;
  51. frame-master;
  52. bitclock-master;
  53. };
  54. };
  55. };
  56. &dspi0 {
  57. bus-num = <0>;
  58. status = "okay";
  59. dspiflash: at45db021d@0 {
  60. #address-cells = <1>;
  61. #size-cells = <1>;
  62. compatible = "atmel,at45db021d", "atmel,at45", "atmel,dataflash";
  63. spi-max-frequency = <16000000>;
  64. spi-cpol;
  65. spi-cpha;
  66. reg = <0>;
  67. };
  68. };
  69. &enet0 {
  70. tbi-handle = <&tbi0>;
  71. phy-handle = <&sgmii_phy1c>;
  72. phy-connection-type = "sgmii";
  73. status = "okay";
  74. };
  75. &enet1 {
  76. tbi-handle = <&tbi0>;
  77. phy-handle = <&sgmii_phy1d>;
  78. phy-connection-type = "sgmii";
  79. status = "okay";
  80. };
  81. &enet2 {
  82. phy-handle = <&rgmii_phy3>;
  83. phy-connection-type = "rgmii-id";
  84. status = "okay";
  85. };
  86. &esdhc {
  87. status = "okay";
  88. };
  89. &i2c0 {
  90. status = "okay";
  91. pca9547: mux@77 {
  92. compatible = "nxp,pca9547";
  93. reg = <0x77>;
  94. #address-cells = <1>;
  95. #size-cells = <0>;
  96. i2c@0 {
  97. #address-cells = <1>;
  98. #size-cells = <0>;
  99. reg = <0x0>;
  100. ds3232: rtc@68 {
  101. compatible = "dallas,ds3232";
  102. reg = <0x68>;
  103. interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
  104. };
  105. };
  106. i2c@2 {
  107. #address-cells = <1>;
  108. #size-cells = <0>;
  109. reg = <0x2>;
  110. ina220@40 {
  111. compatible = "ti,ina220";
  112. reg = <0x40>;
  113. shunt-resistor = <1000>;
  114. };
  115. ina220@41 {
  116. compatible = "ti,ina220";
  117. reg = <0x41>;
  118. shunt-resistor = <1000>;
  119. };
  120. };
  121. i2c@3 {
  122. #address-cells = <1>;
  123. #size-cells = <0>;
  124. reg = <0x3>;
  125. eeprom@56 {
  126. compatible = "atmel,24c512";
  127. reg = <0x56>;
  128. };
  129. eeprom@57 {
  130. compatible = "atmel,24c512";
  131. reg = <0x57>;
  132. };
  133. adt7461a@4c {
  134. compatible = "adi,adt7461a";
  135. reg = <0x4c>;
  136. };
  137. };
  138. i2c@4 {
  139. #address-cells = <1>;
  140. #size-cells = <0>;
  141. reg = <0x4>;
  142. codec: sgtl5000@2a {
  143. #sound-dai-cells = <0>;
  144. compatible = "fsl,sgtl5000";
  145. reg = <0x2a>;
  146. VDDA-supply = <&reg_3p3v>;
  147. VDDIO-supply = <&reg_3p3v>;
  148. clocks = <&sys_mclk>;
  149. };
  150. };
  151. };
  152. };
  153. &ifc {
  154. #address-cells = <2>;
  155. #size-cells = <1>;
  156. /* NOR, NAND Flashes and FPGA on board */
  157. ranges = <0x0 0x0 0x0 0x60000000 0x08000000>,
  158. <0x2 0x0 0x0 0x7e800000 0x00010000>,
  159. <0x3 0x0 0x0 0x7fb00000 0x00000100>;
  160. status = "okay";
  161. nor@0,0 {
  162. #address-cells = <1>;
  163. #size-cells = <1>;
  164. compatible = "cfi-flash";
  165. reg = <0x0 0x0 0x8000000>;
  166. big-endian;
  167. bank-width = <2>;
  168. device-width = <1>;
  169. };
  170. nand@2,0 {
  171. compatible = "fsl,ifc-nand";
  172. reg = <0x2 0x0 0x10000>;
  173. };
  174. fpga: board-control@3,0 {
  175. #address-cells = <1>;
  176. #size-cells = <1>;
  177. compatible = "simple-mfd";
  178. reg = <0x3 0x0 0x0000100>;
  179. bank-width = <1>;
  180. device-width = <1>;
  181. ranges = <0 3 0 0x100>;
  182. mdio-mux-emi1 {
  183. compatible = "mdio-mux-mmioreg";
  184. mdio-parent-bus = <&mdio0>;
  185. #address-cells = <1>;
  186. #size-cells = <0>;
  187. reg = <0x54 1>; /* BRDCFG4 */
  188. mux-mask = <0xe0>; /* EMI1[2:0] */
  189. /* Onboard PHYs */
  190. ls1021amdio0: mdio@0 {
  191. reg = <0>;
  192. #address-cells = <1>;
  193. #size-cells = <0>;
  194. rgmii_phy1: ethernet-phy@1 {
  195. reg = <0x1>;
  196. };
  197. };
  198. ls1021amdio1: mdio@20 {
  199. reg = <0x20>;
  200. #address-cells = <1>;
  201. #size-cells = <0>;
  202. rgmii_phy2: ethernet-phy@2 {
  203. reg = <0x2>;
  204. };
  205. };
  206. ls1021amdio2: mdio@40 {
  207. reg = <0x40>;
  208. #address-cells = <1>;
  209. #size-cells = <0>;
  210. rgmii_phy3: ethernet-phy@3 {
  211. reg = <0x3>;
  212. };
  213. };
  214. ls1021amdio3: mdio@60 {
  215. reg = <0x60>;
  216. #address-cells = <1>;
  217. #size-cells = <0>;
  218. sgmii_phy1c: ethernet-phy@1c {
  219. reg = <0x1c>;
  220. };
  221. };
  222. ls1021amdio4: mdio@80 {
  223. reg = <0x80>;
  224. #address-cells = <1>;
  225. #size-cells = <0>;
  226. sgmii_phy1d: ethernet-phy@1d {
  227. reg = <0x1d>;
  228. };
  229. };
  230. };
  231. };
  232. };
  233. &lpuart0 {
  234. status = "okay";
  235. };
  236. &mdio0 {
  237. tbi0: tbi-phy@8 {
  238. reg = <0x8>;
  239. device_type = "tbi-phy";
  240. };
  241. };
  242. &qspi {
  243. status = "okay";
  244. flash@0 {
  245. compatible = "jedec,spi-nor";
  246. #address-cells = <1>;
  247. #size-cells = <1>;
  248. spi-max-frequency = <20000000>;
  249. reg = <0>;
  250. spi-rx-bus-width = <4>;
  251. spi-tx-bus-width = <4>;
  252. };
  253. };
  254. &sai2 {
  255. status = "okay";
  256. };
  257. &sata {
  258. status = "okay";
  259. };
  260. &uart0 {
  261. status = "okay";
  262. };
  263. &uart1 {
  264. status = "okay";
  265. };
  266. &can0 {
  267. status = "okay";
  268. };
  269. &can1 {
  270. status = "okay";
  271. };
  272. &can2 {
  273. status = "disabled";
  274. };
  275. &can3 {
  276. status = "disabled";
  277. };