keystone-k2l.dtsi 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Keystone 2 Lamarr SoC specific device tree
  4. *
  5. * Copyright (C) 2014-2017 Texas Instruments Incorporated - http://www.ti.com/
  6. */
  7. #include <dt-bindings/reset/ti-syscon.h>
  8. / {
  9. compatible = "ti,k2l", "ti,keystone";
  10. model = "Texas Instruments Keystone 2 Lamarr SoC";
  11. cpus {
  12. #address-cells = <1>;
  13. #size-cells = <0>;
  14. interrupt-parent = <&gic>;
  15. cpu@0 {
  16. compatible = "arm,cortex-a15";
  17. device_type = "cpu";
  18. reg = <0>;
  19. };
  20. cpu@1 {
  21. compatible = "arm,cortex-a15";
  22. device_type = "cpu";
  23. reg = <1>;
  24. };
  25. };
  26. aliases {
  27. rproc0 = &dsp0;
  28. rproc1 = &dsp1;
  29. rproc2 = &dsp2;
  30. rproc3 = &dsp3;
  31. };
  32. };
  33. &soc0 {
  34. /include/ "keystone-k2l-clocks.dtsi"
  35. uart2: serial@2348400 {
  36. compatible = "ti,da830-uart", "ns16550a";
  37. current-speed = <115200>;
  38. reg-shift = <2>;
  39. reg-io-width = <4>;
  40. reg = <0x02348400 0x100>;
  41. clocks = <&clkuart2>;
  42. interrupts = <GIC_SPI 432 IRQ_TYPE_EDGE_RISING>;
  43. };
  44. uart3: serial@2348800 {
  45. compatible = "ti,da830-uart", "ns16550a";
  46. current-speed = <115200>;
  47. reg-shift = <2>;
  48. reg-io-width = <4>;
  49. reg = <0x02348800 0x100>;
  50. clocks = <&clkuart3>;
  51. interrupts = <GIC_SPI 435 IRQ_TYPE_EDGE_RISING>;
  52. };
  53. gpio1: gpio@2348000 {
  54. compatible = "ti,keystone-gpio";
  55. reg = <0x02348000 0x100>;
  56. gpio-controller;
  57. #gpio-cells = <2>;
  58. /* HW Interrupts mapped to GPIO pins */
  59. interrupts = <GIC_SPI 152 IRQ_TYPE_EDGE_RISING>,
  60. <GIC_SPI 153 IRQ_TYPE_EDGE_RISING>,
  61. <GIC_SPI 154 IRQ_TYPE_EDGE_RISING>,
  62. <GIC_SPI 155 IRQ_TYPE_EDGE_RISING>,
  63. <GIC_SPI 156 IRQ_TYPE_EDGE_RISING>,
  64. <GIC_SPI 157 IRQ_TYPE_EDGE_RISING>,
  65. <GIC_SPI 158 IRQ_TYPE_EDGE_RISING>,
  66. <GIC_SPI 159 IRQ_TYPE_EDGE_RISING>,
  67. <GIC_SPI 160 IRQ_TYPE_EDGE_RISING>,
  68. <GIC_SPI 161 IRQ_TYPE_EDGE_RISING>,
  69. <GIC_SPI 162 IRQ_TYPE_EDGE_RISING>,
  70. <GIC_SPI 163 IRQ_TYPE_EDGE_RISING>,
  71. <GIC_SPI 164 IRQ_TYPE_EDGE_RISING>,
  72. <GIC_SPI 165 IRQ_TYPE_EDGE_RISING>,
  73. <GIC_SPI 166 IRQ_TYPE_EDGE_RISING>,
  74. <GIC_SPI 167 IRQ_TYPE_EDGE_RISING>,
  75. <GIC_SPI 168 IRQ_TYPE_EDGE_RISING>,
  76. <GIC_SPI 169 IRQ_TYPE_EDGE_RISING>,
  77. <GIC_SPI 170 IRQ_TYPE_EDGE_RISING>,
  78. <GIC_SPI 171 IRQ_TYPE_EDGE_RISING>,
  79. <GIC_SPI 172 IRQ_TYPE_EDGE_RISING>,
  80. <GIC_SPI 173 IRQ_TYPE_EDGE_RISING>,
  81. <GIC_SPI 174 IRQ_TYPE_EDGE_RISING>,
  82. <GIC_SPI 175 IRQ_TYPE_EDGE_RISING>,
  83. <GIC_SPI 176 IRQ_TYPE_EDGE_RISING>,
  84. <GIC_SPI 401 IRQ_TYPE_EDGE_RISING>,
  85. <GIC_SPI 402 IRQ_TYPE_EDGE_RISING>,
  86. <GIC_SPI 403 IRQ_TYPE_EDGE_RISING>,
  87. <GIC_SPI 404 IRQ_TYPE_EDGE_RISING>,
  88. <GIC_SPI 405 IRQ_TYPE_EDGE_RISING>,
  89. <GIC_SPI 406 IRQ_TYPE_EDGE_RISING>,
  90. <GIC_SPI 407 IRQ_TYPE_EDGE_RISING>;
  91. clocks = <&clkgpio>;
  92. clock-names = "gpio";
  93. ti,ngpio = <32>;
  94. ti,davinci-gpio-unbanked = <32>;
  95. };
  96. k2l_pmx: pinmux@2620690 {
  97. compatible = "pinctrl-single";
  98. reg = <0x02620690 0xc>;
  99. #address-cells = <1>;
  100. #size-cells = <0>;
  101. #pinctrl-cells = <2>;
  102. pinctrl-single,bit-per-mux;
  103. pinctrl-single,register-width = <32>;
  104. pinctrl-single,function-mask = <0x1>;
  105. status = "disabled";
  106. uart3_emifa_pins: pinmux_uart3_emifa_pins {
  107. pinctrl-single,bits = <
  108. /* UART3_EMIFA_SEL */
  109. 0x0 0x0 0xc0
  110. >;
  111. };
  112. uart2_emifa_pins: pinmux_uart2_emifa_pins {
  113. pinctrl-single,bits = <
  114. /* UART2_EMIFA_SEL */
  115. 0x0 0x0 0x30
  116. >;
  117. };
  118. uart01_spi2_pins: pinmux_uart01_spi2_pins {
  119. pinctrl-single,bits = <
  120. /* UART01_SPI2_SEL */
  121. 0x0 0x0 0x4
  122. >;
  123. };
  124. dfesync_rp1_pins: pinmux_dfesync_rp1_pins{
  125. pinctrl-single,bits = <
  126. /* DFESYNC_RP1_SEL */
  127. 0x0 0x0 0x2
  128. >;
  129. };
  130. avsif_pins: pinmux_avsif_pins {
  131. pinctrl-single,bits = <
  132. /* AVSIF_SEL */
  133. 0x0 0x0 0x1
  134. >;
  135. };
  136. gpio_emu_pins: pinmux_gpio_emu_pins {
  137. pinctrl-single,bits = <
  138. /*
  139. * GPIO_EMU_SEL[31]: 0-GPIO31, 1-EMU33
  140. * GPIO_EMU_SEL[30]: 0-GPIO30, 1-EMU32
  141. * GPIO_EMU_SEL[29]: 0-GPIO29, 1-EMU31
  142. * GPIO_EMU_SEL[28]: 0-GPIO28, 1-EMU30
  143. * GPIO_EMU_SEL[27]: 0-GPIO27, 1-EMU29
  144. * GPIO_EMU_SEL[26]: 0-GPIO26, 1-EMU28
  145. * GPIO_EMU_SEL[25]: 0-GPIO25, 1-EMU27
  146. * GPIO_EMU_SEL[24]: 0-GPIO24, 1-EMU26
  147. * GPIO_EMU_SEL[23]: 0-GPIO23, 1-EMU25
  148. * GPIO_EMU_SEL[22]: 0-GPIO22, 1-EMU24
  149. * GPIO_EMU_SEL[21]: 0-GPIO21, 1-EMU23
  150. * GPIO_EMU_SEL[20]: 0-GPIO20, 1-EMU22
  151. * GPIO_EMU_SEL[19]: 0-GPIO19, 1-EMU21
  152. * GPIO_EMU_SEL[18]: 0-GPIO18, 1-EMU20
  153. * GPIO_EMU_SEL[17]: 0-GPIO17, 1-EMU19
  154. */
  155. 0x4 0x0000 0xFFFE0000
  156. >;
  157. };
  158. gpio_timio_pins: pinmux_gpio_timio_pins {
  159. pinctrl-single,bits = <
  160. /*
  161. * GPIO_TIMIO_SEL[15]: 0-GPIO15, 1-TIMO7
  162. * GPIO_TIMIO_SEL[14]: 0-GPIO14, 1-TIMO6
  163. * GPIO_TIMIO_SEL[13]: 0-GPIO13, 1-TIMO5
  164. * GPIO_TIMIO_SEL[12]: 0-GPIO12, 1-TIMO4
  165. * GPIO_TIMIO_SEL[11]: 0-GPIO11, 1-TIMO3
  166. * GPIO_TIMIO_SEL[10]: 0-GPIO10, 1-TIMO2
  167. * GPIO_TIMIO_SEL[9]: 0-GPIO9, 1-TIMI7
  168. * GPIO_TIMIO_SEL[8]: 0-GPIO8, 1-TIMI6
  169. * GPIO_TIMIO_SEL[7]: 0-GPIO7, 1-TIMI5
  170. * GPIO_TIMIO_SEL[6]: 0-GPIO6, 1-TIMI4
  171. * GPIO_TIMIO_SEL[5]: 0-GPIO5, 1-TIMI3
  172. * GPIO_TIMIO_SEL[4]: 0-GPIO4, 1-TIMI2
  173. */
  174. 0x4 0x0 0xFFF0
  175. >;
  176. };
  177. gpio_spi2cs_pins: pinmux_gpio_spi2cs_pins {
  178. pinctrl-single,bits = <
  179. /*
  180. * GPIO_SPI2CS_SEL[3]: 0-GPIO3, 1-SPI2CS4
  181. * GPIO_SPI2CS_SEL[2]: 0-GPIO2, 1-SPI2CS3
  182. * GPIO_SPI2CS_SEL[1]: 0-GPIO1, 1-SPI2CS2
  183. * GPIO_SPI2CS_SEL[0]: 0-GPIO0, 1-SPI2CS1
  184. */
  185. 0x4 0x0 0xF
  186. >;
  187. };
  188. gpio_dfeio_pins: pinmux_gpio_dfeio_pins {
  189. pinctrl-single,bits = <
  190. /*
  191. * GPIO_DFEIO_SEL[31]: 0-DFEIO17, 1-GPIO63
  192. * GPIO_DFEIO_SEL[30]: 0-DFEIO16, 1-GPIO62
  193. * GPIO_DFEIO_SEL[29]: 0-DFEIO15, 1-GPIO61
  194. * GPIO_DFEIO_SEL[28]: 0-DFEIO14, 1-GPIO60
  195. * GPIO_DFEIO_SEL[27]: 0-DFEIO13, 1-GPIO59
  196. * GPIO_DFEIO_SEL[26]: 0-DFEIO12, 1-GPIO58
  197. * GPIO_DFEIO_SEL[25]: 0-DFEIO11, 1-GPIO57
  198. * GPIO_DFEIO_SEL[24]: 0-DFEIO10, 1-GPIO56
  199. * GPIO_DFEIO_SEL[23]: 0-DFEIO9, 1-GPIO55
  200. * GPIO_DFEIO_SEL[22]: 0-DFEIO8, 1-GPIO54
  201. * GPIO_DFEIO_SEL[21]: 0-DFEIO7, 1-GPIO53
  202. * GPIO_DFEIO_SEL[20]: 0-DFEIO6, 1-GPIO52
  203. * GPIO_DFEIO_SEL[19]: 0-DFEIO5, 1-GPIO51
  204. * GPIO_DFEIO_SEL[18]: 0-DFEIO4, 1-GPIO50
  205. * GPIO_DFEIO_SEL[17]: 0-DFEIO3, 1-GPIO49
  206. * GPIO_DFEIO_SEL[16]: 0-DFEIO2, 1-GPIO48
  207. */
  208. 0x8 0x0 0xFFFF0000
  209. >;
  210. };
  211. gpio_emifa_pins: pinmux_gpio_emifa_pins {
  212. pinctrl-single,bits = <
  213. /*
  214. * GPIO_EMIFA_SEL[15]: 0-EMIFA17, 1-GPIO47
  215. * GPIO_EMIFA_SEL[14]: 0-EMIFA16, 1-GPIO46
  216. * GPIO_EMIFA_SEL[13]: 0-EMIFA15, 1-GPIO45
  217. * GPIO_EMIFA_SEL[12]: 0-EMIFA14, 1-GPIO44
  218. * GPIO_EMIFA_SEL[11]: 0-EMIFA13, 1-GPIO43
  219. * GPIO_EMIFA_SEL[10]: 0-EMIFA10, 1-GPIO42
  220. * GPIO_EMIFA_SEL[9]: 0-EMIFA9, 1-GPIO41
  221. * GPIO_EMIFA_SEL[8]: 0-EMIFA8, 1-GPIO40
  222. * GPIO_EMIFA_SEL[7]: 0-EMIFA7, 1-GPIO39
  223. * GPIO_EMIFA_SEL[6]: 0-EMIFA6, 1-GPIO38
  224. * GPIO_EMIFA_SEL[5]: 0-EMIFA5, 1-GPIO37
  225. * GPIO_EMIFA_SEL[4]: 0-EMIFA4, 1-GPIO36
  226. * GPIO_EMIFA_SEL[3]: 0-EMIFA3, 1-GPIO35
  227. * GPIO_EMIFA_SEL[2]: 0-EMIFA2, 1-GPIO34
  228. * GPIO_EMIFA_SEL[1]: 0-EMIFA1, 1-GPIO33
  229. * GPIO_EMIFA_SEL[0]: 0-EMIFA0, 1-GPIO32
  230. */
  231. 0x8 0x0 0xFFFF
  232. >;
  233. };
  234. };
  235. msm_ram: sram@c000000 {
  236. compatible = "mmio-sram";
  237. reg = <0x0c000000 0x200000>;
  238. ranges = <0x0 0x0c000000 0x200000>;
  239. #address-cells = <1>;
  240. #size-cells = <1>;
  241. bm-sram@1f8000 {
  242. reg = <0x001f8000 0x8000>;
  243. };
  244. };
  245. psc: power-sleep-controller@2350000 {
  246. pscrst: reset-controller {
  247. compatible = "ti,k2l-pscrst", "ti,syscon-reset";
  248. #reset-cells = <1>;
  249. ti,reset-bits = <
  250. 0xa3c 8 0xa3c 8 0x83c 8 (ASSERT_CLEAR | DEASSERT_SET | STATUS_CLEAR) /* 0: dsp0 */
  251. 0xa40 8 0xa40 8 0x840 8 (ASSERT_CLEAR | DEASSERT_SET | STATUS_CLEAR) /* 1: dsp1 */
  252. 0xa44 8 0xa44 8 0x844 8 (ASSERT_CLEAR | DEASSERT_SET | STATUS_CLEAR) /* 2: dsp2 */
  253. 0xa48 8 0xa48 8 0x848 8 (ASSERT_CLEAR | DEASSERT_SET | STATUS_CLEAR) /* 3: dsp3 */
  254. >;
  255. };
  256. };
  257. osr: sram@70000000 {
  258. compatible = "mmio-sram";
  259. reg = <0x70000000 0x10000>;
  260. #address-cells = <1>;
  261. #size-cells = <1>;
  262. clocks = <&clkosr>;
  263. };
  264. devctrl: device-state-control@2620000 {
  265. dspgpio0: keystone_dsp_gpio@240 {
  266. compatible = "ti,keystone-dsp-gpio";
  267. reg = <0x240 0x4>;
  268. gpio-controller;
  269. #gpio-cells = <2>;
  270. gpio,syscon-dev = <&devctrl 0x240>;
  271. };
  272. dspgpio1: keystone_dsp_gpio@244 {
  273. compatible = "ti,keystone-dsp-gpio";
  274. reg = <0x244 0x4>;
  275. gpio-controller;
  276. #gpio-cells = <2>;
  277. gpio,syscon-dev = <&devctrl 0x244>;
  278. };
  279. dspgpio2: keystone_dsp_gpio@248 {
  280. compatible = "ti,keystone-dsp-gpio";
  281. reg = <0x248 0x4>;
  282. gpio-controller;
  283. #gpio-cells = <2>;
  284. gpio,syscon-dev = <&devctrl 0x248>;
  285. };
  286. dspgpio3: keystone_dsp_gpio@24c {
  287. compatible = "ti,keystone-dsp-gpio";
  288. reg = <0x24c 0x4>;
  289. gpio-controller;
  290. #gpio-cells = <2>;
  291. gpio,syscon-dev = <&devctrl 0x24c>;
  292. };
  293. };
  294. dsp0: dsp@10800000 {
  295. compatible = "ti,k2l-dsp";
  296. reg = <0x10800000 0x00100000>,
  297. <0x10e00000 0x00008000>,
  298. <0x10f00000 0x00008000>;
  299. reg-names = "l2sram", "l1pram", "l1dram";
  300. clocks = <&clkgem0>;
  301. ti,syscon-dev = <&devctrl 0x844>;
  302. resets = <&pscrst 0>;
  303. interrupt-parent = <&kirq0>;
  304. interrupts = <0 8>;
  305. interrupt-names = "vring", "exception";
  306. kick-gpios = <&dspgpio0 27 0>;
  307. status = "disabled";
  308. };
  309. dsp1: dsp@11800000 {
  310. compatible = "ti,k2l-dsp";
  311. reg = <0x11800000 0x00100000>,
  312. <0x11e00000 0x00008000>,
  313. <0x11f00000 0x00008000>;
  314. reg-names = "l2sram", "l1pram", "l1dram";
  315. clocks = <&clkgem1>;
  316. ti,syscon-dev = <&devctrl 0x848>;
  317. resets = <&pscrst 1>;
  318. interrupt-parent = <&kirq0>;
  319. interrupts = <1 9>;
  320. interrupt-names = "vring", "exception";
  321. kick-gpios = <&dspgpio1 27 0>;
  322. status = "disabled";
  323. };
  324. dsp2: dsp@12800000 {
  325. compatible = "ti,k2l-dsp";
  326. reg = <0x12800000 0x00100000>,
  327. <0x12e00000 0x00008000>,
  328. <0x12f00000 0x00008000>;
  329. reg-names = "l2sram", "l1pram", "l1dram";
  330. clocks = <&clkgem2>;
  331. ti,syscon-dev = <&devctrl 0x84c>;
  332. resets = <&pscrst 2>;
  333. interrupt-parent = <&kirq0>;
  334. interrupts = <2 10>;
  335. interrupt-names = "vring", "exception";
  336. kick-gpios = <&dspgpio2 27 0>;
  337. status = "disabled";
  338. };
  339. dsp3: dsp@13800000 {
  340. compatible = "ti,k2l-dsp";
  341. reg = <0x13800000 0x00100000>,
  342. <0x13e00000 0x00008000>,
  343. <0x13f00000 0x00008000>;
  344. reg-names = "l2sram", "l1pram", "l1dram";
  345. clocks = <&clkgem3>;
  346. ti,syscon-dev = <&devctrl 0x850>;
  347. resets = <&pscrst 3>;
  348. interrupt-parent = <&kirq0>;
  349. interrupts = <3 11>;
  350. interrupt-names = "vring", "exception";
  351. kick-gpios = <&dspgpio3 27 0>;
  352. status = "disabled";
  353. };
  354. mdio: mdio@26200f00 {
  355. compatible = "ti,keystone_mdio", "ti,davinci_mdio";
  356. #address-cells = <1>;
  357. #size-cells = <0>;
  358. reg = <0x26200f00 0x100>;
  359. status = "disabled";
  360. clocks = <&clkcpgmac>;
  361. clock-names = "fck";
  362. bus_freq = <2500000>;
  363. };
  364. /include/ "keystone-k2l-netcp.dtsi"
  365. };
  366. &spi0 {
  367. ti,davinci-spi-num-cs = <5>;
  368. };
  369. &spi1 {
  370. ti,davinci-spi-num-cs = <3>;
  371. };
  372. &spi2 {
  373. ti,davinci-spi-num-cs = <5>;
  374. /* Pin muxed. Enabled and configured by Bootloader */
  375. status = "disabled";
  376. };