keystone-k2l-clocks.dtsi 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Keystone 2 lamarr SoC clock nodes
  4. *
  5. * Copyright (C) 2013-2017 Texas Instruments Incorporated - http://www.ti.com/
  6. */
  7. clocks {
  8. armpllclk: armpllclk@2620370 {
  9. #clock-cells = <0>;
  10. compatible = "ti,keystone,pll-clock";
  11. clocks = <&refclksys>;
  12. clock-output-names = "arm-pll-clk";
  13. reg = <0x02620370 4>;
  14. reg-names = "control";
  15. };
  16. mainpllclk: mainpllclk@2310110 {
  17. #clock-cells = <0>;
  18. compatible = "ti,keystone,main-pll-clock";
  19. clocks = <&refclksys>;
  20. reg = <0x02620350 4>, <0x02310110 4>, <0x02310108 4>;
  21. reg-names = "control", "multiplier", "post-divider";
  22. };
  23. papllclk: papllclk@2620358 {
  24. #clock-cells = <0>;
  25. compatible = "ti,keystone,pll-clock";
  26. clocks = <&refclksys>;
  27. clock-output-names = "papllclk";
  28. reg = <0x02620358 4>;
  29. reg-names = "control";
  30. };
  31. ddr3apllclk: ddr3apllclk@2620360 {
  32. #clock-cells = <0>;
  33. compatible = "ti,keystone,pll-clock";
  34. clocks = <&refclksys>;
  35. clock-output-names = "ddr-3a-pll-clk";
  36. reg = <0x02620360 4>;
  37. reg-names = "control";
  38. };
  39. clkdfeiqnsys: clkdfeiqnsys@2350004 {
  40. #clock-cells = <0>;
  41. compatible = "ti,keystone,psc-clock";
  42. clocks = <&chipclk12>;
  43. clock-output-names = "dfe";
  44. reg-names = "control", "domain";
  45. reg = <0x02350004 0xb00>, <0x02350000 0x400>;
  46. domain-id = <0>;
  47. };
  48. clkpcie1: clkpcie1@235002c {
  49. #clock-cells = <0>;
  50. compatible = "ti,keystone,psc-clock";
  51. clocks = <&chipclk12>;
  52. clock-output-names = "pcie";
  53. reg = <0x0235002c 0xb00>, <0x02350000 0x400>;
  54. reg-names = "control", "domain";
  55. domain-id = <4>;
  56. };
  57. clkgem1: clkgem1@2350040 {
  58. #clock-cells = <0>;
  59. compatible = "ti,keystone,psc-clock";
  60. clocks = <&chipclk1>;
  61. clock-output-names = "gem1";
  62. reg = <0x02350040 0xb00>, <0x02350024 0x400>;
  63. reg-names = "control", "domain";
  64. domain-id = <9>;
  65. };
  66. clkgem2: clkgem2@2350044 {
  67. #clock-cells = <0>;
  68. compatible = "ti,keystone,psc-clock";
  69. clocks = <&chipclk1>;
  70. clock-output-names = "gem2";
  71. reg = <0x02350044 0xb00>, <0x02350028 0x400>;
  72. reg-names = "control", "domain";
  73. domain-id = <10>;
  74. };
  75. clkgem3: clkgem3@2350048 {
  76. #clock-cells = <0>;
  77. compatible = "ti,keystone,psc-clock";
  78. clocks = <&chipclk1>;
  79. clock-output-names = "gem3";
  80. reg = <0x02350048 0xb00>, <0x0235002c 0x400>;
  81. reg-names = "control", "domain";
  82. domain-id = <11>;
  83. };
  84. clktac: clktac@2350064 {
  85. #clock-cells = <0>;
  86. compatible = "ti,keystone,psc-clock";
  87. clocks = <&chipclk13>;
  88. clock-output-names = "tac";
  89. reg = <0x02350064 0xb00>, <0x02350044 0x400>;
  90. reg-names = "control", "domain";
  91. domain-id = <17>;
  92. };
  93. clkrac: clkrac@2350068 {
  94. #clock-cells = <0>;
  95. compatible = "ti,keystone,psc-clock";
  96. clocks = <&chipclk13>;
  97. clock-output-names = "rac";
  98. reg = <0x02350068 0xb00>, <0x02350044 0x400>;
  99. reg-names = "control", "domain";
  100. domain-id = <17>;
  101. };
  102. clkdfepd0: clkdfepd0@235006c {
  103. #clock-cells = <0>;
  104. compatible = "ti,keystone,psc-clock";
  105. clocks = <&chipclk13>;
  106. clock-output-names = "dfe-pd0";
  107. reg = <0x0235006c 0xb00>, <0x02350044 0x400>;
  108. reg-names = "control", "domain";
  109. domain-id = <18>;
  110. };
  111. clkfftc0: clkfftc0@2350070 {
  112. #clock-cells = <0>;
  113. compatible = "ti,keystone,psc-clock";
  114. clocks = <&chipclk13>;
  115. clock-output-names = "fftc-0";
  116. reg = <0x02350070 0xb00>, <0x0235004c 0x400>;
  117. reg-names = "control", "domain";
  118. domain-id = <19>;
  119. };
  120. clkosr: clkosr@2350088 {
  121. #clock-cells = <0>;
  122. compatible = "ti,keystone,psc-clock";
  123. clocks = <&chipclk13>;
  124. clock-output-names = "osr";
  125. reg = <0x02350088 0xb00>, <0x0235004c 0x400>;
  126. reg-names = "control", "domain";
  127. domain-id = <21>;
  128. };
  129. clktcp3d0: clktcp3d0@235008c {
  130. #clock-cells = <0>;
  131. compatible = "ti,keystone,psc-clock";
  132. clocks = <&chipclk13>;
  133. clock-output-names = "tcp3d-0";
  134. reg = <0x0235008c 0xb00>, <0x02350058 0x400>;
  135. reg-names = "control", "domain";
  136. domain-id = <22>;
  137. };
  138. clktcp3d1: clktcp3d1@2350094 {
  139. #clock-cells = <0>;
  140. compatible = "ti,keystone,psc-clock";
  141. clocks = <&chipclk13>;
  142. clock-output-names = "tcp3d-1";
  143. reg = <0x02350094 0xb00>, <0x02350058 0x400>;
  144. reg-names = "control", "domain";
  145. domain-id = <23>;
  146. };
  147. clkvcp0: clkvcp0@235009c {
  148. #clock-cells = <0>;
  149. compatible = "ti,keystone,psc-clock";
  150. clocks = <&chipclk13>;
  151. clock-output-names = "vcp-0";
  152. reg = <0x0235009c 0xb00>, <0x02350060 0x400>;
  153. reg-names = "control", "domain";
  154. domain-id = <24>;
  155. };
  156. clkvcp1: clkvcp1@23500a0 {
  157. #clock-cells = <0>;
  158. compatible = "ti,keystone,psc-clock";
  159. clocks = <&chipclk13>;
  160. clock-output-names = "vcp-1";
  161. reg = <0x023500a0 0xb00>, <0x02350060 0x400>;
  162. reg-names = "control", "domain";
  163. domain-id = <24>;
  164. };
  165. clkvcp2: clkvcp2@23500a4 {
  166. #clock-cells = <0>;
  167. compatible = "ti,keystone,psc-clock";
  168. clocks = <&chipclk13>;
  169. clock-output-names = "vcp-2";
  170. reg = <0x023500a4 0xb00>, <0x02350060 0x400>;
  171. reg-names = "control", "domain";
  172. domain-id = <24>;
  173. };
  174. clkvcp3: clkvcp3@23500a8 {
  175. #clock-cells = <0>;
  176. compatible = "ti,keystone,psc-clock";
  177. clocks = <&chipclk13>;
  178. clock-output-names = "vcp-3";
  179. reg = <0x023500a8 0xb00>, <0x02350060 0x400>;
  180. reg-names = "control", "domain";
  181. domain-id = <24>;
  182. };
  183. clkbcp: clkbcp@23500bc {
  184. #clock-cells = <0>;
  185. compatible = "ti,keystone,psc-clock";
  186. clocks = <&chipclk13>;
  187. clock-output-names = "bcp";
  188. reg = <0x023500bc 0xb00>, <0x02350068 0x400>;
  189. reg-names = "control", "domain";
  190. domain-id = <26>;
  191. };
  192. clkdfepd1: clkdfepd1@23500c0 {
  193. #clock-cells = <0>;
  194. compatible = "ti,keystone,psc-clock";
  195. clocks = <&chipclk13>;
  196. clock-output-names = "dfe-pd1";
  197. reg = <0x023500c0 0xb00>, <0x02350044 0x400>;
  198. reg-names = "control", "domain";
  199. domain-id = <27>;
  200. };
  201. clkfftc1: clkfftc1@23500c4 {
  202. #clock-cells = <0>;
  203. compatible = "ti,keystone,psc-clock";
  204. clocks = <&chipclk13>;
  205. clock-output-names = "fftc-1";
  206. reg = <0x023500c4 0xb00>, <0x023504c0 0x400>;
  207. reg-names = "control", "domain";
  208. domain-id = <28>;
  209. };
  210. clkiqnail: clkiqnail@23500c8 {
  211. #clock-cells = <0>;
  212. compatible = "ti,keystone,psc-clock";
  213. clocks = <&chipclk13>;
  214. clock-output-names = "iqn-ail";
  215. reg = <0x023500c8 0xb00>, <0x0235004c 0x400>;
  216. reg-names = "control", "domain";
  217. domain-id = <29>;
  218. };
  219. clkuart2: clkuart2@2350000 {
  220. #clock-cells = <0>;
  221. compatible = "ti,keystone,psc-clock";
  222. clocks = <&clkmodrst0>;
  223. clock-output-names = "uart2";
  224. reg = <0x02350000 0xb00>, <0x02350000 0x400>;
  225. reg-names = "control", "domain";
  226. domain-id = <0>;
  227. };
  228. clkuart3: clkuart3@2350000 {
  229. #clock-cells = <0>;
  230. compatible = "ti,keystone,psc-clock";
  231. clocks = <&clkmodrst0>;
  232. clock-output-names = "uart3";
  233. reg = <0x02350000 0xb00>, <0x02350000 0x400>;
  234. reg-names = "control", "domain";
  235. domain-id = <0>;
  236. };
  237. };