imx7ulp.dtsi 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2016 Freescale Semiconductor, Inc.
  4. * Copyright 2017-2018 NXP
  5. * Dong Aisheng <[email protected]>
  6. */
  7. #include <dt-bindings/clock/imx7ulp-clock.h>
  8. #include <dt-bindings/gpio/gpio.h>
  9. #include <dt-bindings/interrupt-controller/arm-gic.h>
  10. #include "imx7ulp-pinfunc.h"
  11. / {
  12. interrupt-parent = <&intc>;
  13. #address-cells = <1>;
  14. #size-cells = <1>;
  15. aliases {
  16. gpio0 = &gpio_ptc;
  17. gpio1 = &gpio_ptd;
  18. gpio2 = &gpio_pte;
  19. gpio3 = &gpio_ptf;
  20. i2c0 = &lpi2c6;
  21. i2c1 = &lpi2c7;
  22. mmc0 = &usdhc0;
  23. mmc1 = &usdhc1;
  24. serial0 = &lpuart4;
  25. serial1 = &lpuart5;
  26. serial2 = &lpuart6;
  27. serial3 = &lpuart7;
  28. usbphy0 = &usbphy1;
  29. };
  30. cpus {
  31. #address-cells = <1>;
  32. #size-cells = <0>;
  33. cpu0: cpu@f00 {
  34. compatible = "arm,cortex-a7";
  35. device_type = "cpu";
  36. reg = <0xf00>;
  37. };
  38. };
  39. intc: interrupt-controller@40021000 {
  40. compatible = "arm,cortex-a7-gic";
  41. #interrupt-cells = <3>;
  42. interrupt-controller;
  43. reg = <0x40021000 0x1000>,
  44. <0x40022000 0x1000>;
  45. };
  46. rosc: clock-rosc {
  47. compatible = "fixed-clock";
  48. clock-frequency = <32768>;
  49. clock-output-names = "rosc";
  50. #clock-cells = <0>;
  51. };
  52. sosc: clock-sosc {
  53. compatible = "fixed-clock";
  54. clock-frequency = <24000000>;
  55. clock-output-names = "sosc";
  56. #clock-cells = <0>;
  57. };
  58. sirc: clock-sirc {
  59. compatible = "fixed-clock";
  60. clock-frequency = <16000000>;
  61. clock-output-names = "sirc";
  62. #clock-cells = <0>;
  63. };
  64. firc: clock-firc {
  65. compatible = "fixed-clock";
  66. clock-frequency = <48000000>;
  67. clock-output-names = "firc";
  68. #clock-cells = <0>;
  69. };
  70. upll: clock-upll {
  71. compatible = "fixed-clock";
  72. clock-frequency = <480000000>;
  73. clock-output-names = "upll";
  74. #clock-cells = <0>;
  75. };
  76. ahbbridge0: bus@40000000 {
  77. compatible = "simple-bus";
  78. #address-cells = <1>;
  79. #size-cells = <1>;
  80. reg = <0x40000000 0x800000>;
  81. ranges;
  82. edma1: dma-controller@40080000 {
  83. #dma-cells = <2>;
  84. compatible = "fsl,imx7ulp-edma";
  85. reg = <0x40080000 0x2000>,
  86. <0x40210000 0x1000>;
  87. dma-channels = <32>;
  88. interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
  89. <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
  90. <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
  91. <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
  92. <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
  93. <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
  94. <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
  95. <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
  96. <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
  97. <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
  98. <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
  99. <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
  100. <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
  101. <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  102. <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
  103. <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
  104. <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
  105. clock-names = "dma", "dmamux0";
  106. clocks = <&pcc2 IMX7ULP_CLK_DMA1>,
  107. <&pcc2 IMX7ULP_CLK_DMA_MUX1>;
  108. };
  109. crypto: crypto@40240000 {
  110. compatible = "fsl,sec-v4.0";
  111. #address-cells = <1>;
  112. #size-cells = <1>;
  113. reg = <0x40240000 0x10000>;
  114. ranges = <0 0x40240000 0x10000>;
  115. clocks = <&pcc2 IMX7ULP_CLK_CAAM>,
  116. <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>;
  117. clock-names = "aclk", "ipg";
  118. sec_jr0: jr@1000 {
  119. compatible = "fsl,sec-v4.0-job-ring";
  120. reg = <0x1000 0x1000>;
  121. interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
  122. };
  123. sec_jr1: jr@2000 {
  124. compatible = "fsl,sec-v4.0-job-ring";
  125. reg = <0x2000 0x1000>;
  126. interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
  127. };
  128. };
  129. lpuart4: serial@402d0000 {
  130. compatible = "fsl,imx7ulp-lpuart";
  131. reg = <0x402d0000 0x1000>;
  132. interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
  133. clocks = <&pcc2 IMX7ULP_CLK_LPUART4>;
  134. clock-names = "ipg";
  135. assigned-clocks = <&pcc2 IMX7ULP_CLK_LPUART4>;
  136. assigned-clock-parents = <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>;
  137. assigned-clock-rates = <24000000>;
  138. status = "disabled";
  139. };
  140. lpuart5: serial@402e0000 {
  141. compatible = "fsl,imx7ulp-lpuart";
  142. reg = <0x402e0000 0x1000>;
  143. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  144. clocks = <&pcc2 IMX7ULP_CLK_LPUART5>;
  145. clock-names = "ipg";
  146. assigned-clocks = <&pcc2 IMX7ULP_CLK_LPUART5>;
  147. assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC>;
  148. assigned-clock-rates = <48000000>;
  149. status = "disabled";
  150. };
  151. tpm4: pwm@40250000 {
  152. compatible = "fsl,imx7ulp-pwm";
  153. reg = <0x40250000 0x1000>;
  154. assigned-clocks = <&pcc2 IMX7ULP_CLK_LPTPM4>;
  155. assigned-clock-parents = <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>;
  156. clocks = <&pcc2 IMX7ULP_CLK_LPTPM4>;
  157. #pwm-cells = <3>;
  158. status = "disabled";
  159. };
  160. tpm5: tpm@40260000 {
  161. compatible = "fsl,imx7ulp-tpm";
  162. reg = <0x40260000 0x1000>;
  163. interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
  164. clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>,
  165. <&pcc2 IMX7ULP_CLK_LPTPM5>;
  166. clock-names = "ipg", "per";
  167. };
  168. usbotg1: usb@40330000 {
  169. compatible = "fsl,imx7ulp-usb", "fsl,imx6ul-usb";
  170. reg = <0x40330000 0x200>;
  171. interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
  172. clocks = <&pcc2 IMX7ULP_CLK_USB0>;
  173. phys = <&usbphy1>;
  174. fsl,usbmisc = <&usbmisc1 0>;
  175. ahb-burst-config = <0x0>;
  176. tx-burst-size-dword = <0x8>;
  177. rx-burst-size-dword = <0x8>;
  178. status = "disabled";
  179. };
  180. usbmisc1: usbmisc@40330200 {
  181. compatible = "fsl,imx7ulp-usbmisc", "fsl,imx7d-usbmisc";
  182. #index-cells = <1>;
  183. reg = <0x40330200 0x200>;
  184. };
  185. usbphy1: usb-phy@40350000 {
  186. compatible = "fsl,imx7ulp-usbphy", "fsl,imx6ul-usbphy";
  187. reg = <0x40350000 0x1000>;
  188. interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
  189. clocks = <&pcc2 IMX7ULP_CLK_USB_PHY>;
  190. #phy-cells = <0>;
  191. };
  192. usdhc0: mmc@40370000 {
  193. compatible = "fsl,imx7ulp-usdhc", "fsl,imx6sx-usdhc";
  194. reg = <0x40370000 0x10000>;
  195. interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
  196. clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>,
  197. <&scg1 IMX7ULP_CLK_NIC1_DIV>,
  198. <&pcc2 IMX7ULP_CLK_USDHC0>;
  199. clock-names = "ipg", "ahb", "per";
  200. bus-width = <4>;
  201. fsl,tuning-start-tap = <20>;
  202. fsl,tuning-step = <2>;
  203. status = "disabled";
  204. };
  205. usdhc1: mmc@40380000 {
  206. compatible = "fsl,imx7ulp-usdhc", "fsl,imx6sx-usdhc";
  207. reg = <0x40380000 0x10000>;
  208. interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
  209. clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>,
  210. <&scg1 IMX7ULP_CLK_NIC1_DIV>,
  211. <&pcc2 IMX7ULP_CLK_USDHC1>;
  212. clock-names = "ipg", "ahb", "per";
  213. bus-width = <4>;
  214. fsl,tuning-start-tap = <20>;
  215. fsl,tuning-step = <2>;
  216. status = "disabled";
  217. };
  218. scg1: clock-controller@403e0000 {
  219. compatible = "fsl,imx7ulp-scg1";
  220. reg = <0x403e0000 0x10000>;
  221. clocks = <&rosc>, <&sosc>, <&sirc>,
  222. <&firc>, <&upll>;
  223. clock-names = "rosc", "sosc", "sirc",
  224. "firc", "upll";
  225. #clock-cells = <1>;
  226. };
  227. wdog1: watchdog@403d0000 {
  228. compatible = "fsl,imx7ulp-wdt";
  229. reg = <0x403d0000 0x10000>;
  230. interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
  231. clocks = <&pcc2 IMX7ULP_CLK_WDG1>;
  232. assigned-clocks = <&pcc2 IMX7ULP_CLK_WDG1>;
  233. assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC_BUS_CLK>;
  234. timeout-sec = <40>;
  235. };
  236. pcc2: clock-controller@403f0000 {
  237. compatible = "fsl,imx7ulp-pcc2";
  238. reg = <0x403f0000 0x10000>;
  239. #clock-cells = <1>;
  240. clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>,
  241. <&scg1 IMX7ULP_CLK_NIC1_DIV>,
  242. <&scg1 IMX7ULP_CLK_DDR_DIV>,
  243. <&scg1 IMX7ULP_CLK_APLL_PFD2>,
  244. <&scg1 IMX7ULP_CLK_APLL_PFD1>,
  245. <&scg1 IMX7ULP_CLK_APLL_PFD0>,
  246. <&scg1 IMX7ULP_CLK_UPLL>,
  247. <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>,
  248. <&scg1 IMX7ULP_CLK_FIRC_BUS_CLK>,
  249. <&scg1 IMX7ULP_CLK_ROSC>,
  250. <&scg1 IMX7ULP_CLK_SPLL_BUS_CLK>;
  251. clock-names = "nic1_bus_clk", "nic1_clk", "ddr_clk",
  252. "apll_pfd2", "apll_pfd1", "apll_pfd0",
  253. "upll", "sosc_bus_clk",
  254. "firc_bus_clk", "rosc", "spll_bus_clk";
  255. assigned-clocks = <&pcc2 IMX7ULP_CLK_LPTPM5>;
  256. assigned-clock-parents = <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>;
  257. };
  258. smc1: clock-controller@40410000 {
  259. compatible = "fsl,imx7ulp-smc1";
  260. reg = <0x40410000 0x1000>;
  261. #clock-cells = <1>;
  262. clocks = <&scg1 IMX7ULP_CLK_CORE_DIV>,
  263. <&scg1 IMX7ULP_CLK_HSRUN_CORE_DIV>;
  264. clock-names = "divcore", "hsrun_divcore";
  265. };
  266. pcc3: clock-controller@40b30000 {
  267. compatible = "fsl,imx7ulp-pcc3";
  268. reg = <0x40b30000 0x10000>;
  269. #clock-cells = <1>;
  270. clocks = <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>,
  271. <&scg1 IMX7ULP_CLK_NIC1_DIV>,
  272. <&scg1 IMX7ULP_CLK_DDR_DIV>,
  273. <&scg1 IMX7ULP_CLK_APLL_PFD2>,
  274. <&scg1 IMX7ULP_CLK_APLL_PFD1>,
  275. <&scg1 IMX7ULP_CLK_APLL_PFD0>,
  276. <&scg1 IMX7ULP_CLK_UPLL>,
  277. <&scg1 IMX7ULP_CLK_SOSC_BUS_CLK>,
  278. <&scg1 IMX7ULP_CLK_FIRC_BUS_CLK>,
  279. <&scg1 IMX7ULP_CLK_ROSC>,
  280. <&scg1 IMX7ULP_CLK_SPLL_BUS_CLK>;
  281. clock-names = "nic1_bus_clk", "nic1_clk", "ddr_clk",
  282. "apll_pfd2", "apll_pfd1", "apll_pfd0",
  283. "upll", "sosc_bus_clk",
  284. "firc_bus_clk", "rosc", "spll_bus_clk";
  285. };
  286. };
  287. ahbbridge1: bus@40800000 {
  288. compatible = "simple-bus";
  289. #address-cells = <1>;
  290. #size-cells = <1>;
  291. reg = <0x40800000 0x800000>;
  292. ranges;
  293. lpi2c6: i2c@40a40000 {
  294. compatible = "fsl,imx7ulp-lpi2c";
  295. reg = <0x40a40000 0x10000>;
  296. interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
  297. clocks = <&pcc3 IMX7ULP_CLK_LPI2C6>,
  298. <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>;
  299. clock-names = "per", "ipg";
  300. assigned-clocks = <&pcc3 IMX7ULP_CLK_LPI2C6>;
  301. assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC>;
  302. assigned-clock-rates = <48000000>;
  303. status = "disabled";
  304. };
  305. lpi2c7: i2c@40a50000 {
  306. compatible = "fsl,imx7ulp-lpi2c";
  307. reg = <0x40a50000 0x10000>;
  308. interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
  309. clocks = <&pcc3 IMX7ULP_CLK_LPI2C7>,
  310. <&scg1 IMX7ULP_CLK_NIC1_BUS_DIV>;
  311. clock-names = "per", "ipg";
  312. assigned-clocks = <&pcc3 IMX7ULP_CLK_LPI2C7>;
  313. assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC>;
  314. assigned-clock-rates = <48000000>;
  315. status = "disabled";
  316. };
  317. lpuart6: serial@40a60000 {
  318. compatible = "fsl,imx7ulp-lpuart";
  319. reg = <0x40a60000 0x1000>;
  320. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
  321. clocks = <&pcc3 IMX7ULP_CLK_LPUART6>;
  322. clock-names = "ipg";
  323. assigned-clocks = <&pcc3 IMX7ULP_CLK_LPUART6>;
  324. assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC>;
  325. assigned-clock-rates = <48000000>;
  326. status = "disabled";
  327. };
  328. lpuart7: serial@40a70000 {
  329. compatible = "fsl,imx7ulp-lpuart";
  330. reg = <0x40a70000 0x1000>;
  331. interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
  332. clocks = <&pcc3 IMX7ULP_CLK_LPUART7>;
  333. clock-names = "ipg";
  334. assigned-clocks = <&pcc3 IMX7ULP_CLK_LPUART7>;
  335. assigned-clock-parents = <&scg1 IMX7ULP_CLK_FIRC>;
  336. assigned-clock-rates = <48000000>;
  337. status = "disabled";
  338. };
  339. memory-controller@40ab0000 {
  340. compatible = "fsl,imx7ulp-mmdc", "fsl,imx6q-mmdc";
  341. reg = <0x40ab0000 0x1000>;
  342. clocks = <&pcc3 IMX7ULP_CLK_MMDC>;
  343. };
  344. iomuxc1: pinctrl@40ac0000 {
  345. compatible = "fsl,imx7ulp-iomuxc1";
  346. reg = <0x40ac0000 0x1000>;
  347. };
  348. gpio_ptc: gpio@40ae0000 {
  349. compatible = "fsl,imx7ulp-gpio", "fsl,vf610-gpio";
  350. reg = <0x40ae0000 0x1000 0x400f0000 0x40>;
  351. gpio-controller;
  352. #gpio-cells = <2>;
  353. interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
  354. interrupt-controller;
  355. #interrupt-cells = <2>;
  356. clocks = <&pcc2 IMX7ULP_CLK_RGPIO2P1>,
  357. <&pcc3 IMX7ULP_CLK_PCTLC>;
  358. clock-names = "gpio", "port";
  359. gpio-ranges = <&iomuxc1 0 0 20>;
  360. };
  361. gpio_ptd: gpio@40af0000 {
  362. compatible = "fsl,imx7ulp-gpio", "fsl,vf610-gpio";
  363. reg = <0x40af0000 0x1000 0x400f0040 0x40>;
  364. gpio-controller;
  365. #gpio-cells = <2>;
  366. interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
  367. interrupt-controller;
  368. #interrupt-cells = <2>;
  369. clocks = <&pcc2 IMX7ULP_CLK_RGPIO2P1>,
  370. <&pcc3 IMX7ULP_CLK_PCTLD>;
  371. clock-names = "gpio", "port";
  372. gpio-ranges = <&iomuxc1 0 32 12>;
  373. };
  374. gpio_pte: gpio@40b00000 {
  375. compatible = "fsl,imx7ulp-gpio", "fsl,vf610-gpio";
  376. reg = <0x40b00000 0x1000 0x400f0080 0x40>;
  377. gpio-controller;
  378. #gpio-cells = <2>;
  379. interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
  380. interrupt-controller;
  381. #interrupt-cells = <2>;
  382. clocks = <&pcc2 IMX7ULP_CLK_RGPIO2P1>,
  383. <&pcc3 IMX7ULP_CLK_PCTLE>;
  384. clock-names = "gpio", "port";
  385. gpio-ranges = <&iomuxc1 0 64 16>;
  386. };
  387. gpio_ptf: gpio@40b10000 {
  388. compatible = "fsl,imx7ulp-gpio", "fsl,vf610-gpio";
  389. reg = <0x40b10000 0x1000 0x400f00c0 0x40>;
  390. gpio-controller;
  391. #gpio-cells = <2>;
  392. interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
  393. interrupt-controller;
  394. #interrupt-cells = <2>;
  395. clocks = <&pcc2 IMX7ULP_CLK_RGPIO2P1>,
  396. <&pcc3 IMX7ULP_CLK_PCTLF>;
  397. clock-names = "gpio", "port";
  398. gpio-ranges = <&iomuxc1 0 96 20>;
  399. };
  400. };
  401. m4aips1: bus@41080000 {
  402. compatible = "simple-bus";
  403. #address-cells = <1>;
  404. #size-cells = <1>;
  405. reg = <0x41080000 0x80000>;
  406. ranges;
  407. sim: sim@410a3000 {
  408. compatible = "fsl,imx7ulp-sim", "syscon";
  409. reg = <0x410a3000 0x1000>;
  410. };
  411. ocotp: efuse@410a6000 {
  412. compatible = "fsl,imx7ulp-ocotp", "syscon";
  413. reg = <0x410a6000 0x4000>;
  414. clocks = <&scg1 IMX7ULP_CLK_DUMMY>;
  415. };
  416. };
  417. };