imx7s-warp.dts 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Copyright (C) 2016 NXP Semiconductors.
  4. * Author: Fabio Estevam <[email protected]>
  5. */
  6. /dts-v1/;
  7. #include <dt-bindings/input/input.h>
  8. #include "imx7s.dtsi"
  9. / {
  10. model = "Element14 Warp i.MX7 Board";
  11. compatible = "element14,imx7s-warp", "fsl,imx7s";
  12. memory@80000000 {
  13. device_type = "memory";
  14. reg = <0x80000000 0x20000000>;
  15. };
  16. gpio-keys {
  17. compatible = "gpio-keys";
  18. pinctrl-0 = <&pinctrl_gpio>;
  19. autorepeat;
  20. back {
  21. label = "Back";
  22. gpios = <&gpio7 1 GPIO_ACTIVE_HIGH>;
  23. linux,code = <KEY_BACK>;
  24. wakeup-source;
  25. };
  26. };
  27. reg_brcm: regulator-brcm {
  28. compatible = "regulator-fixed";
  29. enable-active-high;
  30. gpio = <&gpio5 10 GPIO_ACTIVE_HIGH>;
  31. pinctrl-names = "default";
  32. pinctrl-0 = <&pinctrl_brcm_reg>;
  33. regulator-name = "brcm_reg";
  34. regulator-min-microvolt = <3300000>;
  35. regulator-max-microvolt = <3300000>;
  36. startup-delay-us = <200000>;
  37. };
  38. reg_bt: regulator-bt {
  39. compatible = "regulator-fixed";
  40. pinctrl-names = "default";
  41. pinctrl-0 = <&pinctrl_bt_reg>;
  42. enable-active-high;
  43. gpio = <&gpio5 17 GPIO_ACTIVE_HIGH>;
  44. regulator-name = "bt_reg";
  45. regulator-min-microvolt = <3300000>;
  46. regulator-max-microvolt = <3300000>;
  47. regulator-always-on;
  48. };
  49. reg_peri_3p15v: regulator-peri-3p15v {
  50. compatible = "regulator-fixed";
  51. regulator-name = "peri_3p15v_reg";
  52. regulator-min-microvolt = <3150000>;
  53. regulator-max-microvolt = <3150000>;
  54. regulator-always-on;
  55. };
  56. sound {
  57. compatible = "simple-audio-card";
  58. simple-audio-card,name = "imx7-sgtl5000";
  59. simple-audio-card,format = "i2s";
  60. simple-audio-card,bitclock-master = <&dailink_master>;
  61. simple-audio-card,frame-master = <&dailink_master>;
  62. simple-audio-card,cpu {
  63. sound-dai = <&sai1>;
  64. };
  65. dailink_master: simple-audio-card,codec {
  66. sound-dai = <&codec>;
  67. clocks = <&clks IMX7D_AUDIO_MCLK_ROOT_DIV>;
  68. };
  69. };
  70. };
  71. &clks {
  72. assigned-clocks = <&clks IMX7D_PLL_AUDIO_POST_DIV>;
  73. assigned-clock-rates = <884736000>;
  74. };
  75. &csi {
  76. status = "okay";
  77. };
  78. &i2c1 {
  79. pinctrl-names = "default";
  80. pinctrl-0 = <&pinctrl_i2c1>;
  81. status = "okay";
  82. pmic: pfuze3000@8 {
  83. compatible = "fsl,pfuze3000";
  84. reg = <0x08>;
  85. regulators {
  86. sw1a_reg: sw1a {
  87. regulator-min-microvolt = <700000>;
  88. regulator-max-microvolt = <1475000>;
  89. regulator-boot-on;
  90. regulator-always-on;
  91. regulator-ramp-delay = <6250>;
  92. };
  93. /* use sw1c_reg to align with pfuze100/pfuze200 */
  94. sw1c_reg: sw1b {
  95. regulator-min-microvolt = <700000>;
  96. regulator-max-microvolt = <1475000>;
  97. regulator-boot-on;
  98. regulator-always-on;
  99. regulator-ramp-delay = <6250>;
  100. };
  101. sw2_reg: sw2 {
  102. regulator-min-microvolt = <1500000>;
  103. regulator-max-microvolt = <1850000>;
  104. regulator-boot-on;
  105. regulator-always-on;
  106. };
  107. sw3a_reg: sw3 {
  108. regulator-min-microvolt = <900000>;
  109. regulator-max-microvolt = <1650000>;
  110. regulator-boot-on;
  111. regulator-always-on;
  112. };
  113. swbst_reg: swbst {
  114. regulator-min-microvolt = <5000000>;
  115. regulator-max-microvolt = <5150000>;
  116. regulator-boot-on;
  117. regulator-always-on;
  118. };
  119. snvs_reg: vsnvs {
  120. regulator-min-microvolt = <1000000>;
  121. regulator-max-microvolt = <3000000>;
  122. regulator-boot-on;
  123. regulator-always-on;
  124. };
  125. vref_reg: vrefddr {
  126. regulator-boot-on;
  127. regulator-always-on;
  128. };
  129. vgen1_reg: vldo1 {
  130. regulator-min-microvolt = <1800000>;
  131. regulator-max-microvolt = <3300000>;
  132. regulator-always-on;
  133. };
  134. vgen2_reg: vldo2 {
  135. regulator-min-microvolt = <800000>;
  136. regulator-max-microvolt = <1550000>;
  137. };
  138. vgen3_reg: vccsd {
  139. regulator-min-microvolt = <2850000>;
  140. regulator-max-microvolt = <3300000>;
  141. regulator-always-on;
  142. };
  143. vgen4_reg: v33 {
  144. regulator-min-microvolt = <2850000>;
  145. regulator-max-microvolt = <3300000>;
  146. regulator-always-on;
  147. };
  148. vgen5_reg: vldo3 {
  149. regulator-min-microvolt = <1800000>;
  150. regulator-max-microvolt = <3300000>;
  151. regulator-always-on;
  152. };
  153. vgen6_reg: vldo4 {
  154. regulator-min-microvolt = <1800000>;
  155. regulator-max-microvolt = <3300000>;
  156. regulator-always-on;
  157. };
  158. };
  159. };
  160. };
  161. &i2c2 {
  162. clock-frequency = <100000>;
  163. pinctrl-names = "default";
  164. pinctrl-0 = <&pinctrl_i2c2>;
  165. status = "okay";
  166. ov2680: camera@36 {
  167. compatible = "ovti,ov2680";
  168. pinctrl-names = "default";
  169. pinctrl-0 = <&pinctrl_ov2680>;
  170. reg = <0x36>;
  171. clocks = <&osc>;
  172. clock-names = "xvclk";
  173. reset-gpios = <&gpio1 3 GPIO_ACTIVE_LOW>;
  174. DOVDD-supply = <&sw2_reg>;
  175. DVDD-supply = <&sw2_reg>;
  176. AVDD-supply = <&reg_peri_3p15v>;
  177. port {
  178. ov2680_to_mipi: endpoint {
  179. remote-endpoint = <&mipi_from_sensor>;
  180. clock-lanes = <0>;
  181. data-lanes = <1>;
  182. };
  183. };
  184. };
  185. };
  186. &i2c3 {
  187. clock-frequency = <100000>;
  188. pinctrl-names = "default";
  189. pinctrl-0 = <&pinctrl_i2c3>;
  190. status = "okay";
  191. };
  192. &i2c4 {
  193. clock-frequency = <100000>;
  194. pinctrl-names = "default";
  195. pinctrl-0 = <&pinctrl_i2c4>;
  196. status = "okay";
  197. codec: sgtl5000@a {
  198. #sound-dai-cells = <0>;
  199. reg = <0x0a>;
  200. compatible = "fsl,sgtl5000";
  201. clocks = <&clks IMX7D_AUDIO_MCLK_ROOT_DIV>;
  202. pinctrl-names = "default";
  203. pinctrl-0 = <&pinctrl_sai1_mclk>;
  204. VDDA-supply = <&vgen4_reg>;
  205. VDDIO-supply = <&vgen4_reg>;
  206. VDDD-supply = <&vgen2_reg>;
  207. };
  208. mpl3115@60 {
  209. compatible = "fsl,mpl3115";
  210. reg = <0x60>;
  211. };
  212. };
  213. &mipi_csi {
  214. clock-frequency = <166000000>;
  215. status = "okay";
  216. ports {
  217. port@0 {
  218. reg = <0>;
  219. mipi_from_sensor: endpoint {
  220. remote-endpoint = <&ov2680_to_mipi>;
  221. data-lanes = <1>;
  222. };
  223. };
  224. };
  225. };
  226. &sai1 {
  227. pinctrl-names = "default";
  228. pinctrl-0 = <&pinctrl_sai1>;
  229. assigned-clocks = <&clks IMX7D_SAI1_ROOT_SRC>,
  230. <&clks IMX7D_SAI1_ROOT_CLK>;
  231. assigned-clock-parents = <&clks IMX7D_PLL_AUDIO_POST_DIV>;
  232. assigned-clock-rates = <0>, <36864000>;
  233. status = "okay";
  234. };
  235. &uart1 {
  236. pinctrl-names = "default";
  237. pinctrl-0 = <&pinctrl_uart1>;
  238. assigned-clocks = <&clks IMX7D_UART1_ROOT_SRC>;
  239. assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>;
  240. status = "okay";
  241. };
  242. &uart3 {
  243. pinctrl-names = "default";
  244. pinctrl-0 = <&pinctrl_uart3>;
  245. assigned-clocks = <&clks IMX7D_UART3_ROOT_SRC>;
  246. assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>;
  247. uart-has-rtscts;
  248. status = "okay";
  249. };
  250. &uart6 {
  251. pinctrl-names = "default";
  252. pinctrl-0 = <&pinctrl_uart6>;
  253. assigned-clocks = <&clks IMX7D_UART6_ROOT_SRC>;
  254. assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>;
  255. fsl,dte-mode;
  256. status = "okay";
  257. };
  258. &usbotg1 {
  259. dr_mode = "peripheral";
  260. status = "okay";
  261. };
  262. &usdhc1 {
  263. pinctrl-names = "default";
  264. pinctrl-0 = <&pinctrl_usdhc1>;
  265. bus-width = <4>;
  266. keep-power-in-suspend;
  267. no-1-8-v;
  268. non-removable;
  269. vmmc-supply = <&reg_brcm>;
  270. status = "okay";
  271. };
  272. &usdhc3 {
  273. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  274. pinctrl-0 = <&pinctrl_usdhc3>;
  275. pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
  276. pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
  277. assigned-clocks = <&clks IMX7D_USDHC3_ROOT_CLK>;
  278. assigned-clock-rates = <400000000>;
  279. bus-width = <8>;
  280. no-1-8-v;
  281. fsl,tuning-step = <2>;
  282. non-removable;
  283. status = "okay";
  284. };
  285. &video_mux {
  286. status = "okay";
  287. };
  288. &wdog1 {
  289. pinctrl-names = "default";
  290. pinctrl-0 = <&pinctrl_wdog>;
  291. fsl,ext-reset-output;
  292. status = "okay";
  293. };
  294. &iomuxc {
  295. pinctrl_brcm_reg: brcmreggrp {
  296. fsl,pins = <
  297. MX7D_PAD_SD2_WP__GPIO5_IO10 0x14 /* WL_REG_ON */
  298. >;
  299. };
  300. pinctrl_bt_reg: btreggrp {
  301. fsl,pins = <
  302. MX7D_PAD_SD2_DATA3__GPIO5_IO17 0x14 /* BT_REG_ON */
  303. >;
  304. };
  305. pinctrl_gpio: gpiogrp {
  306. fsl,pins = <
  307. MX7D_PAD_ENET1_RGMII_RD1__GPIO7_IO1 0x14
  308. >;
  309. };
  310. pinctrl_i2c1: i2c1grp {
  311. fsl,pins = <
  312. MX7D_PAD_I2C1_SDA__I2C1_SDA 0x4000007f
  313. MX7D_PAD_I2C1_SCL__I2C1_SCL 0x4000007f
  314. >;
  315. };
  316. pinctrl_i2c2: i2c2grp {
  317. fsl,pins = <
  318. MX7D_PAD_I2C2_SDA__I2C2_SDA 0x4000007f
  319. MX7D_PAD_I2C2_SCL__I2C2_SCL 0x4000007f
  320. >;
  321. };
  322. pinctrl_i2c3: i2c3grp {
  323. fsl,pins = <
  324. MX7D_PAD_I2C3_SDA__I2C3_SDA 0x4000007f
  325. MX7D_PAD_I2C3_SCL__I2C3_SCL 0x4000007f
  326. >;
  327. };
  328. pinctrl_i2c4: i2c4grp {
  329. fsl,pins = <
  330. MX7D_PAD_I2C4_SCL__I2C4_SCL 0x4000007f
  331. MX7D_PAD_I2C4_SDA__I2C4_SDA 0x4000007f
  332. >;
  333. };
  334. pinctrl_ov2680: ov2660grp {
  335. fsl,pins = <
  336. MX7D_PAD_LPSR_GPIO1_IO03__GPIO1_IO3 0x14
  337. >;
  338. };
  339. pinctrl_sai1: sai1grp {
  340. fsl,pins = <
  341. MX7D_PAD_SAI1_RX_DATA__SAI1_RX_DATA0 0x1f
  342. MX7D_PAD_SAI1_TX_BCLK__SAI1_TX_BCLK 0x1f
  343. MX7D_PAD_SAI1_TX_SYNC__SAI1_TX_SYNC 0x1f
  344. MX7D_PAD_SAI1_TX_DATA__SAI1_TX_DATA0 0x30
  345. >;
  346. };
  347. pinctrl_sai1_mclk: sai1mclkgrp {
  348. fsl,pins = <
  349. MX7D_PAD_SAI1_MCLK__SAI1_MCLK 0x1f
  350. >;
  351. };
  352. pinctrl_uart1: uart1grp {
  353. fsl,pins = <
  354. MX7D_PAD_UART1_TX_DATA__UART1_DCE_TX 0x79
  355. MX7D_PAD_UART1_RX_DATA__UART1_DCE_RX 0x79
  356. >;
  357. };
  358. pinctrl_uart3: uart3grp {
  359. fsl,pins = <
  360. MX7D_PAD_UART3_TX_DATA__UART3_DCE_TX 0x79
  361. MX7D_PAD_UART3_RX_DATA__UART3_DCE_RX 0x79
  362. MX7D_PAD_UART3_CTS_B__UART3_DCE_CTS 0x79
  363. MX7D_PAD_UART3_RTS_B__UART3_DCE_RTS 0x79
  364. >;
  365. };
  366. pinctrl_uart6: uart6grp {
  367. fsl,pins = <
  368. MX7D_PAD_ECSPI1_MOSI__UART6_DTE_RX 0x79
  369. MX7D_PAD_ECSPI1_SCLK__UART6_DTE_TX 0x79
  370. >;
  371. };
  372. pinctrl_usdhc1: usdhc1grp {
  373. fsl,pins = <
  374. MX7D_PAD_SD1_CMD__SD1_CMD 0x59
  375. MX7D_PAD_SD1_CLK__SD1_CLK 0x19
  376. MX7D_PAD_SD1_DATA0__SD1_DATA0 0x59
  377. MX7D_PAD_SD1_DATA1__SD1_DATA1 0x59
  378. MX7D_PAD_SD1_DATA2__SD1_DATA2 0x59
  379. MX7D_PAD_SD1_DATA3__SD1_DATA3 0x59
  380. MX7D_PAD_SD2_RESET_B__GPIO5_IO11 0x14 /* WL_HOST_WAKE */
  381. >;
  382. };
  383. pinctrl_usdhc3: usdhc3grp {
  384. fsl,pins = <
  385. MX7D_PAD_SD3_CMD__SD3_CMD 0x59
  386. MX7D_PAD_SD3_CLK__SD3_CLK 0x19
  387. MX7D_PAD_SD3_DATA0__SD3_DATA0 0x59
  388. MX7D_PAD_SD3_DATA1__SD3_DATA1 0x59
  389. MX7D_PAD_SD3_DATA2__SD3_DATA2 0x59
  390. MX7D_PAD_SD3_DATA3__SD3_DATA3 0x59
  391. MX7D_PAD_SD3_DATA4__SD3_DATA4 0x59
  392. MX7D_PAD_SD3_DATA5__SD3_DATA5 0x59
  393. MX7D_PAD_SD3_DATA6__SD3_DATA6 0x59
  394. MX7D_PAD_SD3_DATA7__SD3_DATA7 0x59
  395. MX7D_PAD_SD3_RESET_B__SD3_RESET_B 0x19
  396. >;
  397. };
  398. pinctrl_usdhc3_100mhz: usdhc3grp_100mhz {
  399. fsl,pins = <
  400. MX7D_PAD_SD3_CMD__SD3_CMD 0x5a
  401. MX7D_PAD_SD3_CLK__SD3_CLK 0x1a
  402. MX7D_PAD_SD3_DATA0__SD3_DATA0 0x5a
  403. MX7D_PAD_SD3_DATA1__SD3_DATA1 0x5a
  404. MX7D_PAD_SD3_DATA2__SD3_DATA2 0x5a
  405. MX7D_PAD_SD3_DATA3__SD3_DATA3 0x5a
  406. MX7D_PAD_SD3_DATA4__SD3_DATA4 0x5a
  407. MX7D_PAD_SD3_DATA5__SD3_DATA5 0x5a
  408. MX7D_PAD_SD3_DATA6__SD3_DATA6 0x5a
  409. MX7D_PAD_SD3_DATA7__SD3_DATA7 0x5a
  410. MX7D_PAD_SD3_RESET_B__SD3_RESET_B 0x1a
  411. >;
  412. };
  413. pinctrl_usdhc3_200mhz: usdhc3grp_200mhz {
  414. fsl,pins = <
  415. MX7D_PAD_SD3_CMD__SD3_CMD 0x5b
  416. MX7D_PAD_SD3_CLK__SD3_CLK 0x1b
  417. MX7D_PAD_SD3_DATA0__SD3_DATA0 0x5b
  418. MX7D_PAD_SD3_DATA1__SD3_DATA1 0x5b
  419. MX7D_PAD_SD3_DATA2__SD3_DATA2 0x5b
  420. MX7D_PAD_SD3_DATA3__SD3_DATA3 0x5b
  421. MX7D_PAD_SD3_DATA4__SD3_DATA4 0x5b
  422. MX7D_PAD_SD3_DATA5__SD3_DATA5 0x5b
  423. MX7D_PAD_SD3_DATA6__SD3_DATA6 0x5b
  424. MX7D_PAD_SD3_DATA7__SD3_DATA7 0x5b
  425. MX7D_PAD_SD3_RESET_B__SD3_RESET_B 0x1b
  426. >;
  427. };
  428. };
  429. &iomuxc_lpsr {
  430. pinctrl_wdog: wdoggrp {
  431. fsl,pins = <
  432. MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG_B 0x74
  433. >;
  434. };
  435. };