imx7d-sdb.dts 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862
  1. // SPDX-License-Identifier: GPL-2.0+ OR MIT
  2. //
  3. // Copyright (C) 2015 Freescale Semiconductor, Inc.
  4. /dts-v1/;
  5. #include "imx7d.dtsi"
  6. / {
  7. model = "Freescale i.MX7 SabreSD Board";
  8. compatible = "fsl,imx7d-sdb", "fsl,imx7d";
  9. chosen {
  10. stdout-path = &uart1;
  11. };
  12. memory@80000000 {
  13. device_type = "memory";
  14. reg = <0x80000000 0x80000000>;
  15. };
  16. gpio-keys {
  17. compatible = "gpio-keys";
  18. pinctrl-names = "default";
  19. pinctrl-0 = <&pinctrl_gpio_keys>;
  20. key-volume-up {
  21. label = "Volume Up";
  22. gpios = <&gpio5 11 GPIO_ACTIVE_LOW>;
  23. linux,code = <KEY_VOLUMEUP>;
  24. wakeup-source;
  25. };
  26. key-volume-down {
  27. label = "Volume Down";
  28. gpios = <&gpio5 10 GPIO_ACTIVE_LOW>;
  29. linux,code = <KEY_VOLUMEDOWN>;
  30. wakeup-source;
  31. };
  32. };
  33. spi-4 {
  34. compatible = "spi-gpio";
  35. pinctrl-names = "default";
  36. pinctrl-0 = <&pinctrl_spi4>;
  37. gpio-sck = <&gpio1 13 GPIO_ACTIVE_HIGH>;
  38. gpio-mosi = <&gpio1 9 GPIO_ACTIVE_HIGH>;
  39. cs-gpios = <&gpio1 12 GPIO_ACTIVE_LOW>;
  40. num-chipselects = <1>;
  41. #address-cells = <1>;
  42. #size-cells = <0>;
  43. extended_io: gpio-expander@0 {
  44. compatible = "fairchild,74hc595";
  45. gpio-controller;
  46. #gpio-cells = <2>;
  47. reg = <0>;
  48. registers-number = <1>;
  49. spi-max-frequency = <100000>;
  50. };
  51. };
  52. reg_usb_otg1_vbus: regulator-usb-otg1-vbus {
  53. compatible = "regulator-fixed";
  54. regulator-name = "usb_otg1_vbus";
  55. regulator-min-microvolt = <5000000>;
  56. regulator-max-microvolt = <5000000>;
  57. gpio = <&gpio1 5 GPIO_ACTIVE_HIGH>;
  58. enable-active-high;
  59. };
  60. reg_usb_otg2_vbus: regulator-usb-otg2-vbus {
  61. compatible = "regulator-fixed";
  62. regulator-name = "usb_otg2_vbus";
  63. pinctrl-names = "default";
  64. pinctrl-0 = <&pinctrl_usb_otg2_vbus_reg>;
  65. regulator-min-microvolt = <5000000>;
  66. regulator-max-microvolt = <5000000>;
  67. gpio = <&gpio1 7 GPIO_ACTIVE_HIGH>;
  68. enable-active-high;
  69. };
  70. reg_vref_1v8: regulator-vref-1v8 {
  71. compatible = "regulator-fixed";
  72. regulator-name = "vref-1v8";
  73. regulator-min-microvolt = <1800000>;
  74. regulator-max-microvolt = <1800000>;
  75. };
  76. reg_brcm: regulator-brcm {
  77. compatible = "regulator-fixed";
  78. gpio = <&gpio4 21 GPIO_ACTIVE_HIGH>;
  79. enable-active-high;
  80. regulator-name = "brcm_reg";
  81. pinctrl-names = "default";
  82. pinctrl-0 = <&pinctrl_brcm_reg>;
  83. regulator-min-microvolt = <3300000>;
  84. regulator-max-microvolt = <3300000>;
  85. startup-delay-us = <200000>;
  86. };
  87. reg_lcd_3v3: regulator-lcd-3v3 {
  88. compatible = "regulator-fixed";
  89. regulator-name = "lcd-3v3";
  90. regulator-min-microvolt = <3300000>;
  91. regulator-max-microvolt = <3300000>;
  92. gpio = <&extended_io 7 GPIO_ACTIVE_LOW>;
  93. };
  94. reg_can2_3v3: regulator-can2-3v3 {
  95. compatible = "regulator-fixed";
  96. regulator-name = "can2-3v3";
  97. pinctrl-names = "default";
  98. pinctrl-0 = <&pinctrl_flexcan2_reg>;
  99. regulator-min-microvolt = <3300000>;
  100. regulator-max-microvolt = <3300000>;
  101. gpio = <&gpio2 14 GPIO_ACTIVE_LOW>;
  102. };
  103. reg_fec2_3v3: regulator-fec2-3v3 {
  104. compatible = "regulator-fixed";
  105. regulator-name = "fec2-3v3";
  106. pinctrl-names = "default";
  107. pinctrl-0 = <&pinctrl_enet2_reg>;
  108. regulator-min-microvolt = <3300000>;
  109. regulator-max-microvolt = <3300000>;
  110. gpio = <&gpio1 4 GPIO_ACTIVE_LOW>;
  111. };
  112. backlight: backlight {
  113. compatible = "pwm-backlight";
  114. pwms = <&pwm1 0 5000000 0>;
  115. brightness-levels = <0 4 8 16 32 64 128 255>;
  116. default-brightness-level = <6>;
  117. status = "okay";
  118. };
  119. panel {
  120. compatible = "innolux,at043tn24";
  121. backlight = <&backlight>;
  122. power-supply = <&reg_lcd_3v3>;
  123. port {
  124. panel_in: endpoint {
  125. remote-endpoint = <&display_out>;
  126. };
  127. };
  128. };
  129. sound {
  130. compatible = "fsl,imx7d-evk-wm8960",
  131. "fsl,imx-audio-wm8960";
  132. model = "wm8960-audio";
  133. audio-cpu = <&sai1>;
  134. audio-codec = <&codec>;
  135. hp-det-gpio = <&gpio2 28 GPIO_ACTIVE_HIGH>;
  136. audio-routing =
  137. "Headphone Jack", "HP_L",
  138. "Headphone Jack", "HP_R",
  139. "Ext Spk", "SPK_LP",
  140. "Ext Spk", "SPK_LN",
  141. "Ext Spk", "SPK_RP",
  142. "Ext Spk", "SPK_RN",
  143. "LINPUT1", "AMIC",
  144. "AMIC", "MICB";
  145. };
  146. sound-hdmi {
  147. compatible = "fsl,imx-audio-sii902x";
  148. model = "sii902x-audio";
  149. audio-cpu = <&sai3>;
  150. hdmi-out;
  151. };
  152. };
  153. &adc1 {
  154. vref-supply = <&reg_vref_1v8>;
  155. status = "okay";
  156. };
  157. &adc2 {
  158. vref-supply = <&reg_vref_1v8>;
  159. status = "okay";
  160. };
  161. &cpu0 {
  162. cpu-supply = <&sw1a_reg>;
  163. };
  164. &cpu1 {
  165. cpu-supply = <&sw1a_reg>;
  166. };
  167. &ecspi3 {
  168. pinctrl-names = "default";
  169. pinctrl-0 = <&pinctrl_ecspi3>;
  170. cs-gpios = <&gpio5 9 GPIO_ACTIVE_LOW>;
  171. status = "okay";
  172. tsc2046@0 {
  173. compatible = "ti,tsc2046";
  174. reg = <0>;
  175. spi-max-frequency = <1000000>;
  176. pinctrl-names = "default";
  177. pinctrl-0 = <&pinctrl_tsc2046_pendown>;
  178. interrupt-parent = <&gpio2>;
  179. interrupts = <29 0>;
  180. pendown-gpio = <&gpio2 29 GPIO_ACTIVE_LOW>;
  181. touchscreen-max-pressure = <255>;
  182. wakeup-source;
  183. };
  184. };
  185. &fec1 {
  186. pinctrl-names = "default";
  187. pinctrl-0 = <&pinctrl_enet1>;
  188. assigned-clocks = <&clks IMX7D_ENET1_TIME_ROOT_SRC>,
  189. <&clks IMX7D_ENET1_TIME_ROOT_CLK>;
  190. assigned-clock-parents = <&clks IMX7D_PLL_ENET_MAIN_100M_CLK>;
  191. assigned-clock-rates = <0>, <100000000>;
  192. phy-mode = "rgmii";
  193. phy-handle = <&ethphy0>;
  194. fsl,magic-packet;
  195. phy-reset-gpios = <&extended_io 5 GPIO_ACTIVE_LOW>;
  196. status = "okay";
  197. mdio {
  198. #address-cells = <1>;
  199. #size-cells = <0>;
  200. ethphy0: ethernet-phy@0 {
  201. reg = <0>;
  202. };
  203. ethphy1: ethernet-phy@1 {
  204. reg = <1>;
  205. };
  206. };
  207. };
  208. &fec2 {
  209. pinctrl-names = "default";
  210. pinctrl-0 = <&pinctrl_enet2>;
  211. assigned-clocks = <&clks IMX7D_ENET2_TIME_ROOT_SRC>,
  212. <&clks IMX7D_ENET2_TIME_ROOT_CLK>;
  213. assigned-clock-parents = <&clks IMX7D_PLL_ENET_MAIN_100M_CLK>;
  214. assigned-clock-rates = <0>, <100000000>;
  215. phy-mode = "rgmii";
  216. phy-handle = <&ethphy1>;
  217. phy-supply = <&reg_fec2_3v3>;
  218. fsl,magic-packet;
  219. status = "okay";
  220. };
  221. &flexcan2 {
  222. pinctrl-names = "default";
  223. pinctrl-0 = <&pinctrl_flexcan2>;
  224. xceiver-supply = <&reg_can2_3v3>;
  225. status = "okay";
  226. };
  227. &i2c1 {
  228. pinctrl-names = "default";
  229. pinctrl-0 = <&pinctrl_i2c1>;
  230. status = "okay";
  231. pmic: pfuze3000@8 {
  232. compatible = "fsl,pfuze3000";
  233. reg = <0x08>;
  234. regulators {
  235. sw1a_reg: sw1a {
  236. regulator-min-microvolt = <700000>;
  237. regulator-max-microvolt = <1475000>;
  238. regulator-boot-on;
  239. regulator-always-on;
  240. regulator-ramp-delay = <6250>;
  241. };
  242. /* use sw1c_reg to align with pfuze100/pfuze200 */
  243. sw1c_reg: sw1b {
  244. regulator-min-microvolt = <700000>;
  245. regulator-max-microvolt = <1475000>;
  246. regulator-boot-on;
  247. regulator-always-on;
  248. regulator-ramp-delay = <6250>;
  249. };
  250. sw2_reg: sw2 {
  251. regulator-min-microvolt = <1800000>;
  252. regulator-max-microvolt = <1800000>;
  253. regulator-boot-on;
  254. regulator-always-on;
  255. };
  256. sw3a_reg: sw3 {
  257. regulator-min-microvolt = <900000>;
  258. regulator-max-microvolt = <1650000>;
  259. regulator-boot-on;
  260. regulator-always-on;
  261. };
  262. swbst_reg: swbst {
  263. regulator-min-microvolt = <5000000>;
  264. regulator-max-microvolt = <5150000>;
  265. };
  266. snvs_reg: vsnvs {
  267. regulator-min-microvolt = <1000000>;
  268. regulator-max-microvolt = <3000000>;
  269. regulator-boot-on;
  270. regulator-always-on;
  271. };
  272. vref_reg: vrefddr {
  273. regulator-boot-on;
  274. regulator-always-on;
  275. };
  276. vgen1_reg: vldo1 {
  277. regulator-min-microvolt = <1800000>;
  278. regulator-max-microvolt = <3300000>;
  279. regulator-always-on;
  280. };
  281. vgen2_reg: vldo2 {
  282. regulator-min-microvolt = <800000>;
  283. regulator-max-microvolt = <1550000>;
  284. };
  285. vgen3_reg: vccsd {
  286. regulator-min-microvolt = <2850000>;
  287. regulator-max-microvolt = <3300000>;
  288. regulator-always-on;
  289. };
  290. vgen4_reg: v33 {
  291. regulator-min-microvolt = <2850000>;
  292. regulator-max-microvolt = <3300000>;
  293. regulator-always-on;
  294. };
  295. vgen5_reg: vldo3 {
  296. regulator-min-microvolt = <1800000>;
  297. regulator-max-microvolt = <3300000>;
  298. regulator-always-on;
  299. };
  300. vgen6_reg: vldo4 {
  301. regulator-min-microvolt = <2800000>;
  302. regulator-max-microvolt = <2800000>;
  303. regulator-always-on;
  304. };
  305. };
  306. };
  307. };
  308. &i2c2 {
  309. pinctrl-names = "default";
  310. pinctrl-0 = <&pinctrl_i2c2>;
  311. status = "okay";
  312. mpl3115@60 {
  313. compatible = "fsl,mpl3115";
  314. reg = <0x60>;
  315. };
  316. };
  317. &i2c3 {
  318. pinctrl-names = "default";
  319. pinctrl-0 = <&pinctrl_i2c3>;
  320. status = "okay";
  321. };
  322. &i2c4 {
  323. pinctrl-names = "default";
  324. pinctrl-0 = <&pinctrl_i2c4>;
  325. status = "okay";
  326. codec: wm8960@1a {
  327. compatible = "wlf,wm8960";
  328. reg = <0x1a>;
  329. clocks = <&clks IMX7D_AUDIO_MCLK_ROOT_DIV>;
  330. clock-names = "mclk";
  331. wlf,shared-lrclk;
  332. wlf,hp-cfg = <2 2 3>;
  333. wlf,gpio-cfg = <1 3>;
  334. assigned-clocks = <&clks IMX7D_AUDIO_MCLK_ROOT_SRC>,
  335. <&clks IMX7D_PLL_AUDIO_POST_DIV>,
  336. <&clks IMX7D_AUDIO_MCLK_ROOT_DIV>;
  337. assigned-clock-parents = <&clks IMX7D_PLL_AUDIO_POST_DIV>;
  338. assigned-clock-rates = <0>, <884736000>, <12288000>;
  339. };
  340. };
  341. &lcdif {
  342. pinctrl-names = "default";
  343. pinctrl-0 = <&pinctrl_lcdif>;
  344. status = "okay";
  345. port {
  346. display_out: endpoint {
  347. remote-endpoint = <&panel_in>;
  348. };
  349. };
  350. };
  351. &pcie {
  352. reset-gpio = <&extended_io 1 GPIO_ACTIVE_LOW>;
  353. status = "okay";
  354. };
  355. &reg_1p0d {
  356. vin-supply = <&sw2_reg>;
  357. };
  358. &reg_1p2 {
  359. vin-supply = <&sw2_reg>;
  360. };
  361. &sai1 {
  362. pinctrl-names = "default";
  363. pinctrl-0 = <&pinctrl_sai1>;
  364. assigned-clocks = <&clks IMX7D_SAI1_ROOT_SRC>,
  365. <&clks IMX7D_PLL_AUDIO_POST_DIV>,
  366. <&clks IMX7D_SAI1_ROOT_CLK>;
  367. assigned-clock-parents = <&clks IMX7D_PLL_AUDIO_POST_DIV>;
  368. assigned-clock-rates = <0>, <884736000>, <36864000>;
  369. status = "okay";
  370. };
  371. &sai3 {
  372. pinctrl-names = "default";
  373. pinctrl-0 = <&pinctrl_sai3 &pinctrl_sai3_mclk>;
  374. assigned-clocks = <&clks IMX7D_SAI3_ROOT_SRC>,
  375. <&clks IMX7D_PLL_AUDIO_POST_DIV>,
  376. <&clks IMX7D_SAI3_ROOT_CLK>;
  377. assigned-clock-parents = <&clks IMX7D_PLL_AUDIO_POST_DIV>;
  378. assigned-clock-rates = <0>, <884736000>, <36864000>;
  379. status = "okay";
  380. };
  381. &snvs_pwrkey {
  382. status = "okay";
  383. };
  384. &uart1 {
  385. pinctrl-names = "default";
  386. pinctrl-0 = <&pinctrl_uart1>;
  387. assigned-clocks = <&clks IMX7D_UART1_ROOT_SRC>;
  388. assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>;
  389. status = "okay";
  390. };
  391. &uart6 {
  392. pinctrl-names = "default";
  393. pinctrl-0 = <&pinctrl_uart6>;
  394. assigned-clocks = <&clks IMX7D_UART6_ROOT_SRC>;
  395. assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>;
  396. uart-has-rtscts;
  397. status = "okay";
  398. };
  399. &usbotg1 {
  400. vbus-supply = <&reg_usb_otg1_vbus>;
  401. status = "okay";
  402. };
  403. &usbotg2 {
  404. vbus-supply = <&reg_usb_otg2_vbus>;
  405. dr_mode = "host";
  406. status = "okay";
  407. };
  408. &usdhc1 {
  409. pinctrl-names = "default";
  410. pinctrl-0 = <&pinctrl_usdhc1>;
  411. cd-gpios = <&gpio5 0 GPIO_ACTIVE_LOW>;
  412. wp-gpios = <&gpio5 1 GPIO_ACTIVE_HIGH>;
  413. wakeup-source;
  414. keep-power-in-suspend;
  415. status = "okay";
  416. };
  417. &usdhc2 {
  418. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  419. pinctrl-0 = <&pinctrl_usdhc2>;
  420. pinctrl-1 = <&pinctrl_usdhc2_100mhz>;
  421. pinctrl-2 = <&pinctrl_usdhc2_200mhz>;
  422. wakeup-source;
  423. keep-power-in-suspend;
  424. non-removable;
  425. vmmc-supply = <&reg_brcm>;
  426. fsl,tuning-step = <2>;
  427. status = "okay";
  428. };
  429. &usdhc3 {
  430. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  431. pinctrl-0 = <&pinctrl_usdhc3>;
  432. pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
  433. pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
  434. assigned-clocks = <&clks IMX7D_USDHC3_ROOT_CLK>;
  435. assigned-clock-rates = <400000000>;
  436. bus-width = <8>;
  437. fsl,tuning-step = <2>;
  438. non-removable;
  439. status = "okay";
  440. };
  441. &wdog1 {
  442. pinctrl-names = "default";
  443. pinctrl-0 = <&pinctrl_wdog>;
  444. fsl,ext-reset-output;
  445. };
  446. &iomuxc {
  447. pinctrl-names = "default";
  448. pinctrl-0 = <&pinctrl_hog>;
  449. imx7d-sdb {
  450. pinctrl_brcm_reg: brcmreggrp {
  451. fsl,pins = <
  452. MX7D_PAD_ECSPI2_MOSI__GPIO4_IO21 0x14
  453. >;
  454. };
  455. pinctrl_ecspi3: ecspi3grp {
  456. fsl,pins = <
  457. MX7D_PAD_SAI2_TX_SYNC__ECSPI3_MISO 0x2
  458. MX7D_PAD_SAI2_TX_BCLK__ECSPI3_MOSI 0x2
  459. MX7D_PAD_SAI2_RX_DATA__ECSPI3_SCLK 0x2
  460. MX7D_PAD_SD2_CD_B__GPIO5_IO9 0x59
  461. >;
  462. };
  463. pinctrl_enet1: enet1grp {
  464. fsl,pins = <
  465. MX7D_PAD_GPIO1_IO10__ENET1_MDIO 0x3
  466. MX7D_PAD_GPIO1_IO11__ENET1_MDC 0x3
  467. MX7D_PAD_ENET1_RGMII_TXC__ENET1_RGMII_TXC 0x1
  468. MX7D_PAD_ENET1_RGMII_TD0__ENET1_RGMII_TD0 0x1
  469. MX7D_PAD_ENET1_RGMII_TD1__ENET1_RGMII_TD1 0x1
  470. MX7D_PAD_ENET1_RGMII_TD2__ENET1_RGMII_TD2 0x1
  471. MX7D_PAD_ENET1_RGMII_TD3__ENET1_RGMII_TD3 0x1
  472. MX7D_PAD_ENET1_RGMII_TX_CTL__ENET1_RGMII_TX_CTL 0x1
  473. MX7D_PAD_ENET1_RGMII_RXC__ENET1_RGMII_RXC 0x1
  474. MX7D_PAD_ENET1_RGMII_RD0__ENET1_RGMII_RD0 0x1
  475. MX7D_PAD_ENET1_RGMII_RD1__ENET1_RGMII_RD1 0x1
  476. MX7D_PAD_ENET1_RGMII_RD2__ENET1_RGMII_RD2 0x1
  477. MX7D_PAD_ENET1_RGMII_RD3__ENET1_RGMII_RD3 0x1
  478. MX7D_PAD_ENET1_RGMII_RX_CTL__ENET1_RGMII_RX_CTL 0x1
  479. >;
  480. };
  481. pinctrl_enet2: enet2grp {
  482. fsl,pins = <
  483. MX7D_PAD_EPDC_GDSP__ENET2_RGMII_TXC 0x1
  484. MX7D_PAD_EPDC_SDCE2__ENET2_RGMII_TD0 0x1
  485. MX7D_PAD_EPDC_SDCE3__ENET2_RGMII_TD1 0x1
  486. MX7D_PAD_EPDC_GDCLK__ENET2_RGMII_TD2 0x1
  487. MX7D_PAD_EPDC_GDOE__ENET2_RGMII_TD3 0x1
  488. MX7D_PAD_EPDC_GDRL__ENET2_RGMII_TX_CTL 0x1
  489. MX7D_PAD_EPDC_SDCE1__ENET2_RGMII_RXC 0x1
  490. MX7D_PAD_EPDC_SDCLK__ENET2_RGMII_RD0 0x1
  491. MX7D_PAD_EPDC_SDLE__ENET2_RGMII_RD1 0x1
  492. MX7D_PAD_EPDC_SDOE__ENET2_RGMII_RD2 0x1
  493. MX7D_PAD_EPDC_SDSHR__ENET2_RGMII_RD3 0x1
  494. MX7D_PAD_EPDC_SDCE0__ENET2_RGMII_RX_CTL 0x1
  495. >;
  496. };
  497. pinctrl_enet2_reg: enet2reggrp {
  498. fsl,pins = <
  499. MX7D_PAD_LPSR_GPIO1_IO04__GPIO1_IO4 0x14
  500. >;
  501. };
  502. pinctrl_flexcan2: flexcan2grp {
  503. fsl,pins = <
  504. MX7D_PAD_GPIO1_IO14__FLEXCAN2_RX 0x59
  505. MX7D_PAD_GPIO1_IO15__FLEXCAN2_TX 0x59
  506. >;
  507. };
  508. pinctrl_flexcan2_reg: flexcan2reggrp {
  509. fsl,pins = <
  510. MX7D_PAD_EPDC_DATA14__GPIO2_IO14 0x59 /* CAN_STBY */
  511. >;
  512. };
  513. pinctrl_gpio_keys: gpio_keysgrp {
  514. fsl,pins = <
  515. MX7D_PAD_SD2_RESET_B__GPIO5_IO11 0x59
  516. MX7D_PAD_SD2_WP__GPIO5_IO10 0x59
  517. >;
  518. };
  519. pinctrl_hog: hoggrp {
  520. fsl,pins = <
  521. MX7D_PAD_ECSPI2_SS0__GPIO4_IO23 0x34 /* bt reg on */
  522. MX7D_PAD_EPDC_BDR0__GPIO2_IO28 0x59 /* headphone detect */
  523. >;
  524. };
  525. pinctrl_i2c1: i2c1grp {
  526. fsl,pins = <
  527. MX7D_PAD_I2C1_SDA__I2C1_SDA 0x4000007f
  528. MX7D_PAD_I2C1_SCL__I2C1_SCL 0x4000007f
  529. >;
  530. };
  531. pinctrl_i2c2: i2c2grp {
  532. fsl,pins = <
  533. MX7D_PAD_I2C2_SDA__I2C2_SDA 0x4000007f
  534. MX7D_PAD_I2C2_SCL__I2C2_SCL 0x4000007f
  535. >;
  536. };
  537. pinctrl_i2c3: i2c3grp {
  538. fsl,pins = <
  539. MX7D_PAD_I2C3_SDA__I2C3_SDA 0x4000007f
  540. MX7D_PAD_I2C3_SCL__I2C3_SCL 0x4000007f
  541. >;
  542. };
  543. pinctrl_i2c4: i2c4grp {
  544. fsl,pins = <
  545. MX7D_PAD_SAI1_RX_BCLK__I2C4_SDA 0x4000007f
  546. MX7D_PAD_SAI1_RX_SYNC__I2C4_SCL 0x4000007f
  547. >;
  548. };
  549. pinctrl_lcdif: lcdifgrp {
  550. fsl,pins = <
  551. MX7D_PAD_LCD_DATA00__LCD_DATA0 0x79
  552. MX7D_PAD_LCD_DATA01__LCD_DATA1 0x79
  553. MX7D_PAD_LCD_DATA02__LCD_DATA2 0x79
  554. MX7D_PAD_LCD_DATA03__LCD_DATA3 0x79
  555. MX7D_PAD_LCD_DATA04__LCD_DATA4 0x79
  556. MX7D_PAD_LCD_DATA05__LCD_DATA5 0x79
  557. MX7D_PAD_LCD_DATA06__LCD_DATA6 0x79
  558. MX7D_PAD_LCD_DATA07__LCD_DATA7 0x79
  559. MX7D_PAD_LCD_DATA08__LCD_DATA8 0x79
  560. MX7D_PAD_LCD_DATA09__LCD_DATA9 0x79
  561. MX7D_PAD_LCD_DATA10__LCD_DATA10 0x79
  562. MX7D_PAD_LCD_DATA11__LCD_DATA11 0x79
  563. MX7D_PAD_LCD_DATA12__LCD_DATA12 0x79
  564. MX7D_PAD_LCD_DATA13__LCD_DATA13 0x79
  565. MX7D_PAD_LCD_DATA14__LCD_DATA14 0x79
  566. MX7D_PAD_LCD_DATA15__LCD_DATA15 0x79
  567. MX7D_PAD_LCD_DATA16__LCD_DATA16 0x79
  568. MX7D_PAD_LCD_DATA17__LCD_DATA17 0x79
  569. MX7D_PAD_LCD_DATA18__LCD_DATA18 0x79
  570. MX7D_PAD_LCD_DATA19__LCD_DATA19 0x79
  571. MX7D_PAD_LCD_DATA20__LCD_DATA20 0x79
  572. MX7D_PAD_LCD_DATA21__LCD_DATA21 0x79
  573. MX7D_PAD_LCD_DATA22__LCD_DATA22 0x79
  574. MX7D_PAD_LCD_DATA23__LCD_DATA23 0x79
  575. MX7D_PAD_LCD_CLK__LCD_CLK 0x79
  576. MX7D_PAD_LCD_ENABLE__LCD_ENABLE 0x79
  577. MX7D_PAD_LCD_VSYNC__LCD_VSYNC 0x79
  578. MX7D_PAD_LCD_HSYNC__LCD_HSYNC 0x79
  579. MX7D_PAD_LCD_RESET__LCD_RESET 0x79
  580. >;
  581. };
  582. pinctrl_sai1: sai1grp {
  583. fsl,pins = <
  584. MX7D_PAD_SAI1_MCLK__SAI1_MCLK 0x1f
  585. MX7D_PAD_ENET1_RX_CLK__SAI1_TX_BCLK 0x1f
  586. MX7D_PAD_ENET1_CRS__SAI1_TX_SYNC 0x1f
  587. MX7D_PAD_ENET1_COL__SAI1_TX_DATA0 0x30
  588. MX7D_PAD_ENET1_TX_CLK__SAI1_RX_DATA0 0x1f
  589. >;
  590. };
  591. pinctrl_sai2: sai2grp {
  592. fsl,pins = <
  593. MX7D_PAD_SAI2_TX_BCLK__SAI2_TX_BCLK 0x1f
  594. MX7D_PAD_SAI2_TX_SYNC__SAI2_TX_SYNC 0x1f
  595. MX7D_PAD_SAI2_TX_DATA__SAI2_TX_DATA0 0x30
  596. MX7D_PAD_SAI2_RX_DATA__SAI2_RX_DATA0 0x1f
  597. >;
  598. };
  599. pinctrl_sai3: sai3grp {
  600. fsl,pins = <
  601. MX7D_PAD_UART3_TX_DATA__SAI3_TX_BCLK 0x1f
  602. MX7D_PAD_UART3_CTS_B__SAI3_TX_SYNC 0x1f
  603. MX7D_PAD_UART3_RTS_B__SAI3_TX_DATA0 0x30
  604. >;
  605. };
  606. pinctrl_spi4: spi4grp {
  607. fsl,pins = <
  608. MX7D_PAD_GPIO1_IO09__GPIO1_IO9 0x59
  609. MX7D_PAD_GPIO1_IO12__GPIO1_IO12 0x59
  610. MX7D_PAD_GPIO1_IO13__GPIO1_IO13 0x59
  611. >;
  612. };
  613. pinctrl_tsc2046_pendown: tsc2046_pendown {
  614. fsl,pins = <
  615. MX7D_PAD_EPDC_BDR1__GPIO2_IO29 0x59
  616. >;
  617. };
  618. pinctrl_uart1: uart1grp {
  619. fsl,pins = <
  620. MX7D_PAD_UART1_TX_DATA__UART1_DCE_TX 0x79
  621. MX7D_PAD_UART1_RX_DATA__UART1_DCE_RX 0x79
  622. >;
  623. };
  624. pinctrl_uart5: uart5grp {
  625. fsl,pins = <
  626. MX7D_PAD_SAI1_TX_BCLK__UART5_DCE_TX 0x79
  627. MX7D_PAD_SAI1_RX_DATA__UART5_DCE_RX 0x79
  628. MX7D_PAD_SAI1_TX_SYNC__UART5_DCE_CTS 0x79
  629. MX7D_PAD_SAI1_TX_DATA__UART5_DCE_RTS 0x79
  630. >;
  631. };
  632. pinctrl_uart6: uart6grp {
  633. fsl,pins = <
  634. MX7D_PAD_ECSPI1_MOSI__UART6_DCE_TX 0x79
  635. MX7D_PAD_ECSPI1_SCLK__UART6_DCE_RX 0x79
  636. MX7D_PAD_ECSPI1_SS0__UART6_DCE_CTS 0x79
  637. MX7D_PAD_ECSPI1_MISO__UART6_DCE_RTS 0x79
  638. >;
  639. };
  640. pinctrl_usdhc1: usdhc1grp {
  641. fsl,pins = <
  642. MX7D_PAD_SD1_CMD__SD1_CMD 0x59
  643. MX7D_PAD_SD1_CLK__SD1_CLK 0x19
  644. MX7D_PAD_SD1_DATA0__SD1_DATA0 0x59
  645. MX7D_PAD_SD1_DATA1__SD1_DATA1 0x59
  646. MX7D_PAD_SD1_DATA2__SD1_DATA2 0x59
  647. MX7D_PAD_SD1_DATA3__SD1_DATA3 0x59
  648. MX7D_PAD_SD1_CD_B__GPIO5_IO0 0x59 /* CD */
  649. MX7D_PAD_SD1_WP__GPIO5_IO1 0x59 /* WP */
  650. MX7D_PAD_SD1_RESET_B__GPIO5_IO2 0x59 /* vmmc */
  651. >;
  652. };
  653. pinctrl_usdhc2: usdhc2grp {
  654. fsl,pins = <
  655. MX7D_PAD_SD2_CMD__SD2_CMD 0x59
  656. MX7D_PAD_SD2_CLK__SD2_CLK 0x19
  657. MX7D_PAD_SD2_DATA0__SD2_DATA0 0x59
  658. MX7D_PAD_SD2_DATA1__SD2_DATA1 0x59
  659. MX7D_PAD_SD2_DATA2__SD2_DATA2 0x59
  660. MX7D_PAD_SD2_DATA3__SD2_DATA3 0x59
  661. >;
  662. };
  663. pinctrl_usdhc2_100mhz: usdhc2grp_100mhz {
  664. fsl,pins = <
  665. MX7D_PAD_SD2_CMD__SD2_CMD 0x5a
  666. MX7D_PAD_SD2_CLK__SD2_CLK 0x1a
  667. MX7D_PAD_SD2_DATA0__SD2_DATA0 0x5a
  668. MX7D_PAD_SD2_DATA1__SD2_DATA1 0x5a
  669. MX7D_PAD_SD2_DATA2__SD2_DATA2 0x5a
  670. MX7D_PAD_SD2_DATA3__SD2_DATA3 0x5a
  671. >;
  672. };
  673. pinctrl_usdhc2_200mhz: usdhc2grp_200mhz {
  674. fsl,pins = <
  675. MX7D_PAD_SD2_CMD__SD2_CMD 0x5b
  676. MX7D_PAD_SD2_CLK__SD2_CLK 0x1b
  677. MX7D_PAD_SD2_DATA0__SD2_DATA0 0x5b
  678. MX7D_PAD_SD2_DATA1__SD2_DATA1 0x5b
  679. MX7D_PAD_SD2_DATA2__SD2_DATA2 0x5b
  680. MX7D_PAD_SD2_DATA3__SD2_DATA3 0x5b
  681. >;
  682. };
  683. pinctrl_usdhc3: usdhc3grp {
  684. fsl,pins = <
  685. MX7D_PAD_SD3_CMD__SD3_CMD 0x59
  686. MX7D_PAD_SD3_CLK__SD3_CLK 0x19
  687. MX7D_PAD_SD3_DATA0__SD3_DATA0 0x59
  688. MX7D_PAD_SD3_DATA1__SD3_DATA1 0x59
  689. MX7D_PAD_SD3_DATA2__SD3_DATA2 0x59
  690. MX7D_PAD_SD3_DATA3__SD3_DATA3 0x59
  691. MX7D_PAD_SD3_DATA4__SD3_DATA4 0x59
  692. MX7D_PAD_SD3_DATA5__SD3_DATA5 0x59
  693. MX7D_PAD_SD3_DATA6__SD3_DATA6 0x59
  694. MX7D_PAD_SD3_DATA7__SD3_DATA7 0x59
  695. MX7D_PAD_SD3_STROBE__SD3_STROBE 0x19
  696. >;
  697. };
  698. pinctrl_usdhc3_100mhz: usdhc3grp_100mhz {
  699. fsl,pins = <
  700. MX7D_PAD_SD3_CMD__SD3_CMD 0x5a
  701. MX7D_PAD_SD3_CLK__SD3_CLK 0x1a
  702. MX7D_PAD_SD3_DATA0__SD3_DATA0 0x5a
  703. MX7D_PAD_SD3_DATA1__SD3_DATA1 0x5a
  704. MX7D_PAD_SD3_DATA2__SD3_DATA2 0x5a
  705. MX7D_PAD_SD3_DATA3__SD3_DATA3 0x5a
  706. MX7D_PAD_SD3_DATA4__SD3_DATA4 0x5a
  707. MX7D_PAD_SD3_DATA5__SD3_DATA5 0x5a
  708. MX7D_PAD_SD3_DATA6__SD3_DATA6 0x5a
  709. MX7D_PAD_SD3_DATA7__SD3_DATA7 0x5a
  710. MX7D_PAD_SD3_STROBE__SD3_STROBE 0x1a
  711. >;
  712. };
  713. pinctrl_usdhc3_200mhz: usdhc3grp_200mhz {
  714. fsl,pins = <
  715. MX7D_PAD_SD3_CMD__SD3_CMD 0x5b
  716. MX7D_PAD_SD3_CLK__SD3_CLK 0x1b
  717. MX7D_PAD_SD3_DATA0__SD3_DATA0 0x5b
  718. MX7D_PAD_SD3_DATA1__SD3_DATA1 0x5b
  719. MX7D_PAD_SD3_DATA2__SD3_DATA2 0x5b
  720. MX7D_PAD_SD3_DATA3__SD3_DATA3 0x5b
  721. MX7D_PAD_SD3_DATA4__SD3_DATA4 0x5b
  722. MX7D_PAD_SD3_DATA5__SD3_DATA5 0x5b
  723. MX7D_PAD_SD3_DATA6__SD3_DATA6 0x5b
  724. MX7D_PAD_SD3_DATA7__SD3_DATA7 0x5b
  725. MX7D_PAD_SD3_STROBE__SD3_STROBE 0x1b
  726. >;
  727. };
  728. };
  729. };
  730. &pwm1 {
  731. pinctrl-names = "default";
  732. pinctrl-0 = <&pinctrl_pwm1>;
  733. status = "okay";
  734. };
  735. &iomuxc_lpsr {
  736. pinctrl_wdog: wdoggrp {
  737. fsl,pins = <
  738. MX7D_PAD_LPSR_GPIO1_IO00__WDOG1_WDOG_B 0x74
  739. >;
  740. };
  741. pinctrl_pwm1: pwm1grp {
  742. fsl,pins = <
  743. MX7D_PAD_LPSR_GPIO1_IO01__PWM1_OUT 0x30
  744. >;
  745. };
  746. pinctrl_usb_otg2_vbus_reg: usbotg2vbusreggrp {
  747. fsl,pins = <
  748. MX7D_PAD_LPSR_GPIO1_IO07__GPIO1_IO7 0x14
  749. >;
  750. };
  751. pinctrl_sai3_mclk: sai3grp_mclk {
  752. fsl,pins = <
  753. MX7D_PAD_LPSR_GPIO1_IO03__SAI3_MCLK 0x1f
  754. >;
  755. };
  756. };