imx7d-cl-som-imx7.dts 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. /*
  2. * Support for CompuLab CL-SOM-iMX7 System-on-Module
  3. *
  4. * Copyright (C) 2015 CompuLab Ltd. - http://www.compulab.co.il/
  5. * Author: Ilya Ledvich <[email protected]>
  6. *
  7. * This file is dual-licensed: you can use it either under the terms
  8. * of the GPL or the X11 license, at your option. Note that this dual
  9. * licensing only applies to this file, and not this project as a
  10. * whole.
  11. */
  12. /dts-v1/;
  13. #include "imx7d.dtsi"
  14. / {
  15. model = "CompuLab CL-SOM-iMX7";
  16. compatible = "compulab,cl-som-imx7", "fsl,imx7d";
  17. memory@80000000 {
  18. device_type = "memory";
  19. reg = <0x80000000 0x10000000>; /* 256 MB - minimal configuration */
  20. };
  21. reg_usb_otg1_vbus: regulator-vbus {
  22. compatible = "regulator-fixed";
  23. regulator-name = "usb_otg1_vbus";
  24. regulator-min-microvolt = <5000000>;
  25. regulator-max-microvolt = <5000000>;
  26. gpio = <&gpio1 5 GPIO_ACTIVE_HIGH>;
  27. enable-active-high;
  28. };
  29. };
  30. &cpu0 {
  31. cpu-supply = <&sw1a_reg>;
  32. };
  33. &cpu1 {
  34. cpu-supply = <&sw1a_reg>;
  35. };
  36. &fec1 {
  37. pinctrl-names = "default";
  38. pinctrl-0 = <&pinctrl_enet1>;
  39. assigned-clocks = <&clks IMX7D_ENET1_TIME_ROOT_SRC>,
  40. <&clks IMX7D_ENET1_TIME_ROOT_CLK>;
  41. assigned-clock-parents = <&clks IMX7D_PLL_ENET_MAIN_100M_CLK>;
  42. assigned-clock-rates = <0>, <100000000>;
  43. phy-mode = "rgmii-id";
  44. phy-handle = <&ethphy0>;
  45. fsl,magic-packet;
  46. status = "okay";
  47. mdio {
  48. #address-cells = <1>;
  49. #size-cells = <0>;
  50. ethphy0: ethernet-phy@0 {
  51. compatible = "ethernet-phy-ieee802.3-c22";
  52. reg = <0>;
  53. };
  54. ethphy1: ethernet-phy@1 {
  55. compatible = "ethernet-phy-ieee802.3-c22";
  56. reg = <1>;
  57. };
  58. };
  59. };
  60. &fec2 {
  61. pinctrl-names = "default";
  62. pinctrl-0 = <&pinctrl_enet2>;
  63. assigned-clocks = <&clks IMX7D_ENET2_TIME_ROOT_SRC>,
  64. <&clks IMX7D_ENET2_TIME_ROOT_CLK>;
  65. assigned-clock-parents = <&clks IMX7D_PLL_ENET_MAIN_100M_CLK>;
  66. assigned-clock-rates = <0>, <100000000>;
  67. phy-mode = "rgmii-id";
  68. phy-handle = <&ethphy1>;
  69. fsl,magic-packet;
  70. status = "okay";
  71. };
  72. &i2c2 {
  73. pinctrl-names = "default";
  74. pinctrl-0 = <&pinctrl_i2c2>;
  75. status = "okay";
  76. pmic: pmic@8 {
  77. compatible = "fsl,pfuze3000";
  78. reg = <0x8>;
  79. regulators {
  80. sw1a_reg: sw1a {
  81. regulator-min-microvolt = <700000>;
  82. regulator-max-microvolt = <3300000>;
  83. regulator-boot-on;
  84. regulator-always-on;
  85. regulator-ramp-delay = <6250>;
  86. };
  87. /* use sw1c_reg to align with pfuze100/pfuze200 */
  88. sw1c_reg: sw1b {
  89. regulator-min-microvolt = <700000>;
  90. regulator-max-microvolt = <1475000>;
  91. regulator-boot-on;
  92. regulator-always-on;
  93. regulator-ramp-delay = <6250>;
  94. };
  95. sw2_reg: sw2 {
  96. regulator-min-microvolt = <1500000>;
  97. regulator-max-microvolt = <1850000>;
  98. regulator-boot-on;
  99. regulator-always-on;
  100. };
  101. sw3a_reg: sw3 {
  102. regulator-min-microvolt = <900000>;
  103. regulator-max-microvolt = <1650000>;
  104. regulator-boot-on;
  105. regulator-always-on;
  106. };
  107. swbst_reg: swbst {
  108. regulator-min-microvolt = <5000000>;
  109. regulator-max-microvolt = <5150000>;
  110. };
  111. snvs_reg: vsnvs {
  112. regulator-min-microvolt = <1000000>;
  113. regulator-max-microvolt = <3000000>;
  114. regulator-boot-on;
  115. regulator-always-on;
  116. };
  117. vref_reg: vrefddr {
  118. regulator-boot-on;
  119. regulator-always-on;
  120. };
  121. vgen1_reg: vldo1 {
  122. regulator-min-microvolt = <1800000>;
  123. regulator-max-microvolt = <3300000>;
  124. regulator-always-on;
  125. };
  126. vgen2_reg: vldo2 {
  127. regulator-min-microvolt = <800000>;
  128. regulator-max-microvolt = <1550000>;
  129. };
  130. vgen3_reg: vccsd {
  131. regulator-min-microvolt = <2850000>;
  132. regulator-max-microvolt = <3300000>;
  133. regulator-always-on;
  134. };
  135. vgen4_reg: v33 {
  136. regulator-min-microvolt = <2850000>;
  137. regulator-max-microvolt = <3300000>;
  138. regulator-always-on;
  139. };
  140. vgen5_reg: vldo3 {
  141. regulator-min-microvolt = <1800000>;
  142. regulator-max-microvolt = <3300000>;
  143. regulator-always-on;
  144. };
  145. vgen6_reg: vldo4 {
  146. regulator-min-microvolt = <1800000>;
  147. regulator-max-microvolt = <3300000>;
  148. regulator-always-on;
  149. };
  150. };
  151. };
  152. pca9555: pca9555@20 {
  153. compatible = "nxp,pca9555";
  154. gpio-controller;
  155. #gpio-cells = <2>;
  156. reg = <0x20>;
  157. };
  158. eeprom@50 {
  159. compatible = "atmel,24c08";
  160. reg = <0x50>;
  161. pagesize = <16>;
  162. };
  163. };
  164. &uart1 {
  165. pinctrl-names = "default";
  166. pinctrl-0 = <&pinctrl_uart1>;
  167. assigned-clocks = <&clks IMX7D_UART1_ROOT_SRC>;
  168. assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>;
  169. status = "okay";
  170. };
  171. &usbotg1 {
  172. pinctrl-names = "default";
  173. pinctrl-0 = <&pinctrl_usbotg1>;
  174. vbus-supply = <&reg_usb_otg1_vbus>;
  175. status = "okay";
  176. };
  177. &usdhc3 {
  178. pinctrl-names = "default";
  179. pinctrl-0 = <&pinctrl_usdhc3>;
  180. assigned-clocks = <&clks IMX7D_USDHC3_ROOT_CLK>;
  181. assigned-clock-rates = <400000000>;
  182. bus-width = <8>;
  183. fsl,tuning-step = <2>;
  184. non-removable;
  185. status = "okay";
  186. };
  187. &iomuxc {
  188. pinctrl_enet1: enet1grp {
  189. fsl,pins = <
  190. MX7D_PAD_SD2_CD_B__ENET1_MDIO 0x30
  191. MX7D_PAD_SD2_WP__ENET1_MDC 0x30
  192. MX7D_PAD_ENET1_RGMII_TXC__ENET1_RGMII_TXC 0x11
  193. MX7D_PAD_ENET1_RGMII_TD0__ENET1_RGMII_TD0 0x11
  194. MX7D_PAD_ENET1_RGMII_TD1__ENET1_RGMII_TD1 0x11
  195. MX7D_PAD_ENET1_RGMII_TD2__ENET1_RGMII_TD2 0x11
  196. MX7D_PAD_ENET1_RGMII_TD3__ENET1_RGMII_TD3 0x11
  197. MX7D_PAD_ENET1_RGMII_TX_CTL__ENET1_RGMII_TX_CTL 0x11
  198. MX7D_PAD_ENET1_RGMII_RXC__ENET1_RGMII_RXC 0x11
  199. MX7D_PAD_ENET1_RGMII_RD0__ENET1_RGMII_RD0 0x11
  200. MX7D_PAD_ENET1_RGMII_RD1__ENET1_RGMII_RD1 0x11
  201. MX7D_PAD_ENET1_RGMII_RD2__ENET1_RGMII_RD2 0x11
  202. MX7D_PAD_ENET1_RGMII_RD3__ENET1_RGMII_RD3 0x11
  203. MX7D_PAD_ENET1_RGMII_RX_CTL__ENET1_RGMII_RX_CTL 0x11
  204. >;
  205. };
  206. pinctrl_enet2: enet2grp {
  207. fsl,pins = <
  208. MX7D_PAD_EPDC_GDSP__ENET2_RGMII_TXC 0x11
  209. MX7D_PAD_EPDC_SDCE2__ENET2_RGMII_TD0 0x11
  210. MX7D_PAD_EPDC_SDCE3__ENET2_RGMII_TD1 0x11
  211. MX7D_PAD_EPDC_GDCLK__ENET2_RGMII_TD2 0x11
  212. MX7D_PAD_EPDC_GDOE__ENET2_RGMII_TD3 0x11
  213. MX7D_PAD_EPDC_GDRL__ENET2_RGMII_TX_CTL 0x11
  214. MX7D_PAD_EPDC_SDCE1__ENET2_RGMII_RXC 0x11
  215. MX7D_PAD_EPDC_SDCLK__ENET2_RGMII_RD0 0x11
  216. MX7D_PAD_EPDC_SDLE__ENET2_RGMII_RD1 0x11
  217. MX7D_PAD_EPDC_SDOE__ENET2_RGMII_RD2 0x11
  218. MX7D_PAD_EPDC_SDSHR__ENET2_RGMII_RD3 0x11
  219. MX7D_PAD_EPDC_SDCE0__ENET2_RGMII_RX_CTL 0x11
  220. >;
  221. };
  222. pinctrl_i2c2: i2c2grp {
  223. fsl,pins = <
  224. MX7D_PAD_I2C2_SDA__I2C2_SDA 0x4000007f
  225. MX7D_PAD_I2C2_SCL__I2C2_SCL 0x4000007f
  226. >;
  227. };
  228. pinctrl_uart1: uart1grp {
  229. fsl,pins = <
  230. MX7D_PAD_UART1_TX_DATA__UART1_DCE_TX 0x79
  231. MX7D_PAD_UART1_RX_DATA__UART1_DCE_RX 0x79
  232. >;
  233. };
  234. pinctrl_usdhc3: usdhc3grp {
  235. fsl,pins = <
  236. MX7D_PAD_SD3_CMD__SD3_CMD 0x59
  237. MX7D_PAD_SD3_CLK__SD3_CLK 0x19
  238. MX7D_PAD_SD3_DATA0__SD3_DATA0 0x59
  239. MX7D_PAD_SD3_DATA1__SD3_DATA1 0x59
  240. MX7D_PAD_SD3_DATA2__SD3_DATA2 0x59
  241. MX7D_PAD_SD3_DATA3__SD3_DATA3 0x59
  242. MX7D_PAD_SD3_DATA4__SD3_DATA4 0x59
  243. MX7D_PAD_SD3_DATA5__SD3_DATA5 0x59
  244. MX7D_PAD_SD3_DATA6__SD3_DATA6 0x59
  245. MX7D_PAD_SD3_DATA7__SD3_DATA7 0x59
  246. MX7D_PAD_SD3_STROBE__SD3_STROBE 0x19
  247. >;
  248. };
  249. };
  250. &iomuxc_lpsr {
  251. pinctrl_usbotg1: usbotg1grp {
  252. fsl,pins = <
  253. MX7D_PAD_LPSR_GPIO1_IO05__GPIO1_IO5 0x14 /* OTG PWREN */
  254. >;
  255. };
  256. };