imx6ull-colibri.dtsi 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748
  1. // SPDX-License-Identifier: GPL-2.0-or-later OR MIT
  2. /*
  3. * Copyright 2018-2022 Toradex
  4. */
  5. #include "imx6ull.dtsi"
  6. / {
  7. /* Ethernet aliases to ensure correct MAC addresses */
  8. aliases {
  9. ethernet0 = &fec2;
  10. ethernet1 = &fec1;
  11. };
  12. backlight: backlight {
  13. compatible = "pwm-backlight";
  14. brightness-levels = <0 4 8 16 32 64 128 255>;
  15. default-brightness-level = <6>;
  16. enable-gpios = <&gpio1 11 GPIO_ACTIVE_HIGH>;
  17. pinctrl-names = "default";
  18. pinctrl-0 = <&pinctrl_gpio_bl_on>;
  19. power-supply = <&reg_3v3>;
  20. pwms = <&pwm4 0 5000000 1>;
  21. status = "okay";
  22. };
  23. gpio-keys {
  24. compatible = "gpio-keys";
  25. pinctrl-names = "default";
  26. pinctrl-0 = <&pinctrl_snvs_gpiokeys>;
  27. wakeup {
  28. debounce-interval = <10>;
  29. gpios = <&gpio5 1 GPIO_ACTIVE_HIGH>; /* SODIMM 45 */
  30. label = "Wake-Up";
  31. linux,code = <KEY_WAKEUP>;
  32. wakeup-source;
  33. };
  34. };
  35. panel_dpi: panel-dpi {
  36. compatible = "edt,et057090dhu";
  37. backlight = <&backlight>;
  38. power-supply = <&reg_3v3>;
  39. status = "okay";
  40. port {
  41. lcd_panel_in: endpoint {
  42. remote-endpoint = <&lcdif_out>;
  43. };
  44. };
  45. };
  46. reg_module_3v3: regulator-module-3v3 {
  47. compatible = "regulator-fixed";
  48. regulator-always-on;
  49. regulator-name = "+V3.3";
  50. regulator-min-microvolt = <3300000>;
  51. regulator-max-microvolt = <3300000>;
  52. };
  53. reg_module_3v3_avdd: regulator-module-3v3-avdd {
  54. compatible = "regulator-fixed";
  55. regulator-always-on;
  56. regulator-name = "+V3.3_AVDD_AUDIO";
  57. regulator-min-microvolt = <3300000>;
  58. regulator-max-microvolt = <3300000>;
  59. };
  60. reg_sd1_vqmmc: regulator-sd1-vqmmc {
  61. compatible = "regulator-gpio";
  62. gpios = <&gpio5 9 GPIO_ACTIVE_HIGH>;
  63. pinctrl-names = "default";
  64. pinctrl-0 = <&pinctrl_snvs_reg_sd>;
  65. regulator-always-on;
  66. regulator-name = "+V3.3_1.8_SD";
  67. regulator-min-microvolt = <1800000>;
  68. regulator-max-microvolt = <3300000>;
  69. states = <1800000 0x1 3300000 0x0>;
  70. vin-supply = <&reg_module_3v3>;
  71. };
  72. reg_eth_phy: regulator-eth-phy {
  73. compatible = "regulator-fixed-clock";
  74. regulator-boot-on;
  75. regulator-min-microvolt = <3300000>;
  76. regulator-max-microvolt = <3300000>;
  77. regulator-name = "+V3.3_ETH";
  78. regulator-type = "voltage";
  79. vin-supply = <&reg_module_3v3>;
  80. clocks = <&clks IMX6UL_CLK_ENET2_REF_125M>;
  81. startup-delay-us = <150000>;
  82. };
  83. };
  84. &adc1 {
  85. vref-supply = <&reg_module_3v3_avdd>;
  86. pinctrl-names = "default";
  87. pinctrl-0 = <&pinctrl_adc1>;
  88. };
  89. &can1 {
  90. pinctrl-names = "default";
  91. pinctrl-0 = <&pinctrl_flexcan1>;
  92. status = "disabled";
  93. };
  94. &can2 {
  95. pinctrl-names = "default";
  96. pinctrl-0 = <&pinctrl_flexcan2>;
  97. status = "disabled";
  98. };
  99. /* Colibri SPI */
  100. &ecspi1 {
  101. cs-gpios = <&gpio3 26 GPIO_ACTIVE_LOW>;
  102. pinctrl-names = "default";
  103. pinctrl-0 = <&pinctrl_ecspi1 &pinctrl_ecspi1_cs>;
  104. };
  105. /* Ethernet */
  106. &fec2 {
  107. pinctrl-names = "default", "sleep";
  108. pinctrl-0 = <&pinctrl_enet2>;
  109. pinctrl-1 = <&pinctrl_enet2_sleep>;
  110. phy-mode = "rmii";
  111. phy-handle = <&ethphy1>;
  112. phy-supply = <&reg_eth_phy>;
  113. status = "okay";
  114. mdio {
  115. #address-cells = <1>;
  116. #size-cells = <0>;
  117. ethphy1: ethernet-phy@2 {
  118. compatible = "ethernet-phy-ieee802.3-c22";
  119. max-speed = <100>;
  120. reg = <2>;
  121. };
  122. };
  123. };
  124. /* NAND */
  125. &gpmi {
  126. pinctrl-names = "default";
  127. pinctrl-0 = <&pinctrl_gpmi_nand>;
  128. fsl,use-minimum-ecc;
  129. nand-on-flash-bbt;
  130. nand-ecc-mode = "hw";
  131. nand-ecc-strength = <8>;
  132. nand-ecc-step-size = <512>;
  133. status = "okay";
  134. };
  135. /* I2C3_SDA/SCL on SODIMM 194/196 (e.g. RTC on carrier board) */
  136. &i2c1 {
  137. pinctrl-names = "default", "gpio";
  138. pinctrl-0 = <&pinctrl_i2c1>;
  139. pinctrl-1 = <&pinctrl_i2c1_gpio>;
  140. sda-gpios = <&gpio1 29 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  141. scl-gpios = <&gpio1 28 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  142. status = "okay";
  143. /* Atmel maxtouch controller */
  144. atmel_mxt_ts: touchscreen@4a {
  145. compatible = "atmel,maxtouch";
  146. pinctrl-names = "default";
  147. pinctrl-0 = <&pinctrl_atmel_conn &pinctrl_atmel_snvs_conn>;
  148. reg = <0x4a>;
  149. interrupt-parent = <&gpio5>;
  150. interrupts = <4 IRQ_TYPE_EDGE_FALLING>; /* SODIMM 107 / INT */
  151. reset-gpios = <&gpio1 10 GPIO_ACTIVE_LOW>; /* SODIMM 106 / RST */
  152. status = "disabled";
  153. };
  154. };
  155. /*
  156. * PWR_I2C: power I2C to audio codec, PMIC, temperature sensor and
  157. * touch screen controller
  158. */
  159. &i2c2 {
  160. /* Use low frequency to compensate for the high pull-up values. */
  161. clock-frequency = <40000>;
  162. pinctrl-names = "default", "gpio";
  163. pinctrl-0 = <&pinctrl_i2c2>;
  164. pinctrl-1 = <&pinctrl_i2c2_gpio>;
  165. sda-gpios = <&gpio1 31 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  166. scl-gpios = <&gpio1 30 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
  167. status = "okay";
  168. ad7879_ts: touchscreen@2c {
  169. compatible = "adi,ad7879-1";
  170. pinctrl-names = "default";
  171. pinctrl-0 = <&pinctrl_snvs_ad7879_int>;
  172. reg = <0x2c>;
  173. interrupt-parent = <&gpio5>;
  174. interrupts = <7 IRQ_TYPE_EDGE_FALLING>;
  175. touchscreen-max-pressure = <4096>;
  176. adi,resistance-plate-x = <120>;
  177. adi,first-conversion-delay = /bits/ 8 <3>;
  178. adi,acquisition-time = /bits/ 8 <1>;
  179. adi,median-filter-size = /bits/ 8 <2>;
  180. adi,averaging = /bits/ 8 <1>;
  181. adi,conversion-interval = /bits/ 8 <255>;
  182. };
  183. };
  184. &lcdif {
  185. pinctrl-names = "default";
  186. pinctrl-0 = <&pinctrl_lcdif_dat
  187. &pinctrl_lcdif_ctrl>;
  188. port {
  189. lcdif_out: endpoint {
  190. remote-endpoint = <&lcd_panel_in>;
  191. };
  192. };
  193. };
  194. /* PWM <A> */
  195. &pwm4 {
  196. pinctrl-names = "default";
  197. pinctrl-0 = <&pinctrl_pwm4>;
  198. };
  199. /* PWM <B> */
  200. &pwm5 {
  201. pinctrl-names = "default";
  202. pinctrl-0 = <&pinctrl_pwm5>;
  203. };
  204. /* PWM <C> */
  205. &pwm6 {
  206. pinctrl-names = "default";
  207. pinctrl-0 = <&pinctrl_pwm6>;
  208. };
  209. /* PWM <D> */
  210. &pwm7 {
  211. pinctrl-names = "default";
  212. pinctrl-0 = <&pinctrl_pwm7>;
  213. };
  214. &sdma {
  215. status = "okay";
  216. };
  217. &snvs_pwrkey {
  218. status = "disabled";
  219. };
  220. /* Colibri UART_A */
  221. &uart1 {
  222. pinctrl-names = "default";
  223. pinctrl-0 = <&pinctrl_uart1 &pinctrl_uart1_ctrl1>;
  224. uart-has-rtscts;
  225. fsl,dte-mode;
  226. };
  227. /* Colibri UART_B */
  228. &uart2 {
  229. pinctrl-names = "default";
  230. pinctrl-0 = <&pinctrl_uart2>;
  231. uart-has-rtscts;
  232. fsl,dte-mode;
  233. };
  234. /* Colibri UART_C */
  235. &uart5 {
  236. pinctrl-names = "default";
  237. pinctrl-0 = <&pinctrl_uart5>;
  238. fsl,dte-mode;
  239. };
  240. /* Colibri USBC */
  241. &usbotg1 {
  242. dr_mode = "otg";
  243. srp-disable;
  244. hnp-disable;
  245. adp-disable;
  246. };
  247. /* Colibri USBH */
  248. &usbotg2 {
  249. dr_mode = "host";
  250. };
  251. /* Colibri MMC/SD */
  252. &usdhc1 {
  253. pinctrl-names = "default", "state_100mhz", "state_200mhz", "sleep";
  254. pinctrl-0 = <&pinctrl_usdhc1 &pinctrl_snvs_usdhc1_cd>;
  255. pinctrl-1 = <&pinctrl_usdhc1_100mhz &pinctrl_snvs_usdhc1_cd>;
  256. pinctrl-2 = <&pinctrl_usdhc1_200mhz &pinctrl_snvs_usdhc1_cd>;
  257. pinctrl-3 = <&pinctrl_usdhc1 &pinctrl_snvs_usdhc1_cd_sleep>;
  258. assigned-clocks = <&clks IMX6UL_CLK_USDHC1_SEL>, <&clks IMX6UL_CLK_USDHC1>;
  259. assigned-clock-parents = <&clks IMX6UL_CLK_PLL2_PFD2>;
  260. assigned-clock-rates = <0>, <198000000>;
  261. bus-width = <4>;
  262. cd-gpios = <&gpio5 0 GPIO_ACTIVE_LOW>; /* MMC_CD */
  263. disable-wp;
  264. keep-power-in-suspend;
  265. no-1-8-v;
  266. vqmmc-supply = <&reg_sd1_vqmmc>;
  267. wakeup-source;
  268. };
  269. &wdog1 {
  270. pinctrl-names = "default";
  271. pinctrl-0 = <&pinctrl_wdog>;
  272. fsl,ext-reset-output;
  273. };
  274. &iomuxc {
  275. pinctrl_adc1: adc1grp {
  276. fsl,pins = <
  277. MX6UL_PAD_GPIO1_IO00__GPIO1_IO00 0x3000 /* SODIMM 8 */
  278. MX6UL_PAD_GPIO1_IO01__GPIO1_IO01 0x3000 /* SODIMM 6 */
  279. MX6UL_PAD_GPIO1_IO08__GPIO1_IO08 0x3000 /* SODIMM 4 */
  280. MX6UL_PAD_GPIO1_IO09__GPIO1_IO09 0x3000 /* SODIMM 2 */
  281. >;
  282. };
  283. pinctrl_atmel_adap: atmeladapgrp {
  284. fsl,pins = <
  285. MX6UL_PAD_NAND_DQS__GPIO4_IO16 0xb0a0 /* SODIMM 28 */
  286. MX6UL_PAD_ENET1_TX_EN__GPIO2_IO05 0xb0a0 /* SODIMM 30 */
  287. >;
  288. };
  289. pinctrl_atmel_conn: atmelconngrp {
  290. fsl,pins = <
  291. MX6UL_PAD_JTAG_MOD__GPIO1_IO10 0xb0a0 /* SODIMM 106 */
  292. >;
  293. };
  294. pinctrl_can_int: canintgrp {
  295. fsl,pins = <
  296. MX6UL_PAD_ENET1_TX_DATA1__GPIO2_IO04 0x13010 /* SODIMM 73 */
  297. >;
  298. };
  299. pinctrl_enet2: enet2grp {
  300. fsl,pins = <
  301. MX6UL_PAD_GPIO1_IO06__ENET2_MDIO 0x1b0b0
  302. MX6UL_PAD_GPIO1_IO07__ENET2_MDC 0x1b0b0
  303. MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00 0x1b0b0
  304. MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01 0x1b0b0
  305. MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN 0x1b0b0
  306. MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER 0x1b0b0
  307. MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2 0x4001b031
  308. MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00 0x1b0b0
  309. MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01 0x1b0b0
  310. MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN 0x1b0b0
  311. >;
  312. };
  313. pinctrl_enet2_sleep: enet2-sleepgrp {
  314. fsl,pins = <
  315. MX6UL_PAD_GPIO1_IO06__GPIO1_IO06 0x0
  316. MX6UL_PAD_GPIO1_IO07__GPIO1_IO07 0x0
  317. MX6UL_PAD_ENET2_RX_DATA0__GPIO2_IO08 0x0
  318. MX6UL_PAD_ENET2_RX_DATA1__GPIO2_IO09 0x0
  319. MX6UL_PAD_ENET2_RX_EN__GPIO2_IO10 0x0
  320. MX6UL_PAD_ENET2_RX_ER__GPIO2_IO15 0x0
  321. MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2 0x4001b031
  322. MX6UL_PAD_ENET2_TX_DATA0__GPIO2_IO11 0x0
  323. MX6UL_PAD_ENET2_TX_DATA1__GPIO2_IO12 0x0
  324. MX6UL_PAD_ENET2_TX_EN__GPIO2_IO13 0x0
  325. >;
  326. };
  327. pinctrl_ecspi1_cs: ecspi1csgrp {
  328. fsl,pins = <
  329. MX6UL_PAD_LCD_DATA21__GPIO3_IO26 0x70a0 /* SODIMM 86 */
  330. >;
  331. };
  332. pinctrl_ecspi1: ecspi1grp {
  333. fsl,pins = <
  334. MX6UL_PAD_LCD_DATA20__ECSPI1_SCLK 0x000a0 /* SODIMM 88 */
  335. MX6UL_PAD_LCD_DATA22__ECSPI1_MOSI 0x000a0 /* SODIMM 92 */
  336. MX6UL_PAD_LCD_DATA23__ECSPI1_MISO 0x100a0 /* SODIMM 90 */
  337. >;
  338. };
  339. pinctrl_flexcan1: flexcan1grp {
  340. fsl,pins = <
  341. MX6UL_PAD_ENET1_RX_DATA0__FLEXCAN1_TX 0x1b020
  342. MX6UL_PAD_ENET1_RX_DATA1__FLEXCAN1_RX 0x1b020
  343. >;
  344. };
  345. pinctrl_flexcan2: flexcan2grp {
  346. fsl,pins = <
  347. MX6UL_PAD_ENET1_TX_DATA0__FLEXCAN2_RX 0x1b020
  348. MX6UL_PAD_ENET1_RX_EN__FLEXCAN2_TX 0x1b020
  349. >;
  350. };
  351. pinctrl_gpio_bl_on: gpioblongrp {
  352. fsl,pins = <
  353. MX6UL_PAD_JTAG_TMS__GPIO1_IO11 0x30a0 /* SODIMM 71 */
  354. >;
  355. };
  356. pinctrl_gpio1: gpio1grp {
  357. fsl,pins = <
  358. MX6UL_PAD_UART3_RX_DATA__GPIO1_IO25 0x10b0 /* SODIMM 77 */
  359. MX6UL_PAD_JTAG_TCK__GPIO1_IO14 0x70a0 /* SODIMM 99 */
  360. MX6UL_PAD_NAND_CE1_B__GPIO4_IO14 0x10b0 /* SODIMM 133 */
  361. MX6UL_PAD_UART3_TX_DATA__GPIO1_IO24 0x10b0 /* SODIMM 135 */
  362. MX6UL_PAD_UART3_CTS_B__GPIO1_IO26 0x10b0 /* SODIMM 100 */
  363. MX6UL_PAD_JTAG_TRST_B__GPIO1_IO15 0x70a0 /* SODIMM 102 */
  364. MX6UL_PAD_ENET1_RX_ER__GPIO2_IO07 0x10b0 /* SODIMM 104 */
  365. MX6UL_PAD_UART3_RTS_B__GPIO1_IO27 0x10b0 /* SODIMM 186 */
  366. >;
  367. };
  368. pinctrl_gpio2: gpio2grp { /* Camera */
  369. fsl,pins = <
  370. MX6UL_PAD_CSI_DATA04__GPIO4_IO25 0x10b0 /* SODIMM 69 */
  371. MX6UL_PAD_CSI_MCLK__GPIO4_IO17 0x10b0 /* SODIMM 75 */
  372. MX6UL_PAD_CSI_DATA06__GPIO4_IO27 0x10b0 /* SODIMM 85 */
  373. MX6UL_PAD_CSI_PIXCLK__GPIO4_IO18 0x10b0 /* SODIMM 96 */
  374. MX6UL_PAD_CSI_DATA05__GPIO4_IO26 0x10b0 /* SODIMM 98 */
  375. >;
  376. };
  377. pinctrl_gpio3: gpio3grp { /* CAN2 */
  378. fsl,pins = <
  379. MX6UL_PAD_ENET1_RX_EN__GPIO2_IO02 0x10b0 /* SODIMM 178 */
  380. MX6UL_PAD_ENET1_TX_DATA0__GPIO2_IO03 0x10b0 /* SODIMM 188 */
  381. >;
  382. };
  383. pinctrl_gpio4: gpio4grp {
  384. fsl,pins = <
  385. MX6UL_PAD_CSI_DATA07__GPIO4_IO28 0x10b0 /* SODIMM 65 */
  386. >;
  387. };
  388. pinctrl_gpio6: gpio6grp { /* Wifi pins */
  389. fsl,pins = <
  390. MX6UL_PAD_GPIO1_IO03__GPIO1_IO03 0x10b0 /* SODIMM 89 */
  391. MX6UL_PAD_CSI_DATA02__GPIO4_IO23 0x10b0 /* SODIMM 79 */
  392. MX6UL_PAD_CSI_VSYNC__GPIO4_IO19 0x10b0 /* SODIMM 81 */
  393. MX6UL_PAD_CSI_DATA03__GPIO4_IO24 0x10b0 /* SODIMM 97 */
  394. MX6UL_PAD_CSI_DATA00__GPIO4_IO21 0x10b0 /* SODIMM 101 */
  395. MX6UL_PAD_CSI_DATA01__GPIO4_IO22 0x10b0 /* SODIMM 103 */
  396. MX6UL_PAD_CSI_HSYNC__GPIO4_IO20 0x10b0 /* SODIMM 94 */
  397. >;
  398. };
  399. pinctrl_gpio7: gpio7grp { /* CAN1 */
  400. fsl,pins = <
  401. MX6UL_PAD_ENET1_RX_DATA0__GPIO2_IO00 0xb0b0/* SODIMM 55 */
  402. MX6UL_PAD_ENET1_RX_DATA1__GPIO2_IO01 0xb0b0 /* SODIMM 63 */
  403. >;
  404. };
  405. /*
  406. * With an eMMC instead of a raw NAND device the following pins
  407. * are available at SODIMM pins.
  408. */
  409. pinctrl_gpmi_gpio: gpmigpiogrp {
  410. fsl,pins = <
  411. MX6UL_PAD_NAND_ALE__GPIO4_IO10 0x10b0 /* SODIMM 140 */
  412. MX6UL_PAD_NAND_CE0_B__GPIO4_IO13 0x10b0 /* SODIMM 144 */
  413. MX6UL_PAD_NAND_CLE__GPIO4_IO15 0x10b0 /* SODIMM 146 */
  414. MX6UL_PAD_NAND_READY_B__GPIO4_IO12 0x10b0 /* SODIMM 142 */
  415. >;
  416. };
  417. pinctrl_gpmi_nand: gpminandgrp {
  418. fsl,pins = <
  419. MX6UL_PAD_NAND_DATA00__RAWNAND_DATA00 0x100a9
  420. MX6UL_PAD_NAND_DATA01__RAWNAND_DATA01 0x100a9
  421. MX6UL_PAD_NAND_DATA02__RAWNAND_DATA02 0x100a9
  422. MX6UL_PAD_NAND_DATA03__RAWNAND_DATA03 0x100a9
  423. MX6UL_PAD_NAND_DATA04__RAWNAND_DATA04 0x100a9
  424. MX6UL_PAD_NAND_DATA05__RAWNAND_DATA05 0x100a9
  425. MX6UL_PAD_NAND_DATA06__RAWNAND_DATA06 0x100a9
  426. MX6UL_PAD_NAND_DATA07__RAWNAND_DATA07 0x100a9
  427. MX6UL_PAD_NAND_CLE__RAWNAND_CLE 0x100a9
  428. MX6UL_PAD_NAND_ALE__RAWNAND_ALE 0x100a9
  429. MX6UL_PAD_NAND_RE_B__RAWNAND_RE_B 0x100a9
  430. MX6UL_PAD_NAND_WE_B__RAWNAND_WE_B 0x100a9
  431. MX6UL_PAD_NAND_CE0_B__RAWNAND_CE0_B 0x100a9
  432. MX6UL_PAD_NAND_READY_B__RAWNAND_READY_B 0x100a9
  433. >;
  434. };
  435. pinctrl_i2c1: i2c1grp {
  436. fsl,pins = <
  437. MX6UL_PAD_UART4_TX_DATA__I2C1_SCL 0x4001b8b0 /* SODIMM 196 */
  438. MX6UL_PAD_UART4_RX_DATA__I2C1_SDA 0x4001b8b0 /* SODIMM 194 */
  439. >;
  440. };
  441. pinctrl_i2c1_gpio: i2c1-gpiogrp {
  442. fsl,pins = <
  443. MX6UL_PAD_UART4_TX_DATA__GPIO1_IO28 0x4001b8b0 /* SODIMM 196 */
  444. MX6UL_PAD_UART4_RX_DATA__GPIO1_IO29 0x4001b8b0 /* SODIMM 194 */
  445. >;
  446. };
  447. pinctrl_i2c2: i2c2grp {
  448. fsl,pins = <
  449. MX6UL_PAD_UART5_TX_DATA__I2C2_SCL 0x4001f8b0
  450. MX6UL_PAD_UART5_RX_DATA__I2C2_SDA 0x4001f8b0
  451. >;
  452. };
  453. pinctrl_i2c2_gpio: i2c2-gpiogrp {
  454. fsl,pins = <
  455. MX6UL_PAD_UART5_TX_DATA__GPIO1_IO30 0x4001f8b0
  456. MX6UL_PAD_UART5_RX_DATA__GPIO1_IO31 0x4001f8b0
  457. >;
  458. };
  459. pinctrl_lcdif_dat: lcdifdatgrp {
  460. fsl,pins = <
  461. MX6UL_PAD_LCD_DATA00__LCDIF_DATA00 0x00079 /* SODIMM 76 */
  462. MX6UL_PAD_LCD_DATA01__LCDIF_DATA01 0x00079 /* SODIMM 70 */
  463. MX6UL_PAD_LCD_DATA02__LCDIF_DATA02 0x00079 /* SODIMM 60 */
  464. MX6UL_PAD_LCD_DATA03__LCDIF_DATA03 0x00079 /* SODIMM 58 */
  465. MX6UL_PAD_LCD_DATA04__LCDIF_DATA04 0x00079 /* SODIMM 78 */
  466. MX6UL_PAD_LCD_DATA05__LCDIF_DATA05 0x00079 /* SODIMM 72 */
  467. MX6UL_PAD_LCD_DATA06__LCDIF_DATA06 0x00079 /* SODIMM 80 */
  468. MX6UL_PAD_LCD_DATA07__LCDIF_DATA07 0x00079 /* SODIMM 46 */
  469. MX6UL_PAD_LCD_DATA08__LCDIF_DATA08 0x00079 /* SODIMM 62 */
  470. MX6UL_PAD_LCD_DATA09__LCDIF_DATA09 0x00079 /* SODIMM 48 */
  471. MX6UL_PAD_LCD_DATA10__LCDIF_DATA10 0x00079 /* SODIMM 74 */
  472. MX6UL_PAD_LCD_DATA11__LCDIF_DATA11 0x00079 /* SODIMM 50 */
  473. MX6UL_PAD_LCD_DATA12__LCDIF_DATA12 0x00079 /* SODIMM 52 */
  474. MX6UL_PAD_LCD_DATA13__LCDIF_DATA13 0x00079 /* SODIMM 54 */
  475. MX6UL_PAD_LCD_DATA14__LCDIF_DATA14 0x00079 /* SODIMM 66 */
  476. MX6UL_PAD_LCD_DATA15__LCDIF_DATA15 0x00079 /* SODIMM 64 */
  477. MX6UL_PAD_LCD_DATA16__LCDIF_DATA16 0x00079 /* SODIMM 57 */
  478. MX6UL_PAD_LCD_DATA17__LCDIF_DATA17 0x00079 /* SODIMM 61 */
  479. >;
  480. };
  481. pinctrl_lcdif_ctrl: lcdifctrlgrp {
  482. fsl,pins = <
  483. MX6UL_PAD_LCD_CLK__LCDIF_CLK 0x00079 /* SODIMM 56 */
  484. MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE 0x00079 /* SODIMM 44 */
  485. MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC 0x00079 /* SODIMM 68 */
  486. MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC 0x00079 /* SODIMM 82 */
  487. >;
  488. };
  489. pinctrl_pwm4: pwm4grp {
  490. fsl,pins = <
  491. MX6UL_PAD_NAND_WP_B__PWM4_OUT 0x00079 /* SODIMM 59 */
  492. >;
  493. };
  494. pinctrl_pwm5: pwm5grp {
  495. fsl,pins = <
  496. MX6UL_PAD_NAND_DQS__PWM5_OUT 0x00079 /* SODIMM 28 */
  497. >;
  498. };
  499. pinctrl_pwm6: pwm6grp {
  500. fsl,pins = <
  501. MX6UL_PAD_ENET1_TX_EN__PWM6_OUT 0x00079 /* SODIMM 30 */
  502. >;
  503. };
  504. pinctrl_pwm7: pwm7grp {
  505. fsl,pins = <
  506. MX6UL_PAD_ENET1_TX_CLK__PWM7_OUT 0x00079 /* SODIMM 67 */
  507. >;
  508. };
  509. pinctrl_uart1: uart1grp {
  510. fsl,pins = <
  511. MX6UL_PAD_UART1_TX_DATA__UART1_DTE_RX 0x1b0b1 /* SODIMM 33 */
  512. MX6UL_PAD_UART1_RX_DATA__UART1_DTE_TX 0x1b0b1 /* SODIMM 35 */
  513. MX6UL_PAD_UART1_RTS_B__UART1_DTE_CTS 0x1b0b1 /* SODIMM 27 */
  514. MX6UL_PAD_UART1_CTS_B__UART1_DTE_RTS 0x1b0b1 /* SODIMM 25 */
  515. >;
  516. };
  517. pinctrl_uart1_ctrl1: uart1ctrl1grp { /* Additional DTR, DCD */
  518. fsl,pins = <
  519. MX6UL_PAD_JTAG_TDI__GPIO1_IO13 0x70a0 /* SODIMM 31 / DCD */
  520. MX6UL_PAD_LCD_DATA18__GPIO3_IO23 0x10b0 /* SODIMM 29 / DSR */
  521. MX6UL_PAD_JTAG_TDO__GPIO1_IO12 0x90b1 /* SODIMM 23 / DTR */
  522. MX6UL_PAD_LCD_DATA19__GPIO3_IO24 0x10b0 /* SODIMM 37 / RI */
  523. >;
  524. };
  525. pinctrl_uart2: uart2grp {
  526. fsl,pins = <
  527. MX6UL_PAD_UART2_TX_DATA__UART2_DTE_RX 0x1b0b1 /* SODIMM 36 */
  528. MX6UL_PAD_UART2_RX_DATA__UART2_DTE_TX 0x1b0b1 /* SODIMM 38 */
  529. MX6UL_PAD_UART2_CTS_B__UART2_DTE_RTS 0x1b0b1 /* SODIMM 32 */
  530. MX6UL_PAD_UART2_RTS_B__UART2_DTE_CTS 0x1b0b1 /* SODIMM 34 */
  531. >;
  532. };
  533. pinctrl_uart5: uart5grp {
  534. fsl,pins = <
  535. MX6UL_PAD_GPIO1_IO04__UART5_DTE_RX 0x1b0b1 /* SODIMM 19 */
  536. MX6UL_PAD_GPIO1_IO05__UART5_DTE_TX 0x1b0b1 /* SODIMM 21 */
  537. >;
  538. };
  539. pinctrl_usbh_reg: usbhreggrp {
  540. fsl,pins = <
  541. MX6UL_PAD_GPIO1_IO02__GPIO1_IO02 0x10b0 /* SODIMM 129 / USBH_PEN */
  542. >;
  543. };
  544. pinctrl_usdhc1: usdhc1grp {
  545. fsl,pins = <
  546. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x10059 /* SODIMM 47 */
  547. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x17059 /* SODIMM 190 */
  548. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059 /* SODIMM 192 */
  549. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059 /* SODIMM 49 */
  550. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059 /* SODIMM 51 */
  551. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059 /* SODIMM 53 */
  552. >;
  553. };
  554. pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp {
  555. fsl,pins = <
  556. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x100b9
  557. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x170b9
  558. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9
  559. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9
  560. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9
  561. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9
  562. >;
  563. };
  564. pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp {
  565. fsl,pins = <
  566. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x100f9
  567. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x170f9
  568. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170f9
  569. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170f9
  570. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170f9
  571. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170f9
  572. >;
  573. };
  574. pinctrl_usdhc2: usdhc2grp {
  575. fsl,pins = <
  576. MX6UL_PAD_CSI_DATA00__USDHC2_DATA0 0x17069
  577. MX6UL_PAD_CSI_DATA01__USDHC2_DATA1 0x17069
  578. MX6UL_PAD_CSI_DATA02__USDHC2_DATA2 0x17069
  579. MX6UL_PAD_CSI_DATA03__USDHC2_DATA3 0x17069
  580. MX6UL_PAD_CSI_HSYNC__USDHC2_CMD 0x17069
  581. MX6UL_PAD_CSI_VSYNC__USDHC2_CLK 0x10069
  582. MX6UL_PAD_GPIO1_IO03__OSC32K_32K_OUT 0x10
  583. >;
  584. };
  585. pinctrl_usdhc2emmc: usdhc2emmcgrp {
  586. fsl,pins = <
  587. MX6UL_PAD_NAND_RE_B__USDHC2_CLK 0x17059
  588. MX6UL_PAD_NAND_WE_B__USDHC2_CMD 0x17059
  589. MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x17059
  590. MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x17059
  591. MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x17059
  592. MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x17059
  593. MX6UL_PAD_NAND_DATA04__USDHC2_DATA4 0x17059
  594. MX6UL_PAD_NAND_DATA05__USDHC2_DATA5 0x17059
  595. MX6UL_PAD_NAND_DATA06__USDHC2_DATA6 0x17059
  596. MX6UL_PAD_NAND_DATA07__USDHC2_DATA7 0x17059
  597. >;
  598. };
  599. pinctrl_wdog: wdoggrp {
  600. fsl,pins = <
  601. MX6UL_PAD_LCD_RESET__WDOG1_WDOG_ANY 0x30b0
  602. >;
  603. };
  604. };
  605. &iomuxc_snvs {
  606. pinctrl_atmel_snvs_conn: atmelsnvsconngrp {
  607. fsl,pins = <
  608. MX6ULL_PAD_SNVS_TAMPER4__GPIO5_IO04 0xb0a0 /* SODIMM 107 */
  609. >;
  610. };
  611. pinctrl_snvs_gpio1: snvsgpio1grp {
  612. fsl,pins = <
  613. MX6ULL_PAD_SNVS_TAMPER6__GPIO5_IO06 0x110a0 /* SODIMM 93 */
  614. MX6ULL_PAD_SNVS_TAMPER3__GPIO5_IO03 0x110a0 /* SODIMM 95 */
  615. MX6ULL_PAD_BOOT_MODE0__GPIO5_IO10 0x1b0a0 /* SODIMM 105 */
  616. MX6ULL_PAD_SNVS_TAMPER5__GPIO5_IO05 0x0b0a0 /* SODIMM 131 / USBH_OC */
  617. MX6ULL_PAD_SNVS_TAMPER8__GPIO5_IO08 0x110a0 /* SODIMM 138 */
  618. >;
  619. };
  620. pinctrl_snvs_gpio3: snvsgpio3grp { /* Wifi pins */
  621. fsl,pins = <
  622. MX6ULL_PAD_BOOT_MODE1__GPIO5_IO11 0x130a0 /* SODIMM 127 */
  623. >;
  624. };
  625. pinctrl_snvs_ad7879_int: snvsad7879intgrp { /* TOUCH Interrupt */
  626. fsl,pins = <
  627. MX6ULL_PAD_SNVS_TAMPER7__GPIO5_IO07 0x100b0
  628. >;
  629. };
  630. pinctrl_snvs_reg_sd: snvsregsdgrp {
  631. fsl,pins = <
  632. MX6ULL_PAD_SNVS_TAMPER9__GPIO5_IO09 0x400100b0
  633. >;
  634. };
  635. pinctrl_snvs_usbc_det: snvsusbcdetgrp {
  636. fsl,pins = <
  637. MX6ULL_PAD_SNVS_TAMPER2__GPIO5_IO02 0x130b0
  638. >;
  639. };
  640. pinctrl_snvs_gpiokeys: snvsgpiokeysgrp {
  641. fsl,pins = <
  642. MX6ULL_PAD_SNVS_TAMPER1__GPIO5_IO01 0x130a0 /* SODIMM 45 / WAKE_UP */
  643. >;
  644. };
  645. pinctrl_snvs_usdhc1_cd: snvsusdhc1cdgrp {
  646. fsl,pins = <
  647. MX6ULL_PAD_SNVS_TAMPER0__GPIO5_IO00 0x1b0a0 /* SODIMM 43 / MMC_CD */
  648. >;
  649. };
  650. pinctrl_snvs_usdhc1_cd_sleep: snvsusdhc1cd-sleepgrp {
  651. fsl,pins = <
  652. MX6ULL_PAD_SNVS_TAMPER0__GPIO5_IO00 0x0
  653. >;
  654. };
  655. pinctrl_snvs_wifi_pdn: snvswifipdngrp {
  656. fsl,pins = <
  657. MX6ULL_PAD_BOOT_MODE1__GPIO5_IO11 0x130a0
  658. >;
  659. };
  660. };