imx6ul-kontron-sl-common.dtsi 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2017 exceet electronics GmbH
  4. * Copyright (C) 2018 Kontron Electronics GmbH
  5. * Copyright (c) 2019 Krzysztof Kozlowski <[email protected]>
  6. */
  7. #include <dt-bindings/gpio/gpio.h>
  8. / {
  9. chosen {
  10. stdout-path = &uart4;
  11. };
  12. memory@80000000 {
  13. reg = <0x80000000 0x10000000>;
  14. device_type = "memory";
  15. };
  16. };
  17. &ecspi2 {
  18. cs-gpios = <&gpio4 22 GPIO_ACTIVE_LOW>;
  19. pinctrl-names = "default";
  20. pinctrl-0 = <&pinctrl_ecspi2>;
  21. status = "okay";
  22. flash@0 {
  23. compatible = "mxicy,mx25v8035f", "jedec,spi-nor";
  24. spi-max-frequency = <50000000>;
  25. reg = <0>;
  26. };
  27. };
  28. &fec1 {
  29. pinctrl-names = "default";
  30. pinctrl-0 = <&pinctrl_enet1 &pinctrl_enet1_mdio>;
  31. phy-mode = "rmii";
  32. phy-handle = <&ethphy1>;
  33. status = "okay";
  34. mdio {
  35. #address-cells = <1>;
  36. #size-cells = <0>;
  37. ethphy1: ethernet-phy@1 {
  38. reg = <1>;
  39. micrel,led-mode = <0>;
  40. clocks = <&clks IMX6UL_CLK_ENET_REF>;
  41. clock-names = "rmii-ref";
  42. };
  43. };
  44. };
  45. &fec2 {
  46. phy-mode = "rmii";
  47. status = "disabled";
  48. };
  49. &qspi {
  50. pinctrl-names = "default";
  51. pinctrl-0 = <&pinctrl_qspi>;
  52. status = "okay";
  53. spi-flash@0 {
  54. #address-cells = <1>;
  55. #size-cells = <1>;
  56. compatible = "spi-nand";
  57. spi-max-frequency = <104000000>;
  58. spi-tx-bus-width = <4>;
  59. spi-rx-bus-width = <4>;
  60. reg = <0>;
  61. };
  62. };
  63. &wdog1 {
  64. pinctrl-names = "default";
  65. pinctrl-0 = <&pinctrl_wdog>;
  66. fsl,ext-reset-output;
  67. status = "okay";
  68. };
  69. &iomuxc {
  70. pinctrl-names = "default";
  71. pinctrl-0 = <&pinctrl_reset_out>;
  72. pinctrl_ecspi2: ecspi2grp {
  73. fsl,pins = <
  74. MX6UL_PAD_CSI_DATA03__ECSPI2_MISO 0x100b1
  75. MX6UL_PAD_CSI_DATA02__ECSPI2_MOSI 0x100b1
  76. MX6UL_PAD_CSI_DATA00__ECSPI2_SCLK 0x100b1
  77. MX6UL_PAD_CSI_DATA01__GPIO4_IO22 0x100b1
  78. >;
  79. };
  80. pinctrl_enet1: enet1grp {
  81. fsl,pins = <
  82. MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN 0x1b0b0
  83. MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER 0x1b0b0
  84. MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00 0x1b0b0
  85. MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01 0x1b0b0
  86. MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN 0x1b0b0
  87. MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00 0x1b0b0
  88. MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01 0x1b0b0
  89. MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 0x4001b009
  90. >;
  91. };
  92. pinctrl_enet1_mdio: enet1mdiogrp {
  93. fsl,pins = <
  94. MX6UL_PAD_GPIO1_IO07__ENET1_MDC 0x1b0b0
  95. MX6UL_PAD_GPIO1_IO06__ENET1_MDIO 0x1b0b0
  96. >;
  97. };
  98. pinctrl_qspi: qspigrp {
  99. fsl,pins = <
  100. MX6UL_PAD_NAND_WP_B__QSPI_A_SCLK 0x70a1
  101. MX6UL_PAD_NAND_READY_B__QSPI_A_DATA00 0x70a1
  102. MX6UL_PAD_NAND_CE0_B__QSPI_A_DATA01 0x70a1
  103. MX6UL_PAD_NAND_CE1_B__QSPI_A_DATA02 0x70a1
  104. MX6UL_PAD_NAND_CLE__QSPI_A_DATA03 0x70a1
  105. MX6UL_PAD_NAND_DQS__QSPI_A_SS0_B 0x70a1
  106. >;
  107. };
  108. pinctrl_reset_out: rstoutgrp {
  109. fsl,pins = <
  110. MX6UL_PAD_SNVS_TAMPER9__GPIO5_IO09 0x1b0b0
  111. >;
  112. };
  113. pinctrl_wdog: wdoggrp {
  114. fsl,pins = <
  115. MX6UL_PAD_GPIO1_IO09__WDOG1_WDOG_ANY 0x18b0
  116. >;
  117. };
  118. };