imx6ul-isiot.dtsi 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. // SPDX-License-Identifier: GPL-2.0 OR X11
  2. /*
  3. * Copyright (C) 2016 Amarula Solutions B.V.
  4. * Copyright (C) 2016 Engicam S.r.l.
  5. */
  6. #include <dt-bindings/gpio/gpio.h>
  7. #include <dt-bindings/input/input.h>
  8. #include "imx6ul.dtsi"
  9. / {
  10. memory@80000000 {
  11. device_type = "memory";
  12. reg = <0x80000000 0x20000000>;
  13. };
  14. chosen {
  15. stdout-path = &uart1;
  16. };
  17. backlight {
  18. compatible = "pwm-backlight";
  19. pwms = <&pwm8 0 100000>;
  20. brightness-levels = < 0 1 2 3 4 5 6 7 8 9
  21. 10 11 12 13 14 15 16 17 18 19
  22. 20 21 22 23 24 25 26 27 28 29
  23. 30 31 32 33 34 35 36 37 38 39
  24. 40 41 42 43 44 45 46 47 48 49
  25. 50 51 52 53 54 55 56 57 58 59
  26. 60 61 62 63 64 65 66 67 68 69
  27. 70 71 72 73 74 75 76 77 78 79
  28. 80 81 82 83 84 85 86 87 88 89
  29. 90 91 92 93 94 95 96 97 98 99
  30. 100>;
  31. default-brightness-level = <100>;
  32. };
  33. reg_1p8v: regulator-1p8v {
  34. compatible = "regulator-fixed";
  35. regulator-name = "1P8V";
  36. regulator-min-microvolt = <1800000>;
  37. regulator-max-microvolt = <1800000>;
  38. regulator-always-on;
  39. regulator-boot-on;
  40. };
  41. reg_3p3v: regulator-3p3v {
  42. compatible = "regulator-fixed";
  43. regulator-name = "3P3V";
  44. regulator-min-microvolt = <3300000>;
  45. regulator-max-microvolt = <3300000>;
  46. regulator-always-on;
  47. regulator-boot-on;
  48. };
  49. sound {
  50. compatible = "simple-audio-card";
  51. simple-audio-card,name = "imx6ul-isiot-sgtl5000";
  52. simple-audio-card,format = "i2s";
  53. simple-audio-card,bitclock-master = <&dailink_master>;
  54. simple-audio-card,frame-master = <&dailink_master>;
  55. simple-audio-card,widgets =
  56. "Microphone", "Mic Jack",
  57. "Line", "Line In",
  58. "Line", "Line Out",
  59. "Headphone", "Headphone Jack";
  60. simple-audio-card,routing =
  61. "MIC_IN", "Mic Jack",
  62. "Mic Jack", "Mic Bias",
  63. "Headphone Jack", "HP_OUT";
  64. simple-audio-card,cpu {
  65. sound-dai = <&sai2>;
  66. };
  67. dailink_master: simple-audio-card,codec {
  68. sound-dai = <&sgtl5000>;
  69. clocks = <&clks IMX6UL_CLK_SAI2>;
  70. };
  71. };
  72. };
  73. &fec1 {
  74. pinctrl-names = "default";
  75. pinctrl-0 = <&pinctrl_enet1>;
  76. phy-mode = "rmii";
  77. phy-handle = <&ethphy0>;
  78. status = "okay";
  79. mdio {
  80. #address-cells = <1>;
  81. #size-cells = <0>;
  82. ethphy0: ethernet-phy@0 {
  83. compatible = "ethernet-phy-ieee802.3-c22";
  84. reg = <0>;
  85. };
  86. };
  87. };
  88. &gpmi {
  89. pinctrl-names = "default";
  90. pinctrl-0 = <&pinctrl_gpmi_nand>;
  91. nand-on-flash-bbt;
  92. status = "disabled";
  93. };
  94. &i2c1 {
  95. clock-frequency = <100000>;
  96. pinctrl-names = "default";
  97. pinctrl-0 = <&pinctrl_i2c1>;
  98. status = "okay";
  99. sgtl5000: codec@a {
  100. compatible = "fsl,sgtl5000";
  101. reg = <0x0a>;
  102. #sound-dai-cells = <0>;
  103. clocks = <&clks IMX6UL_CLK_OSC>;
  104. clock-names = "mclk";
  105. VDDA-supply = <&reg_3p3v>;
  106. VDDIO-supply = <&reg_3p3v>;
  107. VDDD-supply = <&reg_1p8v>;
  108. };
  109. stmpe811: gpio-expander@44 {
  110. compatible = "st,stmpe811";
  111. reg = <0x44>;
  112. pinctrl-names = "default";
  113. pinctrl-0 = <&pinctrl_stmpe>;
  114. interrupt-parent = <&gpio1>;
  115. interrupts = <18 IRQ_TYPE_EDGE_FALLING>;
  116. interrupt-controller;
  117. #interrupt-cells = <2>;
  118. stmpe: touchscreen {
  119. compatible = "st,stmpe-ts";
  120. st,sample-time = <4>;
  121. st,mod-12b = <1>;
  122. st,ref-sel = <0>;
  123. st,adc-freq = <1>;
  124. st,ave-ctrl = <1>;
  125. st,touch-det-delay = <2>;
  126. st,settling = <2>;
  127. st,fraction-z = <7>;
  128. st,i-drive = <1>;
  129. };
  130. };
  131. };
  132. &i2c2 {
  133. clock-frequency = <100000>;
  134. pinctrl-names = "default";
  135. pinctrl-0 = <&pinctrl_i2c2>;
  136. status = "okay";
  137. };
  138. &lcdif {
  139. pinctrl-names = "default";
  140. pinctrl-0 = <&pinctrl_lcdif_dat
  141. &pinctrl_lcdif_ctrl>;
  142. display = <&display0>;
  143. status = "okay";
  144. display0: display0 {
  145. bits-per-pixel = <16>;
  146. bus-width = <18>;
  147. display-timings {
  148. native-mode = <&timing0>;
  149. timing0: timing0 {
  150. clock-frequency = <28000000>;
  151. hactive = <800>;
  152. vactive = <480>;
  153. hfront-porch = <30>;
  154. hback-porch = <30>;
  155. hsync-len = <64>;
  156. vback-porch = <5>;
  157. vfront-porch = <5>;
  158. vsync-len = <20>;
  159. hsync-active = <0>;
  160. vsync-active = <0>;
  161. de-active = <1>;
  162. pixelclk-active = <0>;
  163. };
  164. };
  165. };
  166. };
  167. &pwm8 {
  168. #pwm-cells = <2>;
  169. pinctrl-names = "default";
  170. pinctrl-0 = <&pinctrl_pwm8>;
  171. status = "okay";
  172. };
  173. &sai2 {
  174. pinctrl-names = "default";
  175. pinctrl-0 = <&pinctrl_sai2>;
  176. status = "okay";
  177. };
  178. &uart1 {
  179. pinctrl-names = "default";
  180. pinctrl-0 = <&pinctrl_uart1>;
  181. status = "okay";
  182. };
  183. &usdhc1 {
  184. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  185. pinctrl-0 = <&pinctrl_usdhc1>;
  186. pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
  187. pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
  188. cd-gpios = <&gpio1 19 GPIO_ACTIVE_LOW>;
  189. bus-width = <4>;
  190. no-1-8-v;
  191. status = "okay";
  192. };
  193. &usdhc2 {
  194. pinctrl-names = "default";
  195. pinctrl-0 = <&pinctrl_usdhc2>;
  196. cd-gpios = <&gpio4 5 GPIO_ACTIVE_LOW>;
  197. bus-width = <8>;
  198. no-1-8-v;
  199. status = "disabled";
  200. };
  201. &iomuxc {
  202. pinctrl_enet1: enet1grp {
  203. fsl,pins = <
  204. MX6UL_PAD_ENET2_RX_DATA0__ENET1_MDIO 0x1b0b0
  205. MX6UL_PAD_ENET2_RX_DATA1__ENET1_MDC 0x1b0b0
  206. MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN 0x1b0b0
  207. MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00 0x1b0b0
  208. MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01 0x1b0b0
  209. MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN 0x1b0b0
  210. MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00 0x1b0b0
  211. MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01 0x1b0b0
  212. MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 0x4001b031
  213. MX6UL_PAD_ENET2_RX_EN__GPIO2_IO10 0x1b0b0
  214. >;
  215. };
  216. pinctrl_gpmi_nand: gpminandgrp {
  217. fsl,pins = <
  218. MX6UL_PAD_NAND_CLE__RAWNAND_CLE 0xb0b1
  219. MX6UL_PAD_NAND_ALE__RAWNAND_ALE 0xb0b1
  220. MX6UL_PAD_NAND_WP_B__RAWNAND_WP_B 0xb0b1
  221. MX6UL_PAD_NAND_READY_B__RAWNAND_READY_B 0xb000
  222. MX6UL_PAD_NAND_CE0_B__RAWNAND_CE0_B 0xb0b1
  223. MX6UL_PAD_NAND_RE_B__RAWNAND_RE_B 0xb0b1
  224. MX6UL_PAD_NAND_WE_B__RAWNAND_WE_B 0xb0b1
  225. MX6UL_PAD_NAND_DATA00__RAWNAND_DATA00 0xb0b1
  226. MX6UL_PAD_NAND_DATA01__RAWNAND_DATA01 0xb0b1
  227. MX6UL_PAD_NAND_DATA02__RAWNAND_DATA02 0xb0b1
  228. MX6UL_PAD_NAND_DATA03__RAWNAND_DATA03 0xb0b1
  229. MX6UL_PAD_NAND_DATA04__RAWNAND_DATA04 0xb0b1
  230. MX6UL_PAD_NAND_DATA05__RAWNAND_DATA05 0xb0b1
  231. MX6UL_PAD_NAND_DATA06__RAWNAND_DATA06 0xb0b1
  232. MX6UL_PAD_NAND_DATA07__RAWNAND_DATA07 0xb0b1
  233. >;
  234. };
  235. pinctrl_i2c1: i2c1grp {
  236. fsl,pins = <
  237. MX6UL_PAD_UART4_TX_DATA__I2C1_SCL 0x4001b8b0
  238. MX6UL_PAD_UART4_RX_DATA__I2C1_SDA 0x4001b8b0
  239. >;
  240. };
  241. pinctrl_i2c2: i2c2grp {
  242. fsl,pins = <
  243. MX6UL_PAD_GPIO1_IO00__I2C2_SCL 0x4001b8b0
  244. MX6UL_PAD_GPIO1_IO01__I2C2_SDA 0x4001b8b0
  245. >;
  246. };
  247. pinctrl_lcdif_ctrl: lcdifctrlgrp {
  248. fsl,pins = <
  249. MX6UL_PAD_LCD_CLK__LCDIF_CLK 0x79
  250. MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE 0x79
  251. MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC 0x79
  252. MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC 0x79
  253. >;
  254. };
  255. pinctrl_lcdif_dat: lcdifdatgrp {
  256. fsl,pins = <
  257. MX6UL_PAD_LCD_DATA00__LCDIF_DATA00 0x79
  258. MX6UL_PAD_LCD_DATA01__LCDIF_DATA01 0x79
  259. MX6UL_PAD_LCD_DATA02__LCDIF_DATA02 0x79
  260. MX6UL_PAD_LCD_DATA03__LCDIF_DATA03 0x79
  261. MX6UL_PAD_LCD_DATA04__LCDIF_DATA04 0x79
  262. MX6UL_PAD_LCD_DATA05__LCDIF_DATA05 0x79
  263. MX6UL_PAD_LCD_DATA06__LCDIF_DATA06 0x79
  264. MX6UL_PAD_LCD_DATA07__LCDIF_DATA07 0x79
  265. MX6UL_PAD_LCD_DATA08__LCDIF_DATA08 0x79
  266. MX6UL_PAD_LCD_DATA09__LCDIF_DATA09 0x79
  267. MX6UL_PAD_LCD_DATA10__LCDIF_DATA10 0x79
  268. MX6UL_PAD_LCD_DATA11__LCDIF_DATA11 0x79
  269. MX6UL_PAD_LCD_DATA12__LCDIF_DATA12 0x79
  270. MX6UL_PAD_LCD_DATA13__LCDIF_DATA13 0x79
  271. MX6UL_PAD_LCD_DATA14__LCDIF_DATA14 0x79
  272. MX6UL_PAD_LCD_DATA15__LCDIF_DATA15 0x79
  273. MX6UL_PAD_LCD_DATA16__LCDIF_DATA16 0x79
  274. MX6UL_PAD_LCD_DATA17__LCDIF_DATA17 0x79
  275. >;
  276. };
  277. pinctrl_pwm8: pwm8grp {
  278. fsl,pins = <
  279. MX6UL_PAD_ENET1_RX_ER__PWM8_OUT 0x110b0
  280. >;
  281. };
  282. pinctrl_sai2: sai2grp {
  283. fsl,pins = <
  284. MX6UL_PAD_JTAG_TCK__SAI2_RX_DATA 0x130b0
  285. MX6UL_PAD_JTAG_TMS__CCM_CLKO1 0x4001b031
  286. MX6UL_PAD_JTAG_TDI__SAI2_TX_BCLK 0x17088
  287. MX6UL_PAD_JTAG_TDO__SAI2_TX_SYNC 0x17088
  288. MX6UL_PAD_JTAG_TRST_B__SAI2_TX_DATA 0x120b0
  289. >;
  290. };
  291. pinctrl_stmpe: stmpegrp {
  292. fsl,pins = <
  293. MX6UL_PAD_UART1_CTS_B__GPIO1_IO18 0x1b0b0
  294. >;
  295. };
  296. pinctrl_uart1: uart1grp {
  297. fsl,pins = <
  298. MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX 0x1b0b1
  299. MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX 0x1b0b1
  300. >;
  301. };
  302. pinctrl_usdhc1: usdhc1grp {
  303. fsl,pins = <
  304. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x17059
  305. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x10059
  306. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059
  307. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059
  308. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059
  309. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059
  310. >;
  311. };
  312. pinctrl_usdhc1_100mhz: usdhc1grp100mhz {
  313. fsl,pins = <
  314. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x170b9
  315. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x100b9
  316. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9
  317. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9
  318. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9
  319. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9
  320. >;
  321. };
  322. pinctrl_usdhc1_200mhz: usdhc1grp200mhz {
  323. fsl,pins = <
  324. MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x170f9
  325. MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x100f9
  326. MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170f9
  327. MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170f9
  328. MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170f9
  329. MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170f9
  330. >;
  331. };
  332. pinctrl_usdhc2: usdhc2grp {
  333. fsl,pins = <
  334. MX6UL_PAD_NAND_RE_B__USDHC2_CLK 0x17070
  335. MX6UL_PAD_NAND_WE_B__USDHC2_CMD 0x10070
  336. MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x17070
  337. MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x17070
  338. MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x17070
  339. MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x17070
  340. MX6UL_PAD_NAND_DATA04__USDHC2_DATA4 0x17070
  341. MX6UL_PAD_NAND_DATA05__USDHC2_DATA5 0x17070
  342. MX6UL_PAD_NAND_DATA06__USDHC2_DATA6 0x17070
  343. MX6UL_PAD_NAND_DATA07__USDHC2_DATA7 0x17070
  344. MX6UL_PAD_NAND_ALE__USDHC2_RESET_B 0x17070
  345. >;
  346. };
  347. };