imx6qdl-ts7970.dtsi 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594
  1. /*
  2. * Copyright 2015 Technologic Systems
  3. * Copyright 2017 Savoir-Faire Linux
  4. *
  5. * This file is dual-licensed: you can use it either under the terms
  6. * of the GPL or the X11 license, at your option. Note that this dual
  7. * licensing only applies to this file, and not this project as a
  8. * whole.
  9. *
  10. * a) This file is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * version 2 as published by the Free Software Foundation.
  13. *
  14. * This file is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * Or, alternatively,
  20. *
  21. * b) Permission is hereby granted, free of charge, to any person
  22. * obtaining a copy of this software and associated documentation
  23. * files (the "Software"), to deal in the Software without
  24. * restriction, including without limitation the rights to use,
  25. * copy, modify, merge, publish, distribute, sublicense, and/or
  26. * sell copies of the Software, and to permit persons to whom the
  27. * Software is furnished to do so, subject to the following
  28. * conditions:
  29. *
  30. * The above copyright notice and this permission notice shall be
  31. * included in all copies or substantial portions of the Software.
  32. *
  33. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  34. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
  35. * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  36. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
  37. * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  38. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  39. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  40. * OTHER DEALINGS IN THE SOFTWARE.
  41. */
  42. #include <dt-bindings/gpio/gpio.h>
  43. #include <dt-bindings/interrupt-controller/irq.h>
  44. / {
  45. leds {
  46. pinctrl-names = "default";
  47. pinctrl-0 = <&pinctrl_leds1>;
  48. compatible = "gpio-leds";
  49. green-led {
  50. label = "green-led";
  51. gpios = <&gpio3 27 GPIO_ACTIVE_LOW>;
  52. default-state = "on";
  53. };
  54. red-led {
  55. label = "red-led";
  56. gpios = <&gpio1 2 GPIO_ACTIVE_LOW>;
  57. default-state = "off";
  58. };
  59. yel-led {
  60. label = "yellow-led";
  61. gpios = <&gpio1 9 GPIO_ACTIVE_LOW>;
  62. default-state = "off";
  63. };
  64. blue-led {
  65. label = "blue-led";
  66. gpios = <&gpio4 25 GPIO_ACTIVE_LOW>;
  67. default-state = "off";
  68. };
  69. en-usb-5v-led {
  70. label = "en-usb-5v";
  71. gpios = <&gpio2 22 GPIO_ACTIVE_HIGH>;
  72. default-state = "on";
  73. };
  74. sel-dc-usb-led {
  75. label = "sel_dc_usb";
  76. gpios = <&gpio5 17 GPIO_ACTIVE_HIGH>;
  77. default-state = "off";
  78. };
  79. };
  80. reg_3p3v: regulator-3p3v {
  81. compatible = "regulator-fixed";
  82. regulator-name = "3p3v";
  83. regulator-min-microvolt = <3300000>;
  84. regulator-max-microvolt = <3300000>;
  85. regulator-always-on;
  86. };
  87. reg_can1_3v3: reg_can1_3v3 {
  88. compatible = "regulator-fixed";
  89. regulator-name = "reg_can1_3v3";
  90. regulator-min-microvolt = <3300000>;
  91. regulator-max-microvolt = <3300000>;
  92. gpio = <&gpio4 21 GPIO_ACTIVE_HIGH>;
  93. enable-active-high;
  94. };
  95. reg_can2_3v3: en-reg_can2_3v3 {
  96. compatible = "regulator-fixed";
  97. regulator-name = "reg_can2_3v3";
  98. regulator-min-microvolt = <3300000>;
  99. regulator-max-microvolt = <3300000>;
  100. gpio = <&gpio6 31 GPIO_ACTIVE_HIGH>;
  101. enable-active-high;
  102. };
  103. reg_usb_otg_vbus: regulator-usb-otg-vbus {
  104. compatible = "regulator-fixed";
  105. regulator-name = "usb_otg_vbus";
  106. regulator-min-microvolt = <5000000>;
  107. regulator-max-microvolt = <5000000>;
  108. gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
  109. enable-active-high;
  110. };
  111. reg_wlan_vmmc: regulator_wlan_vmmc {
  112. compatible = "regulator-fixed";
  113. regulator-name = "wlan_vmmc";
  114. regulator-min-microvolt = <1800000>;
  115. regulator-max-microvolt = <1800000>;
  116. gpio = <&gpio8 14 GPIO_ACTIVE_HIGH>;
  117. startup-delay-us = <70000>;
  118. enable-active-high;
  119. };
  120. sound-sgtl5000 {
  121. audio-codec = <&sgtl5000>;
  122. audio-routing =
  123. "MIC_IN", "Mic Jack",
  124. "Mic Jack", "Mic Bias",
  125. "Headphone Jack", "HP_OUT";
  126. compatible = "fsl,imx-audio-sgtl5000";
  127. model = "On-board Codec";
  128. mux-ext-port = <3>;
  129. mux-int-port = <1>;
  130. ssi-controller = <&ssi1>;
  131. };
  132. };
  133. &audmux {
  134. status = "okay";
  135. };
  136. &can1 {
  137. pinctrl-names = "default";
  138. pinctrl-0 = <&pinctrl_flexcan1>;
  139. xceiver-supply = <&reg_can1_3v3>;
  140. status = "okay";
  141. };
  142. &can2 {
  143. pinctrl-names = "default";
  144. pinctrl-0 = <&pinctrl_flexcan2>;
  145. xceiver-supply = <&reg_can2_3v3>;
  146. status = "okay";
  147. };
  148. &ecspi1 {
  149. cs-gpios = <&gpio3 19 GPIO_ACTIVE_LOW>;
  150. pinctrl-names = "default";
  151. pinctrl-0 = <&pinctrl_ecspi1>;
  152. status = "okay";
  153. n25q064: flash@0 {
  154. compatible = "micron,n25q064", "jedec,spi-nor";
  155. reg = <0>;
  156. spi-max-frequency = <20000000>;
  157. };
  158. };
  159. &ecspi2 {
  160. cs-gpios = <
  161. &gpio5 31 GPIO_ACTIVE_LOW
  162. &gpio7 12 GPIO_ACTIVE_LOW
  163. &gpio5 18 GPIO_ACTIVE_LOW
  164. >;
  165. pinctrl-names = "default";
  166. pinctrl-0 = <&pinctrl_ecspi2>;
  167. status = "okay";
  168. };
  169. &fec {
  170. pinctrl-names = "default";
  171. pinctrl-0 = <&pinctrl_enet>;
  172. phy-mode = "rgmii";
  173. /delete-property/ interrupts;
  174. interrupts-extended = <&gpio1 6 IRQ_TYPE_LEVEL_HIGH>,
  175. <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
  176. fsl,err006687-workaround-present;
  177. status = "okay";
  178. };
  179. &hdmi {
  180. status = "okay";
  181. };
  182. &i2c1 {
  183. clock-frequency = <100000>;
  184. pinctrl-names = "default", "gpio";
  185. pinctrl-0 = <&pinctrl_i2c1>;
  186. pinctrl-1 = <&pinctrl_i2c1_gpio>;
  187. scl-gpios = <&gpio3 21 GPIO_ACTIVE_HIGH>;
  188. sda-gpios = <&gpio3 28 GPIO_ACTIVE_HIGH>;
  189. status = "okay";
  190. m41t00s: rtc@68 {
  191. compatible = "m41t00";
  192. reg = <0x68>;
  193. };
  194. isl12022: rtc@6f {
  195. compatible = "isl,isl12022";
  196. reg = <0x6f>;
  197. };
  198. gpio8: gpio@28 {
  199. compatible = "technologic,ts7970-gpio";
  200. reg = <0x28>;
  201. #gpio-cells = <2>;
  202. gpio-controller;
  203. ngpios = <62>;
  204. };
  205. sgtl5000: codec@a {
  206. compatible = "fsl,sgtl5000";
  207. pinctrl-names = "default";
  208. pinctrl-0 = <&pinctrl_sgtl5000>;
  209. reg = <0x0a>;
  210. clocks = <&clks IMX6QDL_CLK_CKO>;
  211. VDDA-supply = <&reg_3p3v>;
  212. VDDIO-supply = <&reg_3p3v>;
  213. };
  214. };
  215. &i2c2 {
  216. clock-frequency = <100000>;
  217. pinctrl-names = "default", "gpio";
  218. pinctrl-0 = <&pinctrl_i2c2>;
  219. pinctrl-1 = <&pinctrl_i2c2_gpio>;
  220. scl-gpios = <&gpio4 12 GPIO_ACTIVE_HIGH>;
  221. sda-gpios = <&gpio4 13 GPIO_ACTIVE_HIGH>;
  222. status = "okay";
  223. };
  224. &iomuxc {
  225. pinctrl-names = "default";
  226. pinctrl-0 = <&pinctrl_hog>;
  227. pinctrl_ecspi1: ecspi1grp {
  228. fsl,pins = <
  229. MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1
  230. MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
  231. MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
  232. MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x100b1 /* Onboard Flash CS */
  233. >;
  234. };
  235. pinctrl_ecspi2: ecspi2 {
  236. fsl,pins = <
  237. MX6QDL_PAD_CSI0_DAT8__ECSPI2_SCLK 0x100b1
  238. MX6QDL_PAD_CSI0_DAT9__ECSPI2_MOSI 0x100b1
  239. MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO 0x100b1
  240. MX6QDL_PAD_CSI0_DAT13__GPIO5_IO31 0x100b1 /* FPGA_SPI_CS0 */
  241. MX6QDL_PAD_GPIO_17__GPIO7_IO12 0x100b1 /* FPGA_SPI_CS1 */
  242. MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x100b1 /* HD1_SPI_CS */
  243. MX6QDL_PAD_CSI0_VSYNC__GPIO5_IO21 0x1b088 /* FPGA_RESET */
  244. MX6QDL_PAD_GPIO_3__XTALOSC_REF_CLK_24M 0x10 /* FPGA 24MHZ */
  245. MX6QDL_PAD_CSI0_DATA_EN__GPIO5_IO20 0x1b088 /* FPGA_IRQ_0 */
  246. MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x1b088 /* FPGA_IRQ_1 */
  247. >;
  248. };
  249. pinctrl_enet: enet {
  250. fsl,pins = <
  251. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  252. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  253. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  254. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  255. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  256. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  257. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  258. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  259. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  260. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  261. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  262. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  263. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  264. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  265. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  266. MX6QDL_PAD_ENET_TX_EN__GPIO1_IO28 0x1b088
  267. MX6QDL_PAD_DI0_PIN4__GPIO4_IO20 0x1b088 /* ETH_PHY_RESET */
  268. MX6QDL_PAD_GPIO_6__ENET_IRQ 0x000b1
  269. >;
  270. };
  271. pinctrl_flexcan1: flexcan1grp {
  272. fsl,pins = <
  273. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b088
  274. MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b088
  275. MX6QDL_PAD_DISP0_DAT0__GPIO4_IO21 0x1b088 /* EN_CAN_1 */
  276. >;
  277. };
  278. pinctrl_flexcan2: flexcan2grp {
  279. fsl,pins = <
  280. MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x1b088
  281. MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x1b088
  282. MX6QDL_PAD_EIM_BCLK__GPIO6_IO31 0x1b088 /* EN_CAN_2 */
  283. >;
  284. };
  285. pinctrl_hog: hoggrp {
  286. fsl,pins = <
  287. /* Onboard */
  288. MX6QDL_PAD_SD4_DAT3__GPIO2_IO11 0x1b088 /* USB_HUB_RESET */
  289. MX6QDL_PAD_DISP0_DAT23__GPIO5_IO17 0x1b088 /* SEL_DC_USB */
  290. MX6QDL_PAD_EIM_A16__GPIO2_IO22 0x1b088 /* EN_USB_5V */
  291. MX6QDL_PAD_DISP0_DAT14__GPIO5_IO08 0x1b088 /* JTAG_FPGA_TMS */
  292. MX6QDL_PAD_DISP0_DAT17__GPIO5_IO11 0x1b088 /* JTAG_FPGA_TCK */
  293. MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12 0x1b088 /* JTAG_FPGA_TDO */
  294. MX6QDL_PAD_DISP0_DAT22__GPIO5_IO16 0x1b088 /* JTAG_FPGA_TDI */
  295. MX6QDL_PAD_DISP0_DAT20__GPIO5_IO14 0x1b088 /* GYRO_INT */
  296. MX6QDL_PAD_EIM_OE__GPIO2_IO25 0x1b088 /* MODBUS_FAULT */
  297. MX6QDL_PAD_EIM_RW__GPIO2_IO26 0x1b088 /* BUS_DIR/JP_SD_BOOT */
  298. MX6QDL_PAD_EIM_A19__GPIO2_IO19 0x1b088 /* EN_MODBUS_24V */
  299. MX6QDL_PAD_DISP0_DAT5__GPIO4_IO26 0x1b088 /* EN_MODBUS_3V */
  300. MX6QDL_PAD_EIM_A17__GPIO2_IO21 0x1b088 /* I210_RESET */
  301. MX6QDL_PAD_EIM_D23__GPIO3_IO23 0x1b088 /* EN_RTC_PWR */
  302. MX6QDL_PAD_SD3_DAT4__GPIO7_IO01 0x1b088 /* REVSTRAP1 */
  303. /* Offboard */
  304. MX6QDL_PAD_DISP0_DAT7__GPIO4_IO28 0x1b088 /* LCD_D09 */
  305. MX6QDL_PAD_DISP0_DAT9__GPIO4_IO30 0x1b088 /* HD1_IRQ */
  306. MX6QDL_PAD_DISP0_DAT10__GPIO4_IO31 0x1b088 /* LCD_D10 */
  307. MX6QDL_PAD_DISP0_DAT11__GPIO5_IO05 0x1b088 /* LCD_D11 */
  308. MX6QDL_PAD_EIM_EB1__GPIO2_IO29 0x1b088 /* BUS_BHE */
  309. MX6QDL_PAD_EIM_LBA__GPIO2_IO27 0x1b088 /* BUS_ALE */
  310. MX6QDL_PAD_EIM_CS0__GPIO2_IO23 0x1b088 /* BUS_CS */
  311. MX6QDL_PAD_EIM_A24__GPIO5_IO04 0x1b088 /* DIO_20 */
  312. MX6QDL_PAD_EIM_WAIT__GPIO5_IO00 0x1b088 /* BUS_WAIT */
  313. MX6QDL_PAD_EIM_DA0__GPIO3_IO00 0x1b088 /* MUX_AD_00 */
  314. MX6QDL_PAD_EIM_DA1__GPIO3_IO01 0x1b088 /* MUX_AD_01 */
  315. MX6QDL_PAD_EIM_DA2__GPIO3_IO02 0x1b088 /* MUX_AD_02 */
  316. MX6QDL_PAD_EIM_DA3__GPIO3_IO03 0x1b088 /* MUX_AD_03 */
  317. MX6QDL_PAD_EIM_DA4__GPIO3_IO04 0x1b088 /* MUX_AD_04 */
  318. MX6QDL_PAD_EIM_DA5__GPIO3_IO05 0x1b088 /* MUX_AD_05 */
  319. MX6QDL_PAD_EIM_DA6__GPIO3_IO06 0x1b088 /* MUX_AD_06 */
  320. MX6QDL_PAD_EIM_DA7__GPIO3_IO07 0x1b088 /* MUX_AD_07 */
  321. MX6QDL_PAD_EIM_DA8__GPIO3_IO08 0x1b088 /* MUX_AD_08 */
  322. MX6QDL_PAD_EIM_DA9__GPIO3_IO09 0x1b088 /* MUX_AD_09 */
  323. MX6QDL_PAD_EIM_DA10__GPIO3_IO10 0x1b088 /* MUX_AD_10 */
  324. MX6QDL_PAD_EIM_DA11__GPIO3_IO11 0x1b088 /* MUX_AD_11 */
  325. MX6QDL_PAD_EIM_DA12__GPIO3_IO12 0x1b088 /* MUX_AD_12 */
  326. MX6QDL_PAD_EIM_DA13__GPIO3_IO13 0x1b088 /* MUX_AD_13 */
  327. MX6QDL_PAD_EIM_DA14__GPIO3_IO14 0x1b088 /* MUX_AD_14 */
  328. MX6QDL_PAD_EIM_DA15__GPIO3_IO15 0x1b088 /* MUX_AD_15 */
  329. /* Strapping only */
  330. MX6QDL_PAD_EIM_A18__GPIO2_IO20 0x1b088
  331. MX6QDL_PAD_EIM_A21__GPIO2_IO17 0x1b088
  332. >;
  333. };
  334. pinctrl_i2c1: i2c1grp {
  335. fsl,pins = <
  336. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  337. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  338. >;
  339. };
  340. pinctrl_i2c1_gpio: i2c1gpiogrp {
  341. fsl,pins = <
  342. MX6QDL_PAD_EIM_D21__GPIO3_IO21 0x4001b8b1
  343. MX6QDL_PAD_EIM_D28__GPIO3_IO28 0x4001b8b1
  344. >;
  345. };
  346. pinctrl_i2c2: i2c2grp {
  347. fsl,pins = <
  348. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  349. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  350. >;
  351. };
  352. pinctrl_i2c2_gpio: i2c2gpiogrp {
  353. fsl,pins = <
  354. MX6QDL_PAD_KEY_COL3__GPIO4_IO12 0x4001b8b1
  355. MX6QDL_PAD_KEY_ROW3__GPIO4_IO13 0x4001b8b1
  356. >;
  357. };
  358. pinctrl_leds1: leds1grp {
  359. fsl,pins = <
  360. MX6QDL_PAD_EIM_D27__GPIO3_IO27 0x1b088 /* GREEN_LED */
  361. MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b088 /* RED_LED */
  362. MX6QDL_PAD_GPIO_9__GPIO1_IO09 0x1b088 /* YEL_LED */
  363. MX6QDL_PAD_DISP0_DAT4__GPIO4_IO25 0x1b088 /* IMX6_BLUE_LED */
  364. >;
  365. };
  366. pinctrl_sgtl5000: sgtl5000grp {
  367. fsl,pins = <
  368. MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x130b0
  369. MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x130b0
  370. MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x110b0
  371. MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x130b0
  372. MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x130b0 /* Audio CLK */
  373. >;
  374. };
  375. pinctrl_uart1: uart1grp {
  376. fsl,pins = <
  377. MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b088
  378. MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b088
  379. >;
  380. };
  381. pinctrl_uart2: uart2grp {
  382. fsl,pins = <
  383. MX6QDL_PAD_GPIO_7__UART2_TX_DATA 0x1b088
  384. MX6QDL_PAD_GPIO_8__UART2_RX_DATA 0x1b088
  385. MX6QDL_PAD_SD4_DAT6__UART2_CTS_B 0x1b088
  386. MX6QDL_PAD_SD4_DAT5__UART2_RTS_B 0x1b088
  387. >;
  388. };
  389. pinctrl_uart3: uart3grp {
  390. fsl,pins = <
  391. MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b088
  392. MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b088
  393. MX6QDL_PAD_EIM_D30__UART3_RTS_B 0x1b088
  394. MX6QDL_PAD_EIM_D31__UART3_CTS_B 0x1b088
  395. >;
  396. };
  397. pinctrl_uart4: uart4grp {
  398. fsl,pins = <
  399. MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b088
  400. MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b088
  401. >;
  402. };
  403. pinctrl_uart5: uart5grp {
  404. fsl,pins = <
  405. MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b088
  406. MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b088
  407. >;
  408. };
  409. pinctrl_usbotg: usbotggrp {
  410. fsl,pins = <
  411. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  412. >;
  413. };
  414. pinctrl_usdhc1: usdhc1grp {
  415. fsl,pins = <
  416. MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059
  417. MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059
  418. MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059
  419. MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059
  420. MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059
  421. MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059
  422. MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x17059 /* WIFI IRQ */
  423. >;
  424. };
  425. pinctrl_usdhc2: usdhc2grp {
  426. fsl,pins = <
  427. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  428. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  429. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  430. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  431. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  432. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  433. MX6QDL_PAD_EIM_EB0__GPIO2_IO28 0x1b088 /* EN_SD_POWER */
  434. >;
  435. };
  436. pinctrl_usdhc3: usdhc3grp {
  437. fsl,pins = <
  438. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  439. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  440. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  441. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  442. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  443. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  444. >;
  445. };
  446. };
  447. &pcie {
  448. status = "okay";
  449. };
  450. &snvs_rtc {
  451. status = "disabled";
  452. };
  453. &ssi1 {
  454. status = "okay";
  455. };
  456. &uart1 {
  457. pinctrl-names = "default";
  458. pinctrl-0 = <&pinctrl_uart1>;
  459. status = "okay";
  460. };
  461. &uart2 {
  462. pinctrl-names = "default";
  463. pinctrl-0 = <&pinctrl_uart2>;
  464. uart-has-rtscts;
  465. status = "okay";
  466. };
  467. &uart3 {
  468. pinctrl-names = "default";
  469. pinctrl-0 = <&pinctrl_uart3>;
  470. status = "okay";
  471. };
  472. &uart4 {
  473. pinctrl-names = "default";
  474. pinctrl-0 = <&pinctrl_uart4>;
  475. status = "okay";
  476. };
  477. &uart5 {
  478. pinctrl-names = "default";
  479. pinctrl-0 = <&pinctrl_uart5>;
  480. status = "okay";
  481. };
  482. &usbh1 {
  483. status = "okay";
  484. };
  485. &usbotg {
  486. vbus-supply = <&reg_usb_otg_vbus>;
  487. pinctrl-names = "default";
  488. pinctrl-0 = <&pinctrl_usbotg>;
  489. disable-over-current;
  490. status = "okay";
  491. };
  492. /* WIFI */
  493. &usdhc1 {
  494. pinctrl-names = "default";
  495. pinctrl-0 = <&pinctrl_usdhc1>;
  496. vmmc-supply = <&reg_wlan_vmmc>;
  497. bus-width = <4>;
  498. non-removable;
  499. #address-cells = <1>;
  500. #size-cells = <0>;
  501. status = "okay";
  502. wlcore: wlcore@2 {
  503. compatible = "ti,wl1271";
  504. reg = <2>;
  505. interrupt-parent = <&gpio1>;
  506. interrupts = <26 IRQ_TYPE_LEVEL_HIGH>;
  507. ref-clock-frequency = <38400000>;
  508. };
  509. };
  510. /* SD */
  511. &usdhc2 {
  512. pinctrl-names = "default";
  513. pinctrl-0 = <&pinctrl_usdhc2>;
  514. vmmc-supply = <&reg_3p3v>;
  515. bus-width = <4>;
  516. fsl,wp-controller;
  517. status = "okay";
  518. };
  519. /* eMMC */
  520. &usdhc3 {
  521. pinctrl-names = "default";
  522. pinctrl-0 = <&pinctrl_usdhc3>;
  523. vmmc-supply = <&reg_3p3v>;
  524. bus-width = <4>;
  525. non-removable;
  526. status = "okay";
  527. };