imx6qdl-gw5913.dtsi 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2019 Gateworks Corporation
  4. */
  5. #include <dt-bindings/gpio/gpio.h>
  6. #include <dt-bindings/input/linux-event-codes.h>
  7. #include <dt-bindings/interrupt-controller/irq.h>
  8. / {
  9. /* these are used by bootloader for disabling nodes */
  10. aliases {
  11. led0 = &led0;
  12. led1 = &led1;
  13. nand = &gpmi;
  14. usb0 = &usbh1;
  15. usb1 = &usbotg;
  16. };
  17. chosen {
  18. stdout-path = &uart2;
  19. };
  20. gpio-keys {
  21. compatible = "gpio-keys";
  22. user-pb {
  23. label = "user_pb";
  24. gpios = <&gsc_gpio 2 GPIO_ACTIVE_LOW>;
  25. linux,code = <BTN_0>;
  26. };
  27. user-pb1x {
  28. label = "user_pb1x";
  29. linux,code = <BTN_1>;
  30. interrupt-parent = <&gsc>;
  31. interrupts = <0>;
  32. };
  33. key-erased {
  34. label = "key-erased";
  35. linux,code = <BTN_2>;
  36. interrupt-parent = <&gsc>;
  37. interrupts = <1>;
  38. };
  39. eeprom-wp {
  40. label = "eeprom_wp";
  41. linux,code = <BTN_3>;
  42. interrupt-parent = <&gsc>;
  43. interrupts = <2>;
  44. };
  45. tamper {
  46. label = "tamper";
  47. linux,code = <BTN_4>;
  48. interrupt-parent = <&gsc>;
  49. interrupts = <5>;
  50. };
  51. switch-hold {
  52. label = "switch_hold";
  53. linux,code = <BTN_5>;
  54. interrupt-parent = <&gsc>;
  55. interrupts = <7>;
  56. };
  57. };
  58. leds {
  59. compatible = "gpio-leds";
  60. pinctrl-names = "default";
  61. pinctrl-0 = <&pinctrl_gpio_leds>;
  62. led0: led-user1 {
  63. label = "user1";
  64. gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */
  65. default-state = "on";
  66. linux,default-trigger = "heartbeat";
  67. };
  68. led1: led-user2 {
  69. label = "user2";
  70. gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */
  71. default-state = "off";
  72. };
  73. };
  74. memory@10000000 {
  75. device_type = "memory";
  76. reg = <0x10000000 0x20000000>;
  77. };
  78. pps {
  79. compatible = "pps-gpio";
  80. pinctrl-names = "default";
  81. pinctrl-0 = <&pinctrl_pps>;
  82. gpios = <&gpio7 0 GPIO_ACTIVE_HIGH>;
  83. status = "okay";
  84. };
  85. reg_3p3v: regulator-3p3v {
  86. compatible = "regulator-fixed";
  87. regulator-name = "3P3V";
  88. regulator-min-microvolt = <3300000>;
  89. regulator-max-microvolt = <3300000>;
  90. regulator-always-on;
  91. };
  92. reg_5p0v: regulator-5p0v {
  93. compatible = "regulator-fixed";
  94. regulator-name = "5P0V";
  95. regulator-min-microvolt = <5000000>;
  96. regulator-max-microvolt = <5000000>;
  97. regulator-always-on;
  98. };
  99. };
  100. &fec {
  101. pinctrl-names = "default";
  102. pinctrl-0 = <&pinctrl_enet>;
  103. phy-mode = "rgmii-id";
  104. status = "okay";
  105. };
  106. &gpmi {
  107. pinctrl-names = "default";
  108. pinctrl-0 = <&pinctrl_gpmi_nand>;
  109. status = "okay";
  110. };
  111. &i2c1 {
  112. clock-frequency = <100000>;
  113. pinctrl-names = "default";
  114. pinctrl-0 = <&pinctrl_i2c1>;
  115. status = "okay";
  116. gsc: gsc@20 {
  117. compatible = "gw,gsc";
  118. reg = <0x20>;
  119. interrupt-parent = <&gpio1>;
  120. interrupts = <4 IRQ_TYPE_LEVEL_LOW>;
  121. interrupt-controller;
  122. #interrupt-cells = <1>;
  123. #size-cells = <0>;
  124. adc {
  125. compatible = "gw,gsc-adc";
  126. #address-cells = <1>;
  127. #size-cells = <0>;
  128. channel@6 {
  129. gw,mode = <0>;
  130. reg = <0x06>;
  131. label = "temp";
  132. };
  133. channel@8 {
  134. gw,mode = <3>;
  135. reg = <0x08>;
  136. label = "vdd_bat";
  137. };
  138. channel@82 {
  139. gw,mode = <2>;
  140. reg = <0x82>;
  141. label = "vdd_vin";
  142. gw,voltage-divider-ohms = <22100 1000>;
  143. gw,voltage-offset-microvolt = <800000>;
  144. };
  145. channel@84 {
  146. gw,mode = <2>;
  147. reg = <0x84>;
  148. label = "vdd_5p0";
  149. gw,voltage-divider-ohms = <22100 10000>;
  150. };
  151. channel@86 {
  152. gw,mode = <2>;
  153. reg = <0x86>;
  154. label = "vdd_3p3";
  155. gw,voltage-divider-ohms = <10000 10000>;
  156. };
  157. channel@88 {
  158. gw,mode = <2>;
  159. reg = <0x88>;
  160. label = "vdd_2p5";
  161. gw,voltage-divider-ohms = <10000 10000>;
  162. };
  163. channel@8c {
  164. gw,mode = <2>;
  165. reg = <0x8c>;
  166. label = "vdd_arm";
  167. };
  168. channel@8e {
  169. gw,mode = <2>;
  170. reg = <0x8e>;
  171. label = "vdd_soc";
  172. };
  173. channel@90 {
  174. gw,mode = <2>;
  175. reg = <0x90>;
  176. label = "vdd_1p5";
  177. };
  178. channel@92 {
  179. gw,mode = <2>;
  180. reg = <0x92>;
  181. label = "vdd_1p0";
  182. };
  183. channel@98 {
  184. gw,mode = <2>;
  185. reg = <0x98>;
  186. label = "vdd_3p0";
  187. };
  188. channel@9a {
  189. gw,mode = <2>;
  190. reg = <0x9a>;
  191. label = "vdd_an1";
  192. gw,voltage-divider-ohms = <10000 10000>;
  193. };
  194. channel@a2 {
  195. gw,mode = <2>;
  196. reg = <0xa2>;
  197. label = "vdd_gsc";
  198. gw,voltage-divider-ohms = <10000 10000>;
  199. };
  200. };
  201. };
  202. gsc_gpio: gpio@23 {
  203. compatible = "nxp,pca9555";
  204. reg = <0x23>;
  205. gpio-controller;
  206. #gpio-cells = <2>;
  207. interrupt-parent = <&gsc>;
  208. interrupts = <4>;
  209. };
  210. eeprom@50 {
  211. compatible = "atmel,24c02";
  212. reg = <0x50>;
  213. pagesize = <16>;
  214. };
  215. eeprom@51 {
  216. compatible = "atmel,24c02";
  217. reg = <0x51>;
  218. pagesize = <16>;
  219. };
  220. eeprom@52 {
  221. compatible = "atmel,24c02";
  222. reg = <0x52>;
  223. pagesize = <16>;
  224. };
  225. eeprom@53 {
  226. compatible = "atmel,24c02";
  227. reg = <0x53>;
  228. pagesize = <16>;
  229. };
  230. rtc@68 {
  231. compatible = "dallas,ds1672";
  232. reg = <0x68>;
  233. };
  234. };
  235. &i2c2 {
  236. clock-frequency = <100000>;
  237. pinctrl-names = "default";
  238. pinctrl-0 = <&pinctrl_i2c2>;
  239. status = "okay";
  240. };
  241. &i2c3 {
  242. clock-frequency = <100000>;
  243. pinctrl-names = "default";
  244. pinctrl-0 = <&pinctrl_i2c3>;
  245. status = "okay";
  246. };
  247. &pcie {
  248. pinctrl-names = "default";
  249. pinctrl-0 = <&pinctrl_pcie>;
  250. reset-gpio = <&gpio1 0 GPIO_ACTIVE_LOW>;
  251. status = "okay";
  252. };
  253. &pwm2 {
  254. pinctrl-names = "default";
  255. pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */
  256. status = "disabled";
  257. };
  258. &pwm3 {
  259. pinctrl-names = "default";
  260. pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */
  261. status = "disabled";
  262. };
  263. &pwm4 {
  264. pinctrl-names = "default";
  265. pinctrl-0 = <&pinctrl_pwm4>; /* MX6_DIO3 */
  266. status = "disabled";
  267. };
  268. &uart1 {
  269. pinctrl-names = "default";
  270. pinctrl-0 = <&pinctrl_uart1>;
  271. status = "okay";
  272. };
  273. &uart2 {
  274. pinctrl-names = "default";
  275. pinctrl-0 = <&pinctrl_uart2>;
  276. status = "okay";
  277. };
  278. &uart3 {
  279. pinctrl-names = "default";
  280. pinctrl-0 = <&pinctrl_uart3>;
  281. status = "okay";
  282. };
  283. &uart5 {
  284. pinctrl-names = "default";
  285. pinctrl-0 = <&pinctrl_uart5>;
  286. status = "okay";
  287. };
  288. &usbotg {
  289. pinctrl-names = "default";
  290. pinctrl-0 = <&pinctrl_usbotg>;
  291. disable-over-current;
  292. status = "okay";
  293. };
  294. &usbh1 {
  295. status = "okay";
  296. };
  297. &wdog1 {
  298. pinctrl-names = "default";
  299. pinctrl-0 = <&pinctrl_wdog>;
  300. fsl,ext-reset-output;
  301. };
  302. &iomuxc {
  303. pinctrl_enet: enetgrp {
  304. fsl,pins = <
  305. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030
  306. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030
  307. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030
  308. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030
  309. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030
  310. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030
  311. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030
  312. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030
  313. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030
  314. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030
  315. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030
  316. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030
  317. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  318. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  319. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  320. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  321. MX6QDL_PAD_ENET_TXD0__GPIO1_IO30 0x1b0b0
  322. >;
  323. };
  324. pinctrl_gpio_leds: gpioledsgrp {
  325. fsl,pins = <
  326. MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0
  327. MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0
  328. >;
  329. };
  330. pinctrl_gpmi_nand: gpminandgrp {
  331. fsl,pins = <
  332. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  333. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  334. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  335. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  336. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  337. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  338. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  339. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  340. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  341. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  342. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  343. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  344. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  345. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  346. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  347. >;
  348. };
  349. pinctrl_i2c1: i2c1grp {
  350. fsl,pins = <
  351. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  352. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  353. MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x0001b0b0
  354. >;
  355. };
  356. pinctrl_i2c2: i2c2grp {
  357. fsl,pins = <
  358. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  359. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  360. >;
  361. };
  362. pinctrl_i2c3: i2c3grp {
  363. fsl,pins = <
  364. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  365. MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
  366. >;
  367. };
  368. pinctrl_pcie: pciegrp {
  369. fsl,pins = <
  370. MX6QDL_PAD_GPIO_0__GPIO1_IO00 0x1b0b0
  371. >;
  372. };
  373. pinctrl_pps: ppsgrp {
  374. fsl,pins = <
  375. MX6QDL_PAD_SD3_DAT5__GPIO7_IO00 0x1b0b1
  376. >;
  377. };
  378. pinctrl_pwm2: pwm2grp {
  379. fsl,pins = <
  380. MX6QDL_PAD_SD1_DAT2__PWM2_OUT 0x1b0b1
  381. >;
  382. };
  383. pinctrl_pwm3: pwm3grp {
  384. fsl,pins = <
  385. MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x1b0b1
  386. >;
  387. };
  388. pinctrl_pwm4: pwm4grp {
  389. fsl,pins = <
  390. MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1
  391. >;
  392. };
  393. pinctrl_uart1: uart1grp {
  394. fsl,pins = <
  395. MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1
  396. MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1
  397. >;
  398. };
  399. pinctrl_uart2: uart2grp {
  400. fsl,pins = <
  401. MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1
  402. MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1
  403. >;
  404. };
  405. pinctrl_uart3: uart3grp {
  406. fsl,pins = <
  407. MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1
  408. MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1
  409. >;
  410. };
  411. pinctrl_uart5: uart5grp {
  412. fsl,pins = <
  413. MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1
  414. MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1
  415. >;
  416. };
  417. pinctrl_usbotg: usbotggrp {
  418. fsl,pins = <
  419. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  420. >;
  421. };
  422. pinctrl_wdog: wdoggrp {
  423. fsl,pins = <
  424. MX6QDL_PAD_DISP0_DAT8__WDOG1_B 0x1b0b0
  425. >;
  426. };
  427. };