imx6qdl-gw5907.dtsi 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2019 Gateworks Corporation
  4. */
  5. #include <dt-bindings/gpio/gpio.h>
  6. #include <dt-bindings/input/linux-event-codes.h>
  7. #include <dt-bindings/interrupt-controller/irq.h>
  8. / {
  9. /* these are used by bootloader for disabling nodes */
  10. aliases {
  11. led0 = &led0;
  12. led1 = &led1;
  13. nand = &gpmi;
  14. usb0 = &usbh1;
  15. usb1 = &usbotg;
  16. };
  17. chosen {
  18. stdout-path = &uart2;
  19. };
  20. gpio-keys {
  21. compatible = "gpio-keys";
  22. user-pb {
  23. label = "user_pb";
  24. gpios = <&gsc_gpio 0 GPIO_ACTIVE_LOW>;
  25. linux,code = <BTN_0>;
  26. };
  27. user-pb1x {
  28. label = "user_pb1x";
  29. linux,code = <BTN_1>;
  30. interrupt-parent = <&gsc>;
  31. interrupts = <0>;
  32. };
  33. key-erased {
  34. label = "key-erased";
  35. linux,code = <BTN_2>;
  36. interrupt-parent = <&gsc>;
  37. interrupts = <1>;
  38. };
  39. eeprom-wp {
  40. label = "eeprom_wp";
  41. linux,code = <BTN_3>;
  42. interrupt-parent = <&gsc>;
  43. interrupts = <2>;
  44. };
  45. tamper {
  46. label = "tamper";
  47. linux,code = <BTN_4>;
  48. interrupt-parent = <&gsc>;
  49. interrupts = <5>;
  50. };
  51. switch-hold {
  52. label = "switch_hold";
  53. linux,code = <BTN_5>;
  54. interrupt-parent = <&gsc>;
  55. interrupts = <7>;
  56. };
  57. };
  58. leds {
  59. compatible = "gpio-leds";
  60. pinctrl-names = "default";
  61. pinctrl-0 = <&pinctrl_gpio_leds>;
  62. led0: led-user1 {
  63. label = "user1";
  64. gpios = <&gpio4 6 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDG */
  65. default-state = "on";
  66. linux,default-trigger = "heartbeat";
  67. };
  68. led1: led-user2 {
  69. label = "user2";
  70. gpios = <&gpio4 7 GPIO_ACTIVE_HIGH>; /* MX6_PANLEDR */
  71. default-state = "off";
  72. };
  73. };
  74. memory@10000000 {
  75. device_type = "memory";
  76. reg = <0x10000000 0x20000000>;
  77. };
  78. pps {
  79. compatible = "pps-gpio";
  80. pinctrl-names = "default";
  81. pinctrl-0 = <&pinctrl_pps>;
  82. gpios = <&gpio1 26 GPIO_ACTIVE_HIGH>;
  83. status = "okay";
  84. };
  85. reg_3p3v: regulator-3p3v {
  86. compatible = "regulator-fixed";
  87. regulator-name = "3P3V";
  88. regulator-min-microvolt = <3300000>;
  89. regulator-max-microvolt = <3300000>;
  90. regulator-always-on;
  91. };
  92. reg_5p0v: regulator-5p0v {
  93. compatible = "regulator-fixed";
  94. regulator-name = "5P0V";
  95. regulator-min-microvolt = <5000000>;
  96. regulator-max-microvolt = <5000000>;
  97. regulator-always-on;
  98. };
  99. reg_usb_otg_vbus: regulator-usb-otg-vbus {
  100. compatible = "regulator-fixed";
  101. regulator-name = "usb_otg_vbus";
  102. regulator-min-microvolt = <5000000>;
  103. regulator-max-microvolt = <5000000>;
  104. gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
  105. enable-active-high;
  106. };
  107. };
  108. &fec {
  109. pinctrl-names = "default";
  110. pinctrl-0 = <&pinctrl_enet>;
  111. phy-mode = "rgmii-id";
  112. phy-reset-gpios = <&gpio1 30 GPIO_ACTIVE_LOW>;
  113. status = "okay";
  114. };
  115. &gpmi {
  116. pinctrl-names = "default";
  117. pinctrl-0 = <&pinctrl_gpmi_nand>;
  118. status = "okay";
  119. };
  120. &hdmi {
  121. ddc-i2c-bus = <&i2c3>;
  122. status = "okay";
  123. };
  124. &i2c1 {
  125. clock-frequency = <100000>;
  126. pinctrl-names = "default";
  127. pinctrl-0 = <&pinctrl_i2c1>;
  128. status = "okay";
  129. gsc: gsc@20 {
  130. compatible = "gw,gsc";
  131. reg = <0x20>;
  132. interrupt-parent = <&gpio1>;
  133. interrupts = <4 IRQ_TYPE_LEVEL_LOW>;
  134. interrupt-controller;
  135. #interrupt-cells = <1>;
  136. #size-cells = <0>;
  137. adc {
  138. compatible = "gw,gsc-adc";
  139. #address-cells = <1>;
  140. #size-cells = <0>;
  141. channel@0 {
  142. gw,mode = <0>;
  143. reg = <0x00>;
  144. label = "temp";
  145. };
  146. channel@2 {
  147. gw,mode = <1>;
  148. reg = <0x02>;
  149. label = "vdd_vin";
  150. };
  151. channel@5 {
  152. gw,mode = <1>;
  153. reg = <0x05>;
  154. label = "vdd_3p3";
  155. };
  156. channel@8 {
  157. gw,mode = <1>;
  158. reg = <0x08>;
  159. label = "vdd_bat";
  160. };
  161. channel@b {
  162. gw,mode = <1>;
  163. reg = <0x0b>;
  164. label = "vdd_5p0";
  165. };
  166. channel@e {
  167. gw,mode = <1>;
  168. reg = <0xe>;
  169. label = "vdd_arm";
  170. };
  171. channel@11 {
  172. gw,mode = <1>;
  173. reg = <0x11>;
  174. label = "vdd_soc";
  175. };
  176. channel@14 {
  177. gw,mode = <1>;
  178. reg = <0x14>;
  179. label = "vdd_3p0";
  180. };
  181. channel@17 {
  182. gw,mode = <1>;
  183. reg = <0x17>;
  184. label = "vdd_1p5";
  185. };
  186. channel@1d {
  187. gw,mode = <1>;
  188. reg = <0x1d>;
  189. label = "vdd_1p8";
  190. };
  191. channel@20 {
  192. gw,mode = <1>;
  193. reg = <0x20>;
  194. label = "vdd_an1";
  195. };
  196. channel@23 {
  197. gw,mode = <1>;
  198. reg = <0x23>;
  199. label = "vdd_2p5";
  200. };
  201. };
  202. };
  203. gsc_gpio: gpio@23 {
  204. compatible = "nxp,pca9555";
  205. reg = <0x23>;
  206. gpio-controller;
  207. #gpio-cells = <2>;
  208. interrupt-parent = <&gsc>;
  209. interrupts = <4>;
  210. };
  211. eeprom@50 {
  212. compatible = "atmel,24c02";
  213. reg = <0x50>;
  214. pagesize = <16>;
  215. };
  216. eeprom@51 {
  217. compatible = "atmel,24c02";
  218. reg = <0x51>;
  219. pagesize = <16>;
  220. };
  221. eeprom@52 {
  222. compatible = "atmel,24c02";
  223. reg = <0x52>;
  224. pagesize = <16>;
  225. };
  226. eeprom@53 {
  227. compatible = "atmel,24c02";
  228. reg = <0x53>;
  229. pagesize = <16>;
  230. };
  231. ds1672@68 {
  232. compatible = "dallas,ds1672";
  233. reg = <0x68>;
  234. };
  235. };
  236. &i2c2 {
  237. clock-frequency = <100000>;
  238. pinctrl-names = "default";
  239. pinctrl-0 = <&pinctrl_i2c2>;
  240. status = "okay";
  241. };
  242. &i2c3 {
  243. clock-frequency = <100000>;
  244. pinctrl-names = "default";
  245. pinctrl-0 = <&pinctrl_i2c3>;
  246. status = "okay";
  247. gpio@20 {
  248. compatible = "nxp,pca9555";
  249. reg = <0x20>;
  250. gpio-controller;
  251. #gpio-cells = <2>;
  252. };
  253. adc@48 {
  254. compatible = "ti,ads1015";
  255. reg = <0x48>;
  256. #address-cells = <1>;
  257. #size-cells = <0>;
  258. channel@4 {
  259. reg = <4>;
  260. ti,gain = <0>;
  261. ti,datarate = <5>;
  262. };
  263. channel@5 {
  264. reg = <5>;
  265. ti,gain = <0>;
  266. ti,datarate = <5>;
  267. };
  268. channel@6 {
  269. reg = <6>;
  270. ti,gain = <0>;
  271. ti,datarate = <5>;
  272. };
  273. };
  274. };
  275. &pcie {
  276. pinctrl-names = "default";
  277. pinctrl-0 = <&pinctrl_pcie>;
  278. reset-gpio = <&gpio1 0 GPIO_ACTIVE_LOW>;
  279. status = "okay";
  280. };
  281. &pwm2 {
  282. pinctrl-names = "default";
  283. pinctrl-0 = <&pinctrl_pwm2>; /* MX6_DIO1 */
  284. status = "disabled";
  285. };
  286. &pwm3 {
  287. pinctrl-names = "default";
  288. pinctrl-0 = <&pinctrl_pwm3>; /* MX6_DIO2 */
  289. status = "disabled";
  290. };
  291. &pwm4 {
  292. pinctrl-names = "default";
  293. pinctrl-0 = <&pinctrl_pwm4>; /* MX6_DIO3 */
  294. status = "disabled";
  295. };
  296. &uart1 {
  297. pinctrl-names = "default";
  298. pinctrl-0 = <&pinctrl_uart1>;
  299. status = "okay";
  300. };
  301. &uart2 {
  302. pinctrl-names = "default";
  303. pinctrl-0 = <&pinctrl_uart2>;
  304. status = "okay";
  305. };
  306. &uart3 {
  307. pinctrl-names = "default";
  308. pinctrl-0 = <&pinctrl_uart3>;
  309. status = "okay";
  310. };
  311. &uart5 {
  312. pinctrl-names = "default";
  313. pinctrl-0 = <&pinctrl_uart5>;
  314. status = "okay";
  315. };
  316. &usbotg {
  317. vbus-supply = <&reg_usb_otg_vbus>;
  318. pinctrl-names = "default";
  319. pinctrl-0 = <&pinctrl_usbotg>;
  320. disable-over-current;
  321. status = "okay";
  322. };
  323. &usbh1 {
  324. status = "okay";
  325. };
  326. &wdog1 {
  327. pinctrl-names = "default";
  328. pinctrl-0 = <&pinctrl_wdog>;
  329. fsl,ext-reset-output;
  330. };
  331. &iomuxc {
  332. pinctrl_enet: enetgrp {
  333. fsl,pins = <
  334. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  335. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  336. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  337. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  338. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  339. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  340. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  341. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  342. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  343. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  344. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  345. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  346. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  347. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  348. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  349. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  350. MX6QDL_PAD_ENET_TXD0__GPIO1_IO30 0x1b0b0
  351. >;
  352. };
  353. pinctrl_gpio_leds: gpioledsgrp {
  354. fsl,pins = <
  355. MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0
  356. MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0
  357. >;
  358. };
  359. pinctrl_gpmi_nand: gpminandgrp {
  360. fsl,pins = <
  361. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  362. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  363. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  364. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  365. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  366. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  367. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  368. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  369. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  370. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  371. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  372. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  373. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  374. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  375. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  376. >;
  377. };
  378. pinctrl_i2c1: i2c1grp {
  379. fsl,pins = <
  380. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  381. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  382. MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x0001b0b0
  383. >;
  384. };
  385. pinctrl_i2c2: i2c2grp {
  386. fsl,pins = <
  387. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  388. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  389. >;
  390. };
  391. pinctrl_i2c3: i2c3grp {
  392. fsl,pins = <
  393. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  394. MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
  395. MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b0
  396. MX6QDL_PAD_GPIO_19__GPIO4_IO05 0x1b0b0
  397. >;
  398. };
  399. pinctrl_pcie: pciegrp {
  400. fsl,pins = <
  401. MX6QDL_PAD_GPIO_0__GPIO1_IO00 0x1b0b0
  402. >;
  403. };
  404. pinctrl_pps: ppsgrp {
  405. fsl,pins = <
  406. MX6QDL_PAD_ENET_RXD1__GPIO1_IO26 0x1b0b1
  407. >;
  408. };
  409. pinctrl_pwm2: pwm2grp {
  410. fsl,pins = <
  411. MX6QDL_PAD_SD1_DAT2__PWM2_OUT 0x1b0b1
  412. >;
  413. };
  414. pinctrl_pwm3: pwm3grp {
  415. fsl,pins = <
  416. MX6QDL_PAD_SD1_DAT1__PWM3_OUT 0x1b0b1
  417. >;
  418. };
  419. pinctrl_pwm4: pwm4grp {
  420. fsl,pins = <
  421. MX6QDL_PAD_SD1_CMD__PWM4_OUT 0x1b0b1
  422. >;
  423. };
  424. pinctrl_uart1: uart1grp {
  425. fsl,pins = <
  426. MX6QDL_PAD_SD3_DAT7__UART1_TX_DATA 0x1b0b1
  427. MX6QDL_PAD_SD3_DAT6__UART1_RX_DATA 0x1b0b1
  428. >;
  429. };
  430. pinctrl_uart2: uart2grp {
  431. fsl,pins = <
  432. MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1
  433. MX6QDL_PAD_SD4_DAT4__UART2_RX_DATA 0x1b0b1
  434. >;
  435. };
  436. pinctrl_uart3: uart3grp {
  437. fsl,pins = <
  438. MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1
  439. MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1
  440. >;
  441. };
  442. pinctrl_uart5: uart5grp {
  443. fsl,pins = <
  444. MX6QDL_PAD_KEY_COL1__UART5_TX_DATA 0x1b0b1
  445. MX6QDL_PAD_KEY_ROW1__UART5_RX_DATA 0x1b0b1
  446. >;
  447. };
  448. pinctrl_usbotg: usbotggrp {
  449. fsl,pins = <
  450. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  451. MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0
  452. >;
  453. };
  454. pinctrl_wdog: wdoggrp {
  455. fsl,pins = <
  456. MX6QDL_PAD_DISP0_DAT8__WDOG1_B 0x1b0b0
  457. >;
  458. };
  459. };