imx6q-utilite-pro.dts 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. /*
  2. * Copyright 2013 CompuLab Ltd.
  3. * Copyright 2016 Christopher Spinrath
  4. *
  5. * Based on the devicetree distributed with the vendor kernel for the
  6. * Utilite Pro:
  7. * Copyright 2013 CompuLab Ltd.
  8. * Author: Valentin Raevsky <[email protected]>
  9. *
  10. * This file is dual-licensed: you can use it either under the terms
  11. * of the GPL or the X11 license, at your option. Note that this dual
  12. * licensing only applies to this file, and not this project as a
  13. * whole.
  14. *
  15. * a) This file is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of the
  18. * License, or (at your option) any later version.
  19. *
  20. * This file is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * Or, alternatively,
  26. *
  27. * b) Permission is hereby granted, free of charge, to any person
  28. * obtaining a copy of this software and associated documentation
  29. * files (the "Software"), to deal in the Software without
  30. * restriction, including without limitation the rights to use,
  31. * copy, modify, merge, publish, distribute, sublicense, and/or
  32. * sell copies of the Software, and to permit persons to whom the
  33. * Software is furnished to do so, subject to the following
  34. * conditions:
  35. *
  36. * The above copyright notice and this permission notice shall be
  37. * included in all copies or substantial portions of the Software.
  38. *
  39. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  40. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
  41. * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  42. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
  43. * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  44. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  45. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  46. * OTHER DEALINGS IN THE SOFTWARE.
  47. */
  48. #include <dt-bindings/input/input.h>
  49. #include "imx6q-cm-fx6.dts"
  50. / {
  51. model = "CompuLab Utilite Pro";
  52. compatible = "compulab,utilite-pro", "compulab,cm-fx6", "fsl,imx6q";
  53. aliases {
  54. ethernet1 = &eth1;
  55. rtc0 = &em3027;
  56. rtc1 = &snvs_rtc;
  57. };
  58. encoder {
  59. compatible = "ti,tfp410";
  60. ports {
  61. #address-cells = <1>;
  62. #size-cells = <0>;
  63. port@0 {
  64. reg = <0>;
  65. tfp410_in: endpoint {
  66. remote-endpoint = <&parallel_display_out>;
  67. };
  68. };
  69. port@1 {
  70. reg = <1>;
  71. tfp410_out: endpoint {
  72. remote-endpoint = <&hdmi_connector_in>;
  73. };
  74. };
  75. };
  76. };
  77. gpio-keys {
  78. compatible = "gpio-keys";
  79. pinctrl-names = "default";
  80. pinctrl-0 = <&pinctrl_gpio_keys>;
  81. key-power {
  82. label = "Power Button";
  83. gpios = <&gpio1 29 GPIO_ACTIVE_LOW>;
  84. linux,code = <KEY_POWER>;
  85. wakeup-source;
  86. };
  87. };
  88. hdmi-connector {
  89. compatible = "hdmi-connector";
  90. pinctrl-names = "default";
  91. pinctrl-0 = <&pinctrl_hpd>;
  92. type = "a";
  93. ddc-i2c-bus = <&i2c_dvi_ddc>;
  94. hpd-gpios = <&gpio1 4 GPIO_ACTIVE_HIGH>;
  95. port {
  96. hdmi_connector_in: endpoint {
  97. remote-endpoint = <&tfp410_out>;
  98. };
  99. };
  100. };
  101. i2cmux {
  102. compatible = "i2c-mux-gpio";
  103. pinctrl-names = "default";
  104. pinctrl-0 = <&pinctrl_i2c1mux>;
  105. #address-cells = <1>;
  106. #size-cells = <0>;
  107. mux-gpios = <&gpio1 2 GPIO_ACTIVE_HIGH>;
  108. i2c-parent = <&i2c1>;
  109. i2c@0 {
  110. reg = <0>;
  111. #address-cells = <1>;
  112. #size-cells = <0>;
  113. eeprom@50 {
  114. compatible = "atmel,24c02";
  115. reg = <0x50>;
  116. pagesize = <16>;
  117. };
  118. em3027: rtc@56 {
  119. compatible = "emmicro,em3027";
  120. reg = <0x56>;
  121. };
  122. };
  123. i2c_dvi_ddc: i2c@1 {
  124. reg = <1>;
  125. #address-cells = <1>;
  126. #size-cells = <0>;
  127. };
  128. };
  129. parallel-display {
  130. compatible = "fsl,imx-parallel-display";
  131. #address-cells = <1>;
  132. #size-cells = <0>;
  133. pinctrl-names = "default";
  134. pinctrl-0 = <&pinctrl_ipu1>;
  135. interface-pix-fmt = "rgb24";
  136. port@0 {
  137. reg = <0>;
  138. parallel_display_in: endpoint {
  139. remote-endpoint = <&ipu1_di0_disp0>;
  140. };
  141. };
  142. port@1 {
  143. reg = <1>;
  144. parallel_display_out: endpoint {
  145. remote-endpoint = <&tfp410_in>;
  146. };
  147. };
  148. };
  149. };
  150. /*
  151. * A single IPU is not able to drive both display interfaces available on the
  152. * Utilite Pro at high resolution due to its bandwidth limitation. Since the
  153. * tfp410 encoder is wired up to IPU1, sever the link between IPU1 and the
  154. * SoC-internal Designware HDMI encoder forcing the latter to be connected to
  155. * IPU2 instead of IPU1.
  156. */
  157. /delete-node/&ipu1_di0_hdmi;
  158. /delete-node/&hdmi_mux_0;
  159. /delete-node/&ipu1_di1_hdmi;
  160. /delete-node/&hdmi_mux_1;
  161. &hdmi {
  162. pinctrl-names = "default";
  163. pinctrl-0 = <&pinctrl_hdmicec>;
  164. ddc-i2c-bus = <&i2c2>;
  165. status = "okay";
  166. };
  167. &i2c1 {
  168. pinctrl-names = "default";
  169. pinctrl-0 = <&pinctrl_i2c1>;
  170. status = "okay";
  171. };
  172. &i2c2 {
  173. pinctrl-names = "default";
  174. pinctrl-0 = <&pinctrl_i2c2>;
  175. status = "okay";
  176. };
  177. &iomuxc {
  178. pinctrl_gpio_keys: gpio_keysgrp {
  179. fsl,pins = <
  180. MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0
  181. >;
  182. };
  183. pinctrl_hdmicec: hdmicecgrp {
  184. fsl,pins = <
  185. MX6QDL_PAD_KEY_ROW2__HDMI_TX_CEC_LINE 0x1f8b0
  186. >;
  187. };
  188. pinctrl_hpd: hpdgrp {
  189. fsl,pins = <
  190. MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x1b0b0
  191. >;
  192. };
  193. pinctrl_i2c1: i2c1grp {
  194. fsl,pins = <
  195. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  196. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  197. >;
  198. };
  199. pinctrl_i2c1mux: i2c1muxgrp {
  200. fsl,pins = <
  201. MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b0
  202. >;
  203. };
  204. pinctrl_i2c2: i2c2grp {
  205. fsl,pins = <
  206. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  207. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  208. >;
  209. };
  210. pinctrl_ipu1: ipu1grp {
  211. fsl,pins = <
  212. MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x38
  213. MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x38
  214. MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x38
  215. MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x38
  216. MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x38
  217. MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x38
  218. MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x38
  219. MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x38
  220. MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x38
  221. MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x38
  222. MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x38
  223. MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x38
  224. MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x38
  225. MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x38
  226. MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x38
  227. MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x38
  228. MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x38
  229. MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x38
  230. MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x38
  231. MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x38
  232. MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x38
  233. MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x38
  234. MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x38
  235. MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x38
  236. MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x38
  237. MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x38
  238. MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x38
  239. MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x38
  240. >;
  241. };
  242. pinctrl_uart2: uart2grp {
  243. fsl,pins = <
  244. MX6QDL_PAD_GPIO_7__UART2_TX_DATA 0x1b0b1
  245. MX6QDL_PAD_GPIO_8__UART2_RX_DATA 0x1b0b1
  246. MX6QDL_PAD_SD4_DAT5__UART2_RTS_B 0x1b0b1
  247. MX6QDL_PAD_SD4_DAT6__UART2_CTS_B 0x1b0b1
  248. >;
  249. };
  250. pinctrl_usdhc3: usdhc3grp {
  251. fsl,pins = <
  252. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  253. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  254. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  255. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  256. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  257. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  258. >;
  259. };
  260. pinctrl_usdhc3_100mhz: usdhc3grp-100mhz {
  261. fsl,pins = <
  262. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170B9
  263. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100B9
  264. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170B9
  265. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170B9
  266. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170B9
  267. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170B9
  268. >;
  269. };
  270. pinctrl_usdhc3_200mhz: usdhc3grp-200mhz {
  271. fsl,pins = <
  272. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170F9
  273. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100F9
  274. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170F9
  275. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170F9
  276. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170F9
  277. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170F9
  278. >;
  279. };
  280. };
  281. &ipu1_di0_disp0 {
  282. remote-endpoint = <&parallel_display_in>;
  283. };
  284. &pcie {
  285. pcie@0,0 {
  286. reg = <0x000000 0 0 0 0>;
  287. #address-cells = <3>;
  288. #size-cells = <2>;
  289. /* non-removable i211 ethernet card */
  290. eth1: intel,i211@pcie0,0 {
  291. reg = <0x010000 0 0 0 0>;
  292. };
  293. };
  294. };
  295. &uart2 {
  296. pinctrl-names = "default";
  297. pinctrl-0 = <&pinctrl_uart2>;
  298. uart-has-rtscts;
  299. status = "okay";
  300. };
  301. &usdhc3 {
  302. pinctrl-names = "default", "state_100mhz", "state_200mhz";
  303. pinctrl-0 = <&pinctrl_usdhc3>;
  304. pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
  305. pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
  306. no-1-8-v;
  307. broken-cd;
  308. keep-power-in-suspend;
  309. status = "okay";
  310. };