imx6q-mccmon6.dts 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright 2016-2017
  4. * Lukasz Majewski, DENX Software Engineering, [email protected]
  5. */
  6. /dts-v1/;
  7. #include "imx6q.dtsi"
  8. #include <dt-bindings/gpio/gpio.h>
  9. #include <dt-bindings/pwm/pwm.h>
  10. / {
  11. model = "Liebherr (LWN) monitor6 i.MX6 Quad Board";
  12. compatible = "lwn,mccmon6", "fsl,imx6q";
  13. memory@10000000 {
  14. device_type = "memory";
  15. reg = <0x10000000 0x80000000>;
  16. };
  17. backlight_lvds: backlight {
  18. compatible = "pwm-backlight";
  19. pinctrl-names = "default";
  20. pinctrl-0 = <&pinctrl_backlight>;
  21. pwms = <&pwm2 0 5000000 PWM_POLARITY_INVERTED>;
  22. brightness-levels = < 0 1 2 3 4 5 6 7 8 9
  23. 10 11 12 13 14 15 16 17 18 19
  24. 20 21 22 23 24 25 26 27 28 29
  25. 30 31 32 33 34 35 36 37 38 39
  26. 40 41 42 43 44 45 46 47 48 49
  27. 50 51 52 53 54 55 56 57 58 59
  28. 60 61 62 63 64 65 66 67 68 69
  29. 70 71 72 73 74 75 76 77 78 79
  30. 80 81 82 83 84 85 86 87 88 89
  31. 90 91 92 93 94 95 96 97 98 99
  32. 100 101 102 103 104 105 106 107 108 109
  33. 110 111 112 113 114 115 116 117 118 119
  34. 120 121 122 123 124 125 126 127 128 129
  35. 130 131 132 133 134 135 136 137 138 139
  36. 140 141 142 143 144 145 146 147 148 149
  37. 150 151 152 153 154 155 156 157 158 159
  38. 160 161 162 163 164 165 166 167 168 169
  39. 170 171 172 173 174 175 176 177 178 179
  40. 180 181 182 183 184 185 186 187 188 189
  41. 190 191 192 193 194 195 196 197 198 199
  42. 200 201 202 203 204 205 206 207 208 209
  43. 210 211 212 213 214 215 216 217 218 219
  44. 220 221 222 223 224 225 226 227 228 229
  45. 230 231 232 233 234 235 236 237 238 239
  46. 240 241 242 243 244 245 246 247 248 249
  47. 250 251 252 253 254 255>;
  48. default-brightness-level = <50>;
  49. enable-gpios = <&gpio1 2 GPIO_ACTIVE_LOW>;
  50. };
  51. reg_lvds: regulator-lvds {
  52. compatible = "regulator-fixed";
  53. regulator-name = "lvds_ppen";
  54. regulator-min-microvolt = <3300000>;
  55. regulator-max-microvolt = <3300000>;
  56. regulator-boot-on;
  57. pinctrl-names = "default";
  58. pinctrl-0 = <&pinctrl_reg_lvds>;
  59. gpio = <&gpio1 19 GPIO_ACTIVE_HIGH>;
  60. enable-active-high;
  61. };
  62. panel-lvds0 {
  63. compatible = "innolux,g121x1-l03";
  64. backlight = <&backlight_lvds>;
  65. power-supply = <&reg_lvds>;
  66. port {
  67. panel_in_lvds0: endpoint {
  68. remote-endpoint = <&lvds0_out>;
  69. };
  70. };
  71. };
  72. };
  73. &ecspi3 {
  74. cs-gpios = <&gpio4 24 GPIO_ACTIVE_LOW>;
  75. pinctrl-names = "default";
  76. pinctrl-0 = <&pinctrl_ecspi3 &pinctrl_ecspi3_cs &pinctrl_ecspi3_flwp>;
  77. status = "okay";
  78. s25sl032p: flash@0 {
  79. #address-cells = <1>;
  80. #size-cells = <1>;
  81. compatible = "jedec,spi-nor";
  82. spi-max-frequency = <40000000>;
  83. reg = <0>;
  84. };
  85. };
  86. &fec {
  87. pinctrl-names = "default";
  88. pinctrl-0 = <&pinctrl_enet>;
  89. phy-mode = "rgmii";
  90. phy-reset-gpios = <&gpio1 27 GPIO_ACTIVE_LOW>;
  91. /delete-property/ interrupts;
  92. interrupts-extended = <&gpio1 6 IRQ_TYPE_LEVEL_HIGH>,
  93. <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
  94. fsl,err006687-workaround-present;
  95. status = "okay";
  96. };
  97. &i2c1 {
  98. clock-frequency = <100000>;
  99. pinctrl-names = "default";
  100. pinctrl-0 = <&pinctrl_i2c1>;
  101. status = "okay";
  102. };
  103. &i2c2 {
  104. clock-frequency = <100000>;
  105. pinctrl-names = "default";
  106. pinctrl-0 = <&pinctrl_i2c2>;
  107. status = "okay";
  108. pfuze100: pmic@8 {
  109. compatible = "fsl,pfuze100";
  110. reg = <0x08>;
  111. regulators {
  112. sw1a_reg: sw1ab {
  113. regulator-min-microvolt = <300000>;
  114. regulator-max-microvolt = <1875000>;
  115. regulator-boot-on;
  116. regulator-always-on;
  117. regulator-ramp-delay = <6250>;
  118. };
  119. sw1c_reg: sw1c {
  120. regulator-min-microvolt = <300000>;
  121. regulator-max-microvolt = <1875000>;
  122. regulator-boot-on;
  123. regulator-always-on;
  124. regulator-ramp-delay = <6250>;
  125. };
  126. sw2_reg: sw2 {
  127. regulator-min-microvolt = <800000>;
  128. regulator-max-microvolt = <3950000>;
  129. regulator-boot-on;
  130. regulator-always-on;
  131. };
  132. sw3a_reg: sw3a {
  133. regulator-min-microvolt = <400000>;
  134. regulator-max-microvolt = <1975000>;
  135. regulator-boot-on;
  136. regulator-always-on;
  137. };
  138. sw3b_reg: sw3b {
  139. regulator-min-microvolt = <400000>;
  140. regulator-max-microvolt = <1975000>;
  141. regulator-boot-on;
  142. regulator-always-on;
  143. };
  144. sw4_reg: sw4 {
  145. regulator-min-microvolt = <800000>;
  146. regulator-max-microvolt = <3300000>;
  147. };
  148. swbst_reg: swbst {
  149. regulator-min-microvolt = <5000000>;
  150. regulator-max-microvolt = <5150000>;
  151. };
  152. snvs_reg: vsnvs {
  153. regulator-min-microvolt = <1000000>;
  154. regulator-max-microvolt = <3000000>;
  155. regulator-boot-on;
  156. regulator-always-on;
  157. };
  158. vref_reg: vrefddr {
  159. regulator-boot-on;
  160. regulator-always-on;
  161. };
  162. vgen1_reg: vgen1 {
  163. regulator-min-microvolt = <800000>;
  164. regulator-max-microvolt = <1550000>;
  165. };
  166. vgen2_reg: vgen2 {
  167. regulator-min-microvolt = <800000>;
  168. regulator-max-microvolt = <1550000>;
  169. };
  170. vgen3_reg: vgen3 {
  171. regulator-min-microvolt = <1800000>;
  172. regulator-max-microvolt = <3300000>;
  173. };
  174. vgen4_reg: vgen4 {
  175. regulator-min-microvolt = <1800000>;
  176. regulator-max-microvolt = <3300000>;
  177. regulator-always-on;
  178. };
  179. vgen5_reg: vgen5 {
  180. regulator-min-microvolt = <1800000>;
  181. regulator-max-microvolt = <3300000>;
  182. regulator-always-on;
  183. };
  184. vgen6_reg: vgen6 {
  185. regulator-min-microvolt = <1800000>;
  186. regulator-max-microvolt = <3300000>;
  187. regulator-always-on;
  188. };
  189. };
  190. };
  191. };
  192. &ldb {
  193. status = "okay";
  194. lvds0: lvds-channel@0 {
  195. fsl,data-mapping = "spwg";
  196. fsl,data-width = <24>;
  197. status = "okay";
  198. port@4 {
  199. reg = <4>;
  200. lvds0_out: endpoint {
  201. remote-endpoint = <&panel_in_lvds0>;
  202. };
  203. };
  204. };
  205. };
  206. &pwm2 {
  207. pinctrl-names = "default";
  208. pinctrl-0 = <&pinctrl_pwm2>;
  209. status = "okay";
  210. };
  211. &uart1 {
  212. pinctrl-names = "default";
  213. pinctrl-0 = <&pinctrl_uart1>;
  214. status = "okay";
  215. };
  216. &uart4 {
  217. pinctrl-names = "default";
  218. pinctrl-0 = <&pinctrl_uart4>;
  219. uart-has-rtscts;
  220. status = "okay";
  221. };
  222. &usdhc2 {
  223. pinctrl-names = "default";
  224. pinctrl-0 = <&pinctrl_usdhc2>;
  225. cd-gpios = <&gpio1 4 GPIO_ACTIVE_LOW>;
  226. bus-width = <4>;
  227. status = "okay";
  228. };
  229. &usdhc3 {
  230. pinctrl-names = "default";
  231. pinctrl-0 = <&pinctrl_usdhc3>;
  232. bus-width = <8>;
  233. non-removable;
  234. status = "okay";
  235. };
  236. &weim {
  237. pinctrl-names = "default";
  238. pinctrl-0 = <&pinctrl_weim_nor &pinctrl_weim_cs0>;
  239. ranges = <0 0 0x08000000 0x08000000>;
  240. status = "okay";
  241. nor@0,0 {
  242. compatible = "cfi-flash";
  243. reg = <0 0 0x02000000>;
  244. #address-cells = <1>;
  245. #size-cells = <1>;
  246. bank-width = <2>;
  247. use-advanced-sector-protection;
  248. fsl,weim-cs-timing = <0x00620081 0x00000001 0x1c022000
  249. 0x0000c000 0x1404a38e 0x00000000>;
  250. };
  251. };
  252. &iomuxc {
  253. pinctrl-names = "default";
  254. pinctrl_backlight: dispgrp {
  255. fsl,pins = <
  256. /* BLEN_OUT */
  257. MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b0
  258. >;
  259. };
  260. pinctrl_ecspi3: ecspi3grp {
  261. fsl,pins = <
  262. MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1
  263. MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1
  264. MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1
  265. >;
  266. };
  267. pinctrl_ecspi3_cs: ecspi3csgrp {
  268. fsl,pins = <
  269. MX6QDL_PAD_DISP0_DAT3__GPIO4_IO24 0x80000000
  270. >;
  271. };
  272. pinctrl_ecspi3_flwp: ecspi3flwpgrp {
  273. fsl,pins = <
  274. MX6QDL_PAD_DISP0_DAT6__GPIO4_IO27 0x80000000
  275. >;
  276. };
  277. pinctrl_enet: enetgrp {
  278. fsl,pins = <
  279. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  280. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  281. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  282. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  283. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  284. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  285. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  286. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  287. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  288. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  289. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  290. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  291. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  292. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  293. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  294. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  295. MX6QDL_PAD_GPIO_6__ENET_IRQ 0x000b1
  296. MX6QDL_PAD_ENET_RXD0__GPIO1_IO27 0x1b0b0
  297. >;
  298. };
  299. pinctrl_i2c1: i2c1grp {
  300. fsl,pins = <
  301. MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
  302. MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
  303. >;
  304. };
  305. pinctrl_i2c2: i2c2grp {
  306. fsl,pins = <
  307. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  308. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  309. >;
  310. };
  311. pinctrl_pwm2: pwm2grp {
  312. fsl,pins = <
  313. MX6QDL_PAD_GPIO_1__PWM2_OUT 0x1b0b1
  314. >;
  315. };
  316. pinctrl_reg_lvds: reqlvdsgrp {
  317. fsl,pins = <
  318. /* LVDS_PPEN_OUT */
  319. MX6QDL_PAD_SD1_DAT2__GPIO1_IO19 0x1b0b0
  320. >;
  321. };
  322. pinctrl_uart1: uart1grp {
  323. fsl,pins = <
  324. MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  325. MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  326. >;
  327. };
  328. pinctrl_uart4: uart4grp {
  329. fsl,pins = <
  330. MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
  331. MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
  332. MX6QDL_PAD_CSI0_DAT16__UART4_RTS_B 0x1b0b1
  333. MX6QDL_PAD_CSI0_DAT17__UART4_CTS_B 0x1b0b1
  334. >;
  335. };
  336. pinctrl_usdhc2: usdhc2grp {
  337. fsl,pins = <
  338. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  339. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  340. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  341. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  342. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  343. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  344. MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x1b0b1
  345. >;
  346. };
  347. pinctrl_usdhc3: usdhc3grp {
  348. fsl,pins = <
  349. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  350. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  351. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  352. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  353. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  354. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  355. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059
  356. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059
  357. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059
  358. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059
  359. MX6QDL_PAD_SD3_RST__SD3_RESET 0x17059
  360. >;
  361. };
  362. pinctrl_weim_cs0: weimcs0grp {
  363. fsl,pins = <
  364. MX6QDL_PAD_EIM_CS0__EIM_CS0_B 0xb0b1
  365. >;
  366. };
  367. pinctrl_weim_nor: weimnorgrp {
  368. fsl,pins = <
  369. MX6QDL_PAD_EIM_OE__EIM_OE_B 0xb0b1
  370. MX6QDL_PAD_EIM_RW__EIM_RW 0xb0b1
  371. MX6QDL_PAD_EIM_WAIT__EIM_WAIT_B 0xb060
  372. MX6QDL_PAD_EIM_D16__EIM_DATA16 0x1b0b0
  373. MX6QDL_PAD_EIM_D17__EIM_DATA17 0x1b0b0
  374. MX6QDL_PAD_EIM_D18__EIM_DATA18 0x1b0b0
  375. MX6QDL_PAD_EIM_D19__EIM_DATA19 0x1b0b0
  376. MX6QDL_PAD_EIM_D20__EIM_DATA20 0x1b0b0
  377. MX6QDL_PAD_EIM_D21__EIM_DATA21 0x1b0b0
  378. MX6QDL_PAD_EIM_D22__EIM_DATA22 0x1b0b0
  379. MX6QDL_PAD_EIM_D23__EIM_DATA23 0x1b0b0
  380. MX6QDL_PAD_EIM_D24__EIM_DATA24 0x1b0b0
  381. MX6QDL_PAD_EIM_D25__EIM_DATA25 0x1b0b0
  382. MX6QDL_PAD_EIM_D26__EIM_DATA26 0x1b0b0
  383. MX6QDL_PAD_EIM_D27__EIM_DATA27 0x1b0b0
  384. MX6QDL_PAD_EIM_D28__EIM_DATA28 0x1b0b0
  385. MX6QDL_PAD_EIM_D29__EIM_DATA29 0x1b0b0
  386. MX6QDL_PAD_EIM_D30__EIM_DATA30 0x1b0b0
  387. MX6QDL_PAD_EIM_D31__EIM_DATA31 0x1b0b0
  388. MX6QDL_PAD_EIM_A23__EIM_ADDR23 0xb0b1
  389. MX6QDL_PAD_EIM_A22__EIM_ADDR22 0xb0b1
  390. MX6QDL_PAD_EIM_A21__EIM_ADDR21 0xb0b1
  391. MX6QDL_PAD_EIM_A20__EIM_ADDR20 0xb0b1
  392. MX6QDL_PAD_EIM_A19__EIM_ADDR19 0xb0b1
  393. MX6QDL_PAD_EIM_A18__EIM_ADDR18 0xb0b1
  394. MX6QDL_PAD_EIM_A17__EIM_ADDR17 0xb0b1
  395. MX6QDL_PAD_EIM_A16__EIM_ADDR16 0xb0b1
  396. MX6QDL_PAD_EIM_DA15__EIM_AD15 0xb0b1
  397. MX6QDL_PAD_EIM_DA14__EIM_AD14 0xb0b1
  398. MX6QDL_PAD_EIM_DA13__EIM_AD13 0xb0b1
  399. MX6QDL_PAD_EIM_DA12__EIM_AD12 0xb0b1
  400. MX6QDL_PAD_EIM_DA11__EIM_AD11 0xb0b1
  401. MX6QDL_PAD_EIM_DA10__EIM_AD10 0xb0b1
  402. MX6QDL_PAD_EIM_DA9__EIM_AD09 0xb0b1
  403. MX6QDL_PAD_EIM_DA8__EIM_AD08 0xb0b1
  404. MX6QDL_PAD_EIM_DA7__EIM_AD07 0xb0b1
  405. MX6QDL_PAD_EIM_DA6__EIM_AD06 0xb0b1
  406. MX6QDL_PAD_EIM_DA5__EIM_AD05 0xb0b1
  407. MX6QDL_PAD_EIM_DA4__EIM_AD04 0xb0b1
  408. MX6QDL_PAD_EIM_DA3__EIM_AD03 0xb0b1
  409. MX6QDL_PAD_EIM_DA2__EIM_AD02 0xb0b1
  410. MX6QDL_PAD_EIM_DA1__EIM_AD01 0xb0b1
  411. MX6QDL_PAD_EIM_DA0__EIM_AD00 0xb0b1
  412. >;
  413. };
  414. };