imx6q-evi.dts 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518
  1. /*
  2. * Copyright 2016 United Western Technologies.
  3. *
  4. * This file is dual-licensed: you can use it either under the terms
  5. * of the GPL or the X11 license, at your option. Note that this dual
  6. * licensing only applies to this file, and not this project as a
  7. * whole
  8. *
  9. * a) This file is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of the
  12. * License, or (at your option) any later version.
  13. *
  14. * This file is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * Or, alternatively,
  20. *
  21. * b) Permission is hereby granted, free of charge, to any person
  22. * obtaining a copy of this software and associated documentation
  23. * files (the "Software"), to deal in the Software without
  24. * restriction, including without limitation the rights to use,
  25. * copy, modify, merge, publish, distribute, sublicense, and/or
  26. * sell copies of the Software, and to permit persons to whom the
  27. * Software is furnished to do so, subject to the following
  28. * conditions:
  29. *
  30. * The above copyright notice and this permission notice shall be
  31. * included in all copies or substantial portions of the Software.
  32. *
  33. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  34. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
  35. * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  36. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
  37. * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  38. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  39. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  40. * OTHER DEALINGS IN THE SOFTWARE.
  41. *
  42. */
  43. /dts-v1/;
  44. #include "imx6q.dtsi"
  45. #include <dt-bindings/gpio/gpio.h>
  46. #include <dt-bindings/interrupt-controller/irq.h>
  47. / {
  48. model = "Uniwest Evi";
  49. compatible = "uniwest,imx6q-evi", "fsl,imx6q";
  50. memory@10000000 {
  51. device_type = "memory";
  52. reg = <0x10000000 0x40000000>;
  53. };
  54. reg_usbh1_vbus: regulator-usbhubreset {
  55. compatible = "regulator-fixed";
  56. regulator-name = "usbh1_vbus";
  57. regulator-min-microvolt = <5000000>;
  58. regulator-max-microvolt = <5000000>;
  59. enable-active-high;
  60. startup-delay-us = <2>;
  61. pinctrl-names = "default";
  62. pinctrl-0 = <&pinctrl_usbh1_hubreset>;
  63. gpio = <&gpio7 12 GPIO_ACTIVE_HIGH>;
  64. };
  65. reg_usb_otg_vbus: regulator-usbotgvbus {
  66. compatible = "regulator-fixed";
  67. regulator-name = "usb_otg_vbus";
  68. regulator-min-microvolt = <5000000>;
  69. regulator-max-microvolt = <5000000>;
  70. pinctrl-names = "default";
  71. pinctrl-0 = <&pinctrl_usbotgvbus>;
  72. gpio = <&gpio4 15 GPIO_ACTIVE_HIGH>;
  73. enable-active-high;
  74. regulator-always-on;
  75. };
  76. panel {
  77. compatible = "sharp,lq101k1ly04";
  78. port {
  79. panel_in: endpoint {
  80. remote-endpoint = <&lvds0_out>;
  81. };
  82. };
  83. };
  84. };
  85. &ecspi1 {
  86. cs-gpios = <&gpio4 10 GPIO_ACTIVE_LOW>;
  87. pinctrl-names = "default";
  88. pinctrl-0 = <&pinctrl_ecspi1 &pinctrl_ecspi1cs>;
  89. status = "okay";
  90. fpga: fpga@0 {
  91. compatible = "altr,fpga-passive-serial";
  92. spi-max-frequency = <20000000>;
  93. reg = <0>;
  94. pinctrl-0 = <&pinctrl_fpgaspi>;
  95. nconfig-gpios = <&gpio4 9 GPIO_ACTIVE_LOW>;
  96. nstat-gpios = <&gpio4 11 GPIO_ACTIVE_LOW>;
  97. };
  98. };
  99. &ecspi3 {
  100. cs-gpios = <&gpio4 24 GPIO_ACTIVE_LOW>,
  101. <&gpio4 25 GPIO_ACTIVE_LOW>,
  102. <&gpio4 26 GPIO_ACTIVE_LOW>;
  103. pinctrl-names = "default";
  104. pinctrl-0 = <&pinctrl_ecspi3 &pinctrl_ecspi3cs>;
  105. status = "okay";
  106. };
  107. &ecspi5 {
  108. cs-gpios = <&gpio1 14 GPIO_ACTIVE_LOW>,
  109. <&gpio1 13 GPIO_ACTIVE_LOW>,
  110. <&gpio1 12 GPIO_ACTIVE_LOW>,
  111. <&gpio2 9 GPIO_ACTIVE_HIGH>;
  112. pinctrl-names = "default";
  113. pinctrl-0 = <&pinctrl_ecspi5 &pinctrl_ecspi5cs>;
  114. status = "okay";
  115. eeprom: m95m02@1 {
  116. compatible = "st,m95m02", "atmel,at25";
  117. size = <262144>;
  118. pagesize = <256>;
  119. address-width = <24>;
  120. spi-max-frequency = <5000000>;
  121. reg = <1>;
  122. };
  123. pb_rtc: rtc@3 {
  124. compatible = "nxp,rtc-pcf2123";
  125. spi-max-frequency = <2450000>;
  126. spi-cs-high;
  127. reg = <3>;
  128. };
  129. };
  130. &fec {
  131. pinctrl-names = "default";
  132. pinctrl-0 = <&pinctrl_enet>;
  133. phy-mode = "rgmii";
  134. phy-reset-gpios = <&gpio1 25 GPIO_ACTIVE_LOW>;
  135. /delete-property/ interrupts;
  136. interrupts-extended = <&gpio1 6 IRQ_TYPE_LEVEL_HIGH>,
  137. <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
  138. fsl,err006687-workaround-present;
  139. status = "okay";
  140. };
  141. &gpmi {
  142. pinctrl-names = "default";
  143. pinctrl-0 = <&pinctrl_gpminand>;
  144. status = "okay";
  145. };
  146. &i2c2 {
  147. pinctrl-names = "default";
  148. pinctrl-0 = <&pinctrl_i2c2>;
  149. clock-frequency = <100000>;
  150. status = "okay";
  151. };
  152. &i2c3 {
  153. pinctrl-names = "default", "gpio";
  154. pinctrl-0 = <&pinctrl_i2c3>;
  155. pinctrl-1 = <&pinctrl_i2c3_gpio>;
  156. clock-frequency = <100000>;
  157. scl-gpios = <&gpio1 5 GPIO_ACTIVE_HIGH>;
  158. sda-gpios = <&gpio7 11 GPIO_ACTIVE_HIGH>;
  159. status = "okay";
  160. battery: sbs-battery@b {
  161. compatible = "sbs,sbs-battery";
  162. reg = <0x0b>;
  163. sbs,poll-retry-count = <100>;
  164. sbs,i2c-retry-count = <100>;
  165. };
  166. };
  167. &ldb {
  168. status = "okay";
  169. lvds0: lvds-channel@0 {
  170. status = "okay";
  171. port@4 {
  172. reg = <4>;
  173. lvds0_out: endpoint {
  174. remote-endpoint = <&panel_in>;
  175. };
  176. };
  177. };
  178. };
  179. &ssi1 {
  180. status = "okay";
  181. };
  182. &uart1 {
  183. pinctrl-names = "default";
  184. pinctrl-0 = <&pinctrl_uart1>;
  185. status = "okay";
  186. };
  187. &uart2 {
  188. pinctrl-names = "default";
  189. pinctrl-0 = <&pinctrl_uart2>;
  190. status = "okay";
  191. };
  192. &usbh1 {
  193. vbus-supply = <&reg_usbh1_vbus>;
  194. pinctrl-names = "default";
  195. pinctrl-0 = <&pinctrl_usbh1>;
  196. dr_mode = "host";
  197. disable-over-current;
  198. status = "okay";
  199. };
  200. &usbotg {
  201. vbus-supply = <&reg_usb_otg_vbus>;
  202. pinctrl-names = "default";
  203. pinctrl-0 = <&pinctrl_usbotg>;
  204. disable-over-current;
  205. dr_mode = "otg";
  206. status = "okay";
  207. };
  208. &usdhc1 {
  209. pinctrl-names = "default";
  210. pinctrl-0 = <&pinctrl_usdhc1>;
  211. non-removable;
  212. status = "okay";
  213. };
  214. &weim {
  215. ranges = <0 0 0x08000000 0x08000000>;
  216. pinctrl-names = "default";
  217. pinctrl-0 = <&pinctrl_weimfpga &pinctrl_weimcs>;
  218. status = "okay";
  219. };
  220. &iomuxc {
  221. pinctrl-names = "default";
  222. pinctrl-0 = <&pinctrl_hog>;
  223. pinctrl_hog: hoggrp {
  224. fsl,pins = <
  225. /* pwr mcu alert irq */
  226. MX6QDL_PAD_SD4_DAT2__GPIO2_IO10 0x1b0b0
  227. /* remainder ???? */
  228. MX6QDL_PAD_CSI0_MCLK__GPIO5_IO19 0x1b0b0
  229. >;
  230. };
  231. pinctrl_ecspi1: ecspi1grp {
  232. fsl,pins = <
  233. MX6QDL_PAD_KEY_COL1__ECSPI1_MISO 0x100b1
  234. MX6QDL_PAD_KEY_ROW0__ECSPI1_MOSI 0x100b1
  235. MX6QDL_PAD_KEY_COL0__ECSPI1_SCLK 0x100b1
  236. >;
  237. };
  238. pinctrl_ecspi1cs: ecspi1csgrp {
  239. fsl,pins = <
  240. MX6QDL_PAD_KEY_COL2__GPIO4_IO10 0x1b0b0
  241. >;
  242. };
  243. pinctrl_ecspi3: ecspi3grp {
  244. fsl,pins = <
  245. MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x10068
  246. MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x10068
  247. MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x1f068
  248. >;
  249. };
  250. pinctrl_ecspi3cs: ecspi3csgrp {
  251. fsl,pins = <
  252. MX6QDL_PAD_DISP0_DAT3__GPIO4_IO24 0x1b0b0
  253. MX6QDL_PAD_DISP0_DAT4__GPIO4_IO25 0x1b0b0
  254. MX6QDL_PAD_DISP0_DAT5__GPIO4_IO26 0x1b0b0
  255. MX6QDL_PAD_DISP0_DAT6__GPIO4_IO27 0x1b0b0
  256. >;
  257. };
  258. pinctrl_ecspi5: ecspi5grp {
  259. fsl,pins = <
  260. MX6QDL_PAD_SD2_CLK__ECSPI5_SCLK 0x100b1
  261. MX6QDL_PAD_SD2_CMD__ECSPI5_MOSI 0x100b1
  262. MX6QDL_PAD_SD2_DAT0__ECSPI5_MISO 0x100b1
  263. >;
  264. };
  265. pinctrl_ecspi5cs: ecspi5csgrp {
  266. fsl,pins = <
  267. MX6QDL_PAD_SD2_DAT1__GPIO1_IO14 0x1b0b0
  268. MX6QDL_PAD_SD2_DAT2__GPIO1_IO13 0x1b0b0
  269. MX6QDL_PAD_SD2_DAT3__GPIO1_IO12 0x1b0b0
  270. MX6QDL_PAD_SD4_DAT1__GPIO2_IO09 0x1b0b0
  271. >;
  272. };
  273. pinctrl_enet: enetgrp {
  274. fsl,pins = <
  275. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  276. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  277. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b030
  278. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b030
  279. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b030
  280. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b030
  281. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b030
  282. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b030
  283. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  284. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b030
  285. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b030
  286. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b030
  287. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b030
  288. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b030
  289. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b030
  290. MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x4001b0a8
  291. MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25 0x1b0b0
  292. MX6QDL_PAD_GPIO_6__ENET_IRQ 0x000b1
  293. >;
  294. };
  295. pinctrl_fpgaspi: fpgaspigrp {
  296. fsl,pins = <
  297. MX6QDL_PAD_KEY_ROW1__GPIO4_IO09 0x1b0b0
  298. MX6QDL_PAD_KEY_ROW2__GPIO4_IO11 0x1b0b0
  299. >;
  300. };
  301. pinctrl_gpminand: gpminandgrp {
  302. fsl,pins = <
  303. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  304. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  305. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  306. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  307. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  308. MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  309. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  310. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  311. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  312. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  313. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  314. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  315. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  316. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  317. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  318. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  319. MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1
  320. >;
  321. };
  322. pinctrl_i2c2: i2c2grp {
  323. fsl,pins = <
  324. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  325. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  326. >;
  327. };
  328. pinctrl_i2c3: i2c3grp {
  329. fsl,pins = <
  330. MX6QDL_PAD_GPIO_5__I2C3_SCL 0x4001b8b1
  331. MX6QDL_PAD_GPIO_16__I2C3_SDA 0x4001b8b1
  332. >;
  333. };
  334. pinctrl_i2c3_gpio: i2c3gpiogrp {
  335. fsl,pins = <
  336. MX6QDL_PAD_GPIO_5__GPIO1_IO05 0x4001b8b1
  337. MX6QDL_PAD_GPIO_16__GPIO7_IO11 0x4001b8b1
  338. >;
  339. };
  340. pinctrl_weimcs: weimcsgrp {
  341. fsl,pins = <
  342. MX6QDL_PAD_EIM_CS0__EIM_CS0_B 0xb0b1
  343. MX6QDL_PAD_EIM_CS1__EIM_CS1_B 0xb0b1
  344. >;
  345. };
  346. pinctrl_weimfpga: weimfpgagrp {
  347. fsl,pins = <
  348. /* weim misc */
  349. MX6QDL_PAD_EIM_OE__EIM_OE_B 0xb0b1
  350. MX6QDL_PAD_EIM_RW__EIM_RW 0xb0b1
  351. MX6QDL_PAD_EIM_WAIT__EIM_WAIT_B 0xb060
  352. MX6QDL_PAD_EIM_BCLK__EIM_BCLK 0xb0b1
  353. MX6QDL_PAD_EIM_LBA__EIM_LBA_B 0xb0b1
  354. MX6QDL_PAD_EIM_EB0__EIM_EB0_B 0xb0b1
  355. MX6QDL_PAD_EIM_EB1__EIM_EB1_B 0xb0b1
  356. MX6QDL_PAD_EIM_EB2__EIM_EB2_B 0xb0b1
  357. MX6QDL_PAD_EIM_EB3__EIM_EB3_B 0xb0b1
  358. /* weim data */
  359. MX6QDL_PAD_CSI0_DATA_EN__EIM_DATA00 0x1b0b0
  360. MX6QDL_PAD_CSI0_VSYNC__EIM_DATA01 0x1b0b0
  361. MX6QDL_PAD_CSI0_DAT4__EIM_DATA02 0x1b0b0
  362. MX6QDL_PAD_CSI0_DAT5__EIM_DATA03 0x1b0b0
  363. MX6QDL_PAD_CSI0_DAT6__EIM_DATA04 0x1b0b0
  364. MX6QDL_PAD_CSI0_DAT7__EIM_DATA05 0x1b0b0
  365. MX6QDL_PAD_CSI0_DAT8__EIM_DATA06 0x1b0b0
  366. MX6QDL_PAD_CSI0_DAT9__EIM_DATA07 0x1b0b0
  367. MX6QDL_PAD_CSI0_DAT12__EIM_DATA08 0x1b0b0
  368. MX6QDL_PAD_CSI0_DAT13__EIM_DATA09 0x1b0b0
  369. MX6QDL_PAD_CSI0_DAT14__EIM_DATA10 0x1b0b0
  370. MX6QDL_PAD_CSI0_DAT15__EIM_DATA11 0x1b0b0
  371. MX6QDL_PAD_CSI0_DAT16__EIM_DATA12 0x1b0b0
  372. MX6QDL_PAD_CSI0_DAT17__EIM_DATA13 0x1b0b0
  373. MX6QDL_PAD_CSI0_DAT18__EIM_DATA14 0x1b0b0
  374. MX6QDL_PAD_CSI0_DAT19__EIM_DATA15 0x1b0b0
  375. MX6QDL_PAD_EIM_D16__EIM_DATA16 0x1b0b0
  376. MX6QDL_PAD_EIM_D17__EIM_DATA17 0x1b0b0
  377. MX6QDL_PAD_EIM_D18__EIM_DATA18 0x1b0b0
  378. MX6QDL_PAD_EIM_D19__EIM_DATA19 0x1b0b0
  379. MX6QDL_PAD_EIM_D20__EIM_DATA20 0x1b0b0
  380. MX6QDL_PAD_EIM_D21__EIM_DATA21 0x1b0b0
  381. MX6QDL_PAD_EIM_D22__EIM_DATA22 0x1b0b0
  382. MX6QDL_PAD_EIM_D23__EIM_DATA23 0x1b0b0
  383. MX6QDL_PAD_EIM_D24__EIM_DATA24 0x1b0b0
  384. MX6QDL_PAD_EIM_D25__EIM_DATA25 0x1b0b0
  385. MX6QDL_PAD_EIM_D26__EIM_DATA26 0x1b0b0
  386. MX6QDL_PAD_EIM_D27__EIM_DATA27 0x1b0b0
  387. MX6QDL_PAD_EIM_D28__EIM_DATA28 0x1b0b0
  388. MX6QDL_PAD_EIM_D29__EIM_DATA29 0x1b0b0
  389. MX6QDL_PAD_EIM_D30__EIM_DATA30 0x1b0b0
  390. MX6QDL_PAD_EIM_D31__EIM_DATA31 0x1b0b0
  391. /* weim address */
  392. MX6QDL_PAD_EIM_A25__EIM_ADDR25 0xb0b1
  393. MX6QDL_PAD_EIM_A24__EIM_ADDR24 0xb0b1
  394. MX6QDL_PAD_EIM_A23__EIM_ADDR23 0xb0b1
  395. MX6QDL_PAD_EIM_A22__EIM_ADDR22 0xb0b1
  396. MX6QDL_PAD_EIM_A21__EIM_ADDR21 0xb0b1
  397. MX6QDL_PAD_EIM_A20__EIM_ADDR20 0xb0b1
  398. MX6QDL_PAD_EIM_A19__EIM_ADDR19 0xb0b1
  399. MX6QDL_PAD_EIM_A18__EIM_ADDR18 0xb0b1
  400. MX6QDL_PAD_EIM_A17__EIM_ADDR17 0xb0b1
  401. MX6QDL_PAD_EIM_A16__EIM_ADDR16 0xb0b1
  402. MX6QDL_PAD_EIM_DA15__EIM_AD15 0xb0b1
  403. MX6QDL_PAD_EIM_DA14__EIM_AD14 0xb0b1
  404. MX6QDL_PAD_EIM_DA13__EIM_AD13 0xb0b1
  405. MX6QDL_PAD_EIM_DA12__EIM_AD12 0xb0b1
  406. MX6QDL_PAD_EIM_DA11__EIM_AD11 0xb0b1
  407. MX6QDL_PAD_EIM_DA10__EIM_AD10 0xb0b1
  408. MX6QDL_PAD_EIM_DA9__EIM_AD09 0xb0b1
  409. MX6QDL_PAD_EIM_DA8__EIM_AD08 0xb0b1
  410. MX6QDL_PAD_EIM_DA7__EIM_AD07 0xb0b1
  411. MX6QDL_PAD_EIM_DA6__EIM_AD06 0xb0b1
  412. MX6QDL_PAD_EIM_DA5__EIM_AD05 0xb0b1
  413. MX6QDL_PAD_EIM_DA4__EIM_AD04 0xb0b1
  414. MX6QDL_PAD_EIM_DA3__EIM_AD03 0xb0b1
  415. MX6QDL_PAD_EIM_DA2__EIM_AD02 0xb0b1
  416. MX6QDL_PAD_EIM_DA1__EIM_AD01 0xb0b1
  417. MX6QDL_PAD_EIM_DA0__EIM_AD00 0xb0b1
  418. >;
  419. };
  420. pinctrl_uart1: uart1grp {
  421. fsl,pins = <
  422. MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  423. MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  424. >;
  425. };
  426. pinctrl_uart2: uart2grp {
  427. fsl,pins = <
  428. MX6QDL_PAD_SD3_DAT5__UART2_TX_DATA 0x1b0b1
  429. MX6QDL_PAD_SD3_DAT4__UART2_RX_DATA 0x1b0b1
  430. MX6QDL_PAD_SD3_CLK__UART2_RTS_B 0x1b0b1
  431. MX6QDL_PAD_SD3_CMD__UART2_CTS_B 0x1b0b1
  432. >;
  433. };
  434. pinctrl_usbh1: usbh1grp {
  435. fsl,pins = <
  436. MX6QDL_PAD_GPIO_3__USB_H1_OC 0x1b0b0
  437. /* usbh1_b OC */
  438. MX6QDL_PAD_GPIO_0__GPIO1_IO00 0x1b0b0
  439. >;
  440. };
  441. pinctrl_usbh1_hubreset: usbh1hubresetgrp {
  442. fsl,pins = <
  443. MX6QDL_PAD_GPIO_17__GPIO7_IO12 0x1b0b0
  444. >;
  445. };
  446. pinctrl_usbotg: usbotggrp {
  447. fsl,pins = <
  448. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  449. MX6QDL_PAD_KEY_COL4__USB_OTG_OC 0x1b0b0
  450. >;
  451. };
  452. pinctrl_usbotgvbus: usbotgvbusgrp {
  453. fsl,pins = <
  454. MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x000b0
  455. >;
  456. };
  457. pinctrl_usdhc1: usdhc1grp {
  458. fsl,pins = <
  459. MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059
  460. MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059
  461. MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059
  462. MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059
  463. MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059
  464. MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059
  465. >;
  466. };
  467. };