imx51.dtsi 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660
  1. // SPDX-License-Identifier: GPL-2.0+
  2. //
  3. // Copyright 2011 Freescale Semiconductor, Inc.
  4. // Copyright 2011 Linaro Ltd.
  5. #include "imx51-pinfunc.h"
  6. #include <dt-bindings/clock/imx5-clock.h>
  7. #include <dt-bindings/gpio/gpio.h>
  8. #include <dt-bindings/input/input.h>
  9. #include <dt-bindings/interrupt-controller/irq.h>
  10. / {
  11. #address-cells = <1>;
  12. #size-cells = <1>;
  13. /*
  14. * The decompressor and also some bootloaders rely on a
  15. * pre-existing /chosen node to be available to insert the
  16. * command line and merge other ATAGS info.
  17. */
  18. chosen {};
  19. aliases {
  20. ethernet0 = &fec;
  21. gpio0 = &gpio1;
  22. gpio1 = &gpio2;
  23. gpio2 = &gpio3;
  24. gpio3 = &gpio4;
  25. i2c0 = &i2c1;
  26. i2c1 = &i2c2;
  27. mmc0 = &esdhc1;
  28. mmc1 = &esdhc2;
  29. mmc2 = &esdhc3;
  30. mmc3 = &esdhc4;
  31. serial0 = &uart1;
  32. serial1 = &uart2;
  33. serial2 = &uart3;
  34. spi0 = &ecspi1;
  35. spi1 = &ecspi2;
  36. spi2 = &cspi;
  37. };
  38. tzic: tz-interrupt-controller@e0000000 {
  39. compatible = "fsl,imx51-tzic", "fsl,tzic";
  40. interrupt-controller;
  41. #interrupt-cells = <1>;
  42. reg = <0xe0000000 0x4000>;
  43. };
  44. clocks {
  45. ckil {
  46. compatible = "fixed-clock";
  47. #clock-cells = <0>;
  48. clock-frequency = <32768>;
  49. };
  50. ckih1 {
  51. compatible = "fixed-clock";
  52. #clock-cells = <0>;
  53. clock-frequency = <0>;
  54. };
  55. ckih2 {
  56. compatible = "fixed-clock";
  57. #clock-cells = <0>;
  58. clock-frequency = <0>;
  59. };
  60. osc {
  61. compatible = "fixed-clock";
  62. #clock-cells = <0>;
  63. clock-frequency = <24000000>;
  64. };
  65. };
  66. cpus {
  67. #address-cells = <1>;
  68. #size-cells = <0>;
  69. cpu: cpu@0 {
  70. device_type = "cpu";
  71. compatible = "arm,cortex-a8";
  72. reg = <0>;
  73. clock-latency = <62500>;
  74. clocks = <&clks IMX5_CLK_CPU_PODF>;
  75. clock-names = "cpu";
  76. operating-points = <
  77. 166000 1000000
  78. 600000 1050000
  79. 800000 1100000
  80. >;
  81. voltage-tolerance = <5>;
  82. };
  83. };
  84. pmu: pmu {
  85. compatible = "arm,cortex-a8-pmu";
  86. interrupt-parent = <&tzic>;
  87. interrupts = <77>;
  88. };
  89. usbphy0: usbphy0 {
  90. compatible = "usb-nop-xceiv";
  91. clocks = <&clks IMX5_CLK_USB_PHY_GATE>;
  92. clock-names = "main_clk";
  93. #phy-cells = <0>;
  94. };
  95. capture-subsystem {
  96. compatible = "fsl,imx-capture-subsystem";
  97. ports = <&ipu_csi0>, <&ipu_csi1>;
  98. };
  99. display-subsystem {
  100. compatible = "fsl,imx-display-subsystem";
  101. ports = <&ipu_di0>, <&ipu_di1>;
  102. };
  103. soc: soc {
  104. #address-cells = <1>;
  105. #size-cells = <1>;
  106. compatible = "simple-bus";
  107. interrupt-parent = <&tzic>;
  108. ranges;
  109. iram: sram@1ffe0000 {
  110. compatible = "mmio-sram";
  111. reg = <0x1ffe0000 0x20000>;
  112. };
  113. gpu: gpu@30000000 {
  114. compatible = "amd,imageon-200.1", "amd,imageon";
  115. reg = <0x30000000 0x20000>;
  116. reg-names = "kgsl_3d0_reg_memory";
  117. interrupts = <12>;
  118. interrupt-names = "kgsl_3d0_irq";
  119. clocks = <&clks IMX5_CLK_GPU3D_GATE>, <&clks IMX5_CLK_GARB_GATE>;
  120. clock-names = "core_clk", "mem_iface_clk";
  121. };
  122. ipu: ipu@40000000 {
  123. #address-cells = <1>;
  124. #size-cells = <0>;
  125. compatible = "fsl,imx51-ipu";
  126. reg = <0x40000000 0x20000000>;
  127. interrupts = <11 10>;
  128. clocks = <&clks IMX5_CLK_IPU_GATE>,
  129. <&clks IMX5_CLK_IPU_DI0_GATE>,
  130. <&clks IMX5_CLK_IPU_DI1_GATE>;
  131. clock-names = "bus", "di0", "di1";
  132. resets = <&src 2>;
  133. ipu_csi0: port@0 {
  134. reg = <0>;
  135. };
  136. ipu_csi1: port@1 {
  137. reg = <1>;
  138. };
  139. ipu_di0: port@2 {
  140. reg = <2>;
  141. ipu_di0_disp1: endpoint {
  142. };
  143. };
  144. ipu_di1: port@3 {
  145. reg = <3>;
  146. ipu_di1_disp2: endpoint {
  147. };
  148. };
  149. };
  150. aips1: bus@70000000 { /* AIPS1 */
  151. compatible = "fsl,aips-bus", "simple-bus";
  152. #address-cells = <1>;
  153. #size-cells = <1>;
  154. reg = <0x70000000 0x10000000>;
  155. ranges;
  156. spba-bus@70000000 {
  157. compatible = "fsl,spba-bus", "simple-bus";
  158. #address-cells = <1>;
  159. #size-cells = <1>;
  160. reg = <0x70000000 0x40000>;
  161. ranges;
  162. esdhc1: mmc@70004000 {
  163. compatible = "fsl,imx51-esdhc";
  164. reg = <0x70004000 0x4000>;
  165. interrupts = <1>;
  166. clocks = <&clks IMX5_CLK_ESDHC1_IPG_GATE>,
  167. <&clks IMX5_CLK_DUMMY>,
  168. <&clks IMX5_CLK_ESDHC1_PER_GATE>;
  169. clock-names = "ipg", "ahb", "per";
  170. status = "disabled";
  171. };
  172. esdhc2: mmc@70008000 {
  173. compatible = "fsl,imx51-esdhc";
  174. reg = <0x70008000 0x4000>;
  175. interrupts = <2>;
  176. clocks = <&clks IMX5_CLK_ESDHC2_IPG_GATE>,
  177. <&clks IMX5_CLK_DUMMY>,
  178. <&clks IMX5_CLK_ESDHC2_PER_GATE>;
  179. clock-names = "ipg", "ahb", "per";
  180. bus-width = <4>;
  181. status = "disabled";
  182. };
  183. uart3: serial@7000c000 {
  184. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  185. reg = <0x7000c000 0x4000>;
  186. interrupts = <33>;
  187. clocks = <&clks IMX5_CLK_UART3_IPG_GATE>,
  188. <&clks IMX5_CLK_UART3_PER_GATE>;
  189. clock-names = "ipg", "per";
  190. dmas = <&sdma 43 5 1>, <&sdma 44 5 2>;
  191. dma-names = "rx", "tx";
  192. status = "disabled";
  193. };
  194. ecspi1: spi@70010000 {
  195. #address-cells = <1>;
  196. #size-cells = <0>;
  197. compatible = "fsl,imx51-ecspi";
  198. reg = <0x70010000 0x4000>;
  199. interrupts = <36>;
  200. clocks = <&clks IMX5_CLK_ECSPI1_IPG_GATE>,
  201. <&clks IMX5_CLK_ECSPI1_PER_GATE>;
  202. clock-names = "ipg", "per";
  203. status = "disabled";
  204. };
  205. ssi2: ssi@70014000 {
  206. #sound-dai-cells = <0>;
  207. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  208. reg = <0x70014000 0x4000>;
  209. interrupts = <30>;
  210. clocks = <&clks IMX5_CLK_SSI2_IPG_GATE>,
  211. <&clks IMX5_CLK_SSI2_ROOT_GATE>;
  212. clock-names = "ipg", "baud";
  213. dmas = <&sdma 24 1 0>,
  214. <&sdma 25 1 0>;
  215. dma-names = "rx", "tx";
  216. fsl,fifo-depth = <15>;
  217. status = "disabled";
  218. };
  219. esdhc3: mmc@70020000 {
  220. compatible = "fsl,imx51-esdhc";
  221. reg = <0x70020000 0x4000>;
  222. interrupts = <3>;
  223. clocks = <&clks IMX5_CLK_ESDHC3_IPG_GATE>,
  224. <&clks IMX5_CLK_DUMMY>,
  225. <&clks IMX5_CLK_ESDHC3_PER_GATE>;
  226. clock-names = "ipg", "ahb", "per";
  227. bus-width = <4>;
  228. status = "disabled";
  229. };
  230. esdhc4: mmc@70024000 {
  231. compatible = "fsl,imx51-esdhc";
  232. reg = <0x70024000 0x4000>;
  233. interrupts = <4>;
  234. clocks = <&clks IMX5_CLK_ESDHC4_IPG_GATE>,
  235. <&clks IMX5_CLK_DUMMY>,
  236. <&clks IMX5_CLK_ESDHC4_PER_GATE>;
  237. clock-names = "ipg", "ahb", "per";
  238. bus-width = <4>;
  239. status = "disabled";
  240. };
  241. };
  242. aipstz1: bridge@73f00000 {
  243. compatible = "fsl,imx51-aipstz";
  244. reg = <0x73f00000 0x60>;
  245. };
  246. usbotg: usb@73f80000 {
  247. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  248. reg = <0x73f80000 0x0200>;
  249. interrupts = <18>;
  250. clocks = <&clks IMX5_CLK_USBOH3_GATE>;
  251. fsl,usbmisc = <&usbmisc 0>;
  252. fsl,usbphy = <&usbphy0>;
  253. status = "disabled";
  254. };
  255. usbh1: usb@73f80200 {
  256. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  257. reg = <0x73f80200 0x0200>;
  258. interrupts = <14>;
  259. clocks = <&clks IMX5_CLK_USBOH3_GATE>;
  260. fsl,usbmisc = <&usbmisc 1>;
  261. dr_mode = "host";
  262. status = "disabled";
  263. };
  264. usbh2: usb@73f80400 {
  265. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  266. reg = <0x73f80400 0x0200>;
  267. interrupts = <16>;
  268. clocks = <&clks IMX5_CLK_USBOH3_GATE>;
  269. fsl,usbmisc = <&usbmisc 2>;
  270. dr_mode = "host";
  271. status = "disabled";
  272. };
  273. usbh3: usb@73f80600 {
  274. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  275. reg = <0x73f80600 0x0200>;
  276. interrupts = <17>;
  277. clocks = <&clks IMX5_CLK_USBOH3_GATE>;
  278. fsl,usbmisc = <&usbmisc 3>;
  279. dr_mode = "host";
  280. status = "disabled";
  281. };
  282. usbmisc: usbmisc@73f80800 {
  283. #index-cells = <1>;
  284. compatible = "fsl,imx51-usbmisc";
  285. reg = <0x73f80800 0x200>;
  286. clocks = <&clks IMX5_CLK_USBOH3_GATE>;
  287. };
  288. gpio1: gpio@73f84000 {
  289. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  290. reg = <0x73f84000 0x4000>;
  291. interrupts = <50 51>;
  292. gpio-controller;
  293. #gpio-cells = <2>;
  294. interrupt-controller;
  295. #interrupt-cells = <2>;
  296. };
  297. gpio2: gpio@73f88000 {
  298. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  299. reg = <0x73f88000 0x4000>;
  300. interrupts = <52 53>;
  301. gpio-controller;
  302. #gpio-cells = <2>;
  303. interrupt-controller;
  304. #interrupt-cells = <2>;
  305. };
  306. gpio3: gpio@73f8c000 {
  307. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  308. reg = <0x73f8c000 0x4000>;
  309. interrupts = <54 55>;
  310. gpio-controller;
  311. #gpio-cells = <2>;
  312. interrupt-controller;
  313. #interrupt-cells = <2>;
  314. };
  315. gpio4: gpio@73f90000 {
  316. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  317. reg = <0x73f90000 0x4000>;
  318. interrupts = <56 57>;
  319. gpio-controller;
  320. #gpio-cells = <2>;
  321. interrupt-controller;
  322. #interrupt-cells = <2>;
  323. };
  324. kpp: kpp@73f94000 {
  325. compatible = "fsl,imx51-kpp", "fsl,imx21-kpp";
  326. reg = <0x73f94000 0x4000>;
  327. interrupts = <60>;
  328. clocks = <&clks IMX5_CLK_DUMMY>;
  329. status = "disabled";
  330. };
  331. wdog1: watchdog@73f98000 {
  332. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  333. reg = <0x73f98000 0x4000>;
  334. interrupts = <58>;
  335. clocks = <&clks IMX5_CLK_DUMMY>;
  336. };
  337. wdog2: watchdog@73f9c000 {
  338. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  339. reg = <0x73f9c000 0x4000>;
  340. interrupts = <59>;
  341. clocks = <&clks IMX5_CLK_DUMMY>;
  342. status = "disabled";
  343. };
  344. gpt: timer@73fa0000 {
  345. compatible = "fsl,imx51-gpt", "fsl,imx31-gpt";
  346. reg = <0x73fa0000 0x4000>;
  347. interrupts = <39>;
  348. clocks = <&clks IMX5_CLK_GPT_IPG_GATE>,
  349. <&clks IMX5_CLK_GPT_HF_GATE>;
  350. clock-names = "ipg", "per";
  351. };
  352. iomuxc: iomuxc@73fa8000 {
  353. compatible = "fsl,imx51-iomuxc";
  354. reg = <0x73fa8000 0x4000>;
  355. };
  356. pwm1: pwm@73fb4000 {
  357. #pwm-cells = <3>;
  358. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  359. reg = <0x73fb4000 0x4000>;
  360. clocks = <&clks IMX5_CLK_PWM1_IPG_GATE>,
  361. <&clks IMX5_CLK_PWM1_HF_GATE>;
  362. clock-names = "ipg", "per";
  363. interrupts = <61>;
  364. };
  365. pwm2: pwm@73fb8000 {
  366. #pwm-cells = <3>;
  367. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  368. reg = <0x73fb8000 0x4000>;
  369. clocks = <&clks IMX5_CLK_PWM2_IPG_GATE>,
  370. <&clks IMX5_CLK_PWM2_HF_GATE>;
  371. clock-names = "ipg", "per";
  372. interrupts = <94>;
  373. };
  374. uart1: serial@73fbc000 {
  375. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  376. reg = <0x73fbc000 0x4000>;
  377. interrupts = <31>;
  378. clocks = <&clks IMX5_CLK_UART1_IPG_GATE>,
  379. <&clks IMX5_CLK_UART1_PER_GATE>;
  380. clock-names = "ipg", "per";
  381. dmas = <&sdma 18 4 1>, <&sdma 19 4 2>;
  382. dma-names = "rx", "tx";
  383. status = "disabled";
  384. };
  385. uart2: serial@73fc0000 {
  386. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  387. reg = <0x73fc0000 0x4000>;
  388. interrupts = <32>;
  389. clocks = <&clks IMX5_CLK_UART2_IPG_GATE>,
  390. <&clks IMX5_CLK_UART2_PER_GATE>;
  391. clock-names = "ipg", "per";
  392. dmas = <&sdma 16 4 1>, <&sdma 17 4 2>;
  393. dma-names = "rx", "tx";
  394. status = "disabled";
  395. };
  396. src: reset-controller@73fd0000 {
  397. compatible = "fsl,imx51-src";
  398. reg = <0x73fd0000 0x4000>;
  399. interrupts = <75>;
  400. #reset-cells = <1>;
  401. };
  402. clks: ccm@73fd4000{
  403. compatible = "fsl,imx51-ccm";
  404. reg = <0x73fd4000 0x4000>;
  405. interrupts = <0 71 0x04 0 72 0x04>;
  406. #clock-cells = <1>;
  407. };
  408. };
  409. aips2: bus@80000000 { /* AIPS2 */
  410. compatible = "fsl,aips-bus", "simple-bus";
  411. #address-cells = <1>;
  412. #size-cells = <1>;
  413. reg = <0x80000000 0x10000000>;
  414. ranges;
  415. aipstz2: bridge@83f00000 {
  416. compatible = "fsl,imx51-aipstz";
  417. reg = <0x83f00000 0x60>;
  418. };
  419. iim: efuse@83f98000 {
  420. compatible = "fsl,imx51-iim", "fsl,imx27-iim", "syscon";
  421. reg = <0x83f98000 0x4000>;
  422. interrupts = <69>;
  423. clocks = <&clks IMX5_CLK_IIM_GATE>;
  424. };
  425. tigerp: tigerp@83fa0000 {
  426. compatible = "fsl,imx51-tigerp";
  427. reg = <0x83fa0000 0x28>;
  428. };
  429. owire: owire@83fa4000 {
  430. compatible = "fsl,imx51-owire", "fsl,imx21-owire";
  431. reg = <0x83fa4000 0x4000>;
  432. interrupts = <88>;
  433. clocks = <&clks IMX5_CLK_OWIRE_GATE>;
  434. status = "disabled";
  435. };
  436. ecspi2: spi@83fac000 {
  437. #address-cells = <1>;
  438. #size-cells = <0>;
  439. compatible = "fsl,imx51-ecspi";
  440. reg = <0x83fac000 0x4000>;
  441. interrupts = <37>;
  442. clocks = <&clks IMX5_CLK_ECSPI2_IPG_GATE>,
  443. <&clks IMX5_CLK_ECSPI2_PER_GATE>;
  444. clock-names = "ipg", "per";
  445. status = "disabled";
  446. };
  447. sdma: dma-controller@83fb0000 {
  448. compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
  449. reg = <0x83fb0000 0x4000>;
  450. interrupts = <6>;
  451. clocks = <&clks IMX5_CLK_SDMA_GATE>,
  452. <&clks IMX5_CLK_AHB>;
  453. clock-names = "ipg", "ahb";
  454. #dma-cells = <3>;
  455. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx51.bin";
  456. };
  457. cspi: spi@83fc0000 {
  458. #address-cells = <1>;
  459. #size-cells = <0>;
  460. compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
  461. reg = <0x83fc0000 0x4000>;
  462. interrupts = <38>;
  463. clocks = <&clks IMX5_CLK_CSPI_IPG_GATE>,
  464. <&clks IMX5_CLK_CSPI_IPG_GATE>;
  465. clock-names = "ipg", "per";
  466. status = "disabled";
  467. };
  468. i2c2: i2c@83fc4000 {
  469. #address-cells = <1>;
  470. #size-cells = <0>;
  471. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  472. reg = <0x83fc4000 0x4000>;
  473. interrupts = <63>;
  474. clocks = <&clks IMX5_CLK_I2C2_GATE>;
  475. status = "disabled";
  476. };
  477. i2c1: i2c@83fc8000 {
  478. #address-cells = <1>;
  479. #size-cells = <0>;
  480. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  481. reg = <0x83fc8000 0x4000>;
  482. interrupts = <62>;
  483. clocks = <&clks IMX5_CLK_I2C1_GATE>;
  484. status = "disabled";
  485. };
  486. ssi1: ssi@83fcc000 {
  487. #sound-dai-cells = <0>;
  488. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  489. reg = <0x83fcc000 0x4000>;
  490. interrupts = <29>;
  491. clocks = <&clks IMX5_CLK_SSI1_IPG_GATE>,
  492. <&clks IMX5_CLK_SSI1_ROOT_GATE>;
  493. clock-names = "ipg", "baud";
  494. dmas = <&sdma 28 0 0>,
  495. <&sdma 29 0 0>;
  496. dma-names = "rx", "tx";
  497. fsl,fifo-depth = <15>;
  498. status = "disabled";
  499. };
  500. audmux: audmux@83fd0000 {
  501. compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
  502. reg = <0x83fd0000 0x4000>;
  503. clocks = <&clks IMX5_CLK_DUMMY>;
  504. clock-names = "audmux";
  505. status = "disabled";
  506. };
  507. m4if: m4if@83fd8000 {
  508. compatible = "fsl,imx51-m4if";
  509. reg = <0x83fd8000 0x1000>;
  510. };
  511. weim: weim@83fda000 {
  512. #address-cells = <2>;
  513. #size-cells = <1>;
  514. compatible = "fsl,imx51-weim";
  515. reg = <0x83fda000 0x1000>;
  516. clocks = <&clks IMX5_CLK_EMI_SLOW_GATE>;
  517. ranges = <
  518. 0 0 0xb0000000 0x08000000
  519. 1 0 0xb8000000 0x08000000
  520. 2 0 0xc0000000 0x08000000
  521. 3 0 0xc8000000 0x04000000
  522. 4 0 0xcc000000 0x02000000
  523. 5 0 0xce000000 0x02000000
  524. >;
  525. status = "disabled";
  526. };
  527. nfc: nand@83fdb000 {
  528. #address-cells = <1>;
  529. #size-cells = <1>;
  530. compatible = "fsl,imx51-nand";
  531. reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>;
  532. interrupts = <8>;
  533. clocks = <&clks IMX5_CLK_NFC_GATE>;
  534. status = "disabled";
  535. };
  536. pata: pata@83fe0000 {
  537. compatible = "fsl,imx51-pata", "fsl,imx27-pata";
  538. reg = <0x83fe0000 0x4000>;
  539. interrupts = <70>;
  540. clocks = <&clks IMX5_CLK_PATA_GATE>;
  541. status = "disabled";
  542. };
  543. ssi3: ssi@83fe8000 {
  544. #sound-dai-cells = <0>;
  545. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  546. reg = <0x83fe8000 0x4000>;
  547. interrupts = <96>;
  548. clocks = <&clks IMX5_CLK_SSI3_IPG_GATE>,
  549. <&clks IMX5_CLK_SSI3_ROOT_GATE>;
  550. clock-names = "ipg", "baud";
  551. dmas = <&sdma 46 0 0>,
  552. <&sdma 47 0 0>;
  553. dma-names = "rx", "tx";
  554. fsl,fifo-depth = <15>;
  555. status = "disabled";
  556. };
  557. fec: ethernet@83fec000 {
  558. compatible = "fsl,imx51-fec", "fsl,imx27-fec";
  559. reg = <0x83fec000 0x4000>;
  560. interrupts = <87>;
  561. clocks = <&clks IMX5_CLK_FEC_GATE>,
  562. <&clks IMX5_CLK_FEC_GATE>,
  563. <&clks IMX5_CLK_FEC_GATE>;
  564. clock-names = "ipg", "ahb", "ptp";
  565. status = "disabled";
  566. };
  567. vpu: vpu@83ff4000 {
  568. compatible = "fsl,imx51-vpu", "cnm,codahx4";
  569. reg = <0x83ff4000 0x1000>;
  570. interrupts = <9>;
  571. clocks = <&clks IMX5_CLK_VPU_REFERENCE_GATE>,
  572. <&clks IMX5_CLK_VPU_GATE>;
  573. clock-names = "per", "ahb";
  574. resets = <&src 1>;
  575. iram = <&iram>;
  576. };
  577. sahara: crypto@83ff8000 {
  578. compatible = "fsl,imx53-sahara", "fsl,imx51-sahara";
  579. reg = <0x83ff8000 0x4000>;
  580. interrupts = <19 20>;
  581. clocks = <&clks IMX5_CLK_SAHARA_IPG_GATE>,
  582. <&clks IMX5_CLK_SAHARA_IPG_GATE>;
  583. clock-names = "ipg", "ahb";
  584. };
  585. };
  586. };
  587. };