imx1.dtsi 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276
  1. // SPDX-License-Identifier: GPL-2.0+
  2. //
  3. // Copyright (C) 2014 Alexander Shiyan <[email protected]>
  4. #include "imx1-pinfunc.h"
  5. #include <dt-bindings/clock/imx1-clock.h>
  6. #include <dt-bindings/gpio/gpio.h>
  7. #include <dt-bindings/interrupt-controller/irq.h>
  8. / {
  9. #address-cells = <1>;
  10. #size-cells = <1>;
  11. /*
  12. * The decompressor and also some bootloaders rely on a
  13. * pre-existing /chosen node to be available to insert the
  14. * command line and merge other ATAGS info.
  15. */
  16. chosen {};
  17. aliases {
  18. gpio0 = &gpio1;
  19. gpio1 = &gpio2;
  20. gpio2 = &gpio3;
  21. gpio3 = &gpio4;
  22. i2c0 = &i2c;
  23. serial0 = &uart1;
  24. serial1 = &uart2;
  25. serial2 = &uart3;
  26. spi0 = &cspi1;
  27. spi1 = &cspi2;
  28. };
  29. aitc: aitc-interrupt-controller@223000 {
  30. compatible = "fsl,imx1-aitc", "fsl,avic";
  31. interrupt-controller;
  32. #interrupt-cells = <1>;
  33. reg = <0x00223000 0x1000>;
  34. };
  35. cpus {
  36. #size-cells = <0>;
  37. #address-cells = <1>;
  38. cpu@0 {
  39. device_type = "cpu";
  40. reg = <0>;
  41. compatible = "arm,arm920t";
  42. operating-points = <200000 1900000>;
  43. clock-latency = <62500>;
  44. clocks = <&clks IMX1_CLK_MCU>;
  45. voltage-tolerance = <5>;
  46. };
  47. };
  48. clocks {
  49. clk32 {
  50. compatible = "fixed-clock";
  51. #clock-cells = <0>;
  52. clock-frequency = <32000>;
  53. };
  54. };
  55. soc {
  56. #address-cells = <1>;
  57. #size-cells = <1>;
  58. compatible = "simple-bus";
  59. interrupt-parent = <&aitc>;
  60. ranges;
  61. aipi@200000 {
  62. compatible = "fsl,aipi-bus", "simple-bus";
  63. #address-cells = <1>;
  64. #size-cells = <1>;
  65. reg = <0x00200000 0x10000>;
  66. ranges;
  67. gpt1: timer@202000 {
  68. compatible = "fsl,imx1-gpt";
  69. reg = <0x00202000 0x1000>;
  70. interrupts = <59>;
  71. clocks = <&clks IMX1_CLK_HCLK>,
  72. <&clks IMX1_CLK_PER1>;
  73. clock-names = "ipg", "per";
  74. };
  75. gpt2: timer@203000 {
  76. compatible = "fsl,imx1-gpt";
  77. reg = <0x00203000 0x1000>;
  78. interrupts = <58>;
  79. clocks = <&clks IMX1_CLK_HCLK>,
  80. <&clks IMX1_CLK_PER1>;
  81. clock-names = "ipg", "per";
  82. };
  83. fb: fb@205000 {
  84. compatible = "fsl,imx1-fb";
  85. reg = <0x00205000 0x1000>;
  86. interrupts = <14>;
  87. clocks = <&clks IMX1_CLK_DUMMY>,
  88. <&clks IMX1_CLK_DUMMY>,
  89. <&clks IMX1_CLK_PER2>;
  90. clock-names = "ipg", "ahb", "per";
  91. status = "disabled";
  92. };
  93. uart1: serial@206000 {
  94. compatible = "fsl,imx1-uart";
  95. reg = <0x00206000 0x1000>;
  96. interrupts = <30 29 26>;
  97. clocks = <&clks IMX1_CLK_HCLK>,
  98. <&clks IMX1_CLK_PER1>;
  99. clock-names = "ipg", "per";
  100. status = "disabled";
  101. };
  102. uart2: serial@207000 {
  103. compatible = "fsl,imx1-uart";
  104. reg = <0x00207000 0x1000>;
  105. interrupts = <24 23 20>;
  106. clocks = <&clks IMX1_CLK_HCLK>,
  107. <&clks IMX1_CLK_PER1>;
  108. clock-names = "ipg", "per";
  109. status = "disabled";
  110. };
  111. pwm: pwm@208000 {
  112. #pwm-cells = <3>;
  113. compatible = "fsl,imx1-pwm";
  114. reg = <0x00208000 0x1000>;
  115. interrupts = <34>;
  116. clocks = <&clks IMX1_CLK_DUMMY>,
  117. <&clks IMX1_CLK_PER1>;
  118. clock-names = "ipg", "per";
  119. };
  120. dma: dma@209000 {
  121. compatible = "fsl,imx1-dma";
  122. reg = <0x00209000 0x1000>;
  123. interrupts = <61 60>;
  124. clocks = <&clks IMX1_CLK_HCLK>,
  125. <&clks IMX1_CLK_DMA_GATE>;
  126. clock-names = "ipg", "ahb";
  127. #dma-cells = <1>;
  128. };
  129. uart3: serial@20a000 {
  130. compatible = "fsl,imx1-uart";
  131. reg = <0x0020a000 0x1000>;
  132. interrupts = <54 4 1>;
  133. clocks = <&clks IMX1_CLK_UART3_GATE>,
  134. <&clks IMX1_CLK_PER1>;
  135. clock-names = "ipg", "per";
  136. status = "disabled";
  137. };
  138. };
  139. aipi@210000 {
  140. compatible = "fsl,aipi-bus", "simple-bus";
  141. #address-cells = <1>;
  142. #size-cells = <1>;
  143. reg = <0x00210000 0x10000>;
  144. ranges;
  145. cspi1: spi@213000 {
  146. #address-cells = <1>;
  147. #size-cells = <0>;
  148. compatible = "fsl,imx1-cspi";
  149. reg = <0x00213000 0x1000>;
  150. interrupts = <41>;
  151. clocks = <&clks IMX1_CLK_DUMMY>,
  152. <&clks IMX1_CLK_PER1>;
  153. clock-names = "ipg", "per";
  154. status = "disabled";
  155. };
  156. i2c: i2c@217000 {
  157. #address-cells = <1>;
  158. #size-cells = <0>;
  159. compatible = "fsl,imx1-i2c";
  160. reg = <0x00217000 0x1000>;
  161. interrupts = <39>;
  162. clocks = <&clks IMX1_CLK_HCLK>;
  163. status = "disabled";
  164. };
  165. cspi2: spi@219000 {
  166. #address-cells = <1>;
  167. #size-cells = <0>;
  168. compatible = "fsl,imx1-cspi";
  169. reg = <0x00219000 0x1000>;
  170. interrupts = <40>;
  171. clocks = <&clks IMX1_CLK_DUMMY>,
  172. <&clks IMX1_CLK_PER1>;
  173. clock-names = "ipg", "per";
  174. status = "disabled";
  175. };
  176. clks: ccm@21b000 {
  177. compatible = "fsl,imx1-ccm";
  178. reg = <0x0021b000 0x1000>;
  179. #clock-cells = <1>;
  180. };
  181. iomuxc: iomuxc@21c000 {
  182. compatible = "fsl,imx1-iomuxc";
  183. reg = <0x0021c000 0x1000>;
  184. #address-cells = <1>;
  185. #size-cells = <1>;
  186. ranges;
  187. gpio1: gpio@21c000 {
  188. compatible = "fsl,imx1-gpio";
  189. reg = <0x0021c000 0x100>;
  190. interrupts = <11>;
  191. gpio-controller;
  192. #gpio-cells = <2>;
  193. interrupt-controller;
  194. #interrupt-cells = <2>;
  195. };
  196. gpio2: gpio@21c100 {
  197. compatible = "fsl,imx1-gpio";
  198. reg = <0x0021c100 0x100>;
  199. interrupts = <12>;
  200. gpio-controller;
  201. #gpio-cells = <2>;
  202. interrupt-controller;
  203. #interrupt-cells = <2>;
  204. };
  205. gpio3: gpio@21c200 {
  206. compatible = "fsl,imx1-gpio";
  207. reg = <0x0021c200 0x100>;
  208. interrupts = <13>;
  209. gpio-controller;
  210. #gpio-cells = <2>;
  211. interrupt-controller;
  212. #interrupt-cells = <2>;
  213. };
  214. gpio4: gpio@21c300 {
  215. compatible = "fsl,imx1-gpio";
  216. reg = <0x0021c300 0x100>;
  217. interrupts = <62>;
  218. gpio-controller;
  219. #gpio-cells = <2>;
  220. interrupt-controller;
  221. #interrupt-cells = <2>;
  222. };
  223. };
  224. };
  225. weim: weim@220000 {
  226. #address-cells = <2>;
  227. #size-cells = <1>;
  228. compatible = "fsl,imx1-weim";
  229. reg = <0x00220000 0x1000>;
  230. clocks = <&clks IMX1_CLK_DUMMY>;
  231. ranges = <
  232. 0 0 0x10000000 0x02000000
  233. 1 0 0x12000000 0x01000000
  234. 2 0 0x13000000 0x01000000
  235. 3 0 0x14000000 0x01000000
  236. 4 0 0x15000000 0x01000000
  237. 5 0 0x16000000 0x01000000
  238. >;
  239. status = "disabled";
  240. };
  241. esram: esram@300000 {
  242. compatible = "mmio-sram";
  243. reg = <0x00300000 0x20000>;
  244. };
  245. };
  246. };