hisi-x5hd2.dtsi 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2013-2014 Linaro Ltd.
  4. * Copyright (c) 2013-2014 HiSilicon Limited.
  5. */
  6. #include <dt-bindings/clock/hix5hd2-clock.h>
  7. / {
  8. #address-cells = <1>;
  9. #size-cells = <1>;
  10. aliases {
  11. serial0 = &uart0;
  12. };
  13. gic: interrupt-controller@f8a01000 {
  14. compatible = "arm,cortex-a9-gic";
  15. #interrupt-cells = <3>;
  16. #address-cells = <0>;
  17. interrupt-controller;
  18. /* gic dist base, gic cpu base */
  19. reg = <0xf8a01000 0x1000>, <0xf8a00100 0x100>;
  20. };
  21. soc {
  22. #address-cells = <1>;
  23. #size-cells = <1>;
  24. compatible = "simple-bus";
  25. interrupt-parent = <&gic>;
  26. ranges = <0 0xf8000000 0x8000000>;
  27. amba-bus {
  28. #address-cells = <1>;
  29. #size-cells = <1>;
  30. compatible = "simple-bus";
  31. ranges;
  32. timer0: timer@2000 {
  33. compatible = "arm,sp804", "arm,primecell";
  34. reg = <0x00002000 0x1000>;
  35. /* timer00 & timer01 */
  36. interrupts = <0 24 4>;
  37. clocks = <&clock HIX5HD2_FIXED_24M>;
  38. status = "disabled";
  39. };
  40. timer1: timer@a29000 {
  41. /*
  42. * Only used in NORMAL state, not available ins
  43. * SLOW or DOZE state.
  44. * The rate is fixed in 24MHz.
  45. */
  46. compatible = "arm,sp804", "arm,primecell";
  47. reg = <0x00a29000 0x1000>;
  48. /* timer10 & timer11 */
  49. interrupts = <0 25 4>;
  50. clocks = <&clock HIX5HD2_FIXED_24M>;
  51. status = "disabled";
  52. };
  53. timer2: timer@a2a000 {
  54. compatible = "arm,sp804", "arm,primecell";
  55. reg = <0x00a2a000 0x1000>;
  56. /* timer20 & timer21 */
  57. interrupts = <0 26 4>;
  58. clocks = <&clock HIX5HD2_FIXED_24M>;
  59. status = "disabled";
  60. };
  61. timer3: timer@a2b000 {
  62. compatible = "arm,sp804", "arm,primecell";
  63. reg = <0x00a2b000 0x1000>;
  64. /* timer30 & timer31 */
  65. interrupts = <0 27 4>;
  66. clocks = <&clock HIX5HD2_FIXED_24M>;
  67. status = "disabled";
  68. };
  69. timer4: timer@a81000 {
  70. compatible = "arm,sp804", "arm,primecell";
  71. reg = <0x00a81000 0x1000>;
  72. /* timer30 & timer31 */
  73. interrupts = <0 28 4>;
  74. clocks = <&clock HIX5HD2_FIXED_24M>;
  75. status = "disabled";
  76. };
  77. uart0: serial@b00000 {
  78. compatible = "arm,pl011", "arm,primecell";
  79. reg = <0x00b00000 0x1000>;
  80. interrupts = <0 49 4>;
  81. clocks = <&clock HIX5HD2_FIXED_83M>, <&clock HIX5HD2_FIXED_83M>;
  82. clock-names = "uartclk", "apb_pclk";
  83. status = "disabled";
  84. };
  85. uart1: serial@6000 {
  86. compatible = "arm,pl011", "arm,primecell";
  87. reg = <0x00006000 0x1000>;
  88. interrupts = <0 50 4>;
  89. clocks = <&clock HIX5HD2_FIXED_83M>, <&clock HIX5HD2_FIXED_83M>;
  90. clock-names = "uartclk", "apb_pclk";
  91. status = "disabled";
  92. };
  93. uart2: serial@b02000 {
  94. compatible = "arm,pl011", "arm,primecell";
  95. reg = <0x00b02000 0x1000>;
  96. interrupts = <0 51 4>;
  97. clocks = <&clock HIX5HD2_FIXED_83M>, <&clock HIX5HD2_FIXED_83M>;
  98. clock-names = "uartclk", "apb_pclk";
  99. status = "disabled";
  100. };
  101. uart3: serial@b03000 {
  102. compatible = "arm,pl011", "arm,primecell";
  103. reg = <0x00b03000 0x1000>;
  104. interrupts = <0 52 4>;
  105. clocks = <&clock HIX5HD2_FIXED_83M>, <&clock HIX5HD2_FIXED_83M>;
  106. clock-names = "uartclk", "apb_pclk";
  107. status = "disabled";
  108. };
  109. uart4: serial@b04000 {
  110. compatible = "arm,pl011", "arm,primecell";
  111. reg = <0xb04000 0x1000>;
  112. interrupts = <0 53 4>;
  113. clocks = <&clock HIX5HD2_FIXED_83M>, <&clock HIX5HD2_FIXED_83M>;
  114. clock-names = "uartclk", "apb_pclk";
  115. status = "disabled";
  116. };
  117. gpio0: gpio@b20000 {
  118. compatible = "arm,pl061", "arm,primecell";
  119. reg = <0xb20000 0x1000>;
  120. interrupts = <0 108 0x4>;
  121. gpio-controller;
  122. #gpio-cells = <2>;
  123. clocks = <&clock HIX5HD2_FIXED_100M>;
  124. clock-names = "apb_pclk";
  125. interrupt-controller;
  126. #interrupt-cells = <2>;
  127. status = "disabled";
  128. };
  129. gpio1: gpio@b21000 {
  130. compatible = "arm,pl061", "arm,primecell";
  131. reg = <0xb21000 0x1000>;
  132. interrupts = <0 109 0x4>;
  133. gpio-controller;
  134. #gpio-cells = <2>;
  135. clocks = <&clock HIX5HD2_FIXED_100M>;
  136. clock-names = "apb_pclk";
  137. interrupt-controller;
  138. #interrupt-cells = <2>;
  139. status = "disabled";
  140. };
  141. gpio2: gpio@b22000 {
  142. compatible = "arm,pl061", "arm,primecell";
  143. reg = <0xb22000 0x1000>;
  144. interrupts = <0 110 0x4>;
  145. gpio-controller;
  146. #gpio-cells = <2>;
  147. clocks = <&clock HIX5HD2_FIXED_100M>;
  148. clock-names = "apb_pclk";
  149. interrupt-controller;
  150. #interrupt-cells = <2>;
  151. status = "disabled";
  152. };
  153. gpio3: gpio@b23000 {
  154. compatible = "arm,pl061", "arm,primecell";
  155. reg = <0xb23000 0x1000>;
  156. interrupts = <0 111 0x4>;
  157. gpio-controller;
  158. #gpio-cells = <2>;
  159. clocks = <&clock HIX5HD2_FIXED_100M>;
  160. clock-names = "apb_pclk";
  161. interrupt-controller;
  162. #interrupt-cells = <2>;
  163. status = "disabled";
  164. };
  165. gpio4: gpio@b24000 {
  166. compatible = "arm,pl061", "arm,primecell";
  167. reg = <0xb24000 0x1000>;
  168. interrupts = <0 112 0x4>;
  169. gpio-controller;
  170. #gpio-cells = <2>;
  171. clocks = <&clock HIX5HD2_FIXED_100M>;
  172. clock-names = "apb_pclk";
  173. interrupt-controller;
  174. #interrupt-cells = <2>;
  175. status = "disabled";
  176. };
  177. gpio5: gpio@4000 {
  178. compatible = "arm,pl061", "arm,primecell";
  179. reg = <0x004000 0x1000>;
  180. interrupts = <0 113 0x4>;
  181. gpio-controller;
  182. #gpio-cells = <2>;
  183. clocks = <&clock HIX5HD2_FIXED_100M>;
  184. clock-names = "apb_pclk";
  185. interrupt-controller;
  186. #interrupt-cells = <2>;
  187. status = "disabled";
  188. };
  189. gpio6: gpio@b26000 {
  190. compatible = "arm,pl061", "arm,primecell";
  191. reg = <0xb26000 0x1000>;
  192. interrupts = <0 114 0x4>;
  193. gpio-controller;
  194. #gpio-cells = <2>;
  195. clocks = <&clock HIX5HD2_FIXED_100M>;
  196. clock-names = "apb_pclk";
  197. interrupt-controller;
  198. #interrupt-cells = <2>;
  199. status = "disabled";
  200. };
  201. gpio7: gpio@b27000 {
  202. compatible = "arm,pl061", "arm,primecell";
  203. reg = <0xb27000 0x1000>;
  204. interrupts = <0 115 0x4>;
  205. gpio-controller;
  206. #gpio-cells = <2>;
  207. clocks = <&clock HIX5HD2_FIXED_100M>;
  208. clock-names = "apb_pclk";
  209. interrupt-controller;
  210. #interrupt-cells = <2>;
  211. status = "disabled";
  212. };
  213. gpio8: gpio@b28000 {
  214. compatible = "arm,pl061", "arm,primecell";
  215. reg = <0xb28000 0x1000>;
  216. interrupts = <0 116 0x4>;
  217. gpio-controller;
  218. #gpio-cells = <2>;
  219. clocks = <&clock HIX5HD2_FIXED_100M>;
  220. clock-names = "apb_pclk";
  221. interrupt-controller;
  222. #interrupt-cells = <2>;
  223. status = "disabled";
  224. };
  225. gpio9: gpio@b29000 {
  226. compatible = "arm,pl061", "arm,primecell";
  227. reg = <0xb29000 0x1000>;
  228. interrupts = <0 117 0x4>;
  229. gpio-controller;
  230. #gpio-cells = <2>;
  231. clocks = <&clock HIX5HD2_FIXED_100M>;
  232. clock-names = "apb_pclk";
  233. interrupt-controller;
  234. #interrupt-cells = <2>;
  235. status = "disabled";
  236. };
  237. gpio10: gpio@b2a000 {
  238. compatible = "arm,pl061", "arm,primecell";
  239. reg = <0xb2a000 0x1000>;
  240. interrupts = <0 118 0x4>;
  241. gpio-controller;
  242. #gpio-cells = <2>;
  243. clocks = <&clock HIX5HD2_FIXED_100M>;
  244. clock-names = "apb_pclk";
  245. interrupt-controller;
  246. #interrupt-cells = <2>;
  247. status = "disabled";
  248. };
  249. gpio11: gpio@b2b000 {
  250. compatible = "arm,pl061", "arm,primecell";
  251. reg = <0xb2b000 0x1000>;
  252. interrupts = <0 119 0x4>;
  253. gpio-controller;
  254. #gpio-cells = <2>;
  255. clocks = <&clock HIX5HD2_FIXED_100M>;
  256. clock-names = "apb_pclk";
  257. interrupt-controller;
  258. #interrupt-cells = <2>;
  259. status = "disabled";
  260. };
  261. gpio12: gpio@b2c000 {
  262. compatible = "arm,pl061", "arm,primecell";
  263. reg = <0xb2c000 0x1000>;
  264. interrupts = <0 120 0x4>;
  265. gpio-controller;
  266. #gpio-cells = <2>;
  267. clocks = <&clock HIX5HD2_FIXED_100M>;
  268. clock-names = "apb_pclk";
  269. interrupt-controller;
  270. #interrupt-cells = <2>;
  271. status = "disabled";
  272. };
  273. gpio13: gpio@b2d000 {
  274. compatible = "arm,pl061", "arm,primecell";
  275. reg = <0xb2d000 0x1000>;
  276. interrupts = <0 121 0x4>;
  277. gpio-controller;
  278. #gpio-cells = <2>;
  279. clocks = <&clock HIX5HD2_FIXED_100M>;
  280. clock-names = "apb_pclk";
  281. interrupt-controller;
  282. #interrupt-cells = <2>;
  283. status = "disabled";
  284. };
  285. gpio14: gpio@b2e000 {
  286. compatible = "arm,pl061", "arm,primecell";
  287. reg = <0xb2e000 0x1000>;
  288. interrupts = <0 122 0x4>;
  289. gpio-controller;
  290. #gpio-cells = <2>;
  291. clocks = <&clock HIX5HD2_FIXED_100M>;
  292. clock-names = "apb_pclk";
  293. interrupt-controller;
  294. #interrupt-cells = <2>;
  295. status = "disabled";
  296. };
  297. gpio15: gpio@b2f000 {
  298. compatible = "arm,pl061", "arm,primecell";
  299. reg = <0xb2f000 0x1000>;
  300. interrupts = <0 123 0x4>;
  301. gpio-controller;
  302. #gpio-cells = <2>;
  303. clocks = <&clock HIX5HD2_FIXED_100M>;
  304. clock-names = "apb_pclk";
  305. interrupt-controller;
  306. #interrupt-cells = <2>;
  307. status = "disabled";
  308. };
  309. gpio16: gpio@b30000 {
  310. compatible = "arm,pl061", "arm,primecell";
  311. reg = <0xb30000 0x1000>;
  312. interrupts = <0 124 0x4>;
  313. gpio-controller;
  314. #gpio-cells = <2>;
  315. clocks = <&clock HIX5HD2_FIXED_100M>;
  316. clock-names = "apb_pclk";
  317. interrupt-controller;
  318. #interrupt-cells = <2>;
  319. status = "disabled";
  320. };
  321. gpio17: gpio@b31000 {
  322. compatible = "arm,pl061", "arm,primecell";
  323. reg = <0xb31000 0x1000>;
  324. interrupts = <0 125 0x4>;
  325. gpio-controller;
  326. #gpio-cells = <2>;
  327. clocks = <&clock HIX5HD2_FIXED_100M>;
  328. clock-names = "apb_pclk";
  329. interrupt-controller;
  330. #interrupt-cells = <2>;
  331. status = "disabled";
  332. };
  333. wdt0: watchdog@a2c000 {
  334. compatible = "arm,sp805", "arm,primecell";
  335. arm,primecell-periphid = <0x00141805>;
  336. reg = <0xa2c000 0x1000>;
  337. interrupts = <0 29 4>;
  338. clocks = <&clock HIX5HD2_WDG0_RST>,
  339. <&clock HIX5HD2_WDG0_RST>;
  340. clock-names = "wdog_clk", "apb_pclk";
  341. };
  342. };
  343. local_timer@a00600 {
  344. compatible = "arm,cortex-a9-twd-timer";
  345. reg = <0x00a00600 0x20>;
  346. interrupts = <1 13 0xf01>;
  347. };
  348. l2: cache-controller {
  349. compatible = "arm,pl310-cache";
  350. reg = <0x00a10000 0x100000>;
  351. interrupts = <0 15 4>;
  352. cache-unified;
  353. cache-level = <2>;
  354. };
  355. sysctrl: system-controller@0 {
  356. compatible = "hisilicon,sysctrl", "syscon";
  357. reg = <0x00000000 0x1000>;
  358. };
  359. reboot {
  360. compatible = "syscon-reboot";
  361. regmap = <&sysctrl>;
  362. offset = <0x4>;
  363. mask = <0xdeadbeef>;
  364. };
  365. cpuctrl@a22000 {
  366. compatible = "hisilicon,cpuctrl";
  367. #address-cells = <1>;
  368. #size-cells = <1>;
  369. reg = <0x00a22000 0x2000>;
  370. ranges = <0 0x00a22000 0x2000>;
  371. clock: clock@0 {
  372. compatible = "hisilicon,hix5hd2-clock";
  373. reg = <0 0x2000>;
  374. #clock-cells = <1>;
  375. };
  376. };
  377. /* unremovable emmc as mmcblk0 */
  378. mmc: mmc@1830000 {
  379. compatible = "snps,dw-mshc";
  380. reg = <0x1830000 0x1000>;
  381. interrupts = <0 35 4>;
  382. clocks = <&clock HIX5HD2_MMC_CIU_RST>,
  383. <&clock HIX5HD2_MMC_BIU_CLK>;
  384. clock-names = "biu", "ciu";
  385. };
  386. sd: mmc@1820000 {
  387. compatible = "snps,dw-mshc";
  388. reg = <0x1820000 0x1000>;
  389. interrupts = <0 34 4>;
  390. clocks = <&clock HIX5HD2_SD_CIU_RST>,
  391. <&clock HIX5HD2_SD_BIU_CLK>;
  392. clock-names = "biu", "ciu";
  393. };
  394. gmac0: ethernet@1840000 {
  395. compatible = "hisilicon,hix5hd2-gmac", "hisilicon,hisi-gmac-v1";
  396. reg = <0x1840000 0x1000>,<0x184300c 0x4>;
  397. interrupts = <0 71 4>;
  398. clocks = <&clock HIX5HD2_MAC0_CLK>;
  399. clock-names = "mac_core";
  400. status = "disabled";
  401. };
  402. gmac1: ethernet@1841000 {
  403. compatible = "hisilicon,hix5hd2-gmac", "hisilicon,hisi-gmac-v1";
  404. reg = <0x1841000 0x1000>,<0x1843010 0x4>;
  405. interrupts = <0 72 4>;
  406. clocks = <&clock HIX5HD2_MAC1_CLK>;
  407. clock-names = "mac_core";
  408. status = "disabled";
  409. };
  410. usb0: usb@1890000 {
  411. compatible = "generic-ehci";
  412. reg = <0x1890000 0x1000>;
  413. interrupts = <0 66 4>;
  414. clocks = <&clock HIX5HD2_USB_CLK>;
  415. };
  416. usb1: usb@1880000 {
  417. compatible = "generic-ohci";
  418. reg = <0x1880000 0x1000>;
  419. interrupts = <0 67 4>;
  420. clocks = <&clock HIX5HD2_USB_CLK>;
  421. };
  422. peripheral_ctrl: syscon@a20000 {
  423. compatible = "hisilicon,peri-subctrl", "syscon";
  424. reg = <0xa20000 0x1000>;
  425. };
  426. sata_phy: phy@1900000 {
  427. compatible = "hisilicon,hix5hd2-sata-phy";
  428. reg = <0x1900000 0x10000>;
  429. #phy-cells = <0>;
  430. hisilicon,peripheral-syscon = <&peripheral_ctrl>;
  431. hisilicon,power-reg = <0x8 10>;
  432. };
  433. ahci: sata@1900000 {
  434. compatible = "hisilicon,hisi-ahci";
  435. reg = <0x1900000 0x10000>;
  436. interrupts = <0 70 4>;
  437. clocks = <&clock HIX5HD2_SATA_CLK>;
  438. };
  439. ir: ir@1000 {
  440. compatible = "hisilicon,hix5hd2-ir";
  441. reg = <0x001000 0x1000>;
  442. interrupts = <0 47 4>;
  443. clocks = <&clock HIX5HD2_FIXED_24M>;
  444. hisilicon,power-syscon = <&sysctrl>;
  445. };
  446. i2c0: i2c@b10000 {
  447. compatible = "hisilicon,hix5hd2-i2c";
  448. reg = <0xb10000 0x1000>;
  449. interrupts = <0 38 4>;
  450. clocks = <&clock HIX5HD2_I2C0_RST>;
  451. #address-cells = <1>;
  452. #size-cells = <0>;
  453. status = "disabled";
  454. };
  455. i2c1: i2c@b11000 {
  456. compatible = "hisilicon,hix5hd2-i2c";
  457. reg = <0xb11000 0x1000>;
  458. interrupts = <0 39 4>;
  459. clocks = <&clock HIX5HD2_I2C1_RST>;
  460. #address-cells = <1>;
  461. #size-cells = <0>;
  462. status = "disabled";
  463. };
  464. i2c2: i2c@b12000 {
  465. compatible = "hisilicon,hix5hd2-i2c";
  466. reg = <0xb12000 0x1000>;
  467. interrupts = <0 40 4>;
  468. clocks = <&clock HIX5HD2_I2C2_RST>;
  469. #address-cells = <1>;
  470. #size-cells = <0>;
  471. status = "disabled";
  472. };
  473. i2c3: i2c@b13000 {
  474. compatible = "hisilicon,hix5hd2-i2c";
  475. reg = <0xb13000 0x1000>;
  476. interrupts = <0 41 4>;
  477. clocks = <&clock HIX5HD2_I2C3_RST>;
  478. #address-cells = <1>;
  479. #size-cells = <0>;
  480. status = "disabled";
  481. };
  482. i2c4: i2c@b16000 {
  483. compatible = "hisilicon,hix5hd2-i2c";
  484. reg = <0xb16000 0x1000>;
  485. interrupts = <0 43 4>;
  486. clocks = <&clock HIX5HD2_I2C4_RST>;
  487. #address-cells = <1>;
  488. #size-cells = <0>;
  489. status = "disabled";
  490. };
  491. i2c5: i2c@b17000 {
  492. compatible = "hisilicon,hix5hd2-i2c";
  493. reg = <0xb17000 0x1000>;
  494. interrupts = <0 44 4>;
  495. clocks = <&clock HIX5HD2_I2C5_RST>;
  496. #address-cells = <1>;
  497. #size-cells = <0>;
  498. status = "disabled";
  499. };
  500. };
  501. };