hi3620.dtsi 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * HiSilicon Ltd. Hi3620 SoC
  4. *
  5. * Copyright (C) 2012-2013 HiSilicon Ltd.
  6. * Copyright (C) 2012-2013 Linaro Ltd.
  7. *
  8. * Author: Haojian Zhuang <[email protected]>
  9. */
  10. #include <dt-bindings/clock/hi3620-clock.h>
  11. / {
  12. #address-cells = <1>;
  13. #size-cells = <1>;
  14. aliases {
  15. serial0 = &uart0;
  16. serial1 = &uart1;
  17. serial2 = &uart2;
  18. serial3 = &uart3;
  19. serial4 = &uart4;
  20. };
  21. pclk: clk {
  22. compatible = "fixed-clock";
  23. #clock-cells = <0>;
  24. clock-frequency = <26000000>;
  25. clock-output-names = "apb_pclk";
  26. };
  27. cpus {
  28. #address-cells = <1>;
  29. #size-cells = <0>;
  30. enable-method = "hisilicon,hi3620-smp";
  31. cpu@0 {
  32. device_type = "cpu";
  33. compatible = "arm,cortex-a9";
  34. reg = <0x0>;
  35. next-level-cache = <&L2>;
  36. };
  37. cpu@1 {
  38. compatible = "arm,cortex-a9";
  39. device_type = "cpu";
  40. reg = <1>;
  41. next-level-cache = <&L2>;
  42. };
  43. cpu@2 {
  44. compatible = "arm,cortex-a9";
  45. device_type = "cpu";
  46. reg = <2>;
  47. next-level-cache = <&L2>;
  48. };
  49. cpu@3 {
  50. compatible = "arm,cortex-a9";
  51. device_type = "cpu";
  52. reg = <3>;
  53. next-level-cache = <&L2>;
  54. };
  55. };
  56. amba-bus {
  57. #address-cells = <1>;
  58. #size-cells = <1>;
  59. compatible = "simple-bus";
  60. interrupt-parent = <&gic>;
  61. ranges = <0 0xfc000000 0x2000000>;
  62. L2: cache-controller {
  63. compatible = "arm,pl310-cache";
  64. reg = <0x100000 0x100000>;
  65. interrupts = <0 15 4>;
  66. cache-unified;
  67. cache-level = <2>;
  68. };
  69. gic: interrupt-controller@1000 {
  70. compatible = "arm,cortex-a9-gic";
  71. #interrupt-cells = <3>;
  72. #address-cells = <0>;
  73. interrupt-controller;
  74. /* gic dist base, gic cpu base */
  75. reg = <0x1000 0x1000>, <0x100 0x100>;
  76. };
  77. sysctrl: system-controller@802000 {
  78. compatible = "hisilicon,sysctrl", "syscon";
  79. #address-cells = <1>;
  80. #size-cells = <1>;
  81. ranges = <0 0x802000 0x1000>;
  82. reg = <0x802000 0x1000>;
  83. smp-offset = <0x31c>;
  84. resume-offset = <0x308>;
  85. reboot-offset = <0x4>;
  86. clock: clock@0 {
  87. compatible = "hisilicon,hi3620-clock";
  88. reg = <0 0x10000>;
  89. #clock-cells = <1>;
  90. };
  91. };
  92. dual_timer0: dual_timer@800000 {
  93. compatible = "arm,sp804", "arm,primecell";
  94. reg = <0x800000 0x1000>;
  95. /* timer00 & timer01 */
  96. interrupts = <0 0 4>, <0 1 4>;
  97. clocks = <&clock HI3620_TIMER0_MUX>,
  98. <&clock HI3620_TIMER1_MUX>,
  99. <&clock HI3620_TIMER0_MUX>;
  100. clock-names = "timer0clk", "timer1clk", "apb_pclk";
  101. status = "disabled";
  102. };
  103. dual_timer1: dual_timer@801000 {
  104. compatible = "arm,sp804", "arm,primecell";
  105. reg = <0x801000 0x1000>;
  106. /* timer10 & timer11 */
  107. interrupts = <0 2 4>, <0 3 4>;
  108. clocks = <&clock HI3620_TIMER2_MUX>,
  109. <&clock HI3620_TIMER3_MUX>,
  110. <&clock HI3620_TIMER2_MUX>;
  111. clock-names = "timer0clk", "timer1clk", "apb_pclk";
  112. status = "disabled";
  113. };
  114. dual_timer2: dual_timer@a01000 {
  115. compatible = "arm,sp804", "arm,primecell";
  116. reg = <0xa01000 0x1000>;
  117. /* timer20 & timer21 */
  118. interrupts = <0 4 4>, <0 5 4>;
  119. clocks = <&clock HI3620_TIMER4_MUX>,
  120. <&clock HI3620_TIMER5_MUX>,
  121. <&clock HI3620_TIMER4_MUX>;
  122. clock-names = "timer0lck", "timer1clk", "apb_pclk";
  123. status = "disabled";
  124. };
  125. dual_timer3: dual_timer@a02000 {
  126. compatible = "arm,sp804", "arm,primecell";
  127. reg = <0xa02000 0x1000>;
  128. /* timer30 & timer31 */
  129. interrupts = <0 6 4>, <0 7 4>;
  130. clocks = <&clock HI3620_TIMER6_MUX>,
  131. <&clock HI3620_TIMER7_MUX>,
  132. <&clock HI3620_TIMER6_MUX>;
  133. clock-names = "timer0clk", "timer1clk", "apb_pclk";
  134. status = "disabled";
  135. };
  136. dual_timer4: dual_timer@a03000 {
  137. compatible = "arm,sp804", "arm,primecell";
  138. reg = <0xa03000 0x1000>;
  139. /* timer40 & timer41 */
  140. interrupts = <0 96 4>, <0 97 4>;
  141. clocks = <&clock HI3620_TIMER8_MUX>,
  142. <&clock HI3620_TIMER9_MUX>,
  143. <&clock HI3620_TIMER8_MUX>;
  144. clock-names = "timer0clk", "timer1clk", "apb_pclk";
  145. status = "disabled";
  146. };
  147. timer5: timer@600 {
  148. compatible = "arm,cortex-a9-twd-timer";
  149. reg = <0x600 0x20>;
  150. interrupts = <1 13 0xf01>;
  151. };
  152. uart0: serial@b00000 {
  153. compatible = "arm,pl011", "arm,primecell";
  154. reg = <0xb00000 0x1000>;
  155. interrupts = <0 20 4>;
  156. clocks = <&clock HI3620_UARTCLK0>, <&clock HI3620_UARTCLK0>;
  157. clock-names = "uartclk", "apb_pclk";
  158. status = "disabled";
  159. };
  160. uart1: serial@b01000 {
  161. compatible = "arm,pl011", "arm,primecell";
  162. reg = <0xb01000 0x1000>;
  163. interrupts = <0 21 4>;
  164. clocks = <&clock HI3620_UARTCLK1>, <&clock HI3620_UARTCLK1>;
  165. clock-names = "uartclk", "apb_pclk";
  166. status = "disabled";
  167. };
  168. uart2: serial@b02000 {
  169. compatible = "arm,pl011", "arm,primecell";
  170. reg = <0xb02000 0x1000>;
  171. interrupts = <0 22 4>;
  172. clocks = <&clock HI3620_UARTCLK2>, <&clock HI3620_UARTCLK2>;
  173. clock-names = "uartclk", "apb_pclk";
  174. status = "disabled";
  175. };
  176. uart3: serial@b03000 {
  177. compatible = "arm,pl011", "arm,primecell";
  178. reg = <0xb03000 0x1000>;
  179. interrupts = <0 23 4>;
  180. clocks = <&clock HI3620_UARTCLK3>, <&clock HI3620_UARTCLK3>;
  181. clock-names = "uartclk", "apb_pclk";
  182. status = "disabled";
  183. };
  184. uart4: serial@b04000 {
  185. compatible = "arm,pl011", "arm,primecell";
  186. reg = <0xb04000 0x1000>;
  187. interrupts = <0 24 4>;
  188. clocks = <&clock HI3620_UARTCLK4>, <&clock HI3620_UARTCLK4>;
  189. clock-names = "uartclk", "apb_pclk";
  190. status = "disabled";
  191. };
  192. gpio0: gpio@806000 {
  193. compatible = "arm,pl061", "arm,primecell";
  194. reg = <0x806000 0x1000>;
  195. interrupts = <0 64 0x4>;
  196. gpio-controller;
  197. #gpio-cells = <2>;
  198. gpio-ranges = < &pmx0 2 0 1 &pmx0 3 0 1 &pmx0 4 0 1
  199. &pmx0 5 0 1 &pmx0 6 1 1 &pmx0 7 2 1>;
  200. interrupt-controller;
  201. #interrupt-cells = <2>;
  202. clocks = <&clock HI3620_GPIOCLK0>;
  203. clock-names = "apb_pclk";
  204. };
  205. gpio1: gpio@807000 {
  206. compatible = "arm,pl061", "arm,primecell";
  207. reg = <0x807000 0x1000>;
  208. interrupts = <0 65 0x4>;
  209. gpio-controller;
  210. #gpio-cells = <2>;
  211. gpio-ranges = < &pmx0 0 3 1 &pmx0 1 3 1 &pmx0 2 3 1
  212. &pmx0 3 3 1 &pmx0 4 3 1 &pmx0 5 4 1
  213. &pmx0 6 5 1 &pmx0 7 6 1>;
  214. interrupt-controller;
  215. #interrupt-cells = <2>;
  216. clocks = <&clock HI3620_GPIOCLK1>;
  217. clock-names = "apb_pclk";
  218. };
  219. gpio2: gpio@808000 {
  220. compatible = "arm,pl061", "arm,primecell";
  221. reg = <0x808000 0x1000>;
  222. interrupts = <0 66 0x4>;
  223. gpio-controller;
  224. #gpio-cells = <2>;
  225. gpio-ranges = < &pmx0 0 7 1 &pmx0 1 8 1 &pmx0 2 9 1
  226. &pmx0 3 10 1 &pmx0 4 3 1 &pmx0 5 3 1
  227. &pmx0 6 3 1 &pmx0 7 3 1>;
  228. interrupt-controller;
  229. #interrupt-cells = <2>;
  230. clocks = <&clock HI3620_GPIOCLK2>;
  231. clock-names = "apb_pclk";
  232. };
  233. gpio3: gpio@809000 {
  234. compatible = "arm,pl061", "arm,primecell";
  235. reg = <0x809000 0x1000>;
  236. interrupts = <0 67 0x4>;
  237. gpio-controller;
  238. #gpio-cells = <2>;
  239. gpio-ranges = < &pmx0 0 3 1 &pmx0 1 3 1 &pmx0 2 3 1
  240. &pmx0 3 3 1 &pmx0 4 11 1 &pmx0 5 11 1
  241. &pmx0 6 11 1 &pmx0 7 11 1>;
  242. interrupt-controller;
  243. #interrupt-cells = <2>;
  244. clocks = <&clock HI3620_GPIOCLK3>;
  245. clock-names = "apb_pclk";
  246. };
  247. gpio4: gpio@80a000 {
  248. compatible = "arm,pl061", "arm,primecell";
  249. reg = <0x80a000 0x1000>;
  250. interrupts = <0 68 0x4>;
  251. gpio-controller;
  252. #gpio-cells = <2>;
  253. gpio-ranges = < &pmx0 0 11 1 &pmx0 1 11 1 &pmx0 2 11 1
  254. &pmx0 3 11 1 &pmx0 4 12 1 &pmx0 5 12 1
  255. &pmx0 6 13 1 &pmx0 7 13 1>;
  256. interrupt-controller;
  257. #interrupt-cells = <2>;
  258. clocks = <&clock HI3620_GPIOCLK4>;
  259. clock-names = "apb_pclk";
  260. };
  261. gpio5: gpio@80b000 {
  262. compatible = "arm,pl061", "arm,primecell";
  263. reg = <0x80b000 0x1000>;
  264. interrupts = <0 69 0x4>;
  265. gpio-controller;
  266. #gpio-cells = <2>;
  267. gpio-ranges = < &pmx0 0 14 1 &pmx0 1 15 1 &pmx0 2 16 1
  268. &pmx0 3 16 1 &pmx0 4 16 1 &pmx0 5 16 1
  269. &pmx0 6 16 1 &pmx0 7 16 1>;
  270. interrupt-controller;
  271. #interrupt-cells = <2>;
  272. clocks = <&clock HI3620_GPIOCLK5>;
  273. clock-names = "apb_pclk";
  274. };
  275. gpio6: gpio@80c000 {
  276. compatible = "arm,pl061", "arm,primecell";
  277. reg = <0x80c000 0x1000>;
  278. interrupts = <0 70 0x4>;
  279. gpio-controller;
  280. #gpio-cells = <2>;
  281. gpio-ranges = < &pmx0 0 16 1 &pmx0 1 16 1 &pmx0 2 17 1
  282. &pmx0 3 17 1 &pmx0 4 18 1 &pmx0 5 18 1
  283. &pmx0 6 18 1 &pmx0 7 19 1>;
  284. interrupt-controller;
  285. #interrupt-cells = <2>;
  286. clocks = <&clock HI3620_GPIOCLK6>;
  287. clock-names = "apb_pclk";
  288. };
  289. gpio7: gpio@80d000 {
  290. compatible = "arm,pl061", "arm,primecell";
  291. reg = <0x80d000 0x1000>;
  292. interrupts = <0 71 0x4>;
  293. gpio-controller;
  294. #gpio-cells = <2>;
  295. gpio-ranges = < &pmx0 0 19 1 &pmx0 1 20 1 &pmx0 2 21 1
  296. &pmx0 3 22 1 &pmx0 4 23 1 &pmx0 5 24 1
  297. &pmx0 6 25 1 &pmx0 7 26 1>;
  298. interrupt-controller;
  299. #interrupt-cells = <2>;
  300. clocks = <&clock HI3620_GPIOCLK7>;
  301. clock-names = "apb_pclk";
  302. };
  303. gpio8: gpio@80e000 {
  304. compatible = "arm,pl061", "arm,primecell";
  305. reg = <0x80e000 0x1000>;
  306. interrupts = <0 72 0x4>;
  307. gpio-controller;
  308. #gpio-cells = <2>;
  309. gpio-ranges = < &pmx0 0 27 1 &pmx0 1 28 1 &pmx0 2 29 1
  310. &pmx0 3 30 1 &pmx0 4 31 1 &pmx0 5 32 1
  311. &pmx0 6 33 1 &pmx0 7 34 1>;
  312. interrupt-controller;
  313. #interrupt-cells = <2>;
  314. clocks = <&clock HI3620_GPIOCLK8>;
  315. clock-names = "apb_pclk";
  316. };
  317. gpio9: gpio@80f000 {
  318. compatible = "arm,pl061", "arm,primecell";
  319. reg = <0x80f000 0x1000>;
  320. interrupts = <0 73 0x4>;
  321. gpio-controller;
  322. #gpio-cells = <2>;
  323. gpio-ranges = < &pmx0 0 35 1 &pmx0 1 36 1 &pmx0 2 37 1
  324. &pmx0 3 38 1 &pmx0 4 39 1 &pmx0 5 40 1
  325. &pmx0 6 41 1>;
  326. interrupt-controller;
  327. #interrupt-cells = <2>;
  328. clocks = <&clock HI3620_GPIOCLK9>;
  329. clock-names = "apb_pclk";
  330. };
  331. gpio10: gpio@810000 {
  332. compatible = "arm,pl061", "arm,primecell";
  333. reg = <0x810000 0x1000>;
  334. interrupts = <0 74 0x4>;
  335. gpio-controller;
  336. #gpio-cells = <2>;
  337. gpio-ranges = < &pmx0 2 43 1 &pmx0 3 44 1 &pmx0 4 45 1
  338. &pmx0 5 45 1 &pmx0 6 46 1 &pmx0 7 46 1>;
  339. interrupt-controller;
  340. #interrupt-cells = <2>;
  341. clocks = <&clock HI3620_GPIOCLK10>;
  342. clock-names = "apb_pclk";
  343. };
  344. gpio11: gpio@811000 {
  345. compatible = "arm,pl061", "arm,primecell";
  346. reg = <0x811000 0x1000>;
  347. interrupts = <0 75 0x4>;
  348. gpio-controller;
  349. #gpio-cells = <2>;
  350. gpio-ranges = < &pmx0 0 47 1 &pmx0 1 47 1 &pmx0 2 47 1
  351. &pmx0 3 47 1 &pmx0 4 47 1 &pmx0 5 48 1
  352. &pmx0 6 49 1 &pmx0 7 49 1>;
  353. interrupt-controller;
  354. #interrupt-cells = <2>;
  355. clocks = <&clock HI3620_GPIOCLK11>;
  356. clock-names = "apb_pclk";
  357. };
  358. gpio12: gpio@812000 {
  359. compatible = "arm,pl061", "arm,primecell";
  360. reg = <0x812000 0x1000>;
  361. interrupts = <0 76 0x4>;
  362. gpio-controller;
  363. #gpio-cells = <2>;
  364. gpio-ranges = < &pmx0 0 49 1 &pmx0 1 50 1 &pmx0 2 49 1
  365. &pmx0 3 49 1 &pmx0 4 51 1 &pmx0 5 51 1
  366. &pmx0 6 51 1 &pmx0 7 52 1>;
  367. interrupt-controller;
  368. #interrupt-cells = <2>;
  369. clocks = <&clock HI3620_GPIOCLK12>;
  370. clock-names = "apb_pclk";
  371. };
  372. gpio13: gpio@813000 {
  373. compatible = "arm,pl061", "arm,primecell";
  374. reg = <0x813000 0x1000>;
  375. interrupts = <0 77 0x4>;
  376. gpio-controller;
  377. #gpio-cells = <2>;
  378. gpio-ranges = < &pmx0 0 51 1 &pmx0 1 51 1 &pmx0 2 53 1
  379. &pmx0 3 53 1 &pmx0 4 53 1 &pmx0 5 54 1
  380. &pmx0 6 55 1 &pmx0 7 56 1>;
  381. interrupt-controller;
  382. #interrupt-cells = <2>;
  383. clocks = <&clock HI3620_GPIOCLK13>;
  384. clock-names = "apb_pclk";
  385. };
  386. gpio14: gpio@814000 {
  387. compatible = "arm,pl061", "arm,primecell";
  388. reg = <0x814000 0x1000>;
  389. interrupts = <0 78 0x4>;
  390. gpio-controller;
  391. #gpio-cells = <2>;
  392. gpio-ranges = < &pmx0 0 57 1 &pmx0 1 97 1 &pmx0 2 97 1
  393. &pmx0 3 58 1 &pmx0 4 59 1 &pmx0 5 60 1
  394. &pmx0 6 60 1 &pmx0 7 61 1>;
  395. interrupt-controller;
  396. #interrupt-cells = <2>;
  397. clocks = <&clock HI3620_GPIOCLK14>;
  398. clock-names = "apb_pclk";
  399. };
  400. gpio15: gpio@815000 {
  401. compatible = "arm,pl061", "arm,primecell";
  402. reg = <0x815000 0x1000>;
  403. interrupts = <0 79 0x4>;
  404. gpio-controller;
  405. #gpio-cells = <2>;
  406. gpio-ranges = < &pmx0 0 61 1 &pmx0 1 62 1 &pmx0 2 62 1
  407. &pmx0 3 63 1 &pmx0 4 63 1 &pmx0 5 64 1
  408. &pmx0 6 64 1 &pmx0 7 65 1>;
  409. interrupt-controller;
  410. #interrupt-cells = <2>;
  411. clocks = <&clock HI3620_GPIOCLK15>;
  412. clock-names = "apb_pclk";
  413. };
  414. gpio16: gpio@816000 {
  415. compatible = "arm,pl061", "arm,primecell";
  416. reg = <0x816000 0x1000>;
  417. interrupts = <0 80 0x4>;
  418. gpio-controller;
  419. #gpio-cells = <2>;
  420. gpio-ranges = < &pmx0 0 66 1 &pmx0 1 67 1 &pmx0 2 68 1
  421. &pmx0 3 69 1 &pmx0 4 70 1 &pmx0 5 71 1
  422. &pmx0 6 72 1 &pmx0 7 73 1>;
  423. interrupt-controller;
  424. #interrupt-cells = <2>;
  425. clocks = <&clock HI3620_GPIOCLK16>;
  426. clock-names = "apb_pclk";
  427. };
  428. gpio17: gpio@817000 {
  429. compatible = "arm,pl061", "arm,primecell";
  430. reg = <0x817000 0x1000>;
  431. interrupts = <0 81 0x4>;
  432. gpio-controller;
  433. #gpio-cells = <2>;
  434. gpio-ranges = < &pmx0 0 74 1 &pmx0 1 75 1 &pmx0 2 76 1
  435. &pmx0 3 77 1 &pmx0 4 78 1 &pmx0 5 79 1
  436. &pmx0 6 80 1 &pmx0 7 81 1>;
  437. interrupt-controller;
  438. #interrupt-cells = <2>;
  439. clocks = <&clock HI3620_GPIOCLK17>;
  440. clock-names = "apb_pclk";
  441. };
  442. gpio18: gpio@818000 {
  443. compatible = "arm,pl061", "arm,primecell";
  444. reg = <0x818000 0x1000>;
  445. interrupts = <0 82 0x4>;
  446. gpio-controller;
  447. #gpio-cells = <2>;
  448. gpio-ranges = < &pmx0 0 82 1 &pmx0 1 83 1 &pmx0 2 83 1
  449. &pmx0 3 84 1 &pmx0 4 84 1 &pmx0 5 85 1
  450. &pmx0 6 86 1 &pmx0 7 87 1>;
  451. interrupt-controller;
  452. #interrupt-cells = <2>;
  453. clocks = <&clock HI3620_GPIOCLK18>;
  454. clock-names = "apb_pclk";
  455. };
  456. gpio19: gpio@819000 {
  457. compatible = "arm,pl061", "arm,primecell";
  458. reg = <0x819000 0x1000>;
  459. interrupts = <0 83 0x4>;
  460. gpio-controller;
  461. #gpio-cells = <2>;
  462. gpio-ranges = < &pmx0 0 87 1 &pmx0 1 87 1 &pmx0 2 88 1
  463. &pmx0 3 88 1>;
  464. interrupt-controller;
  465. #interrupt-cells = <2>;
  466. clocks = <&clock HI3620_GPIOCLK19>;
  467. clock-names = "apb_pclk";
  468. };
  469. gpio20: gpio@81a000 {
  470. compatible = "arm,pl061", "arm,primecell";
  471. reg = <0x81a000 0x1000>;
  472. interrupts = <0 84 0x4>;
  473. gpio-controller;
  474. #gpio-cells = <2>;
  475. gpio-ranges = < &pmx0 0 89 1 &pmx0 1 89 1 &pmx0 2 90 1
  476. &pmx0 3 90 1 &pmx0 4 91 1 &pmx0 5 92 1>;
  477. interrupt-controller;
  478. #interrupt-cells = <2>;
  479. clocks = <&clock HI3620_GPIOCLK20>;
  480. clock-names = "apb_pclk";
  481. };
  482. gpio21: gpio@81b000 {
  483. compatible = "arm,pl061", "arm,primecell";
  484. reg = <0x81b000 0x1000>;
  485. interrupts = <0 85 0x4>;
  486. gpio-controller;
  487. #gpio-cells = <2>;
  488. gpio-ranges = < &pmx0 3 94 1 &pmx0 7 96 1>;
  489. interrupt-controller;
  490. #interrupt-cells = <2>;
  491. clocks = <&clock HI3620_GPIOCLK21>;
  492. clock-names = "apb_pclk";
  493. };
  494. pmx0: pinmux@803000 {
  495. compatible = "pinctrl-single";
  496. reg = <0x803000 0x188>;
  497. #address-cells = <1>;
  498. #size-cells = <1>;
  499. #pinctrl-cells = <1>;
  500. #gpio-range-cells = <3>;
  501. ranges;
  502. pinctrl-single,register-width = <32>;
  503. pinctrl-single,function-mask = <7>;
  504. /* pin base, nr pins & gpio function */
  505. pinctrl-single,gpio-range = <&range 0 3 0 &range 3 9 1
  506. &range 12 1 0 &range 13 29 1
  507. &range 43 1 0 &range 44 49 1
  508. &range 94 1 1 &range 96 2 1>;
  509. range: gpio-range {
  510. #pinctrl-single,gpio-range-cells = <3>;
  511. };
  512. };
  513. pmx1: pinmux@803800 {
  514. compatible = "pinconf-single";
  515. reg = <0x803800 0x2dc>;
  516. #address-cells = <1>;
  517. #size-cells = <1>;
  518. #pinctrl-cells = <1>;
  519. ranges;
  520. pinctrl-single,register-width = <32>;
  521. };
  522. };
  523. };