exynos5410.dtsi 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Samsung Exynos5410 SoC device tree source
  4. *
  5. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  6. * http://www.samsung.com
  7. *
  8. * Samsung Exynos5410 SoC device nodes are listed in this file.
  9. * Exynos5410 based board files can include this file and provide
  10. * values for board specfic bindings.
  11. */
  12. #include "exynos54xx.dtsi"
  13. #include <dt-bindings/clock/exynos5410.h>
  14. #include <dt-bindings/clock/exynos-audss-clk.h>
  15. #include <dt-bindings/interrupt-controller/arm-gic.h>
  16. / {
  17. compatible = "samsung,exynos5410", "samsung,exynos5";
  18. interrupt-parent = <&gic>;
  19. aliases {
  20. pinctrl0 = &pinctrl_0;
  21. pinctrl1 = &pinctrl_1;
  22. pinctrl2 = &pinctrl_2;
  23. pinctrl3 = &pinctrl_3;
  24. };
  25. cpus {
  26. #address-cells = <1>;
  27. #size-cells = <0>;
  28. cpu0: cpu@0 {
  29. device_type = "cpu";
  30. compatible = "arm,cortex-a15";
  31. reg = <0x0>;
  32. clock-frequency = <1600000000>;
  33. };
  34. cpu1: cpu@1 {
  35. device_type = "cpu";
  36. compatible = "arm,cortex-a15";
  37. reg = <0x1>;
  38. clock-frequency = <1600000000>;
  39. };
  40. cpu2: cpu@2 {
  41. device_type = "cpu";
  42. compatible = "arm,cortex-a15";
  43. reg = <0x2>;
  44. clock-frequency = <1600000000>;
  45. };
  46. cpu3: cpu@3 {
  47. device_type = "cpu";
  48. compatible = "arm,cortex-a15";
  49. reg = <0x3>;
  50. clock-frequency = <1600000000>;
  51. };
  52. };
  53. soc: soc {
  54. compatible = "simple-bus";
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. ranges;
  58. pmu_system_controller: system-controller@10040000 {
  59. compatible = "samsung,exynos5410-pmu", "syscon";
  60. reg = <0x10040000 0x5000>;
  61. clock-names = "clkout16";
  62. clocks = <&fin_pll>;
  63. #clock-cells = <1>;
  64. };
  65. clock: clock-controller@10010000 {
  66. compatible = "samsung,exynos5410-clock";
  67. reg = <0x10010000 0x30000>;
  68. #clock-cells = <1>;
  69. };
  70. clock_audss: audss-clock-controller@3810000 {
  71. compatible = "samsung,exynos5410-audss-clock";
  72. reg = <0x03810000 0x0C>;
  73. #clock-cells = <1>;
  74. clocks = <&fin_pll>, <&clock CLK_FOUT_EPLL>;
  75. clock-names = "pll_ref", "pll_in";
  76. };
  77. tmu_cpu0: tmu@10060000 {
  78. compatible = "samsung,exynos5420-tmu";
  79. reg = <0x10060000 0x100>;
  80. interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
  81. clocks = <&clock CLK_TMU>;
  82. clock-names = "tmu_apbif";
  83. #thermal-sensor-cells = <0>;
  84. };
  85. tmu_cpu1: tmu@10064000 {
  86. compatible = "samsung,exynos5420-tmu";
  87. reg = <0x10064000 0x100>;
  88. interrupts = <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>;
  89. clocks = <&clock CLK_TMU>;
  90. clock-names = "tmu_apbif";
  91. #thermal-sensor-cells = <0>;
  92. };
  93. tmu_cpu2: tmu@10068000 {
  94. compatible = "samsung,exynos5420-tmu";
  95. reg = <0x10068000 0x100>;
  96. interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
  97. clocks = <&clock CLK_TMU>;
  98. clock-names = "tmu_apbif";
  99. #thermal-sensor-cells = <0>;
  100. };
  101. tmu_cpu3: tmu@1006c000 {
  102. compatible = "samsung,exynos5420-tmu";
  103. reg = <0x1006c000 0x100>;
  104. interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>;
  105. clocks = <&clock CLK_TMU>;
  106. clock-names = "tmu_apbif";
  107. #thermal-sensor-cells = <0>;
  108. };
  109. mmc_0: mmc@12200000 {
  110. compatible = "samsung,exynos5250-dw-mshc";
  111. reg = <0x12200000 0x1000>;
  112. interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
  113. #address-cells = <1>;
  114. #size-cells = <0>;
  115. clocks = <&clock CLK_MMC0>, <&clock CLK_SCLK_MMC0>;
  116. clock-names = "biu", "ciu";
  117. fifo-depth = <0x80>;
  118. status = "disabled";
  119. };
  120. mmc_1: mmc@12210000 {
  121. compatible = "samsung,exynos5250-dw-mshc";
  122. reg = <0x12210000 0x1000>;
  123. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
  124. #address-cells = <1>;
  125. #size-cells = <0>;
  126. clocks = <&clock CLK_MMC1>, <&clock CLK_SCLK_MMC1>;
  127. clock-names = "biu", "ciu";
  128. fifo-depth = <0x80>;
  129. status = "disabled";
  130. };
  131. mmc_2: mmc@12220000 {
  132. compatible = "samsung,exynos5250-dw-mshc";
  133. reg = <0x12220000 0x1000>;
  134. interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
  135. #address-cells = <1>;
  136. #size-cells = <0>;
  137. clocks = <&clock CLK_MMC2>, <&clock CLK_SCLK_MMC2>;
  138. clock-names = "biu", "ciu";
  139. fifo-depth = <0x80>;
  140. status = "disabled";
  141. };
  142. pinctrl_0: pinctrl@13400000 {
  143. compatible = "samsung,exynos5410-pinctrl";
  144. reg = <0x13400000 0x1000>;
  145. interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
  146. wakeup-interrupt-controller {
  147. compatible = "samsung,exynos4210-wakeup-eint";
  148. interrupt-parent = <&gic>;
  149. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
  150. };
  151. };
  152. pinctrl_1: pinctrl@14000000 {
  153. compatible = "samsung,exynos5410-pinctrl";
  154. reg = <0x14000000 0x1000>;
  155. interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
  156. };
  157. pinctrl_2: pinctrl@10d10000 {
  158. compatible = "samsung,exynos5410-pinctrl";
  159. reg = <0x10d10000 0x1000>;
  160. interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
  161. };
  162. pinctrl_3: pinctrl@3860000 {
  163. compatible = "samsung,exynos5410-pinctrl";
  164. reg = <0x03860000 0x1000>;
  165. interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
  166. };
  167. pdma0: dma-controller@121a0000 {
  168. compatible = "arm,pl330", "arm,primecell";
  169. reg = <0x121a0000 0x1000>;
  170. interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
  171. clocks = <&clock CLK_PDMA0>;
  172. clock-names = "apb_pclk";
  173. #dma-cells = <1>;
  174. };
  175. pdma1: dma-controller@121b0000 {
  176. compatible = "arm,pl330", "arm,primecell";
  177. reg = <0x121b0000 0x1000>;
  178. interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
  179. clocks = <&clock CLK_PDMA1>;
  180. clock-names = "apb_pclk";
  181. #dma-cells = <1>;
  182. };
  183. audi2s0: i2s@3830000 {
  184. compatible = "samsung,exynos5420-i2s";
  185. reg = <0x03830000 0x100>;
  186. dmas = <&pdma0 10>,
  187. <&pdma0 9>,
  188. <&pdma0 8>;
  189. dma-names = "tx", "rx", "tx-sec";
  190. clocks = <&clock_audss EXYNOS_I2S_BUS>,
  191. <&clock_audss EXYNOS_I2S_BUS>,
  192. <&clock_audss EXYNOS_SCLK_I2S>;
  193. clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
  194. #clock-cells = <1>;
  195. clock-output-names = "i2s_cdclk0";
  196. #sound-dai-cells = <1>;
  197. samsung,idma-addr = <0x03000000>;
  198. pinctrl-names = "default";
  199. pinctrl-0 = <&audi2s0_bus>;
  200. status = "disabled";
  201. };
  202. };
  203. thermal-zones {
  204. cpu0_thermal: cpu0-thermal {
  205. thermal-sensors = <&tmu_cpu0>;
  206. #include "exynos5420-trip-points.dtsi"
  207. };
  208. cpu1_thermal: cpu1-thermal {
  209. thermal-sensors = <&tmu_cpu1>;
  210. #include "exynos5420-trip-points.dtsi"
  211. };
  212. cpu2_thermal: cpu2-thermal {
  213. thermal-sensors = <&tmu_cpu2>;
  214. #include "exynos5420-trip-points.dtsi"
  215. };
  216. cpu3_thermal: cpu3-thermal {
  217. thermal-sensors = <&tmu_cpu3>;
  218. #include "exynos5420-trip-points.dtsi"
  219. };
  220. };
  221. };
  222. &adc {
  223. clocks = <&clock CLK_TSADC>;
  224. clock-names = "adc";
  225. samsung,syscon-phandle = <&pmu_system_controller>;
  226. };
  227. &arm_a15_pmu {
  228. interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
  229. status = "okay";
  230. };
  231. &i2c_0 {
  232. clocks = <&clock CLK_I2C0>;
  233. clock-names = "i2c";
  234. pinctrl-names = "default";
  235. pinctrl-0 = <&i2c0_bus>;
  236. };
  237. &i2c_1 {
  238. clocks = <&clock CLK_I2C1>;
  239. clock-names = "i2c";
  240. pinctrl-names = "default";
  241. pinctrl-0 = <&i2c1_bus>;
  242. };
  243. &i2c_2 {
  244. clocks = <&clock CLK_I2C2>;
  245. clock-names = "i2c";
  246. pinctrl-names = "default";
  247. pinctrl-0 = <&i2c2_bus>;
  248. };
  249. &i2c_3 {
  250. clocks = <&clock CLK_I2C3>;
  251. clock-names = "i2c";
  252. pinctrl-names = "default";
  253. pinctrl-0 = <&i2c3_bus>;
  254. };
  255. &hsi2c_4 {
  256. clocks = <&clock CLK_USI0>;
  257. clock-names = "hsi2c";
  258. pinctrl-names = "default";
  259. pinctrl-0 = <&i2c4_hs_bus>;
  260. };
  261. &hsi2c_5 {
  262. clocks = <&clock CLK_USI1>;
  263. clock-names = "hsi2c";
  264. pinctrl-names = "default";
  265. pinctrl-0 = <&i2c5_hs_bus>;
  266. };
  267. &hsi2c_6 {
  268. clocks = <&clock CLK_USI2>;
  269. clock-names = "hsi2c";
  270. pinctrl-names = "default";
  271. pinctrl-0 = <&i2c6_hs_bus>;
  272. };
  273. &hsi2c_7 {
  274. clocks = <&clock CLK_USI3>;
  275. clock-names = "hsi2c";
  276. pinctrl-names = "default";
  277. pinctrl-0 = <&i2c7_hs_bus>;
  278. };
  279. &mct {
  280. clocks = <&fin_pll>, <&clock CLK_MCT>;
  281. clock-names = "fin_pll", "mct";
  282. };
  283. &prng {
  284. clocks = <&clock CLK_SSS>;
  285. clock-names = "secss";
  286. };
  287. &pwm {
  288. clocks = <&clock CLK_PWM>;
  289. clock-names = "timers";
  290. };
  291. &rtc {
  292. clocks = <&clock CLK_RTC>;
  293. clock-names = "rtc";
  294. status = "disabled";
  295. };
  296. &serial_0 {
  297. clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
  298. clock-names = "uart", "clk_uart_baud0";
  299. dmas = <&pdma0 13>, <&pdma0 14>;
  300. dma-names = "rx", "tx";
  301. };
  302. &serial_1 {
  303. clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
  304. clock-names = "uart", "clk_uart_baud0";
  305. dmas = <&pdma1 15>, <&pdma1 16>;
  306. dma-names = "rx", "tx";
  307. };
  308. &serial_2 {
  309. clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
  310. clock-names = "uart", "clk_uart_baud0";
  311. dmas = <&pdma0 15>, <&pdma0 16>;
  312. dma-names = "rx", "tx";
  313. };
  314. &serial_3 {
  315. clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
  316. clock-names = "uart", "clk_uart_baud0";
  317. dmas = <&pdma1 17>, <&pdma1 18>;
  318. dma-names = "rx", "tx";
  319. };
  320. &sss {
  321. clocks = <&clock CLK_SSS>;
  322. clock-names = "secss";
  323. };
  324. &sromc {
  325. #address-cells = <2>;
  326. #size-cells = <1>;
  327. ranges = <0 0 0x04000000 0x20000
  328. 1 0 0x05000000 0x20000
  329. 2 0 0x06000000 0x20000
  330. 3 0 0x07000000 0x20000>;
  331. };
  332. &trng {
  333. clocks = <&clock CLK_SSS>;
  334. clock-names = "secss";
  335. };
  336. &usbdrd3_0 {
  337. clocks = <&clock CLK_USBD300>;
  338. clock-names = "usbdrd30";
  339. pinctrl-names = "default";
  340. pinctrl-0 = <&usb3_0_oc>, <&usb3_0_vbusctrl>;
  341. };
  342. &usbdrd_phy0 {
  343. clocks = <&clock CLK_USBD300>, <&clock CLK_SCLK_USBPHY300>;
  344. clock-names = "phy", "ref";
  345. samsung,pmu-syscon = <&pmu_system_controller>;
  346. };
  347. &usbdrd3_1 {
  348. clocks = <&clock CLK_USBD301>;
  349. clock-names = "usbdrd30";
  350. pinctrl-names = "default";
  351. pinctrl-0 = <&usb3_1_oc>, <&usb3_1_vbusctrl>;
  352. };
  353. &usbdrd_dwc3_1 {
  354. interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>;
  355. };
  356. &usbdrd_phy1 {
  357. clocks = <&clock CLK_USBD301>, <&clock CLK_SCLK_USBPHY301>;
  358. clock-names = "phy", "ref";
  359. samsung,pmu-syscon = <&pmu_system_controller>;
  360. };
  361. &usbhost1 {
  362. clocks = <&clock CLK_USBH20>;
  363. clock-names = "usbhost";
  364. };
  365. &usbhost2 {
  366. clocks = <&clock CLK_USBH20>;
  367. clock-names = "usbhost";
  368. };
  369. &usb2_phy {
  370. clocks = <&clock CLK_USBH20>, <&clock CLK_SCLK_USBPHY300>;
  371. clock-names = "phy", "ref";
  372. samsung,sysreg-phandle = <&sysreg_system_controller>;
  373. samsung,pmureg-phandle = <&pmu_system_controller>;
  374. };
  375. &watchdog {
  376. clocks = <&clock CLK_WDT>;
  377. clock-names = "watchdog";
  378. samsung,syscon-phandle = <&pmu_system_controller>;
  379. };
  380. #include "exynos5410-pinctrl.dtsi"
  381. #include "exynos-syscon-restart.dtsi"