exynos5260.dtsi 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Samsung Exynos5260 SoC device tree source
  4. *
  5. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  6. * http://www.samsung.com
  7. */
  8. #include <dt-bindings/clock/exynos5260-clk.h>
  9. #include <dt-bindings/interrupt-controller/arm-gic.h>
  10. #include <dt-bindings/interrupt-controller/irq.h>
  11. / {
  12. compatible = "samsung,exynos5260", "samsung,exynos5";
  13. interrupt-parent = <&gic>;
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. aliases {
  17. i2c0 = &hsi2c_0;
  18. i2c1 = &hsi2c_1;
  19. i2c2 = &hsi2c_2;
  20. i2c3 = &hsi2c_3;
  21. pinctrl0 = &pinctrl_0;
  22. pinctrl1 = &pinctrl_1;
  23. pinctrl2 = &pinctrl_2;
  24. serial0 = &uart0;
  25. serial1 = &uart1;
  26. serial2 = &uart2;
  27. serial3 = &uart3;
  28. };
  29. cpus {
  30. #address-cells = <1>;
  31. #size-cells = <0>;
  32. cpu-map {
  33. cluster0 {
  34. core0 {
  35. cpu = <&cpu0>;
  36. };
  37. core1 {
  38. cpu = <&cpu1>;
  39. };
  40. };
  41. cluster1 {
  42. core0 {
  43. cpu = <&cpu2>;
  44. };
  45. core1 {
  46. cpu = <&cpu3>;
  47. };
  48. core2 {
  49. cpu = <&cpu4>;
  50. };
  51. core3 {
  52. cpu = <&cpu5>;
  53. };
  54. };
  55. };
  56. cpu0: cpu@0 {
  57. device_type = "cpu";
  58. compatible = "arm,cortex-a15";
  59. reg = <0x0>;
  60. cci-control-port = <&cci_control1>;
  61. };
  62. cpu1: cpu@1 {
  63. device_type = "cpu";
  64. compatible = "arm,cortex-a15";
  65. reg = <0x1>;
  66. cci-control-port = <&cci_control1>;
  67. };
  68. cpu2: cpu@100 {
  69. device_type = "cpu";
  70. compatible = "arm,cortex-a7";
  71. reg = <0x100>;
  72. cci-control-port = <&cci_control0>;
  73. };
  74. cpu3: cpu@101 {
  75. device_type = "cpu";
  76. compatible = "arm,cortex-a7";
  77. reg = <0x101>;
  78. cci-control-port = <&cci_control0>;
  79. };
  80. cpu4: cpu@102 {
  81. device_type = "cpu";
  82. compatible = "arm,cortex-a7";
  83. reg = <0x102>;
  84. cci-control-port = <&cci_control0>;
  85. };
  86. cpu5: cpu@103 {
  87. device_type = "cpu";
  88. compatible = "arm,cortex-a7";
  89. reg = <0x103>;
  90. cci-control-port = <&cci_control0>;
  91. };
  92. };
  93. soc: soc {
  94. compatible = "simple-bus";
  95. #address-cells = <1>;
  96. #size-cells = <1>;
  97. ranges;
  98. clock_top: clock-controller@10010000 {
  99. compatible = "samsung,exynos5260-clock-top";
  100. reg = <0x10010000 0x10000>;
  101. #clock-cells = <1>;
  102. clocks = <&fin_pll>,
  103. <&clock_mif MIF_DOUT_MEM_PLL>,
  104. <&clock_mif MIF_DOUT_BUS_PLL>,
  105. <&clock_mif MIF_DOUT_MEDIA_PLL>;
  106. clock-names = "fin_pll",
  107. "dout_mem_pll",
  108. "dout_bus_pll",
  109. "dout_media_pll";
  110. };
  111. clock_peri: clock-controller@10200000 {
  112. compatible = "samsung,exynos5260-clock-peri";
  113. reg = <0x10200000 0x10000>;
  114. #clock-cells = <1>;
  115. clocks = <&fin_pll>,
  116. <&ioclk_pcm>,
  117. <&ioclk_i2s>,
  118. <&ioclk_spdif>,
  119. <&fin_pll>,
  120. <&clock_top TOP_DOUT_ACLK_PERI_66>,
  121. <&clock_top TOP_DOUT_SCLK_PERI_UART0>,
  122. <&clock_top TOP_DOUT_SCLK_PERI_UART1>,
  123. <&clock_top TOP_DOUT_SCLK_PERI_UART2>,
  124. <&clock_top TOP_DOUT_SCLK_PERI_SPI0_B>,
  125. <&clock_top TOP_DOUT_SCLK_PERI_SPI1_B>,
  126. <&clock_top TOP_DOUT_SCLK_PERI_SPI2_B>,
  127. <&clock_top TOP_DOUT_ACLK_PERI_AUD>;
  128. clock-names = "fin_pll",
  129. "ioclk_pcm_extclk",
  130. "ioclk_i2s_cdclk",
  131. "ioclk_spdif_extclk",
  132. "phyclk_hdmi_phy_ref_cko",
  133. "dout_aclk_peri_66",
  134. "dout_sclk_peri_uart0",
  135. "dout_sclk_peri_uart1",
  136. "dout_sclk_peri_uart2",
  137. "dout_sclk_peri_spi0_b",
  138. "dout_sclk_peri_spi1_b",
  139. "dout_sclk_peri_spi2_b",
  140. "dout_aclk_peri_aud";
  141. };
  142. clock_egl: clock-controller@10600000 {
  143. compatible = "samsung,exynos5260-clock-egl";
  144. reg = <0x10600000 0x10000>;
  145. #clock-cells = <1>;
  146. clocks = <&fin_pll>,
  147. <&clock_mif MIF_DOUT_BUS_PLL>;
  148. clock-names = "fin_pll",
  149. "dout_bus_pll";
  150. };
  151. clock_kfc: clock-controller@10700000 {
  152. compatible = "samsung,exynos5260-clock-kfc";
  153. reg = <0x10700000 0x10000>;
  154. #clock-cells = <1>;
  155. clocks = <&fin_pll>,
  156. <&clock_mif MIF_DOUT_MEDIA_PLL>;
  157. clock-names = "fin_pll",
  158. "dout_media_pll";
  159. };
  160. clock_g2d: clock-controller@10a00000 {
  161. compatible = "samsung,exynos5260-clock-g2d";
  162. reg = <0x10A00000 0x10000>;
  163. #clock-cells = <1>;
  164. clocks = <&fin_pll>,
  165. <&clock_top TOP_DOUT_ACLK_G2D_333>;
  166. clock-names = "fin_pll",
  167. "dout_aclk_g2d_333";
  168. };
  169. clock_mif: clock-controller@10ce0000 {
  170. compatible = "samsung,exynos5260-clock-mif";
  171. reg = <0x10CE0000 0x10000>;
  172. #clock-cells = <1>;
  173. clocks = <&fin_pll>;
  174. clock-names = "fin_pll";
  175. };
  176. clock_mfc: clock-controller@11090000 {
  177. compatible = "samsung,exynos5260-clock-mfc";
  178. reg = <0x11090000 0x10000>;
  179. #clock-cells = <1>;
  180. clocks = <&fin_pll>,
  181. <&clock_top TOP_DOUT_ACLK_MFC_333>;
  182. clock-names = "fin_pll",
  183. "dout_aclk_mfc_333";
  184. };
  185. clock_g3d: clock-controller@11830000 {
  186. compatible = "samsung,exynos5260-clock-g3d";
  187. reg = <0x11830000 0x10000>;
  188. #clock-cells = <1>;
  189. clocks = <&fin_pll>;
  190. clock-names = "fin_pll";
  191. };
  192. clock_fsys: clock-controller@122e0000 {
  193. compatible = "samsung,exynos5260-clock-fsys";
  194. reg = <0x122E0000 0x10000>;
  195. #clock-cells = <1>;
  196. clocks = <&fin_pll>,
  197. <&fin_pll>,
  198. <&fin_pll>,
  199. <&fin_pll>,
  200. <&fin_pll>,
  201. <&fin_pll>,
  202. <&clock_top TOP_DOUT_ACLK_FSYS_200>;
  203. clock-names = "fin_pll",
  204. "phyclk_usbhost20_phy_phyclock",
  205. "phyclk_usbhost20_phy_freeclk",
  206. "phyclk_usbhost20_phy_clk48mohci",
  207. "phyclk_usbdrd30_udrd30_pipe_pclk",
  208. "phyclk_usbdrd30_udrd30_phyclock",
  209. "dout_aclk_fsys_200";
  210. };
  211. clock_aud: clock-controller@128c0000 {
  212. compatible = "samsung,exynos5260-clock-aud";
  213. reg = <0x128C0000 0x10000>;
  214. #clock-cells = <1>;
  215. clocks = <&fin_pll>,
  216. <&clock_top TOP_FOUT_AUD_PLL>,
  217. <&ioclk_i2s>,
  218. <&ioclk_pcm>;
  219. clock-names = "fin_pll",
  220. "fout_aud_pll",
  221. "ioclk_i2s_cdclk",
  222. "ioclk_pcm_extclk";
  223. };
  224. clock_isp: clock-controller@133c0000 {
  225. compatible = "samsung,exynos5260-clock-isp";
  226. reg = <0x133C0000 0x10000>;
  227. #clock-cells = <1>;
  228. clocks = <&fin_pll>,
  229. <&clock_top TOP_DOUT_ACLK_ISP1_266>,
  230. <&clock_top TOP_DOUT_ACLK_ISP1_400>,
  231. <&clock_top TOP_MOUT_ACLK_ISP1_266>;
  232. clock-names = "fin_pll",
  233. "dout_aclk_isp1_266",
  234. "dout_aclk_isp1_400",
  235. "mout_aclk_isp1_266";
  236. };
  237. clock_gscl: clock-controller@13f00000 {
  238. compatible = "samsung,exynos5260-clock-gscl";
  239. reg = <0x13F00000 0x10000>;
  240. #clock-cells = <1>;
  241. clocks = <&fin_pll>,
  242. <&clock_top TOP_DOUT_ACLK_GSCL_400>,
  243. <&clock_top TOP_DOUT_ACLK_GSCL_333>;
  244. clock-names = "fin_pll",
  245. "dout_aclk_gscl_400",
  246. "dout_aclk_gscl_333";
  247. };
  248. clock_disp: clock-controller@14550000 {
  249. compatible = "samsung,exynos5260-clock-disp";
  250. reg = <0x14550000 0x10000>;
  251. #clock-cells = <1>;
  252. clocks = <&fin_pll>,
  253. <&fin_pll>,
  254. <&fin_pll>,
  255. <&fin_pll>,
  256. <&fin_pll>,
  257. <&fin_pll>,
  258. <&fin_pll>,
  259. <&fin_pll>,
  260. <&fin_pll>,
  261. <&fin_pll>,
  262. <&fin_pll>,
  263. <&fin_pll>,
  264. <&fin_pll>,
  265. <&fin_pll>,
  266. <&ioclk_spdif>,
  267. <&clock_top TOP_DOUT_ACLK_PERI_AUD>,
  268. <&clock_top TOP_DOUT_ACLK_DISP_222>,
  269. <&clock_top TOP_DOUT_SCLK_DISP_PIXEL>,
  270. <&clock_top TOP_DOUT_ACLK_DISP_333>;
  271. clock-names = "fin_pll",
  272. "phyclk_dptx_phy_ch3_txd_clk",
  273. "phyclk_dptx_phy_ch2_txd_clk",
  274. "phyclk_dptx_phy_ch1_txd_clk",
  275. "phyclk_dptx_phy_ch0_txd_clk",
  276. "phyclk_hdmi_phy_tmds_clko",
  277. "phyclk_hdmi_phy_ref_clko",
  278. "phyclk_hdmi_phy_pixel_clko",
  279. "phyclk_hdmi_link_o_tmds_clkhi",
  280. "phyclk_mipi_dphy_4l_m_txbyte_clkhs",
  281. "phyclk_dptx_phy_o_ref_clk_24m",
  282. "phyclk_dptx_phy_clk_div2",
  283. "phyclk_mipi_dphy_4l_m_rxclkesc0",
  284. "phyclk_hdmi_phy_ref_cko",
  285. "ioclk_spdif_extclk",
  286. "dout_aclk_peri_aud",
  287. "dout_aclk_disp_222",
  288. "dout_sclk_disp_pixel",
  289. "dout_aclk_disp_333";
  290. };
  291. gic: interrupt-controller@10481000 {
  292. compatible = "arm,gic-400", "arm,cortex-a15-gic";
  293. #interrupt-cells = <3>;
  294. interrupt-controller;
  295. reg = <0x10481000 0x1000>,
  296. <0x10482000 0x2000>,
  297. <0x10484000 0x2000>,
  298. <0x10486000 0x2000>;
  299. interrupts = <GIC_PPI 9
  300. (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
  301. };
  302. chipid: chipid@10000000 {
  303. compatible = "samsung,exynos4210-chipid";
  304. reg = <0x10000000 0x100>;
  305. };
  306. mct: timer@100b0000 {
  307. compatible = "samsung,exynos5260-mct",
  308. "samsung,exynos4210-mct";
  309. reg = <0x100B0000 0x1000>;
  310. clocks = <&fin_pll>, <&clock_peri PERI_CLK_MCT>;
  311. clock-names = "fin_pll", "mct";
  312. interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
  313. <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
  314. <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
  315. <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
  316. <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
  317. <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
  318. <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
  319. <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
  320. <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
  321. <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>,
  322. <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
  323. <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>;
  324. };
  325. cci: cci@10f00000 {
  326. compatible = "arm,cci-400";
  327. #address-cells = <1>;
  328. #size-cells = <1>;
  329. reg = <0x10F00000 0x1000>;
  330. ranges = <0x0 0x10F00000 0x6000>;
  331. cci_control0: slave-if@4000 {
  332. compatible = "arm,cci-400-ctrl-if";
  333. interface-type = "ace";
  334. reg = <0x4000 0x1000>;
  335. };
  336. cci_control1: slave-if@5000 {
  337. compatible = "arm,cci-400-ctrl-if";
  338. interface-type = "ace";
  339. reg = <0x5000 0x1000>;
  340. };
  341. };
  342. pinctrl_0: pinctrl@11600000 {
  343. compatible = "samsung,exynos5260-pinctrl";
  344. reg = <0x11600000 0x1000>;
  345. interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
  346. wakeup-interrupt-controller {
  347. compatible = "samsung,exynos4210-wakeup-eint";
  348. interrupt-parent = <&gic>;
  349. interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
  350. };
  351. };
  352. pinctrl_1: pinctrl@12290000 {
  353. compatible = "samsung,exynos5260-pinctrl";
  354. reg = <0x12290000 0x1000>;
  355. interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
  356. };
  357. pinctrl_2: pinctrl@128b0000 {
  358. compatible = "samsung,exynos5260-pinctrl";
  359. reg = <0x128B0000 0x1000>;
  360. interrupts = <GIC_SPI 243 IRQ_TYPE_LEVEL_HIGH>;
  361. };
  362. pmu_system_controller: system-controller@10d50000 {
  363. compatible = "samsung,exynos5260-pmu", "syscon";
  364. reg = <0x10D50000 0x10000>;
  365. };
  366. uart0: serial@12c00000 {
  367. compatible = "samsung,exynos4210-uart";
  368. reg = <0x12C00000 0x100>;
  369. interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
  370. clocks = <&clock_peri PERI_CLK_UART0>, <&clock_peri PERI_SCLK_UART0>;
  371. clock-names = "uart", "clk_uart_baud0";
  372. status = "disabled";
  373. };
  374. uart1: serial@12c10000 {
  375. compatible = "samsung,exynos4210-uart";
  376. reg = <0x12C10000 0x100>;
  377. interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
  378. clocks = <&clock_peri PERI_CLK_UART1>, <&clock_peri PERI_SCLK_UART1>;
  379. clock-names = "uart", "clk_uart_baud0";
  380. status = "disabled";
  381. };
  382. uart2: serial@12c20000 {
  383. compatible = "samsung,exynos4210-uart";
  384. reg = <0x12C20000 0x100>;
  385. interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
  386. clocks = <&clock_peri PERI_CLK_UART2>, <&clock_peri PERI_SCLK_UART2>;
  387. clock-names = "uart", "clk_uart_baud0";
  388. status = "disabled";
  389. };
  390. uart3: serial@12860000 {
  391. compatible = "samsung,exynos4210-uart";
  392. reg = <0x12860000 0x100>;
  393. interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
  394. clocks = <&clock_aud AUD_CLK_AUD_UART>, <&clock_aud AUD_SCLK_AUD_UART>;
  395. clock-names = "uart", "clk_uart_baud0";
  396. status = "disabled";
  397. };
  398. mmc_0: mmc@12140000 {
  399. compatible = "samsung,exynos5250-dw-mshc";
  400. reg = <0x12140000 0x2000>;
  401. interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
  402. #address-cells = <1>;
  403. #size-cells = <0>;
  404. clocks = <&clock_fsys FSYS_CLK_MMC0>, <&clock_top TOP_SCLK_MMC0>;
  405. clock-names = "biu", "ciu";
  406. assigned-clocks =
  407. <&clock_top TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_A>,
  408. <&clock_top TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_B>,
  409. <&clock_top TOP_SCLK_MMC0>;
  410. assigned-clock-parents =
  411. <&clock_top TOP_MOUT_BUSTOP_PLL_USER>,
  412. <&clock_top TOP_MOUT_SCLK_FSYS_MMC0_SDCLKIN_A>;
  413. assigned-clock-rates = <0>, <0>, <800000000>;
  414. fifo-depth = <64>;
  415. status = "disabled";
  416. };
  417. mmc_1: mmc@12150000 {
  418. compatible = "samsung,exynos5250-dw-mshc";
  419. reg = <0x12150000 0x2000>;
  420. interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
  421. #address-cells = <1>;
  422. #size-cells = <0>;
  423. clocks = <&clock_fsys FSYS_CLK_MMC1>, <&clock_top TOP_SCLK_MMC1>;
  424. clock-names = "biu", "ciu";
  425. assigned-clocks =
  426. <&clock_top TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_A>,
  427. <&clock_top TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_B>,
  428. <&clock_top TOP_SCLK_MMC1>;
  429. assigned-clock-parents =
  430. <&clock_top TOP_MOUT_BUSTOP_PLL_USER>,
  431. <&clock_top TOP_MOUT_SCLK_FSYS_MMC1_SDCLKIN_A>;
  432. assigned-clock-rates = <0>, <0>, <800000000>;
  433. fifo-depth = <64>;
  434. status = "disabled";
  435. };
  436. mmc_2: mmc@12160000 {
  437. compatible = "samsung,exynos5250-dw-mshc";
  438. reg = <0x12160000 0x2000>;
  439. interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
  440. #address-cells = <1>;
  441. #size-cells = <0>;
  442. clocks = <&clock_fsys FSYS_CLK_MMC2>, <&clock_top TOP_SCLK_MMC2>;
  443. clock-names = "biu", "ciu";
  444. assigned-clocks =
  445. <&clock_top TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_A>,
  446. <&clock_top TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_B>,
  447. <&clock_top TOP_SCLK_MMC2>;
  448. assigned-clock-parents =
  449. <&clock_top TOP_MOUT_BUSTOP_PLL_USER>,
  450. <&clock_top TOP_MOUT_SCLK_FSYS_MMC2_SDCLKIN_A>;
  451. assigned-clock-rates = <0>, <0>, <800000000>;
  452. fifo-depth = <64>;
  453. status = "disabled";
  454. };
  455. hsi2c_0: i2c@12da0000 {
  456. compatible = "samsung,exynos5260-hsi2c";
  457. reg = <0x12DA0000 0x1000>;
  458. interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
  459. #address-cells = <1>;
  460. #size-cells = <0>;
  461. pinctrl-names = "default";
  462. pinctrl-0 = <&i2c0_hs_bus>;
  463. clocks = <&clock_peri PERI_CLK_HSIC0>;
  464. clock-names = "hsi2c";
  465. status = "disabled";
  466. };
  467. hsi2c_1: i2c@12db0000 {
  468. compatible = "samsung,exynos5260-hsi2c";
  469. reg = <0x12DB0000 0x1000>;
  470. interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
  471. #address-cells = <1>;
  472. #size-cells = <0>;
  473. pinctrl-names = "default";
  474. pinctrl-0 = <&i2c1_hs_bus>;
  475. clocks = <&clock_peri PERI_CLK_HSIC1>;
  476. clock-names = "hsi2c";
  477. status = "disabled";
  478. };
  479. hsi2c_2: i2c@12dc0000 {
  480. compatible = "samsung,exynos5260-hsi2c";
  481. reg = <0x12DC0000 0x1000>;
  482. interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
  483. #address-cells = <1>;
  484. #size-cells = <0>;
  485. pinctrl-names = "default";
  486. pinctrl-0 = <&i2c2_hs_bus>;
  487. clocks = <&clock_peri PERI_CLK_HSIC2>;
  488. clock-names = "hsi2c";
  489. status = "disabled";
  490. };
  491. hsi2c_3: i2c@12dd0000 {
  492. compatible = "samsung,exynos5260-hsi2c";
  493. reg = <0x12DD0000 0x1000>;
  494. interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
  495. #address-cells = <1>;
  496. #size-cells = <0>;
  497. pinctrl-names = "default";
  498. pinctrl-0 = <&i2c3_hs_bus>;
  499. clocks = <&clock_peri PERI_CLK_HSIC3>;
  500. clock-names = "hsi2c";
  501. status = "disabled";
  502. };
  503. };
  504. };
  505. #include "exynos5260-pinctrl.dtsi"