bcm21664.dtsi 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. // Copyright (C) 2014 Broadcom Corporation
  3. #include <dt-bindings/interrupt-controller/arm-gic.h>
  4. #include <dt-bindings/interrupt-controller/irq.h>
  5. #include "dt-bindings/clock/bcm21664.h"
  6. / {
  7. #address-cells = <1>;
  8. #size-cells = <1>;
  9. model = "BCM21664 SoC";
  10. compatible = "brcm,bcm21664";
  11. interrupt-parent = <&gic>;
  12. chosen {
  13. bootargs = "console=ttyS0,115200n8";
  14. };
  15. cpus {
  16. #address-cells = <1>;
  17. #size-cells = <0>;
  18. cpu0: cpu@0 {
  19. device_type = "cpu";
  20. compatible = "arm,cortex-a9";
  21. reg = <0>;
  22. };
  23. cpu1: cpu@1 {
  24. device_type = "cpu";
  25. compatible = "arm,cortex-a9";
  26. enable-method = "brcm,bcm11351-cpu-method";
  27. secondary-boot-reg = <0x35004178>;
  28. reg = <1>;
  29. };
  30. };
  31. gic: interrupt-controller@3ff00100 {
  32. compatible = "arm,cortex-a9-gic";
  33. #interrupt-cells = <3>;
  34. #address-cells = <0>;
  35. interrupt-controller;
  36. reg = <0x3ff01000 0x1000>,
  37. <0x3ff00100 0x100>;
  38. };
  39. smc@3404e000 {
  40. compatible = "brcm,bcm21664-smc", "brcm,kona-smc";
  41. reg = <0x3404e000 0x400>; /* 1 KiB in SRAM */
  42. };
  43. uart@3e000000 {
  44. compatible = "brcm,bcm21664-dw-apb-uart", "snps,dw-apb-uart";
  45. status = "disabled";
  46. reg = <0x3e000000 0x118>;
  47. clocks = <&slave_ccu BCM21664_SLAVE_CCU_UARTB>;
  48. interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
  49. reg-shift = <2>;
  50. reg-io-width = <4>;
  51. };
  52. uart@3e001000 {
  53. compatible = "brcm,bcm21664-dw-apb-uart", "snps,dw-apb-uart";
  54. status = "disabled";
  55. reg = <0x3e001000 0x118>;
  56. clocks = <&slave_ccu BCM21664_SLAVE_CCU_UARTB2>;
  57. interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
  58. reg-shift = <2>;
  59. reg-io-width = <4>;
  60. };
  61. uart@3e002000 {
  62. compatible = "brcm,bcm21664-dw-apb-uart", "snps,dw-apb-uart";
  63. status = "disabled";
  64. reg = <0x3e002000 0x118>;
  65. clocks = <&slave_ccu BCM21664_SLAVE_CCU_UARTB3>;
  66. interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
  67. reg-shift = <2>;
  68. reg-io-width = <4>;
  69. };
  70. L2: cache-controller@3ff20000 {
  71. compatible = "arm,pl310-cache";
  72. reg = <0x3ff20000 0x1000>;
  73. cache-unified;
  74. cache-level = <2>;
  75. };
  76. brcm,resetmgr@35001f00 {
  77. compatible = "brcm,bcm21664-resetmgr";
  78. reg = <0x35001f00 0x24>;
  79. };
  80. timer@35006000 {
  81. compatible = "brcm,kona-timer";
  82. reg = <0x35006000 0x1c>;
  83. interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
  84. clocks = <&aon_ccu BCM21664_AON_CCU_HUB_TIMER>;
  85. };
  86. gpio: gpio@35003000 {
  87. compatible = "brcm,bcm21664-gpio", "brcm,kona-gpio";
  88. reg = <0x35003000 0x524>;
  89. interrupts =
  90. <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH
  91. GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH
  92. GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH
  93. GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
  94. #gpio-cells = <2>;
  95. #interrupt-cells = <2>;
  96. gpio-controller;
  97. interrupt-controller;
  98. };
  99. sdio1: sdio@3f180000 {
  100. compatible = "brcm,kona-sdhci";
  101. reg = <0x3f180000 0x801c>;
  102. interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
  103. clocks = <&master_ccu BCM21664_MASTER_CCU_SDIO1>;
  104. status = "disabled";
  105. };
  106. sdio2: sdio@3f190000 {
  107. compatible = "brcm,kona-sdhci";
  108. reg = <0x3f190000 0x801c>;
  109. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
  110. clocks = <&master_ccu BCM21664_MASTER_CCU_SDIO2>;
  111. status = "disabled";
  112. };
  113. sdio3: sdio@3f1a0000 {
  114. compatible = "brcm,kona-sdhci";
  115. reg = <0x3f1a0000 0x801c>;
  116. interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
  117. clocks = <&master_ccu BCM21664_MASTER_CCU_SDIO3>;
  118. status = "disabled";
  119. };
  120. sdio4: sdio@3f1b0000 {
  121. compatible = "brcm,kona-sdhci";
  122. reg = <0x3f1b0000 0x801c>;
  123. interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
  124. clocks = <&master_ccu BCM21664_MASTER_CCU_SDIO4>;
  125. status = "disabled";
  126. };
  127. i2c@3e016000 {
  128. compatible = "brcm,bcm21664-i2c", "brcm,kona-i2c";
  129. reg = <0x3e016000 0x70>;
  130. interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
  131. #address-cells = <1>;
  132. #size-cells = <0>;
  133. clocks = <&slave_ccu BCM21664_SLAVE_CCU_BSC1>;
  134. status = "disabled";
  135. };
  136. i2c@3e017000 {
  137. compatible = "brcm,bcm21664-i2c", "brcm,kona-i2c";
  138. reg = <0x3e017000 0x70>;
  139. interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
  140. #address-cells = <1>;
  141. #size-cells = <0>;
  142. clocks = <&slave_ccu BCM21664_SLAVE_CCU_BSC2>;
  143. status = "disabled";
  144. };
  145. i2c@3e018000 {
  146. compatible = "brcm,bcm21664-i2c", "brcm,kona-i2c";
  147. reg = <0x3e018000 0x70>;
  148. interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
  149. #address-cells = <1>;
  150. #size-cells = <0>;
  151. clocks = <&slave_ccu BCM21664_SLAVE_CCU_BSC3>;
  152. status = "disabled";
  153. };
  154. i2c@3e01c000 {
  155. compatible = "brcm,bcm21664-i2c", "brcm,kona-i2c";
  156. reg = <0x3e01c000 0x70>;
  157. interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
  158. #address-cells = <1>;
  159. #size-cells = <0>;
  160. clocks = <&slave_ccu BCM21664_SLAVE_CCU_BSC4>;
  161. status = "disabled";
  162. };
  163. clocks {
  164. #address-cells = <1>;
  165. #size-cells = <1>;
  166. ranges;
  167. /*
  168. * Fixed clocks are defined before CCUs whose
  169. * clocks may depend on them.
  170. */
  171. ref_32k_clk: ref_32k {
  172. #clock-cells = <0>;
  173. compatible = "fixed-clock";
  174. clock-frequency = <32768>;
  175. };
  176. bbl_32k_clk: bbl_32k {
  177. #clock-cells = <0>;
  178. compatible = "fixed-clock";
  179. clock-frequency = <32768>;
  180. };
  181. ref_13m_clk: ref_13m {
  182. #clock-cells = <0>;
  183. compatible = "fixed-clock";
  184. clock-frequency = <13000000>;
  185. };
  186. var_13m_clk: var_13m {
  187. #clock-cells = <0>;
  188. compatible = "fixed-clock";
  189. clock-frequency = <13000000>;
  190. };
  191. dft_19_5m_clk: dft_19_5m {
  192. #clock-cells = <0>;
  193. compatible = "fixed-clock";
  194. clock-frequency = <19500000>;
  195. };
  196. ref_crystal_clk: ref_crystal {
  197. #clock-cells = <0>;
  198. compatible = "fixed-clock";
  199. clock-frequency = <26000000>;
  200. };
  201. ref_52m_clk: ref_52m {
  202. #clock-cells = <0>;
  203. compatible = "fixed-clock";
  204. clock-frequency = <52000000>;
  205. };
  206. var_52m_clk: var_52m {
  207. #clock-cells = <0>;
  208. compatible = "fixed-clock";
  209. clock-frequency = <52000000>;
  210. };
  211. usb_otg_ahb_clk: usb_otg_ahb {
  212. #clock-cells = <0>;
  213. compatible = "fixed-clock";
  214. clock-frequency = <52000000>;
  215. };
  216. ref_96m_clk: ref_96m {
  217. #clock-cells = <0>;
  218. compatible = "fixed-clock";
  219. clock-frequency = <96000000>;
  220. };
  221. var_96m_clk: var_96m {
  222. #clock-cells = <0>;
  223. compatible = "fixed-clock";
  224. clock-frequency = <96000000>;
  225. };
  226. ref_104m_clk: ref_104m {
  227. #clock-cells = <0>;
  228. compatible = "fixed-clock";
  229. clock-frequency = <104000000>;
  230. };
  231. var_104m_clk: var_104m {
  232. #clock-cells = <0>;
  233. compatible = "fixed-clock";
  234. clock-frequency = <104000000>;
  235. };
  236. ref_156m_clk: ref_156m {
  237. #clock-cells = <0>;
  238. compatible = "fixed-clock";
  239. clock-frequency = <156000000>;
  240. };
  241. var_156m_clk: var_156m {
  242. #clock-cells = <0>;
  243. compatible = "fixed-clock";
  244. clock-frequency = <156000000>;
  245. };
  246. root_ccu: root_ccu@35001000 {
  247. compatible = BCM21664_DT_ROOT_CCU_COMPAT;
  248. reg = <0x35001000 0x0f00>;
  249. #clock-cells = <1>;
  250. clock-output-names = "frac_1m";
  251. };
  252. aon_ccu: aon_ccu@35002000 {
  253. compatible = BCM21664_DT_AON_CCU_COMPAT;
  254. reg = <0x35002000 0x0f00>;
  255. #clock-cells = <1>;
  256. clock-output-names = "hub_timer";
  257. };
  258. master_ccu: master_ccu@3f001000 {
  259. compatible = BCM21664_DT_MASTER_CCU_COMPAT;
  260. reg = <0x3f001000 0x0f00>;
  261. #clock-cells = <1>;
  262. clock-output-names = "sdio1",
  263. "sdio2",
  264. "sdio3",
  265. "sdio4",
  266. "sdio1_sleep",
  267. "sdio2_sleep",
  268. "sdio3_sleep",
  269. "sdio4_sleep";
  270. };
  271. slave_ccu: slave_ccu@3e011000 {
  272. compatible = BCM21664_DT_SLAVE_CCU_COMPAT;
  273. reg = <0x3e011000 0x0f00>;
  274. #clock-cells = <1>;
  275. clock-output-names = "uartb",
  276. "uartb2",
  277. "uartb3",
  278. "bsc1",
  279. "bsc2",
  280. "bsc3",
  281. "bsc4";
  282. };
  283. };
  284. usbotg: usb@3f120000 {
  285. compatible = "snps,dwc2";
  286. reg = <0x3f120000 0x10000>;
  287. interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
  288. clocks = <&usb_otg_ahb_clk>;
  289. clock-names = "otg";
  290. phys = <&usbphy>;
  291. phy-names = "usb2-phy";
  292. status = "disabled";
  293. };
  294. usbphy: usb-phy@3f130000 {
  295. compatible = "brcm,kona-usb2-phy";
  296. reg = <0x3f130000 0x28>;
  297. #phy-cells = <0>;
  298. status = "disabled";
  299. };
  300. };