at91sam9x5.dtsi 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * at91sam9x5.dtsi - Device Tree Include file for AT91SAM9x5 family SoC
  4. * applies to AT91SAM9G15, AT91SAM9G25, AT91SAM9G35,
  5. * AT91SAM9X25, AT91SAM9X35 SoC
  6. *
  7. * Copyright (C) 2012 Atmel,
  8. * 2012 Nicolas Ferre <[email protected]>
  9. */
  10. #include <dt-bindings/dma/at91.h>
  11. #include <dt-bindings/pinctrl/at91.h>
  12. #include <dt-bindings/interrupt-controller/irq.h>
  13. #include <dt-bindings/gpio/gpio.h>
  14. #include <dt-bindings/clock/at91.h>
  15. #include <dt-bindings/mfd/at91-usart.h>
  16. / {
  17. #address-cells = <1>;
  18. #size-cells = <1>;
  19. model = "Atmel AT91SAM9x5 family SoC";
  20. compatible = "atmel,at91sam9x5";
  21. interrupt-parent = <&aic>;
  22. aliases {
  23. serial0 = &dbgu;
  24. serial1 = &usart0;
  25. serial2 = &usart1;
  26. serial3 = &usart2;
  27. gpio0 = &pioA;
  28. gpio1 = &pioB;
  29. gpio2 = &pioC;
  30. gpio3 = &pioD;
  31. tcb0 = &tcb0;
  32. tcb1 = &tcb1;
  33. i2c0 = &i2c0;
  34. i2c1 = &i2c1;
  35. i2c2 = &i2c2;
  36. ssc0 = &ssc0;
  37. pwm0 = &pwm0;
  38. };
  39. cpus {
  40. #address-cells = <1>;
  41. #size-cells = <0>;
  42. cpu@0 {
  43. compatible = "arm,arm926ej-s";
  44. device_type = "cpu";
  45. reg = <0>;
  46. };
  47. };
  48. memory@20000000 {
  49. device_type = "memory";
  50. reg = <0x20000000 0x10000000>;
  51. };
  52. clocks {
  53. slow_xtal: slow_xtal {
  54. compatible = "fixed-clock";
  55. #clock-cells = <0>;
  56. clock-frequency = <0>;
  57. };
  58. main_xtal: main_xtal {
  59. compatible = "fixed-clock";
  60. #clock-cells = <0>;
  61. clock-frequency = <0>;
  62. };
  63. adc_op_clk: adc_op_clk{
  64. compatible = "fixed-clock";
  65. #clock-cells = <0>;
  66. clock-frequency = <1000000>;
  67. };
  68. };
  69. sram: sram@300000 {
  70. compatible = "mmio-sram";
  71. reg = <0x00300000 0x8000>;
  72. #address-cells = <1>;
  73. #size-cells = <1>;
  74. ranges = <0 0x00300000 0x8000>;
  75. };
  76. ahb {
  77. compatible = "simple-bus";
  78. #address-cells = <1>;
  79. #size-cells = <1>;
  80. ranges;
  81. apb {
  82. compatible = "simple-bus";
  83. #address-cells = <1>;
  84. #size-cells = <1>;
  85. ranges;
  86. aic: interrupt-controller@fffff000 {
  87. #interrupt-cells = <3>;
  88. compatible = "atmel,at91rm9200-aic";
  89. interrupt-controller;
  90. reg = <0xfffff000 0x200>;
  91. atmel,external-irqs = <31>;
  92. };
  93. matrix: matrix@ffffde00 {
  94. compatible = "atmel,at91sam9x5-matrix", "syscon";
  95. reg = <0xffffde00 0x100>;
  96. };
  97. pmecc: ecc-engine@ffffe000 {
  98. compatible = "atmel,at91sam9g45-pmecc";
  99. reg = <0xffffe000 0x600>,
  100. <0xffffe600 0x200>;
  101. };
  102. ramc0: ramc@ffffe800 {
  103. compatible = "atmel,at91sam9g45-ddramc";
  104. reg = <0xffffe800 0x200>;
  105. clocks = <&pmc PMC_TYPE_SYSTEM 2>;
  106. clock-names = "ddrck";
  107. };
  108. smc: smc@ffffea00 {
  109. compatible = "atmel,at91sam9260-smc", "syscon";
  110. reg = <0xffffea00 0x200>;
  111. };
  112. pmc: pmc@fffffc00 {
  113. compatible = "atmel,at91sam9x5-pmc", "syscon";
  114. reg = <0xfffffc00 0x200>;
  115. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  116. #clock-cells = <2>;
  117. clocks = <&clk32k>, <&main_xtal>;
  118. clock-names = "slow_clk", "main_xtal";
  119. };
  120. reset_controller: reset-controller@fffffe00 {
  121. compatible = "atmel,at91sam9g45-rstc";
  122. reg = <0xfffffe00 0x10>;
  123. clocks = <&clk32k>;
  124. };
  125. shutdown_controller: shdwc@fffffe10 {
  126. compatible = "atmel,at91sam9x5-shdwc";
  127. reg = <0xfffffe10 0x10>;
  128. clocks = <&clk32k>;
  129. };
  130. pit: timer@fffffe30 {
  131. compatible = "atmel,at91sam9260-pit";
  132. reg = <0xfffffe30 0xf>;
  133. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  134. clocks = <&pmc PMC_TYPE_CORE PMC_MCK>;
  135. };
  136. clk32k: sckc@fffffe50 {
  137. compatible = "atmel,at91sam9x5-sckc";
  138. reg = <0xfffffe50 0x4>;
  139. clocks = <&slow_xtal>;
  140. #clock-cells = <0>;
  141. };
  142. tcb0: timer@f8008000 {
  143. compatible = "atmel,at91sam9x5-tcb", "simple-mfd", "syscon";
  144. #address-cells = <1>;
  145. #size-cells = <0>;
  146. reg = <0xf8008000 0x100>;
  147. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
  148. clocks = <&pmc PMC_TYPE_PERIPHERAL 17>, <&clk32k>;
  149. clock-names = "t0_clk", "slow_clk";
  150. };
  151. tcb1: timer@f800c000 {
  152. compatible = "atmel,at91sam9x5-tcb", "simple-mfd", "syscon";
  153. #address-cells = <1>;
  154. #size-cells = <0>;
  155. reg = <0xf800c000 0x100>;
  156. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
  157. clocks = <&pmc PMC_TYPE_PERIPHERAL 17>, <&clk32k>;
  158. clock-names = "t0_clk", "slow_clk";
  159. };
  160. dma0: dma-controller@ffffec00 {
  161. compatible = "atmel,at91sam9g45-dma";
  162. reg = <0xffffec00 0x200>;
  163. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
  164. #dma-cells = <2>;
  165. clocks = <&pmc PMC_TYPE_PERIPHERAL 20>;
  166. clock-names = "dma_clk";
  167. };
  168. dma1: dma-controller@ffffee00 {
  169. compatible = "atmel,at91sam9g45-dma";
  170. reg = <0xffffee00 0x200>;
  171. interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
  172. #dma-cells = <2>;
  173. clocks = <&pmc PMC_TYPE_PERIPHERAL 21>;
  174. clock-names = "dma_clk";
  175. };
  176. pinctrl: pinctrl@fffff400 {
  177. #address-cells = <1>;
  178. #size-cells = <1>;
  179. compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
  180. ranges = <0xfffff400 0xfffff400 0x800>;
  181. /* shared pinctrl settings */
  182. dbgu {
  183. pinctrl_dbgu: dbgu-0 {
  184. atmel,pins =
  185. <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
  186. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  187. };
  188. };
  189. ebi {
  190. pinctrl_ebi_data_0_7: ebi-data-lsb-0 {
  191. atmel,pins =
  192. <AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_NONE
  193. AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_NONE
  194. AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_NONE
  195. AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE
  196. AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE
  197. AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE
  198. AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE
  199. AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  200. };
  201. pinctrl_ebi_data_8_15: ebi-data-msb-0 {
  202. atmel,pins =
  203. <AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE
  204. AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE
  205. AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE
  206. AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE
  207. AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_NONE
  208. AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE
  209. AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE
  210. AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  211. };
  212. pinctrl_ebi_addr_nand: ebi-addr-0 {
  213. atmel,pins =
  214. <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE
  215. AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  216. };
  217. };
  218. usart0 {
  219. pinctrl_usart0: usart0-0 {
  220. atmel,pins =
  221. <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE
  222. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;
  223. };
  224. pinctrl_usart0_rts: usart0_rts-0 {
  225. atmel,pins =
  226. <AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A */
  227. };
  228. pinctrl_usart0_cts: usart0_cts-0 {
  229. atmel,pins =
  230. <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA3 periph A */
  231. };
  232. pinctrl_usart0_sck: usart0_sck-0 {
  233. atmel,pins =
  234. <AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA4 periph A */
  235. };
  236. };
  237. usart1 {
  238. pinctrl_usart1: usart1-0 {
  239. atmel,pins =
  240. <AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE
  241. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;
  242. };
  243. pinctrl_usart1_rts: usart1_rts-0 {
  244. atmel,pins =
  245. <AT91_PIOC 27 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC27 periph C */
  246. };
  247. pinctrl_usart1_cts: usart1_cts-0 {
  248. atmel,pins =
  249. <AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C */
  250. };
  251. pinctrl_usart1_sck: usart1_sck-0 {
  252. atmel,pins =
  253. <AT91_PIOC 29 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC29 periph C */
  254. };
  255. };
  256. usart2 {
  257. pinctrl_usart2: usart2-0 {
  258. atmel,pins =
  259. <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE
  260. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;
  261. };
  262. pinctrl_usart2_rts: usart2_rts-0 {
  263. atmel,pins =
  264. <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */
  265. };
  266. pinctrl_usart2_cts: usart2_cts-0 {
  267. atmel,pins =
  268. <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */
  269. };
  270. pinctrl_usart2_sck: usart2_sck-0 {
  271. atmel,pins =
  272. <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB2 periph B */
  273. };
  274. };
  275. uart0 {
  276. pinctrl_uart0: uart0-0 {
  277. atmel,pins =
  278. <AT91_PIOC 8 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC8 periph C */
  279. AT91_PIOC 9 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC9 periph C with pullup */
  280. };
  281. };
  282. uart1 {
  283. pinctrl_uart1: uart1-0 {
  284. atmel,pins =
  285. <AT91_PIOC 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC16 periph C */
  286. AT91_PIOC 17 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC17 periph C with pullup */
  287. };
  288. };
  289. nand {
  290. pinctrl_nand_oe_we: nand-oe-we-0 {
  291. atmel,pins =
  292. <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE
  293. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  294. };
  295. pinctrl_nand_rb: nand-rb-0 {
  296. atmel,pins =
  297. <AT91_PIOD 5 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>;
  298. };
  299. pinctrl_nand_cs: nand-cs-0 {
  300. atmel,pins =
  301. <AT91_PIOD 4 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>;
  302. };
  303. };
  304. mmc0 {
  305. pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
  306. atmel,pins =
  307. <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
  308. AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */
  309. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA15 periph A with pullup */
  310. };
  311. pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
  312. atmel,pins =
  313. <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */
  314. AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */
  315. AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */
  316. };
  317. };
  318. mmc1 {
  319. pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
  320. atmel,pins =
  321. <AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA13 periph B */
  322. AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA12 periph B with pullup */
  323. AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA11 periph B with pullup */
  324. };
  325. pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
  326. atmel,pins =
  327. <AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA2 periph B with pullup */
  328. AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA3 periph B with pullup */
  329. AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA4 periph B with pullup */
  330. };
  331. };
  332. ssc0 {
  333. pinctrl_ssc0_tx: ssc0_tx-0 {
  334. atmel,pins =
  335. <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA24 periph B */
  336. AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA25 periph B */
  337. AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA26 periph B */
  338. };
  339. pinctrl_ssc0_rx: ssc0_rx-0 {
  340. atmel,pins =
  341. <AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
  342. AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
  343. AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA29 periph B */
  344. };
  345. };
  346. spi0 {
  347. pinctrl_spi0: spi0-0 {
  348. atmel,pins =
  349. <AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A SPI0_MISO pin */
  350. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A SPI0_MOSI pin */
  351. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA13 periph A SPI0_SPCK pin */
  352. };
  353. };
  354. spi1 {
  355. pinctrl_spi1: spi1-0 {
  356. atmel,pins =
  357. <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA21 periph B SPI1_MISO pin */
  358. AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA22 periph B SPI1_MOSI pin */
  359. AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B SPI1_SPCK pin */
  360. };
  361. };
  362. i2c0 {
  363. pinctrl_i2c0: i2c0-0 {
  364. atmel,pins =
  365. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A I2C0 data */
  366. AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A I2C0 clock */
  367. };
  368. };
  369. i2c1 {
  370. pinctrl_i2c1: i2c1-0 {
  371. atmel,pins =
  372. <AT91_PIOC 0 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC0 periph C I2C1 data */
  373. AT91_PIOC 1 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC1 periph C I2C1 clock */
  374. };
  375. };
  376. i2c2 {
  377. pinctrl_i2c2: i2c2-0 {
  378. atmel,pins =
  379. <AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB4 periph B I2C2 data */
  380. AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB5 periph B I2C2 clock */
  381. };
  382. };
  383. i2c_gpio0 {
  384. pinctrl_i2c_gpio0: i2c_gpio0-0 {
  385. atmel,pins =
  386. <AT91_PIOA 30 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PA30 gpio multidrive I2C0 data */
  387. AT91_PIOA 31 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PA31 gpio multidrive I2C0 clock */
  388. };
  389. };
  390. i2c_gpio1 {
  391. pinctrl_i2c_gpio1: i2c_gpio1-0 {
  392. atmel,pins =
  393. <AT91_PIOC 0 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PC0 gpio multidrive I2C1 data */
  394. AT91_PIOC 1 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PC1 gpio multidrive I2C1 clock */
  395. };
  396. };
  397. i2c_gpio2 {
  398. pinctrl_i2c_gpio2: i2c_gpio2-0 {
  399. atmel,pins =
  400. <AT91_PIOB 4 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PB4 gpio multidrive I2C2 data */
  401. AT91_PIOB 5 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PB5 gpio multidrive I2C2 clock */
  402. };
  403. };
  404. pwm0 {
  405. pinctrl_pwm0_pwm0_0: pwm0_pwm0-0 {
  406. atmel,pins =
  407. <AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  408. };
  409. pinctrl_pwm0_pwm0_1: pwm0_pwm0-1 {
  410. atmel,pins =
  411. <AT91_PIOC 10 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  412. };
  413. pinctrl_pwm0_pwm0_2: pwm0_pwm0-2 {
  414. atmel,pins =
  415. <AT91_PIOC 18 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  416. };
  417. pinctrl_pwm0_pwm1_0: pwm0_pwm1-0 {
  418. atmel,pins =
  419. <AT91_PIOB 12 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  420. };
  421. pinctrl_pwm0_pwm1_1: pwm0_pwm1-1 {
  422. atmel,pins =
  423. <AT91_PIOC 11 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  424. };
  425. pinctrl_pwm0_pwm1_2: pwm0_pwm1-2 {
  426. atmel,pins =
  427. <AT91_PIOC 19 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  428. };
  429. pinctrl_pwm0_pwm2_0: pwm0_pwm2-0 {
  430. atmel,pins =
  431. <AT91_PIOB 13 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  432. };
  433. pinctrl_pwm0_pwm2_1: pwm0_pwm2-1 {
  434. atmel,pins =
  435. <AT91_PIOC 20 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  436. };
  437. pinctrl_pwm0_pwm3_0: pwm0_pwm3-0 {
  438. atmel,pins =
  439. <AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  440. };
  441. pinctrl_pwm0_pwm3_1: pwm0_pwm3-1 {
  442. atmel,pins =
  443. <AT91_PIOC 21 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  444. };
  445. };
  446. tcb0 {
  447. pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
  448. atmel,pins = <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  449. };
  450. pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
  451. atmel,pins = <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  452. };
  453. pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
  454. atmel,pins = <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  455. };
  456. pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
  457. atmel,pins = <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  458. };
  459. pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
  460. atmel,pins = <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  461. };
  462. pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
  463. atmel,pins = <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  464. };
  465. pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
  466. atmel,pins = <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  467. };
  468. pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
  469. atmel,pins = <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  470. };
  471. pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
  472. atmel,pins = <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  473. };
  474. };
  475. tcb1 {
  476. pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
  477. atmel,pins = <AT91_PIOC 4 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  478. };
  479. pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
  480. atmel,pins = <AT91_PIOC 7 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  481. };
  482. pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
  483. atmel,pins = <AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  484. };
  485. pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
  486. atmel,pins = <AT91_PIOC 2 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  487. };
  488. pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
  489. atmel,pins = <AT91_PIOC 5 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  490. };
  491. pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
  492. atmel,pins = <AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  493. };
  494. pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
  495. atmel,pins = <AT91_PIOC 3 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  496. };
  497. pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
  498. atmel,pins = <AT91_PIOC 6 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  499. };
  500. pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
  501. atmel,pins = <AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  502. };
  503. };
  504. pioA: gpio@fffff400 {
  505. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  506. reg = <0xfffff400 0x200>;
  507. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  508. #gpio-cells = <2>;
  509. gpio-controller;
  510. interrupt-controller;
  511. #interrupt-cells = <2>;
  512. clocks = <&pmc PMC_TYPE_PERIPHERAL 2>;
  513. };
  514. pioB: gpio@fffff600 {
  515. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  516. reg = <0xfffff600 0x200>;
  517. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  518. #gpio-cells = <2>;
  519. gpio-controller;
  520. #gpio-lines = <19>;
  521. interrupt-controller;
  522. #interrupt-cells = <2>;
  523. clocks = <&pmc PMC_TYPE_PERIPHERAL 2>;
  524. };
  525. pioC: gpio@fffff800 {
  526. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  527. reg = <0xfffff800 0x200>;
  528. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  529. #gpio-cells = <2>;
  530. gpio-controller;
  531. interrupt-controller;
  532. #interrupt-cells = <2>;
  533. clocks = <&pmc PMC_TYPE_PERIPHERAL 3>;
  534. };
  535. pioD: gpio@fffffa00 {
  536. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  537. reg = <0xfffffa00 0x200>;
  538. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  539. #gpio-cells = <2>;
  540. gpio-controller;
  541. #gpio-lines = <22>;
  542. interrupt-controller;
  543. #interrupt-cells = <2>;
  544. clocks = <&pmc PMC_TYPE_PERIPHERAL 3>;
  545. };
  546. };
  547. ssc0: ssc@f0010000 {
  548. compatible = "atmel,at91sam9g45-ssc";
  549. reg = <0xf0010000 0x4000>;
  550. interrupts = <28 IRQ_TYPE_LEVEL_HIGH 5>;
  551. dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(13)>,
  552. <&dma0 1 AT91_DMA_CFG_PER_ID(14)>;
  553. dma-names = "tx", "rx";
  554. pinctrl-names = "default";
  555. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  556. clocks = <&pmc PMC_TYPE_PERIPHERAL 28>;
  557. clock-names = "pclk";
  558. status = "disabled";
  559. };
  560. mmc0: mmc@f0008000 {
  561. compatible = "atmel,hsmci";
  562. reg = <0xf0008000 0x600>;
  563. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>;
  564. dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(0)>;
  565. dma-names = "rxtx";
  566. clocks = <&pmc PMC_TYPE_PERIPHERAL 12>;
  567. clock-names = "mci_clk";
  568. #address-cells = <1>;
  569. #size-cells = <0>;
  570. status = "disabled";
  571. };
  572. mmc1: mmc@f000c000 {
  573. compatible = "atmel,hsmci";
  574. reg = <0xf000c000 0x600>;
  575. interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
  576. dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(0)>;
  577. dma-names = "rxtx";
  578. clocks = <&pmc PMC_TYPE_PERIPHERAL 26>;
  579. clock-names = "mci_clk";
  580. #address-cells = <1>;
  581. #size-cells = <0>;
  582. status = "disabled";
  583. };
  584. dbgu: serial@fffff200 {
  585. compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart";
  586. reg = <0xfffff200 0x200>;
  587. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  588. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  589. pinctrl-names = "default";
  590. pinctrl-0 = <&pinctrl_dbgu>;
  591. dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(8)>,
  592. <&dma1 1 (AT91_DMA_CFG_PER_ID(9) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
  593. dma-names = "tx", "rx";
  594. clocks = <&pmc PMC_TYPE_CORE PMC_MCK>;
  595. clock-names = "usart";
  596. status = "disabled";
  597. };
  598. usart0: serial@f801c000 {
  599. compatible = "atmel,at91sam9260-usart";
  600. reg = <0xf801c000 0x200>;
  601. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  602. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 5>;
  603. pinctrl-names = "default";
  604. pinctrl-0 = <&pinctrl_usart0>;
  605. dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(3)>,
  606. <&dma0 1 (AT91_DMA_CFG_PER_ID(4) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
  607. dma-names = "tx", "rx";
  608. clocks = <&pmc PMC_TYPE_PERIPHERAL 5>;
  609. clock-names = "usart";
  610. status = "disabled";
  611. };
  612. usart1: serial@f8020000 {
  613. compatible = "atmel,at91sam9260-usart";
  614. reg = <0xf8020000 0x200>;
  615. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  616. interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
  617. pinctrl-names = "default";
  618. pinctrl-0 = <&pinctrl_usart1>;
  619. dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(5)>,
  620. <&dma0 1 (AT91_DMA_CFG_PER_ID(6) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
  621. dma-names = "tx", "rx";
  622. clocks = <&pmc PMC_TYPE_PERIPHERAL 6>;
  623. clock-names = "usart";
  624. status = "disabled";
  625. };
  626. usart2: serial@f8024000 {
  627. compatible = "atmel,at91sam9260-usart";
  628. reg = <0xf8024000 0x200>;
  629. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  630. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
  631. pinctrl-names = "default";
  632. pinctrl-0 = <&pinctrl_usart2>;
  633. dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(12)>,
  634. <&dma1 1 (AT91_DMA_CFG_PER_ID(13) | AT91_DMA_CFG_FIFOCFG_ASAP)>;
  635. dma-names = "tx", "rx";
  636. clocks = <&pmc PMC_TYPE_PERIPHERAL 7>;
  637. clock-names = "usart";
  638. status = "disabled";
  639. };
  640. i2c0: i2c@f8010000 {
  641. compatible = "atmel,at91sam9x5-i2c";
  642. reg = <0xf8010000 0x100>;
  643. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 6>;
  644. dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(7)>,
  645. <&dma0 1 AT91_DMA_CFG_PER_ID(8)>;
  646. dma-names = "tx", "rx";
  647. #address-cells = <1>;
  648. #size-cells = <0>;
  649. pinctrl-names = "default";
  650. pinctrl-0 = <&pinctrl_i2c0>;
  651. clocks = <&pmc PMC_TYPE_PERIPHERAL 9>;
  652. status = "disabled";
  653. };
  654. i2c1: i2c@f8014000 {
  655. compatible = "atmel,at91sam9x5-i2c";
  656. reg = <0xf8014000 0x100>;
  657. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 6>;
  658. dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(5)>,
  659. <&dma1 1 AT91_DMA_CFG_PER_ID(6)>;
  660. dma-names = "tx", "rx";
  661. #address-cells = <1>;
  662. #size-cells = <0>;
  663. pinctrl-names = "default";
  664. pinctrl-0 = <&pinctrl_i2c1>;
  665. clocks = <&pmc PMC_TYPE_PERIPHERAL 10>;
  666. status = "disabled";
  667. };
  668. i2c2: i2c@f8018000 {
  669. compatible = "atmel,at91sam9x5-i2c";
  670. reg = <0xf8018000 0x100>;
  671. interrupts = <11 IRQ_TYPE_LEVEL_HIGH 6>;
  672. dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(9)>,
  673. <&dma0 1 AT91_DMA_CFG_PER_ID(10)>;
  674. dma-names = "tx", "rx";
  675. #address-cells = <1>;
  676. #size-cells = <0>;
  677. pinctrl-names = "default";
  678. pinctrl-0 = <&pinctrl_i2c2>;
  679. clocks = <&pmc PMC_TYPE_PERIPHERAL 11>;
  680. status = "disabled";
  681. };
  682. uart0: serial@f8040000 {
  683. compatible = "atmel,at91sam9260-usart";
  684. reg = <0xf8040000 0x200>;
  685. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  686. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
  687. pinctrl-names = "default";
  688. pinctrl-0 = <&pinctrl_uart0>;
  689. clocks = <&pmc PMC_TYPE_PERIPHERAL 15>;
  690. clock-names = "usart";
  691. status = "disabled";
  692. };
  693. uart1: serial@f8044000 {
  694. compatible = "atmel,at91sam9260-usart";
  695. reg = <0xf8044000 0x200>;
  696. atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
  697. interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
  698. pinctrl-names = "default";
  699. pinctrl-0 = <&pinctrl_uart1>;
  700. clocks = <&pmc PMC_TYPE_PERIPHERAL 16>;
  701. clock-names = "usart";
  702. status = "disabled";
  703. };
  704. adc0: adc@f804c000 {
  705. compatible = "atmel,at91sam9x5-adc";
  706. reg = <0xf804c000 0x100>;
  707. interrupts = <19 IRQ_TYPE_LEVEL_HIGH 0>;
  708. clocks = <&pmc PMC_TYPE_PERIPHERAL 19>,
  709. <&adc_op_clk>;
  710. clock-names = "adc_clk", "adc_op_clk";
  711. atmel,adc-use-external-triggers;
  712. atmel,adc-channels-used = <0xffff>;
  713. atmel,adc-vref = <3300>;
  714. atmel,adc-startup-time = <40>;
  715. atmel,adc-sample-hold-time = <11>;
  716. };
  717. spi0: spi@f0000000 {
  718. #address-cells = <1>;
  719. #size-cells = <0>;
  720. compatible = "atmel,at91rm9200-spi";
  721. reg = <0xf0000000 0x100>;
  722. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
  723. dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(1)>,
  724. <&dma0 1 AT91_DMA_CFG_PER_ID(2)>;
  725. dma-names = "tx", "rx";
  726. pinctrl-names = "default";
  727. pinctrl-0 = <&pinctrl_spi0>;
  728. clocks = <&pmc PMC_TYPE_PERIPHERAL 13>;
  729. clock-names = "spi_clk";
  730. status = "disabled";
  731. };
  732. spi1: spi@f0004000 {
  733. #address-cells = <1>;
  734. #size-cells = <0>;
  735. compatible = "atmel,at91rm9200-spi";
  736. reg = <0xf0004000 0x100>;
  737. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>;
  738. dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(1)>,
  739. <&dma1 1 AT91_DMA_CFG_PER_ID(2)>;
  740. dma-names = "tx", "rx";
  741. pinctrl-names = "default";
  742. pinctrl-0 = <&pinctrl_spi1>;
  743. clocks = <&pmc PMC_TYPE_PERIPHERAL 14>;
  744. clock-names = "spi_clk";
  745. status = "disabled";
  746. };
  747. usb2: gadget@f803c000 {
  748. compatible = "atmel,at91sam9g45-udc";
  749. reg = <0x00500000 0x80000
  750. 0xf803c000 0x400>;
  751. interrupts = <23 IRQ_TYPE_LEVEL_HIGH 0>;
  752. clocks = <&pmc PMC_TYPE_CORE PMC_UTMI>, <&pmc PMC_TYPE_PERIPHERAL 23>;
  753. clock-names = "hclk", "pclk";
  754. status = "disabled";
  755. };
  756. watchdog: watchdog@fffffe40 {
  757. compatible = "atmel,at91sam9260-wdt";
  758. reg = <0xfffffe40 0x10>;
  759. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  760. clocks = <&clk32k>;
  761. atmel,watchdog-type = "hardware";
  762. atmel,reset-type = "all";
  763. atmel,dbg-halt;
  764. status = "disabled";
  765. };
  766. rtc: rtc@fffffeb0 {
  767. compatible = "atmel,at91sam9x5-rtc";
  768. reg = <0xfffffeb0 0x40>;
  769. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  770. clocks = <&clk32k>;
  771. status = "disabled";
  772. };
  773. pwm0: pwm@f8034000 {
  774. compatible = "atmel,at91sam9rl-pwm";
  775. reg = <0xf8034000 0x300>;
  776. interrupts = <18 IRQ_TYPE_LEVEL_HIGH 4>;
  777. clocks = <&pmc PMC_TYPE_PERIPHERAL 18>;
  778. #pwm-cells = <3>;
  779. status = "disabled";
  780. };
  781. };
  782. usb0: ohci@600000 {
  783. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  784. reg = <0x00600000 0x100000>;
  785. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
  786. clocks = <&pmc PMC_TYPE_PERIPHERAL 22>, <&pmc PMC_TYPE_PERIPHERAL 22>, <&pmc PMC_TYPE_SYSTEM 6>;
  787. clock-names = "ohci_clk", "hclk", "uhpck";
  788. status = "disabled";
  789. };
  790. usb1: ehci@700000 {
  791. compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
  792. reg = <0x00700000 0x100000>;
  793. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
  794. clocks = <&pmc PMC_TYPE_CORE PMC_UTMI>, <&pmc PMC_TYPE_PERIPHERAL 22>;
  795. clock-names = "usb_clk", "ehci_clk";
  796. status = "disabled";
  797. };
  798. ebi: ebi@10000000 {
  799. compatible = "atmel,at91sam9x5-ebi";
  800. #address-cells = <2>;
  801. #size-cells = <1>;
  802. atmel,smc = <&smc>;
  803. atmel,matrix = <&matrix>;
  804. reg = <0x10000000 0x60000000>;
  805. ranges = <0x0 0x0 0x10000000 0x10000000
  806. 0x1 0x0 0x20000000 0x10000000
  807. 0x2 0x0 0x30000000 0x10000000
  808. 0x3 0x0 0x40000000 0x10000000
  809. 0x4 0x0 0x50000000 0x10000000
  810. 0x5 0x0 0x60000000 0x10000000>;
  811. clocks = <&pmc PMC_TYPE_CORE PMC_MCK>;
  812. status = "disabled";
  813. nand_controller: nand-controller {
  814. compatible = "atmel,at91sam9g45-nand-controller";
  815. ecc-engine = <&pmecc>;
  816. #address-cells = <2>;
  817. #size-cells = <1>;
  818. ranges;
  819. status = "disabled";
  820. };
  821. };
  822. };
  823. i2c-gpio-0 {
  824. compatible = "i2c-gpio";
  825. gpios = <&pioA 30 GPIO_ACTIVE_HIGH /* sda */
  826. &pioA 31 GPIO_ACTIVE_HIGH /* scl */
  827. >;
  828. i2c-gpio,sda-open-drain;
  829. i2c-gpio,scl-open-drain;
  830. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  831. #address-cells = <1>;
  832. #size-cells = <0>;
  833. pinctrl-names = "default";
  834. pinctrl-0 = <&pinctrl_i2c_gpio0>;
  835. status = "disabled";
  836. };
  837. i2c-gpio-1 {
  838. compatible = "i2c-gpio";
  839. gpios = <&pioC 0 GPIO_ACTIVE_HIGH /* sda */
  840. &pioC 1 GPIO_ACTIVE_HIGH /* scl */
  841. >;
  842. i2c-gpio,sda-open-drain;
  843. i2c-gpio,scl-open-drain;
  844. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  845. #address-cells = <1>;
  846. #size-cells = <0>;
  847. pinctrl-names = "default";
  848. pinctrl-0 = <&pinctrl_i2c_gpio1>;
  849. status = "disabled";
  850. };
  851. i2c-gpio-2 {
  852. compatible = "i2c-gpio";
  853. gpios = <&pioB 4 GPIO_ACTIVE_HIGH /* sda */
  854. &pioB 5 GPIO_ACTIVE_HIGH /* scl */
  855. >;
  856. i2c-gpio,sda-open-drain;
  857. i2c-gpio,scl-open-drain;
  858. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  859. #address-cells = <1>;
  860. #size-cells = <0>;
  861. pinctrl-names = "default";
  862. pinctrl-0 = <&pinctrl_i2c_gpio2>;
  863. status = "disabled";
  864. };
  865. };