aspeed-bmc-facebook-wedge400.dts 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. // SPDX-License-Identifier: GPL-2.0+
  2. // Copyright (c) 2019 Facebook Inc.
  3. /dts-v1/;
  4. #include <dt-bindings/gpio/aspeed-gpio.h>
  5. #include "ast2500-facebook-netbmc-common.dtsi"
  6. / {
  7. model = "Facebook Wedge 400 BMC";
  8. compatible = "facebook,wedge400-bmc", "aspeed,ast2500";
  9. aliases {
  10. /*
  11. * PCA9548 (2-0070) provides 8 channels connecting to
  12. * SCM (System Controller Module).
  13. */
  14. i2c16 = &imux16;
  15. i2c17 = &imux17;
  16. i2c18 = &imux18;
  17. i2c19 = &imux19;
  18. i2c20 = &imux20;
  19. i2c21 = &imux21;
  20. i2c22 = &imux22;
  21. i2c23 = &imux23;
  22. /*
  23. * PCA9548 (8-0070) provides 8 channels connecting to
  24. * SMB (Switch Main Board).
  25. */
  26. i2c24 = &imux24;
  27. i2c25 = &imux25;
  28. i2c26 = &imux26;
  29. i2c27 = &imux27;
  30. i2c28 = &imux28;
  31. i2c29 = &imux29;
  32. i2c30 = &imux30;
  33. i2c31 = &imux31;
  34. /*
  35. * PCA9548 (11-0076) provides 8 channels connecting to
  36. * FCM (Fan Controller Module).
  37. */
  38. i2c32 = &imux32;
  39. i2c33 = &imux33;
  40. i2c34 = &imux34;
  41. i2c35 = &imux35;
  42. i2c36 = &imux36;
  43. i2c37 = &imux37;
  44. i2c38 = &imux38;
  45. i2c39 = &imux39;
  46. spi2 = &spi_gpio;
  47. };
  48. chosen {
  49. stdout-path = &uart1;
  50. bootargs = "console=ttyS0,9600n8 root=/dev/ram rw";
  51. };
  52. ast-adc-hwmon {
  53. compatible = "iio-hwmon";
  54. io-channels = <&adc 0>, <&adc 1>, <&adc 2>, <&adc 3>, <&adc 4>;
  55. };
  56. /*
  57. * GPIO-based SPI Master is required to access SPI TPM, because
  58. * full-duplex SPI transactions are not supported by ASPEED SPI
  59. * Controllers.
  60. */
  61. spi_gpio: spi-gpio {
  62. status = "okay";
  63. compatible = "spi-gpio";
  64. #address-cells = <1>;
  65. #size-cells = <0>;
  66. cs-gpios = <&gpio ASPEED_GPIO(R, 2) GPIO_ACTIVE_LOW>;
  67. gpio-sck = <&gpio ASPEED_GPIO(R, 3) GPIO_ACTIVE_HIGH>;
  68. gpio-mosi = <&gpio ASPEED_GPIO(R, 4) GPIO_ACTIVE_HIGH>;
  69. gpio-miso = <&gpio ASPEED_GPIO(R, 5) GPIO_ACTIVE_HIGH>;
  70. num-chipselects = <1>;
  71. tpmdev@0 {
  72. compatible = "tcg,tpm_tis-spi";
  73. spi-max-frequency = <33000000>;
  74. reg = <0>;
  75. };
  76. };
  77. };
  78. /*
  79. * Both firmware flashes are 128MB on Wedge400 BMC.
  80. */
  81. &fmc_flash0 {
  82. #include "facebook-bmc-flash-layout-128.dtsi"
  83. };
  84. &fmc_flash1 {
  85. partitions {
  86. compatible = "fixed-partitions";
  87. #address-cells = <1>;
  88. #size-cells = <1>;
  89. flash1@0 {
  90. reg = <0x0 0x8000000>;
  91. label = "flash1";
  92. };
  93. };
  94. };
  95. &uart2 {
  96. status = "okay";
  97. pinctrl-names = "default";
  98. pinctrl-0 = <&pinctrl_txd2_default
  99. &pinctrl_rxd2_default>;
  100. };
  101. &uart4 {
  102. status = "okay";
  103. pinctrl-names = "default";
  104. pinctrl-0 = <&pinctrl_txd4_default
  105. &pinctrl_rxd4_default>;
  106. };
  107. /*
  108. * I2C bus #0 is multi-master environment dedicated for BMC and Bridge IC
  109. * communication.
  110. */
  111. &i2c0 {
  112. status = "okay";
  113. multi-master;
  114. bus-frequency = <1000000>;
  115. };
  116. &i2c1 {
  117. status = "okay";
  118. };
  119. &i2c2 {
  120. status = "okay";
  121. i2c-switch@70 {
  122. compatible = "nxp,pca9548";
  123. #address-cells = <1>;
  124. #size-cells = <0>;
  125. reg = <0x70>;
  126. i2c-mux-idle-disconnect;
  127. imux16: i2c@0 {
  128. #address-cells = <1>;
  129. #size-cells = <0>;
  130. reg = <0>;
  131. };
  132. imux17: i2c@1 {
  133. #address-cells = <1>;
  134. #size-cells = <0>;
  135. reg = <1>;
  136. };
  137. imux18: i2c@2 {
  138. #address-cells = <1>;
  139. #size-cells = <0>;
  140. reg = <2>;
  141. };
  142. imux19: i2c@3 {
  143. #address-cells = <1>;
  144. #size-cells = <0>;
  145. reg = <3>;
  146. };
  147. imux20: i2c@4 {
  148. #address-cells = <1>;
  149. #size-cells = <0>;
  150. reg = <4>;
  151. };
  152. imux21: i2c@5 {
  153. #address-cells = <1>;
  154. #size-cells = <0>;
  155. reg = <5>;
  156. };
  157. imux22: i2c@6 {
  158. #address-cells = <1>;
  159. #size-cells = <0>;
  160. reg = <6>;
  161. };
  162. imux23: i2c@7 {
  163. #address-cells = <1>;
  164. #size-cells = <0>;
  165. reg = <7>;
  166. };
  167. };
  168. };
  169. &i2c3 {
  170. status = "okay";
  171. };
  172. &i2c4 {
  173. status = "okay";
  174. };
  175. &i2c5 {
  176. status = "okay";
  177. };
  178. &i2c6 {
  179. status = "okay";
  180. };
  181. &i2c7 {
  182. status = "okay";
  183. };
  184. &i2c8 {
  185. status = "okay";
  186. i2c-switch@70 {
  187. compatible = "nxp,pca9548";
  188. #address-cells = <1>;
  189. #size-cells = <0>;
  190. reg = <0x70>;
  191. i2c-mux-idle-disconnect;
  192. imux24: i2c@0 {
  193. #address-cells = <1>;
  194. #size-cells = <0>;
  195. reg = <0>;
  196. };
  197. imux25: i2c@1 {
  198. #address-cells = <1>;
  199. #size-cells = <0>;
  200. reg = <1>;
  201. };
  202. imux26: i2c@2 {
  203. #address-cells = <1>;
  204. #size-cells = <0>;
  205. reg = <2>;
  206. };
  207. imux27: i2c@3 {
  208. #address-cells = <1>;
  209. #size-cells = <0>;
  210. reg = <3>;
  211. };
  212. imux28: i2c@4 {
  213. #address-cells = <1>;
  214. #size-cells = <0>;
  215. reg = <4>;
  216. };
  217. imux29: i2c@5 {
  218. #address-cells = <1>;
  219. #size-cells = <0>;
  220. reg = <5>;
  221. };
  222. imux30: i2c@6 {
  223. #address-cells = <1>;
  224. #size-cells = <0>;
  225. reg = <6>;
  226. };
  227. imux31: i2c@7 {
  228. #address-cells = <1>;
  229. #size-cells = <0>;
  230. reg = <7>;
  231. };
  232. };
  233. };
  234. &i2c9 {
  235. status = "okay";
  236. };
  237. &i2c10 {
  238. status = "okay";
  239. };
  240. &i2c11 {
  241. status = "okay";
  242. i2c-switch@76 {
  243. compatible = "nxp,pca9548";
  244. #address-cells = <1>;
  245. #size-cells = <0>;
  246. reg = <0x76>;
  247. i2c-mux-idle-disconnect;
  248. imux32: i2c@0 {
  249. #address-cells = <1>;
  250. #size-cells = <0>;
  251. reg = <0>;
  252. };
  253. imux33: i2c@1 {
  254. #address-cells = <1>;
  255. #size-cells = <0>;
  256. reg = <1>;
  257. };
  258. imux34: i2c@2 {
  259. #address-cells = <1>;
  260. #size-cells = <0>;
  261. reg = <2>;
  262. };
  263. imux35: i2c@3 {
  264. #address-cells = <1>;
  265. #size-cells = <0>;
  266. reg = <3>;
  267. };
  268. imux36: i2c@4 {
  269. #address-cells = <1>;
  270. #size-cells = <0>;
  271. reg = <4>;
  272. };
  273. imux37: i2c@5 {
  274. #address-cells = <1>;
  275. #size-cells = <0>;
  276. reg = <5>;
  277. };
  278. imux38: i2c@6 {
  279. #address-cells = <1>;
  280. #size-cells = <0>;
  281. reg = <6>;
  282. };
  283. imux39: i2c@7 {
  284. #address-cells = <1>;
  285. #size-cells = <0>;
  286. reg = <7>;
  287. };
  288. };
  289. };
  290. &i2c12 {
  291. status = "okay";
  292. };
  293. &i2c13 {
  294. status = "okay";
  295. };
  296. &adc {
  297. status = "okay";
  298. };
  299. &ehci1 {
  300. status = "okay";
  301. };
  302. &uhci {
  303. status = "okay";
  304. };
  305. &sdhci1 {
  306. /*
  307. * DMA mode needs to be disabled to avoid conflicts with UHCI
  308. * Controller in AST2500 SoC.
  309. */
  310. sdhci-caps-mask = <0x0 0x580000>;
  311. };