armada-370-xp.dtsi 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
  2. /*
  3. * Device Tree Include file for Marvell Armada 370 and Armada XP SoC
  4. *
  5. * Copyright (C) 2012 Marvell
  6. *
  7. * Lior Amsalem <[email protected]>
  8. * Gregory CLEMENT <[email protected]>
  9. * Thomas Petazzoni <[email protected]>
  10. * Ben Dooks <[email protected]>
  11. *
  12. * This file contains the definitions that are common to the Armada
  13. * 370 and Armada XP SoC.
  14. */
  15. #define MBUS_ID(target,attributes) (((target) << 24) | ((attributes) << 16))
  16. / {
  17. model = "Marvell Armada 370 and XP SoC";
  18. compatible = "marvell,armada-370-xp";
  19. aliases {
  20. serial0 = &uart0;
  21. serial1 = &uart1;
  22. };
  23. cpus {
  24. #address-cells = <1>;
  25. #size-cells = <0>;
  26. cpu@0 {
  27. compatible = "marvell,sheeva-v7";
  28. device_type = "cpu";
  29. reg = <0>;
  30. };
  31. };
  32. pmu {
  33. compatible = "arm,cortex-a9-pmu";
  34. interrupts-extended = <&mpic 3>;
  35. };
  36. soc {
  37. #address-cells = <2>;
  38. #size-cells = <1>;
  39. controller = <&mbusc>;
  40. interrupt-parent = <&mpic>;
  41. pcie-mem-aperture = <0xf8000000 0x7e00000>;
  42. pcie-io-aperture = <0xffe00000 0x100000>;
  43. devbus_bootcs: devbus-bootcs {
  44. compatible = "marvell,mvebu-devbus";
  45. reg = <MBUS_ID(0xf0, 0x01) 0x10400 0x8>;
  46. ranges = <0 MBUS_ID(0x01, 0x2f) 0 0xffffffff>;
  47. #address-cells = <1>;
  48. #size-cells = <1>;
  49. clocks = <&coreclk 0>;
  50. status = "disabled";
  51. };
  52. devbus_cs0: devbus-cs0 {
  53. compatible = "marvell,mvebu-devbus";
  54. reg = <MBUS_ID(0xf0, 0x01) 0x10408 0x8>;
  55. ranges = <0 MBUS_ID(0x01, 0x3e) 0 0xffffffff>;
  56. #address-cells = <1>;
  57. #size-cells = <1>;
  58. clocks = <&coreclk 0>;
  59. status = "disabled";
  60. };
  61. devbus_cs1: devbus-cs1 {
  62. compatible = "marvell,mvebu-devbus";
  63. reg = <MBUS_ID(0xf0, 0x01) 0x10410 0x8>;
  64. ranges = <0 MBUS_ID(0x01, 0x3d) 0 0xffffffff>;
  65. #address-cells = <1>;
  66. #size-cells = <1>;
  67. clocks = <&coreclk 0>;
  68. status = "disabled";
  69. };
  70. devbus_cs2: devbus-cs2 {
  71. compatible = "marvell,mvebu-devbus";
  72. reg = <MBUS_ID(0xf0, 0x01) 0x10418 0x8>;
  73. ranges = <0 MBUS_ID(0x01, 0x3b) 0 0xffffffff>;
  74. #address-cells = <1>;
  75. #size-cells = <1>;
  76. clocks = <&coreclk 0>;
  77. status = "disabled";
  78. };
  79. devbus_cs3: devbus-cs3 {
  80. compatible = "marvell,mvebu-devbus";
  81. reg = <MBUS_ID(0xf0, 0x01) 0x10420 0x8>;
  82. ranges = <0 MBUS_ID(0x01, 0x37) 0 0xffffffff>;
  83. #address-cells = <1>;
  84. #size-cells = <1>;
  85. clocks = <&coreclk 0>;
  86. status = "disabled";
  87. };
  88. internal-regs {
  89. compatible = "simple-bus";
  90. #address-cells = <1>;
  91. #size-cells = <1>;
  92. ranges = <0 MBUS_ID(0xf0, 0x01) 0 0x100000>;
  93. rtc: rtc@10300 {
  94. compatible = "marvell,orion-rtc";
  95. reg = <0x10300 0x20>;
  96. interrupts = <50>;
  97. };
  98. i2c0: i2c@11000 {
  99. compatible = "marvell,mv64xxx-i2c";
  100. #address-cells = <1>;
  101. #size-cells = <0>;
  102. interrupts = <31>;
  103. clocks = <&coreclk 0>;
  104. status = "disabled";
  105. };
  106. i2c1: i2c@11100 {
  107. compatible = "marvell,mv64xxx-i2c";
  108. #address-cells = <1>;
  109. #size-cells = <0>;
  110. interrupts = <32>;
  111. clocks = <&coreclk 0>;
  112. status = "disabled";
  113. };
  114. uart0: serial@12000 {
  115. compatible = "snps,dw-apb-uart";
  116. reg = <0x12000 0x100>;
  117. reg-shift = <2>;
  118. interrupts = <41>;
  119. reg-io-width = <1>;
  120. clocks = <&coreclk 0>;
  121. status = "disabled";
  122. };
  123. uart1: serial@12100 {
  124. compatible = "snps,dw-apb-uart";
  125. reg = <0x12100 0x100>;
  126. reg-shift = <2>;
  127. interrupts = <42>;
  128. reg-io-width = <1>;
  129. clocks = <&coreclk 0>;
  130. status = "disabled";
  131. };
  132. pinctrl: pin-ctrl@18000 {
  133. reg = <0x18000 0x38>;
  134. };
  135. coredivclk: corediv-clock@18740 {
  136. compatible = "marvell,armada-370-corediv-clock";
  137. reg = <0x18740 0xc>;
  138. #clock-cells = <1>;
  139. clocks = <&mainpll>;
  140. clock-output-names = "nand";
  141. };
  142. mbusc: mbus-controller@20000 {
  143. compatible = "marvell,mbus-controller";
  144. reg = <0x20000 0x100>, <0x20180 0x20>,
  145. <0x20250 0x8>;
  146. };
  147. mpic: interrupt-controller@20a00 {
  148. compatible = "marvell,mpic";
  149. #interrupt-cells = <1>;
  150. #size-cells = <1>;
  151. interrupt-controller;
  152. msi-controller;
  153. };
  154. coherencyfab: coherency-fabric@20200 {
  155. compatible = "marvell,coherency-fabric";
  156. reg = <0x20200 0xb0>, <0x21010 0x1c>;
  157. };
  158. timer: timer@20300 {
  159. reg = <0x20300 0x30>, <0x21040 0x30>;
  160. interrupts = <37>, <38>, <39>, <40>, <5>, <6>;
  161. };
  162. watchdog: watchdog@20300 {
  163. reg = <0x20300 0x34>, <0x20704 0x4>;
  164. };
  165. cpurst: cpurst@20800 {
  166. compatible = "marvell,armada-370-cpu-reset";
  167. reg = <0x20800 0x8>;
  168. };
  169. pmsu: pmsu@22000 {
  170. compatible = "marvell,armada-370-pmsu";
  171. reg = <0x22000 0x1000>;
  172. };
  173. usb0: usb@50000 {
  174. compatible = "marvell,orion-ehci";
  175. reg = <0x50000 0x500>;
  176. interrupts = <45>;
  177. status = "disabled";
  178. };
  179. usb1: usb@51000 {
  180. compatible = "marvell,orion-ehci";
  181. reg = <0x51000 0x500>;
  182. interrupts = <46>;
  183. status = "disabled";
  184. };
  185. eth0: ethernet@70000 {
  186. reg = <0x70000 0x4000>;
  187. interrupts = <8>;
  188. clocks = <&gateclk 4>;
  189. status = "disabled";
  190. };
  191. mdio: mdio@72004 {
  192. #address-cells = <1>;
  193. #size-cells = <0>;
  194. compatible = "marvell,orion-mdio";
  195. reg = <0x72004 0x4>;
  196. clocks = <&gateclk 4>;
  197. };
  198. eth1: ethernet@74000 {
  199. reg = <0x74000 0x4000>;
  200. interrupts = <10>;
  201. clocks = <&gateclk 3>;
  202. status = "disabled";
  203. };
  204. sata: sata@a0000 {
  205. compatible = "marvell,armada-370-sata";
  206. reg = <0xa0000 0x5000>;
  207. interrupts = <55>;
  208. clocks = <&gateclk 15>, <&gateclk 30>;
  209. clock-names = "0", "1";
  210. status = "disabled";
  211. };
  212. nand_controller: nand-controller@d0000 {
  213. compatible = "marvell,armada370-nand-controller";
  214. reg = <0xd0000 0x54>;
  215. #address-cells = <1>;
  216. #size-cells = <0>;
  217. interrupts = <113>;
  218. clocks = <&coredivclk 0>;
  219. status = "disabled";
  220. };
  221. sdio: mvsdio@d4000 {
  222. compatible = "marvell,orion-sdio";
  223. reg = <0xd4000 0x200>;
  224. interrupts = <54>;
  225. clocks = <&gateclk 17>;
  226. bus-width = <4>;
  227. cap-sdio-irq;
  228. cap-sd-highspeed;
  229. cap-mmc-highspeed;
  230. status = "disabled";
  231. };
  232. };
  233. spi0: spi@10600 {
  234. reg = <MBUS_ID(0xf0, 0x01) 0x10600 0x28>, /* control */
  235. <MBUS_ID(0x01, 0x1e) 0 0xffffffff>, /* CS0 */
  236. <MBUS_ID(0x01, 0x5e) 0 0xffffffff>, /* CS1 */
  237. <MBUS_ID(0x01, 0x9e) 0 0xffffffff>, /* CS2 */
  238. <MBUS_ID(0x01, 0xde) 0 0xffffffff>, /* CS3 */
  239. <MBUS_ID(0x01, 0x1f) 0 0xffffffff>, /* CS4 */
  240. <MBUS_ID(0x01, 0x5f) 0 0xffffffff>, /* CS5 */
  241. <MBUS_ID(0x01, 0x9f) 0 0xffffffff>, /* CS6 */
  242. <MBUS_ID(0x01, 0xdf) 0 0xffffffff>; /* CS7 */
  243. #address-cells = <1>;
  244. #size-cells = <0>;
  245. cell-index = <0>;
  246. interrupts = <30>;
  247. clocks = <&coreclk 0>;
  248. status = "disabled";
  249. };
  250. spi1: spi@10680 {
  251. reg = <MBUS_ID(0xf0, 0x01) 0x10680 0x28>, /* control */
  252. <MBUS_ID(0x01, 0x1a) 0 0xffffffff>, /* CS0 */
  253. <MBUS_ID(0x01, 0x5a) 0 0xffffffff>, /* CS1 */
  254. <MBUS_ID(0x01, 0x9a) 0 0xffffffff>, /* CS2 */
  255. <MBUS_ID(0x01, 0xda) 0 0xffffffff>, /* CS3 */
  256. <MBUS_ID(0x01, 0x1b) 0 0xffffffff>, /* CS4 */
  257. <MBUS_ID(0x01, 0x5b) 0 0xffffffff>, /* CS5 */
  258. <MBUS_ID(0x01, 0x9b) 0 0xffffffff>, /* CS6 */
  259. <MBUS_ID(0x01, 0xdb) 0 0xffffffff>; /* CS7 */
  260. #address-cells = <1>;
  261. #size-cells = <0>;
  262. cell-index = <1>;
  263. interrupts = <92>;
  264. clocks = <&coreclk 0>;
  265. status = "disabled";
  266. };
  267. };
  268. clocks {
  269. /* 2 GHz fixed main PLL */
  270. mainpll: mainpll {
  271. compatible = "fixed-clock";
  272. #clock-cells = <0>;
  273. clock-frequency = <2000000000>;
  274. };
  275. };
  276. };