am335x-shc.dts 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * support for the bosch am335x based shc c3 board
  4. *
  5. * Copyright, C) 2015 Heiko Schocher <[email protected]>
  6. *
  7. */
  8. /dts-v1/;
  9. #include "am33xx.dtsi"
  10. #include <dt-bindings/input/input.h>
  11. / {
  12. model = "Bosch SHC";
  13. compatible = "ti,am335x-shc", "ti,am335x-bone", "ti,am33xx";
  14. aliases {
  15. mmcblk0 = &mmc1;
  16. mmcblk1 = &mmc2;
  17. };
  18. cpus {
  19. cpu@0 {
  20. /*
  21. * To consider voltage drop between PMIC and SoC,
  22. * tolerance value is reduced to 2% from 4% and
  23. * voltage value is increased as a precaution.
  24. */
  25. operating-points = <
  26. /* kHz uV */
  27. 594000 1225000
  28. 294000 1125000
  29. >;
  30. voltage-tolerance = <2>; /* 2 percentage */
  31. cpu0-supply = <&dcdc2_reg>;
  32. };
  33. };
  34. gpio-keys {
  35. compatible = "gpio-keys";
  36. back-button {
  37. label = "Back Button";
  38. gpios = <&gpio1 29 GPIO_ACTIVE_HIGH>;
  39. linux,code = <KEY_BACK>;
  40. debounce-interval = <1000>;
  41. wakeup-source;
  42. };
  43. front-button {
  44. label = "Front Button";
  45. gpios = <&gpio1 25 GPIO_ACTIVE_HIGH>;
  46. linux,code = <KEY_FRONT>;
  47. debounce-interval = <1000>;
  48. wakeup-source;
  49. };
  50. };
  51. leds {
  52. pinctrl-names = "default";
  53. pinctrl-0 = <&user_leds_s0>;
  54. compatible = "gpio-leds";
  55. led1 {
  56. label = "shc:power:red";
  57. gpios = <&gpio0 23 GPIO_ACTIVE_HIGH>;
  58. default-state = "off";
  59. };
  60. led2 {
  61. label = "shc:power:bl";
  62. gpios = <&gpio0 22 GPIO_ACTIVE_HIGH>;
  63. linux,default-trigger = "timer";
  64. default-state = "on";
  65. };
  66. led3 {
  67. label = "shc:lan:red";
  68. gpios = <&gpio0 26 GPIO_ACTIVE_HIGH>;
  69. default-state = "off";
  70. };
  71. led4 {
  72. label = "shc:lan:bl";
  73. gpios = <&gpio1 17 GPIO_ACTIVE_HIGH>;
  74. default-state = "off";
  75. };
  76. led5 {
  77. label = "shc:cloud:red";
  78. gpios = <&gpio2 2 GPIO_ACTIVE_HIGH>;
  79. default-state = "off";
  80. };
  81. led6 {
  82. label = "shc:cloud:bl";
  83. gpios = <&gpio1 18 GPIO_ACTIVE_HIGH>;
  84. default-state = "off";
  85. };
  86. };
  87. memory@80000000 {
  88. device_type = "memory";
  89. reg = <0x80000000 0x20000000>; /* 512 MB */
  90. };
  91. vmmcsd_fixed: fixedregulator0 {
  92. compatible = "regulator-fixed";
  93. regulator-name = "vmmcsd_fixed";
  94. regulator-min-microvolt = <3300000>;
  95. regulator-max-microvolt = <3300000>;
  96. };
  97. };
  98. &aes {
  99. status = "okay";
  100. };
  101. &epwmss1 {
  102. status = "okay";
  103. ehrpwm1: pwm@200 {
  104. pinctrl-names = "default";
  105. pinctrl-0 = <&ehrpwm1_pins>;
  106. status = "okay";
  107. };
  108. };
  109. &gpio1 {
  110. hmtc-rst-hog {
  111. gpio-hog;
  112. gpios = <24 GPIO_ACTIVE_LOW>;
  113. output-high;
  114. line-name = "homematic_reset";
  115. };
  116. hmtc-prog-hog {
  117. gpio-hog;
  118. gpios = <27 GPIO_ACTIVE_LOW>;
  119. output-high;
  120. line-name = "homematic_program";
  121. };
  122. };
  123. &gpio3 {
  124. zgb-rst-hog {
  125. gpio-hog;
  126. gpios = <18 GPIO_ACTIVE_LOW>;
  127. output-low;
  128. line-name = "zigbee_reset";
  129. };
  130. zgb-boot-hog {
  131. gpio-hog;
  132. gpios = <19 GPIO_ACTIVE_HIGH>;
  133. output-high;
  134. line-name = "zigbee_boot";
  135. };
  136. };
  137. &i2c0 {
  138. pinctrl-names = "default";
  139. pinctrl-0 = <&i2c0_pins>;
  140. status = "okay";
  141. clock-frequency = <400000>;
  142. tps: tps@24 {
  143. reg = <0x24>;
  144. };
  145. at24@50 {
  146. compatible = "atmel,24c32";
  147. pagesize = <32>;
  148. reg = <0x50>;
  149. };
  150. pcf8563@51 {
  151. compatible = "nxp,pcf8563";
  152. reg = <0x51>;
  153. };
  154. };
  155. &mac_sw {
  156. pinctrl-names = "default", "sleep";
  157. pinctrl-0 = <&cpsw_default>;
  158. pinctrl-1 = <&cpsw_sleep>;
  159. status = "okay";
  160. };
  161. &cpsw_port1 {
  162. phy-mode = "mii";
  163. phy-handle = <&ethernetphy0>;
  164. ti,dual-emac-pvid = <1>;
  165. };
  166. &cpsw_port2 {
  167. status = "disabled";
  168. };
  169. &davinci_mdio_sw {
  170. pinctrl-names = "default", "sleep";
  171. pinctrl-0 = <&davinci_mdio_default>;
  172. pinctrl-1 = <&davinci_mdio_sleep>;
  173. ethernetphy0: ethernet-phy@0 {
  174. reg = <0>;
  175. smsc,disable-energy-detect;
  176. };
  177. };
  178. &mmc1 {
  179. pinctrl-names = "default";
  180. pinctrl-0 = <&mmc1_pins>;
  181. bus-width = <0x4>;
  182. cd-gpios = <&gpio0 6 GPIO_ACTIVE_LOW>;
  183. cd-inverted;
  184. max-frequency = <26000000>;
  185. vmmc-supply = <&vmmcsd_fixed>;
  186. status = "okay";
  187. };
  188. &mmc2 {
  189. pinctrl-names = "default";
  190. pinctrl-0 = <&emmc_pins>;
  191. bus-width = <8>;
  192. max-frequency = <26000000>;
  193. sd-uhs-sdr25;
  194. vmmc-supply = <&vmmcsd_fixed>;
  195. status = "okay";
  196. };
  197. &mmc3 {
  198. pinctrl-names = "default";
  199. pinctrl-0 = <&mmc3_pins>;
  200. bus-width = <4>;
  201. cap-power-off-card;
  202. max-frequency = <26000000>;
  203. sd-uhs-sdr25;
  204. vmmc-supply = <&vmmcsd_fixed>;
  205. status = "okay";
  206. };
  207. &rtc {
  208. ti,no-init;
  209. };
  210. &sham {
  211. status = "okay";
  212. };
  213. &tps {
  214. compatible = "ti,tps65217";
  215. ti,pmic-shutdown-controller;
  216. regulators {
  217. #address-cells = <1>;
  218. #size-cells = <0>;
  219. dcdc1_reg: regulator@0 {
  220. reg = <0>;
  221. regulator-name = "vdds_dpr";
  222. regulator-compatible = "dcdc1";
  223. regulator-min-microvolt = <1300000>;
  224. regulator-max-microvolt = <1450000>;
  225. regulator-boot-on;
  226. regulator-always-on;
  227. };
  228. dcdc2_reg: regulator@1 {
  229. reg = <1>;
  230. /*
  231. * VDD_MPU voltage limits 0.95V - 1.26V with
  232. * +/-4% tolerance
  233. */
  234. regulator-compatible = "dcdc2";
  235. regulator-name = "vdd_mpu";
  236. regulator-min-microvolt = <925000>;
  237. regulator-max-microvolt = <1375000>;
  238. regulator-boot-on;
  239. regulator-always-on;
  240. regulator-ramp-delay = <70000>;
  241. };
  242. dcdc3_reg: regulator@2 {
  243. reg = <2>;
  244. /*
  245. * VDD_CORE voltage limits 0.95V - 1.1V with
  246. * +/-4% tolerance
  247. */
  248. regulator-name = "vdd_core";
  249. regulator-compatible = "dcdc3";
  250. regulator-min-microvolt = <925000>;
  251. regulator-max-microvolt = <1125000>;
  252. regulator-boot-on;
  253. regulator-always-on;
  254. };
  255. ldo1_reg: regulator@3 {
  256. reg = <3>;
  257. regulator-name = "vio,vrtc,vdds";
  258. regulator-compatible = "ldo1";
  259. regulator-min-microvolt = <1000000>;
  260. regulator-max-microvolt = <1800000>;
  261. regulator-always-on;
  262. };
  263. ldo2_reg: regulator@4 {
  264. reg = <4>;
  265. regulator-name = "vdd_3v3aux";
  266. regulator-compatible = "ldo2";
  267. regulator-min-microvolt = <900000>;
  268. regulator-max-microvolt = <3300000>;
  269. regulator-always-on;
  270. };
  271. ldo3_reg: regulator@5 {
  272. reg = <5>;
  273. regulator-name = "vdd_1v8";
  274. regulator-compatible = "ldo3";
  275. regulator-min-microvolt = <900000>;
  276. regulator-max-microvolt = <1800000>;
  277. regulator-always-on;
  278. };
  279. ldo4_reg: regulator@6 {
  280. reg = <6>;
  281. regulator-name = "vdd_3v3a";
  282. regulator-compatible = "ldo4";
  283. regulator-min-microvolt = <1800000>;
  284. regulator-max-microvolt = <3300000>;
  285. regulator-always-on;
  286. };
  287. };
  288. };
  289. &uart0 {
  290. pinctrl-names = "default";
  291. pinctrl-0 = <&uart0_pins>;
  292. status = "okay";
  293. };
  294. &uart1 {
  295. pinctrl-names = "default";
  296. pinctrl-0 = <&uart1_pins>;
  297. status = "okay";
  298. };
  299. &uart2 {
  300. pinctrl-names = "default";
  301. pinctrl-0 = <&uart2_pins>;
  302. status = "okay";
  303. };
  304. &uart4 {
  305. pinctrl-names = "default";
  306. pinctrl-0 = <&uart4_pins>;
  307. status = "okay";
  308. };
  309. &usb1 {
  310. dr_mode = "host";
  311. };
  312. &am33xx_pinmux {
  313. pinctrl-names = "default";
  314. pinctrl-0 = <&clkout2_pin>;
  315. clkout2_pin: pinmux_clkout2_pin {
  316. pinctrl-single,pins = <
  317. /* xdma_event_intr1.clkout2 */
  318. AM33XX_PADCONF(AM335X_PIN_XDMA_EVENT_INTR1, PIN_INPUT, MUX_MODE6)
  319. >;
  320. };
  321. cpsw_default: cpsw_default {
  322. pinctrl-single,pins = <
  323. /* Slave 1 */
  324. AM33XX_PADCONF(AM335X_PIN_MII1_RX_ER, PIN_INPUT_PULLDOWN, MUX_MODE0)
  325. AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_OUTPUT_PULLDOWN, MUX_MODE0)
  326. AM33XX_PADCONF(AM335X_PIN_MII1_RX_DV, PIN_INPUT_PULLDOWN, MUX_MODE0)
  327. AM33XX_PADCONF(AM335X_PIN_MII1_TXD3, PIN_OUTPUT_PULLDOWN, MUX_MODE0)
  328. AM33XX_PADCONF(AM335X_PIN_MII1_TXD2, PIN_OUTPUT_PULLDOWN, MUX_MODE0)
  329. AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_INPUT_PULLDOWN, MUX_MODE0)
  330. AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_INPUT_PULLDOWN, MUX_MODE0)
  331. AM33XX_PADCONF(AM335X_PIN_MII1_TX_CLK, PIN_INPUT_PULLUP, MUX_MODE0)
  332. AM33XX_PADCONF(AM335X_PIN_MII1_RX_CLK, PIN_INPUT_PULLDOWN, MUX_MODE0)
  333. AM33XX_PADCONF(AM335X_PIN_MII1_RXD3, PIN_INPUT_PULLDOWN, MUX_MODE0)
  334. AM33XX_PADCONF(AM335X_PIN_MII1_RXD2, PIN_INPUT_PULLDOWN, MUX_MODE0)
  335. AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT_PULLDOWN, MUX_MODE0)
  336. AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT_PULLDOWN, MUX_MODE0)
  337. >;
  338. };
  339. cpsw_sleep: cpsw_sleep {
  340. pinctrl-single,pins = <
  341. /* Slave 1 reset value */
  342. AM33XX_PADCONF(AM335X_PIN_MII1_RX_ER, PIN_INPUT_PULLDOWN, MUX_MODE7)
  343. AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_INPUT_PULLDOWN, MUX_MODE7)
  344. AM33XX_PADCONF(AM335X_PIN_MII1_RX_DV, PIN_INPUT_PULLDOWN, MUX_MODE7)
  345. AM33XX_PADCONF(AM335X_PIN_MII1_TXD3, PIN_INPUT_PULLDOWN, MUX_MODE7)
  346. AM33XX_PADCONF(AM335X_PIN_MII1_TXD2, PIN_INPUT_PULLDOWN, MUX_MODE7)
  347. AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_INPUT_PULLDOWN, MUX_MODE7)
  348. AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_INPUT_PULLDOWN, MUX_MODE7)
  349. AM33XX_PADCONF(AM335X_PIN_MII1_TX_CLK, PIN_INPUT_PULLDOWN, MUX_MODE7)
  350. AM33XX_PADCONF(AM335X_PIN_MII1_RX_CLK, PIN_INPUT_PULLDOWN, MUX_MODE7)
  351. AM33XX_PADCONF(AM335X_PIN_MII1_RXD3, PIN_INPUT_PULLDOWN, MUX_MODE7)
  352. AM33XX_PADCONF(AM335X_PIN_MII1_RXD2, PIN_INPUT_PULLDOWN, MUX_MODE7)
  353. AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT_PULLDOWN, MUX_MODE7)
  354. AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT_PULLDOWN, MUX_MODE7)
  355. >;
  356. };
  357. davinci_mdio_default: davinci_mdio_default {
  358. pinctrl-single,pins = <
  359. AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLUP | SLEWCTRL_FAST, MUX_MODE0)
  360. AM33XX_PADCONF(AM335X_PIN_MDC, PIN_OUTPUT_PULLUP, MUX_MODE0)
  361. >;
  362. };
  363. davinci_mdio_sleep: davinci_mdio_sleep {
  364. pinctrl-single,pins = <
  365. /* MDIO reset value */
  366. AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLDOWN, MUX_MODE7)
  367. AM33XX_PADCONF(AM335X_PIN_MDC, PIN_INPUT_PULLDOWN, MUX_MODE7)
  368. >;
  369. };
  370. ehrpwm1_pins: pinmux_ehrpwm1 {
  371. pinctrl-single,pins = <
  372. AM33XX_PADCONF(AM335X_PIN_GPMC_A3, PIN_OUTPUT, MUX_MODE6) /* gpmc_a3.gpio1_19 */
  373. >;
  374. };
  375. emmc_pins: pinmux_emmc_pins {
  376. pinctrl-single,pins = <
  377. AM33XX_PADCONF(AM335X_PIN_GPMC_CSN1, PIN_INPUT, MUX_MODE2)
  378. AM33XX_PADCONF(AM335X_PIN_GPMC_CSN2, PIN_INPUT_PULLUP, MUX_MODE2)
  379. AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLUP, MUX_MODE1)
  380. AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLUP, MUX_MODE1)
  381. AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLUP, MUX_MODE1)
  382. AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLUP, MUX_MODE1)
  383. AM33XX_PADCONF(AM335X_PIN_GPMC_AD4, PIN_INPUT_PULLUP, MUX_MODE1)
  384. AM33XX_PADCONF(AM335X_PIN_GPMC_AD5, PIN_INPUT_PULLUP, MUX_MODE1)
  385. AM33XX_PADCONF(AM335X_PIN_GPMC_AD6, PIN_INPUT_PULLUP, MUX_MODE1)
  386. AM33XX_PADCONF(AM335X_PIN_GPMC_AD7, PIN_INPUT_PULLUP, MUX_MODE1)
  387. >;
  388. };
  389. i2c0_pins: pinmux_i2c0_pins {
  390. pinctrl-single,pins = <
  391. AM33XX_PADCONF(AM335X_PIN_I2C0_SDA, PIN_INPUT, MUX_MODE0)
  392. AM33XX_PADCONF(AM335X_PIN_I2C0_SCL, PIN_INPUT, MUX_MODE0)
  393. >;
  394. };
  395. mmc1_pins: pinmux_mmc1_pins {
  396. pinctrl-single,pins = <
  397. AM33XX_PADCONF(AM335X_PIN_SPI0_CS1, PIN_INPUT, MUX_MODE5)
  398. >;
  399. };
  400. mmc3_pins: pinmux_mmc3_pins {
  401. pinctrl-single,pins = <
  402. AM33XX_PADCONF(AM335X_PIN_GPMC_AD12, PIN_INPUT, MUX_MODE3)
  403. AM33XX_PADCONF(AM335X_PIN_GPMC_AD13, PIN_INPUT, MUX_MODE3)
  404. AM33XX_PADCONF(AM335X_PIN_GPMC_AD14, PIN_INPUT, MUX_MODE3)
  405. AM33XX_PADCONF(AM335X_PIN_GPMC_AD15, PIN_INPUT, MUX_MODE3)
  406. AM33XX_PADCONF(AM335X_PIN_GPMC_CSN3, PIN_INPUT, MUX_MODE3)
  407. AM33XX_PADCONF(AM335X_PIN_GPMC_CLK, PIN_INPUT, MUX_MODE3)
  408. >;
  409. };
  410. uart0_pins: pinmux_uart0_pins {
  411. pinctrl-single,pins = <
  412. AM33XX_PADCONF(AM335X_PIN_UART0_CTSN, PIN_INPUT_PULLDOWN, MUX_MODE0)
  413. AM33XX_PADCONF(AM335X_PIN_UART0_RTSN, PIN_OUTPUT, MUX_MODE0)
  414. AM33XX_PADCONF(AM335X_PIN_UART0_RXD, PIN_INPUT_PULLDOWN, MUX_MODE0)
  415. AM33XX_PADCONF(AM335X_PIN_UART0_TXD, PIN_OUTPUT, MUX_MODE0)
  416. >;
  417. };
  418. uart1_pins: pinmux_uart1 {
  419. pinctrl-single,pins = <
  420. AM33XX_PADCONF(AM335X_PIN_UART1_CTSN, PIN_INPUT_PULLDOWN, MUX_MODE0)
  421. AM33XX_PADCONF(AM335X_PIN_UART1_RTSN, PIN_OUTPUT, MUX_MODE0)
  422. AM33XX_PADCONF(AM335X_PIN_UART1_RXD, PIN_INPUT, MUX_MODE0)
  423. AM33XX_PADCONF(AM335X_PIN_UART1_TXD, PIN_OUTPUT, MUX_MODE0)
  424. >;
  425. };
  426. uart2_pins: pinmux_uart2_pins {
  427. pinctrl-single,pins = <
  428. AM33XX_PADCONF(AM335X_PIN_SPI0_SCLK, PIN_INPUT, MUX_MODE1)
  429. AM33XX_PADCONF(AM335X_PIN_SPI0_D0, PIN_OUTPUT, MUX_MODE1)
  430. >;
  431. };
  432. uart4_pins: pinmux_uart4_pins {
  433. pinctrl-single,pins = <
  434. AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLUP, MUX_MODE6)
  435. AM33XX_PADCONF(AM335X_PIN_GPMC_WPN, PIN_OUTPUT_PULLUP, MUX_MODE6)
  436. >;
  437. };
  438. user_leds_s0: user_leds_s0 {
  439. pinctrl-single,pins = <
  440. AM33XX_PADCONF(AM335X_PIN_GPMC_AD8, PIN_OUTPUT, MUX_MODE7)
  441. AM33XX_PADCONF(AM335X_PIN_GPMC_AD9, PIN_OUTPUT, MUX_MODE7)
  442. AM33XX_PADCONF(AM335X_PIN_GPMC_AD10, PIN_OUTPUT, MUX_MODE7)
  443. AM33XX_PADCONF(AM335X_PIN_GPMC_AD11, PIN_OUTPUT, MUX_MODE7)
  444. AM33XX_PADCONF(AM335X_PIN_GPMC_A0, PIN_OUTPUT, MUX_MODE7)
  445. AM33XX_PADCONF(AM335X_PIN_GPMC_A1, PIN_OUTPUT, MUX_MODE7)
  446. AM33XX_PADCONF(AM335X_PIN_GPMC_A2, PIN_OUTPUT, MUX_MODE7)
  447. AM33XX_PADCONF(AM335X_PIN_GPMC_A4, PIN_OUTPUT_PULLDOWN, MUX_MODE7)
  448. AM33XX_PADCONF(AM335X_PIN_GPMC_A5, PIN_OUTPUT, MUX_MODE7)
  449. AM33XX_PADCONF(AM335X_PIN_GPMC_A6, PIN_OUTPUT, MUX_MODE7)
  450. AM33XX_PADCONF(AM335X_PIN_GPMC_A7, PIN_OUTPUT_PULLUP, MUX_MODE7)
  451. AM33XX_PADCONF(AM335X_PIN_GPMC_A8, PIN_INPUT, MUX_MODE7)
  452. AM33XX_PADCONF(AM335X_PIN_GPMC_A9, PIN_INPUT, MUX_MODE7)
  453. AM33XX_PADCONF(AM335X_PIN_GPMC_A10, PIN_INPUT, MUX_MODE7)
  454. AM33XX_PADCONF(AM335X_PIN_GPMC_A11, PIN_INPUT, MUX_MODE7)
  455. AM33XX_PADCONF(AM335X_PIN_GPMC_BEN1, PIN_OUTPUT_PULLUP, MUX_MODE7)
  456. AM33XX_PADCONF(AM335X_PIN_GPMC_CSN0, PIN_INPUT, MUX_MODE7)
  457. AM33XX_PADCONF(AM335X_PIN_GPMC_ADVN_ALE, PIN_OUTPUT, MUX_MODE7)
  458. AM33XX_PADCONF(AM335X_PIN_GPMC_OEN_REN, PIN_INPUT, MUX_MODE7)
  459. AM33XX_PADCONF(AM335X_PIN_GPMC_WEN, PIN_OUTPUT, MUX_MODE7)
  460. AM33XX_PADCONF(AM335X_PIN_GPMC_BEN0_CLE, PIN_OUTPUT, MUX_MODE7)
  461. AM33XX_PADCONF(AM335X_PIN_LCD_DATA0, PIN_OUTPUT, MUX_MODE7)
  462. AM33XX_PADCONF(AM335X_PIN_LCD_DATA1, PIN_OUTPUT, MUX_MODE7)
  463. AM33XX_PADCONF(AM335X_PIN_LCD_DATA2, PIN_OUTPUT, MUX_MODE7)
  464. AM33XX_PADCONF(AM335X_PIN_LCD_DATA3, PIN_OUTPUT, MUX_MODE7)
  465. AM33XX_PADCONF(AM335X_PIN_LCD_DATA4, PIN_OUTPUT, MUX_MODE7)
  466. AM33XX_PADCONF(AM335X_PIN_LCD_DATA5, PIN_OUTPUT, MUX_MODE7)
  467. AM33XX_PADCONF(AM335X_PIN_LCD_DATA6, PIN_OUTPUT, MUX_MODE7)
  468. AM33XX_PADCONF(AM335X_PIN_LCD_DATA7, PIN_OUTPUT, MUX_MODE7)
  469. AM33XX_PADCONF(AM335X_PIN_LCD_DATA8, PIN_OUTPUT, MUX_MODE7)
  470. AM33XX_PADCONF(AM335X_PIN_LCD_DATA9, PIN_OUTPUT, MUX_MODE7)
  471. AM33XX_PADCONF(AM335X_PIN_LCD_DATA10, PIN_OUTPUT, MUX_MODE7)
  472. AM33XX_PADCONF(AM335X_PIN_LCD_DATA11, PIN_OUTPUT, MUX_MODE7)
  473. AM33XX_PADCONF(AM335X_PIN_LCD_DATA12, PIN_OUTPUT, MUX_MODE7)
  474. AM33XX_PADCONF(AM335X_PIN_LCD_DATA13, PIN_OUTPUT, MUX_MODE7)
  475. AM33XX_PADCONF(AM335X_PIN_LCD_DATA14, PIN_OUTPUT, MUX_MODE7)
  476. AM33XX_PADCONF(AM335X_PIN_LCD_DATA15, PIN_OUTPUT, MUX_MODE7)
  477. AM33XX_PADCONF(AM335X_PIN_LCD_VSYNC, PIN_OUTPUT, MUX_MODE7)
  478. AM33XX_PADCONF(AM335X_PIN_LCD_HSYNC, PIN_OUTPUT, MUX_MODE7)
  479. AM33XX_PADCONF(AM335X_PIN_LCD_PCLK, PIN_OUTPUT, MUX_MODE7)
  480. AM33XX_PADCONF(AM335X_PIN_LCD_AC_BIAS_EN, PIN_OUTPUT, MUX_MODE7)
  481. AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_INPUT_PULLDOWN, MUX_MODE7)
  482. AM33XX_PADCONF(AM335X_PIN_SPI0_D1, PIN_OUTPUT, MUX_MODE7)
  483. AM33XX_PADCONF(AM335X_PIN_SPI0_CS0, PIN_OUTPUT, MUX_MODE7)
  484. AM33XX_PADCONF(AM335X_PIN_ECAP0_IN_PWM0_OUT, PIN_OUTPUT_PULLUP, MUX_MODE7)
  485. AM33XX_PADCONF(AM335X_PIN_MCASP0_ACLKR, PIN_OUTPUT_PULLDOWN, MUX_MODE7)
  486. AM33XX_PADCONF(AM335X_PIN_MCASP0_FSR, PIN_OUTPUT_PULLDOWN, MUX_MODE7)
  487. AM33XX_PADCONF(AM335X_PIN_MCASP0_AXR1, PIN_INPUT_PULLDOWN, MUX_MODE7)
  488. AM33XX_PADCONF(AM335X_PIN_MCASP0_AHCLKX, PIN_INPUT_PULLUP, MUX_MODE7)
  489. >;
  490. };
  491. };