am335x-pdu001.dts 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573
  1. /*
  2. * pdu001.dts
  3. *
  4. * EETS GmbH PDU001 board device tree file
  5. *
  6. * Copyright (C) 2018 EETS GmbH - http://www.eets.ch/
  7. *
  8. * Copyright (C) 2011, Texas Instruments, Incorporated - https://www.ti.com/
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. /dts-v1/;
  13. #include "am33xx.dtsi"
  14. #include <dt-bindings/interrupt-controller/irq.h>
  15. #include <dt-bindings/leds/leds-pca9532.h>
  16. / {
  17. model = "EETS,PDU001";
  18. compatible = "ti,am33xx";
  19. chosen {
  20. stdout-path = &uart3;
  21. };
  22. cpus {
  23. cpu@0 {
  24. cpu0-supply = <&vdd1_reg>;
  25. };
  26. };
  27. memory {
  28. device_type = "memory";
  29. reg = <0x80000000 0x10000000>; /* 256 MB */
  30. };
  31. vbat: fixedregulator@0 {
  32. compatible = "regulator-fixed";
  33. regulator-name = "vbat";
  34. regulator-min-microvolt = <3600000>;
  35. regulator-max-microvolt = <3600000>;
  36. regulator-boot-on;
  37. };
  38. lis3_reg: fixedregulator@1 {
  39. compatible = "regulator-fixed";
  40. regulator-name = "lis3_reg";
  41. regulator-boot-on;
  42. };
  43. panel {
  44. compatible = "ti,tilcdc,panel";
  45. status = "okay";
  46. pinctrl-names = "default";
  47. pinctrl-0 = <&lcd_pins_s0>;
  48. panel-info {
  49. ac-bias = <255>;
  50. ac-bias-intrpt = <0>;
  51. dma-burst-sz = <16>;
  52. bpp = <16>;
  53. fdd = <0x80>;
  54. sync-edge = <0>;
  55. sync-ctrl = <1>;
  56. raster-order = <0>;
  57. fifo-th = <0>;
  58. };
  59. display-timings {
  60. 240x320p16 {
  61. clock-frequency = <6500000>;
  62. hactive = <240>;
  63. vactive = <320>;
  64. hfront-porch = <6>;
  65. hback-porch = <6>;
  66. hsync-len = <1>;
  67. vback-porch = <6>;
  68. vfront-porch = <6>;
  69. vsync-len = <1>;
  70. hsync-active = <0>;
  71. vsync-active = <0>;
  72. pixelclk-active = <1>;
  73. de-active = <0>;
  74. };
  75. };
  76. };
  77. };
  78. &am33xx_pinmux {
  79. pinctrl-names = "default";
  80. pinctrl-0 = <&clkout2_pin>;
  81. i2c0_pins: pinmux_i2c0_pins {
  82. pinctrl-single,pins = <
  83. AM33XX_PADCONF(AM335X_PIN_I2C0_SDA, PIN_INPUT_PULLUP, MUX_MODE0)
  84. AM33XX_PADCONF(AM335X_PIN_I2C0_SCL, PIN_INPUT_PULLUP, MUX_MODE0)
  85. >;
  86. };
  87. i2c1_pins: pinmux_i2c1_pins {
  88. pinctrl-single,pins = <
  89. AM33XX_PADCONF(AM335X_PIN_SPI0_D1, PIN_INPUT_PULLUP, MUX_MODE2) /* spi0_d1.i2c1_sda */
  90. AM33XX_PADCONF(AM335X_PIN_SPI0_CS0, PIN_INPUT_PULLUP, MUX_MODE2) /* spi0_cs0.i2c1_scl */
  91. >;
  92. };
  93. i2c2_pins: pinmux_i2c2_pins {
  94. pinctrl-single,pins = <
  95. AM33XX_PADCONF(AM335X_PIN_SPI0_SCLK, PIN_INPUT_PULLUP, MUX_MODE2) /* spi0_clk.i2c2_sda */
  96. AM33XX_PADCONF(AM335X_PIN_SPI0_D0, PIN_INPUT_PULLUP, MUX_MODE2) /* spi0_d0.i2c2_scl */
  97. >;
  98. };
  99. spi1_pins: pinmux_spi1_pins {
  100. pinctrl-single,pins = <
  101. AM33XX_PADCONF(AM335X_PIN_MCASP0_ACLKX, PIN_OUTPUT, MUX_MODE3) /* mcasp0_aclkx.spi1_sclk */
  102. AM33XX_PADCONF(AM335X_PIN_MCASP0_FSX, PIN_OUTPUT, MUX_MODE3) /* mcasp0_fsx.spi1_d0 */
  103. AM33XX_PADCONF(AM335X_PIN_MCASP0_AXR0, PIN_INPUT_PULLDOWN, MUX_MODE3) /* mcasp0_axr0.spi1_d1 */
  104. AM33XX_PADCONF(AM335X_PIN_MCASP0_AHCLKR, PIN_OUTPUT, MUX_MODE3) /* mcasp0_ahclkr.spi1_cs0 */
  105. >;
  106. };
  107. uart0_pins: pinmux_uart0_pins {
  108. pinctrl-single,pins = <
  109. AM33XX_PADCONF(AM335X_PIN_UART0_RTSN, PIN_OUTPUT, MUX_MODE7)
  110. AM33XX_PADCONF(AM335X_PIN_UART0_RXD, PIN_INPUT_PULLUP, MUX_MODE0)
  111. AM33XX_PADCONF(AM335X_PIN_UART0_TXD, PIN_OUTPUT_PULLDOWN, MUX_MODE0)
  112. >;
  113. };
  114. uart1_pins: pinmux_uart1_pins {
  115. pinctrl-single,pins = <
  116. AM33XX_PADCONF(AM335X_PIN_UART1_RXD, PIN_INPUT_PULLUP, MUX_MODE0)
  117. AM33XX_PADCONF(AM335X_PIN_UART1_TXD, PIN_OUTPUT_PULLDOWN, MUX_MODE0)
  118. >;
  119. };
  120. uart3_pins: pinmux_uart3_pins {
  121. pinctrl-single,pins = <
  122. AM33XX_PADCONF(AM335X_PIN_SPI0_CS1, PIN_INPUT_PULLUP, MUX_MODE1) /* spi0_cs1.uart3_rxd */
  123. AM33XX_PADCONF(AM335X_PIN_ECAP0_IN_PWM0_OUT, PIN_OUTPUT_PULLDOWN, MUX_MODE1) /* ecap0_in_pwm0_out.uart3_txd */
  124. >;
  125. };
  126. clkout2_pin: pinmux_clkout2_pin {
  127. pinctrl-single,pins = <
  128. AM33XX_PADCONF(AM335X_PIN_XDMA_EVENT_INTR1, PIN_OUTPUT_PULLDOWN, MUX_MODE3) /* xdma_event_intr1.clkout2 */
  129. >;
  130. };
  131. cpsw_default: cpsw_default {
  132. pinctrl-single,pins = <
  133. /* Port 1 (emac0) */
  134. AM33XX_PADCONF(AM335X_PIN_MII1_COL, PIN_INPUT, MUX_MODE0)
  135. AM33XX_PADCONF(AM335X_PIN_MII1_CRS, PIN_INPUT, MUX_MODE0)
  136. AM33XX_PADCONF(AM335X_PIN_MII1_RX_ER, PIN_INPUT, MUX_MODE0)
  137. AM33XX_PADCONF(AM335X_PIN_MII1_TX_EN, PIN_OUTPUT, MUX_MODE0)
  138. AM33XX_PADCONF(AM335X_PIN_MII1_RX_DV, PIN_INPUT, MUX_MODE0)
  139. AM33XX_PADCONF(AM335X_PIN_MII1_TXD3, PIN_OUTPUT, MUX_MODE0)
  140. AM33XX_PADCONF(AM335X_PIN_MII1_TXD2, PIN_OUTPUT, MUX_MODE0)
  141. AM33XX_PADCONF(AM335X_PIN_MII1_TXD1, PIN_OUTPUT, MUX_MODE0)
  142. AM33XX_PADCONF(AM335X_PIN_MII1_TXD0, PIN_OUTPUT, MUX_MODE0)
  143. AM33XX_PADCONF(AM335X_PIN_MII1_TX_CLK, PIN_INPUT, MUX_MODE0)
  144. AM33XX_PADCONF(AM335X_PIN_MII1_RX_CLK, PIN_INPUT, MUX_MODE0)
  145. AM33XX_PADCONF(AM335X_PIN_MII1_RXD3, PIN_INPUT, MUX_MODE0)
  146. AM33XX_PADCONF(AM335X_PIN_MII1_RXD2, PIN_INPUT, MUX_MODE0)
  147. AM33XX_PADCONF(AM335X_PIN_MII1_RXD1, PIN_INPUT, MUX_MODE0)
  148. AM33XX_PADCONF(AM335X_PIN_MII1_RXD0, PIN_INPUT, MUX_MODE0)
  149. /* Port 2 (emac1) */
  150. AM33XX_PADCONF(AM335X_PIN_GPMC_A0, PIN_OUTPUT, MUX_MODE1) /* mii2_txen.gpmc_a0 */
  151. AM33XX_PADCONF(AM335X_PIN_GPMC_A1, PIN_INPUT, MUX_MODE1) /* mii2_rxdv.gpmc_a1 */
  152. AM33XX_PADCONF(AM335X_PIN_GPMC_A2, PIN_OUTPUT, MUX_MODE1) /* mii2_txd3.gpmc_a2 */
  153. AM33XX_PADCONF(AM335X_PIN_GPMC_A3, PIN_OUTPUT, MUX_MODE1) /* mii2_txd2.gpmc_a3 */
  154. AM33XX_PADCONF(AM335X_PIN_GPMC_A4, PIN_OUTPUT, MUX_MODE1) /* mii2_txd1.gpmc_a4 */
  155. AM33XX_PADCONF(AM335X_PIN_GPMC_A5, PIN_OUTPUT, MUX_MODE1) /* mii2_txd0.gpmc_a5 */
  156. AM33XX_PADCONF(AM335X_PIN_GPMC_A6, PIN_INPUT, MUX_MODE1) /* mii2_txclk.gpmc_a6 */
  157. AM33XX_PADCONF(AM335X_PIN_GPMC_A7, PIN_INPUT, MUX_MODE1) /* mii2_rxclk.gpmc_a7 */
  158. AM33XX_PADCONF(AM335X_PIN_GPMC_A8, PIN_INPUT, MUX_MODE1) /* mii2_rxd3.gpmc_a8 */
  159. AM33XX_PADCONF(AM335X_PIN_GPMC_A9, PIN_INPUT, MUX_MODE1) /* mii2_rxd2.gpmc_a9 */
  160. AM33XX_PADCONF(AM335X_PIN_GPMC_A10, PIN_INPUT, MUX_MODE1) /* mii2_rxd1.gpmc_a10 */
  161. AM33XX_PADCONF(AM335X_PIN_GPMC_A11, PIN_INPUT, MUX_MODE1) /* mii2_rxd0.gpmc_a11 */
  162. AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT, MUX_MODE1) /* mii2_crs.gpmc_wait0 */
  163. AM33XX_PADCONF(AM335X_PIN_GPMC_WPN, PIN_INPUT, MUX_MODE1) /* mii2_rxer.gpmc_wpn */
  164. AM33XX_PADCONF(AM335X_PIN_GPMC_BEN1, PIN_INPUT, MUX_MODE1) /* mii2_col.gpmc_ben1 */
  165. >;
  166. };
  167. davinci_mdio_default: davinci_mdio_default {
  168. pinctrl-single,pins = <
  169. AM33XX_PADCONF(AM335X_PIN_MDIO, PIN_INPUT_PULLUP | SLEWCTRL_FAST, MUX_MODE0)
  170. AM33XX_PADCONF(AM335X_PIN_MDC, PIN_OUTPUT_PULLUP, MUX_MODE0)
  171. >;
  172. };
  173. mmc1_pins: pinmux_mmc1_pins {
  174. /* eMMC */
  175. pinctrl-single,pins = <
  176. AM33XX_PADCONF(AM335X_PIN_MMC0_DAT3, PIN_INPUT_PULLUP, MUX_MODE0)
  177. AM33XX_PADCONF(AM335X_PIN_MMC0_DAT2, PIN_INPUT_PULLUP, MUX_MODE0)
  178. AM33XX_PADCONF(AM335X_PIN_MMC0_DAT1, PIN_INPUT_PULLUP, MUX_MODE0)
  179. AM33XX_PADCONF(AM335X_PIN_MMC0_DAT0, PIN_INPUT_PULLUP, MUX_MODE0)
  180. AM33XX_PADCONF(AM335X_PIN_MMC0_CLK, PIN_INPUT_PULLUP, MUX_MODE0)
  181. AM33XX_PADCONF(AM335X_PIN_MMC0_CMD, PIN_INPUT_PULLUP, MUX_MODE0)
  182. >;
  183. };
  184. mmc2_pins: pinmux_mmc2_pins {
  185. /* SD cardcage */
  186. pinctrl-single,pins = <
  187. AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLUP, MUX_MODE1) /* gpmc_ad3.mmc1_dat3 */
  188. AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLUP, MUX_MODE1) /* gpmc_ad2.mmc1_dat2 */
  189. AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLUP, MUX_MODE1) /* gpmc_ad1.mmc1_dat1 */
  190. AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLUP, MUX_MODE1) /* gpmc_ad0.mmc1_dat0 */
  191. AM33XX_PADCONF(AM335X_PIN_GPMC_CSN1, PIN_INPUT_PULLUP, MUX_MODE2) /* gpmc_csn1.mmc1_clk */
  192. AM33XX_PADCONF(AM335X_PIN_GPMC_CSN2, PIN_INPUT_PULLUP, MUX_MODE2) /* gpmc_csn2.mmc1_cmd */
  193. /* card change signal for frontpanel SD cardcage */
  194. AM33XX_PADCONF(AM335X_PIN_GPMC_ADVN_ALE, PIN_INPUT, MUX_MODE7) /* gpmc_advn_ale.gpio2_2 */
  195. >;
  196. };
  197. lcd_pins_s0: lcd_pins_s0 {
  198. pinctrl-single,pins = <
  199. AM33XX_PADCONF(AM335X_PIN_LCD_DATA0, PIN_OUTPUT, MUX_MODE0)
  200. AM33XX_PADCONF(AM335X_PIN_LCD_DATA1, PIN_OUTPUT, MUX_MODE0)
  201. AM33XX_PADCONF(AM335X_PIN_LCD_DATA2, PIN_OUTPUT, MUX_MODE0)
  202. AM33XX_PADCONF(AM335X_PIN_LCD_DATA3, PIN_OUTPUT, MUX_MODE0)
  203. AM33XX_PADCONF(AM335X_PIN_LCD_DATA4, PIN_OUTPUT, MUX_MODE0)
  204. AM33XX_PADCONF(AM335X_PIN_LCD_DATA5, PIN_OUTPUT, MUX_MODE0)
  205. AM33XX_PADCONF(AM335X_PIN_LCD_DATA6, PIN_OUTPUT, MUX_MODE0)
  206. AM33XX_PADCONF(AM335X_PIN_LCD_DATA7, PIN_OUTPUT, MUX_MODE0)
  207. AM33XX_PADCONF(AM335X_PIN_LCD_DATA8, PIN_OUTPUT, MUX_MODE0)
  208. AM33XX_PADCONF(AM335X_PIN_LCD_DATA9, PIN_OUTPUT, MUX_MODE0)
  209. AM33XX_PADCONF(AM335X_PIN_LCD_DATA10, PIN_OUTPUT, MUX_MODE0)
  210. AM33XX_PADCONF(AM335X_PIN_LCD_DATA11, PIN_OUTPUT, MUX_MODE0)
  211. AM33XX_PADCONF(AM335X_PIN_LCD_DATA12, PIN_OUTPUT, MUX_MODE0)
  212. AM33XX_PADCONF(AM335X_PIN_LCD_DATA13, PIN_OUTPUT, MUX_MODE0)
  213. AM33XX_PADCONF(AM335X_PIN_LCD_DATA14, PIN_OUTPUT, MUX_MODE0)
  214. AM33XX_PADCONF(AM335X_PIN_LCD_DATA15, PIN_OUTPUT, MUX_MODE0)
  215. AM33XX_PADCONF(AM335X_PIN_LCD_VSYNC, PIN_OUTPUT, MUX_MODE0)
  216. AM33XX_PADCONF(AM335X_PIN_LCD_HSYNC, PIN_OUTPUT, MUX_MODE0)
  217. AM33XX_PADCONF(AM335X_PIN_LCD_PCLK, PIN_OUTPUT, MUX_MODE0)
  218. AM33XX_PADCONF(AM335X_PIN_LCD_AC_BIAS_EN, PIN_OUTPUT, MUX_MODE0)
  219. >;
  220. };
  221. dcan0_pins: pinmux_dcan0_pins {
  222. pinctrl-single,pins = <
  223. AM33XX_PADCONF(AM335X_PIN_UART1_CTSN, PIN_OUTPUT, MUX_MODE2) /* uart1_ctsn.d_can0_tx */
  224. AM33XX_PADCONF(AM335X_PIN_UART1_RTSN, PIN_INPUT_PULLDOWN, MUX_MODE2) /* uart1_rtsn.d_can0_rx */
  225. >;
  226. };
  227. };
  228. &uart0 {
  229. pinctrl-names = "default";
  230. pinctrl-0 = <&uart0_pins>;
  231. rts-gpio = <&gpio1 9 GPIO_ACTIVE_HIGH>;
  232. rs485-rts-active-high;
  233. rs485-rts-delay = <0 0>;
  234. linux,rs485-enabled-at-boot-time;
  235. status = "okay";
  236. };
  237. &uart1 {
  238. pinctrl-names = "default";
  239. pinctrl-0 = <&uart1_pins>;
  240. status = "okay";
  241. };
  242. &uart3 {
  243. pinctrl-names = "default";
  244. pinctrl-0 = <&uart3_pins>;
  245. status = "okay";
  246. };
  247. &i2c0 {
  248. pinctrl-names = "default";
  249. pinctrl-0 = <&i2c0_pins>;
  250. status = "okay";
  251. clock-frequency = <400000>;
  252. tps: tps@2d {
  253. reg = <0x2d>;
  254. };
  255. m2_eeprom: m2_eeprom@50 {
  256. compatible = "atmel,24c256";
  257. reg = <0x50>;
  258. status = "okay";
  259. };
  260. };
  261. &i2c1 {
  262. pinctrl-names = "default";
  263. pinctrl-0 = <&i2c1_pins>;
  264. status = "okay";
  265. clock-frequency = <100000>;
  266. board_24aa025e48: board_24aa025e48@50 {
  267. compatible = "atmel,24c02";
  268. reg = <0x50>;
  269. };
  270. backplane_24aa025e48: backplane_24aa025e48@53 {
  271. compatible = "atmel,24c02";
  272. reg = <0x53>;
  273. };
  274. pca9532: pca9532@60 {
  275. compatible = "nxp,pca9532";
  276. reg = <0x60>;
  277. psc0 = <0x97>;
  278. pwm0 = <0x80>;
  279. psc1 = <0x97>;
  280. pwm1 = <0x10>;
  281. run.red@0 {
  282. type = <PCA9532_TYPE_LED>;
  283. };
  284. run.green@1 {
  285. type = <PCA9532_TYPE_LED>;
  286. default-state = "on";
  287. };
  288. s2.red@2 {
  289. type = <PCA9532_TYPE_LED>;
  290. };
  291. s2.green@3 {
  292. type = <PCA9532_TYPE_LED>;
  293. };
  294. s1.yellow@4 {
  295. type = <PCA9532_TYPE_LED>;
  296. };
  297. s1.green@5 {
  298. type = <PCA9532_TYPE_LED>;
  299. };
  300. };
  301. pca9530: pca9530@61 {
  302. compatible = "nxp,pca9530";
  303. reg = <0x61>;
  304. tft-panel@0 {
  305. type = <PCA9532_TYPE_LED>;
  306. linux,default-trigger = "backlight";
  307. default-state = "on";
  308. };
  309. };
  310. mcp79400: rtc@6f {
  311. compatible = "microchip,mcp7940x";
  312. reg = <0x6f>;
  313. };
  314. };
  315. &i2c2 {
  316. pinctrl-names = "default";
  317. pinctrl-0 = <&i2c2_pins>;
  318. status = "okay";
  319. clock-frequency = <100000>;
  320. };
  321. &spi1 {
  322. pinctrl-names = "default";
  323. pinctrl-0 = <&spi1_pins>;
  324. ti,pindir-d0-out-d1-in;
  325. status = "okay";
  326. display-controller@0 {
  327. compatible = "orisetech,otm3225a";
  328. reg = <0>;
  329. spi-max-frequency = <1000000>;
  330. // SPI mode 3
  331. spi-cpol;
  332. spi-cpha;
  333. status = "okay";
  334. };
  335. };
  336. /*
  337. * Disable soc's rtc as we have no VBAT for it. This makes the board
  338. * rtc (Microchip MCP79400) the default rtc device 'rtc0'.
  339. */
  340. &rtc {
  341. status = "disabled";
  342. };
  343. &lcdc {
  344. status = "okay";
  345. };
  346. &elm {
  347. status = "okay";
  348. };
  349. #include "tps65910.dtsi"
  350. &tps {
  351. vcc1-supply = <&vbat>;
  352. vcc2-supply = <&vbat>;
  353. vcc3-supply = <&vbat>;
  354. vcc4-supply = <&vbat>;
  355. vcc5-supply = <&vbat>;
  356. vcc6-supply = <&vbat>;
  357. vcc7-supply = <&vbat>;
  358. vccio-supply = <&vbat>;
  359. regulators {
  360. vrtc_reg: regulator@0 {
  361. regulator-name = "ldo_vrtc";
  362. regulator-always-on;
  363. };
  364. vio_reg: regulator@1 {
  365. regulator-name = "buck_vdd_ddr";
  366. regulator-always-on;
  367. };
  368. vdd1_reg: regulator@2 {
  369. /* VDD_MPU voltage limits */
  370. regulator-name = "buck_vdd_mpu";
  371. regulator-min-microvolt = <912500>;
  372. regulator-max-microvolt = <1312500>;
  373. regulator-boot-on;
  374. regulator-always-on;
  375. };
  376. vdd2_reg: regulator@3 {
  377. /* VDD_CORE voltage limits */
  378. regulator-name = "buck_vdd_core";
  379. regulator-min-microvolt = <912500>;
  380. regulator-max-microvolt = <1150000>;
  381. regulator-boot-on;
  382. regulator-always-on;
  383. };
  384. vdd3_reg: regulator@4 {
  385. regulator-name = "boost_res";
  386. regulator-always-on;
  387. };
  388. vdig1_reg: regulator@5 {
  389. regulator-name = "ldo_vdig1";
  390. regulator-always-on;
  391. };
  392. vdig2_reg: regulator@6 {
  393. regulator-name = "ldo_vdig2";
  394. regulator-always-on;
  395. };
  396. vpll_reg: regulator@7 {
  397. regulator-name = "ldo_vpll";
  398. regulator-always-on;
  399. };
  400. vdac_reg: regulator@8 {
  401. regulator-name = "ldo_vdac";
  402. regulator-always-on;
  403. };
  404. vaux1_reg: regulator@9 {
  405. regulator-name = "ldo_vaux1";
  406. regulator-always-on;
  407. };
  408. vaux2_reg: regulator@10 {
  409. regulator-name = "ldo_vaux2";
  410. regulator-always-on;
  411. };
  412. vaux33_reg: regulator@11 {
  413. regulator-name = "ldo_vaux33";
  414. regulator-always-on;
  415. };
  416. vmmc_reg: regulator@12 {
  417. regulator-name = "ldo_vmmc";
  418. regulator-min-microvolt = <1800000>;
  419. regulator-max-microvolt = <3300000>;
  420. regulator-always-on;
  421. };
  422. vbb_reg: regulator@13 {
  423. regulator-name = "bat_vbb";
  424. };
  425. };
  426. };
  427. &mac_sw {
  428. pinctrl-names = "default";
  429. pinctrl-0 = <&cpsw_default>;
  430. status = "okay";
  431. };
  432. &davinci_mdio_sw {
  433. pinctrl-names = "default";
  434. pinctrl-0 = <&davinci_mdio_default>;
  435. ethphy0: ethernet-phy@0 {
  436. reg = <0>;
  437. };
  438. ethphy1: ethernet-phy@1 {
  439. reg = <1>;
  440. };
  441. };
  442. &cpsw_port1 {
  443. phy-handle = <&ethphy0>;
  444. phy-mode = "mii";
  445. ti,dual-emac-pvid = <1>;
  446. };
  447. &cpsw_port2 {
  448. phy-handle = <&ethphy1>;
  449. phy-mode = "mii";
  450. ti,dual-emac-pvid = <2>;
  451. };
  452. &tscadc {
  453. status = "okay";
  454. tsc {
  455. ti,wires = <4>;
  456. ti,x-plate-resistance = <200>;
  457. ti,coordinate-readouts = <5>;
  458. ti,wire-config = <0x01 0x10 0x22 0x33>;
  459. ti,charge-delay = <0x400>;
  460. };
  461. adc {
  462. ti,adc-channels = <4 5 6 7>;
  463. };
  464. };
  465. &mmc1 {
  466. status = "okay";
  467. vmmc-supply = <&vmmc_reg>;
  468. bus-width = <4>;
  469. pinctrl-names = "default";
  470. pinctrl-0 = <&mmc1_pins>;
  471. non-removable;
  472. };
  473. &mmc2 {
  474. status = "okay";
  475. vmmc-supply = <&vmmc_reg>;
  476. bus-width = <4>;
  477. pinctrl-names = "default";
  478. pinctrl-0 = <&mmc2_pins>;
  479. cd-gpios = <&gpio2 2 GPIO_ACTIVE_HIGH>;
  480. };
  481. &sham {
  482. status = "okay";
  483. };
  484. &aes {
  485. status = "okay";
  486. };
  487. &dcan0 {
  488. status = "okay";
  489. pinctrl-names = "default";
  490. pinctrl-0 = <&dcan0_pins>;
  491. };