am335x-nano.dts 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2013 Newflow Ltd - http://www.newflow.co.uk/
  4. */
  5. /dts-v1/;
  6. #include "am33xx.dtsi"
  7. / {
  8. model = "Newflow AM335x NanoBone";
  9. compatible = "ti,am33xx";
  10. cpus {
  11. cpu@0 {
  12. cpu0-supply = <&dcdc2_reg>;
  13. };
  14. };
  15. memory@80000000 {
  16. device_type = "memory";
  17. reg = <0x80000000 0x10000000>; /* 256 MB */
  18. };
  19. leds {
  20. compatible = "gpio-leds";
  21. led0 {
  22. label = "nanobone:green:usr1";
  23. gpios = <&gpio1 5 0>;
  24. default-state = "off";
  25. };
  26. };
  27. };
  28. &am33xx_pinmux {
  29. pinctrl-names = "default";
  30. pinctrl-0 = <&misc_pins>;
  31. misc_pins: misc_pins {
  32. pinctrl-single,pins = <
  33. AM33XX_PADCONF(AM335X_PIN_SPI0_CS0, PIN_OUTPUT, MUX_MODE7) /* spi0_cs0.gpio0_5 */
  34. >;
  35. };
  36. gpmc_pins: gpmc_pins {
  37. pinctrl-single,pins = <
  38. AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLUP, MUX_MODE0)
  39. AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLUP, MUX_MODE0)
  40. AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLUP, MUX_MODE0)
  41. AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLUP, MUX_MODE0)
  42. AM33XX_PADCONF(AM335X_PIN_GPMC_AD4, PIN_INPUT_PULLUP, MUX_MODE0)
  43. AM33XX_PADCONF(AM335X_PIN_GPMC_AD5, PIN_INPUT_PULLUP, MUX_MODE0)
  44. AM33XX_PADCONF(AM335X_PIN_GPMC_AD6, PIN_INPUT_PULLUP, MUX_MODE0)
  45. AM33XX_PADCONF(AM335X_PIN_GPMC_AD7, PIN_INPUT_PULLUP, MUX_MODE0)
  46. AM33XX_PADCONF(AM335X_PIN_GPMC_AD8, PIN_INPUT_PULLUP, MUX_MODE0)
  47. AM33XX_PADCONF(AM335X_PIN_GPMC_AD9, PIN_INPUT_PULLUP, MUX_MODE0)
  48. AM33XX_PADCONF(AM335X_PIN_GPMC_AD10, PIN_INPUT_PULLUP, MUX_MODE0)
  49. AM33XX_PADCONF(AM335X_PIN_GPMC_AD11, PIN_INPUT_PULLUP, MUX_MODE0)
  50. AM33XX_PADCONF(AM335X_PIN_GPMC_AD12, PIN_INPUT_PULLUP, MUX_MODE0)
  51. AM33XX_PADCONF(AM335X_PIN_GPMC_AD13, PIN_INPUT_PULLUP, MUX_MODE0)
  52. AM33XX_PADCONF(AM335X_PIN_GPMC_AD14, PIN_INPUT_PULLUP, MUX_MODE0)
  53. AM33XX_PADCONF(AM335X_PIN_GPMC_AD15, PIN_INPUT_PULLUP, MUX_MODE0)
  54. AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLUP, MUX_MODE0)
  55. AM33XX_PADCONF(AM335X_PIN_GPMC_CSN0, PIN_OUTPUT, MUX_MODE0)
  56. AM33XX_PADCONF(AM335X_PIN_GPMC_CSN1, PIN_OUTPUT, MUX_MODE0)
  57. AM33XX_PADCONF(AM335X_PIN_GPMC_CSN2, PIN_OUTPUT, MUX_MODE0)
  58. AM33XX_PADCONF(AM335X_PIN_GPMC_CSN3, PIN_OUTPUT, MUX_MODE0)
  59. AM33XX_PADCONF(AM335X_PIN_GPMC_ADVN_ALE, PIN_OUTPUT, MUX_MODE0)
  60. AM33XX_PADCONF(AM335X_PIN_GPMC_OEN_REN, PIN_OUTPUT, MUX_MODE0)
  61. AM33XX_PADCONF(AM335X_PIN_GPMC_WEN, PIN_OUTPUT, MUX_MODE0)
  62. AM33XX_PADCONF(AM335X_PIN_GPMC_BEN0_CLE, PIN_OUTPUT, MUX_MODE0)
  63. AM33XX_PADCONF(AM335X_PIN_LCD_DATA1, PIN_OUTPUT, MUX_MODE1) /* lcd_data1.gpmc_a1 */
  64. AM33XX_PADCONF(AM335X_PIN_LCD_DATA2, PIN_OUTPUT, MUX_MODE1) /* lcd_data2.gpmc_a2 */
  65. AM33XX_PADCONF(AM335X_PIN_LCD_DATA3, PIN_OUTPUT, MUX_MODE1) /* lcd_data3.gpmc_a3 */
  66. AM33XX_PADCONF(AM335X_PIN_LCD_DATA4, PIN_OUTPUT, MUX_MODE1) /* lcd_data4.gpmc_a4 */
  67. AM33XX_PADCONF(AM335X_PIN_LCD_DATA5, PIN_OUTPUT, MUX_MODE1) /* lcd_data5.gpmc_a5 */
  68. AM33XX_PADCONF(AM335X_PIN_LCD_DATA6, PIN_OUTPUT, MUX_MODE1) /* lcd_data6.gpmc_a6 */
  69. AM33XX_PADCONF(AM335X_PIN_LCD_DATA7, PIN_OUTPUT, MUX_MODE1) /* lcd_data7.gpmc_a7 */
  70. AM33XX_PADCONF(AM335X_PIN_LCD_VSYNC, PIN_OUTPUT, MUX_MODE1) /* lcd_vsync.gpmc_a8 */
  71. AM33XX_PADCONF(AM335X_PIN_LCD_HSYNC, PIN_OUTPUT, MUX_MODE1) /* lcd_hsync.gpmc_a9 */
  72. AM33XX_PADCONF(AM335X_PIN_LCD_PCLK, PIN_OUTPUT, MUX_MODE1) /* lcd_pclk.gpmc_a10 */
  73. >;
  74. };
  75. i2c0_pins: i2c0_pins {
  76. pinctrl-single,pins = <
  77. AM33XX_PADCONF(AM335X_PIN_I2C0_SDA, PIN_INPUT_PULLDOWN, MUX_MODE0)
  78. AM33XX_PADCONF(AM335X_PIN_I2C0_SCL, PIN_INPUT_PULLDOWN, MUX_MODE0)
  79. >;
  80. };
  81. uart0_pins: uart0_pins {
  82. pinctrl-single,pins = <
  83. AM33XX_PADCONF(AM335X_PIN_UART0_RXD, PIN_INPUT_PULLUP, MUX_MODE0)
  84. AM33XX_PADCONF(AM335X_PIN_UART0_TXD, PIN_OUTPUT, MUX_MODE0)
  85. >;
  86. };
  87. uart1_pins: uart1_pins {
  88. pinctrl-single,pins = <
  89. AM33XX_PADCONF(AM335X_PIN_UART1_CTSN, PIN_OUTPUT, MUX_MODE7)
  90. AM33XX_PADCONF(AM335X_PIN_UART1_RTSN, PIN_OUTPUT, MUX_MODE7)
  91. AM33XX_PADCONF(AM335X_PIN_UART1_RXD, PIN_INPUT_PULLUP, MUX_MODE0)
  92. AM33XX_PADCONF(AM335X_PIN_UART1_TXD, PIN_OUTPUT, MUX_MODE0)
  93. >;
  94. };
  95. uart2_pins: uart2_pins {
  96. pinctrl-single,pins = <
  97. AM33XX_PADCONF(AM335X_PIN_LCD_DATA8, PIN_INPUT_PULLUP, MUX_MODE7) /* lcd_data8.gpio2[14] */
  98. AM33XX_PADCONF(AM335X_PIN_LCD_DATA9, PIN_OUTPUT, MUX_MODE7) /* lcd_data9.gpio2[15] */
  99. AM33XX_PADCONF(AM335X_PIN_SPI0_SCLK, PIN_INPUT, MUX_MODE1) /* spi0_sclk.uart2_rxd */
  100. AM33XX_PADCONF(AM335X_PIN_SPI0_D0, PIN_OUTPUT, MUX_MODE1) /* spi0_d0.uart2_txd */
  101. >;
  102. };
  103. uart3_pins: uart3_pins {
  104. pinctrl-single,pins = <
  105. AM33XX_PADCONF(AM335X_PIN_LCD_DATA10, PIN_INPUT_PULLUP, MUX_MODE6) /* lcd_data10.uart3_ctsn */
  106. AM33XX_PADCONF(AM335X_PIN_LCD_DATA11, PIN_OUTPUT, MUX_MODE6) /* lcd_data11.uart3_rtsn */
  107. AM33XX_PADCONF(AM335X_PIN_SPI0_CS1, PIN_INPUT, MUX_MODE1) /* spi0_cs1.uart3_rxd */
  108. AM33XX_PADCONF(AM335X_PIN_ECAP0_IN_PWM0_OUT, PIN_OUTPUT, MUX_MODE1) /* ecap0_in_pwm0_out.uart3_txd */
  109. >;
  110. };
  111. uart4_pins: uart4_pins {
  112. pinctrl-single,pins = <
  113. AM33XX_PADCONF(AM335X_PIN_LCD_DATA12, PIN_INPUT_PULLUP, MUX_MODE6) /* lcd_data12.uart4_ctsn */
  114. AM33XX_PADCONF(AM335X_PIN_LCD_DATA13, PIN_OUTPUT, MUX_MODE6) /* lcd_data13.uart4_rtsn */
  115. AM33XX_PADCONF(AM335X_PIN_UART0_CTSN, PIN_INPUT, MUX_MODE1) /* uart0_ctsn.uart4_rxd */
  116. AM33XX_PADCONF(AM335X_PIN_UART0_RTSN, PIN_OUTPUT, MUX_MODE1) /* uart0_rtsn.uart4_txd */
  117. >;
  118. };
  119. uart5_pins: uart5_pins {
  120. pinctrl-single,pins = <
  121. AM33XX_PADCONF(AM335X_PIN_LCD_DATA14, PIN_INPUT, MUX_MODE4) /* lcd_data14.uart5_rxd */
  122. AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_OUTPUT, MUX_MODE3) /* rmiii1_refclk.uart5_txd */
  123. >;
  124. };
  125. mmc1_pins: mmc1_pins {
  126. pinctrl-single,pins = <
  127. AM33XX_PADCONF(AM335X_PIN_MMC0_DAT3, PIN_INPUT_PULLUP, MUX_MODE0)
  128. AM33XX_PADCONF(AM335X_PIN_MMC0_DAT2, PIN_INPUT_PULLUP, MUX_MODE0)
  129. AM33XX_PADCONF(AM335X_PIN_MMC0_DAT1, PIN_INPUT_PULLUP, MUX_MODE0)
  130. AM33XX_PADCONF(AM335X_PIN_MMC0_DAT0, PIN_INPUT_PULLUP, MUX_MODE0)
  131. AM33XX_PADCONF(AM335X_PIN_MMC0_CLK, PIN_INPUT_PULLUP, MUX_MODE0) /* mmc0_clk.mmc0_clk */
  132. AM33XX_PADCONF(AM335X_PIN_MMC0_CMD, PIN_INPUT_PULLUP, MUX_MODE0) /* mmc0_cmd.mmc0_cmd */
  133. AM33XX_PADCONF(AM335X_PIN_EMU1, PIN_INPUT_PULLUP, MUX_MODE7) /* emu1.gpio3[8] */
  134. AM33XX_PADCONF(AM335X_PIN_MCASP0_ACLKR, PIN_INPUT_PULLUP, MUX_MODE7) /* mcasp0_aclkr.gpio3[18] */
  135. >;
  136. };
  137. };
  138. &uart0 {
  139. pinctrl-names = "default";
  140. pinctrl-0 = <&uart0_pins>;
  141. status = "okay";
  142. };
  143. &uart1 {
  144. pinctrl-names = "default";
  145. pinctrl-0 = <&uart1_pins>;
  146. status = "okay";
  147. rts-gpio = <&gpio0 13 GPIO_ACTIVE_HIGH>;
  148. rs485-rts-active-high;
  149. rs485-rx-during-tx;
  150. rs485-rts-delay = <1 1>;
  151. linux,rs485-enabled-at-boot-time;
  152. };
  153. &uart2 {
  154. pinctrl-names = "default";
  155. pinctrl-0 = <&uart2_pins>;
  156. status = "okay";
  157. rts-gpio = <&gpio2 15 GPIO_ACTIVE_HIGH>;
  158. rs485-rts-active-high;
  159. rs485-rts-delay = <1 1>;
  160. linux,rs485-enabled-at-boot-time;
  161. };
  162. &uart3 {
  163. pinctrl-names = "default";
  164. pinctrl-0 = <&uart3_pins>;
  165. status = "okay";
  166. };
  167. &uart4 {
  168. pinctrl-names = "default";
  169. pinctrl-0 = <&uart4_pins>;
  170. status = "okay";
  171. };
  172. &uart5 {
  173. pinctrl-names = "default";
  174. pinctrl-0 = <&uart5_pins>;
  175. status = "okay";
  176. };
  177. &i2c0 {
  178. status = "okay";
  179. pinctrl-names = "default";
  180. clock-frequency = <400000>;
  181. pinctrl-names = "default";
  182. pinctrl-0 = <&i2c0_pins>;
  183. gpio@20 {
  184. compatible = "microchip,mcp23017";
  185. gpio-controller;
  186. #gpio-cells = <2>;
  187. reg = <0x20>;
  188. };
  189. tps: tps@24 {
  190. reg = <0x24>;
  191. };
  192. eeprom@53 {
  193. compatible = "microchip,24c02", "atmel,24c02";
  194. reg = <0x53>;
  195. pagesize = <8>;
  196. };
  197. rtc@68 {
  198. compatible = "dallas,ds1307";
  199. reg = <0x68>;
  200. };
  201. };
  202. &elm {
  203. status = "okay";
  204. };
  205. &gpmc {
  206. compatible = "ti,am3352-gpmc";
  207. status = "okay";
  208. gpmc,num-waitpins = <2>;
  209. pinctrl-names = "default";
  210. pinctrl-0 = <&gpmc_pins>;
  211. #address-cells = <2>;
  212. #size-cells = <1>;
  213. ranges = <0 0 0x08000000 0x08000000>, /* CS0: NOR 128M */
  214. <1 0 0x1c000000 0x01000000>; /* CS1: FRAM 16M */
  215. nor@0,0 {
  216. reg = <0 0x00000000 0x08000000>;
  217. compatible = "cfi-flash";
  218. linux,mtd-name = "spansion,s29gl010p11t";
  219. bank-width = <2>;
  220. gpmc,mux-add-data = <2>;
  221. gpmc,sync-clk-ps = <0>;
  222. gpmc,cs-on-ns = <0>;
  223. gpmc,cs-rd-off-ns = <160>;
  224. gpmc,cs-wr-off-ns = <160>;
  225. gpmc,adv-on-ns = <10>;
  226. gpmc,adv-rd-off-ns = <30>;
  227. gpmc,adv-wr-off-ns = <30>;
  228. gpmc,oe-on-ns = <40>;
  229. gpmc,oe-off-ns = <160>;
  230. gpmc,we-on-ns = <40>;
  231. gpmc,we-off-ns = <160>;
  232. gpmc,rd-cycle-ns = <160>;
  233. gpmc,wr-cycle-ns = <160>;
  234. gpmc,access-ns = <150>;
  235. gpmc,page-burst-access-ns = <10>;
  236. gpmc,cycle2cycle-samecsen;
  237. gpmc,cycle2cycle-delay-ns = <20>;
  238. gpmc,wr-data-mux-bus-ns = <70>;
  239. gpmc,wr-access-ns = <80>;
  240. #address-cells = <1>;
  241. #size-cells = <1>;
  242. /*
  243. MTD partition table
  244. ===================
  245. +------------+-->0x00000000-> U-Boot start
  246. | |
  247. | |-->0x000BFFFF-> U-Boot end
  248. | |-->0x000C0000-> ENV1 start
  249. | |
  250. | |-->0x000DFFFF-> ENV1 end
  251. | |-->0x000E0000-> ENV2 start
  252. | |
  253. | |-->0x000FFFFF-> ENV2 end
  254. | |-->0x00100000-> Kernel start
  255. | |
  256. | |-->0x004FFFFF-> Kernel end
  257. | |-->0x00500000-> File system start
  258. | |
  259. | |-->0x01FFFFFF-> File system end
  260. | |-->0x02000000-> User data start
  261. | |
  262. | |-->0x03FFFFFF-> User data end
  263. | |-->0x04000000-> Data storage start
  264. | |
  265. +------------+-->0x08000000-> NOR end (Free end)
  266. */
  267. partition@0 {
  268. label = "boot";
  269. reg = <0x00000000 0x000c0000>; /* 768KB */
  270. };
  271. partition@1 {
  272. label = "env1";
  273. reg = <0x000c0000 0x00020000>; /* 128KB */
  274. };
  275. partition@2 {
  276. label = "env2";
  277. reg = <0x000e0000 0x00020000>; /* 128KB */
  278. };
  279. partition@3 {
  280. label = "kernel";
  281. reg = <0x00100000 0x00400000>; /* 4MB */
  282. };
  283. partition@4 {
  284. label = "rootfs";
  285. reg = <0x00500000 0x01b00000>; /* 27MB */
  286. };
  287. partition@5 {
  288. label = "user";
  289. reg = <0x02000000 0x02000000>; /* 32MB */
  290. };
  291. partition@6 {
  292. label = "data";
  293. reg = <0x04000000 0x04000000>; /* 64MB */
  294. };
  295. };
  296. fram@1,0 {
  297. reg = <1 0x00000000 0x01000000>;
  298. bank-width = <2>;
  299. gpmc,mux-add-data = <2>;
  300. gpmc,sync-clk-ps = <0>;
  301. gpmc,cs-on-ns = <0>;
  302. gpmc,cs-rd-off-ns = <160>;
  303. gpmc,cs-wr-off-ns = <160>;
  304. gpmc,adv-on-ns = <10>;
  305. gpmc,adv-rd-off-ns = <20>;
  306. gpmc,adv-wr-off-ns = <20>;
  307. gpmc,oe-on-ns = <30>;
  308. gpmc,oe-off-ns = <150>;
  309. gpmc,we-on-ns = <30>;
  310. gpmc,we-off-ns = <150>;
  311. gpmc,rd-cycle-ns = <160>;
  312. gpmc,wr-cycle-ns = <160>;
  313. gpmc,access-ns = <130>;
  314. gpmc,page-burst-access-ns = <10>;
  315. gpmc,cycle2cycle-samecsen;
  316. gpmc,cycle2cycle-diffcsen;
  317. gpmc,cycle2cycle-delay-ns = <10>;
  318. gpmc,wr-data-mux-bus-ns = <30>;
  319. gpmc,wr-access-ns = <0>;
  320. };
  321. };
  322. &mac_sw {
  323. status = "okay";
  324. };
  325. &davinci_mdio_sw {
  326. status = "okay";
  327. ethphy0: ethernet-phy@0 {
  328. reg = <0>;
  329. };
  330. ethphy1: ethernet-phy@1 {
  331. reg = <1>;
  332. };
  333. };
  334. &cpsw_port1 {
  335. phy-handle = <&ethphy0>;
  336. phy-mode = "mii";
  337. ti,dual-emac-pvid = <1>;
  338. };
  339. &cpsw_port2 {
  340. phy-handle = <&ethphy1>;
  341. phy-mode = "mii";
  342. ti,dual-emac-pvid = <2>;
  343. };
  344. &mmc1 {
  345. status = "okay";
  346. vmmc-supply = <&ldo4_reg>;
  347. pinctrl-names = "default";
  348. pinctrl-0 = <&mmc1_pins>;
  349. bus-width = <4>;
  350. cd-gpios = <&gpio3 8 0>;
  351. wp-gpios = <&gpio3 18 0>;
  352. };
  353. #include "tps65217.dtsi"
  354. &tps {
  355. regulators {
  356. dcdc1_reg: regulator@0 {
  357. /* +1.5V voltage with ±4% tolerance */
  358. regulator-min-microvolt = <1450000>;
  359. regulator-max-microvolt = <1550000>;
  360. regulator-boot-on;
  361. regulator-always-on;
  362. };
  363. dcdc2_reg: regulator@1 {
  364. /* VDD_MPU voltage limits 0.95V - 1.1V with ±4% tolerance */
  365. regulator-name = "vdd_mpu";
  366. regulator-min-microvolt = <915000>;
  367. regulator-max-microvolt = <1140000>;
  368. regulator-boot-on;
  369. regulator-always-on;
  370. };
  371. dcdc3_reg: regulator@2 {
  372. /* VDD_CORE voltage limits 0.95V - 1.1V with ±4% tolerance */
  373. regulator-name = "vdd_core";
  374. regulator-min-microvolt = <915000>;
  375. regulator-max-microvolt = <1140000>;
  376. regulator-boot-on;
  377. regulator-always-on;
  378. };
  379. ldo1_reg: regulator@3 {
  380. /* +1.8V voltage with ±4% tolerance */
  381. regulator-min-microvolt = <1750000>;
  382. regulator-max-microvolt = <1870000>;
  383. regulator-boot-on;
  384. regulator-always-on;
  385. };
  386. ldo2_reg: regulator@4 {
  387. /* +3.3V voltage with ±4% tolerance */
  388. regulator-min-microvolt = <3175000>;
  389. regulator-max-microvolt = <3430000>;
  390. regulator-boot-on;
  391. regulator-always-on;
  392. };
  393. ldo3_reg: regulator@5 {
  394. /* +1.8V voltage with ±4% tolerance */
  395. regulator-min-microvolt = <1750000>;
  396. regulator-max-microvolt = <1870000>;
  397. regulator-boot-on;
  398. regulator-always-on;
  399. };
  400. ldo4_reg: regulator@6 {
  401. /* +3.3V voltage with ±4% tolerance */
  402. regulator-min-microvolt = <3175000>;
  403. regulator-max-microvolt = <3430000>;
  404. regulator-boot-on;
  405. regulator-always-on;
  406. };
  407. };
  408. };