arcregs.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
  4. */
  5. #ifndef _ASM_ARC_ARCREGS_H
  6. #define _ASM_ARC_ARCREGS_H
  7. /* Build Configuration Registers */
  8. #define ARC_REG_AUX_DCCM 0x18 /* DCCM Base Addr ARCv2 */
  9. #define ARC_REG_ERP_CTRL 0x3F /* ARCv2 Error protection control */
  10. #define ARC_REG_DCCM_BASE_BUILD 0x61 /* DCCM Base Addr ARCompact */
  11. #define ARC_REG_CRC_BCR 0x62
  12. #define ARC_REG_VECBASE_BCR 0x68
  13. #define ARC_REG_PERIBASE_BCR 0x69
  14. #define ARC_REG_FP_BCR 0x6B /* ARCompact: Single-Precision FPU */
  15. #define ARC_REG_DPFP_BCR 0x6C /* ARCompact: Dbl Precision FPU */
  16. #define ARC_REG_ERP_BUILD 0xc7 /* ARCv2 Error protection Build: ECC/Parity */
  17. #define ARC_REG_FP_V2_BCR 0xc8 /* ARCv2 FPU */
  18. #define ARC_REG_SLC_BCR 0xce
  19. #define ARC_REG_DCCM_BUILD 0x74 /* DCCM size (common) */
  20. #define ARC_REG_AP_BCR 0x76
  21. #define ARC_REG_ICCM_BUILD 0x78 /* ICCM size (common) */
  22. #define ARC_REG_XY_MEM_BCR 0x79
  23. #define ARC_REG_MAC_BCR 0x7a
  24. #define ARC_REG_MUL_BCR 0x7b
  25. #define ARC_REG_SWAP_BCR 0x7c
  26. #define ARC_REG_NORM_BCR 0x7d
  27. #define ARC_REG_MIXMAX_BCR 0x7e
  28. #define ARC_REG_BARREL_BCR 0x7f
  29. #define ARC_REG_D_UNCACH_BCR 0x6A
  30. #define ARC_REG_BPU_BCR 0xc0
  31. #define ARC_REG_ISA_CFG_BCR 0xc1
  32. #define ARC_REG_LPB_BUILD 0xE9 /* ARCv2 Loop Buffer Build */
  33. #define ARC_REG_RTT_BCR 0xF2
  34. #define ARC_REG_IRQ_BCR 0xF3
  35. #define ARC_REG_MICRO_ARCH_BCR 0xF9 /* ARCv2 Product revision */
  36. #define ARC_REG_SMART_BCR 0xFF
  37. #define ARC_REG_CLUSTER_BCR 0xcf
  38. #define ARC_REG_AUX_ICCM 0x208 /* ICCM Base Addr (ARCv2) */
  39. #define ARC_REG_LPB_CTRL 0x488 /* ARCv2 Loop Buffer control */
  40. #define ARC_REG_FPU_CTRL 0x300
  41. #define ARC_REG_FPU_STATUS 0x301
  42. /* Common for ARCompact and ARCv2 status register */
  43. #define ARC_REG_STATUS32 0x0A
  44. /* status32 Bits Positions */
  45. #define STATUS_AE_BIT 5 /* Exception active */
  46. #define STATUS_DE_BIT 6 /* PC is in delay slot */
  47. #define STATUS_U_BIT 7 /* User/Kernel mode */
  48. #define STATUS_Z_BIT 11
  49. #define STATUS_L_BIT 12 /* Loop inhibit */
  50. /* These masks correspond to the status word(STATUS_32) bits */
  51. #define STATUS_AE_MASK (1<<STATUS_AE_BIT)
  52. #define STATUS_DE_MASK (1<<STATUS_DE_BIT)
  53. #define STATUS_U_MASK (1<<STATUS_U_BIT)
  54. #define STATUS_Z_MASK (1<<STATUS_Z_BIT)
  55. #define STATUS_L_MASK (1<<STATUS_L_BIT)
  56. /*
  57. * ECR: Exception Cause Reg bits-n-pieces
  58. * [23:16] = Exception Vector
  59. * [15: 8] = Exception Cause Code
  60. * [ 7: 0] = Exception Parameters (for certain types only)
  61. */
  62. #ifdef CONFIG_ISA_ARCOMPACT
  63. #define ECR_V_MEM_ERR 0x01
  64. #define ECR_V_INSN_ERR 0x02
  65. #define ECR_V_MACH_CHK 0x20
  66. #define ECR_V_ITLB_MISS 0x21
  67. #define ECR_V_DTLB_MISS 0x22
  68. #define ECR_V_PROTV 0x23
  69. #define ECR_V_TRAP 0x25
  70. #else
  71. #define ECR_V_MEM_ERR 0x01
  72. #define ECR_V_INSN_ERR 0x02
  73. #define ECR_V_MACH_CHK 0x03
  74. #define ECR_V_ITLB_MISS 0x04
  75. #define ECR_V_DTLB_MISS 0x05
  76. #define ECR_V_PROTV 0x06
  77. #define ECR_V_TRAP 0x09
  78. #define ECR_V_MISALIGN 0x0d
  79. #endif
  80. /* DTLB Miss and Protection Violation Cause Codes */
  81. #define ECR_C_PROTV_INST_FETCH 0x00
  82. #define ECR_C_PROTV_LOAD 0x01
  83. #define ECR_C_PROTV_STORE 0x02
  84. #define ECR_C_PROTV_XCHG 0x03
  85. #define ECR_C_PROTV_MISALIG_DATA 0x04
  86. #define ECR_C_BIT_PROTV_MISALIG_DATA 10
  87. /* Machine Check Cause Code Values */
  88. #define ECR_C_MCHK_DUP_TLB 0x01
  89. /* DTLB Miss Exception Cause Code Values */
  90. #define ECR_C_BIT_DTLB_LD_MISS 8
  91. #define ECR_C_BIT_DTLB_ST_MISS 9
  92. /* Auxiliary registers */
  93. #define AUX_IDENTITY 4
  94. #define AUX_EXEC_CTRL 8
  95. #define AUX_INTR_VEC_BASE 0x25
  96. #define AUX_VOL 0x5e
  97. /*
  98. * Floating Pt Registers
  99. * Status regs are read-only (build-time) so need not be saved/restored
  100. */
  101. #define ARC_AUX_FP_STAT 0x300
  102. #define ARC_AUX_DPFP_1L 0x301
  103. #define ARC_AUX_DPFP_1H 0x302
  104. #define ARC_AUX_DPFP_2L 0x303
  105. #define ARC_AUX_DPFP_2H 0x304
  106. #define ARC_AUX_DPFP_STAT 0x305
  107. /*
  108. * DSP-related registers
  109. * Registers names must correspond to dsp_callee_regs structure fields names
  110. * for automatic offset calculation in DSP_AUX_SAVE_RESTORE macros.
  111. */
  112. #define ARC_AUX_DSP_BUILD 0x7A
  113. #define ARC_AUX_ACC0_LO 0x580
  114. #define ARC_AUX_ACC0_GLO 0x581
  115. #define ARC_AUX_ACC0_HI 0x582
  116. #define ARC_AUX_ACC0_GHI 0x583
  117. #define ARC_AUX_DSP_BFLY0 0x598
  118. #define ARC_AUX_DSP_CTRL 0x59F
  119. #define ARC_AUX_DSP_FFT_CTRL 0x59E
  120. #define ARC_AUX_AGU_BUILD 0xCC
  121. #define ARC_AUX_AGU_AP0 0x5C0
  122. #define ARC_AUX_AGU_AP1 0x5C1
  123. #define ARC_AUX_AGU_AP2 0x5C2
  124. #define ARC_AUX_AGU_AP3 0x5C3
  125. #define ARC_AUX_AGU_OS0 0x5D0
  126. #define ARC_AUX_AGU_OS1 0x5D1
  127. #define ARC_AUX_AGU_MOD0 0x5E0
  128. #define ARC_AUX_AGU_MOD1 0x5E1
  129. #define ARC_AUX_AGU_MOD2 0x5E2
  130. #define ARC_AUX_AGU_MOD3 0x5E3
  131. #ifndef __ASSEMBLY__
  132. #include <soc/arc/aux.h>
  133. /* Helpers */
  134. #define TO_KB(bytes) ((bytes) >> 10)
  135. #define TO_MB(bytes) (TO_KB(bytes) >> 10)
  136. #define PAGES_TO_KB(n_pages) ((n_pages) << (PAGE_SHIFT - 10))
  137. #define PAGES_TO_MB(n_pages) (PAGES_TO_KB(n_pages) >> 10)
  138. /*
  139. ***************************************************************
  140. * Build Configuration Registers, with encoded hardware config
  141. */
  142. struct bcr_identity {
  143. #ifdef CONFIG_CPU_BIG_ENDIAN
  144. unsigned int chip_id:16, cpu_id:8, family:8;
  145. #else
  146. unsigned int family:8, cpu_id:8, chip_id:16;
  147. #endif
  148. };
  149. struct bcr_isa_arcv2 {
  150. #ifdef CONFIG_CPU_BIG_ENDIAN
  151. unsigned int div_rem:4, pad2:4, ldd:1, unalign:1, atomic:1, be:1,
  152. pad1:12, ver:8;
  153. #else
  154. unsigned int ver:8, pad1:12, be:1, atomic:1, unalign:1,
  155. ldd:1, pad2:4, div_rem:4;
  156. #endif
  157. };
  158. struct bcr_uarch_build_arcv2 {
  159. #ifdef CONFIG_CPU_BIG_ENDIAN
  160. unsigned int pad:8, prod:8, maj:8, min:8;
  161. #else
  162. unsigned int min:8, maj:8, prod:8, pad:8;
  163. #endif
  164. };
  165. struct bcr_mpy {
  166. #ifdef CONFIG_CPU_BIG_ENDIAN
  167. unsigned int pad:8, x1616:8, dsp:4, cycles:2, type:2, ver:8;
  168. #else
  169. unsigned int ver:8, type:2, cycles:2, dsp:4, x1616:8, pad:8;
  170. #endif
  171. };
  172. struct bcr_iccm_arcompact {
  173. #ifdef CONFIG_CPU_BIG_ENDIAN
  174. unsigned int base:16, pad:5, sz:3, ver:8;
  175. #else
  176. unsigned int ver:8, sz:3, pad:5, base:16;
  177. #endif
  178. };
  179. struct bcr_iccm_arcv2 {
  180. #ifdef CONFIG_CPU_BIG_ENDIAN
  181. unsigned int pad:8, sz11:4, sz01:4, sz10:4, sz00:4, ver:8;
  182. #else
  183. unsigned int ver:8, sz00:4, sz10:4, sz01:4, sz11:4, pad:8;
  184. #endif
  185. };
  186. struct bcr_dccm_arcompact {
  187. #ifdef CONFIG_CPU_BIG_ENDIAN
  188. unsigned int res:21, sz:3, ver:8;
  189. #else
  190. unsigned int ver:8, sz:3, res:21;
  191. #endif
  192. };
  193. struct bcr_dccm_arcv2 {
  194. #ifdef CONFIG_CPU_BIG_ENDIAN
  195. unsigned int pad2:12, cyc:3, pad1:1, sz1:4, sz0:4, ver:8;
  196. #else
  197. unsigned int ver:8, sz0:4, sz1:4, pad1:1, cyc:3, pad2:12;
  198. #endif
  199. };
  200. /* ARCompact: Both SP and DP FPU BCRs have same format */
  201. struct bcr_fp_arcompact {
  202. #ifdef CONFIG_CPU_BIG_ENDIAN
  203. unsigned int fast:1, ver:8;
  204. #else
  205. unsigned int ver:8, fast:1;
  206. #endif
  207. };
  208. struct bcr_fp_arcv2 {
  209. #ifdef CONFIG_CPU_BIG_ENDIAN
  210. unsigned int pad2:15, dp:1, pad1:7, sp:1, ver:8;
  211. #else
  212. unsigned int ver:8, sp:1, pad1:7, dp:1, pad2:15;
  213. #endif
  214. };
  215. struct bcr_actionpoint {
  216. #ifdef CONFIG_CPU_BIG_ENDIAN
  217. unsigned int pad:21, min:1, num:2, ver:8;
  218. #else
  219. unsigned int ver:8, num:2, min:1, pad:21;
  220. #endif
  221. };
  222. #include <soc/arc/timers.h>
  223. struct bcr_bpu_arcompact {
  224. #ifdef CONFIG_CPU_BIG_ENDIAN
  225. unsigned int pad2:19, fam:1, pad:2, ent:2, ver:8;
  226. #else
  227. unsigned int ver:8, ent:2, pad:2, fam:1, pad2:19;
  228. #endif
  229. };
  230. struct bcr_bpu_arcv2 {
  231. #ifdef CONFIG_CPU_BIG_ENDIAN
  232. unsigned int pad:6, fbe:2, tqe:2, ts:4, ft:1, rse:2, pte:3, bce:3, ver:8;
  233. #else
  234. unsigned int ver:8, bce:3, pte:3, rse:2, ft:1, ts:4, tqe:2, fbe:2, pad:6;
  235. #endif
  236. };
  237. /* Error Protection Build: ECC/Parity */
  238. struct bcr_erp {
  239. #ifdef CONFIG_CPU_BIG_ENDIAN
  240. unsigned int pad3:5, mmu:3, pad2:4, ic:3, dc:3, pad1:6, ver:8;
  241. #else
  242. unsigned int ver:8, pad1:6, dc:3, ic:3, pad2:4, mmu:3, pad3:5;
  243. #endif
  244. };
  245. /* Error Protection Control */
  246. struct ctl_erp {
  247. #ifdef CONFIG_CPU_BIG_ENDIAN
  248. unsigned int pad2:27, mpd:1, pad1:2, dpd:1, dpi:1;
  249. #else
  250. unsigned int dpi:1, dpd:1, pad1:2, mpd:1, pad2:27;
  251. #endif
  252. };
  253. struct bcr_lpb {
  254. #ifdef CONFIG_CPU_BIG_ENDIAN
  255. unsigned int pad:16, entries:8, ver:8;
  256. #else
  257. unsigned int ver:8, entries:8, pad:16;
  258. #endif
  259. };
  260. struct bcr_generic {
  261. #ifdef CONFIG_CPU_BIG_ENDIAN
  262. unsigned int info:24, ver:8;
  263. #else
  264. unsigned int ver:8, info:24;
  265. #endif
  266. };
  267. /*
  268. *******************************************************************
  269. * Generic structures to hold build configuration used at runtime
  270. */
  271. struct cpuinfo_arc_mmu {
  272. unsigned int ver:4, pg_sz_k:8, s_pg_sz_m:8, pad:10, sasid:1, pae:1;
  273. unsigned int sets:12, ways:4, u_dtlb:8, u_itlb:8;
  274. };
  275. struct cpuinfo_arc_cache {
  276. unsigned int sz_k:14, line_len:8, assoc:4, alias:1, vipt:1, pad:4;
  277. };
  278. struct cpuinfo_arc_bpu {
  279. unsigned int ver, full, num_cache, num_pred, ret_stk;
  280. };
  281. struct cpuinfo_arc_ccm {
  282. unsigned int base_addr, sz;
  283. };
  284. struct cpuinfo_arc {
  285. struct cpuinfo_arc_cache icache, dcache, slc;
  286. struct cpuinfo_arc_mmu mmu;
  287. struct cpuinfo_arc_bpu bpu;
  288. struct bcr_identity core;
  289. struct bcr_isa_arcv2 isa;
  290. const char *release, *name;
  291. unsigned int vec_base;
  292. struct cpuinfo_arc_ccm iccm, dccm;
  293. struct {
  294. unsigned int swap:1, norm:1, minmax:1, barrel:1, crc:1, swape:1, pad1:2,
  295. fpu_sp:1, fpu_dp:1, dual:1, dual_enb:1, pad2:4,
  296. ap_num:4, ap_full:1, smart:1, rtt:1, pad3:1,
  297. timer0:1, timer1:1, rtc:1, gfrc:1, pad4:4;
  298. } extn;
  299. struct bcr_mpy extn_mpy;
  300. };
  301. extern struct cpuinfo_arc cpuinfo_arc700[];
  302. static inline int is_isa_arcv2(void)
  303. {
  304. return IS_ENABLED(CONFIG_ISA_ARCV2);
  305. }
  306. static inline int is_isa_arcompact(void)
  307. {
  308. return IS_ENABLED(CONFIG_ISA_ARCOMPACT);
  309. }
  310. #endif /* __ASEMBLY__ */
  311. #endif /* _ASM_ARC_ARCREGS_H */