dma-api-howto.rst 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915
  1. =========================
  2. Dynamic DMA mapping Guide
  3. =========================
  4. :Author: David S. Miller <[email protected]>
  5. :Author: Richard Henderson <[email protected]>
  6. :Author: Jakub Jelinek <[email protected]>
  7. This is a guide to device driver writers on how to use the DMA API
  8. with example pseudo-code. For a concise description of the API, see
  9. DMA-API.txt.
  10. CPU and DMA addresses
  11. =====================
  12. There are several kinds of addresses involved in the DMA API, and it's
  13. important to understand the differences.
  14. The kernel normally uses virtual addresses. Any address returned by
  15. kmalloc(), vmalloc(), and similar interfaces is a virtual address and can
  16. be stored in a ``void *``.
  17. The virtual memory system (TLB, page tables, etc.) translates virtual
  18. addresses to CPU physical addresses, which are stored as "phys_addr_t" or
  19. "resource_size_t". The kernel manages device resources like registers as
  20. physical addresses. These are the addresses in /proc/iomem. The physical
  21. address is not directly useful to a driver; it must use ioremap() to map
  22. the space and produce a virtual address.
  23. I/O devices use a third kind of address: a "bus address". If a device has
  24. registers at an MMIO address, or if it performs DMA to read or write system
  25. memory, the addresses used by the device are bus addresses. In some
  26. systems, bus addresses are identical to CPU physical addresses, but in
  27. general they are not. IOMMUs and host bridges can produce arbitrary
  28. mappings between physical and bus addresses.
  29. From a device's point of view, DMA uses the bus address space, but it may
  30. be restricted to a subset of that space. For example, even if a system
  31. supports 64-bit addresses for main memory and PCI BARs, it may use an IOMMU
  32. so devices only need to use 32-bit DMA addresses.
  33. Here's a picture and some examples::
  34. CPU CPU Bus
  35. Virtual Physical Address
  36. Address Address Space
  37. Space Space
  38. +-------+ +------+ +------+
  39. | | |MMIO | Offset | |
  40. | | Virtual |Space | applied | |
  41. C +-------+ --------> B +------+ ----------> +------+ A
  42. | | mapping | | by host | |
  43. +-----+ | | | | bridge | | +--------+
  44. | | | | +------+ | | | |
  45. | CPU | | | | RAM | | | | Device |
  46. | | | | | | | | | |
  47. +-----+ +-------+ +------+ +------+ +--------+
  48. | | Virtual |Buffer| Mapping | |
  49. X +-------+ --------> Y +------+ <---------- +------+ Z
  50. | | mapping | RAM | by IOMMU
  51. | | | |
  52. | | | |
  53. +-------+ +------+
  54. During the enumeration process, the kernel learns about I/O devices and
  55. their MMIO space and the host bridges that connect them to the system. For
  56. example, if a PCI device has a BAR, the kernel reads the bus address (A)
  57. from the BAR and converts it to a CPU physical address (B). The address B
  58. is stored in a struct resource and usually exposed via /proc/iomem. When a
  59. driver claims a device, it typically uses ioremap() to map physical address
  60. B at a virtual address (C). It can then use, e.g., ioread32(C), to access
  61. the device registers at bus address A.
  62. If the device supports DMA, the driver sets up a buffer using kmalloc() or
  63. a similar interface, which returns a virtual address (X). The virtual
  64. memory system maps X to a physical address (Y) in system RAM. The driver
  65. can use virtual address X to access the buffer, but the device itself
  66. cannot because DMA doesn't go through the CPU virtual memory system.
  67. In some simple systems, the device can do DMA directly to physical address
  68. Y. But in many others, there is IOMMU hardware that translates DMA
  69. addresses to physical addresses, e.g., it translates Z to Y. This is part
  70. of the reason for the DMA API: the driver can give a virtual address X to
  71. an interface like dma_map_single(), which sets up any required IOMMU
  72. mapping and returns the DMA address Z. The driver then tells the device to
  73. do DMA to Z, and the IOMMU maps it to the buffer at address Y in system
  74. RAM.
  75. So that Linux can use the dynamic DMA mapping, it needs some help from the
  76. drivers, namely it has to take into account that DMA addresses should be
  77. mapped only for the time they are actually used and unmapped after the DMA
  78. transfer.
  79. The following API will work of course even on platforms where no such
  80. hardware exists.
  81. Note that the DMA API works with any bus independent of the underlying
  82. microprocessor architecture. You should use the DMA API rather than the
  83. bus-specific DMA API, i.e., use the dma_map_*() interfaces rather than the
  84. pci_map_*() interfaces.
  85. First of all, you should make sure::
  86. #include <linux/dma-mapping.h>
  87. is in your driver, which provides the definition of dma_addr_t. This type
  88. can hold any valid DMA address for the platform and should be used
  89. everywhere you hold a DMA address returned from the DMA mapping functions.
  90. What memory is DMA'able?
  91. ========================
  92. The first piece of information you must know is what kernel memory can
  93. be used with the DMA mapping facilities. There has been an unwritten
  94. set of rules regarding this, and this text is an attempt to finally
  95. write them down.
  96. If you acquired your memory via the page allocator
  97. (i.e. __get_free_page*()) or the generic memory allocators
  98. (i.e. kmalloc() or kmem_cache_alloc()) then you may DMA to/from
  99. that memory using the addresses returned from those routines.
  100. This means specifically that you may _not_ use the memory/addresses
  101. returned from vmalloc() for DMA. It is possible to DMA to the
  102. _underlying_ memory mapped into a vmalloc() area, but this requires
  103. walking page tables to get the physical addresses, and then
  104. translating each of those pages back to a kernel address using
  105. something like __va(). [ EDIT: Update this when we integrate
  106. Gerd Knorr's generic code which does this. ]
  107. This rule also means that you may use neither kernel image addresses
  108. (items in data/text/bss segments), nor module image addresses, nor
  109. stack addresses for DMA. These could all be mapped somewhere entirely
  110. different than the rest of physical memory. Even if those classes of
  111. memory could physically work with DMA, you'd need to ensure the I/O
  112. buffers were cacheline-aligned. Without that, you'd see cacheline
  113. sharing problems (data corruption) on CPUs with DMA-incoherent caches.
  114. (The CPU could write to one word, DMA would write to a different one
  115. in the same cache line, and one of them could be overwritten.)
  116. Also, this means that you cannot take the return of a kmap()
  117. call and DMA to/from that. This is similar to vmalloc().
  118. What about block I/O and networking buffers? The block I/O and
  119. networking subsystems make sure that the buffers they use are valid
  120. for you to DMA from/to.
  121. DMA addressing capabilities
  122. ===========================
  123. By default, the kernel assumes that your device can address 32-bits of DMA
  124. addressing. For a 64-bit capable device, this needs to be increased, and for
  125. a device with limitations, it needs to be decreased.
  126. Special note about PCI: PCI-X specification requires PCI-X devices to support
  127. 64-bit addressing (DAC) for all transactions. And at least one platform (SGI
  128. SN2) requires 64-bit consistent allocations to operate correctly when the IO
  129. bus is in PCI-X mode.
  130. For correct operation, you must set the DMA mask to inform the kernel about
  131. your devices DMA addressing capabilities.
  132. This is performed via a call to dma_set_mask_and_coherent()::
  133. int dma_set_mask_and_coherent(struct device *dev, u64 mask);
  134. which will set the mask for both streaming and coherent APIs together. If you
  135. have some special requirements, then the following two separate calls can be
  136. used instead:
  137. The setup for streaming mappings is performed via a call to
  138. dma_set_mask()::
  139. int dma_set_mask(struct device *dev, u64 mask);
  140. The setup for consistent allocations is performed via a call
  141. to dma_set_coherent_mask()::
  142. int dma_set_coherent_mask(struct device *dev, u64 mask);
  143. Here, dev is a pointer to the device struct of your device, and mask is a bit
  144. mask describing which bits of an address your device supports. Often the
  145. device struct of your device is embedded in the bus-specific device struct of
  146. your device. For example, &pdev->dev is a pointer to the device struct of a
  147. PCI device (pdev is a pointer to the PCI device struct of your device).
  148. These calls usually return zero to indicated your device can perform DMA
  149. properly on the machine given the address mask you provided, but they might
  150. return an error if the mask is too small to be supportable on the given
  151. system. If it returns non-zero, your device cannot perform DMA properly on
  152. this platform, and attempting to do so will result in undefined behavior.
  153. You must not use DMA on this device unless the dma_set_mask family of
  154. functions has returned success.
  155. This means that in the failure case, you have two options:
  156. 1) Use some non-DMA mode for data transfer, if possible.
  157. 2) Ignore this device and do not initialize it.
  158. It is recommended that your driver print a kernel KERN_WARNING message when
  159. setting the DMA mask fails. In this manner, if a user of your driver reports
  160. that performance is bad or that the device is not even detected, you can ask
  161. them for the kernel messages to find out exactly why.
  162. The standard 64-bit addressing device would do something like this::
  163. if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64))) {
  164. dev_warn(dev, "mydev: No suitable DMA available\n");
  165. goto ignore_this_device;
  166. }
  167. If the device only supports 32-bit addressing for descriptors in the
  168. coherent allocations, but supports full 64-bits for streaming mappings
  169. it would look like this::
  170. if (dma_set_mask(dev, DMA_BIT_MASK(64))) {
  171. dev_warn(dev, "mydev: No suitable DMA available\n");
  172. goto ignore_this_device;
  173. }
  174. The coherent mask will always be able to set the same or a smaller mask as
  175. the streaming mask. However for the rare case that a device driver only
  176. uses consistent allocations, one would have to check the return value from
  177. dma_set_coherent_mask().
  178. Finally, if your device can only drive the low 24-bits of
  179. address you might do something like::
  180. if (dma_set_mask(dev, DMA_BIT_MASK(24))) {
  181. dev_warn(dev, "mydev: 24-bit DMA addressing not available\n");
  182. goto ignore_this_device;
  183. }
  184. When dma_set_mask() or dma_set_mask_and_coherent() is successful, and
  185. returns zero, the kernel saves away this mask you have provided. The
  186. kernel will use this information later when you make DMA mappings.
  187. There is a case which we are aware of at this time, which is worth
  188. mentioning in this documentation. If your device supports multiple
  189. functions (for example a sound card provides playback and record
  190. functions) and the various different functions have _different_
  191. DMA addressing limitations, you may wish to probe each mask and
  192. only provide the functionality which the machine can handle. It
  193. is important that the last call to dma_set_mask() be for the
  194. most specific mask.
  195. Here is pseudo-code showing how this might be done::
  196. #define PLAYBACK_ADDRESS_BITS DMA_BIT_MASK(32)
  197. #define RECORD_ADDRESS_BITS DMA_BIT_MASK(24)
  198. struct my_sound_card *card;
  199. struct device *dev;
  200. ...
  201. if (!dma_set_mask(dev, PLAYBACK_ADDRESS_BITS)) {
  202. card->playback_enabled = 1;
  203. } else {
  204. card->playback_enabled = 0;
  205. dev_warn(dev, "%s: Playback disabled due to DMA limitations\n",
  206. card->name);
  207. }
  208. if (!dma_set_mask(dev, RECORD_ADDRESS_BITS)) {
  209. card->record_enabled = 1;
  210. } else {
  211. card->record_enabled = 0;
  212. dev_warn(dev, "%s: Record disabled due to DMA limitations\n",
  213. card->name);
  214. }
  215. A sound card was used as an example here because this genre of PCI
  216. devices seems to be littered with ISA chips given a PCI front end,
  217. and thus retaining the 16MB DMA addressing limitations of ISA.
  218. Types of DMA mappings
  219. =====================
  220. There are two types of DMA mappings:
  221. - Consistent DMA mappings which are usually mapped at driver
  222. initialization, unmapped at the end and for which the hardware should
  223. guarantee that the device and the CPU can access the data
  224. in parallel and will see updates made by each other without any
  225. explicit software flushing.
  226. Think of "consistent" as "synchronous" or "coherent".
  227. The current default is to return consistent memory in the low 32
  228. bits of the DMA space. However, for future compatibility you should
  229. set the consistent mask even if this default is fine for your
  230. driver.
  231. Good examples of what to use consistent mappings for are:
  232. - Network card DMA ring descriptors.
  233. - SCSI adapter mailbox command data structures.
  234. - Device firmware microcode executed out of
  235. main memory.
  236. The invariant these examples all require is that any CPU store
  237. to memory is immediately visible to the device, and vice
  238. versa. Consistent mappings guarantee this.
  239. .. important::
  240. Consistent DMA memory does not preclude the usage of
  241. proper memory barriers. The CPU may reorder stores to
  242. consistent memory just as it may normal memory. Example:
  243. if it is important for the device to see the first word
  244. of a descriptor updated before the second, you must do
  245. something like::
  246. desc->word0 = address;
  247. wmb();
  248. desc->word1 = DESC_VALID;
  249. in order to get correct behavior on all platforms.
  250. Also, on some platforms your driver may need to flush CPU write
  251. buffers in much the same way as it needs to flush write buffers
  252. found in PCI bridges (such as by reading a register's value
  253. after writing it).
  254. - Streaming DMA mappings which are usually mapped for one DMA
  255. transfer, unmapped right after it (unless you use dma_sync_* below)
  256. and for which hardware can optimize for sequential accesses.
  257. Think of "streaming" as "asynchronous" or "outside the coherency
  258. domain".
  259. Good examples of what to use streaming mappings for are:
  260. - Networking buffers transmitted/received by a device.
  261. - Filesystem buffers written/read by a SCSI device.
  262. The interfaces for using this type of mapping were designed in
  263. such a way that an implementation can make whatever performance
  264. optimizations the hardware allows. To this end, when using
  265. such mappings you must be explicit about what you want to happen.
  266. Neither type of DMA mapping has alignment restrictions that come from
  267. the underlying bus, although some devices may have such restrictions.
  268. Also, systems with caches that aren't DMA-coherent will work better
  269. when the underlying buffers don't share cache lines with other data.
  270. Using Consistent DMA mappings
  271. =============================
  272. To allocate and map large (PAGE_SIZE or so) consistent DMA regions,
  273. you should do::
  274. dma_addr_t dma_handle;
  275. cpu_addr = dma_alloc_coherent(dev, size, &dma_handle, gfp);
  276. where device is a ``struct device *``. This may be called in interrupt
  277. context with the GFP_ATOMIC flag.
  278. Size is the length of the region you want to allocate, in bytes.
  279. This routine will allocate RAM for that region, so it acts similarly to
  280. __get_free_pages() (but takes size instead of a page order). If your
  281. driver needs regions sized smaller than a page, you may prefer using
  282. the dma_pool interface, described below.
  283. The consistent DMA mapping interfaces, will by default return a DMA address
  284. which is 32-bit addressable. Even if the device indicates (via the DMA mask)
  285. that it may address the upper 32-bits, consistent allocation will only
  286. return > 32-bit addresses for DMA if the consistent DMA mask has been
  287. explicitly changed via dma_set_coherent_mask(). This is true of the
  288. dma_pool interface as well.
  289. dma_alloc_coherent() returns two values: the virtual address which you
  290. can use to access it from the CPU and dma_handle which you pass to the
  291. card.
  292. The CPU virtual address and the DMA address are both
  293. guaranteed to be aligned to the smallest PAGE_SIZE order which
  294. is greater than or equal to the requested size. This invariant
  295. exists (for example) to guarantee that if you allocate a chunk
  296. which is smaller than or equal to 64 kilobytes, the extent of the
  297. buffer you receive will not cross a 64K boundary.
  298. To unmap and free such a DMA region, you call::
  299. dma_free_coherent(dev, size, cpu_addr, dma_handle);
  300. where dev, size are the same as in the above call and cpu_addr and
  301. dma_handle are the values dma_alloc_coherent() returned to you.
  302. This function may not be called in interrupt context.
  303. If your driver needs lots of smaller memory regions, you can write
  304. custom code to subdivide pages returned by dma_alloc_coherent(),
  305. or you can use the dma_pool API to do that. A dma_pool is like
  306. a kmem_cache, but it uses dma_alloc_coherent(), not __get_free_pages().
  307. Also, it understands common hardware constraints for alignment,
  308. like queue heads needing to be aligned on N byte boundaries.
  309. Create a dma_pool like this::
  310. struct dma_pool *pool;
  311. pool = dma_pool_create(name, dev, size, align, boundary);
  312. The "name" is for diagnostics (like a kmem_cache name); dev and size
  313. are as above. The device's hardware alignment requirement for this
  314. type of data is "align" (which is expressed in bytes, and must be a
  315. power of two). If your device has no boundary crossing restrictions,
  316. pass 0 for boundary; passing 4096 says memory allocated from this pool
  317. must not cross 4KByte boundaries (but at that time it may be better to
  318. use dma_alloc_coherent() directly instead).
  319. Allocate memory from a DMA pool like this::
  320. cpu_addr = dma_pool_alloc(pool, flags, &dma_handle);
  321. flags are GFP_KERNEL if blocking is permitted (not in_interrupt nor
  322. holding SMP locks), GFP_ATOMIC otherwise. Like dma_alloc_coherent(),
  323. this returns two values, cpu_addr and dma_handle.
  324. Free memory that was allocated from a dma_pool like this::
  325. dma_pool_free(pool, cpu_addr, dma_handle);
  326. where pool is what you passed to dma_pool_alloc(), and cpu_addr and
  327. dma_handle are the values dma_pool_alloc() returned. This function
  328. may be called in interrupt context.
  329. Destroy a dma_pool by calling::
  330. dma_pool_destroy(pool);
  331. Make sure you've called dma_pool_free() for all memory allocated
  332. from a pool before you destroy the pool. This function may not
  333. be called in interrupt context.
  334. DMA Direction
  335. =============
  336. The interfaces described in subsequent portions of this document
  337. take a DMA direction argument, which is an integer and takes on
  338. one of the following values::
  339. DMA_BIDIRECTIONAL
  340. DMA_TO_DEVICE
  341. DMA_FROM_DEVICE
  342. DMA_NONE
  343. You should provide the exact DMA direction if you know it.
  344. DMA_TO_DEVICE means "from main memory to the device"
  345. DMA_FROM_DEVICE means "from the device to main memory"
  346. It is the direction in which the data moves during the DMA
  347. transfer.
  348. You are _strongly_ encouraged to specify this as precisely
  349. as you possibly can.
  350. If you absolutely cannot know the direction of the DMA transfer,
  351. specify DMA_BIDIRECTIONAL. It means that the DMA can go in
  352. either direction. The platform guarantees that you may legally
  353. specify this, and that it will work, but this may be at the
  354. cost of performance for example.
  355. The value DMA_NONE is to be used for debugging. One can
  356. hold this in a data structure before you come to know the
  357. precise direction, and this will help catch cases where your
  358. direction tracking logic has failed to set things up properly.
  359. Another advantage of specifying this value precisely (outside of
  360. potential platform-specific optimizations of such) is for debugging.
  361. Some platforms actually have a write permission boolean which DMA
  362. mappings can be marked with, much like page protections in the user
  363. program address space. Such platforms can and do report errors in the
  364. kernel logs when the DMA controller hardware detects violation of the
  365. permission setting.
  366. Only streaming mappings specify a direction, consistent mappings
  367. implicitly have a direction attribute setting of
  368. DMA_BIDIRECTIONAL.
  369. The SCSI subsystem tells you the direction to use in the
  370. 'sc_data_direction' member of the SCSI command your driver is
  371. working on.
  372. For Networking drivers, it's a rather simple affair. For transmit
  373. packets, map/unmap them with the DMA_TO_DEVICE direction
  374. specifier. For receive packets, just the opposite, map/unmap them
  375. with the DMA_FROM_DEVICE direction specifier.
  376. Using Streaming DMA mappings
  377. ============================
  378. The streaming DMA mapping routines can be called from interrupt
  379. context. There are two versions of each map/unmap, one which will
  380. map/unmap a single memory region, and one which will map/unmap a
  381. scatterlist.
  382. To map a single region, you do::
  383. struct device *dev = &my_dev->dev;
  384. dma_addr_t dma_handle;
  385. void *addr = buffer->ptr;
  386. size_t size = buffer->len;
  387. dma_handle = dma_map_single(dev, addr, size, direction);
  388. if (dma_mapping_error(dev, dma_handle)) {
  389. /*
  390. * reduce current DMA mapping usage,
  391. * delay and try again later or
  392. * reset driver.
  393. */
  394. goto map_error_handling;
  395. }
  396. and to unmap it::
  397. dma_unmap_single(dev, dma_handle, size, direction);
  398. You should call dma_mapping_error() as dma_map_single() could fail and return
  399. error. Doing so will ensure that the mapping code will work correctly on all
  400. DMA implementations without any dependency on the specifics of the underlying
  401. implementation. Using the returned address without checking for errors could
  402. result in failures ranging from panics to silent data corruption. The same
  403. applies to dma_map_page() as well.
  404. You should call dma_unmap_single() when the DMA activity is finished, e.g.,
  405. from the interrupt which told you that the DMA transfer is done.
  406. Using CPU pointers like this for single mappings has a disadvantage:
  407. you cannot reference HIGHMEM memory in this way. Thus, there is a
  408. map/unmap interface pair akin to dma_{map,unmap}_single(). These
  409. interfaces deal with page/offset pairs instead of CPU pointers.
  410. Specifically::
  411. struct device *dev = &my_dev->dev;
  412. dma_addr_t dma_handle;
  413. struct page *page = buffer->page;
  414. unsigned long offset = buffer->offset;
  415. size_t size = buffer->len;
  416. dma_handle = dma_map_page(dev, page, offset, size, direction);
  417. if (dma_mapping_error(dev, dma_handle)) {
  418. /*
  419. * reduce current DMA mapping usage,
  420. * delay and try again later or
  421. * reset driver.
  422. */
  423. goto map_error_handling;
  424. }
  425. ...
  426. dma_unmap_page(dev, dma_handle, size, direction);
  427. Here, "offset" means byte offset within the given page.
  428. You should call dma_mapping_error() as dma_map_page() could fail and return
  429. error as outlined under the dma_map_single() discussion.
  430. You should call dma_unmap_page() when the DMA activity is finished, e.g.,
  431. from the interrupt which told you that the DMA transfer is done.
  432. With scatterlists, you map a region gathered from several regions by::
  433. int i, count = dma_map_sg(dev, sglist, nents, direction);
  434. struct scatterlist *sg;
  435. for_each_sg(sglist, sg, count, i) {
  436. hw_address[i] = sg_dma_address(sg);
  437. hw_len[i] = sg_dma_len(sg);
  438. }
  439. where nents is the number of entries in the sglist.
  440. The implementation is free to merge several consecutive sglist entries
  441. into one (e.g. if DMA mapping is done with PAGE_SIZE granularity, any
  442. consecutive sglist entries can be merged into one provided the first one
  443. ends and the second one starts on a page boundary - in fact this is a huge
  444. advantage for cards which either cannot do scatter-gather or have very
  445. limited number of scatter-gather entries) and returns the actual number
  446. of sg entries it mapped them to. On failure 0 is returned.
  447. Then you should loop count times (note: this can be less than nents times)
  448. and use sg_dma_address() and sg_dma_len() macros where you previously
  449. accessed sg->address and sg->length as shown above.
  450. To unmap a scatterlist, just call::
  451. dma_unmap_sg(dev, sglist, nents, direction);
  452. Again, make sure DMA activity has already finished.
  453. .. note::
  454. The 'nents' argument to the dma_unmap_sg call must be
  455. the _same_ one you passed into the dma_map_sg call,
  456. it should _NOT_ be the 'count' value _returned_ from the
  457. dma_map_sg call.
  458. Every dma_map_{single,sg}() call should have its dma_unmap_{single,sg}()
  459. counterpart, because the DMA address space is a shared resource and
  460. you could render the machine unusable by consuming all DMA addresses.
  461. If you need to use the same streaming DMA region multiple times and touch
  462. the data in between the DMA transfers, the buffer needs to be synced
  463. properly in order for the CPU and device to see the most up-to-date and
  464. correct copy of the DMA buffer.
  465. So, firstly, just map it with dma_map_{single,sg}(), and after each DMA
  466. transfer call either::
  467. dma_sync_single_for_cpu(dev, dma_handle, size, direction);
  468. or::
  469. dma_sync_sg_for_cpu(dev, sglist, nents, direction);
  470. as appropriate.
  471. Then, if you wish to let the device get at the DMA area again,
  472. finish accessing the data with the CPU, and then before actually
  473. giving the buffer to the hardware call either::
  474. dma_sync_single_for_device(dev, dma_handle, size, direction);
  475. or::
  476. dma_sync_sg_for_device(dev, sglist, nents, direction);
  477. as appropriate.
  478. .. note::
  479. The 'nents' argument to dma_sync_sg_for_cpu() and
  480. dma_sync_sg_for_device() must be the same passed to
  481. dma_map_sg(). It is _NOT_ the count returned by
  482. dma_map_sg().
  483. After the last DMA transfer call one of the DMA unmap routines
  484. dma_unmap_{single,sg}(). If you don't touch the data from the first
  485. dma_map_*() call till dma_unmap_*(), then you don't have to call the
  486. dma_sync_*() routines at all.
  487. Here is pseudo code which shows a situation in which you would need
  488. to use the dma_sync_*() interfaces::
  489. my_card_setup_receive_buffer(struct my_card *cp, char *buffer, int len)
  490. {
  491. dma_addr_t mapping;
  492. mapping = dma_map_single(cp->dev, buffer, len, DMA_FROM_DEVICE);
  493. if (dma_mapping_error(cp->dev, mapping)) {
  494. /*
  495. * reduce current DMA mapping usage,
  496. * delay and try again later or
  497. * reset driver.
  498. */
  499. goto map_error_handling;
  500. }
  501. cp->rx_buf = buffer;
  502. cp->rx_len = len;
  503. cp->rx_dma = mapping;
  504. give_rx_buf_to_card(cp);
  505. }
  506. ...
  507. my_card_interrupt_handler(int irq, void *devid, struct pt_regs *regs)
  508. {
  509. struct my_card *cp = devid;
  510. ...
  511. if (read_card_status(cp) == RX_BUF_TRANSFERRED) {
  512. struct my_card_header *hp;
  513. /* Examine the header to see if we wish
  514. * to accept the data. But synchronize
  515. * the DMA transfer with the CPU first
  516. * so that we see updated contents.
  517. */
  518. dma_sync_single_for_cpu(&cp->dev, cp->rx_dma,
  519. cp->rx_len,
  520. DMA_FROM_DEVICE);
  521. /* Now it is safe to examine the buffer. */
  522. hp = (struct my_card_header *) cp->rx_buf;
  523. if (header_is_ok(hp)) {
  524. dma_unmap_single(&cp->dev, cp->rx_dma, cp->rx_len,
  525. DMA_FROM_DEVICE);
  526. pass_to_upper_layers(cp->rx_buf);
  527. make_and_setup_new_rx_buf(cp);
  528. } else {
  529. /* CPU should not write to
  530. * DMA_FROM_DEVICE-mapped area,
  531. * so dma_sync_single_for_device() is
  532. * not needed here. It would be required
  533. * for DMA_BIDIRECTIONAL mapping if
  534. * the memory was modified.
  535. */
  536. give_rx_buf_to_card(cp);
  537. }
  538. }
  539. }
  540. Handling Errors
  541. ===============
  542. DMA address space is limited on some architectures and an allocation
  543. failure can be determined by:
  544. - checking if dma_alloc_coherent() returns NULL or dma_map_sg returns 0
  545. - checking the dma_addr_t returned from dma_map_single() and dma_map_page()
  546. by using dma_mapping_error()::
  547. dma_addr_t dma_handle;
  548. dma_handle = dma_map_single(dev, addr, size, direction);
  549. if (dma_mapping_error(dev, dma_handle)) {
  550. /*
  551. * reduce current DMA mapping usage,
  552. * delay and try again later or
  553. * reset driver.
  554. */
  555. goto map_error_handling;
  556. }
  557. - unmap pages that are already mapped, when mapping error occurs in the middle
  558. of a multiple page mapping attempt. These example are applicable to
  559. dma_map_page() as well.
  560. Example 1::
  561. dma_addr_t dma_handle1;
  562. dma_addr_t dma_handle2;
  563. dma_handle1 = dma_map_single(dev, addr, size, direction);
  564. if (dma_mapping_error(dev, dma_handle1)) {
  565. /*
  566. * reduce current DMA mapping usage,
  567. * delay and try again later or
  568. * reset driver.
  569. */
  570. goto map_error_handling1;
  571. }
  572. dma_handle2 = dma_map_single(dev, addr, size, direction);
  573. if (dma_mapping_error(dev, dma_handle2)) {
  574. /*
  575. * reduce current DMA mapping usage,
  576. * delay and try again later or
  577. * reset driver.
  578. */
  579. goto map_error_handling2;
  580. }
  581. ...
  582. map_error_handling2:
  583. dma_unmap_single(dma_handle1);
  584. map_error_handling1:
  585. Example 2::
  586. /*
  587. * if buffers are allocated in a loop, unmap all mapped buffers when
  588. * mapping error is detected in the middle
  589. */
  590. dma_addr_t dma_addr;
  591. dma_addr_t array[DMA_BUFFERS];
  592. int save_index = 0;
  593. for (i = 0; i < DMA_BUFFERS; i++) {
  594. ...
  595. dma_addr = dma_map_single(dev, addr, size, direction);
  596. if (dma_mapping_error(dev, dma_addr)) {
  597. /*
  598. * reduce current DMA mapping usage,
  599. * delay and try again later or
  600. * reset driver.
  601. */
  602. goto map_error_handling;
  603. }
  604. array[i].dma_addr = dma_addr;
  605. save_index++;
  606. }
  607. ...
  608. map_error_handling:
  609. for (i = 0; i < save_index; i++) {
  610. ...
  611. dma_unmap_single(array[i].dma_addr);
  612. }
  613. Networking drivers must call dev_kfree_skb() to free the socket buffer
  614. and return NETDEV_TX_OK if the DMA mapping fails on the transmit hook
  615. (ndo_start_xmit). This means that the socket buffer is just dropped in
  616. the failure case.
  617. SCSI drivers must return SCSI_MLQUEUE_HOST_BUSY if the DMA mapping
  618. fails in the queuecommand hook. This means that the SCSI subsystem
  619. passes the command to the driver again later.
  620. Optimizing Unmap State Space Consumption
  621. ========================================
  622. On many platforms, dma_unmap_{single,page}() is simply a nop.
  623. Therefore, keeping track of the mapping address and length is a waste
  624. of space. Instead of filling your drivers up with ifdefs and the like
  625. to "work around" this (which would defeat the whole purpose of a
  626. portable API) the following facilities are provided.
  627. Actually, instead of describing the macros one by one, we'll
  628. transform some example code.
  629. 1) Use DEFINE_DMA_UNMAP_{ADDR,LEN} in state saving structures.
  630. Example, before::
  631. struct ring_state {
  632. struct sk_buff *skb;
  633. dma_addr_t mapping;
  634. __u32 len;
  635. };
  636. after::
  637. struct ring_state {
  638. struct sk_buff *skb;
  639. DEFINE_DMA_UNMAP_ADDR(mapping);
  640. DEFINE_DMA_UNMAP_LEN(len);
  641. };
  642. 2) Use dma_unmap_{addr,len}_set() to set these values.
  643. Example, before::
  644. ringp->mapping = FOO;
  645. ringp->len = BAR;
  646. after::
  647. dma_unmap_addr_set(ringp, mapping, FOO);
  648. dma_unmap_len_set(ringp, len, BAR);
  649. 3) Use dma_unmap_{addr,len}() to access these values.
  650. Example, before::
  651. dma_unmap_single(dev, ringp->mapping, ringp->len,
  652. DMA_FROM_DEVICE);
  653. after::
  654. dma_unmap_single(dev,
  655. dma_unmap_addr(ringp, mapping),
  656. dma_unmap_len(ringp, len),
  657. DMA_FROM_DEVICE);
  658. It really should be self-explanatory. We treat the ADDR and LEN
  659. separately, because it is possible for an implementation to only
  660. need the address in order to perform the unmap operation.
  661. Platform Issues
  662. ===============
  663. If you are just writing drivers for Linux and do not maintain
  664. an architecture port for the kernel, you can safely skip down
  665. to "Closing".
  666. 1) Struct scatterlist requirements.
  667. You need to enable CONFIG_NEED_SG_DMA_LENGTH if the architecture
  668. supports IOMMUs (including software IOMMU).
  669. 2) ARCH_DMA_MINALIGN
  670. Architectures must ensure that kmalloc'ed buffer is
  671. DMA-safe. Drivers and subsystems depend on it. If an architecture
  672. isn't fully DMA-coherent (i.e. hardware doesn't ensure that data in
  673. the CPU cache is identical to data in main memory),
  674. ARCH_DMA_MINALIGN must be set so that the memory allocator
  675. makes sure that kmalloc'ed buffer doesn't share a cache line with
  676. the others. See arch/arm/include/asm/cache.h as an example.
  677. Note that ARCH_DMA_MINALIGN is about DMA memory alignment
  678. constraints. You don't need to worry about the architecture data
  679. alignment constraints (e.g. the alignment constraints about 64-bit
  680. objects).
  681. Closing
  682. =======
  683. This document, and the API itself, would not be in its current
  684. form without the feedback and suggestions from numerous individuals.
  685. We would like to specifically mention, in no particular order, the
  686. following people::
  687. Russell King <[email protected]>
  688. Leo Dagum <[email protected]>
  689. Ralf Baechle <[email protected]>
  690. Grant Grundler <[email protected]>
  691. Jay Estabrook <[email protected]>
  692. Thomas Sailer <[email protected]>
  693. Andrea Arcangeli <[email protected]>
  694. Jens Axboe <[email protected]>
  695. David Mosberger-Tang <[email protected]>