main.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #ifndef _CNSS_MAIN_H
  7. #define _CNSS_MAIN_H
  8. #if IS_ENABLED(CONFIG_ARM) || IS_ENABLED(CONFIG_ARM64)
  9. #include <asm/arch_timer.h>
  10. #endif
  11. #if IS_ENABLED(CONFIG_ESOC)
  12. #include <linux/esoc_client.h>
  13. #endif
  14. #include <linux/etherdevice.h>
  15. #include <linux/firmware.h>
  16. #if IS_ENABLED(CONFIG_INTERCONNECT)
  17. #include <linux/interconnect.h>
  18. #endif
  19. #include <linux/mailbox_client.h>
  20. #include <linux/pm_qos.h>
  21. #include <linux/of.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/time64.h>
  24. #if IS_ENABLED(CONFIG_MSM_QMP)
  25. #include <linux/mailbox/qmp.h>
  26. #endif
  27. #ifdef CONFIG_CNSS_OUT_OF_TREE
  28. #include "cnss2.h"
  29. #else
  30. #include <net/cnss2.h>
  31. #endif
  32. #if IS_ENABLED(CONFIG_QCOM_MEMORY_DUMP_V2) || IS_ENABLED(CONFIG_QCOM_MINIDUMP)
  33. #include <soc/qcom/memory_dump.h>
  34. #endif
  35. #if IS_ENABLED(CONFIG_MSM_SUBSYSTEM_RESTART) || \
  36. IS_ENABLED(CONFIG_QCOM_RAMDUMP)
  37. #include <soc/qcom/qcom_ramdump.h>
  38. #endif
  39. #if IS_ENABLED(CONFIG_MSM_SUBSYSTEM_RESTART)
  40. #include <soc/qcom/subsystem_notif.h>
  41. #include <soc/qcom/subsystem_restart.h>
  42. #endif
  43. #include <linux/iommu.h>
  44. #include "qmi.h"
  45. #include "cnss_prealloc.h"
  46. #include "cnss_common.h"
  47. #define MAX_NO_OF_MAC_ADDR 4
  48. #define QMI_WLFW_MAX_TIMESTAMP_LEN 32
  49. #define QMI_WLFW_MAX_BUILD_ID_LEN 128
  50. #define CNSS_RDDM_TIMEOUT_MS 20000
  51. #define RECOVERY_TIMEOUT 60000
  52. #define WLAN_WD_TIMEOUT_MS 60000
  53. #define WLAN_COLD_BOOT_CAL_TIMEOUT 60000
  54. #define WLAN_MISSION_MODE_TIMEOUT 30000
  55. #define TIME_CLOCK_FREQ_HZ 19200000
  56. #define CNSS_RAMDUMP_MAGIC 0x574C414E
  57. #define CNSS_RAMDUMP_VERSION 0
  58. #define MAX_FIRMWARE_NAME_LEN 40
  59. #define FW_V1_NUMBER 1
  60. #define FW_V2_NUMBER 2
  61. #ifdef CONFIG_CNSS_SUPPORT_DUAL_DEV
  62. #define POWER_ON_RETRY_MAX_TIMES 2
  63. #else
  64. #define POWER_ON_RETRY_MAX_TIMES 4
  65. #endif
  66. #define POWER_ON_RETRY_DELAY_MS 500
  67. #define CNSS_FS_NAME "cnss"
  68. #define CNSS_FS_NAME_SIZE 15
  69. #define CNSS_DEVICE_NAME_SIZE 16
  70. #define QRTR_NODE_FW_ID_BASE 7
  71. #define POWER_ON_RETRY_DELAY_MS 500
  72. #define WLFW_MAX_HANG_EVENT_DATA_SIZE 384
  73. #define CNSS_EVENT_SYNC BIT(0)
  74. #define CNSS_EVENT_UNINTERRUPTIBLE BIT(1)
  75. #define CNSS_EVENT_UNKILLABLE BIT(2)
  76. #define CNSS_EVENT_SYNC_UNINTERRUPTIBLE (CNSS_EVENT_SYNC | \
  77. CNSS_EVENT_UNINTERRUPTIBLE)
  78. #define CNSS_EVENT_SYNC_UNKILLABLE (CNSS_EVENT_SYNC | CNSS_EVENT_UNKILLABLE)
  79. #define QMI_WLFW_MAX_TME_OPT_FILE_NUM 3
  80. #define TME_OEM_FUSE_FILE_NAME "peach_sec.dat"
  81. #define TME_RPR_FILE_NAME "peach_rpr.bin"
  82. #define TME_DPR_FILE_NAME "peach_dpr.bin"
  83. enum cnss_dt_type {
  84. CNSS_DTT_LEGACY = 0,
  85. CNSS_DTT_CONVERGED = 1,
  86. CNSS_DTT_MULTIEXCHG = 2
  87. };
  88. enum cnss_dev_bus_type {
  89. CNSS_BUS_NONE = -1,
  90. CNSS_BUS_PCI,
  91. CNSS_BUS_MAX
  92. };
  93. struct cnss_vreg_cfg {
  94. const char *name;
  95. u32 min_uv;
  96. u32 max_uv;
  97. u32 load_ua;
  98. u32 delay_us;
  99. u32 need_unvote;
  100. };
  101. struct cnss_vreg_info {
  102. struct list_head list;
  103. struct regulator *reg;
  104. struct cnss_vreg_cfg cfg;
  105. u32 enabled;
  106. };
  107. enum cnss_vreg_type {
  108. CNSS_VREG_PRIM,
  109. };
  110. enum cnss_pci_switch_type {
  111. PCIE_DIRECT_ATTACH = 0,
  112. PCIE_SWITCH_NTN3,
  113. };
  114. struct cnss_clk_cfg {
  115. const char *name;
  116. u32 freq;
  117. u32 required;
  118. };
  119. struct cnss_clk_info {
  120. struct list_head list;
  121. struct clk *clk;
  122. struct cnss_clk_cfg cfg;
  123. u32 enabled;
  124. };
  125. struct cnss_pinctrl_info {
  126. struct pinctrl *pinctrl;
  127. struct pinctrl_state *bootstrap_active;
  128. struct pinctrl_state *sol_default;
  129. struct pinctrl_state *wlan_en_active;
  130. struct pinctrl_state *wlan_en_sleep;
  131. struct pinctrl_state *sw_ctrl;
  132. struct pinctrl_state *sw_ctrl_wl_cx;
  133. int bt_en_gpio;
  134. int wlan_en_gpio;
  135. int xo_clk_gpio; /*qca6490 only */
  136. int sw_ctrl_gpio;
  137. int wlan_sw_ctrl_gpio;
  138. };
  139. #if IS_ENABLED(CONFIG_MSM_SUBSYSTEM_RESTART)
  140. struct cnss_subsys_info {
  141. struct subsys_device *subsys_device;
  142. struct subsys_desc subsys_desc;
  143. void *subsys_handle;
  144. };
  145. #endif
  146. struct cnss_ramdump_info {
  147. void *ramdump_dev;
  148. unsigned long ramdump_size;
  149. void *ramdump_va;
  150. phys_addr_t ramdump_pa;
  151. #if IS_ENABLED(CONFIG_QCOM_MEMORY_DUMP_V2)
  152. struct msm_dump_data dump_data;
  153. #endif
  154. };
  155. struct cnss_dump_seg {
  156. unsigned long address;
  157. void *v_address;
  158. unsigned long size;
  159. u32 type;
  160. };
  161. struct cnss_dump_data {
  162. u32 version;
  163. u32 magic;
  164. char name[32];
  165. phys_addr_t paddr;
  166. int nentries;
  167. u32 seg_version;
  168. };
  169. struct cnss_ramdump_info_v2 {
  170. void *ramdump_dev;
  171. unsigned long ramdump_size;
  172. void *dump_data_vaddr;
  173. u8 dump_data_valid;
  174. struct cnss_dump_data dump_data;
  175. };
  176. #if IS_ENABLED(CONFIG_ESOC)
  177. struct cnss_esoc_info {
  178. struct esoc_desc *esoc_desc;
  179. u8 notify_modem_status;
  180. void *modem_notify_handler;
  181. int modem_current_status;
  182. };
  183. #endif
  184. #if IS_ENABLED(CONFIG_INTERCONNECT)
  185. /**
  186. * struct cnss_bus_bw_cfg - Interconnect vote data
  187. * @avg_bw: Vote for average bandwidth
  188. * @peak_bw: Vote for peak bandwidth
  189. */
  190. struct cnss_bus_bw_cfg {
  191. u32 avg_bw;
  192. u32 peak_bw;
  193. };
  194. /* Number of bw votes (avg, peak) entries that ICC requires */
  195. #define CNSS_ICC_VOTE_MAX 2
  196. /**
  197. * struct cnss_bus_bw_info - Bus bandwidth config for interconnect path
  198. * @list: Kernel linked list
  199. * @icc_name: Name of interconnect path as defined in Device tree
  200. * @icc_path: Interconnect path data structure
  201. * @cfg_table: Interconnect vote data for average and peak bandwidth
  202. */
  203. struct cnss_bus_bw_info {
  204. struct list_head list;
  205. const char *icc_name;
  206. struct icc_path *icc_path;
  207. struct cnss_bus_bw_cfg *cfg_table;
  208. };
  209. #endif
  210. /**
  211. * struct cnss_interconnect_cfg - CNSS platform interconnect config
  212. * @list_head: List of interconnect path bandwidth configs
  213. * @path_count: Count of interconnect path configured in device tree
  214. * @current_bw_vote: WLAN driver provided bandwidth vote
  215. * @bus_bw_cfg_count: Number of bandwidth configs for voting. It is the array
  216. * size of struct cnss_bus_bw_info.cfg_table
  217. */
  218. struct cnss_interconnect_cfg {
  219. struct list_head list_head;
  220. u32 path_count;
  221. int current_bw_vote;
  222. u32 bus_bw_cfg_count;
  223. };
  224. struct cnss_fw_mem {
  225. size_t size;
  226. void *va;
  227. phys_addr_t pa;
  228. u8 valid;
  229. u32 type;
  230. unsigned long attrs;
  231. };
  232. struct wlfw_rf_chip_info {
  233. u32 chip_id;
  234. u32 chip_family;
  235. };
  236. struct wlfw_rf_board_info {
  237. u32 board_id;
  238. };
  239. struct wlfw_soc_info {
  240. u32 soc_id;
  241. };
  242. struct wlfw_fw_version_info {
  243. u32 fw_version;
  244. char fw_build_timestamp[QMI_WLFW_MAX_TIMESTAMP_LEN + 1];
  245. };
  246. enum cnss_mem_type {
  247. CNSS_MEM_TYPE_MSA,
  248. CNSS_MEM_TYPE_DDR,
  249. CNSS_MEM_BDF,
  250. CNSS_MEM_M3,
  251. CNSS_MEM_CAL_V01,
  252. CNSS_MEM_DPD_V01,
  253. CNSS_MEM_AUX,
  254. };
  255. enum cnss_fw_dump_type {
  256. CNSS_FW_IMAGE,
  257. CNSS_FW_RDDM,
  258. CNSS_FW_REMOTE_HEAP,
  259. CNSS_FW_CAL,
  260. CNSS_FW_DUMP_TYPE_MAX,
  261. };
  262. struct cnss_dump_entry {
  263. int type;
  264. u32 entry_start;
  265. u32 entry_num;
  266. };
  267. struct cnss_dump_meta_info {
  268. u32 magic;
  269. u32 version;
  270. u32 chipset;
  271. u32 total_entries;
  272. struct cnss_dump_entry entry[CNSS_FW_DUMP_TYPE_MAX];
  273. };
  274. struct cnss_host_dump_meta_info {
  275. u32 magic;
  276. u32 version;
  277. u32 chipset;
  278. u32 total_entries;
  279. struct cnss_dump_entry entry[CNSS_HOST_DUMP_TYPE_MAX];
  280. };
  281. enum cnss_driver_event_type {
  282. CNSS_DRIVER_EVENT_SERVER_ARRIVE,
  283. CNSS_DRIVER_EVENT_SERVER_EXIT,
  284. CNSS_DRIVER_EVENT_REQUEST_MEM,
  285. CNSS_DRIVER_EVENT_FW_MEM_READY,
  286. CNSS_DRIVER_EVENT_FW_READY,
  287. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_START,
  288. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  289. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  290. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  291. CNSS_DRIVER_EVENT_RECOVERY,
  292. CNSS_DRIVER_EVENT_FORCE_FW_ASSERT,
  293. CNSS_DRIVER_EVENT_POWER_UP,
  294. CNSS_DRIVER_EVENT_POWER_DOWN,
  295. CNSS_DRIVER_EVENT_IDLE_RESTART,
  296. CNSS_DRIVER_EVENT_IDLE_SHUTDOWN,
  297. CNSS_DRIVER_EVENT_IMS_WFC_CALL_IND,
  298. CNSS_DRIVER_EVENT_WLFW_TWT_CFG_IND,
  299. CNSS_DRIVER_EVENT_QDSS_TRACE_REQ_MEM,
  300. CNSS_DRIVER_EVENT_FW_MEM_FILE_SAVE,
  301. CNSS_DRIVER_EVENT_QDSS_TRACE_FREE,
  302. CNSS_DRIVER_EVENT_QDSS_TRACE_REQ_DATA,
  303. CNSS_DRIVER_EVENT_MAX,
  304. };
  305. enum cnss_driver_state {
  306. CNSS_QMI_WLFW_CONNECTED = 0,
  307. CNSS_FW_MEM_READY,
  308. CNSS_FW_READY,
  309. CNSS_IN_COLD_BOOT_CAL,
  310. CNSS_DRIVER_LOADING,
  311. CNSS_DRIVER_UNLOADING = 5,
  312. CNSS_DRIVER_IDLE_RESTART,
  313. CNSS_DRIVER_IDLE_SHUTDOWN,
  314. CNSS_DRIVER_PROBED,
  315. CNSS_DRIVER_RECOVERY,
  316. CNSS_FW_BOOT_RECOVERY = 10,
  317. CNSS_DEV_ERR_NOTIFY,
  318. CNSS_DRIVER_DEBUG,
  319. CNSS_COEX_CONNECTED,
  320. CNSS_IMS_CONNECTED,
  321. CNSS_IN_SUSPEND_RESUME = 15,
  322. CNSS_IN_REBOOT,
  323. CNSS_COLD_BOOT_CAL_DONE,
  324. CNSS_IN_PANIC,
  325. CNSS_QMI_DEL_SERVER,
  326. CNSS_QMI_DMS_CONNECTED = 20,
  327. CNSS_DAEMON_CONNECTED,
  328. CNSS_PCI_PROBE_DONE,
  329. CNSS_DRIVER_REGISTER,
  330. CNSS_WLAN_HW_DISABLED,
  331. CNSS_FS_READY = 25,
  332. CNSS_DRIVER_REGISTERED,
  333. CNSS_DMS_DEL_SERVER,
  334. CNSS_POWER_OFF,
  335. };
  336. struct cnss_recovery_data {
  337. enum cnss_recovery_reason reason;
  338. };
  339. enum cnss_pins {
  340. CNSS_WLAN_EN,
  341. CNSS_PCIE_TXP,
  342. CNSS_PCIE_TXN,
  343. CNSS_PCIE_RXP,
  344. CNSS_PCIE_RXN,
  345. CNSS_PCIE_REFCLKP,
  346. CNSS_PCIE_REFCLKN,
  347. CNSS_PCIE_RST,
  348. CNSS_PCIE_WAKE,
  349. };
  350. struct cnss_pin_connect_result {
  351. u32 fw_pwr_pin_result;
  352. u32 fw_phy_io_pin_result;
  353. u32 fw_rf_pin_result;
  354. u32 host_pin_result;
  355. };
  356. enum cnss_debug_quirks {
  357. LINK_DOWN_SELF_RECOVERY,
  358. SKIP_DEVICE_BOOT,
  359. USE_CORE_ONLY_FW,
  360. SKIP_RECOVERY,
  361. QMI_BYPASS,
  362. ENABLE_WALTEST,
  363. ENABLE_PCI_LINK_DOWN_PANIC,
  364. FBC_BYPASS,
  365. ENABLE_DAEMON_SUPPORT,
  366. DISABLE_DRV,
  367. DISABLE_IO_COHERENCY,
  368. IGNORE_PCI_LINK_FAILURE,
  369. DISABLE_TIME_SYNC,
  370. FORCE_ONE_MSI,
  371. QUIRK_MAX_VALUE
  372. };
  373. enum cnss_bdf_type {
  374. CNSS_BDF_BIN,
  375. CNSS_BDF_ELF,
  376. CNSS_BDF_REGDB = 4,
  377. CNSS_BDF_HDS = 6,
  378. };
  379. enum cnss_cal_status {
  380. CNSS_CAL_DONE,
  381. CNSS_CAL_TIMEOUT,
  382. CNSS_CAL_FAILURE,
  383. };
  384. struct cnss_cal_info {
  385. enum cnss_cal_status cal_status;
  386. };
  387. /**
  388. * enum cnss_time_sync_period_vote - to get per vote time sync period
  389. * @TIME_SYNC_VOTE_WLAN: WLAN Driver vote
  390. * @TIME_SYNC_VOTE_CNSS: sys config vote
  391. * @TIME_SYNC_VOTE_MAX
  392. */
  393. enum cnss_time_sync_period_vote {
  394. TIME_SYNC_VOTE_WLAN,
  395. TIME_SYNC_VOTE_CNSS,
  396. TIME_SYNC_VOTE_MAX,
  397. };
  398. struct cnss_control_params {
  399. unsigned long quirks;
  400. unsigned int mhi_timeout;
  401. unsigned int mhi_m2_timeout;
  402. unsigned int qmi_timeout;
  403. unsigned int bdf_type;
  404. unsigned int time_sync_period;
  405. unsigned int time_sync_period_vote[TIME_SYNC_VOTE_MAX];
  406. };
  407. struct cnss_tcs_info {
  408. resource_size_t cmd_base_addr;
  409. void __iomem *cmd_base_addr_io;
  410. };
  411. struct cnss_cpr_info {
  412. resource_size_t tcs_cmd_data_addr;
  413. void __iomem *tcs_cmd_data_addr_io;
  414. u32 cpr_pmic_addr;
  415. u32 voltage;
  416. };
  417. enum cnss_ce_index {
  418. CNSS_CE_00,
  419. CNSS_CE_01,
  420. CNSS_CE_02,
  421. CNSS_CE_03,
  422. CNSS_CE_04,
  423. CNSS_CE_05,
  424. CNSS_CE_06,
  425. CNSS_CE_07,
  426. CNSS_CE_08,
  427. CNSS_CE_09,
  428. CNSS_CE_10,
  429. CNSS_CE_11,
  430. CNSS_CE_COMMON,
  431. };
  432. struct cnss_dms_data {
  433. u32 mac_valid;
  434. u8 mac[QMI_WLFW_MAC_ADDR_SIZE_V01];
  435. };
  436. enum cnss_timeout_type {
  437. CNSS_TIMEOUT_QMI,
  438. CNSS_TIMEOUT_POWER_UP,
  439. CNSS_TIMEOUT_IDLE_RESTART,
  440. CNSS_TIMEOUT_CALIBRATION,
  441. CNSS_TIMEOUT_WLAN_WATCHDOG,
  442. CNSS_TIMEOUT_RDDM,
  443. CNSS_TIMEOUT_RECOVERY,
  444. CNSS_TIMEOUT_DAEMON_CONNECTION,
  445. };
  446. struct cnss_sol_gpio {
  447. int dev_sol_gpio;
  448. int dev_sol_irq;
  449. u32 dev_sol_counter;
  450. int host_sol_gpio;
  451. };
  452. struct cnss_thermal_cdev {
  453. struct list_head tcdev_list;
  454. int tcdev_id;
  455. unsigned long curr_thermal_state;
  456. unsigned long max_thermal_state;
  457. struct device_node *dev_node;
  458. struct thermal_cooling_device *tcdev;
  459. };
  460. struct cnss_plat_data {
  461. struct platform_device *plat_dev;
  462. enum cnss_driver_mode driver_mode;
  463. void *bus_priv;
  464. enum cnss_dev_bus_type bus_type;
  465. struct list_head vreg_list;
  466. struct list_head clk_list;
  467. struct cnss_pinctrl_info pinctrl_info;
  468. struct cnss_sol_gpio sol_gpio;
  469. #if IS_ENABLED(CONFIG_MSM_SUBSYSTEM_RESTART)
  470. struct cnss_subsys_info subsys_info;
  471. #endif
  472. struct cnss_ramdump_info ramdump_info;
  473. struct cnss_ramdump_info_v2 ramdump_info_v2;
  474. #if IS_ENABLED(CONFIG_ESOC)
  475. struct cnss_esoc_info esoc_info;
  476. #endif
  477. struct cnss_interconnect_cfg icc;
  478. struct notifier_block modem_nb;
  479. struct notifier_block reboot_nb;
  480. struct notifier_block panic_nb;
  481. struct cnss_platform_cap cap;
  482. struct pm_qos_request qos_request;
  483. struct cnss_device_version device_version;
  484. u32 rc_num;
  485. unsigned long device_id;
  486. enum cnss_driver_status driver_status;
  487. u32 recovery_count;
  488. u8 recovery_enabled;
  489. u8 recovery_pcss_enabled;
  490. u8 hds_enabled;
  491. unsigned long driver_state;
  492. struct list_head event_list;
  493. struct list_head cnss_tcdev_list;
  494. struct mutex tcdev_lock; /* mutex for cooling devices list access */
  495. spinlock_t event_lock; /* spinlock for driver work event handling */
  496. struct work_struct event_work;
  497. struct workqueue_struct *event_wq;
  498. struct work_struct recovery_work;
  499. struct delayed_work wlan_reg_driver_work;
  500. struct qmi_handle qmi_wlfw;
  501. struct qmi_handle qmi_dms;
  502. struct wlfw_rf_chip_info chip_info;
  503. struct wlfw_rf_board_info board_info;
  504. struct wlfw_soc_info soc_info;
  505. struct wlfw_fw_version_info fw_version_info;
  506. struct cnss_dev_mem_info dev_mem_info[CNSS_MAX_DEV_MEM_NUM];
  507. char fw_build_id[QMI_WLFW_MAX_BUILD_ID_LEN + 1];
  508. u32 otp_version;
  509. u32 fw_mem_seg_len;
  510. struct cnss_fw_mem fw_mem[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  511. struct cnss_fw_mem m3_mem;
  512. struct cnss_fw_mem tme_lite_mem;
  513. struct cnss_fw_mem tme_opt_file_mem[QMI_WLFW_MAX_TME_OPT_FILE_NUM];
  514. struct cnss_fw_mem *cal_mem;
  515. struct cnss_fw_mem aux_mem;
  516. u64 cal_time;
  517. bool cbc_file_download;
  518. u32 cal_file_size;
  519. struct completion daemon_connected;
  520. u32 qdss_mem_seg_len;
  521. struct cnss_fw_mem qdss_mem[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  522. u32 *qdss_reg;
  523. struct cnss_pin_connect_result pin_result;
  524. struct dentry *root_dentry;
  525. atomic_t pm_count;
  526. struct timer_list fw_boot_timer;
  527. struct completion power_up_complete;
  528. struct completion cal_complete;
  529. struct mutex dev_lock; /* mutex for register access through debugfs */
  530. struct mutex driver_ops_lock; /* mutex for external driver ops */
  531. struct cnss_wlan_driver *driver_ops;
  532. u32 supported_link_speed;
  533. u32 device_freq_hz;
  534. u32 diag_reg_read_addr;
  535. u32 diag_reg_read_mem_type;
  536. u32 diag_reg_read_len;
  537. u8 *diag_reg_read_buf;
  538. u8 cal_done;
  539. u8 powered_on;
  540. u8 use_fw_path_with_prefix;
  541. char firmware_name[MAX_FIRMWARE_NAME_LEN];
  542. char fw_fallback_name[MAX_FIRMWARE_NAME_LEN];
  543. #ifndef CONFIG_DISABLE_CNSS_SRAM_DUMP
  544. u8 *sram_dump;
  545. #endif
  546. struct completion rddm_complete;
  547. struct completion recovery_complete;
  548. struct cnss_control_params ctrl_params;
  549. struct cnss_cpr_info cpr_info;
  550. u64 antenna;
  551. u64 grant;
  552. struct qmi_handle coex_qmi;
  553. struct qmi_handle ims_qmi;
  554. struct qmi_txn txn;
  555. struct wakeup_source *recovery_ws;
  556. u64 dynamic_feature;
  557. void *get_info_cb_ctx;
  558. int (*get_info_cb)(void *ctx, void *event, int event_len);
  559. void *get_driver_async_data_ctx;
  560. int (*get_driver_async_data_cb)(void *ctx, uint16_t type, void *event, int event_len);
  561. bool cbc_enabled;
  562. u8 use_pm_domain;
  563. u8 use_nv_mac;
  564. u8 set_wlaon_pwr_ctrl;
  565. struct cnss_tcs_info tcs_info;
  566. bool fw_pcie_gen_switch;
  567. bool fw_aux_uc_support;
  568. u64 fw_caps;
  569. u8 pcie_gen_speed;
  570. struct iommu_domain *audio_iommu_domain;
  571. bool is_audio_shared_iommu_group;
  572. struct cnss_dms_data dms;
  573. int power_up_error;
  574. u32 hw_trc_override;
  575. u8 charger_mode;
  576. struct mbox_client mbox_client_data;
  577. struct mbox_chan *mbox_chan;
  578. struct qmp *qmp;
  579. const char *vreg_ol_cpr, *vreg_ipa;
  580. const char **pdc_init_table, **vreg_pdc_map, **pmu_vreg_map;
  581. int pdc_init_table_len, vreg_pdc_map_len, pmu_vreg_map_len;
  582. bool adsp_pc_enabled;
  583. u64 feature_list;
  584. u32 dt_type;
  585. struct kobject *wifi_kobj;
  586. u16 hang_event_data_len;
  587. u32 hang_data_addr_offset;
  588. /* bitmap to detect FEM combination */
  589. u8 hwid_bitmap;
  590. uint32_t num_shadow_regs_v3;
  591. bool sec_peri_feature_disable;
  592. struct device_node *dev_node;
  593. char device_name[CNSS_DEVICE_NAME_SIZE];
  594. u32 plat_idx;
  595. bool enumerate_done;
  596. int qrtr_node_id;
  597. unsigned int wlfw_service_instance_id;
  598. const char *pld_bus_ops_name;
  599. u32 on_chip_pmic_devices_count;
  600. u32 *on_chip_pmic_board_ids;
  601. bool no_bwscale;
  602. bool sleep_clk;
  603. struct wlchip_serial_id_v01 serial_id;
  604. bool ipa_shared_cb_enable;
  605. u32 pcie_switch_type;
  606. };
  607. #if IS_ENABLED(CONFIG_ARCH_QCOM)
  608. static inline u64 cnss_get_host_timestamp(struct cnss_plat_data *plat_priv)
  609. {
  610. u64 ticks = __arch_counter_get_cntvct();
  611. do_div(ticks, TIME_CLOCK_FREQ_HZ / 100000);
  612. return ticks * 10;
  613. }
  614. #else
  615. static inline u64 cnss_get_host_timestamp(struct cnss_plat_data *plat_priv)
  616. {
  617. struct timespec64 ts;
  618. ktime_get_ts64(&ts);
  619. return (ts.tv_sec * 1000000) + (ts.tv_nsec / 1000);
  620. }
  621. #endif
  622. int cnss_wlan_hw_disable_check(struct cnss_plat_data *plat_priv);
  623. int cnss_wlan_hw_enable(void);
  624. struct cnss_plat_data *cnss_get_plat_priv(struct platform_device *plat_dev);
  625. struct cnss_plat_data *cnss_get_first_plat_priv(struct platform_device *plat_dev);
  626. void cnss_pm_stay_awake(struct cnss_plat_data *plat_priv);
  627. void cnss_pm_relax(struct cnss_plat_data *plat_priv);
  628. struct cnss_plat_data *cnss_get_plat_priv_by_rc_num(int rc_num);
  629. int cnss_get_max_plat_env_count(void);
  630. struct cnss_plat_data *cnss_get_plat_env(int index);
  631. void cnss_get_qrtr_info(struct cnss_plat_data *plat_priv);
  632. void cnss_get_sleep_clk_supported(struct cnss_plat_data *plat_priv);
  633. void cnss_get_bwscal_info(struct cnss_plat_data *plat_priv);
  634. bool cnss_is_dual_wlan_enabled(void);
  635. int cnss_driver_event_post(struct cnss_plat_data *plat_priv,
  636. enum cnss_driver_event_type type,
  637. u32 flags, void *data);
  638. int cnss_get_vreg_type(struct cnss_plat_data *plat_priv,
  639. enum cnss_vreg_type type);
  640. void cnss_put_vreg_type(struct cnss_plat_data *plat_priv,
  641. enum cnss_vreg_type type);
  642. int cnss_vreg_on_type(struct cnss_plat_data *plat_priv,
  643. enum cnss_vreg_type type);
  644. int cnss_vreg_off_type(struct cnss_plat_data *plat_priv,
  645. enum cnss_vreg_type type);
  646. int cnss_get_clk(struct cnss_plat_data *plat_priv);
  647. void cnss_put_clk(struct cnss_plat_data *plat_priv);
  648. int cnss_vreg_unvote_type(struct cnss_plat_data *plat_priv,
  649. enum cnss_vreg_type type);
  650. int cnss_get_pinctrl(struct cnss_plat_data *plat_priv);
  651. int cnss_get_wlan_sw_ctrl(struct cnss_plat_data *plat_priv);
  652. int cnss_power_on_device(struct cnss_plat_data *plat_priv, bool reset);
  653. void cnss_power_off_device(struct cnss_plat_data *plat_priv);
  654. bool cnss_is_device_powered_on(struct cnss_plat_data *plat_priv);
  655. int cnss_enable_dev_sol_irq(struct cnss_plat_data *plat_priv);
  656. int cnss_disable_dev_sol_irq(struct cnss_plat_data *plat_priv);
  657. int cnss_get_dev_sol_value(struct cnss_plat_data *plat_priv);
  658. int cnss_init_dev_sol_irq(struct cnss_plat_data *plat_priv);
  659. int cnss_deinit_dev_sol_irq(struct cnss_plat_data *plat_priv);
  660. int cnss_set_host_sol_value(struct cnss_plat_data *plat_priv, int value);
  661. int cnss_get_host_sol_value(struct cnss_plat_data *plat_priv);
  662. int cnss_register_subsys(struct cnss_plat_data *plat_priv);
  663. void cnss_unregister_subsys(struct cnss_plat_data *plat_priv);
  664. int cnss_register_ramdump(struct cnss_plat_data *plat_priv);
  665. void cnss_unregister_ramdump(struct cnss_plat_data *plat_priv);
  666. int cnss_do_ramdump(struct cnss_plat_data *plat_priv);
  667. int cnss_do_elf_ramdump(struct cnss_plat_data *plat_priv);
  668. int cnss_do_host_ramdump(struct cnss_plat_data *plat_priv,
  669. struct cnss_ssr_driver_dump_entry *ssr_entry,
  670. size_t num_entries_loaded);
  671. void cnss_set_pin_connect_status(struct cnss_plat_data *plat_priv);
  672. int cnss_get_cpr_info(struct cnss_plat_data *plat_priv);
  673. int cnss_update_cpr_info(struct cnss_plat_data *plat_priv);
  674. int cnss_va_to_pa(struct device *dev, size_t size, void *va, dma_addr_t dma,
  675. phys_addr_t *pa, unsigned long attrs);
  676. int cnss_minidump_add_region(struct cnss_plat_data *plat_priv,
  677. enum cnss_fw_dump_type type, int seg_no,
  678. void *va, phys_addr_t pa, size_t size);
  679. int cnss_minidump_remove_region(struct cnss_plat_data *plat_priv,
  680. enum cnss_fw_dump_type type, int seg_no,
  681. void *va, phys_addr_t pa, size_t size);
  682. int cnss_enable_int_pow_amp_vreg(struct cnss_plat_data *plat_priv);
  683. int cnss_get_tcs_info(struct cnss_plat_data *plat_priv);
  684. unsigned int cnss_get_timeout(struct cnss_plat_data *plat_priv,
  685. enum cnss_timeout_type);
  686. int cnss_aop_interface_init(struct cnss_plat_data *plat_priv);
  687. void cnss_aop_interface_deinit(struct cnss_plat_data *plat_priv);
  688. int cnss_aop_pdc_reconfig(struct cnss_plat_data *plat_priv);
  689. int cnss_aop_send_msg(struct cnss_plat_data *plat_priv, char *msg);
  690. void cnss_power_misc_params_init(struct cnss_plat_data *plat_priv);
  691. void cnss_pci_of_switch_type_init(struct cnss_plat_data *plat_priv);
  692. int cnss_aop_ol_cpr_cfg_setup(struct cnss_plat_data *plat_priv,
  693. struct wlfw_pmu_cfg_v01 *fw_pmu_cfg);
  694. int cnss_request_firmware_direct(struct cnss_plat_data *plat_priv,
  695. const struct firmware **fw_entry,
  696. const char *filename);
  697. int cnss_set_feature_list(struct cnss_plat_data *plat_priv,
  698. enum cnss_feature_v01 feature);
  699. int cnss_clear_feature_list(struct cnss_plat_data *plat_priv,
  700. enum cnss_feature_v01 feature);
  701. int cnss_get_feature_list(struct cnss_plat_data *plat_priv,
  702. u64 *feature_list);
  703. int cnss_get_input_gpio_value(struct cnss_plat_data *plat_priv, int gpio_num);
  704. bool cnss_check_driver_loading_allowed(void);
  705. int cnss_dev_specific_power_on(struct cnss_plat_data *plat_priv);
  706. void cnss_recovery_handler(struct cnss_plat_data *plat_priv);
  707. size_t cnss_get_platform_name(struct cnss_plat_data *plat_priv,
  708. char *buf, const size_t buf_len);
  709. int cnss_iommu_map(struct iommu_domain *domain, unsigned long iova,
  710. phys_addr_t paddr, size_t size, int prot);
  711. int cnss_select_pinctrl_enable(struct cnss_plat_data *plat_priv);
  712. int cnss_select_pinctrl_state(struct cnss_plat_data *plat_priv, bool state);
  713. #endif /* _CNSS_MAIN_H */