123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772 |
- /* SPDX-License-Identifier: GPL-2.0-only */
- /*
- * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
- * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
- */
- #ifndef _CNSS_MAIN_H
- #define _CNSS_MAIN_H
- #if IS_ENABLED(CONFIG_ARM) || IS_ENABLED(CONFIG_ARM64)
- #include <asm/arch_timer.h>
- #endif
- #if IS_ENABLED(CONFIG_ESOC)
- #include <linux/esoc_client.h>
- #endif
- #include <linux/etherdevice.h>
- #include <linux/firmware.h>
- #if IS_ENABLED(CONFIG_INTERCONNECT)
- #include <linux/interconnect.h>
- #endif
- #include <linux/mailbox_client.h>
- #include <linux/pm_qos.h>
- #include <linux/of.h>
- #include <linux/platform_device.h>
- #include <linux/time64.h>
- #if IS_ENABLED(CONFIG_MSM_QMP)
- #include <linux/mailbox/qmp.h>
- #endif
- #ifdef CONFIG_CNSS_OUT_OF_TREE
- #include "cnss2.h"
- #else
- #include <net/cnss2.h>
- #endif
- #if IS_ENABLED(CONFIG_QCOM_MEMORY_DUMP_V2) || IS_ENABLED(CONFIG_QCOM_MINIDUMP)
- #include <soc/qcom/memory_dump.h>
- #endif
- #if IS_ENABLED(CONFIG_MSM_SUBSYSTEM_RESTART) || \
- IS_ENABLED(CONFIG_QCOM_RAMDUMP)
- #include <soc/qcom/qcom_ramdump.h>
- #endif
- #if IS_ENABLED(CONFIG_MSM_SUBSYSTEM_RESTART)
- #include <soc/qcom/subsystem_notif.h>
- #include <soc/qcom/subsystem_restart.h>
- #endif
- #include <linux/iommu.h>
- #include "qmi.h"
- #include "cnss_prealloc.h"
- #include "cnss_common.h"
- #define MAX_NO_OF_MAC_ADDR 4
- #define QMI_WLFW_MAX_TIMESTAMP_LEN 32
- #define QMI_WLFW_MAX_BUILD_ID_LEN 128
- #define CNSS_RDDM_TIMEOUT_MS 20000
- #define RECOVERY_TIMEOUT 60000
- #define WLAN_WD_TIMEOUT_MS 60000
- #define WLAN_COLD_BOOT_CAL_TIMEOUT 60000
- #define WLAN_MISSION_MODE_TIMEOUT 30000
- #define TIME_CLOCK_FREQ_HZ 19200000
- #define CNSS_RAMDUMP_MAGIC 0x574C414E
- #define CNSS_RAMDUMP_VERSION 0
- #define MAX_FIRMWARE_NAME_LEN 40
- #define FW_V1_NUMBER 1
- #define FW_V2_NUMBER 2
- #ifdef CONFIG_CNSS_SUPPORT_DUAL_DEV
- #define POWER_ON_RETRY_MAX_TIMES 2
- #else
- #define POWER_ON_RETRY_MAX_TIMES 4
- #endif
- #define POWER_ON_RETRY_DELAY_MS 500
- #define CNSS_FS_NAME "cnss"
- #define CNSS_FS_NAME_SIZE 15
- #define CNSS_DEVICE_NAME_SIZE 16
- #define QRTR_NODE_FW_ID_BASE 7
- #define POWER_ON_RETRY_DELAY_MS 500
- #define WLFW_MAX_HANG_EVENT_DATA_SIZE 384
- #define CNSS_EVENT_SYNC BIT(0)
- #define CNSS_EVENT_UNINTERRUPTIBLE BIT(1)
- #define CNSS_EVENT_UNKILLABLE BIT(2)
- #define CNSS_EVENT_SYNC_UNINTERRUPTIBLE (CNSS_EVENT_SYNC | \
- CNSS_EVENT_UNINTERRUPTIBLE)
- #define CNSS_EVENT_SYNC_UNKILLABLE (CNSS_EVENT_SYNC | CNSS_EVENT_UNKILLABLE)
- #define QMI_WLFW_MAX_TME_OPT_FILE_NUM 3
- #define TME_OEM_FUSE_FILE_NAME "peach_sec.dat"
- #define TME_RPR_FILE_NAME "peach_rpr.bin"
- #define TME_DPR_FILE_NAME "peach_dpr.bin"
- enum cnss_dt_type {
- CNSS_DTT_LEGACY = 0,
- CNSS_DTT_CONVERGED = 1,
- CNSS_DTT_MULTIEXCHG = 2
- };
- enum cnss_dev_bus_type {
- CNSS_BUS_NONE = -1,
- CNSS_BUS_PCI,
- CNSS_BUS_MAX
- };
- struct cnss_vreg_cfg {
- const char *name;
- u32 min_uv;
- u32 max_uv;
- u32 load_ua;
- u32 delay_us;
- u32 need_unvote;
- };
- struct cnss_vreg_info {
- struct list_head list;
- struct regulator *reg;
- struct cnss_vreg_cfg cfg;
- u32 enabled;
- };
- enum cnss_vreg_type {
- CNSS_VREG_PRIM,
- };
- enum cnss_pci_switch_type {
- PCIE_DIRECT_ATTACH = 0,
- PCIE_SWITCH_NTN3,
- };
- struct cnss_clk_cfg {
- const char *name;
- u32 freq;
- u32 required;
- };
- struct cnss_clk_info {
- struct list_head list;
- struct clk *clk;
- struct cnss_clk_cfg cfg;
- u32 enabled;
- };
- struct cnss_pinctrl_info {
- struct pinctrl *pinctrl;
- struct pinctrl_state *bootstrap_active;
- struct pinctrl_state *sol_default;
- struct pinctrl_state *wlan_en_active;
- struct pinctrl_state *wlan_en_sleep;
- struct pinctrl_state *sw_ctrl;
- struct pinctrl_state *sw_ctrl_wl_cx;
- int bt_en_gpio;
- int wlan_en_gpio;
- int xo_clk_gpio; /*qca6490 only */
- int sw_ctrl_gpio;
- int wlan_sw_ctrl_gpio;
- };
- #if IS_ENABLED(CONFIG_MSM_SUBSYSTEM_RESTART)
- struct cnss_subsys_info {
- struct subsys_device *subsys_device;
- struct subsys_desc subsys_desc;
- void *subsys_handle;
- };
- #endif
- struct cnss_ramdump_info {
- void *ramdump_dev;
- unsigned long ramdump_size;
- void *ramdump_va;
- phys_addr_t ramdump_pa;
- #if IS_ENABLED(CONFIG_QCOM_MEMORY_DUMP_V2)
- struct msm_dump_data dump_data;
- #endif
- };
- struct cnss_dump_seg {
- unsigned long address;
- void *v_address;
- unsigned long size;
- u32 type;
- };
- struct cnss_dump_data {
- u32 version;
- u32 magic;
- char name[32];
- phys_addr_t paddr;
- int nentries;
- u32 seg_version;
- };
- struct cnss_ramdump_info_v2 {
- void *ramdump_dev;
- unsigned long ramdump_size;
- void *dump_data_vaddr;
- u8 dump_data_valid;
- struct cnss_dump_data dump_data;
- };
- #if IS_ENABLED(CONFIG_ESOC)
- struct cnss_esoc_info {
- struct esoc_desc *esoc_desc;
- u8 notify_modem_status;
- void *modem_notify_handler;
- int modem_current_status;
- };
- #endif
- #if IS_ENABLED(CONFIG_INTERCONNECT)
- /**
- * struct cnss_bus_bw_cfg - Interconnect vote data
- * @avg_bw: Vote for average bandwidth
- * @peak_bw: Vote for peak bandwidth
- */
- struct cnss_bus_bw_cfg {
- u32 avg_bw;
- u32 peak_bw;
- };
- /* Number of bw votes (avg, peak) entries that ICC requires */
- #define CNSS_ICC_VOTE_MAX 2
- /**
- * struct cnss_bus_bw_info - Bus bandwidth config for interconnect path
- * @list: Kernel linked list
- * @icc_name: Name of interconnect path as defined in Device tree
- * @icc_path: Interconnect path data structure
- * @cfg_table: Interconnect vote data for average and peak bandwidth
- */
- struct cnss_bus_bw_info {
- struct list_head list;
- const char *icc_name;
- struct icc_path *icc_path;
- struct cnss_bus_bw_cfg *cfg_table;
- };
- #endif
- /**
- * struct cnss_interconnect_cfg - CNSS platform interconnect config
- * @list_head: List of interconnect path bandwidth configs
- * @path_count: Count of interconnect path configured in device tree
- * @current_bw_vote: WLAN driver provided bandwidth vote
- * @bus_bw_cfg_count: Number of bandwidth configs for voting. It is the array
- * size of struct cnss_bus_bw_info.cfg_table
- */
- struct cnss_interconnect_cfg {
- struct list_head list_head;
- u32 path_count;
- int current_bw_vote;
- u32 bus_bw_cfg_count;
- };
- struct cnss_fw_mem {
- size_t size;
- void *va;
- phys_addr_t pa;
- u8 valid;
- u32 type;
- unsigned long attrs;
- };
- struct wlfw_rf_chip_info {
- u32 chip_id;
- u32 chip_family;
- };
- struct wlfw_rf_board_info {
- u32 board_id;
- };
- struct wlfw_soc_info {
- u32 soc_id;
- };
- struct wlfw_fw_version_info {
- u32 fw_version;
- char fw_build_timestamp[QMI_WLFW_MAX_TIMESTAMP_LEN + 1];
- };
- enum cnss_mem_type {
- CNSS_MEM_TYPE_MSA,
- CNSS_MEM_TYPE_DDR,
- CNSS_MEM_BDF,
- CNSS_MEM_M3,
- CNSS_MEM_CAL_V01,
- CNSS_MEM_DPD_V01,
- CNSS_MEM_AUX,
- };
- enum cnss_fw_dump_type {
- CNSS_FW_IMAGE,
- CNSS_FW_RDDM,
- CNSS_FW_REMOTE_HEAP,
- CNSS_FW_CAL,
- CNSS_FW_DUMP_TYPE_MAX,
- };
- struct cnss_dump_entry {
- int type;
- u32 entry_start;
- u32 entry_num;
- };
- struct cnss_dump_meta_info {
- u32 magic;
- u32 version;
- u32 chipset;
- u32 total_entries;
- struct cnss_dump_entry entry[CNSS_FW_DUMP_TYPE_MAX];
- };
- struct cnss_host_dump_meta_info {
- u32 magic;
- u32 version;
- u32 chipset;
- u32 total_entries;
- struct cnss_dump_entry entry[CNSS_HOST_DUMP_TYPE_MAX];
- };
- enum cnss_driver_event_type {
- CNSS_DRIVER_EVENT_SERVER_ARRIVE,
- CNSS_DRIVER_EVENT_SERVER_EXIT,
- CNSS_DRIVER_EVENT_REQUEST_MEM,
- CNSS_DRIVER_EVENT_FW_MEM_READY,
- CNSS_DRIVER_EVENT_FW_READY,
- CNSS_DRIVER_EVENT_COLD_BOOT_CAL_START,
- CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
- CNSS_DRIVER_EVENT_REGISTER_DRIVER,
- CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
- CNSS_DRIVER_EVENT_RECOVERY,
- CNSS_DRIVER_EVENT_FORCE_FW_ASSERT,
- CNSS_DRIVER_EVENT_POWER_UP,
- CNSS_DRIVER_EVENT_POWER_DOWN,
- CNSS_DRIVER_EVENT_IDLE_RESTART,
- CNSS_DRIVER_EVENT_IDLE_SHUTDOWN,
- CNSS_DRIVER_EVENT_IMS_WFC_CALL_IND,
- CNSS_DRIVER_EVENT_WLFW_TWT_CFG_IND,
- CNSS_DRIVER_EVENT_QDSS_TRACE_REQ_MEM,
- CNSS_DRIVER_EVENT_FW_MEM_FILE_SAVE,
- CNSS_DRIVER_EVENT_QDSS_TRACE_FREE,
- CNSS_DRIVER_EVENT_QDSS_TRACE_REQ_DATA,
- CNSS_DRIVER_EVENT_MAX,
- };
- enum cnss_driver_state {
- CNSS_QMI_WLFW_CONNECTED = 0,
- CNSS_FW_MEM_READY,
- CNSS_FW_READY,
- CNSS_IN_COLD_BOOT_CAL,
- CNSS_DRIVER_LOADING,
- CNSS_DRIVER_UNLOADING = 5,
- CNSS_DRIVER_IDLE_RESTART,
- CNSS_DRIVER_IDLE_SHUTDOWN,
- CNSS_DRIVER_PROBED,
- CNSS_DRIVER_RECOVERY,
- CNSS_FW_BOOT_RECOVERY = 10,
- CNSS_DEV_ERR_NOTIFY,
- CNSS_DRIVER_DEBUG,
- CNSS_COEX_CONNECTED,
- CNSS_IMS_CONNECTED,
- CNSS_IN_SUSPEND_RESUME = 15,
- CNSS_IN_REBOOT,
- CNSS_COLD_BOOT_CAL_DONE,
- CNSS_IN_PANIC,
- CNSS_QMI_DEL_SERVER,
- CNSS_QMI_DMS_CONNECTED = 20,
- CNSS_DAEMON_CONNECTED,
- CNSS_PCI_PROBE_DONE,
- CNSS_DRIVER_REGISTER,
- CNSS_WLAN_HW_DISABLED,
- CNSS_FS_READY = 25,
- CNSS_DRIVER_REGISTERED,
- CNSS_DMS_DEL_SERVER,
- CNSS_POWER_OFF,
- };
- struct cnss_recovery_data {
- enum cnss_recovery_reason reason;
- };
- enum cnss_pins {
- CNSS_WLAN_EN,
- CNSS_PCIE_TXP,
- CNSS_PCIE_TXN,
- CNSS_PCIE_RXP,
- CNSS_PCIE_RXN,
- CNSS_PCIE_REFCLKP,
- CNSS_PCIE_REFCLKN,
- CNSS_PCIE_RST,
- CNSS_PCIE_WAKE,
- };
- struct cnss_pin_connect_result {
- u32 fw_pwr_pin_result;
- u32 fw_phy_io_pin_result;
- u32 fw_rf_pin_result;
- u32 host_pin_result;
- };
- enum cnss_debug_quirks {
- LINK_DOWN_SELF_RECOVERY,
- SKIP_DEVICE_BOOT,
- USE_CORE_ONLY_FW,
- SKIP_RECOVERY,
- QMI_BYPASS,
- ENABLE_WALTEST,
- ENABLE_PCI_LINK_DOWN_PANIC,
- FBC_BYPASS,
- ENABLE_DAEMON_SUPPORT,
- DISABLE_DRV,
- DISABLE_IO_COHERENCY,
- IGNORE_PCI_LINK_FAILURE,
- DISABLE_TIME_SYNC,
- FORCE_ONE_MSI,
- QUIRK_MAX_VALUE
- };
- enum cnss_bdf_type {
- CNSS_BDF_BIN,
- CNSS_BDF_ELF,
- CNSS_BDF_REGDB = 4,
- CNSS_BDF_HDS = 6,
- };
- enum cnss_cal_status {
- CNSS_CAL_DONE,
- CNSS_CAL_TIMEOUT,
- CNSS_CAL_FAILURE,
- };
- struct cnss_cal_info {
- enum cnss_cal_status cal_status;
- };
- /**
- * enum cnss_time_sync_period_vote - to get per vote time sync period
- * @TIME_SYNC_VOTE_WLAN: WLAN Driver vote
- * @TIME_SYNC_VOTE_CNSS: sys config vote
- * @TIME_SYNC_VOTE_MAX
- */
- enum cnss_time_sync_period_vote {
- TIME_SYNC_VOTE_WLAN,
- TIME_SYNC_VOTE_CNSS,
- TIME_SYNC_VOTE_MAX,
- };
- struct cnss_control_params {
- unsigned long quirks;
- unsigned int mhi_timeout;
- unsigned int mhi_m2_timeout;
- unsigned int qmi_timeout;
- unsigned int bdf_type;
- unsigned int time_sync_period;
- unsigned int time_sync_period_vote[TIME_SYNC_VOTE_MAX];
- };
- struct cnss_tcs_info {
- resource_size_t cmd_base_addr;
- void __iomem *cmd_base_addr_io;
- };
- struct cnss_cpr_info {
- resource_size_t tcs_cmd_data_addr;
- void __iomem *tcs_cmd_data_addr_io;
- u32 cpr_pmic_addr;
- u32 voltage;
- };
- enum cnss_ce_index {
- CNSS_CE_00,
- CNSS_CE_01,
- CNSS_CE_02,
- CNSS_CE_03,
- CNSS_CE_04,
- CNSS_CE_05,
- CNSS_CE_06,
- CNSS_CE_07,
- CNSS_CE_08,
- CNSS_CE_09,
- CNSS_CE_10,
- CNSS_CE_11,
- CNSS_CE_COMMON,
- };
- struct cnss_dms_data {
- u32 mac_valid;
- u8 mac[QMI_WLFW_MAC_ADDR_SIZE_V01];
- };
- enum cnss_timeout_type {
- CNSS_TIMEOUT_QMI,
- CNSS_TIMEOUT_POWER_UP,
- CNSS_TIMEOUT_IDLE_RESTART,
- CNSS_TIMEOUT_CALIBRATION,
- CNSS_TIMEOUT_WLAN_WATCHDOG,
- CNSS_TIMEOUT_RDDM,
- CNSS_TIMEOUT_RECOVERY,
- CNSS_TIMEOUT_DAEMON_CONNECTION,
- };
- struct cnss_sol_gpio {
- int dev_sol_gpio;
- int dev_sol_irq;
- u32 dev_sol_counter;
- int host_sol_gpio;
- };
- struct cnss_thermal_cdev {
- struct list_head tcdev_list;
- int tcdev_id;
- unsigned long curr_thermal_state;
- unsigned long max_thermal_state;
- struct device_node *dev_node;
- struct thermal_cooling_device *tcdev;
- };
- struct cnss_plat_data {
- struct platform_device *plat_dev;
- enum cnss_driver_mode driver_mode;
- void *bus_priv;
- enum cnss_dev_bus_type bus_type;
- struct list_head vreg_list;
- struct list_head clk_list;
- struct cnss_pinctrl_info pinctrl_info;
- struct cnss_sol_gpio sol_gpio;
- #if IS_ENABLED(CONFIG_MSM_SUBSYSTEM_RESTART)
- struct cnss_subsys_info subsys_info;
- #endif
- struct cnss_ramdump_info ramdump_info;
- struct cnss_ramdump_info_v2 ramdump_info_v2;
- #if IS_ENABLED(CONFIG_ESOC)
- struct cnss_esoc_info esoc_info;
- #endif
- struct cnss_interconnect_cfg icc;
- struct notifier_block modem_nb;
- struct notifier_block reboot_nb;
- struct notifier_block panic_nb;
- struct cnss_platform_cap cap;
- struct pm_qos_request qos_request;
- struct cnss_device_version device_version;
- u32 rc_num;
- unsigned long device_id;
- enum cnss_driver_status driver_status;
- u32 recovery_count;
- u8 recovery_enabled;
- u8 recovery_pcss_enabled;
- u8 hds_enabled;
- unsigned long driver_state;
- struct list_head event_list;
- struct list_head cnss_tcdev_list;
- struct mutex tcdev_lock; /* mutex for cooling devices list access */
- spinlock_t event_lock; /* spinlock for driver work event handling */
- struct work_struct event_work;
- struct workqueue_struct *event_wq;
- struct work_struct recovery_work;
- struct delayed_work wlan_reg_driver_work;
- struct qmi_handle qmi_wlfw;
- struct qmi_handle qmi_dms;
- struct wlfw_rf_chip_info chip_info;
- struct wlfw_rf_board_info board_info;
- struct wlfw_soc_info soc_info;
- struct wlfw_fw_version_info fw_version_info;
- struct cnss_dev_mem_info dev_mem_info[CNSS_MAX_DEV_MEM_NUM];
- char fw_build_id[QMI_WLFW_MAX_BUILD_ID_LEN + 1];
- u32 otp_version;
- u32 fw_mem_seg_len;
- struct cnss_fw_mem fw_mem[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
- struct cnss_fw_mem m3_mem;
- struct cnss_fw_mem tme_lite_mem;
- struct cnss_fw_mem tme_opt_file_mem[QMI_WLFW_MAX_TME_OPT_FILE_NUM];
- struct cnss_fw_mem *cal_mem;
- struct cnss_fw_mem aux_mem;
- u64 cal_time;
- bool cbc_file_download;
- u32 cal_file_size;
- struct completion daemon_connected;
- u32 qdss_mem_seg_len;
- struct cnss_fw_mem qdss_mem[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
- u32 *qdss_reg;
- struct cnss_pin_connect_result pin_result;
- struct dentry *root_dentry;
- atomic_t pm_count;
- struct timer_list fw_boot_timer;
- struct completion power_up_complete;
- struct completion cal_complete;
- struct mutex dev_lock; /* mutex for register access through debugfs */
- struct mutex driver_ops_lock; /* mutex for external driver ops */
- struct cnss_wlan_driver *driver_ops;
- u32 supported_link_speed;
- u32 device_freq_hz;
- u32 diag_reg_read_addr;
- u32 diag_reg_read_mem_type;
- u32 diag_reg_read_len;
- u8 *diag_reg_read_buf;
- u8 cal_done;
- u8 powered_on;
- u8 use_fw_path_with_prefix;
- char firmware_name[MAX_FIRMWARE_NAME_LEN];
- char fw_fallback_name[MAX_FIRMWARE_NAME_LEN];
- #ifndef CONFIG_DISABLE_CNSS_SRAM_DUMP
- u8 *sram_dump;
- #endif
- struct completion rddm_complete;
- struct completion recovery_complete;
- struct cnss_control_params ctrl_params;
- struct cnss_cpr_info cpr_info;
- u64 antenna;
- u64 grant;
- struct qmi_handle coex_qmi;
- struct qmi_handle ims_qmi;
- struct qmi_txn txn;
- struct wakeup_source *recovery_ws;
- u64 dynamic_feature;
- void *get_info_cb_ctx;
- int (*get_info_cb)(void *ctx, void *event, int event_len);
- void *get_driver_async_data_ctx;
- int (*get_driver_async_data_cb)(void *ctx, uint16_t type, void *event, int event_len);
- bool cbc_enabled;
- u8 use_pm_domain;
- u8 use_nv_mac;
- u8 set_wlaon_pwr_ctrl;
- struct cnss_tcs_info tcs_info;
- bool fw_pcie_gen_switch;
- bool fw_aux_uc_support;
- u64 fw_caps;
- u8 pcie_gen_speed;
- struct iommu_domain *audio_iommu_domain;
- bool is_audio_shared_iommu_group;
- struct cnss_dms_data dms;
- int power_up_error;
- u32 hw_trc_override;
- u8 charger_mode;
- struct mbox_client mbox_client_data;
- struct mbox_chan *mbox_chan;
- struct qmp *qmp;
- const char *vreg_ol_cpr, *vreg_ipa;
- const char **pdc_init_table, **vreg_pdc_map, **pmu_vreg_map;
- int pdc_init_table_len, vreg_pdc_map_len, pmu_vreg_map_len;
- bool adsp_pc_enabled;
- u64 feature_list;
- u32 dt_type;
- struct kobject *wifi_kobj;
- u16 hang_event_data_len;
- u32 hang_data_addr_offset;
- /* bitmap to detect FEM combination */
- u8 hwid_bitmap;
- uint32_t num_shadow_regs_v3;
- bool sec_peri_feature_disable;
- struct device_node *dev_node;
- char device_name[CNSS_DEVICE_NAME_SIZE];
- u32 plat_idx;
- bool enumerate_done;
- int qrtr_node_id;
- unsigned int wlfw_service_instance_id;
- const char *pld_bus_ops_name;
- u32 on_chip_pmic_devices_count;
- u32 *on_chip_pmic_board_ids;
- bool no_bwscale;
- bool sleep_clk;
- struct wlchip_serial_id_v01 serial_id;
- bool ipa_shared_cb_enable;
- u32 pcie_switch_type;
- };
- #if IS_ENABLED(CONFIG_ARCH_QCOM)
- static inline u64 cnss_get_host_timestamp(struct cnss_plat_data *plat_priv)
- {
- u64 ticks = __arch_counter_get_cntvct();
- do_div(ticks, TIME_CLOCK_FREQ_HZ / 100000);
- return ticks * 10;
- }
- #else
- static inline u64 cnss_get_host_timestamp(struct cnss_plat_data *plat_priv)
- {
- struct timespec64 ts;
- ktime_get_ts64(&ts);
- return (ts.tv_sec * 1000000) + (ts.tv_nsec / 1000);
- }
- #endif
- int cnss_wlan_hw_disable_check(struct cnss_plat_data *plat_priv);
- int cnss_wlan_hw_enable(void);
- struct cnss_plat_data *cnss_get_plat_priv(struct platform_device *plat_dev);
- struct cnss_plat_data *cnss_get_first_plat_priv(struct platform_device *plat_dev);
- void cnss_pm_stay_awake(struct cnss_plat_data *plat_priv);
- void cnss_pm_relax(struct cnss_plat_data *plat_priv);
- struct cnss_plat_data *cnss_get_plat_priv_by_rc_num(int rc_num);
- int cnss_get_max_plat_env_count(void);
- struct cnss_plat_data *cnss_get_plat_env(int index);
- void cnss_get_qrtr_info(struct cnss_plat_data *plat_priv);
- void cnss_get_sleep_clk_supported(struct cnss_plat_data *plat_priv);
- void cnss_get_bwscal_info(struct cnss_plat_data *plat_priv);
- bool cnss_is_dual_wlan_enabled(void);
- int cnss_driver_event_post(struct cnss_plat_data *plat_priv,
- enum cnss_driver_event_type type,
- u32 flags, void *data);
- int cnss_get_vreg_type(struct cnss_plat_data *plat_priv,
- enum cnss_vreg_type type);
- void cnss_put_vreg_type(struct cnss_plat_data *plat_priv,
- enum cnss_vreg_type type);
- int cnss_vreg_on_type(struct cnss_plat_data *plat_priv,
- enum cnss_vreg_type type);
- int cnss_vreg_off_type(struct cnss_plat_data *plat_priv,
- enum cnss_vreg_type type);
- int cnss_get_clk(struct cnss_plat_data *plat_priv);
- void cnss_put_clk(struct cnss_plat_data *plat_priv);
- int cnss_vreg_unvote_type(struct cnss_plat_data *plat_priv,
- enum cnss_vreg_type type);
- int cnss_get_pinctrl(struct cnss_plat_data *plat_priv);
- int cnss_get_wlan_sw_ctrl(struct cnss_plat_data *plat_priv);
- int cnss_power_on_device(struct cnss_plat_data *plat_priv, bool reset);
- void cnss_power_off_device(struct cnss_plat_data *plat_priv);
- bool cnss_is_device_powered_on(struct cnss_plat_data *plat_priv);
- int cnss_enable_dev_sol_irq(struct cnss_plat_data *plat_priv);
- int cnss_disable_dev_sol_irq(struct cnss_plat_data *plat_priv);
- int cnss_get_dev_sol_value(struct cnss_plat_data *plat_priv);
- int cnss_init_dev_sol_irq(struct cnss_plat_data *plat_priv);
- int cnss_deinit_dev_sol_irq(struct cnss_plat_data *plat_priv);
- int cnss_set_host_sol_value(struct cnss_plat_data *plat_priv, int value);
- int cnss_get_host_sol_value(struct cnss_plat_data *plat_priv);
- int cnss_register_subsys(struct cnss_plat_data *plat_priv);
- void cnss_unregister_subsys(struct cnss_plat_data *plat_priv);
- int cnss_register_ramdump(struct cnss_plat_data *plat_priv);
- void cnss_unregister_ramdump(struct cnss_plat_data *plat_priv);
- int cnss_do_ramdump(struct cnss_plat_data *plat_priv);
- int cnss_do_elf_ramdump(struct cnss_plat_data *plat_priv);
- int cnss_do_host_ramdump(struct cnss_plat_data *plat_priv,
- struct cnss_ssr_driver_dump_entry *ssr_entry,
- size_t num_entries_loaded);
- void cnss_set_pin_connect_status(struct cnss_plat_data *plat_priv);
- int cnss_get_cpr_info(struct cnss_plat_data *plat_priv);
- int cnss_update_cpr_info(struct cnss_plat_data *plat_priv);
- int cnss_va_to_pa(struct device *dev, size_t size, void *va, dma_addr_t dma,
- phys_addr_t *pa, unsigned long attrs);
- int cnss_minidump_add_region(struct cnss_plat_data *plat_priv,
- enum cnss_fw_dump_type type, int seg_no,
- void *va, phys_addr_t pa, size_t size);
- int cnss_minidump_remove_region(struct cnss_plat_data *plat_priv,
- enum cnss_fw_dump_type type, int seg_no,
- void *va, phys_addr_t pa, size_t size);
- int cnss_enable_int_pow_amp_vreg(struct cnss_plat_data *plat_priv);
- int cnss_get_tcs_info(struct cnss_plat_data *plat_priv);
- unsigned int cnss_get_timeout(struct cnss_plat_data *plat_priv,
- enum cnss_timeout_type);
- int cnss_aop_interface_init(struct cnss_plat_data *plat_priv);
- void cnss_aop_interface_deinit(struct cnss_plat_data *plat_priv);
- int cnss_aop_pdc_reconfig(struct cnss_plat_data *plat_priv);
- int cnss_aop_send_msg(struct cnss_plat_data *plat_priv, char *msg);
- void cnss_power_misc_params_init(struct cnss_plat_data *plat_priv);
- void cnss_pci_of_switch_type_init(struct cnss_plat_data *plat_priv);
- int cnss_aop_ol_cpr_cfg_setup(struct cnss_plat_data *plat_priv,
- struct wlfw_pmu_cfg_v01 *fw_pmu_cfg);
- int cnss_request_firmware_direct(struct cnss_plat_data *plat_priv,
- const struct firmware **fw_entry,
- const char *filename);
- int cnss_set_feature_list(struct cnss_plat_data *plat_priv,
- enum cnss_feature_v01 feature);
- int cnss_clear_feature_list(struct cnss_plat_data *plat_priv,
- enum cnss_feature_v01 feature);
- int cnss_get_feature_list(struct cnss_plat_data *plat_priv,
- u64 *feature_list);
- int cnss_get_input_gpio_value(struct cnss_plat_data *plat_priv, int gpio_num);
- bool cnss_check_driver_loading_allowed(void);
- int cnss_dev_specific_power_on(struct cnss_plat_data *plat_priv);
- void cnss_recovery_handler(struct cnss_plat_data *plat_priv);
- size_t cnss_get_platform_name(struct cnss_plat_data *plat_priv,
- char *buf, const size_t buf_len);
- int cnss_iommu_map(struct iommu_domain *domain, unsigned long iova,
- phys_addr_t paddr, size_t size, int prot);
- int cnss_select_pinctrl_enable(struct cnss_plat_data *plat_priv);
- int cnss_select_pinctrl_state(struct cnss_plat_data *plat_priv, bool state);
- #endif /* _CNSS_MAIN_H */
|