1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132171331713417135171361713717138171391714017141171421714317144171451714617147171481714917150171511715217153171541715517156171571715817159171601716117162171631716417165171661716717168171691717017171171721717317174171751717617177171781717917180171811718217183171841718517186171871718817189171901719117192171931719417195171961719717198171991720017201172021720317204172051720617207172081720917210172111721217213172141721517216172171721817219172201722117222172231722417225172261722717228172291723017231172321723317234172351723617237172381723917240172411724217243172441724517246172471724817249172501725117252172531725417255172561725717258172591726017261172621726317264172651726617267172681726917270172711727217273172741727517276172771727817279172801728117282172831728417285172861728717288172891729017291172921729317294172951729617297172981729917300173011730217303173041730517306173071730817309173101731117312173131731417315173161731717318173191732017321173221732317324173251732617327173281732917330173311733217333173341733517336173371733817339173401734117342173431734417345173461734717348173491735017351173521735317354173551735617357173581735917360173611736217363173641736517366173671736817369173701737117372173731737417375173761737717378173791738017381173821738317384173851738617387173881738917390173911739217393173941739517396173971739817399174001740117402174031740417405174061740717408174091741017411174121741317414174151741617417174181741917420174211742217423174241742517426174271742817429174301743117432174331743417435174361743717438174391744017441174421744317444174451744617447174481744917450174511745217453174541745517456174571745817459174601746117462174631746417465174661746717468174691747017471174721747317474174751747617477174781747917480174811748217483174841748517486174871748817489174901749117492174931749417495174961749717498174991750017501175021750317504175051750617507175081750917510175111751217513175141751517516175171751817519175201752117522175231752417525175261752717528175291753017531175321753317534175351753617537175381753917540175411754217543175441754517546175471754817549175501755117552175531755417555175561755717558175591756017561175621756317564175651756617567175681756917570175711757217573175741757517576175771757817579175801758117582175831758417585175861758717588175891759017591175921759317594175951759617597175981759917600176011760217603176041760517606176071760817609176101761117612176131761417615176161761717618176191762017621176221762317624176251762617627176281762917630176311763217633176341763517636176371763817639176401764117642176431764417645176461764717648176491765017651176521765317654176551765617657176581765917660176611766217663176641766517666176671766817669176701767117672176731767417675176761767717678176791768017681176821768317684176851768617687176881768917690176911769217693176941769517696176971769817699177001770117702177031770417705177061770717708177091771017711177121771317714177151771617717177181771917720177211772217723177241772517726177271772817729177301773117732177331773417735177361773717738177391774017741177421774317744177451774617747177481774917750177511775217753177541775517756177571775817759177601776117762177631776417765177661776717768177691777017771177721777317774177751777617777177781777917780177811778217783177841778517786177871778817789177901779117792177931779417795177961779717798177991780017801178021780317804178051780617807178081780917810178111781217813178141781517816178171781817819178201782117822178231782417825178261782717828178291783017831178321783317834178351783617837178381783917840178411784217843178441784517846178471784817849178501785117852178531785417855178561785717858178591786017861178621786317864178651786617867178681786917870178711787217873178741787517876178771787817879178801788117882178831788417885178861788717888178891789017891178921789317894178951789617897178981789917900179011790217903179041790517906179071790817909179101791117912179131791417915179161791717918179191792017921179221792317924179251792617927179281792917930179311793217933179341793517936179371793817939179401794117942179431794417945179461794717948179491795017951179521795317954179551795617957179581795917960179611796217963179641796517966179671796817969179701797117972179731797417975179761797717978179791798017981179821798317984179851798617987179881798917990179911799217993179941799517996179971799817999180001800118002180031800418005180061800718008180091801018011180121801318014180151801618017180181801918020180211802218023180241802518026180271802818029180301803118032180331803418035180361803718038180391804018041180421804318044180451804618047180481804918050180511805218053180541805518056180571805818059180601806118062180631806418065180661806718068180691807018071180721807318074180751807618077180781807918080180811808218083180841808518086180871808818089180901809118092180931809418095180961809718098180991810018101181021810318104181051810618107181081810918110181111811218113181141811518116181171811818119181201812118122181231812418125181261812718128181291813018131181321813318134181351813618137181381813918140181411814218143181441814518146181471814818149181501815118152181531815418155181561815718158181591816018161181621816318164181651816618167181681816918170181711817218173181741817518176181771817818179181801818118182181831818418185181861818718188181891819018191181921819318194181951819618197181981819918200182011820218203182041820518206182071820818209182101821118212182131821418215182161821718218182191822018221182221822318224182251822618227182281822918230182311823218233182341823518236182371823818239182401824118242182431824418245182461824718248182491825018251182521825318254182551825618257182581825918260182611826218263182641826518266182671826818269182701827118272182731827418275182761827718278182791828018281182821828318284182851828618287182881828918290182911829218293182941829518296182971829818299183001830118302183031830418305183061830718308183091831018311183121831318314183151831618317183181831918320183211832218323183241832518326183271832818329183301833118332183331833418335183361833718338183391834018341183421834318344183451834618347183481834918350183511835218353183541835518356183571835818359183601836118362183631836418365183661836718368183691837018371183721837318374183751837618377183781837918380183811838218383183841838518386183871838818389183901839118392183931839418395183961839718398183991840018401184021840318404184051840618407184081840918410184111841218413184141841518416184171841818419184201842118422184231842418425184261842718428184291843018431184321843318434184351843618437184381843918440184411844218443184441844518446184471844818449184501845118452184531845418455184561845718458184591846018461184621846318464184651846618467184681846918470184711847218473184741847518476184771847818479184801848118482184831848418485184861848718488184891849018491184921849318494184951849618497184981849918500185011850218503185041850518506185071850818509185101851118512185131851418515185161851718518185191852018521185221852318524185251852618527185281852918530185311853218533185341853518536185371853818539185401854118542185431854418545185461854718548185491855018551185521855318554185551855618557185581855918560185611856218563185641856518566185671856818569185701857118572185731857418575185761857718578185791858018581185821858318584185851858618587185881858918590185911859218593185941859518596185971859818599186001860118602186031860418605186061860718608186091861018611186121861318614186151861618617186181861918620186211862218623186241862518626186271862818629186301863118632186331863418635186361863718638186391864018641186421864318644186451864618647186481864918650186511865218653186541865518656186571865818659186601866118662186631866418665186661866718668186691867018671186721867318674186751867618677186781867918680186811868218683186841868518686186871868818689186901869118692186931869418695186961869718698186991870018701187021870318704187051870618707187081870918710187111871218713187141871518716187171871818719187201872118722187231872418725187261872718728187291873018731187321873318734187351873618737187381873918740187411874218743187441874518746187471874818749187501875118752187531875418755187561875718758187591876018761187621876318764187651876618767187681876918770187711877218773187741877518776187771877818779187801878118782187831878418785187861878718788187891879018791187921879318794187951879618797187981879918800188011880218803188041880518806188071880818809188101881118812188131881418815188161881718818188191882018821188221882318824188251882618827188281882918830188311883218833188341883518836188371883818839188401884118842188431884418845188461884718848188491885018851188521885318854188551885618857188581885918860188611886218863188641886518866188671886818869188701887118872188731887418875188761887718878188791888018881188821888318884188851888618887188881888918890188911889218893188941889518896188971889818899189001890118902189031890418905189061890718908189091891018911189121891318914189151891618917189181891918920189211892218923189241892518926189271892818929189301893118932189331893418935189361893718938189391894018941189421894318944189451894618947189481894918950189511895218953189541895518956189571895818959189601896118962189631896418965189661896718968189691897018971189721897318974189751897618977189781897918980189811898218983189841898518986189871898818989189901899118992189931899418995189961899718998189991900019001190021900319004190051900619007190081900919010190111901219013190141901519016190171901819019190201902119022190231902419025190261902719028190291903019031190321903319034190351903619037190381903919040190411904219043190441904519046190471904819049190501905119052190531905419055190561905719058190591906019061190621906319064190651906619067190681906919070190711907219073190741907519076190771907819079190801908119082190831908419085190861908719088190891909019091190921909319094190951909619097190981909919100191011910219103191041910519106191071910819109191101911119112191131911419115191161911719118191191912019121191221912319124191251912619127191281912919130191311913219133191341913519136191371913819139191401914119142191431914419145191461914719148191491915019151191521915319154191551915619157191581915919160191611916219163191641916519166191671916819169191701917119172191731917419175191761917719178191791918019181191821918319184191851918619187191881918919190191911919219193191941919519196191971919819199192001920119202192031920419205192061920719208192091921019211192121921319214192151921619217192181921919220192211922219223192241922519226192271922819229192301923119232192331923419235192361923719238192391924019241192421924319244192451924619247192481924919250192511925219253192541925519256192571925819259192601926119262192631926419265192661926719268192691927019271192721927319274192751927619277192781927919280192811928219283192841928519286192871928819289192901929119292192931929419295192961929719298192991930019301193021930319304193051930619307193081930919310193111931219313193141931519316193171931819319193201932119322193231932419325193261932719328193291933019331193321933319334193351933619337193381933919340193411934219343193441934519346193471934819349193501935119352193531935419355193561935719358193591936019361193621936319364193651936619367193681936919370193711937219373193741937519376193771937819379193801938119382193831938419385193861938719388193891939019391193921939319394193951939619397193981939919400194011940219403194041940519406194071940819409194101941119412194131941419415194161941719418194191942019421194221942319424194251942619427194281942919430194311943219433194341943519436194371943819439194401944119442194431944419445194461944719448194491945019451194521945319454194551945619457194581945919460194611946219463194641946519466194671946819469194701947119472194731947419475194761947719478194791948019481194821948319484194851948619487194881948919490194911949219493194941949519496194971949819499195001950119502195031950419505195061950719508195091951019511195121951319514195151951619517195181951919520195211952219523195241952519526195271952819529195301953119532195331953419535195361953719538195391954019541195421954319544195451954619547195481954919550195511955219553195541955519556195571955819559195601956119562195631956419565195661956719568195691957019571195721957319574195751957619577195781957919580195811958219583195841958519586195871958819589195901959119592195931959419595195961959719598195991960019601196021960319604196051960619607196081960919610196111961219613196141961519616196171961819619196201962119622196231962419625196261962719628196291963019631196321963319634196351963619637196381963919640196411964219643196441964519646196471964819649196501965119652196531965419655196561965719658196591966019661196621966319664196651966619667196681966919670196711967219673196741967519676196771967819679196801968119682196831968419685196861968719688196891969019691196921969319694196951969619697196981969919700197011970219703197041970519706197071970819709197101971119712197131971419715197161971719718197191972019721197221972319724197251972619727197281972919730197311973219733197341973519736197371973819739197401974119742197431974419745197461974719748197491975019751197521975319754197551975619757197581975919760197611976219763197641976519766197671976819769197701977119772197731977419775197761977719778197791978019781197821978319784197851978619787197881978919790197911979219793197941979519796197971979819799198001980119802198031980419805198061980719808198091981019811198121981319814198151981619817198181981919820198211982219823198241982519826198271982819829198301983119832198331983419835198361983719838198391984019841198421984319844198451984619847198481984919850198511985219853198541985519856198571985819859198601986119862198631986419865198661986719868198691987019871198721987319874198751987619877198781987919880198811988219883198841988519886198871988819889198901989119892198931989419895198961989719898198991990019901199021990319904199051990619907199081990919910199111991219913199141991519916199171991819919199201992119922199231992419925199261992719928199291993019931199321993319934199351993619937199381993919940199411994219943199441994519946199471994819949199501995119952199531995419955199561995719958199591996019961199621996319964199651996619967199681996919970199711997219973199741997519976199771997819979199801998119982199831998419985199861998719988199891999019991199921999319994199951999619997199981999920000200012000220003200042000520006200072000820009200102001120012200132001420015200162001720018200192002020021200222002320024200252002620027200282002920030200312003220033200342003520036200372003820039200402004120042200432004420045200462004720048200492005020051200522005320054200552005620057200582005920060200612006220063200642006520066200672006820069200702007120072200732007420075200762007720078200792008020081200822008320084200852008620087200882008920090200912009220093200942009520096200972009820099201002010120102201032010420105201062010720108201092011020111201122011320114201152011620117201182011920120201212012220123201242012520126201272012820129201302013120132201332013420135201362013720138201392014020141201422014320144201452014620147201482014920150201512015220153201542015520156201572015820159201602016120162201632016420165201662016720168201692017020171201722017320174201752017620177201782017920180201812018220183201842018520186201872018820189201902019120192201932019420195201962019720198201992020020201202022020320204202052020620207202082020920210202112021220213202142021520216202172021820219202202022120222202232022420225202262022720228202292023020231202322023320234202352023620237202382023920240202412024220243202442024520246202472024820249202502025120252202532025420255202562025720258202592026020261202622026320264202652026620267202682026920270202712027220273202742027520276202772027820279202802028120282202832028420285202862028720288202892029020291202922029320294202952029620297202982029920300203012030220303203042030520306203072030820309203102031120312203132031420315203162031720318203192032020321203222032320324203252032620327203282032920330203312033220333203342033520336203372033820339203402034120342203432034420345203462034720348203492035020351203522035320354203552035620357203582035920360203612036220363203642036520366203672036820369203702037120372203732037420375203762037720378203792038020381203822038320384203852038620387203882038920390203912039220393203942039520396203972039820399204002040120402204032040420405204062040720408204092041020411204122041320414204152041620417204182041920420204212042220423204242042520426204272042820429204302043120432204332043420435204362043720438204392044020441204422044320444204452044620447204482044920450204512045220453204542045520456204572045820459204602046120462204632046420465204662046720468204692047020471204722047320474204752047620477204782047920480204812048220483204842048520486204872048820489204902049120492204932049420495204962049720498204992050020501205022050320504205052050620507205082050920510205112051220513205142051520516205172051820519205202052120522205232052420525205262052720528205292053020531205322053320534205352053620537205382053920540205412054220543205442054520546205472054820549205502055120552205532055420555205562055720558205592056020561205622056320564205652056620567205682056920570205712057220573205742057520576205772057820579205802058120582205832058420585205862058720588205892059020591205922059320594205952059620597205982059920600206012060220603206042060520606206072060820609206102061120612206132061420615206162061720618206192062020621206222062320624206252062620627206282062920630206312063220633206342063520636206372063820639206402064120642206432064420645206462064720648206492065020651206522065320654206552065620657206582065920660206612066220663206642066520666206672066820669206702067120672206732067420675206762067720678206792068020681206822068320684206852068620687206882068920690206912069220693206942069520696206972069820699207002070120702207032070420705207062070720708207092071020711207122071320714207152071620717207182071920720207212072220723207242072520726207272072820729207302073120732207332073420735207362073720738207392074020741207422074320744207452074620747207482074920750207512075220753207542075520756207572075820759207602076120762207632076420765207662076720768207692077020771207722077320774207752077620777207782077920780207812078220783207842078520786207872078820789207902079120792207932079420795207962079720798207992080020801208022080320804208052080620807208082080920810208112081220813208142081520816208172081820819208202082120822208232082420825208262082720828208292083020831208322083320834208352083620837208382083920840208412084220843208442084520846208472084820849208502085120852208532085420855208562085720858208592086020861208622086320864208652086620867208682086920870208712087220873208742087520876208772087820879208802088120882208832088420885208862088720888208892089020891208922089320894208952089620897208982089920900209012090220903209042090520906209072090820909209102091120912209132091420915209162091720918209192092020921209222092320924209252092620927209282092920930209312093220933209342093520936209372093820939209402094120942209432094420945209462094720948209492095020951209522095320954209552095620957209582095920960209612096220963209642096520966209672096820969209702097120972209732097420975209762097720978209792098020981209822098320984209852098620987209882098920990209912099220993209942099520996209972099820999210002100121002210032100421005210062100721008210092101021011210122101321014210152101621017210182101921020210212102221023210242102521026210272102821029210302103121032210332103421035210362103721038210392104021041210422104321044210452104621047210482104921050210512105221053210542105521056210572105821059210602106121062210632106421065210662106721068210692107021071210722107321074210752107621077210782107921080210812108221083210842108521086210872108821089210902109121092210932109421095210962109721098210992110021101211022110321104211052110621107211082110921110211112111221113211142111521116211172111821119211202112121122211232112421125211262112721128211292113021131211322113321134211352113621137211382113921140211412114221143211442114521146211472114821149211502115121152211532115421155211562115721158211592116021161211622116321164211652116621167211682116921170211712117221173211742117521176211772117821179211802118121182211832118421185211862118721188211892119021191211922119321194211952119621197211982119921200212012120221203212042120521206212072120821209212102121121212212132121421215212162121721218212192122021221212222122321224212252122621227212282122921230212312123221233212342123521236212372123821239212402124121242212432124421245212462124721248212492125021251212522125321254212552125621257212582125921260212612126221263212642126521266212672126821269212702127121272212732127421275212762127721278212792128021281212822128321284212852128621287212882128921290212912129221293212942129521296212972129821299213002130121302213032130421305213062130721308213092131021311213122131321314213152131621317213182131921320213212132221323213242132521326213272132821329213302133121332213332133421335213362133721338213392134021341213422134321344213452134621347213482134921350213512135221353213542135521356213572135821359213602136121362213632136421365213662136721368213692137021371213722137321374213752137621377213782137921380213812138221383213842138521386213872138821389213902139121392213932139421395213962139721398213992140021401214022140321404214052140621407214082140921410214112141221413214142141521416214172141821419214202142121422214232142421425214262142721428214292143021431214322143321434214352143621437214382143921440214412144221443214442144521446214472144821449214502145121452214532145421455214562145721458214592146021461214622146321464214652146621467214682146921470214712147221473214742147521476214772147821479214802148121482214832148421485214862148721488214892149021491214922149321494214952149621497214982149921500215012150221503215042150521506215072150821509215102151121512215132151421515215162151721518215192152021521215222152321524215252152621527215282152921530215312153221533215342153521536215372153821539215402154121542215432154421545215462154721548215492155021551215522155321554215552155621557215582155921560215612156221563215642156521566215672156821569215702157121572215732157421575215762157721578215792158021581215822158321584215852158621587215882158921590215912159221593215942159521596215972159821599216002160121602216032160421605216062160721608216092161021611216122161321614216152161621617216182161921620216212162221623216242162521626216272162821629216302163121632216332163421635216362163721638216392164021641216422164321644216452164621647216482164921650216512165221653216542165521656216572165821659216602166121662216632166421665216662166721668216692167021671216722167321674216752167621677216782167921680216812168221683216842168521686216872168821689216902169121692216932169421695216962169721698216992170021701217022170321704217052170621707217082170921710217112171221713217142171521716217172171821719217202172121722217232172421725217262172721728217292173021731217322173321734217352173621737217382173921740217412174221743217442174521746217472174821749217502175121752217532175421755217562175721758217592176021761217622176321764217652176621767217682176921770217712177221773217742177521776217772177821779217802178121782217832178421785217862178721788217892179021791217922179321794217952179621797217982179921800218012180221803218042180521806218072180821809218102181121812218132181421815218162181721818218192182021821218222182321824218252182621827218282182921830218312183221833218342183521836218372183821839218402184121842218432184421845218462184721848218492185021851218522185321854218552185621857218582185921860218612186221863218642186521866218672186821869218702187121872218732187421875218762187721878218792188021881218822188321884218852188621887218882188921890218912189221893218942189521896218972189821899219002190121902219032190421905219062190721908219092191021911219122191321914219152191621917219182191921920219212192221923219242192521926219272192821929219302193121932219332193421935219362193721938219392194021941219422194321944219452194621947219482194921950219512195221953219542195521956219572195821959219602196121962219632196421965219662196721968219692197021971219722197321974219752197621977219782197921980219812198221983219842198521986219872198821989219902199121992219932199421995219962199721998219992200022001220022200322004220052200622007220082200922010220112201222013220142201522016220172201822019220202202122022220232202422025220262202722028220292203022031220322203322034220352203622037220382203922040220412204222043220442204522046220472204822049220502205122052220532205422055220562205722058220592206022061220622206322064220652206622067220682206922070220712207222073220742207522076220772207822079220802208122082220832208422085220862208722088220892209022091220922209322094220952209622097220982209922100221012210222103221042210522106221072210822109221102211122112221132211422115221162211722118221192212022121221222212322124221252212622127221282212922130221312213222133221342213522136221372213822139221402214122142221432214422145221462214722148221492215022151221522215322154221552215622157221582215922160221612216222163221642216522166221672216822169221702217122172221732217422175221762217722178221792218022181221822218322184221852218622187221882218922190221912219222193221942219522196221972219822199222002220122202222032220422205222062220722208222092221022211222122221322214222152221622217222182221922220222212222222223222242222522226222272222822229222302223122232222332223422235222362223722238222392224022241222422224322244222452224622247222482224922250222512225222253222542225522256222572225822259222602226122262222632226422265222662226722268222692227022271222722227322274222752227622277222782227922280222812228222283222842228522286222872228822289222902229122292222932229422295222962229722298222992230022301223022230322304223052230622307223082230922310223112231222313223142231522316223172231822319223202232122322223232232422325223262232722328223292233022331223322233322334223352233622337223382233922340223412234222343223442234522346223472234822349223502235122352223532235422355223562235722358223592236022361223622236322364223652236622367223682236922370223712237222373223742237522376223772237822379223802238122382223832238422385223862238722388223892239022391223922239322394223952239622397223982239922400224012240222403224042240522406224072240822409224102241122412224132241422415224162241722418224192242022421224222242322424224252242622427224282242922430224312243222433224342243522436224372243822439224402244122442224432244422445224462244722448224492245022451224522245322454224552245622457224582245922460224612246222463224642246522466224672246822469224702247122472224732247422475224762247722478224792248022481224822248322484224852248622487224882248922490224912249222493224942249522496224972249822499225002250122502225032250422505225062250722508225092251022511225122251322514225152251622517225182251922520225212252222523225242252522526225272252822529225302253122532225332253422535225362253722538225392254022541225422254322544225452254622547225482254922550225512255222553225542255522556225572255822559225602256122562225632256422565225662256722568225692257022571225722257322574225752257622577225782257922580225812258222583225842258522586225872258822589225902259122592225932259422595225962259722598225992260022601226022260322604226052260622607226082260922610226112261222613226142261522616226172261822619226202262122622226232262422625226262262722628226292263022631226322263322634226352263622637226382263922640226412264222643226442264522646226472264822649226502265122652226532265422655226562265722658226592266022661226622266322664226652266622667226682266922670226712267222673226742267522676226772267822679226802268122682226832268422685226862268722688226892269022691226922269322694226952269622697226982269922700227012270222703227042270522706227072270822709227102271122712227132271422715227162271722718227192272022721227222272322724227252272622727227282272922730227312273222733227342273522736227372273822739227402274122742227432274422745227462274722748227492275022751227522275322754227552275622757227582275922760227612276222763227642276522766227672276822769227702277122772227732277422775227762277722778227792278022781227822278322784227852278622787227882278922790227912279222793227942279522796227972279822799228002280122802228032280422805228062280722808228092281022811228122281322814228152281622817228182281922820228212282222823228242282522826228272282822829228302283122832228332283422835228362283722838228392284022841228422284322844228452284622847228482284922850228512285222853228542285522856228572285822859228602286122862228632286422865228662286722868228692287022871228722287322874228752287622877228782287922880228812288222883228842288522886228872288822889228902289122892228932289422895228962289722898228992290022901229022290322904229052290622907229082290922910229112291222913229142291522916229172291822919229202292122922229232292422925229262292722928229292293022931229322293322934229352293622937229382293922940229412294222943229442294522946229472294822949229502295122952229532295422955229562295722958229592296022961229622296322964229652296622967229682296922970229712297222973229742297522976229772297822979229802298122982229832298422985229862298722988229892299022991229922299322994229952299622997229982299923000230012300223003230042300523006230072300823009230102301123012230132301423015230162301723018230192302023021230222302323024230252302623027230282302923030230312303223033230342303523036230372303823039230402304123042230432304423045230462304723048230492305023051230522305323054230552305623057230582305923060230612306223063230642306523066230672306823069230702307123072230732307423075230762307723078230792308023081230822308323084230852308623087230882308923090230912309223093230942309523096230972309823099231002310123102231032310423105231062310723108231092311023111231122311323114231152311623117231182311923120231212312223123231242312523126231272312823129231302313123132231332313423135231362313723138231392314023141231422314323144231452314623147231482314923150231512315223153231542315523156231572315823159231602316123162231632316423165231662316723168231692317023171231722317323174231752317623177231782317923180231812318223183231842318523186231872318823189231902319123192231932319423195231962319723198231992320023201232022320323204232052320623207232082320923210232112321223213232142321523216232172321823219232202322123222232232322423225232262322723228232292323023231232322323323234232352323623237232382323923240232412324223243232442324523246232472324823249 |
- /*
- * Copyright (c) 2011-2021 The Linux Foundation. All rights reserved.
- * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
- *
- * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
- *
- *
- * Permission to use, copy, modify, and/or distribute this software for
- * any purpose with or without fee is hereby granted, provided that the
- * above copyright notice and this permission notice appear in all
- * copies.
- *
- * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
- * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
- * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
- * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
- * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
- * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
- * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
- * PERFORMANCE OF THIS SOFTWARE.
- */
- /*
- * This file was originally distributed by Qualcomm Atheros, Inc.
- * under proprietary terms before Copyright ownership was assigned
- * to the Linux Foundation.
- */
- /**
- * @file htt.h
- *
- * @details the public header file of HTT layer
- */
- #ifndef _HTT_H_
- #define _HTT_H_
- #include <htt_deps.h>
- #include <htt_common.h>
- /*
- * Unless explicitly specified to use 64 bits to represent physical addresses
- * (or more precisely, bus addresses), default to 32 bits.
- */
- #ifndef HTT_PADDR64
- #define HTT_PADDR64 0
- #endif
- #ifndef offsetof
- #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
- #endif
- /*
- * HTT version history:
- * 1.0 initial numbered version
- * 1.1 modifications to STATS messages.
- * These modifications are not backwards compatible, but since the
- * STATS messages themselves are non-essential (they are for debugging),
- * the 1.1 version of the HTT message library as a whole is compatible
- * with the 1.0 version.
- * 1.2 reset mask IE added to STATS_REQ message
- * 1.3 stat config IE added to STATS_REQ message
- *----
- * 2.0 FW rx PPDU desc added to RX_IND message
- * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
- *----
- * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
- * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
- * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
- * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
- * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
- * 3.4 Added tx_compl_req flag in HTT tx descriptor
- * 3.5 Added flush and fail stats in rx_reorder stats structure
- * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
- * 3.7 Made changes to support EOS Mac_core 3.0
- * 3.8 Added txq_group information element definition;
- * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
- * 3.9 Added HTT_T2H CHAN_CHANGE message;
- * Allow buffer addresses in bus-address format to be stored as
- * either 32 bits or 64 bits.
- * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
- * messages to specify which HTT options to use.
- * Initial TLV options cover:
- * - whether to use 32 or 64 bits to represent LL bus addresses
- * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
- * - how many tx queue groups to use
- * 3.11 Expand rx debug stats:
- * - Expand the rx_reorder_stats struct with stats about successful and
- * failed rx buffer allcoations.
- * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
- * the supply, allocation, use, and recycling of rx buffers for the
- * "remote ring" of rx buffers in host member in LL systems.
- * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
- * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
- * 3.13 Add constants + macros to support 64-bit address format for the
- * tx fragments descriptor, the rx ring buffer, and the rx ring
- * index shadow register.
- * 3.14 Add a method for the host to provide detailed per-frame tx specs:
- * - Add htt_tx_msdu_desc_ext_t struct def.
- * - Add TLV to specify whether the target supports the HTT tx MSDU
- * extension descriptor.
- * - Change a reserved bit in the HTT tx MSDU descriptor to an
- * "extension" bit, to specify whether a HTT tx MSDU extension
- * descriptor is present.
- * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
- * (This allows the host to obtain key information about the MSDU
- * from a memory location already in the cache, rather than taking a
- * cache miss for each MSDU by reading the HW rx descs.)
- * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
- * whether a copy-engine classification result is appended to TX_FRM.
- * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
- * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
- * tx frames in the target after the peer has already been deleted.
- * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
- * 3.20 Expand rx_reorder_stats.
- * 3.21 Add optional rx channel spec to HL RX_IND.
- * 3.22 Expand rx_reorder_stats
- * (distinguish duplicates within vs. outside block ack window)
- * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
- * The justified rate is calculated by two steps. The first is to multiply
- * user-rate by (1 - PER) and the other is to smooth the step 1's result
- * by a low pass filter.
- * This change allows HL download scheduling to consider the WLAN rate
- * that will be used for transmitting the downloaded frames.
- * 3.24 Expand rx_reorder_stats
- * (add counter for decrypt / MIC errors)
- * 3.25 Expand rx_reorder_stats
- * (add counter of frames received into both local + remote rings)
- * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
- * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
- * 3.27 Add a new interface for flow-control. The following t2h messages have
- * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
- * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
- * 3.28 Add a new interface for ring interface change. The following two h2t
- * and one t2h messages have been included:
- * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
- * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
- * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
- * information elements passed from the host to a Lithium target,
- * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
- * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
- * targets).
- * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
- * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
- * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
- * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
- * sharing stats
- * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
- * 3.34 Add HW_PEER_ID field to PEER_MAP
- * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
- * (changes are not backwards compatible, but HTT_SRING_SETUP message is
- * not yet in use)
- * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
- * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
- * 3.38 Add holes_no_filled field to rx_reorder_stats
- * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
- * 3.40 Add optional timestamps in the HTT tx completion
- * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
- * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
- * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
- * 3.44 Add htt_tx_wbm_completion_v2
- * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
- * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
- * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
- * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
- * HTT_T2H_MSG_TYPE_PKTLOG
- * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
- * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
- * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
- * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
- * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
- * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
- * 3.55 Add initiator / responder flags to RX_DELBA indication
- * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
- * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
- * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
- * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
- * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
- * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
- * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
- * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
- * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
- * array to the end of HTT_T2H TX_COMPL_IND msg
- * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
- * a "cookie" to identify a MSDU, and to specify to not apply aggregation
- * for a MSDU.
- * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
- * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
- * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
- * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
- * 3.69 Add htt_ul_ofdma_user_info_v0 defs
- * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
- * 3.71 Add rx offload engine / flow search engine htt setup message defs for
- * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
- * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
- * htt_tx_data_hdr_information
- * 3.73 Add channel pre-calibration data upload and download messages defs for
- * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
- * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
- * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
- * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
- * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
- * 3.78 Add htt_ppdu_id def.
- * 3.79 Add HTT_NUM_AC_WMM def.
- * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
- * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
- * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
- * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
- * 3.84 Add fisa_control_bits_v2 def.
- * 3.85 Add HTT_RX_PEER_META_DATA defs.
- * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
- * 3.87 Add on-chip AST index field to PEER_MAP_V2 msg.
- * 3.88 Add HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE def.
- * 3.89 Add MSDU queue enumerations.
- * 3.90 Add HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND def.
- * 3.91 Add HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP, _UNMAP defs.
- * 3.92 Add HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG def.
- * 3.93 Add HTT_T2H_MSG_TYPE_PEER_MAP_V3 def.
- * 3.94 Add HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
- * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND defs.
- * 3.95 Add HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
- * 3.96 Modify HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
- * 3.97 Add tx MSDU drop byte count fields in vdev_txrx_stats_hw_stats TLV.
- * 3.98 Add htt_tx_tcl_metadata_v2 def.
- * 3.99 Add HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ, _UNMAP_REQ, _MAP_REPORT_REQ and
- * HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF defs.
- * 3.100 Add htt_tx_wbm_completion_v3 def.
- * 3.101 Add HTT_UL_OFDMA_USER_INFO_V1_BITMAP defs.
- * 3.102 Add HTT_H2T_MSG_TYPE_MSI_SETUP def.
- * 3.103 Add HTT_T2H_SAWF_MSDUQ_INFO_IND defs.
- * 3.104 Add mgmt/ctrl/data specs in rx ring cfg.
- * 3.105 Add HTT_H2T STREAMING_STATS_REQ + HTT_T2H STREAMING_STATS_IND defs.
- * 3.106 Add HTT_T2H_PPDU_ID_FMT_IND def.
- * 3.107 Add traffic_end_indication bitfield in htt_tx_msdu_desc_ext2_t.
- * 3.108 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP def.
- * 3.109 Add HTT_T2H RX_ADDBA_EXTN,RX_DELBA_EXTN defs.
- * 3.110 Add more word_mask fields in htt_tx_monitor_cfg_t.
- * 3.111 Add RXPCU filter enable flag in RX_RING_SELECTION_CFG msg.
- * 3.112 Add logical_link_id field in rx_peer_metadata_v1.
- * 3.113 Add add rx msdu,mpdu,ppdu fields in rx_ring_selection_cfg_t
- * 3.114 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET def.
- * 3.115 Add HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP and
- * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE msg defs.
- * 3.116 Add HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE flag.
- * 3.117 Add HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND def.
- * 3.118 Add HTT_T2H_MSG_TYPE_RX_DATA_IND and _SOFT_UMAC_TX_COMPL_IND defs.
- * 3.119 Add RX_PEER_META_DATA V1A and V1B defs.
- * 3.120 Add HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND, _RESP defs.
- * 3.121 Add HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND def.
- * 3.122 Add is_umac_hang flag in H2T UMAC_HANG_RECOVERY_SOC_START_PRE_RESET msg
- * 3.123 Add HTT_OPTION_TLV_TCL_METADATA_V21 def.
- * 3.124 Add HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT def.
- * 3.125 Expand fisa_aggr_limit bits in fisa_control_bits_v2.
- * 3.126 Add HTT_RXDATA_ERR_INVALID_PEER def.
- * 3.127 Add transmit_count fields in htt_tx_wbm_completion_vX structs.
- * 3.128 Add H2T TX_LATENCY_STATS_CFG + T2H TX_LATENCY_STATS_PERIODIC_IND
- * msg defs.
- * 3.129 Add HTT_TX_FW2WBM_REINJECT_REASON_SAWF_SVC_CLASS_ID_ABSENT def.
- * 3.130 Add H2T TX_LCE_SUPER_RULE_SETUP and T2H TX_LCE_SUPER_RULE_SETUP_DONE
- * msg defs.
- * 3.131 Add H2T TYPE_MSDUQ_RECFG_REQ + T2H MSDUQ_CFG_IND msg defs.
- * 3.132 Add flow_classification_3_tuple_field_enable in H2T 3_TUPLE_HASH_CFG.
- * 3.133 Add packet_type_enable_data_flags fields in rx_ring_selection_cfg.
- * 3.134 Add qdata_refill flag in rx_peer_metadata_v1a.
- * 3.135 Add HTT_HOST4_TO_FW_RXBUF_RING def.
- * 3.136 Add htt_ext_present flag in htt_tx_tcl_global_seq_metadata.
- */
- #define HTT_CURRENT_VERSION_MAJOR 3
- #define HTT_CURRENT_VERSION_MINOR 136
- #define HTT_NUM_TX_FRAG_DESC 1024
- #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
- #define HTT_CHECK_SET_VAL(field, val) \
- A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
- /* macros to assist in sign-extending fields from HTT messages */
- #define HTT_SIGN_BIT_MASK(field) \
- ((field ## _M + (1 << field ## _S)) >> 1)
- #define HTT_SIGN_BIT(_val, field) \
- (_val & HTT_SIGN_BIT_MASK(field))
- #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
- (HTT_SIGN_BIT(_val, field) >> field ## _S)
- #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
- (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
- #define HTT_SIGN_BIT_EXTENSION(_val, field) \
- (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
- HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
- #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
- (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
- /*
- * TEMPORARY:
- * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
- * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
- * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
- * updated.
- */
- #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
- /*
- * TEMPORARY:
- * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
- * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
- * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
- * updated.
- */
- #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
- /**
- * htt_dbg_stats_type -
- * bit positions for each stats type within a stats type bitmask
- * The bitmask contains 24 bits.
- */
- enum htt_dbg_stats_type {
- HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
- HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
- HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
- HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
- HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
- HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
- HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
- HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
- HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
- HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
- HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
- HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
- HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
- HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
- HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
- HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
- /* bits 16-23 currently reserved */
- /* keep this last */
- HTT_DBG_NUM_STATS
- };
- /*=== HTT option selection TLVs ===
- * Certain HTT messages have alternatives or options.
- * For such cases, the host and target need to agree on which option to use.
- * Option specification TLVs can be appended to the VERSION_REQ and
- * VERSION_CONF messages to select options other than the default.
- * These TLVs are entirely optional - if they are not provided, there is a
- * well-defined default for each option. If they are provided, they can be
- * provided in any order. Each TLV can be present or absent independent of
- * the presence / absence of other TLVs.
- *
- * The HTT option selection TLVs use the following format:
- * |31 16|15 8|7 0|
- * |---------------------------------+----------------+----------------|
- * | value (payload) | length | tag |
- * |-------------------------------------------------------------------|
- * The value portion need not be only 2 bytes; it can be extended by any
- * integer number of 4-byte units. The total length of the TLV, including
- * the tag and length fields, must be a multiple of 4 bytes. The length
- * field specifies the total TLV size in 4-byte units. Thus, the typical
- * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
- * field, would store 0x1 in its length field, to show that the TLV occupies
- * a single 4-byte unit.
- */
- /*--- TLV header format - applies to all HTT option TLVs ---*/
- enum HTT_OPTION_TLV_TAGS {
- HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
- HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
- HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
- HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
- HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
- /* TCL_METADATA_VER: added to support V2 and higher of the TCL Data Cmd */
- HTT_OPTION_TLV_TAG_TCL_METADATA_VER = 0x5,
- };
- #define HTT_TCL_METADATA_VER_SZ 4
- PREPACK struct htt_option_tlv_header_t {
- A_UINT8 tag;
- A_UINT8 length;
- } POSTPACK;
- #define HTT_OPTION_TLV_TAG_M 0x000000ff
- #define HTT_OPTION_TLV_TAG_S 0
- #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
- #define HTT_OPTION_TLV_LENGTH_S 8
- /*
- * value0 - 16 bit value field stored in word0
- * The TLV's value field may be longer than 2 bytes, in which case
- * the remainder of the value is stored in word1, word2, etc.
- */
- #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
- #define HTT_OPTION_TLV_VALUE0_S 16
- #define HTT_OPTION_TLV_TAG_SET(word, tag) \
- do { \
- HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
- (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
- } while (0)
- #define HTT_OPTION_TLV_TAG_GET(word) \
- (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
- #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
- do { \
- HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
- (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
- } while (0)
- #define HTT_OPTION_TLV_LENGTH_GET(word) \
- (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
- #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
- do { \
- HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
- (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
- } while (0)
- #define HTT_OPTION_TLV_VALUE0_GET(word) \
- (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
- /*--- format of specific HTT option TLVs ---*/
- /*
- * HTT option TLV for specifying LL bus address size
- * Some chips require bus addresses used by the target to access buffers
- * within the host's memory to be 32 bits; others require bus addresses
- * used by the target to access buffers within the host's memory to be
- * 64 bits.
- * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
- * a suffix to the VERSION_CONF message to specify which bus address format
- * the target requires.
- * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
- * default to providing bus addresses to the target in 32-bit format.
- */
- enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
- HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
- HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
- };
- PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
- struct htt_option_tlv_header_t hdr;
- A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
- } POSTPACK;
- /*
- * HTT option TLV for specifying whether HL systems should indicate
- * over-the-air tx completion for individual frames, or should instead
- * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
- * requests an OTA tx completion for a particular tx frame.
- * This option does not apply to LL systems, where the TX_COMPL_IND
- * is mandatory.
- * This option is primarily intended for HL systems in which the tx frame
- * downloads over the host --> target bus are as slow as or slower than
- * the transmissions over the WLAN PHY. For cases where the bus is faster
- * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
- * and consequently will send one TX_COMPL_IND message that covers several
- * tx frames. For cases where the WLAN PHY is faster than the bus,
- * the target will end up transmitting very short A-MPDUs, and consequently
- * sending many TX_COMPL_IND messages, which each cover a very small number
- * of tx frames.
- * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
- * a suffix to the VERSION_REQ message to request whether the host desires to
- * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
- * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
- * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
- * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
- * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
- * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
- * back to the host confirming use of TX_CREDIT_UPDATE_IND.
- * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
- * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
- * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
- * TLV.
- */
- enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
- HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
- HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
- };
- PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
- struct htt_option_tlv_header_t hdr;
- A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
- } POSTPACK;
- /*
- * HTT option TLV for specifying how many tx queue groups the target
- * may establish.
- * This TLV specifies the maximum value the target may send in the
- * txq_group_id field of any TXQ_GROUP information elements sent by
- * the target to the host. This allows the host to pre-allocate an
- * appropriate number of tx queue group structs.
- *
- * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
- * a suffix to the VERSION_REQ message to specify whether the host supports
- * tx queue groups at all, and if so if there is any limit on the number of
- * tx queue groups that the host supports.
- * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
- * a suffix to the VERSION_CONF message. If the host has specified in the
- * VER_REQ message a limit on the number of tx queue groups the host can
- * support, the target shall limit its specification of the maximum tx groups
- * to be no larger than this host-specified limit.
- *
- * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
- * shall preallocate 4 tx queue group structs, and the target shall not
- * specify a txq_group_id larger than 3.
- */
- enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
- HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
- /*
- * values 1 through N specify the max number of tx queue groups
- * the sender supports
- */
- HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
- };
- /* TEMPORARY backwards-compatibility alias for a typo fix -
- * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
- * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
- * to support the old name (with the typo) until all references to the
- * old name are replaced with the new name.
- */
- #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
- PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
- struct htt_option_tlv_header_t hdr;
- A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
- } POSTPACK;
- /*
- * HTT option TLV for specifying whether the target supports an extended
- * version of the HTT tx descriptor. If the target provides this TLV
- * and specifies in the TLV that the target supports an extended version
- * of the HTT tx descriptor, the target must check the "extension" bit in
- * the HTT tx descriptor, and if the extension bit is set, to expect a
- * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
- * descriptor. Furthermore, the target must provide room for the HTT
- * tx MSDU extension descriptor in the target's TX_FRM buffer.
- * This option is intended for systems where the host needs to explicitly
- * control the transmission parameters such as tx power for individual
- * tx frames.
- * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
- * as a suffix to the VERSION_CONF message to explicitly specify whether
- * the target supports the HTT tx MSDU extension descriptor.
- * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
- * by the host as lack of target support for the HTT tx MSDU extension
- * descriptor; the host shall provide HTT tx MSDU extension descriptors in
- * the HTT_H2T TX_FRM messages only if the target indicates it supports
- * the HTT tx MSDU extension descriptor.
- * The host is not required to provide the HTT tx MSDU extension descriptor
- * just because the target supports it; the target must check the
- * "extension" bit in the HTT tx MSDU descriptor to determine whether an
- * extension descriptor is present.
- */
- enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
- HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
- HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
- };
- PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
- struct htt_option_tlv_header_t hdr;
- A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
- } POSTPACK;
- /*
- * For the tcl data command V2 and higher support added a new
- * version tag HTT_OPTION_TLV_TAG_TCL_METADATA_VER.
- * This will be used as a TLV in HTT_H2T_MSG_TYPE_VERSION_REQ and
- * HTT_T2H_MSG_TYPE_VERSION_CONF.
- * HTT option TLV for specifying which version of the TCL metadata struct
- * should be used:
- * V1 -> use htt_tx_tcl_metadata struct
- * V2 -> use htt_tx_tcl_metadata_v2 struct
- * Old FW will only support V1.
- * New FW will support V2. New FW will still support V1, at least during
- * a transition period.
- * Similarly, old host will only support V1, and new host will support V1 + V2.
- *
- * The host can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
- * HTT_H2T_MSG_TYPE_VERSION_REQ to indicate to the target which version(s)
- * of TCL metadata the host supports. If the host doesn't provide a
- * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_REQ message, it
- * is implicitly understood that the host only supports V1.
- * The target can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
- * HTT_T2H_MSG_TYPE_VERSION_CONF to indicate which version of TCL metadata
- * the host shall use. The target shall only select one of the versions
- * supported by the host. If the target doesn't provide a
- * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_CONF message, it
- * is implicitly understood that the V1 TCL metadata shall be used.
- *
- * Feb 2023: Added version HTT_OPTION_TLV_TCL_METADATA_V21 = 21
- * read as version 2.1. We added support for Dynamic AST Index Allocation
- * for Alder+Pine in version 2.1. For HTT_OPTION_TLV_TCL_METADATA_V2 = 2
- * we will retain older behavior of making sure the AST Index for SAWF
- * in Pine is allocated using wifitool ath2 setUnitTestCmd 0x48 2 536 1
- * and the FW will crash in wal_tx_de_fast.c. For version 2.1 and
- * above we will use htt_tx_tcl_svc_class_id_metadata.ast_index
- * in TCLV2 command and do the dynamic AST allocations.
- */
- enum HTT_OPTION_TLV_TCL_METADATA_VER_VALUES {
- HTT_OPTION_TLV_TCL_METADATA_V1 = 1,
- HTT_OPTION_TLV_TCL_METADATA_V2 = 2,
- /* values 3-20 reserved */
- HTT_OPTION_TLV_TCL_METADATA_V21 = 21,
- };
- PREPACK struct htt_option_tlv_tcl_metadata_ver_t {
- struct htt_option_tlv_header_t hdr;
- A_UINT16 tcl_metadata_ver; /* TCL_METADATA_VER_VALUES enum */
- } POSTPACK;
- #define HTT_OPTION_TLV_TCL_METADATA_VER_SET(word, value) \
- HTT_OPTION_TLV_VALUE0_SET(word, value)
- #define HTT_OPTION_TLV_TCL_METADATA_VER_GET(word) \
- HTT_OPTION_TLV_VALUE0_GET(word)
- typedef struct {
- union {
- /* BIT [11 : 0] :- tag
- * BIT [23 : 12] :- length
- * BIT [31 : 24] :- reserved
- */
- A_UINT32 tag__length;
- /*
- * The following struct is not endian-portable.
- * It is suitable for use within the target, which is known to be
- * little-endian.
- * The host should use the above endian-portable macros to access
- * the tag and length bitfields in an endian-neutral manner.
- */
- struct {
- A_UINT32 tag : 12, /* BIT [11 : 0] */
- length : 12, /* BIT [23 : 12] */
- reserved : 8; /* BIT [31 : 24] */
- };
- };
- } htt_tlv_hdr_t;
- /** HTT stats TLV tag values */
- typedef enum {
- HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
- HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
- HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
- HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
- HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
- HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv, PUBLISH_FUNC=get_sring_name_data */
- HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv, PUBLISH_CODE=#inbound_req->tx_hwq_id_mac_id_word = ((htt_tx_hwq_stats_cmn_tlv *)tag_buf)->mac_id__hwq_id__word;#, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
- HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
- HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
- HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
- HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
- HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
- HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
- HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
- HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
- HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
- HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
- HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
- HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
- HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
- HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
- HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
- HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
- HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
- HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
- HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
- HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
- HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv, PUBLISH_FUNC=create_json_response_for_sring_stats */
- HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
- HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
- HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
- HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
- HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
- HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
- HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
- HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
- HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv, PUBLISH_CODE=#inbound_req->tx_sched_txq_id_mac_id_word = ((htt_tx_pdev_stats_sched_per_txq_tlv *)tag_buf)->mac_id__txq_id__word;#, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
- HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv, PUBLISH_SKIP */
- HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
- HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
- HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
- HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v, PUBLISH_FUNC=create_json_response_for_sfm_client */
- HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv, PUBLISH_FUNC=create_json_response_for_sfm_client */
- HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
- HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
- HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
- HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
- HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
- HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
- HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
- HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
- HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
- HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
- HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
- HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv, PUBLISH_FUNC=create_json_response_for_hwstats_intr_misc */
- HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
- HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
- HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
- HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
- HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
- HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
- HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
- HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
- HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv, TOPIC=advanced */
- HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
- HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
- HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
- HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
- HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
- HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
- HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats), PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
- HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats), PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
- HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv, PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
- HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv, PUBLISH_FUNC=create_json_response_for_htt_pdev_cca_stat */
- HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_tx_pdev_mpdu_stat */
- HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
- HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
- HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
- HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
- HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
- HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
- HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
- HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
- HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
- HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
- HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
- HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
- HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
- HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
- HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
- HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv, PUBLISH_FUNC=create_json_response_for_ring_bkp_pressure_stats */
- HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv, PUBLISH_FUNC=create_json_response_for_latency_prof_stats */
- HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
- HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
- HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
- HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_rx_pdev_ul_ofdma_user_stat */
- HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
- HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
- HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
- HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv, TOPIC=peer */
- HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
- HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
- HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
- HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv, PUBLISH_FUNC=create_json_response_for_rx_pdev_rate_ext */
- HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
- HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
- HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
- HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
- HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
- HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
- HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
- HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
- HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
- HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv - DEPRECATED */
- HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv - DEPRECATED */
- HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv - DEPRECATED */
- HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv - DEPRECATED */
- HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
- HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
- HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
- HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
- HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
- HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
- HTT_STATS_PHY_RESET_COUNTERS_TAG = 123, /* htt_phy_reset_counters_tlv */
- HTT_STATS_PHY_RESET_STATS_TAG = 124, /* htt_phy_reset_stats_tlv */
- HTT_STATS_SOC_TXRX_STATS_COMMON_TAG = 125, /* htt_t2h_soc_txrx_stats_common_tlv */
- HTT_STATS_VDEV_TXRX_STATS_HW_STATS_TAG = 126, /* htt_t2h_vdev_txrx_stats_hw_stats_tlv */
- HTT_STATS_VDEV_RTT_INIT_STATS_TAG = 127, /* htt_vdev_rtt_init_stats_tlv */
- HTT_STATS_PER_RATE_STATS_TAG = 128, /* htt_tx_rate_stats_per_tlv, PUBLISH_FUNC=create_json_response_for_htt_tx_rate_stats_per */
- HTT_STATS_MU_PPDU_DIST_TAG = 129, /* htt_pdev_mu_ppdu_dist_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_mu_ppdu */
- HTT_STATS_TX_PDEV_MUMIMO_GRP_STATS_TAG = 130, /* htt_tx_pdev_mumimo_grp_stats_tlv */
- HTT_STATS_TX_PDEV_BE_RATE_STATS_TAG = 131, /* htt_tx_pdev_rate_stats_be_tlv, TOPIC=advanced */
- HTT_STATS_AST_ENTRY_TAG = 132, /* htt_ast_entry_tlv */
- HTT_STATS_TX_PDEV_BE_DL_MU_OFDMA_STATS_TAG = 133, /* htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv, TOPIC=advanced */
- HTT_STATS_TX_PDEV_BE_UL_MU_OFDMA_STATS_TAG = 134, /* htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv, TOPIC=advanced */
- HTT_STATS_TX_PDEV_RATE_STATS_BE_OFDMA_TAG = 135, /* htt_tx_pdev_rate_stats_be_ofdma_tlv */
- HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG = 136, /* htt_rx_pdev_ul_mumimo_trig_be_stats_tlv, TOPIC=advanced */
- HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG = 137, /* htt_tx_selfgen_be_err_stats_tlv, TOPIC=advanced */
- HTT_STATS_TX_SELFGEN_BE_STATS_TAG = 138, /* htt_tx_selfgen_be_stats_tlv, TOPIC=advanced */
- HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG = 139, /* htt_tx_selfgen_be_sched_status_stats_tlv, TOPIC=advanced */
- HTT_STATS_TX_PDEV_BE_UL_MU_MIMO_STATS_TAG = 140, /* htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv */
- HTT_STATS_RX_PDEV_BE_UL_MIMO_USER_STATS_TAG = 141, /* htt_rx_pdev_be_ul_mimo_user_stats_tlv */
- HTT_STATS_RX_RING_STATS_TAG = 142, /* htt_rx_fw_ring_stats_tlv_v */
- HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG = 143, /* htt_rx_pdev_be_ul_trigger_stats_tlv, TOPIC=advanced */
- HTT_STATS_TX_PDEV_SAWF_RATE_STATS_TAG = 144, /* htt_tx_pdev_rate_stats_sawf_tlv, TOPIC=advanced */
- HTT_STATS_STRM_GEN_MPDUS_TAG = 145, /* htt_stats_strm_gen_mpdus_tlv_t */
- HTT_STATS_STRM_GEN_MPDUS_DETAILS_TAG = 146, /* htt_stats_strm_gen_mpdus_details_tlv_t */
- HTT_STATS_TXBF_OFDMA_AX_NDPA_STATS_TAG = 147, /* htt_txbf_ofdma_ax_ndpa_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
- HTT_STATS_TXBF_OFDMA_AX_NDP_STATS_TAG = 148, /* htt_txbf_ofdma_ax_ndp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
- HTT_STATS_TXBF_OFDMA_AX_BRP_STATS_TAG = 149, /* htt_txbf_ofdma_ax_brp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
- HTT_STATS_TXBF_OFDMA_AX_STEER_STATS_TAG = 150, /* htt_txbf_ofdma_ax_steer_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
- HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG = 151, /* htt_txbf_ofdma_be_ndpa_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
- HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG = 152, /* htt_txbf_ofdma_be_ndp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
- HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG = 153, /* htt_txbf_ofdma_be_brp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
- HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG = 154, /* htt_txbf_ofdma_be_steer_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
- HTT_STATS_DMAC_RESET_STATS_TAG = 155, /* htt_dmac_reset_stats_tlv */
- HTT_STATS_RX_PDEV_BE_UL_OFDMA_USER_STATS_TAG = 156, /* htt_rx_pdev_be_ul_ofdma_user_stats_tlv, TOPIC=advanced */
- HTT_STATS_PHY_TPC_STATS_TAG = 157, /* htt_phy_tpc_stats_tlv */
- HTT_STATS_PDEV_PUNCTURE_STATS_TAG = 158, /* htt_pdev_puncture_stats_tlv */
- HTT_STATS_ML_PEER_DETAILS_TAG = 159, /* htt_ml_peer_details_tlv */
- HTT_STATS_ML_PEER_EXT_DETAILS_TAG = 160, /* htt_ml_peer_ext_details_tlv */
- HTT_STATS_ML_LINK_INFO_DETAILS_TAG = 161, /* htt_ml_link_info_tlv */
- HTT_STATS_TX_PDEV_PPDU_DUR_TAG = 162, /* htt_tx_pdev_ppdu_dur_stats_tlv, TOPIC=advanced */
- HTT_STATS_RX_PDEV_PPDU_DUR_TAG = 163, /* htt_rx_pdev_ppdu_dur_stats_tlv, TOPIC=advanced */
- HTT_STATS_ODD_PDEV_MANDATORY_TAG = 164, /* htt_odd_mandatory_pdev_stats_tlv */
- HTT_STATS_PDEV_SCHED_ALGO_OFDMA_STATS_TAG = 165, /* htt_pdev_sched_algo_ofdma_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_pdev_sched_algo_ofdma_stats */
- HTT_DBG_ODD_MANDATORY_MUMIMO_TAG = 166, /* htt_odd_mandatory_mumimo_pdev_stats_tlv */
- HTT_DBG_ODD_MANDATORY_MUOFDMA_TAG = 167, /* htt_odd_mandatory_muofdma_pdev_stats_tlv */
- HTT_STATS_LATENCY_PROF_CAL_STATS_TAG = 168, /* htt_latency_prof_cal_stats_tlv - DEPRECATED */
- HTT_STATS_TX_PDEV_MUEDCA_PARAMS_STATS_TAG = 169, /* htt_tx_pdev_muedca_params_stats_tlv_v - DEPRECATED */
- HTT_STATS_PDEV_BW_MGR_STATS_TAG = 170, /* htt_pdev_bw_mgr_stats_tlv */
- HTT_STATS_TX_PDEV_AP_EDCA_PARAMS_STATS_TAG = 171, /* htt_tx_pdev_ap_edca_params_stats_tlv_v, TOPIC=advanced */
- HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG = 172, /* htt_txbf_ofdma_ax_steer_mpdu_stats_tlv, TOPIC=advanced */
- HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG = 173, /* htt_txbf_ofdma_be_steer_mpdu_stats_tlv, TOPIC=advanced */
- HTT_STATS_PEER_AX_OFDMA_STATS_TAG = 174, /* htt_peer_ax_ofdma_stats_tlv */
- HTT_STATS_TX_PDEV_MU_EDCA_PARAMS_STATS_TAG = 175, /* htt_tx_pdev_mu_edca_params_stats_tlv_v, TOPIC=advanced */
- HTT_STATS_PDEV_MBSSID_CTRL_FRAME_STATS_TAG = 176, /* htt_pdev_mbssid_ctrl_frame_stats_tlv */
- HTT_STATS_TX_PDEV_MLO_ABORT_TAG = 177, /* htt_tx_pdev_stats_mlo_abort_tlv_v */
- HTT_STATS_TX_PDEV_MLO_TXOP_ABORT_TAG = 178, /* htt_tx_pdev_stats_mlo_txop_abort_tlv_v */
- HTT_STATS_UMAC_SSR_TAG = 179, /* htt_umac_ssr_stats_tlv */
- HTT_STATS_PEER_BE_OFDMA_STATS_TAG = 180, /* htt_peer_be_ofdma_stats_tlv */
- HTT_STATS_MLO_UMAC_SSR_TRIGGER_TAG = 181, /* htt_mlo_umac_ssr_trigger_stats_tlv */
- HTT_STATS_MLO_UMAC_SSR_CMN_TAG = 182, /* htt_mlo_umac_ssr_common_stats_tlv */
- HTT_STATS_MLO_UMAC_SSR_KPI_TSTMP_TAG = 183, /* htt_mlo_umac_ssr_kpi_tstamp_stats_tlv */
- HTT_STATS_MLO_UMAC_SSR_DBG_TAG = 184, /* htt_mlo_umac_ssr_dbg_tlv */
- HTT_STATS_MLO_UMAC_SSR_HANDSHAKE_TAG = 185, /* htt_mlo_umac_htt_handshake_stats_tlv */
- HTT_STATS_MLO_UMAC_SSR_MLO_TAG = 186, /* htt_mlo_umac_ssr_mlo_stats_tlv */
- HTT_STATS_PDEV_TDMA_TAG = 187, /* htt_pdev_tdma_stats_tlv */
- HTT_STATS_CODEL_SVC_CLASS_TAG = 188, /* htt_codel_svc_class_stats_tlv */
- HTT_STATS_CODEL_MSDUQ_TAG = 189, /* htt_codel_msduq_stats_tlv */
- HTT_STATS_MLO_SCHED_STATS_TAG = 190, /* htt_mlo_sched_stats_tlv */
- HTT_STATS_PDEV_MLO_IPC_STATS_TAG = 191, /* htt_pdev_mlo_ipc_stats_tlv */
- HTT_STATS_WHAL_WSI_TAG = 192, /* htt_stats_whal_wsi_tlv */
- HTT_STATS_LATENCY_PROF_CAL_DATA_TAG = 193, /* htt_stats_latency_prof_cal_data_tlv */
- HTT_STATS_PDEV_RTT_RESP_STATS_TAG = 194, /* htt_stats_pdev_rtt_resp_stats_tlv */
- HTT_STATS_PDEV_RTT_INIT_STATS_TAG = 195, /* htt_stats_pdev_rtt_init_stats_tlv */
- HTT_STATS_PDEV_RTT_HW_STATS_TAG = 196, /* htt_stats_pdev_rtt_hw_stats_tlv */
- HTT_STATS_PDEV_RTT_TBR_SELFGEN_QUEUED_STATS_TAG = 197, /* htt_stats_pdev_rtt_tbr_selfgen_queued_stats_tlv */
- HTT_STATS_PDEV_RTT_TBR_CMD_RESULT_STATS_TAG = 198, /* htt_stats_pdev_rtt_tbr_cmd_result_stats_tlv */
- HTT_STATS_GTX_TAG = 199, /* htt_stats_gtx_tlv */
- HTT_STATS_TX_PDEV_WIFI_RADAR_TAG = 200, /* htt_stats_tx_pdev_wifi_radar_tlv */
- HTT_STATS_TXBF_OFDMA_BE_PARBW_TAG = 201, /* htt_stats_txbf_ofdma_be_parbw_tlv */
- HTT_STATS_RX_PDEV_RSSI_HIST_TAG = 202, /* htt_stats_rx_pdev_rssi_hist_tlv */
- HTT_STATS_TX_VDEV_NSS_TAG = 203, /* htt_stats_tx_vdev_nss_tlv */
- HTT_STATS_MAX_TAG,
- } htt_stats_tlv_tag_t;
- /* retain deprecated enum name as an alias for the current enum name */
- typedef htt_stats_tlv_tag_t htt_tlv_tag_t;
- #define HTT_STATS_TLV_TAG_M 0x00000fff
- #define HTT_STATS_TLV_TAG_S 0
- #define HTT_STATS_TLV_LENGTH_M 0x00fff000
- #define HTT_STATS_TLV_LENGTH_S 12
- #define HTT_STATS_TLV_TAG_GET(_var) \
- (((_var) & HTT_STATS_TLV_TAG_M) >> \
- HTT_STATS_TLV_TAG_S)
- #define HTT_STATS_TLV_TAG_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
- ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
- } while (0)
- #define HTT_STATS_TLV_LENGTH_GET(_var) \
- (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
- HTT_STATS_TLV_LENGTH_S)
- #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
- ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
- } while (0)
- /*=== host -> target messages ===============================================*/
- enum htt_h2t_msg_type {
- HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
- HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
- HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
- HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
- HTT_H2T_MSG_TYPE_SYNC = 0x4,
- HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
- HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
- DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
- HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
- HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
- HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
- HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
- HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
- HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
- HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
- HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
- HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
- HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
- HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
- HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
- HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
- HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
- HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
- HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
- HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE = 0x18,
- HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG = 0x19,
- HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG = 0x1a,
- HTT_H2T_MSG_TYPE_TX_MONITOR_CFG = 0x1b,
- HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ = 0x1c,
- HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ = 0x1d,
- HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ = 0x1e,
- HTT_H2T_MSG_TYPE_MSI_SETUP = 0x1f,
- HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ = 0x20,
- HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP = 0x21,
- HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET = 0x22,
- HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP = 0x23,
- HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP = 0x24,
- HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG = 0x25,
- HTT_H2T_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP = 0x26,
- HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ = 0x27,
- /* keep this last */
- HTT_H2T_NUM_MSGS
- };
- /*
- * HTT host to target message type -
- * stored in bits 7:0 of the first word of the message
- */
- #define HTT_H2T_MSG_TYPE_M 0xff
- #define HTT_H2T_MSG_TYPE_S 0
- #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
- (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
- } while (0)
- #define HTT_H2T_MSG_TYPE_GET(word) \
- (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
- /**
- * @brief host -> target version number request message definition
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_VERSION_REQ
- *
- *
- * |31 24|23 16|15 8|7 0|
- * |----------------+----------------+----------------+----------------|
- * | reserved | msg type |
- * |-------------------------------------------------------------------|
- * : option request TLV (optional) |
- * :...................................................................:
- *
- * The VER_REQ message may consist of a single 4-byte word, or may be
- * extended with TLVs that specify which HTT options the host is requesting
- * from the target.
- * The following option TLVs may be appended to the VER_REQ message:
- * - HL_SUPPRESS_TX_COMPL_IND
- * - HL_MAX_TX_QUEUE_GROUPS
- * These TLVs may appear in an arbitrary order. Any number of these TLVs
- * may be appended to the VER_REQ message (but only one TLV of each type).
- *
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as a version number request message
- * Value: 0x0 (HTT_H2T_MSG_TYPE_VERSION_REQ)
- */
- #define HTT_VER_REQ_BYTES 4
- /* TBDXXX: figure out a reasonable number */
- #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
- #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
- /**
- * @brief HTT tx MSDU descriptor
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_FRM
- *
- * @details
- * The HTT tx MSDU descriptor is created by the host HTT SW for each
- * tx MSDU. The HTT tx MSDU descriptor contains the information that
- * the target firmware needs for the FW's tx processing, particularly
- * for creating the HW msdu descriptor.
- * The same HTT tx descriptor is used for HL and LL systems, though
- * a few fields within the tx descriptor are used only by LL or
- * only by HL.
- * The HTT tx descriptor is defined in two manners: by a struct with
- * bitfields, and by a series of [dword offset, bit mask, bit shift]
- * definitions.
- * The target should use the struct def, for simplicitly and clarity,
- * but the host shall use the bit-mast + bit-shift defs, to be endian-
- * neutral. Specifically, the host shall use the get/set macros built
- * around the mask + shift defs.
- */
- #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
- #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
- #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
- #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
- #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
- #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
- #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
- #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
- #define HTT_TX_VDEV_ID_WORD 0
- #define HTT_TX_VDEV_ID_MASK 0x3f
- #define HTT_TX_VDEV_ID_SHIFT 16
- #define HTT_TX_L3_CKSUM_OFFLOAD 1
- #define HTT_TX_L4_CKSUM_OFFLOAD 2
- #define HTT_TX_MSDU_LEN_DWORD 1
- #define HTT_TX_MSDU_LEN_MASK 0xffff;
- /*
- * HTT_VAR_PADDR macros
- * Allow physical / bus addresses to be either a single 32-bit value,
- * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
- */
- #define HTT_VAR_PADDR32(var_name) \
- A_UINT32 var_name
- #define HTT_VAR_PADDR64_LE(var_name) \
- struct { \
- /* little-endian: lo precedes hi */ \
- A_UINT32 lo; \
- A_UINT32 hi; \
- } var_name
- /*
- * TEMPLATE_HTT_TX_MSDU_DESC_T:
- * This macro defines a htt_tx_msdu_descXXX_t in which any physical
- * addresses are stored in a XXX-bit field.
- * This macro is used to define both htt_tx_msdu_desc32_t and
- * htt_tx_msdu_desc64_t structs.
- */
- #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
- PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
- { \
- /* DWORD 0: flags and meta-data */ \
- A_UINT32 \
- msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
- \
- /* pkt_subtype - \
- * Detailed specification of the tx frame contents, extending the \
- * general specification provided by pkt_type. \
- * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
- * pkt_type | pkt_subtype \
- * ============================================================== \
- * 802.3 | bit 0:3 - Reserved \
- * | bit 4: 0x0 - Copy-Engine Classification Results \
- * | not appended to the HTT message \
- * | 0x1 - Copy-Engine Classification Results \
- * | appended to the HTT message in the \
- * | format: \
- * | [HTT tx desc, frame header, \
- * | CE classification results] \
- * | The CE classification results begin \
- * | at the next 4-byte boundary after \
- * | the frame header. \
- * ------------+------------------------------------------------- \
- * Eth2 | bit 0:3 - Reserved \
- * | bit 4: 0x0 - Copy-Engine Classification Results \
- * | not appended to the HTT message \
- * | 0x1 - Copy-Engine Classification Results \
- * | appended to the HTT message. \
- * | See the above specification of the \
- * | CE classification results location. \
- * ------------+------------------------------------------------- \
- * native WiFi | bit 0:3 - Reserved \
- * | bit 4: 0x0 - Copy-Engine Classification Results \
- * | not appended to the HTT message \
- * | 0x1 - Copy-Engine Classification Results \
- * | appended to the HTT message. \
- * | See the above specification of the \
- * | CE classification results location. \
- * ------------+------------------------------------------------- \
- * mgmt | 0x0 - 802.11 MAC header absent \
- * | 0x1 - 802.11 MAC header present \
- * ------------+------------------------------------------------- \
- * raw | bit 0: 0x0 - 802.11 MAC header absent \
- * | 0x1 - 802.11 MAC header present \
- * | bit 1: 0x0 - allow aggregation \
- * | 0x1 - don't allow aggregation \
- * | bit 2: 0x0 - perform encryption \
- * | 0x1 - don't perform encryption \
- * | bit 3: 0x0 - perform tx classification / queuing \
- * | 0x1 - don't perform tx classification; \
- * | insert the frame into the "misc" \
- * | tx queue \
- * | bit 4: 0x0 - Copy-Engine Classification Results \
- * | not appended to the HTT message \
- * | 0x1 - Copy-Engine Classification Results \
- * | appended to the HTT message. \
- * | See the above specification of the \
- * | CE classification results location. \
- */ \
- pkt_subtype: 5, \
- \
- /* pkt_type - \
- * General specification of the tx frame contents. \
- * The htt_pkt_type enum should be used to specify and check the \
- * value of this field. \
- */ \
- pkt_type: 3, \
- \
- /* vdev_id - \
- * ID for the vdev that is sending this tx frame. \
- * For certain non-standard packet types, e.g. pkt_type == raw \
- * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
- * This field is used primarily for determining where to queue \
- * broadcast and multicast frames. \
- */ \
- vdev_id: 6, \
- /* ext_tid - \
- * The extended traffic ID. \
- * If the TID is unknown, the extended TID is set to \
- * HTT_TX_EXT_TID_INVALID. \
- * If the tx frame is QoS data, then the extended TID has the 0-15 \
- * value of the QoS TID. \
- * If the tx frame is non-QoS data, then the extended TID is set to \
- * HTT_TX_EXT_TID_NON_QOS. \
- * If the tx frame is multicast or broadcast, then the extended TID \
- * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
- */ \
- ext_tid: 5, \
- \
- /* postponed - \
- * This flag indicates whether the tx frame has been downloaded to \
- * the target before but discarded by the target, and now is being \
- * downloaded again; or if this is a new frame that is being \
- * downloaded for the first time. \
- * This flag allows the target to determine the correct order for \
- * transmitting new vs. old frames. \
- * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
- * This flag only applies to HL systems, since in LL systems, \
- * the tx flow control is handled entirely within the target. \
- */ \
- postponed: 1, \
- \
- /* extension - \
- * This flag indicates whether a HTT tx MSDU extension descriptor \
- * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
- * \
- * 0x0 - no extension MSDU descriptor is present \
- * 0x1 - an extension MSDU descriptor immediately follows the \
- * regular MSDU descriptor \
- */ \
- extension: 1, \
- \
- /* cksum_offload - \
- * This flag indicates whether checksum offload is enabled or not \
- * for this frame. Target FW use this flag to turn on HW checksumming \
- * 0x0 - No checksum offload \
- * 0x1 - L3 header checksum only \
- * 0x2 - L4 checksum only \
- * 0x3 - L3 header checksum + L4 checksum \
- */ \
- cksum_offload: 2, \
- \
- /* tx_comp_req - \
- * This flag indicates whether Tx Completion \
- * from fw is required or not. \
- * This flag is only relevant if tx completion is not \
- * universally enabled. \
- * For all LL systems, tx completion is mandatory, \
- * so this flag will be irrelevant. \
- * For HL systems tx completion is optional, but HL systems in which \
- * the bus throughput exceeds the WLAN throughput will \
- * probably want to always use tx completion, and thus \
- * would not check this flag. \
- * This flag is required when tx completions are not used universally, \
- * but are still required for certain tx frames for which \
- * an OTA delivery acknowledgment is needed by the host. \
- * In practice, this would be for HL systems in which the \
- * bus throughput is less than the WLAN throughput. \
- * \
- * 0x0 - Tx Completion Indication from Fw not required \
- * 0x1 - Tx Completion Indication from Fw is required \
- */ \
- tx_compl_req: 1; \
- \
- \
- /* DWORD 1: MSDU length and ID */ \
- A_UINT32 \
- len: 16, /* MSDU length, in bytes */ \
- id: 16; /* MSDU ID used to identify the MSDU to the host, \
- * and this id is used to calculate fragmentation \
- * descriptor pointer inside the target based on \
- * the base address, configured inside the target. \
- */ \
- \
- /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
- /* frags_desc_ptr - \
- * The fragmentation descriptor pointer tells the HW's MAC DMA \
- * where the tx frame's fragments reside in memory. \
- * This field only applies to LL systems, since in HL systems the \
- * (degenerate single-fragment) fragmentation descriptor is created \
- * within the target. \
- */ \
- _paddr__frags_desc_ptr_; \
- \
- /* DWORD 3 (or 4): peerid, chanfreq */ \
- /* \
- * Peer ID : Target can use this value to know which peer-id packet \
- * destined to. \
- * It's intended to be specified by host in case of NAWDS. \
- */ \
- A_UINT16 peerid; \
- \
- /* \
- * Channel frequency: This identifies the desired channel \
- * frequency (in mhz) for tx frames. This is used by FW to help \
- * determine when it is safe to transmit or drop frames for \
- * off-channel operation. \
- * The default value of zero indicates to FW that the corresponding \
- * VDEV's home channel (if there is one) is the desired channel \
- * frequency. \
- */ \
- A_UINT16 chanfreq; \
- \
- /* Reason reserved is commented is increasing the htt structure size \
- * leads to some weird issues. \
- * A_UINT32 reserved_dword3_bits0_31; \
- */ \
- } POSTPACK
- /* define a htt_tx_msdu_desc32_t type */
- TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
- /* define a htt_tx_msdu_desc64_t type */
- TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
- /*
- * Make htt_tx_msdu_desc_t be an alias for either
- * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
- */
- #if HTT_PADDR64
- #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
- #else
- #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
- #endif
- /* decriptor information for Management frame*/
- /*
- * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
- * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
- */
- #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
- extern A_UINT32 mgmt_hdr_len;
- PREPACK struct htt_mgmt_tx_desc_t {
- A_UINT32 msg_type;
- #if HTT_PADDR64
- A_UINT64 frag_paddr; /* DMAble address of the data */
- #else
- A_UINT32 frag_paddr; /* DMAble address of the data */
- #endif
- A_UINT32 desc_id; /* returned to host during completion
- * to free the meory*/
- A_UINT32 len; /* Fragment length */
- A_UINT32 vdev_id; /* virtual device ID*/
- A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
- } POSTPACK;
- PREPACK struct htt_mgmt_tx_compl_ind {
- A_UINT32 desc_id;
- A_UINT32 status;
- } POSTPACK;
- /*
- * This SDU header size comes from the summation of the following:
- * 1. Max of:
- * a. Native WiFi header, for native WiFi frames: 24 bytes
- * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
- * b. 802.11 header, for raw frames: 36 bytes
- * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
- * QoS header, HT header)
- * c. 802.3 header, for ethernet frames: 14 bytes
- * (destination address, source address, ethertype / length)
- * 2. Max of:
- * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
- * b. IPv6 header, up through the Traffic Class: 2 bytes
- * 3. 802.1Q VLAN header: 4 bytes
- * 4. LLC/SNAP header: 8 bytes
- */
- #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
- #define HTT_TX_HDR_SIZE_802_11_RAW 36
- #define HTT_TX_HDR_SIZE_ETHERNET 14
- #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
- A_COMPILE_TIME_ASSERT(
- htt_encap_hdr_size_max_check_nwifi,
- HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
- A_COMPILE_TIME_ASSERT(
- htt_encap_hdr_size_max_check_enet,
- HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
- #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
- #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
- #define HTT_TX_HDR_SIZE_802_1Q 4
- #define HTT_TX_HDR_SIZE_LLC_SNAP 8
- #define HTT_COMMON_TX_FRM_HDR_LEN \
- (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
- HTT_TX_HDR_SIZE_802_1Q + \
- HTT_TX_HDR_SIZE_LLC_SNAP)
- #define HTT_HL_TX_FRM_HDR_LEN \
- (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
- #define HTT_LL_TX_FRM_HDR_LEN \
- (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
- #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
- /* dword 0 */
- #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
- #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
- #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
- #define HTT_TX_DESC_PKT_SUBTYPE_S 8
- #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
- #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
- #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
- #define HTT_TX_DESC_NO_ENCRYPT_S 10
- #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
- #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
- #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
- #define HTT_TX_DESC_PKT_TYPE_S 13
- #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
- #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
- #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
- #define HTT_TX_DESC_VDEV_ID_S 16
- #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
- #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
- #define HTT_TX_DESC_EXT_TID_M 0x07c00000
- #define HTT_TX_DESC_EXT_TID_S 22
- #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
- #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
- #define HTT_TX_DESC_POSTPONED_M 0x08000000
- #define HTT_TX_DESC_POSTPONED_S 27
- #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
- #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
- #define HTT_TX_DESC_EXTENSION_M 0x10000000
- #define HTT_TX_DESC_EXTENSION_S 28
- #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
- #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
- #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
- #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
- #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
- #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
- #define HTT_TX_DESC_TX_COMP_M 0x80000000
- #define HTT_TX_DESC_TX_COMP_S 31
- /* dword 1 */
- #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
- #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
- #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
- #define HTT_TX_DESC_FRM_LEN_S 0
- #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
- #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
- #define HTT_TX_DESC_FRM_ID_M 0xffff0000
- #define HTT_TX_DESC_FRM_ID_S 16
- /* dword 2 */
- #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
- #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
- /* for systems using 64-bit format for bus addresses */
- #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
- #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
- #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
- #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
- /* for systems using 32-bit format for bus addresses */
- #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
- #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
- /* dword 3 */
- #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
- #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
- #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
- (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
- #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
- (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
- #if HTT_PADDR64
- #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
- #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
- #else
- #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
- #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
- #endif
- #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
- #define HTT_TX_DESC_PEER_ID_S 0
- /*
- * TEMPORARY:
- * The original definitions for the PEER_ID fields contained typos
- * (with _DESC_PADDR appended to this PEER_ID field name).
- * Retain deprecated original names for PEER_ID fields until all code that
- * refers to them has been updated.
- */
- #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
- HTT_TX_DESC_PEER_ID_OFFSET_BYTES
- #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
- HTT_TX_DESC_PEER_ID_OFFSET_DWORD
- #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
- HTT_TX_DESC_PEER_ID_M
- #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
- HTT_TX_DESC_PEER_ID_S
- #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
- #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
- #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
- (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
- #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
- (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
- #if HTT_PADDR64
- #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
- #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
- #else
- #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
- #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
- #endif
- #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
- #define HTT_TX_DESC_CHAN_FREQ_S 16
- #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
- (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
- #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
- ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
- } while (0)
- #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
- (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
- #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
- ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
- } while (0)
- #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
- (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
- #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
- ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
- } while (0)
- #define HTT_TX_DESC_VDEV_ID_GET(_var) \
- (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
- #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
- } while (0)
- #define HTT_TX_DESC_EXT_TID_GET(_var) \
- (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
- #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
- ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
- } while (0)
- #define HTT_TX_DESC_POSTPONED_GET(_var) \
- (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
- #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
- ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
- } while (0)
- #define HTT_TX_DESC_EXTENSION_GET(_var) \
- (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
- #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
- ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
- } while (0)
- #define HTT_TX_DESC_FRM_LEN_GET(_var) \
- (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
- #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
- ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
- } while (0)
- #define HTT_TX_DESC_FRM_ID_GET(_var) \
- (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
- #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
- } while (0)
- #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
- (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
- #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
- ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
- } while (0)
- #define HTT_TX_DESC_TX_COMP_GET(_var) \
- (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
- #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
- ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
- } while (0)
- #define HTT_TX_DESC_PEER_ID_GET(_var) \
- (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
- #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
- } while (0)
- #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
- (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
- #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
- ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
- } while (0)
- /* enums used in the HTT tx MSDU extension descriptor */
- enum {
- htt_tx_guard_interval_regular = 0,
- htt_tx_guard_interval_short = 1,
- };
- enum {
- htt_tx_preamble_type_ofdm = 0,
- htt_tx_preamble_type_cck = 1,
- htt_tx_preamble_type_ht = 2,
- htt_tx_preamble_type_vht = 3,
- };
- enum {
- htt_tx_bandwidth_5MHz = 0,
- htt_tx_bandwidth_10MHz = 1,
- htt_tx_bandwidth_20MHz = 2,
- htt_tx_bandwidth_40MHz = 3,
- htt_tx_bandwidth_80MHz = 4,
- htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
- };
- /**
- * @brief HTT tx MSDU extension descriptor
- * @details
- * If the target supports HTT tx MSDU extension descriptors, the host has
- * the option of appending the following struct following the regular
- * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
- * HTT tx MSDU descriptor, to show that the extension descriptor is present).
- * The HTT tx MSDU extension descriptors allows the host to provide detailed
- * tx specs for each frame.
- */
- PREPACK struct htt_tx_msdu_desc_ext_t {
- /* DWORD 0: flags */
- A_UINT32
- valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
- valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
- valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
- valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
- valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
- valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
- valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
- valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
- valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
- is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
- reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
- /* DWORD 1: tx power, tx rate, tx BW */
- A_UINT32
- /* pwr -
- * Specify what power the tx frame needs to be transmitted at.
- * The power a signed (two's complement) value is in units of 0.5 dBm.
- * The value needs to be appropriately sign-extended when extracting
- * the value from the message and storing it in a variable that is
- * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
- * automatically handles this sign-extension.)
- * If the transmission uses multiple tx chains, this power spec is
- * the total transmit power, assuming incoherent combination of
- * per-chain power to produce the total power.
- */
- pwr: 8,
- /* mcs_mask -
- * Specify the allowable values for MCS index (modulation and coding)
- * to use for transmitting the frame.
- *
- * For HT / VHT preamble types, this mask directly corresponds to
- * the HT or VHT MCS indices that are allowed. For each bit N set
- * within the mask, MCS index N is allowed for transmitting the frame.
- * For legacy CCK and OFDM rates, separate bits are provided for CCK
- * rates versus OFDM rates, so the host has the option of specifying
- * that the target must transmit the frame with CCK or OFDM rates
- * (not HT or VHT), but leaving the decision to the target whether
- * to use CCK or OFDM.
- *
- * For CCK and OFDM, the bits within this mask are interpreted as
- * follows:
- * bit 0 -> CCK 1 Mbps rate is allowed
- * bit 1 -> CCK 2 Mbps rate is allowed
- * bit 2 -> CCK 5.5 Mbps rate is allowed
- * bit 3 -> CCK 11 Mbps rate is allowed
- * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
- * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
- * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
- * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
- * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
- * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
- * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
- * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
- *
- * The MCS index specification needs to be compatible with the
- * bandwidth mask specification. For example, a MCS index == 9
- * specification is inconsistent with a preamble type == VHT,
- * Nss == 1, and channel bandwidth == 20 MHz.
- *
- * Furthermore, the host has only a limited ability to specify to
- * the target to select from HT + legacy rates, or VHT + legacy rates,
- * since this mcs_mask can specify either HT/VHT rates or legacy rates.
- */
- mcs_mask: 12,
- /* nss_mask -
- * Specify which numbers of spatial streams (MIMO factor) are permitted.
- * Each bit in this mask corresponds to a Nss value:
- * bit 0: if set, Nss = 1 (non-MIMO) is permitted
- * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
- * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
- * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
- * The values in the Nss mask must be suitable for the recipient, e.g.
- * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
- * recipient which only supports 2x2 MIMO.
- */
- nss_mask: 4,
- /* guard_interval -
- * Specify a htt_tx_guard_interval enum value to indicate whether
- * the transmission should use a regular guard interval or a
- * short guard interval.
- */
- guard_interval: 1,
- /* preamble_type_mask -
- * Specify which preamble types (CCK, OFDM, HT, VHT) the target
- * may choose from for transmitting this frame.
- * The bits in this mask correspond to the values in the
- * htt_tx_preamble_type enum. For example, to allow the target
- * to transmit the frame as either CCK or OFDM, this field would
- * be set to
- * (1 << htt_tx_preamble_type_ofdm) |
- * (1 << htt_tx_preamble_type_cck)
- */
- preamble_type_mask: 4,
- reserved1_31_29: 3; /* unused, set to 0x0 */
- /* DWORD 2: tx chain mask, tx retries */
- A_UINT32
- /* chain_mask - specify which chains to transmit from */
- chain_mask: 4,
- /* retry_limit -
- * Specify the maximum number of transmissions, including the
- * initial transmission, to attempt before giving up if no ack
- * is received.
- * If the tx rate is specified, then all retries shall use the
- * same rate as the initial transmission.
- * If no tx rate is specified, the target can choose whether to
- * retain the original rate during the retransmissions, or to
- * fall back to a more robust rate.
- */
- retry_limit: 4,
- /* bandwidth_mask -
- * Specify what channel widths may be used for the transmission.
- * A value of zero indicates "don't care" - the target may choose
- * the transmission bandwidth.
- * The bits within this mask correspond to the htt_tx_bandwidth
- * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
- * The bandwidth_mask must be consistent with the preamble_type_mask
- * and mcs_mask specs, if they are provided. For example, 80 MHz and
- * 160 MHz can only be enabled in the mask if preamble_type == VHT.
- */
- bandwidth_mask: 6,
- reserved2_31_14: 18; /* unused, set to 0x0 */
- /* DWORD 3: tx expiry time (TSF) LSBs */
- A_UINT32 expire_tsf_lo;
- /* DWORD 4: tx expiry time (TSF) MSBs */
- A_UINT32 expire_tsf_hi;
- A_UINT32 reserved_for_future_expansion_set_to_zero[3];
- } POSTPACK;
- /* DWORD 0 */
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
- #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
- #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
- /* DWORD 1 */
- #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
- #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
- #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
- #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
- #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
- #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
- #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
- #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
- #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
- #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
- /* DWORD 2 */
- #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
- #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
- #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
- #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
- #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
- #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
- /* DWORD 0 */
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
- HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
- HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
- HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL( \
- HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
- ((_var) |= ((_val) \
- << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
- HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL( \
- HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
- ((_var) |= ((_val) \
- << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
- HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
- HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
- HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
- HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
- #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
- } while (0)
- #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
- HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
- #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
- } while (0)
- /* DWORD 1 */
- #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
- HTT_TX_MSDU_EXT_DESC_PWR_S)
- #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
- (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
- HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
- #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
- ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
- HTT_TX_MSDU_EXT_DESC_PWR_M)
- #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
- HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
- #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
- HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
- #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
- HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
- #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
- HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
- #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
- } while (0)
- /* DWORD 2 */
- #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
- HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
- #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
- HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
- #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
- HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
- #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
- } while (0)
- typedef enum {
- HTT_11AX_HE_LTF_SUBTYPE_1X,
- HTT_11AX_HE_LTF_SUBTYPE_2X,
- HTT_11AX_HE_LTF_SUBTYPE_4X,
- } htt_11ax_ltf_subtype_t;
- typedef enum {
- HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
- HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
- HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
- HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
- HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
- HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
- } htt_tx_ext2_preamble_type_t;
- #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
- #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
- #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
- #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
- #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
- #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
- #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
- #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
- #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
- #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
- #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
- #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
- /* Rx buffer addr qdata ctrl pkt */
- struct htt_h2t_rx_buffer_addr_info {
- A_UINT32 buffer_addr_31_0 : 32; // [31:0]
- A_UINT32 buffer_addr_39_32 : 8, // [7:0]
- return_buffer_manager : 4, // [11:8]
- sw_buffer_cookie : 20; // [31:12]
- };
- /**
- * @brief HTT tx MSDU extension descriptor v2
- * @details
- * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
- * is received as tcl_exit_base->host_meta_info in firmware.
- * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
- * are already part of tcl_exit_base.
- */
- PREPACK struct htt_tx_msdu_desc_ext2_t {
- /* DWORD 0: flags */
- A_UINT32
- valid_pwr : 1, /* if set, tx pwr spec is valid */
- valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
- valid_nss_mask : 1, /* if set, tx Nss mask is valid */
- valid_preamble_type : 1, /* if set, tx preamble spec is valid */
- valid_retries : 1, /* if set, tx retries spec is valid */
- valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
- valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
- valid_chainmask : 1, /* if set, tx chainmask is valid */
- valid_encrypt_type : 1, /* if set, encrypt type is valid */
- valid_key_flags : 1, /* if set, key flags is valid */
- valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
- valid_chanfreq : 1, /* if set, chanfreq is valid */
- is_dsrc : 1, /* if set, MSDU is a DSRC frame */
- guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
- encrypt_type : 2, /* 0 = NO_ENCRYPT,
- 1 = ENCRYPT,
- 2 ~ 3 - Reserved */
- /* retry_limit -
- * Specify the maximum number of transmissions, including the
- * initial transmission, to attempt before giving up if no ack
- * is received.
- * If the tx rate is specified, then all retries shall use the
- * same rate as the initial transmission.
- * If no tx rate is specified, the target can choose whether to
- * retain the original rate during the retransmissions, or to
- * fall back to a more robust rate.
- */
- retry_limit : 4,
- use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
- * Valid only for 11ax preamble types HE_SU
- * and HE_EXT_SU
- */
- ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
- * Valid only for 11ax preamble types HE_SU
- * and HE_EXT_SU
- */
- dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
- bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
- * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
- * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
- */
- host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
- * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
- * of WAL_BUFFERID_TX_TCL_DATA_EXP.
- * Use cases:
- * Any time firmware uses TQM-BYPASS for Data
- * TID, firmware expect host to set this bit.
- */
- /* DWORD 1: tx power, tx rate */
- A_UINT32
- power : 8, /* unit of the power field is 0.5 dbm
- * similar to pwr field in htt_tx_msdu_desc_ext_t
- * signed value ranging from -64dbm to 63.5 dbm
- */
- mcs_mask : 12, /* mcs bit mask of 0 ~ 11
- * Setting more than one MCS isn't currently
- * supported by the target (but is supported
- * in the interface in case in the future
- * the target supports specifications of
- * a limited set of MCS values.
- */
- nss_mask : 8, /* Nss bit mask 0 ~ 7
- * Setting more than one Nss isn't currently
- * supported by the target (but is supported
- * in the interface in case in the future
- * the target supports specifications of
- * a limited set of Nss values.
- */
- pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
- update_peer_cache : 1; /* When set these custom values will be
- * used for all packets, until the next
- * update via this ext header.
- * This is to make sure not all packets
- * need to include this header.
- */
- /* DWORD 2: tx chain mask, tx retries */
- A_UINT32
- /* chain_mask - specify which chains to transmit from */
- chain_mask : 8,
- key_flags : 8, /* Key Index and related flags - used in mesh mode
- * TODO: Update Enum values for key_flags
- */
- /*
- * Channel frequency: This identifies the desired channel
- * frequency (in MHz) for tx frames. This is used by FW to help
- * determine when it is safe to transmit or drop frames for
- * off-channel operation.
- * The default value of zero indicates to FW that the corresponding
- * VDEV's home channel (if there is one) is the desired channel
- * frequency.
- */
- chanfreq : 16;
- /* DWORD 3: tx expiry time (TSF) LSBs */
- A_UINT32 expire_tsf_lo;
- /* DWORD 4: tx expiry time (TSF) MSBs */
- A_UINT32 expire_tsf_hi;
- /* DWORD 5: flags to control routing / processing of the MSDU */
- A_UINT32
- /* learning_frame
- * When this flag is set, this frame will be dropped by FW
- * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
- */
- learning_frame : 1,
- /* send_as_standalone
- * This will indicate if the msdu needs to be sent as a singleton PPDU,
- * i.e. with no A-MSDU or A-MPDU aggregation.
- * The scope is extended to other use-cases.
- */
- send_as_standalone : 1,
- /* is_host_opaque_valid
- * Host should set this bit to 1 if the host_opaque_cookie is populated
- * with valid information.
- */
- is_host_opaque_valid : 1,
- traffic_end_indication: 1,
- rsvd0 : 28;
- /* DWORD 6 : Host opaque cookie for special frames */
- A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
- rsvd1 : 16;
- /* DWORD 7-8 : Rx buffer addr for qdata frames */
- struct htt_h2t_rx_buffer_addr_info rx_buffer_addr;
- /*
- * This structure can be expanded further up to 32 bytes
- * by adding further DWORDs as needed.
- */
- } POSTPACK;
- /* DWORD 0 */
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
- #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
- #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
- #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
- #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
- #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
- #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
- #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
- #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
- #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
- #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
- #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
- #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
- #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
- #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
- /* DWORD 1 */
- #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
- #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
- #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
- #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
- #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
- #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
- #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
- #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
- #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
- #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
- /* DWORD 2 */
- #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
- #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
- #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
- #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
- #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
- #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
- /* DWORD 5 */
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
- /* DWORD 6 */
- #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
- #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
- /* DWORD 0 */
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
- HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
- HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
- HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
- HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL( \
- HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
- ((_var) |= ((_val) \
- << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
- HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
- HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
- HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL( \
- HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
- ((_var) |= ((_val) \
- << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
- HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
- HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
- HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
- HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
- HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
- HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
- HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
- #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
- HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
- #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
- HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
- #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
- HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
- #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
- HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
- #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
- HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
- #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
- HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
- #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
- } while (0)
- /* DWORD 1 */
- #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
- HTT_TX_MSDU_EXT2_DESC_PWR_S)
- #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
- (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
- HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
- #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
- ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
- HTT_TX_MSDU_EXT2_DESC_PWR_M)
- #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
- HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
- #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
- HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
- #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
- HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
- #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
- HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
- #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
- } while (0)
- /* DWORD 2 */
- #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
- HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
- #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
- HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
- #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
- HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
- #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
- } while (0)
- /* DWORD 5 */
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
- HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
- HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
- } while (0)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
- HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
- #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
- } while (0)
- /* DWORD 6 */
- #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
- (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
- HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
- #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
- ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
- } while (0)
- /* DWORD 7 */
- #define HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_M 0xFFFFFFFF
- #define HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_S 0
- #define HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0, value); \
- (word) |= (value) << HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_S; \
- } while (0)
- #define HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_GET(word) \
- (((word) & HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_M) >> HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_S)
- /* DWORD 8 */
- #define HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_M 0x000000FF
- #define HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_S 0
- #define HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32, value); \
- (word) |= (value) << HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_S; \
- } while (0)
- #define HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_GET(word) \
- (((word) & HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_M) >> HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_S)
- #define HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_M 0x00000F00
- #define HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_S 8
- #define HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER, value); \
- (word) |= (value) << HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_S; \
- } while (0)
- #define HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_GET(word) \
- (((word) & HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_M) >> HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_S)
- #define HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M 0xFFFFF000
- #define HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S 12
- #define HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE, value); \
- (word) |= (value) << HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S; \
- } while (0)
- #define HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_GET(word) \
- (((word) & HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M) >> HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S)
- typedef enum {
- HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
- HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
- } htt_tcl_metadata_type;
- /**
- * @brief HTT TCL command number format
- * @details
- * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
- * available to firmware as tcl_exit_base->tcl_status_number.
- * For regular / multicast packets host will send vdev and mac id and for
- * NAWDS packets, host will send peer id.
- * A_UINT32 is used to avoid endianness conversion problems.
- * tcl_status_number size is 16 bits, hence only 16 bits can be used.
- */
- typedef struct {
- A_UINT32
- type: 1, /* vdev_id based or peer_id based */
- rsvd: 31;
- } htt_tx_tcl_vdev_or_peer_t;
- typedef struct {
- A_UINT32
- type: 1, /* vdev_id based or peer_id based */
- valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
- vdev_id: 8,
- pdev_id: 2,
- host_inspected:1,
- opt_dp_ctrl: 1, /* 1 -> qdata consent pkt */
- rsvd: 18;
- } htt_tx_tcl_vdev_metadata;
- typedef struct {
- A_UINT32
- type: 1, /* vdev_id based or peer_id based */
- valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
- peer_id: 14,
- rsvd: 16;
- } htt_tx_tcl_peer_metadata;
- PREPACK struct htt_tx_tcl_metadata {
- union {
- htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
- htt_tx_tcl_vdev_metadata vdev_meta;
- htt_tx_tcl_peer_metadata peer_meta;
- };
- } POSTPACK;
- /* DWORD 0 */
- #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
- #define HTT_TX_TCL_METADATA_TYPE_S 0
- #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
- #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
- /* VDEV metadata */
- #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
- #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
- #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
- #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
- #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
- #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
- #define HTT_TX_TCL_METADATA_OPT_DP_CTRL_M 0x00002000
- #define HTT_TX_TCL_METADATA_OPT_DP_CTRL_S 13
- /* PEER metadata */
- #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
- #define HTT_TX_TCL_METADATA_PEER_ID_S 2
- #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
- (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
- HTT_TX_TCL_METADATA_TYPE_S)
- #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
- ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
- } while (0)
- #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
- (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
- HTT_TX_TCL_METADATA_VALID_HTT_S)
- #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
- ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
- } while (0)
- #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
- (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
- HTT_TX_TCL_METADATA_VDEV_ID_S)
- #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
- } while (0)
- #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
- (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
- HTT_TX_TCL_METADATA_PDEV_ID_S)
- #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
- } while (0)
- #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
- (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
- HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
- #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
- ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
- } while (0)
- #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
- (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
- HTT_TX_TCL_METADATA_PEER_ID_S)
- #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
- } while (0)
- #define HTT_TX_TCL_METADATA_OPT_DP_CTRL_GET(_var) \
- (((_var) & HTT_TX_TCL_METADATA_OPT_DP_CTRL_M) >> \
- HTT_TX_TCL_METADATA_OPT_DP_CTRL_S)
- #define HTT_TX_TCL_METADATA_OPT_DP_CTRL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_OPT_DP_CTRL, _val); \
- ((_var) |= ((_val) << HTT_TX_TCL_METADATA_OPT_DP_CTRL_S)); \
- } while (0)
- /*------------------------------------------------------------------
- * V2 Version of TCL Data Command
- * V2 Version to support peer_id, vdev_id, svc_class_id and
- * MLO global_seq all flavours of TCL Data Cmd.
- *-----------------------------------------------------------------*/
- typedef enum {
- HTT_TCL_METADATA_V2_TYPE_PEER_BASED = 0,
- HTT_TCL_METADATA_V2_TYPE_VDEV_BASED = 1,
- HTT_TCL_METADATA_V2_TYPE_SVC_ID_BASED = 2,
- HTT_TCL_METADATA_V2_TYPE_GLOBAL_SEQ_BASED = 3,
- } htt_tcl_metadata_type_v2;
- /**
- * @brief HTT TCL command number format
- * @details
- * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
- * available to firmware as tcl_exit_base->tcl_status_number.
- * A_UINT32 is used to avoid endianness conversion problems.
- * tcl_status_number size is 16 bits, hence only 16 bits can be used.
- */
- typedef struct {
- A_UINT32
- type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
- valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
- vdev_id: 8,
- pdev_id: 2,
- host_inspected:1,
- rsvd: 2,
- padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
- } htt_tx_tcl_vdev_metadata_v2;
- typedef struct {
- A_UINT32
- type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
- valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
- peer_id: 13,
- padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
- } htt_tx_tcl_peer_metadata_v2;
- typedef struct {
- A_UINT32
- type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
- valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
- svc_class_id: 8,
- ast_index: 3, /* Indicates to firmware the AST index to be used for Pine for AST Override */
- rsvd: 2,
- padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
- } htt_tx_tcl_svc_class_id_metadata;
- typedef struct {
- A_UINT32
- type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
- host_inspected: 1,
- global_seq_no: 12,
- htt_ext_present:1,
- padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
- } htt_tx_tcl_global_seq_metadata;
- PREPACK struct htt_tx_tcl_metadata_v2 {
- union {
- htt_tx_tcl_vdev_metadata_v2 vdev_meta_v2;
- htt_tx_tcl_peer_metadata_v2 peer_meta_v2;
- htt_tx_tcl_svc_class_id_metadata svc_class_id_meta;
- htt_tx_tcl_global_seq_metadata global_seq_meta;
- };
- } POSTPACK;
- /* DWORD 0 */
- #define HTT_TX_TCL_METADATA_TYPE_V2_M 0x00000003
- #define HTT_TX_TCL_METADATA_TYPE_V2_S 0
- /* Valid htt ext for V2 tcl data cmd used by VDEV, PEER and SVC_ID meta */
- #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M 0x00000004
- #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S 2
- /* VDEV V2 metadata */
- #define HTT_TX_TCL_METADATA_V2_VDEV_ID_M 0x000007f8
- #define HTT_TX_TCL_METADATA_V2_VDEV_ID_S 3
- #define HTT_TX_TCL_METADATA_V2_PDEV_ID_M 0x00001800
- #define HTT_TX_TCL_METADATA_V2_PDEV_ID_S 11
- #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M 0x00002000
- #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S 13
- /* PEER V2 metadata */
- #define HTT_TX_TCL_METADATA_V2_PEER_ID_M 0x0000fff8
- #define HTT_TX_TCL_METADATA_V2_PEER_ID_S 3
- /* SVC_CLASS_ID metadata */
- #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_M 0x000007f8
- #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_S 3
- /* Global Seq no metadata */
- #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M 0x00000004
- #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S 2
- #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M 0x00007ff8
- #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S 3
- /* HTT ext present flag:
- * Specify whether there is a htt ext desc present for this packet,
- * accompanying the global seq no metadata.
- */
- #define HTT_TX_TCL_METADATA_GLBL_SEQ_HTT_EXT_PRESENT_M 0x00008000
- #define HTT_TX_TCL_METADATA_GLBL_SEQ_HTT_EXT_PRESENT_S 15
- /*----- Get and Set V2 type field in Vdev, Peer, Svc_Class_Id, Global_seq_no */
- #define HTT_TX_TCL_METADATA_TYPE_V2_GET(_var) \
- (((_var) & HTT_TX_TCL_METADATA_TYPE_V2_M) >> \
- HTT_TX_TCL_METADATA_TYPE_V2_S)
- #define HTT_TX_TCL_METADATA_TYPE_V2_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE_V2, _val); \
- ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_V2_S)); \
- } while (0)
- #define HTT_TX_TCL_METADATA_V2_VALID_HTT_GET(_var) \
- (((_var) & HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M) >> \
- HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)
- #define HTT_TX_TCL_METADATA_V2_VALID_HTT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)); \
- } while (0)
- /*----- Get and Set V2 type field in Vdev meta fields ----*/
- #define HTT_TX_TCL_METADATA_V2_VDEV_ID_GET(_var) \
- (((_var) & HTT_TX_TCL_METADATA_V2_VDEV_ID_M) >> \
- HTT_TX_TCL_METADATA_V2_VDEV_ID_S)
- #define HTT_TX_TCL_METADATA_V2_VDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VDEV_ID_S)); \
- } while (0)
- #define HTT_TX_TCL_METADATA_V2_PDEV_ID_GET(_var) \
- (((_var) & HTT_TX_TCL_METADATA_V2_PDEV_ID_M) >> \
- HTT_TX_TCL_METADATA_V2_PDEV_ID_S)
- #define HTT_TX_TCL_METADATA_V2_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PDEV_ID_S)); \
- } while (0)
- #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_GET(_var) \
- (((_var) & HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M) >> \
- HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)
- #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_HOST_INSPECTED, _val); \
- ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)); \
- } while (0)
- /*----- Get and Set V2 type field in Peer meta fields ----*/
- #define HTT_TX_TCL_METADATA_V2_PEER_ID_GET(_var) \
- (((_var) & HTT_TX_TCL_METADATA_V2_PEER_ID_M) >> \
- HTT_TX_TCL_METADATA_V2_PEER_ID_S)
- #define HTT_TX_TCL_METADATA_V2_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PEER_ID_S)); \
- } while (0)
- /*----- Get and Set V2 type field in Service Class fields ----*/
- #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_GET(_var) \
- (((_var) & HTT_TX_TCL_METADATA_SVC_CLASS_ID_M) >> \
- HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)
- #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_SVC_CLASS_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)); \
- } while (0)
- /*----- Get and Set V2 type field in Global sequence fields ----*/
- #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_GET(_var) \
- (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M) >> \
- HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)
- #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED, _val); \
- ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)); \
- } while (0)
- #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_GET(_var) \
- (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M) >> \
- HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)
- #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_NO, _val); \
- ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)); \
- } while (0)
- #define HTT_TX_TCL_METADATA_GLBL_SEQ_HTT_EXT_PRESENT_GET(_var) \
- (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HTT_EXT_PRESENT_M) >> \
- HTT_TX_TCL_METADATA_GLBL_SEQ_HTT_EXT_PRESENT_S)
- #define HTT_TX_TCL_METADATA_GLBL_SEQ_HTT_EXT_PRESENT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HTT_EXT_PRESENT, _val); \
- ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HTT_EXT_PRESENT_S)); \
- } while (0)
- /*------------------------------------------------------------------
- * End V2 Version of TCL Data Command
- *-----------------------------------------------------------------*/
- typedef enum {
- HTT_TX_FW2WBM_TX_STATUS_OK,
- HTT_TX_FW2WBM_TX_STATUS_DROP,
- HTT_TX_FW2WBM_TX_STATUS_TTL,
- HTT_TX_FW2WBM_TX_STATUS_REINJECT,
- HTT_TX_FW2WBM_TX_STATUS_INSPECT,
- HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
- HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH,
- HTT_TX_FW2WBM_TX_STATUS_MAX
- } htt_tx_fw2wbm_tx_status_t;
- typedef enum {
- HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
- HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
- HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
- HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
- HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
- HTT_TX_FW2WBM_REINJECT_REASON_ARP,
- HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
- HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
- HTT_TX_FW2WBM_REINJECT_REASON_MLO_MCAST,
- HTT_TX_FW2WBM_REINJECT_REASON_SAWF_SVC_CLASS_ID_ABSENT,
- HTT_TX_FW2WBM_REINJECT_REASON_OPT_DP_CTRL, /* tx qdata packet */
- HTT_TX_FW2WBM_REINJECT_REASON_MAX,
- } htt_tx_fw2wbm_reinject_reason_t;
- /**
- * @brief HTT TX WBM Completion from firmware to host
- * @details
- * This structure is passed from firmware to host overlaid on wbm_release_ring
- * DWORD 3 and 4 for software based completions (Exception frames and
- * TQM bypass frames)
- * For software based completions, wbm_release_ring->release_source_module will
- * be set to release_source_fw
- */
- PREPACK struct htt_tx_wbm_completion {
- A_UINT32
- sch_cmd_id: 24,
- exception_frame: 1, /* If set, this packet was queued via exception path */
- rsvd0_31_25: 7;
- A_UINT32
- ack_frame_rssi: 8, /* If this frame is removed as the result of the
- * reception of an ACK or BA, this field indicates
- * the RSSI of the received ACK or BA frame.
- * When the frame is removed as result of a direct
- * remove command from the SW, this field is set
- * to 0x0 (which is never a valid value when real
- * RSSI is available).
- * Units: dB w.r.t noise floor
- */
- tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
- reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
- rsvd1_31_16: 16;
- } POSTPACK;
- /* DWORD 0 */
- #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
- #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
- #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
- #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
- /* DWORD 1 */
- #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
- #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
- #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
- #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
- #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
- #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
- /* DWORD 0 */
- #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
- HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
- #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
- } while (0)
- #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
- HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
- #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
- } while (0)
- /* DWORD 1 */
- #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
- HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
- #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
- } while (0)
- #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
- HTT_TX_WBM_COMPLETION_TX_STATUS_S)
- #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
- } while (0)
- #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
- HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
- #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
- } while (0)
- /**
- * @brief HTT TX WBM Completion from firmware to host
- * @details
- * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
- * (WBM) offload HW.
- * This structure is passed from firmware to host overlaid on wbm_release_ring
- * For software based completions, release_source_module will
- * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
- * struct wbm_release_ring and then switch to this after looking at
- * release_source_module.
- */
- PREPACK struct htt_tx_wbm_completion_v2 {
- A_UINT32
- used_by_hw0; /* Refer to struct wbm_release_ring */
- A_UINT32
- used_by_hw1; /* Refer to struct wbm_release_ring */
- A_UINT32
- used_by_hw2: 9, /* Refer to struct wbm_release_ring */
- tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
- reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
- exception_frame: 1,
- transmit_count: 7, /* Refer to struct wbm_release_ring */
- rsvd0: 5, /* For future use */
- used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
- rsvd1: 1; /* For future use */
- A_UINT32
- data0: 32; /* data0,1 and 2 changes based on tx_status type
- * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
- * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
- * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
- * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
- */
- A_UINT32
- data1: 32;
- A_UINT32
- data2: 32;
- A_UINT32
- used_by_hw3; /* Refer to struct wbm_release_ring */
- } POSTPACK;
- /* DWORD 1, 2 and part of 3 are accessed via HW header files */
- /* DWORD 3 */
- #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
- #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
- #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
- #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
- #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
- #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
- #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_M 0x01FC0000
- #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S 18
- /* DWORD 3 */
- #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
- HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
- #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
- } while (0)
- #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
- HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
- #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
- } while (0)
- #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
- HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
- #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
- } while (0)
- #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_M) >> \
- HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S)
- #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S)); \
- } while (0)
- /**
- * @brief HTT TX WBM Completion from firmware to host (V3)
- * @details
- * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
- * (WBM) offload HW.
- * This structure is passed from firmware to host overlaid on wbm_release_ring
- * For software based completions, release_source_module will
- * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
- * struct wbm_release_ring and then switch to this after looking at
- * release_source_module.
- * Due to overlap with WBM block, htt_tx_wbm_completion_v3 will be used
- * by new generations of targets.
- */
- PREPACK struct htt_tx_wbm_completion_v3 {
- A_UINT32
- used_by_hw0; /* Refer to struct wbm_release_ring */
- A_UINT32
- used_by_hw1; /* Refer to struct wbm_release_ring */
- A_UINT32
- used_by_hw2: 13, /* Refer to struct wbm_release_ring */
- tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
- used_by_hw3: 15;
- A_UINT32
- reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
- exception_frame: 1,
- transmit_count: 7, /* Refer to struct wbm_release_ring */
- rsvd0: 20; /* For future use */
- A_UINT32
- data0: 32; /* data0,1 and 2 changes based on tx_status type
- * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
- * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
- * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
- * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
- */
- A_UINT32
- data1: 32;
- A_UINT32
- data2: 32;
- A_UINT32
- rsvd1: 20,
- used_by_hw4: 12; /* Refer to struct wbm_release_ring */
- } POSTPACK;
- /* DWORD 3 */
- #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M 0x0001E000
- #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S 13
- /* DWORD 4 */
- #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M 0x0000000F
- #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S 0
- #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M 0x00000010
- #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S 4
- #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_M 0x00000FE0
- #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S 5
- #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M) >> \
- HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)
- #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TX_STATUS, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)); \
- } while (0)
- #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M) >> \
- HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)
- #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)); \
- } while (0)
- #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M) >> \
- HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)
- #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_EXP_FRAME, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)); \
- } while (0)
- #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_M) >> \
- HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S)
- #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S)); \
- } while (0)
- typedef enum {
- TX_FRAME_TYPE_UNDEFINED = 0,
- TX_FRAME_TYPE_EAPOL = 1,
- } htt_tx_wbm_status_frame_type;
- /**
- * @brief HTT TX WBM transmit status from firmware to host
- * @details
- * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
- * (WBM) offload HW.
- * This structure is passed from firmware to host overlaid on wbm_release_ring.
- * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
- * or HTT_TX_FW2WBM_TX_STATUS_TTL
- */
- PREPACK struct htt_tx_wbm_transmit_status {
- A_UINT32
- sch_cmd_id: 24,
- ack_frame_rssi: 8; /* If this frame is removed as the result of the
- * reception of an ACK or BA, this field indicates
- * the RSSI of the received ACK or BA frame.
- * When the frame is removed as result of a direct
- * remove command from the SW, this field is set
- * to 0x0 (which is never a valid value when real
- * RSSI is available).
- * Units: dB w.r.t noise floor
- */
- A_UINT32
- sw_peer_id: 16,
- tid_num: 5,
- valid: 1, /* If this "valid" flag is set, the sw_peer_id
- * and tid_num fields contain valid data.
- * If this "valid" flag is not set, the
- * sw_peer_id and tid_num fields must be ignored.
- */
- mcast: 1,
- mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
- * contains valid data.
- */
- frame_type: 4, /* holds htt_tx_wbm_status_frame_type value */
- transmit_count_valid: 1, /* If this "transmit_count_valid" is set, the
- * transmit_count field in struct
- * htt_tx_wbm_completion_vx has valid data.
- */
- reserved: 3;
- A_UINT32
- ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
- * packets in the wbm completion path
- */
- } POSTPACK;
- /* DWORD 4 */
- #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
- #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
- #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
- #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
- /* DWORD 5 */
- #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
- #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
- #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
- #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
- #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
- #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
- #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
- #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
- #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
- #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
- #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_M 0x0F000000
- #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S 24
- #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_M 0x10000000
- #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S 28
- /* DWORD 4 */
- #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
- HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
- #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
- } while (0)
- #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
- HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
- #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
- } while (0)
- /* DWORD 5 */
- #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
- HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
- #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
- } while (0)
- #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
- HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
- #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
- } while (0)
- #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
- HTT_TX_WBM_COMPLETION_V2_VALID_S)
- #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
- } while (0)
- #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
- HTT_TX_WBM_COMPLETION_V2_MCAST_S)
- #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
- } while (0)
- #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
- HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
- #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
- } while (0)
- #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_M) >> \
- HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S)
- #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S)); \
- #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_M) >> \
- HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S)
- #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S)); \
- } while (0)
- /**
- * @brief HTT TX WBM reinject status from firmware to host
- * @details
- * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
- * (WBM) offload HW.
- * This structure is passed from firmware to host overlaid on wbm_release_ring.
- * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
- */
- PREPACK struct htt_tx_wbm_reinject_status {
- A_UINT32
- sw_peer_id : 16,
- data_length : 16;
- A_UINT32
- tid : 5,
- msduq_idx : 4,
- reserved1 : 23;
- A_UINT32
- reserved2: 32;
- } POSTPACK;
- #define HTT_TX_WBM_REINJECT_SW_PEER_ID_M 0x0000ffff
- #define HTT_TX_WBM_REINJECT_SW_PEER_ID_S 0
- #define HTT_TX_WBM_REINJECT_DATA_LEN_M 0xffff0000
- #define HTT_TX_WBM_REINJECT_DATA_LEN_S 16
- #define HTT_TX_WBM_REINJECT_TID_M 0x0000001f
- #define HTT_TX_WBM_REINJECT_TID_S 0
- #define HTT_TX_WBM_REINJECT_MSDUQ_ID_M 0x000001e0
- #define HTT_TX_WBM_REINJECT_MSDUQ_ID_S 5
- #define HTT_TX_WBM_REINJECT_SW_PEER_ID_GET(_var)\
- (((_var) & HTT_TX_WBM_REINJECT_SW_PEER_ID_M) >>\
- HTT_TX_WBM_REINJECT_SW_PEER_ID_S)\
- #define HTT_TX_WBM_REINJECT_SW_PEER_ID_SET(_var, _val)\
- do {\
- HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_SW_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_SW_PEER_ID_S));\
- } while(0)
- #define HTT_TX_WBM_REINJECT_DATA_LEN_GET(_var)\
- (((_var) & HTT_TX_WBM_REINJECT_DATA_LEN_M) >>\
- HTT_TX_WBM_REINJECT_DATA_LEN_S)\
- #define HTT_TX_WBM_REINJECT_DATA_LEN_SET(_var, _val)\
- do {\
- HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_DATA_LEN, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_DATA_LEN_S));\
- } while(0)
- #define HTT_TX_WBM_REINJECT_TID_GET(_var)\
- (((_var) & HTT_TX_WBM_REINJECT_TID_M) >>\
- HTT_TX_WBM_REINJECT_TID_S)\
- #define HTT_TX_WBM_REINJECT_TID_SET(_var, _val)\
- do {\
- HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_TID, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_TID_S));\
- } while(0)
- #define HTT_TX_WBM_REINJECT_MSDUQ_ID_GET(_var)\
- (((_var) & HTT_TX_WBM_REINJECT_MSDUQ_ID_M) >>\
- HTT_TX_WBM_REINJECT_MSDUQ_ID_S)\
- #define HTT_TX_WBM_REINJECT_MSDUQ_ID_SET(_var, _val)\
- do {\
- HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_MSDUQ_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_MSDUQ_ID_S));\
- } while(0)
- /**
- * @brief HTT TX WBM multicast echo check notification from firmware to host
- * @details
- * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
- * (WBM) offload HW.
- * This structure is passed from firmware to host overlaid on wbm_release_ring.
- * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
- * FW sends SA addresses to host for all multicast/broadcast packets received on
- * STA side.
- */
- PREPACK struct htt_tx_wbm_mec_addr_notify {
- A_UINT32
- mec_sa_addr_31_0;
- A_UINT32
- mec_sa_addr_47_32: 16,
- sa_ast_index: 16;
- A_UINT32
- vdev_id: 8,
- reserved0: 24;
- } POSTPACK;
- /* DWORD 4 - mec_sa_addr_31_0 */
- /* DWORD 5 */
- #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
- #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
- #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
- #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
- /* DWORD 6 */
- #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
- #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
- #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
- HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
- #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
- } while (0)
- #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
- HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
- #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
- } while (0)
- #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
- (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
- HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
- #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
- } while (0)
- typedef enum {
- TX_FLOW_PRIORITY_BE,
- TX_FLOW_PRIORITY_HIGH,
- TX_FLOW_PRIORITY_LOW,
- } htt_tx_flow_priority_t;
- typedef enum {
- TX_FLOW_LATENCY_SENSITIVE,
- TX_FLOW_LATENCY_INSENSITIVE,
- } htt_tx_flow_latency_t;
- typedef enum {
- TX_FLOW_BEST_EFFORT_TRAFFIC,
- TX_FLOW_INTERACTIVE_TRAFFIC,
- TX_FLOW_PERIODIC_TRAFFIC,
- TX_FLOW_BURSTY_TRAFFIC,
- TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
- } htt_tx_flow_traffic_pattern_t;
- /**
- * @brief HTT TX Flow search metadata format
- * @details
- * Host will set this metadata in flow table's flow search entry along with
- * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
- * firmware and TQM ring if the flow search entry wins.
- * This metadata is available to firmware in that first MSDU's
- * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
- * to one of the available flows for specific tid and returns the tqm flow
- * pointer as part of htt_tx_map_flow_info message.
- */
- PREPACK struct htt_tx_flow_metadata {
- A_UINT32
- rsvd0_1_0: 2,
- tid: 4,
- priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
- traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
- tid_override: 1, /* If set, tid field in this struct is the final tid.
- * Else choose final tid based on latency, priority.
- */
- dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
- latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
- host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
- } POSTPACK;
- /* DWORD 0 */
- #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
- #define HTT_TX_FLOW_METADATA_TID_S 2
- #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
- #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
- #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
- #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
- #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
- #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
- #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
- #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
- #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
- #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
- #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
- #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
- /* DWORD 0 */
- #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
- (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
- HTT_TX_FLOW_METADATA_TID_S)
- #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
- ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
- } while (0)
- #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
- (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
- HTT_TX_FLOW_METADATA_PRIORITY_S)
- #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
- ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
- } while (0)
- #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
- (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
- HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
- #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
- ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
- } while (0)
- #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
- (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
- HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
- #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
- ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
- } while (0)
- #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
- (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
- HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
- #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
- ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
- } while (0)
- #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
- (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
- HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
- #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
- ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
- } while (0)
- #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
- (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
- HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
- #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
- } while (0)
- /**
- * @brief host -> target ADD WDS Entry
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY
- *
- * @brief host -> target DELETE WDS Entry
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
- *
- * @details
- * HTT wds entry from source port learning
- * Host will learn wds entries from rx and send this message to firmware
- * to enable firmware to configure/delete AST entries for wds clients.
- * Firmware creates Source address's AST entry with Transmit MAC's peer_id
- * and when SA's entry is deleted, firmware removes this AST entry
- *
- * The message would appear as follows:
- *
- * |31 30|29 |17 16|15 8|7 0|
- * |----------------+----------------+----------------+----------------|
- * | rsvd0 |PDVID| vdev_id | msg_type |
- * |-------------------------------------------------------------------|
- * | sa_addr_31_0 |
- * |-------------------------------------------------------------------|
- * | | ta_peer_id | sa_addr_47_32 |
- * |-------------------------------------------------------------------|
- * Where PDVID = pdev_id
- *
- * The message is interpreted as follows:
- *
- * dword0 - b'0:7 - msg_type: This will be set to
- * 0xd (HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY) or
- * 0xe (HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY)
- *
- * dword0 - b'8:15 - vdev_id
- *
- * dword0 - b'16:17 - pdev_id
- *
- * dword0 - b'18:31 - rsvd10: Reserved for future use
- *
- * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
- *
- * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
- *
- * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
- */
- PREPACK struct htt_wds_entry {
- A_UINT32
- msg_type: 8,
- vdev_id: 8,
- pdev_id: 2,
- rsvd0: 14;
- A_UINT32 sa_addr_31_0;
- A_UINT32
- sa_addr_47_32: 16,
- ta_peer_id: 14,
- rsvd2: 2;
- } POSTPACK;
- /* DWORD 0 */
- #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
- #define HTT_WDS_ENTRY_VDEV_ID_S 8
- #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
- #define HTT_WDS_ENTRY_PDEV_ID_S 16
- /* DWORD 2 */
- #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
- #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
- #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
- #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
- /* DWORD 0 */
- #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
- (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
- HTT_WDS_ENTRY_VDEV_ID_S)
- #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
- } while (0)
- #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
- (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
- HTT_WDS_ENTRY_PDEV_ID_S)
- #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
- } while (0)
- /* DWORD 2 */
- #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
- (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
- HTT_WDS_ENTRY_SA_ADDR_47_32_S)
- #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
- ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
- } while (0)
- #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
- (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
- HTT_WDS_ENTRY_TA_PEER_ID_S)
- #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
- } while (0)
- /**
- * @brief MAC DMA rx ring setup specification
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_CFG
- *
- * @details
- * To allow for dynamic rx ring reconfiguration and to avoid race
- * conditions, the host SW never directly programs the MAC DMA rx ring(s)
- * it uses. Instead, it sends this message to the target, indicating how
- * the rx ring used by the host should be set up and maintained.
- * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
- * specifications.
- *
- * |31 16|15 8|7 0|
- * |---------------------------------------------------------------|
- * header: | reserved | num rings | msg type |
- * |---------------------------------------------------------------|
- * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
- #if HTT_PADDR64
- * | FW_IDX shadow register physical address (bits 63:32) |
- #endif
- * |---------------------------------------------------------------|
- * | rx ring base physical address (bits 31:0) |
- #if HTT_PADDR64
- * | rx ring base physical address (bits 63:32) |
- #endif
- * |---------------------------------------------------------------|
- * | rx ring buffer size | rx ring length |
- * |---------------------------------------------------------------|
- * | FW_IDX initial value | enabled flags |
- * |---------------------------------------------------------------|
- * | MSDU payload offset | 802.11 header offset |
- * |---------------------------------------------------------------|
- * | PPDU end offset | PPDU start offset |
- * |---------------------------------------------------------------|
- * | MPDU end offset | MPDU start offset |
- * |---------------------------------------------------------------|
- * | MSDU end offset | MSDU start offset |
- * |---------------------------------------------------------------|
- * | frag info offset | rx attention offset |
- * |---------------------------------------------------------------|
- * payload 2, if present, has the same format as payload 1
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as an rx ring configuration message
- * Value: 0x2 (HTT_H2T_MSG_TYPE_RX_RING_CFG)
- * - NUM_RINGS
- * Bits 15:8
- * Purpose: indicates whether the host is setting up one rx ring or two
- * Value: 1 or 2
- * Payload:
- * for systems using 64-bit format for bus addresses:
- * - IDX_SHADOW_REG_PADDR_LO
- * Bits 31:0
- * Value: lower 4 bytes of physical address of the host's
- * FW_IDX shadow register
- * - IDX_SHADOW_REG_PADDR_HI
- * Bits 31:0
- * Value: upper 4 bytes of physical address of the host's
- * FW_IDX shadow register
- * - RING_BASE_PADDR_LO
- * Bits 31:0
- * Value: lower 4 bytes of physical address of the host's rx ring
- * - RING_BASE_PADDR_HI
- * Bits 31:0
- * Value: uppper 4 bytes of physical address of the host's rx ring
- * for systems using 32-bit format for bus addresses:
- * - IDX_SHADOW_REG_PADDR
- * Bits 31:0
- * Value: physical address of the host's FW_IDX shadow register
- * - RING_BASE_PADDR
- * Bits 31:0
- * Value: physical address of the host's rx ring
- * - RING_LEN
- * Bits 15:0
- * Value: number of elements in the rx ring
- * - RING_BUF_SZ
- * Bits 31:16
- * Value: size of the buffers referenced by the rx ring, in byte units
- * - ENABLED_FLAGS
- * Bits 15:0
- * Value: 1-bit flags to show whether different rx fields are enabled
- * bit 0: 802.11 header enabled (1) or disabled (0)
- * bit 1: MSDU payload enabled (1) or disabled (0)
- * bit 2: PPDU start enabled (1) or disabled (0)
- * bit 3: PPDU end enabled (1) or disabled (0)
- * bit 4: MPDU start enabled (1) or disabled (0)
- * bit 5: MPDU end enabled (1) or disabled (0)
- * bit 6: MSDU start enabled (1) or disabled (0)
- * bit 7: MSDU end enabled (1) or disabled (0)
- * bit 8: rx attention enabled (1) or disabled (0)
- * bit 9: frag info enabled (1) or disabled (0)
- * bit 10: unicast rx enabled (1) or disabled (0)
- * bit 11: multicast rx enabled (1) or disabled (0)
- * bit 12: ctrl rx enabled (1) or disabled (0)
- * bit 13: mgmt rx enabled (1) or disabled (0)
- * bit 14: null rx enabled (1) or disabled (0)
- * bit 15: phy data rx enabled (1) or disabled (0)
- * - IDX_INIT_VAL
- * Bits 31:16
- * Purpose: Specify the initial value for the FW_IDX.
- * Value: the number of buffers initially present in the host's rx ring
- * - OFFSET_802_11_HDR
- * Bits 15:0
- * Value: offset in QUAD-bytes of 802.11 header from the buffer start
- * - OFFSET_MSDU_PAYLOAD
- * Bits 31:16
- * Value: offset in QUAD-bytes of MSDU payload from the buffer start
- * - OFFSET_PPDU_START
- * Bits 15:0
- * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
- * - OFFSET_PPDU_END
- * Bits 31:16
- * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
- * - OFFSET_MPDU_START
- * Bits 15:0
- * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
- * - OFFSET_MPDU_END
- * Bits 31:16
- * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
- * - OFFSET_MSDU_START
- * Bits 15:0
- * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
- * - OFFSET_MSDU_END
- * Bits 31:16
- * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
- * - OFFSET_RX_ATTN
- * Bits 15:0
- * Value: offset in QUAD-bytes of rx attention word from the buffer start
- * - OFFSET_FRAG_INFO
- * Bits 31:16
- * Value: offset in QUAD-bytes of frag info table
- */
- /* header fields */
- #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
- #define HTT_RX_RING_CFG_NUM_RINGS_S 8
- /* payload fields */
- /* for systems using a 64-bit format for bus addresses */
- #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
- #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
- #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
- #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
- #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
- #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
- #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
- #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
- /* for systems using a 32-bit format for bus addresses */
- #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
- #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
- #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
- #define HTT_RX_RING_CFG_BASE_PADDR_S 0
- #define HTT_RX_RING_CFG_LEN_M 0xffff
- #define HTT_RX_RING_CFG_LEN_S 0
- #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
- #define HTT_RX_RING_CFG_BUF_SZ_S 16
- #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
- #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
- #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
- #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
- #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
- #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
- #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
- #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
- #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
- #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
- #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
- #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
- #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
- #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
- #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
- #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
- #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
- #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
- #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
- #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
- #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
- #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
- #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
- #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
- #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
- #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
- #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
- #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
- #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
- #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
- #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
- #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
- #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
- #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
- #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
- #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
- #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
- #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
- #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
- #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
- #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
- #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
- #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
- #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
- #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
- #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
- #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
- #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
- #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
- #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
- #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
- #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
- #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
- #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
- #define HTT_RX_RING_CFG_HDR_BYTES 4
- #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
- #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
- #if HTT_PADDR64
- #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
- #else
- #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
- #endif
- #define HTT_RX_RING_CFG_BYTES(num_rings) \
- (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
- #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
- #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
- } while (0)
- /* degenerate case for 32-bit fields */
- #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
- #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
- ((_var) = (_val))
- #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
- #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
- ((_var) = (_val))
- #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
- #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
- ((_var) = (_val))
- /* degenerate case for 32-bit fields */
- #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
- #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
- ((_var) = (_val))
- #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
- #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
- ((_var) = (_val))
- #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
- #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
- ((_var) = (_val))
- #define HTT_RX_RING_CFG_LEN_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
- #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
- #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
- HTT_RX_RING_CFG_IDX_INIT_VAL_S)
- #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
- HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
- #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
- HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
- #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
- HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
- #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
- HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
- #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
- HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
- #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
- HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
- #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
- HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
- #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
- HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
- #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
- HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
- #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
- HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
- #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
- HTT_RX_RING_CFG_ENABLED_UCAST_S)
- #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
- HTT_RX_RING_CFG_ENABLED_MCAST_S)
- #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
- HTT_RX_RING_CFG_ENABLED_CTRL_S)
- #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
- HTT_RX_RING_CFG_ENABLED_MGMT_S)
- #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
- HTT_RX_RING_CFG_ENABLED_NULL_S)
- #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
- HTT_RX_RING_CFG_ENABLED_PHY_S)
- #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
- HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
- #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
- HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
- #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
- HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
- #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
- HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
- #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
- HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
- #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
- HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
- #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
- HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
- #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
- HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
- #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
- HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
- #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
- } while (0)
- #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
- (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
- HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
- #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
- } while (0)
- /**
- * @brief host -> target FW statistics retrieve
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_STATS_REQ
- *
- * @details
- * The following field definitions describe the format of the HTT host
- * to target FW stats retrieve message. The message specifies the type of
- * stats host wants to retrieve.
- *
- * |31 24|23 16|15 8|7 0|
- * |-----------------------------------------------------------|
- * | stats types request bitmask | msg type |
- * |-----------------------------------------------------------|
- * | stats types reset bitmask | reserved |
- * |-----------------------------------------------------------|
- * | stats type | config value |
- * |-----------------------------------------------------------|
- * | cookie LSBs |
- * |-----------------------------------------------------------|
- * | cookie MSBs |
- * |-----------------------------------------------------------|
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this is a stats upload request message
- * Value: 0x3 (HTT_H2T_MSG_TYPE_STATS_REQ)
- * - UPLOAD_TYPES
- * Bits 31:8
- * Purpose: identifies which types of FW statistics to upload
- * Value: mask with bits set in positions defined by htt_dbg_stats_type
- * - RESET_TYPES
- * Bits 31:8
- * Purpose: identifies which types of FW statistics to reset
- * Value: mask with bits set in positions defined by htt_dbg_stats_type
- * - CFG_VAL
- * Bits 23:0
- * Purpose: give an opaque configuration value to the specified stats type
- * Value: stats-type specific configuration value
- * if stats type == tx PPDU log, then CONFIG_VAL has the format:
- * bits 7:0 - how many per-MPDU byte counts to include in a record
- * bits 15:8 - how many per-MPDU MSDU counts to include in a record
- * bits 23:16 - how many per-MSDU byte counts to include in a record
- * - CFG_STAT_TYPE
- * Bits 31:24
- * Purpose: specify which stats type (if any) the config value applies to
- * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
- * a valid configuration specification
- * - COOKIE_LSBS
- * Bits 31:0
- * Purpose: Provide a mechanism to match a target->host stats confirmation
- * message with its preceding host->target stats request message.
- * Value: LSBs of the opaque cookie specified by the host-side requestor
- * - COOKIE_MSBS
- * Bits 31:0
- * Purpose: Provide a mechanism to match a target->host stats confirmation
- * message with its preceding host->target stats request message.
- * Value: MSBs of the opaque cookie specified by the host-side requestor
- */
- #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
- #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
- #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
- #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
- #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
- #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
- #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
- #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
- #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
- #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
- #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
- (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
- HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
- #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
- ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
- } while (0)
- #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
- (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
- HTT_H2T_STATS_REQ_RESET_TYPES_S)
- #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
- ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
- } while (0)
- #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
- (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
- HTT_H2T_STATS_REQ_CFG_VAL_S)
- #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
- ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
- } while (0)
- #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
- (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
- HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
- #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
- ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
- } while (0)
- /**
- * @brief host -> target HTT out-of-band sync request
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_SYNC
- *
- * @details
- * The HTT SYNC tells the target to suspend processing of subsequent
- * HTT host-to-target messages until some other target agent locally
- * informs the target HTT FW that the current sync counter is equal to
- * or greater than (in a modulo sense) the sync counter specified in
- * the SYNC message.
- * This allows other host-target components to synchronize their operation
- * with HTT, e.g. to ensure that tx frames don't get transmitted until a
- * security key has been downloaded to and activated by the target.
- * In the absence of any explicit synchronization counter value
- * specification, the target HTT FW will use zero as the default current
- * sync value.
- *
- * |31 24|23 16|15 8|7 0|
- * |-----------------------------------------------------------|
- * | reserved | sync count | msg type |
- * |-----------------------------------------------------------|
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as a sync message
- * Value: 0x4 (HTT_H2T_MSG_TYPE_SYNC)
- * - SYNC_COUNT
- * Bits 15:8
- * Purpose: specifies what sync value the HTT FW will wait for from
- * an out-of-band specification to resume its operation
- * Value: in-band sync counter value to compare against the out-of-band
- * counter spec.
- * The HTT target FW will suspend its host->target message processing
- * as long as
- * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
- */
- #define HTT_H2T_SYNC_MSG_SZ 4
- #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
- #define HTT_H2T_SYNC_COUNT_S 8
- #define HTT_H2T_SYNC_COUNT_GET(_var) \
- (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
- HTT_H2T_SYNC_COUNT_S)
- #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
- ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
- } while (0)
- /**
- * @brief host -> target HTT aggregation configuration
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG
- */
- #define HTT_AGGR_CFG_MSG_SZ 4
- #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
- #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
- #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
- #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
- #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
- (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
- HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
- #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
- ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
- } while (0)
- #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
- (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
- HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
- #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
- ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
- } while (0)
- /**
- * @brief host -> target HTT configure max amsdu info per vdev
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG_EX
- *
- * @details
- * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
- *
- * |31 21|20 16|15 8|7 0|
- * |-----------------------------------------------------------|
- * | reserved | vdev id | max amsdu | msg type |
- * |-----------------------------------------------------------|
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as a aggr cfg ex message
- * Value: 0xa (HTT_H2T_MSG_TYPE_AGGR_CFG_EX)
- * - MAX_NUM_AMSDU_SUBFRM
- * Bits 15:8
- * Purpose: max MSDUs per A-MSDU
- * - VDEV_ID
- * Bits 20:16
- * Purpose: ID of the vdev to which this limit is applied
- */
- #define HTT_AGGR_CFG_EX_MSG_SZ 4
- #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
- #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
- #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
- #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
- #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
- (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
- HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
- #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
- ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
- } while (0)
- #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
- (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
- HTT_AGGR_CFG_EX_VDEV_ID_S)
- #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
- } while (0)
- /**
- * @brief HTT WDI_IPA Config Message
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_CFG
- *
- * @details
- * The HTT WDI_IPA config message is created/sent by host at driver
- * init time. It contains information about data structures used on
- * WDI_IPA TX and RX path.
- * TX CE ring is used for pushing packet metadata from IPA uC
- * to WLAN FW
- * TX Completion ring is used for generating TX completions from
- * WLAN FW to IPA uC
- * RX Indication ring is used for indicating RX packets from FW
- * to IPA uC
- * RX Ring2 is used as either completion ring or as second
- * indication ring. when Ring2 is used as completion ring, IPA uC
- * puts completed RX packet meta data to Ring2. when Ring2 is used
- * as second indication ring, RX packets for LTE-WLAN aggregation are
- * indicated in Ring2, other RX packets (e.g. hotspot related) are
- * indicated in RX Indication ring. Please see WDI_IPA specification
- * for more details.
- * |31 24|23 16|15 8|7 0|
- * |----------------+----------------+----------------+----------------|
- * | tx pkt pool size | Rsvd | msg_type |
- * |-------------------------------------------------------------------|
- * | tx comp ring base (bits 31:0) |
- #if HTT_PADDR64
- * | tx comp ring base (bits 63:32) |
- #endif
- * |-------------------------------------------------------------------|
- * | tx comp ring size |
- * |-------------------------------------------------------------------|
- * | tx comp WR_IDX physical address (bits 31:0) |
- #if HTT_PADDR64
- * | tx comp WR_IDX physical address (bits 63:32) |
- #endif
- * |-------------------------------------------------------------------|
- * | tx CE WR_IDX physical address (bits 31:0) |
- #if HTT_PADDR64
- * | tx CE WR_IDX physical address (bits 63:32) |
- #endif
- * |-------------------------------------------------------------------|
- * | rx indication ring base (bits 31:0) |
- #if HTT_PADDR64
- * | rx indication ring base (bits 63:32) |
- #endif
- * |-------------------------------------------------------------------|
- * | rx indication ring size |
- * |-------------------------------------------------------------------|
- * | rx ind RD_IDX physical address (bits 31:0) |
- #if HTT_PADDR64
- * | rx ind RD_IDX physical address (bits 63:32) |
- #endif
- * |-------------------------------------------------------------------|
- * | rx ind WR_IDX physical address (bits 31:0) |
- #if HTT_PADDR64
- * | rx ind WR_IDX physical address (bits 63:32) |
- #endif
- * |-------------------------------------------------------------------|
- * |-------------------------------------------------------------------|
- * | rx ring2 base (bits 31:0) |
- #if HTT_PADDR64
- * | rx ring2 base (bits 63:32) |
- #endif
- * |-------------------------------------------------------------------|
- * | rx ring2 size |
- * |-------------------------------------------------------------------|
- * | rx ring2 RD_IDX physical address (bits 31:0) |
- #if HTT_PADDR64
- * | rx ring2 RD_IDX physical address (bits 63:32) |
- #endif
- * |-------------------------------------------------------------------|
- * | rx ring2 WR_IDX physical address (bits 31:0) |
- #if HTT_PADDR64
- * | rx ring2 WR_IDX physical address (bits 63:32) |
- #endif
- * |-------------------------------------------------------------------|
- *
- * Header fields:
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: Identifies this as WDI_IPA config message
- * value: = 0x8 (HTT_H2T_MSG_TYPE_WDI_IPA_CFG)
- * - TX_PKT_POOL_SIZE
- * Bits 15:0
- * Purpose: Total number of TX packet buffer pool allocated by Host for
- * WDI_IPA TX path
- * For systems using 32-bit format for bus addresses:
- * - TX_COMP_RING_BASE_ADDR
- * Bits 31:0
- * Purpose: TX Completion Ring base address in DDR
- * - TX_COMP_RING_SIZE
- * Bits 31:0
- * Purpose: TX Completion Ring size (must be power of 2)
- * - TX_COMP_WR_IDX_ADDR
- * Bits 31:0
- * Purpose: IPA doorbell register address OR DDR address where WIFI FW
- * updates the Write Index for WDI_IPA TX completion ring
- * - TX_CE_WR_IDX_ADDR
- * Bits 31:0
- * Purpose: DDR address where IPA uC
- * updates the WR Index for TX CE ring
- * (needed for fusion platforms)
- * - RX_IND_RING_BASE_ADDR
- * Bits 31:0
- * Purpose: RX Indication Ring base address in DDR
- * - RX_IND_RING_SIZE
- * Bits 31:0
- * Purpose: RX Indication Ring size
- * - RX_IND_RD_IDX_ADDR
- * Bits 31:0
- * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
- * RX indication ring
- * - RX_IND_WR_IDX_ADDR
- * Bits 31:0
- * Purpose: IPA doorbell register address OR DDR address where WIFI FW
- * updates the Write Index for WDI_IPA RX indication ring
- * - RX_RING2_BASE_ADDR
- * Bits 31:0
- * Purpose: Second RX Ring(Indication or completion)base address in DDR
- * - RX_RING2_SIZE
- * Bits 31:0
- * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
- * - RX_RING2_RD_IDX_ADDR
- * Bits 31:0
- * Purpose: If Second RX ring is Indication ring, DDR address where
- * IPA uC updates the Read Index for Ring2.
- * If Second RX ring is completion ring, this is NOT used
- * - RX_RING2_WR_IDX_ADDR
- * Bits 31:0
- * Purpose: If Second RX ring is Indication ring, DDR address where
- * WIFI FW updates the Write Index for WDI_IPA RX ring2
- * If second RX ring is completion ring, DDR address where
- * IPA uC updates the Write Index for Ring 2.
- * For systems using 64-bit format for bus addresses:
- * - TX_COMP_RING_BASE_ADDR_LO
- * Bits 31:0
- * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
- * - TX_COMP_RING_BASE_ADDR_HI
- * Bits 31:0
- * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
- * - TX_COMP_RING_SIZE
- * Bits 31:0
- * Purpose: TX Completion Ring size (must be power of 2)
- * - TX_COMP_WR_IDX_ADDR_LO
- * Bits 31:0
- * Purpose: Lower 4 bytes of IPA doorbell register address OR
- * Lower 4 bytes of DDR address where WIFI FW
- * updates the Write Index for WDI_IPA TX completion ring
- * - TX_COMP_WR_IDX_ADDR_HI
- * Bits 31:0
- * Purpose: Higher 4 bytes of IPA doorbell register address OR
- * Higher 4 bytes of DDR address where WIFI FW
- * updates the Write Index for WDI_IPA TX completion ring
- * - TX_CE_WR_IDX_ADDR_LO
- * Bits 31:0
- * Purpose: Lower 4 bytes of DDR address where IPA uC
- * updates the WR Index for TX CE ring
- * (needed for fusion platforms)
- * - TX_CE_WR_IDX_ADDR_HI
- * Bits 31:0
- * Purpose: Higher 4 bytes of DDR address where IPA uC
- * updates the WR Index for TX CE ring
- * (needed for fusion platforms)
- * - RX_IND_RING_BASE_ADDR_LO
- * Bits 31:0
- * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
- * - RX_IND_RING_BASE_ADDR_HI
- * Bits 31:0
- * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
- * - RX_IND_RING_SIZE
- * Bits 31:0
- * Purpose: RX Indication Ring size
- * - RX_IND_RD_IDX_ADDR_LO
- * Bits 31:0
- * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
- * for WDI_IPA RX indication ring
- * - RX_IND_RD_IDX_ADDR_HI
- * Bits 31:0
- * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
- * for WDI_IPA RX indication ring
- * - RX_IND_WR_IDX_ADDR_LO
- * Bits 31:0
- * Purpose: Lower 4 bytes of IPA doorbell register address OR
- * Lower 4 bytes of DDR address where WIFI FW
- * updates the Write Index for WDI_IPA RX indication ring
- * - RX_IND_WR_IDX_ADDR_HI
- * Bits 31:0
- * Purpose: Higher 4 bytes of IPA doorbell register address OR
- * Higher 4 bytes of DDR address where WIFI FW
- * updates the Write Index for WDI_IPA RX indication ring
- * - RX_RING2_BASE_ADDR_LO
- * Bits 31:0
- * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
- * - RX_RING2_BASE_ADDR_HI
- * Bits 31:0
- * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
- * - RX_RING2_SIZE
- * Bits 31:0
- * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
- * - RX_RING2_RD_IDX_ADDR_LO
- * Bits 31:0
- * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
- * DDR address where IPA uC updates the Read Index for Ring2.
- * If Second RX ring is completion ring, this is NOT used
- * - RX_RING2_RD_IDX_ADDR_HI
- * Bits 31:0
- * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
- * DDR address where IPA uC updates the Read Index for Ring2.
- * If Second RX ring is completion ring, this is NOT used
- * - RX_RING2_WR_IDX_ADDR_LO
- * Bits 31:0
- * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
- * DDR address where WIFI FW updates the Write Index
- * for WDI_IPA RX ring2
- * If second RX ring is completion ring, lower 4 bytes of
- * DDR address where IPA uC updates the Write Index for Ring 2.
- * - RX_RING2_WR_IDX_ADDR_HI
- * Bits 31:0
- * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
- * DDR address where WIFI FW updates the Write Index
- * for WDI_IPA RX ring2
- * If second RX ring is completion ring, higher 4 bytes of
- * DDR address where IPA uC updates the Write Index for Ring 2.
- */
- #if HTT_PADDR64
- #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
- #else
- #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
- #endif
- #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
- #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
- #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
- #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
- #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
- #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
- #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
- #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
- #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
- #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
- #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
- #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
- #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
- #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
- #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
- #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
- #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
- #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
- #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
- #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
- #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
- #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
- #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
- #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
- #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
- #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
- #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
- #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
- #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
- #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
- #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
- #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
- #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
- #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
- #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
- #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
- #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
- #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
- #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
- #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
- #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
- #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
- #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
- #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
- #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
- } while (0)
- /* for systems using 32-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
- #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
- #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
- #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
- } while (0)
- #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
- #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
- } while (0)
- /* for systems using 32-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
- #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
- #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
- #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
- } while (0)
- /* for systems using 32-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
- #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
- #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
- #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
- } while (0)
- /* for systems using 32-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
- #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
- #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
- #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
- } while (0)
- #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
- #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
- } while (0)
- /* for systems using 32-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
- #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
- #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
- #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
- } while (0)
- /* for systems using 32-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
- #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
- #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
- #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
- } while (0)
- /* for systems using 32-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
- #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
- #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
- #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
- } while (0)
- #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
- #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
- } while (0)
- /* for systems using 32-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
- #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
- #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
- #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
- } while (0)
- /* for systems using 32-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
- #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
- #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
- } while (0)
- /* for systems using 64-bit format for bus addr */
- #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
- (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
- #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
- } while (0)
- /*
- * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
- * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
- * addresses are stored in a XXX-bit field.
- * This macro is used to define both htt_wdi_ipa_config32_t and
- * htt_wdi_ipa_config64_t structs.
- */
- #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
- _paddr__tx_comp_ring_base_addr_, \
- _paddr__tx_comp_wr_idx_addr_, \
- _paddr__tx_ce_wr_idx_addr_, \
- _paddr__rx_ind_ring_base_addr_, \
- _paddr__rx_ind_rd_idx_addr_, \
- _paddr__rx_ind_wr_idx_addr_, \
- _paddr__rx_ring2_base_addr_,\
- _paddr__rx_ring2_rd_idx_addr_,\
- _paddr__rx_ring2_wr_idx_addr_) \
- PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
- { \
- /* DWORD 0: flags and meta-data */ \
- A_UINT32 \
- msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
- reserved: 8, \
- tx_pkt_pool_size: 16;\
- /* DWORD 1 */\
- _paddr__tx_comp_ring_base_addr_;\
- /* DWORD 2 (or 3)*/\
- A_UINT32 tx_comp_ring_size;\
- /* DWORD 3 (or 4)*/\
- _paddr__tx_comp_wr_idx_addr_;\
- /* DWORD 4 (or 6)*/\
- _paddr__tx_ce_wr_idx_addr_;\
- /* DWORD 5 (or 8)*/\
- _paddr__rx_ind_ring_base_addr_;\
- /* DWORD 6 (or 10)*/\
- A_UINT32 rx_ind_ring_size;\
- /* DWORD 7 (or 11)*/\
- _paddr__rx_ind_rd_idx_addr_;\
- /* DWORD 8 (or 13)*/\
- _paddr__rx_ind_wr_idx_addr_;\
- /* DWORD 9 (or 15)*/\
- _paddr__rx_ring2_base_addr_;\
- /* DWORD 10 (or 17) */\
- A_UINT32 rx_ring2_size;\
- /* DWORD 11 (or 18) */\
- _paddr__rx_ring2_rd_idx_addr_;\
- /* DWORD 12 (or 20) */\
- _paddr__rx_ring2_wr_idx_addr_;\
- } POSTPACK
- /* define a htt_wdi_ipa_config32_t type */
- TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
- /* define a htt_wdi_ipa_config64_t type */
- TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
- #if HTT_PADDR64
- #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
- #else
- #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
- #endif
- enum htt_wdi_ipa_op_code {
- HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
- HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
- HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
- HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
- HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
- HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
- HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
- HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
- /* keep this last */
- HTT_WDI_IPA_OPCODE_MAX
- };
- /**
- * @brief HTT WDI_IPA Operation Request Message
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ
- *
- * @details
- * HTT WDI_IPA Operation Request message is sent by host
- * to either suspend or resume WDI_IPA TX or RX path.
- * |31 24|23 16|15 8|7 0|
- * |----------------+----------------+----------------+----------------|
- * | op_code | Rsvd | msg_type |
- * |-------------------------------------------------------------------|
- *
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: Identifies this as WDI_IPA Operation Request message
- * value: = 0x9 (HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ)
- * - OP_CODE
- * Bits 31:16
- * Purpose: Identifies operation host is requesting (e.g. TX suspend)
- * value: = enum htt_wdi_ipa_op_code
- */
- PREPACK struct htt_wdi_ipa_op_request_t
- {
- /* DWORD 0: flags and meta-data */
- A_UINT32
- msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
- reserved: 8,
- op_code: 16;
- } POSTPACK;
- #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
- #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
- #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
- #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
- (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
- #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
- } while (0)
- /*
- * @brief host -> target HTT_MSI_SETUP message
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_MSI_SETUP
- *
- * @details
- * After target is booted up, host can send MSI setup message so that
- * target sets up HW registers based on setup message.
- *
- * The message would appear as follows:
- * |31 24|23 16|15|14 8|7 0|
- * |---------------+-----------------+-----------------+-----------------|
- * | reserved | msi_type | pdev_id | msg_type |
- * |---------------------------------------------------------------------|
- * | msi_addr_lo |
- * |---------------------------------------------------------------------|
- * | msi_addr_hi |
- * |---------------------------------------------------------------------|
- * | msi_data |
- * |---------------------------------------------------------------------|
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to
- * 0x1f (HTT_H2T_MSG_TYPE_MSI_SETUP)
- * b'8:15 - pdev_id:
- * 0 (for rings at SOC/UMAC level),
- * 1/2/3 mac id (for rings at LMAC level)
- * b'16:23 - msi_type: identify which msi registers need to be setup
- * more details can be got from enum htt_msi_setup_type
- * b'24:31 - reserved
- * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
- * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
- * dword10 - b'0:31 - ring_msi_data: MSI data configured by host
- */
- PREPACK struct htt_msi_setup_t {
- A_UINT32 msg_type: 8,
- pdev_id: 8,
- msi_type: 8,
- reserved: 8;
- A_UINT32 msi_addr_lo;
- A_UINT32 msi_addr_hi;
- A_UINT32 msi_data;
- } POSTPACK;
- enum htt_msi_setup_type {
- HTT_PPDU_END_MSI_SETUP_TYPE,
- /* Insert new types here*/
- };
- #define HTT_MSI_SETUP_SZ (sizeof(struct htt_msi_setup_t))
- #define HTT_MSI_SETUP_PDEV_ID_M 0x0000ff00
- #define HTT_MSI_SETUP_PDEV_ID_S 8
- #define HTT_MSI_SETUP_PDEV_ID_GET(_var) \
- (((_var) & HTT_MSI_SETUP_PDEV_ID_M) >> \
- HTT_MSI_SETUP_PDEV_ID_S)
- #define HTT_MSI_SETUP_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_MSI_SETUP_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_MSI_SETUP_PDEV_ID_S)); \
- } while (0)
- #define HTT_MSI_SETUP_MSI_TYPE_M 0x00ff0000
- #define HTT_MSI_SETUP_MSI_TYPE_S 16
- #define HTT_MSI_SETUP_MSI_TYPE_GET(_var) \
- (((_var) & HTT_MSI_SETUP_MSI_TYPE_M) >> \
- HTT_MSI_SETUP_MSI_TYPE_S)
- #define HTT_MSI_SETUP_MSI_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_TYPE, _val); \
- ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_TYPE_S)); \
- } while (0)
- #define HTT_MSI_SETUP_MSI_ADDR_LO_M 0xffffffff
- #define HTT_MSI_SETUP_MSI_ADDR_LO_S 0
- #define HTT_MSI_SETUP_MSI_ADDR_LO_GET(_var) \
- (((_var) & HTT_MSI_SETUP_MSI_ADDR_LO_M) >> \
- HTT_MSI_SETUP_MSI_ADDR_LO_S)
- #define HTT_MSI_SETUP_MSI_ADDR_LO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_LO, _val); \
- ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_LO_S)); \
- } while (0)
- #define HTT_MSI_SETUP_MSI_ADDR_HI_M 0xffffffff
- #define HTT_MSI_SETUP_MSI_ADDR_HI_S 0
- #define HTT_MSI_SETUP_MSI_ADDR_HI_GET(_var) \
- (((_var) & HTT_MSI_SETUP_MSI_ADDR_HI_M) >> \
- HTT_MSI_SETUP_MSI_ADDR_HI_S)
- #define HTT_MSI_SETUP_MSI_ADDR_HI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_HI, _val); \
- ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_HI_S)); \
- } while (0)
- #define HTT_MSI_SETUP_MSI_DATA_M 0xffffffff
- #define HTT_MSI_SETUP_MSI_DATA_S 0
- #define HTT_MSI_SETUP_MSI_DATA_GET(_var) \
- (((_var) & HTT_MSI_SETUP_MSI_DATA_M) >> \
- HTT_MSI_SETUP_MSI_DATA_S)
- #define HTT_MSI_SETUP_MSI_DATA_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_DATA, _val); \
- ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_DATA_S)); \
- } while (0)
- /*
- * @brief host -> target HTT_SRING_SETUP message
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_SRING_SETUP
- *
- * @details
- * After target is booted up, Host can send SRING setup message for
- * each host facing LMAC SRING. Target setups up HW registers based
- * on setup message and confirms back to Host if response_required is set.
- * Host should wait for confirmation message before sending new SRING
- * setup message
- *
- * The message would appear as follows:
- * |31 24|23 21|20|19|18 16|15|14 8|7 0|
- * |--------------- +-----------------+-----------------+-----------------|
- * | ring_type | ring_id | pdev_id | msg_type |
- * |----------------------------------------------------------------------|
- * | ring_base_addr_lo |
- * |----------------------------------------------------------------------|
- * | ring_base_addr_hi |
- * |----------------------------------------------------------------------|
- * |ring_misc_cfg_flag|ring_entry_size| ring_size |
- * |----------------------------------------------------------------------|
- * | ring_head_offset32_remote_addr_lo |
- * |----------------------------------------------------------------------|
- * | ring_head_offset32_remote_addr_hi |
- * |----------------------------------------------------------------------|
- * | ring_tail_offset32_remote_addr_lo |
- * |----------------------------------------------------------------------|
- * | ring_tail_offset32_remote_addr_hi |
- * |----------------------------------------------------------------------|
- * | ring_msi_addr_lo |
- * |----------------------------------------------------------------------|
- * | ring_msi_addr_hi |
- * |----------------------------------------------------------------------|
- * | ring_msi_data |
- * |----------------------------------------------------------------------|
- * | intr_timer_th |IM| intr_batch_counter_th |
- * |----------------------------------------------------------------------|
- * | reserved |ID|RR| PTCF| intr_low_threshold |
- * |----------------------------------------------------------------------|
- * | reserved |IPA drop thres hi|IPA drop thres lo|
- * |----------------------------------------------------------------------|
- * Where
- * IM = sw_intr_mode
- * RR = response_required
- * PTCF = prefetch_timer_cfg
- * IP = IPA drop flag
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to
- * 0xb (HTT_H2T_MSG_TYPE_SRING_SETUP)
- * b'8:15 - pdev_id:
- * 0 (for rings at SOC/UMAC level),
- * 1/2/3 mac id (for rings at LMAC level)
- * b'16:23 - ring_id: identify which ring is to setup,
- * more details can be got from enum htt_srng_ring_id
- * b'24:31 - ring_type: identify type of host rings,
- * more details can be got from enum htt_srng_ring_type
- * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
- * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
- * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
- * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
- * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
- * SW_TO_HW_RING.
- * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
- * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
- * Lower 32 bits of memory address of the remote variable
- * storing the 4-byte word offset that identifies the head
- * element within the ring.
- * (The head offset variable has type A_UINT32.)
- * Valid for HW_TO_SW and SW_TO_SW rings.
- * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
- * Upper 32 bits of memory address of the remote variable
- * storing the 4-byte word offset that identifies the head
- * element within the ring.
- * (The head offset variable has type A_UINT32.)
- * Valid for HW_TO_SW and SW_TO_SW rings.
- * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
- * Lower 32 bits of memory address of the remote variable
- * storing the 4-byte word offset that identifies the tail
- * element within the ring.
- * (The tail offset variable has type A_UINT32.)
- * Valid for HW_TO_SW and SW_TO_SW rings.
- * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
- * Upper 32 bits of memory address of the remote variable
- * storing the 4-byte word offset that identifies the tail
- * element within the ring.
- * (The tail offset variable has type A_UINT32.)
- * Valid for HW_TO_SW and SW_TO_SW rings.
- * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
- * valid only for HW_TO_SW_RING and SW_TO_HW_RING
- * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
- * valid only for HW_TO_SW_RING and SW_TO_HW_RING
- * dword10 - b'0:31 - ring_msi_data: MSI data
- * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
- * valid only for HW_TO_SW_RING and SW_TO_HW_RING
- * dword11 - b'0:14 - intr_batch_counter_th:
- * batch counter threshold is in units of 4-byte words.
- * HW internally maintains and increments batch count.
- * (see SRING spec for detail description).
- * When batch count reaches threshold value, an interrupt
- * is generated by HW.
- * b'15 - sw_intr_mode:
- * This configuration shall be static.
- * Only programmed at power up.
- * 0: generate pulse style sw interrupts
- * 1: generate level style sw interrupts
- * b'16:31 - intr_timer_th:
- * The timer init value when timer is idle or is
- * initialized to start downcounting.
- * In 8us units (to cover a range of 0 to 524 ms)
- * dword12 - b'0:15 - intr_low_threshold:
- * Used only by Consumer ring to generate ring_sw_int_p.
- * Ring entries low threshold water mark, that is used
- * in combination with the interrupt timer as well as
- * the the clearing of the level interrupt.
- * b'16:18 - prefetch_timer_cfg:
- * Used only by Consumer ring to set timer mode to
- * support Application prefetch handling.
- * The external tail offset/pointer will be updated
- * at following intervals:
- * 3'b000: (Prefetch feature disabled; used only for debug)
- * 3'b001: 1 usec
- * 3'b010: 4 usec
- * 3'b011: 8 usec (default)
- * 3'b100: 16 usec
- * Others: Reserved
- * b'19 - response_required:
- * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
- * b'20 - ipa_drop_flag:
- Indicates that host will config ipa drop threshold percentage
- * b'21:31 - reserved: reserved for future use
- * dword13 - b'0:7 - ipa drop low threshold percentage:
- * b'8:15 - ipa drop high threshold percentage:
- * b'16:31 - Reserved
- */
- PREPACK struct htt_sring_setup_t {
- A_UINT32 msg_type: 8,
- pdev_id: 8,
- ring_id: 8,
- ring_type: 8;
- A_UINT32 ring_base_addr_lo;
- A_UINT32 ring_base_addr_hi;
- A_UINT32 ring_size: 16,
- ring_entry_size: 8,
- ring_misc_cfg_flag: 8;
- A_UINT32 ring_head_offset32_remote_addr_lo;
- A_UINT32 ring_head_offset32_remote_addr_hi;
- A_UINT32 ring_tail_offset32_remote_addr_lo;
- A_UINT32 ring_tail_offset32_remote_addr_hi;
- A_UINT32 ring_msi_addr_lo;
- A_UINT32 ring_msi_addr_hi;
- A_UINT32 ring_msi_data;
- A_UINT32 intr_batch_counter_th: 15,
- sw_intr_mode: 1,
- intr_timer_th: 16;
- A_UINT32 intr_low_threshold: 16,
- prefetch_timer_cfg: 3,
- response_required: 1,
- ipa_drop_flag: 1,
- reserved1: 11;
- A_UINT32 ipa_drop_low_threshold: 8,
- ipa_drop_high_threshold: 8,
- reserved: 16;
- } POSTPACK;
- enum htt_srng_ring_type {
- HTT_HW_TO_SW_RING = 0,
- HTT_SW_TO_HW_RING,
- HTT_SW_TO_SW_RING,
- /* Insert new ring types above this line */
- };
- enum htt_srng_ring_id {
- HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
- HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
- HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
- HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
- HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
- HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
- HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
- HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
- HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
- HTT_TX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
- HTT_TX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
- HTT_RX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
- HTT_RX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
- HTT_LPASS_TO_FW_RXBUF_RING, /* new LPASS to FW refill ring to recycle rx buffers */
- HTT_HOST3_TO_FW_RXBUF_RING, /* used by host for EasyMesh feature */
- HTT_HOST4_TO_FW_RXBUF_RING, /* fourth ring used by host to provide buffers for MGMT packets */
- /* Add Other SRING which can't be directly configured by host software above this line */
- };
- #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
- #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
- #define HTT_SRING_SETUP_PDEV_ID_S 8
- #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
- (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
- HTT_SRING_SETUP_PDEV_ID_S)
- #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
- } while (0)
- #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
- #define HTT_SRING_SETUP_RING_ID_S 16
- #define HTT_SRING_SETUP_RING_ID_GET(_var) \
- (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
- HTT_SRING_SETUP_RING_ID_S)
- #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
- } while (0)
- #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
- #define HTT_SRING_SETUP_RING_TYPE_S 24
- #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
- (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
- HTT_SRING_SETUP_RING_TYPE_S)
- #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
- } while (0)
- #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
- #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
- #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
- (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
- HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
- #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
- } while (0)
- #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
- #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
- #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
- (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
- HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
- #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
- } while (0)
- #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
- #define HTT_SRING_SETUP_RING_SIZE_S 0
- #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
- (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
- HTT_SRING_SETUP_RING_SIZE_S)
- #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
- } while (0)
- #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
- #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
- #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
- (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
- HTT_SRING_SETUP_ENTRY_SIZE_S)
- #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
- } while (0)
- #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
- #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
- #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
- (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
- HTT_SRING_SETUP_MISC_CFG_FLAG_S)
- #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
- } while (0)
- /* This control bit is applicable to only Producer, which updates Ring ID field
- * of each descriptor before pushing into the ring.
- * 0: updates ring_id(default)
- * 1: ring_id updating disabled */
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
- (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
- HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
- } while (0)
- /* This control bit is applicable to only Producer, which updates Loopcnt field
- * of each descriptor before pushing into the ring.
- * 0: updates Loopcnt(default)
- * 1: Loopcnt updating disabled */
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
- (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
- HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
- } while (0)
- /* Secured access enable/disable bit. SRNG drives value of this register bit
- * into security_id port of GXI/AXI. */
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
- (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
- HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
- } while (0)
- /* During MSI write operation, SRNG drives value of this register bit into
- * swap bit of GXI/AXI. */
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
- (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
- HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
- } while (0)
- /* During Pointer write operation, SRNG drives value of this register bit into
- * swap bit of GXI/AXI. */
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
- (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
- HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
- } while (0)
- /* During any data or TLV write operation, SRNG drives value of this register
- * bit into swap bit of GXI/AXI. */
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
- (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
- HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
- } while (0)
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
- #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
- #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
- #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
- #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
- (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
- HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
- #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
- } while (0)
- #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
- #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
- #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
- (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
- HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
- #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
- } while (0)
- #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
- #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
- #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
- (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
- HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
- #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
- } while (0)
- #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
- #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
- #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
- (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
- HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
- #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
- } while (0)
- #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
- #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
- #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
- (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
- HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
- #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
- } while (0)
- #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
- #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
- #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
- (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
- HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
- #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
- } while (0)
- #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
- #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
- #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
- (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
- HTT_SRING_SETUP_RING_MSI_DATA_S)
- #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
- } while (0)
- #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
- #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
- #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
- (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
- HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
- #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
- } while (0)
- #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
- #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
- #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
- (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
- HTT_SRING_SETUP_SW_INTR_MODE_S)
- #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
- } while (0)
- #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
- #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
- #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
- (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
- HTT_SRING_SETUP_INTR_TIMER_TH_S)
- #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
- } while (0)
- #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
- #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
- #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
- (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
- HTT_SRING_SETUP_INTR_LOW_TH_S)
- #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
- } while (0)
- #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
- #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
- #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
- (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
- HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
- #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
- } while (0)
- #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
- #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
- #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
- (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
- HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
- #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
- } while (0)
- /**
- * @brief host -> target RX ring selection config message
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
- *
- * @details
- * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
- * configure RXDMA rings.
- * The configuration is per ring based and includes both packet subtypes
- * and PPDU/MPDU TLVs.
- *
- * The message would appear as follows:
- *
- * |31 29|28|27|26|25|24|23|22|21 19|18 16|15 | 11| 10|9 8|7 0|
- * |-----+--+--+--+--+--+-----------------+----+---+---+---+---------------|
- * |rsvd1|ED|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
- * |--------------------------+-----+-----+--------------------------------|
- * | rsvd2 |RX|RXHDL| CLD | CLC | CLM | ring_buffer_size |
- * |-----------------------------------------------------------------------|
- * | packet_type_enable_flags_0 |
- * |-----------------------------------------------------------------------|
- * | packet_type_enable_flags_1 |
- * |-----------------------------------------------------------------------|
- * | packet_type_enable_flags_2 |
- * |-----------------------------------------------------------------------|
- * | packet_type_enable_flags_3 |
- * |-----------------------------------------------------------------------|
- * | tlv_filter_in_flags |
- * |--------------------------------------+--------------------------------|
- * | rx_header_offset | rx_packet_offset |
- * |--------------------------------------+--------------------------------|
- * | rx_mpdu_start_offset | rx_mpdu_end_offset |
- * |--------------------------------------+--------------------------------|
- * | rx_msdu_start_offset | rx_msdu_end_offset |
- * |--------------------------------------+--------------------------------|
- * | rsvd3 | rx_attention_offset |
- * |-----------------------------------------------------------------------|
- * | rsvd4 | mo| fp| rx_drop_threshold |
- * | |ndp|ndp| |
- * |-----------------------------------------------------------------------|
- * Where:
- * PS = pkt_swap
- * SS = status_swap
- * OV = rx_offsets_valid
- * DT = drop_thresh_valid
- * ED = packet type enable data flags fields present / valid
- * CLM = config_length_mgmt
- * CLC = config_length_ctrl
- * CLD = config_length_data
- * RXHDL = rx_hdr_len
- * RX = rxpcu_filter_enable_flag
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to
- * 0xc (HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG)
- * b'8:15 - pdev_id:
- * 0 (for rings at SOC/UMAC level),
- * 1/2/3 mac id (for rings at LMAC level)
- * b'16:23 - ring_id : Identify the ring to configure.
- * More details can be got from enum htt_srng_ring_id
- * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
- * BUF_RING_CFG_0 defs within HW .h files,
- * e.g. wmac_top_reg_seq_hwioreg.h
- * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
- * BUF_RING_CFG_0 defs within HW .h files,
- * e.g. wmac_top_reg_seq_hwioreg.h
- * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
- * configuration fields are valid
- * b'27 - drop_thresh_valid (DT): flag to indicate if the
- * rx_drop_threshold field is valid
- * b'28 - rx_mon_global_en: Enable/Disable global register
- * configuration in Rx monitor module.
- * b'29 - packet_type_enable_data: flag to indicate whether
- * newer packet_type_enable_data_flags_* are valid or not
- * If not set, will use pkt_type_enable_flags for both status
- * and full pkt buffer configuration.
- * b'30:31 - rsvd1: reserved for future use
- * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
- * in byte units.
- * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
- * b'16:18 - config_length_mgmt (MGMT):
- * Represents the length of mpdu bytes for mgmt pkt.
- * valid values:
- * 001 - 64bytes
- * 010 - 128bytes
- * 100 - 256bytes
- * 111 - Full mpdu bytes
- * b'19:21 - config_length_ctrl (CTRL):
- * Represents the length of mpdu bytes for ctrl pkt.
- * valid values:
- * 001 - 64bytes
- * 010 - 128bytes
- * 100 - 256bytes
- * 111 - Full mpdu bytes
- * b'22:24 - config_length_data (DATA):
- * Represents the length of mpdu bytes for data pkt.
- * valid values:
- * 001 - 64bytes
- * 010 - 128bytes
- * 100 - 256bytes
- * 111 - Full mpdu bytes
- * b'25:26 - rx_hdr_len:
- * Specifies the number of bytes of recvd packet to copy
- * into the rx_hdr tlv.
- * supported values for now by host:
- * 01 - 64bytes
- * 10 - 128bytes
- * 11 - 256bytes
- * default - 128 bytes
- * b'27 - rxpcu_filter_enable_flag
- * For Scan Radio Host CPU utilization is very high.
- * In order to reduce CPU utilization we need to filter out
- * certain configured MAC frames.
- * To filter out configured MAC address frames, RxPCU should
- * be zero which means allow all frames for MD at RxOLE
- * host wil fiter out frames.
- * RxPCU (Filter IN) -> RxOLE (Filter In/Filter Out)
- * b'28:31 - rsvd2: Reserved for future use
- * dword2 - b'0:31 - packet_type_enable_flags_0:
- * Enable MGMT packet from 0b0000 to 0b1001
- * bits from low to high: FP, MD, MO - 3 bits
- * FP: Filter_Pass
- * MD: Monitor_Direct
- * MO: Monitor_Other
- * 10 mgmt subtypes * 3 bits -> 30 bits
- * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
- * dword3 - b'0:31 - packet_type_enable_flags_1:
- * Enable MGMT packet from 0b1010 to 0b1111
- * bits from low to high: FP, MD, MO - 3 bits
- * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
- * dword4 - b'0:31 - packet_type_enable_flags_2:
- * Enable CTRL packet from 0b0000 to 0b1001
- * bits from low to high: FP, MD, MO - 3 bits
- * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
- * dword5 - b'0:31 - packet_type_enable_flags_3:
- * Enable CTRL packet from 0b1010 to 0b1111,
- * MCAST_DATA, UCAST_DATA, NULL_DATA
- * bits from low to high: FP, MD, MO - 3 bits
- * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
- * dword6 - b'0:31 - tlv_filter_in_flags:
- * Filter in Attention/MPDU/PPDU/Header/User tlvs
- * Refer to CFG_TLV_FILTER_IN_FLAG defs
- * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
- * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
- * A value of 0 will be considered as ignore this config.
- * Refer to BUF_RING_CFG_1 defs within HW .h files,
- * e.g. wmac_top_reg_seq_hwioreg.h
- * - b'16:31 - rx_header_offset: rx_header_offset in byte units
- * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
- * A value of 0 will be considered as ignore this config.
- * Refer to BUF_RING_CFG_1 defs within HW .h files,
- * e.g. wmac_top_reg_seq_hwioreg.h
- * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
- * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
- * A value of 0 will be considered as ignore this config.
- * Refer to BUF_RING_CFG_2 defs within HW .h files,
- * e.g. wmac_top_reg_seq_hwioreg.h
- * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
- * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
- * A value of 0 will be considered as ignore this config.
- * Refer to BUF_RING_CFG_2 defs within HW .h files,
- * e.g. wmac_top_reg_seq_hwioreg.h
- * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
- * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
- * A value of 0 will be considered as ignore this config.
- * Refer to BUF_RING_CFG_3 defs within HW .h files,
- * e.g. wmac_top_reg_seq_hwioreg.h
- * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
- * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
- * A value of 0 will be considered as ignore this config.
- * Refer to BUF_RING_CFG_3 defs within HW .h files,
- * e.g. wmac_top_reg_seq_hwioreg.h
- * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
- * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
- * A value of 0 will be considered as ignore this config.
- * Refer to BUF_RING_CFG_4 defs within HW .h files,
- * e.g. wmac_top_reg_seq_hwioreg.h
- * - b'16:31 - rsvd3 for future use
- * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
- * to source rings. Consumer drops packets if the available
- * words in the ring falls below the configured threshold
- * value.
- * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
- * by host. 1 -> subscribed
- * - b'11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
- * by host. 1 -> subscribed
- * - b'12 - fp_phy_err: Flag to indicate FP PHY status tlv is
- * subscribed by host. 1 -> subscribed
- * - b'13:14 - fp_phy_err_buf_src: This indicates the source ring
- * selection for the FP PHY ERR status tlv.
- * 0 - wbm2rxdma_buf_source_ring
- * 1 - fw2rxdma_buf_source_ring
- * 2 - sw2rxdma_buf_source_ring
- * 3 - no_buffer_ring
- * - b'15:16 - fp_phy_err_buf_dest: This indicates the destination ring
- * selection for the FP PHY ERR status tlv.
- * 0 - rxdma_release_ring
- * 1 - rxdma2fw_ring
- * 2 - rxdma2sw_ring
- * 3 - rxdma2reo_ring
- * - b'17:19 - pkt_type_en_msdu_or_mpdu_logging
- * b'17 - Enables MSDU/MPDU logging for frames of MGMT type
- * b'18 - Enables MSDU/MPDU logging for frames of CTRL type
- * b'19 - Enables MSDU/MPDU logging for frames of DATA type
- * - b'20 - dma_mpdu_mgmt: 1: MPDU level logging
- * 0: MSDU level logging
- * - b'21 - dma_mpdu_ctrl: 1: MPDU level logging
- * 0: MSDU level logging
- * - b'22 - dma_mpdu_data: 1: MPDU level logging
- * 0: MSDU level logging
- * - b'23 - word_mask_compaction: enable/disable word mask for
- * mpdu/msdu start/end tlvs
- * - b'24 - rbm_override_enable: enabling/disabling return buffer
- * manager override
- * - b'25:28 - rbm_override_val: return buffer manager override value
- * dword12- b'0:31 - phy_err_mask: This field is to select the fp phy errors
- * which have to be posted to host from phy.
- * Corresponding to errors defined in
- * phyrx_abort_request_reason enums 0 to 31.
- * Refer to RXPCU register definition header files for the
- * phyrx_abort_request_reason enum definition.
- * dword13- b'0:31 - phy_err_mask_cont: This field is to select the fp phy
- * errors which have to be posted to host from phy.
- * Corresponding to errors defined in
- * phyrx_abort_request_reason enums 32 to 63.
- * Refer to RXPCU register definition header files for the
- * phyrx_abort_request_reason enum definition.
- * dword14- b'0:15 - rx_mpdu_start_word_mask: word mask for rx mpdu start,
- * applicable if word mask enabled
- * - b'16:18 - rx_mpdu_end_word_mask: word mask value for rx mpdu end,
- * applicable if word mask enabled
- * - b'19:31 - rsvd7
- * dword15- b'0:16 - rx_msdu_end_word_mask
- * - b'17:31 - rsvd5
- * dword17- b'0 - en_rx_tlv_pkt_offset:
- * 0: RX_PKT TLV logging at offset 0 for the subsequent
- * buffer
- * 1: RX_PKT TLV logging at specified offset for the
- * subsequent buffer
- * b`15:1 - rx_pkt_tlv_offset: Qword offset for rx_packet TLVs.
- * dword18- b'0:19 - rx_mpdu_start_wmask_v2 - wmask address for rx mpdu start
- * b'20-27 - rx_mpdu_end_wmask_v2 - wmask addr for rx mpdu end tlv addr
- * b'28-31 - reserved
- * dword19- b'0-19 - rx_msdu_end_wmask_v2
- * b'20-31 - reserved
- * dword20- b'0:19 - rx_ppdu_end_user_stats_wmask_v2
- * offset for ppdu_end_user_stats tlv
- * b'20-31 - reserved
- * dword21- b'0-31 - packet_type_enable_fpmo_flags_0 - filter bmap for each
- * mode mgmt/ctrl type/subtype for fpmo mode
- * dword22- b'0-31 - packet_type_enable_fpmo_flags_1 - filter bmap for each
- * mode ctrl/data type/subtype for fpmo mode
- * dword23- b'0-31 - packet_type_enable_data_flags_0 - filter bmap for full
- * pkt buffer each mode MGMT type/subtype
- * dword24- b'0-31 - packet_type_enable_data_flags_0 - filter bmap for full
- * pkt buffer each mode MGMT type/subtype
- * dword25- b'0-31 - packet_type_enable_data_flags_0 - filter bmap for full
- * pkt buffer each mode CTRL type/subtype
- * dword26- b'0-31 - packet_type_enable_data_flags_0 - filter bmap for full
- * pkt buffer each mode CTRL/DATA type/subtype
- * dword27- b'0-31 - packet_type_enable_data_fpmo_flags_0 - filter bmap for
- * full pkt buffer each mode mgmt/ctrl type/subtype for
- * fpmo mode
- * dword28- b'0-31 - packet_type_enable_data_fpmo_flags_1 - filter bmap for
- * full pkt buffer each mode ctrl/data type/subtype for
- * fpmo mode
- */
- PREPACK struct htt_rx_ring_selection_cfg_t {
- A_UINT32 msg_type: 8,
- pdev_id: 8,
- ring_id: 8,
- status_swap: 1,
- pkt_swap: 1,
- rx_offsets_valid: 1,
- drop_thresh_valid: 1,
- rx_mon_global_en: 1,
- packet_type_enable_data: 1,
- rsvd1: 2;
- A_UINT32 ring_buffer_size: 16,
- config_length_mgmt:3,
- config_length_ctrl:3,
- config_length_data:3,
- rx_hdr_len: 2,
- rxpcu_filter_enable_flag:1,
- rsvd2: 4;
- A_UINT32 packet_type_enable_flags_0;
- A_UINT32 packet_type_enable_flags_1;
- A_UINT32 packet_type_enable_flags_2;
- A_UINT32 packet_type_enable_flags_3;
- A_UINT32 tlv_filter_in_flags;
- A_UINT32 rx_packet_offset: 16,
- rx_header_offset: 16;
- A_UINT32 rx_mpdu_end_offset: 16,
- rx_mpdu_start_offset: 16;
- A_UINT32 rx_msdu_end_offset: 16,
- rx_msdu_start_offset: 16;
- A_UINT32 rx_attn_offset: 16,
- rsvd3: 16;
- A_UINT32 rx_drop_threshold: 10,
- fp_ndp: 1,
- mo_ndp: 1,
- fp_phy_err: 1,
- fp_phy_err_buf_src: 2,
- fp_phy_err_buf_dest: 2,
- pkt_type_enable_msdu_or_mpdu_logging:3,
- dma_mpdu_mgmt: 1,
- dma_mpdu_ctrl: 1,
- dma_mpdu_data: 1,
- word_mask_compaction_enable:1,
- rbm_override_enable: 1,
- rbm_override_val: 4,
- rsvd4: 3;
- A_UINT32 phy_err_mask;
- A_UINT32 phy_err_mask_cont;
- A_UINT32 rx_mpdu_start_word_mask:16,
- rx_mpdu_end_word_mask: 3,
- rsvd7: 13;
- A_UINT32 rx_msdu_end_word_mask: 17,
- rsvd5: 15;
- A_UINT32 en_rx_tlv_pkt_offset: 1,
- rx_pkt_tlv_offset: 15,
- rsvd6: 16;
- A_UINT32 rx_mpdu_start_word_mask_v2: 20,
- rx_mpdu_end_word_mask_v2: 8,
- rsvd8: 4;
- A_UINT32 rx_msdu_end_word_mask_v2: 20,
- rsvd9: 12;
- A_UINT32 rx_ppdu_end_usr_stats_word_mask_v2: 20,
- rsvd10: 12;
- A_UINT32 packet_type_enable_fpmo_flags0;
- A_UINT32 packet_type_enable_fpmo_flags1;
- A_UINT32 packet_type_enable_data_flags_0;
- A_UINT32 packet_type_enable_data_flags_1;
- A_UINT32 packet_type_enable_data_flags_2;
- A_UINT32 packet_type_enable_data_flags_3;
- A_UINT32 packet_type_enable_data_fpmo_flags0;
- A_UINT32 packet_type_enable_data_fpmo_flags1;
- } POSTPACK;
- #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
- #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
- #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
- #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
- HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
- #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
- #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
- #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
- HTT_RX_RING_SELECTION_CFG_RING_ID_S)
- #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
- #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
- #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
- HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
- #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
- #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
- HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
- #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
- #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
- #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
- HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
- #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
- #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
- HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
- #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M 0x10000000
- #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S 28
- #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M) >> \
- HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_M 0x20000000
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_S 29
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_M) >> \
- HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_S)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
- #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
- #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
- HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
- #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
- #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S 16
- #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M) >> \
- HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)
- #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
- #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S 19
- #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M) >> \
- HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)
- #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
- #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S 22
- #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M) >> \
- HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)
- #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M 0x06000000
- #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S 25
- #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M) >> \
- HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S));\
- } while(0)
- #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M 0x08000000
- #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S 27
- #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M) >> \
- HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S)
- #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S));\
- } while(0)
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
- HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
- HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
- HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
- HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
- HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
- #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
- #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
- HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
- #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
- #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
- HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
- HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
- HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
- #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
- #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
- HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
- #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
- #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
- HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
- #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
- #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
- HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
- #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
- #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
- HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
- #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
- #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
- HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
- #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
- #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
- #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
- HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
- #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M 0x00001000
- #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S 12
- #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M) >> \
- HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)
- #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M 0x00006000
- #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S 13
- #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M) >> \
- HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)
- #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M 0x00018000
- #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S 15
- #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M) >> \
- HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)
- #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M 0x000E0000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S 17
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M) >> \
- HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M 0x00100000
- #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S 20
- #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M) >> \
- HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)
- #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M 0x00200000
- #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S 21
- #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M) >> \
- HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)
- #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M 0x00400000
- #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S 22
- #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M) >> \
- HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)
- #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00800000
- #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S 23
- #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
- HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)
- #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M 0x01000000
- #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S 24
- #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M) >> \
- HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)
- #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE, _val);\
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M 0x1E000000
- #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S 25
- #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M) >> \
- HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S)
- #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE, _val);\
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S));\
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M 0xffffffff
- #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S 0
- #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M) >> \
- HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)
- #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M 0xffffffff
- #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S 0
- #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M) >> \
- HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)
- #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M 0x0000FFFF
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S 0
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M)>> \
- HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK, _val);\
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M 0x00070000
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S 16
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M)>> \
- HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK, _val);\
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M 0x0001FFFF
- #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S 0
- #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M)>> \
- HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK, _val);\
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M 0x00000001
- #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S 0
- #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M)>> \
- HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)
- #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M 0x0000FFFE
- #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S 1
- #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M)>> \
- HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M 0x000FFFFF
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S 0
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M)>> \
- HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2, _val);\
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M 0x0FF00000
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S 20
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M)>> \
- HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2, _val);\
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M 0x000FFFFF
- #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S 0
- #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M)>> \
- HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2, _val);\
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M 0x000FFFFF
- #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S 0
- #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M)>> \
- HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)
- #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2, _val);\
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M 0xFFFFFFFF
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S 0
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M)>> \
- HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M 0xFFFFFFFF
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S 0
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M)>> \
- HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_M 0xffffffff
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_S 0
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_M) >> \
- HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_S)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_M 0xffffffff
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_S 0
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_M) >> \
- HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_S)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_M 0xffffffff
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_S 0
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_M) >> \
- HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_S)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_M 0xffffffff
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_S 0
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_M) >> \
- HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_S)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_M 0xFFFFFFFF
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_S 0
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_M)>> \
- HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_S)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_S)); \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_M 0xFFFFFFFF
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_S 0
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_GET(_var) \
- (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_M)>> \
- HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_S)
- #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1, _val); \
- ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_S)); \
- } while (0)
- /*
- * Subtype based MGMT frames enable bits.
- * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
- */
- /* association request */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
- /* association response */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
- /* Reassociation request */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
- /* Reassociation response */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
- /* Probe request */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
- /* Probe response */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
- /* Timing Advertisement */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
- /* Reserved */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
- /* Beacon */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
- /* ATIM */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
- /* Disassociation */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
- /* Authentication */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
- /* Deauthentication */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
- /* Action */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
- /* Action No Ack */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
- /* Reserved */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
- /*
- * Subtype based CTRL frames enable bits.
- * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
- */
- /* Reserved */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
- /* Reserved */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
- /* Reserved */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
- /* Reserved */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
- /* Reserved */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
- /* Reserved */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
- /* Reserved */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
- /* Control Wrapper */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
- /* Block Ack Request */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
- /* Block Ack*/
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
- /* PS-POLL */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
- /* RTS */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
- /* CTS */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
- /* ACK */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
- /* CF-END */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
- /* CF-END + CF-ACK */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
- /* Multicast data */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
- /* Unicast data */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
- /* NULL data */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
- /* FPMO mode flags */
- /* MGMT */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_M 0x00000001
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_S 0
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_M 0x00000002
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_S 1
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_M 0x00000004
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_S 2
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_M 0x00000008
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_S 3
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_M 0x00000010
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_S 4
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_M 0x00000020
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_S 5
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_M 0x00000040
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_S 6
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_M 0x00000080
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_S 7
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_M 0x00000100
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_S 8
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_M 0x00000200
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_S 9
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_M 0x00000400
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_S 10
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_M 0x00000800
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_S 11
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_M 0x00001000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_S 12
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_M 0x00002000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_S 13
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_M 0x00004000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_S 14
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_M 0x00008000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_S 15
- /* CTRL */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_M 0x00010000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_S 16
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_M 0x00020000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_S 17
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_M 0x00040000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_S 18
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_M 0x00080000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_S 19
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_M 0x00100000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_S 20
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_M 0x00200000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_S 21
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_M 0x00400000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_S 22
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_M 0x00800000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_S 23
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_M 0x01000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_S 24
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_M 0x02000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_S 25
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_M 0x04000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_S 26
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_M 0x08000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_S 27
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_M 0x10000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_S 28
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_M 0x20000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_S 29
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_M 0x40000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_S 30
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_M 0x80000000
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_S 31
- /* DATA */
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_M 0x00000001
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_S 0
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_M 0x00000002
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_S 1
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_M 0x00000004
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_S 2
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_M 0x00000008
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_S 3
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_M 0x00000010
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_S 4
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
- do { \
- HTT_CHECK_SET_VAL(httsym, value); \
- (word) |= (value) << httsym##_S; \
- } while (0)
- #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
- (((word) & httsym##_M) >> httsym##_S)
- #define htt_rx_ring_pkt_enable_subtype_set( \
- word, flag, mode, type, subtype, val) \
- HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
- word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
- #define htt_rx_ring_pkt_enable_subtype_get( \
- word, flag, mode, type, subtype) \
- HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
- word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
- /* Definition to filter in TLVs */
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_M 0x00002000
- #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_S 13
- #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
- do { \
- HTT_CHECK_SET_VAL(httsym, enable); \
- (word) |= (enable) << httsym##_S; \
- } while (0)
- #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
- (((word) & httsym##_M) >> httsym##_S)
- #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
- HTT_RX_RING_TLV_ENABLE_SET( \
- word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
- #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
- HTT_RX_RING_TLV_ENABLE_GET( \
- word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
- /**
- * @brief host -> target TX monitor config message
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_MONITOR_CFG
- *
- * @details
- * HTT_H2T_MSG_TYPE_TX_MONITOR_CFG message is sent by host to
- * configure RXDMA rings.
- * The configuration is per ring based and includes both packet types
- * and PPDU/MPDU TLVs.
- *
- * The message would appear as follows:
- *
- * |31 28|27|26|25|24|23 22|21|20|19|18 16|15|14|13|12|11|10|9|8|7|6|5|4|3|2 0|
- * |-----+--+--+--+--+-----+--+--+--+-----+--+--+--+--+--+--+-+-+-+-+-+-+-+----|
- * |rsvd1|MF|TM|PS|SS| ring_id | pdev_id | msg_type |
- * |--------------+--------+--------+-----+------------------------------------|
- * | rsvd2 | DATA | CTRL | MGMT| ring_buffer_size |
- * |-----------------------------------------+--+--+--+--+--+-+-+-+-+-+-+-+----|
- * | | M| M| M| M| M|M|M|M|M|M|M|M| |
- * | | S| S| S| P| P|P|S|S|S|P|P|P| |
- * | | E| E| E| E| E|E|S|S|S|S|S|S| |
- * | rsvd3 | D| C| M| D| C|M|D|C|M|D|C|M| E |
- * |---------------------------------------------------------------------------|
- * | tlv_filter_mask_in0 |
- * |---------------------------------------------------------------------------|
- * | tlv_filter_mask_in1 |
- * |---------------------------------------------------------------------------|
- * | tlv_filter_mask_in2 |
- * |---------------------------------------------------------------------------|
- * | tlv_filter_mask_in3 |
- * |--------------------+-----------------+---------------------+--------------|
- * | tx_msdu_start_wm | tx_queue_ext_wm | tx_peer_entry_wm |tx_fes_stup_wm|
- * |---------------------------------------------------------------------------|
- * | pcu_ppdu_setup_word_mask |
- * |-----------------------+--+--+--+-----+---------------------+--------------|
- * | rsvd4 | D| C| M| PT | rxpcu_usrsetp_wm |tx_mpdu_srt_wm|
- * |---------------------------------------------------------------------------|
- *
- * Where:
- * MF = MAC address filtering enable
- * TM = tx monitor global enable
- * PS = pkt_swap
- * SS = status_swap
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to
- * 0x1b (HTT_H2T_MSG_TYPE_TX_MONITOR_CFG)
- * b'8:15 - pdev_id:
- * 0 (for rings at SOC level),
- * 1/2/3 mac id (for rings at LMAC level)
- * b'16:23 - ring_id : Identify the ring to configure.
- * More details can be got from enum htt_srng_ring_id
- * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
- * BUF_RING_CFG_0 defs within HW .h files,
- * e.g. wmac_top_reg_seq_hwioreg.h
- * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
- * BUF_RING_CFG_0 defs within HW .h files,
- * e.g. wmac_top_reg_seq_hwioreg.h
- * b'26 - tx_mon_global_en: Enable/Disable global register
- * configuration in Tx monitor module.
- * b'27 - mac_addr_filter_en:
- * Enable/Disable Mac Address based filter.
- * b'28:31 - rsvd1: reserved for future use
- * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
- * in byte units.
- * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
- * b'16:18 - config_length_mgmt(MGMT) for MGMT: Each bit set represent
- * 64, 128, 256.
- * If all 3 bits are set config length is > 256.
- * if val is '0', then ignore this field.
- * b'19:21 - config_length_ctrl(CTRL) for CTRL: Each bit set represent
- * 64, 128, 256.
- * If all 3 bits are set config length is > 256.
- * if val is '0', then ignore this field.
- * b'22:24 - config_length_data(DATA) for DATA: Each bit set represent
- * 64, 128, 256.
- * If all 3 bits are set config length is > 256.
- * If val is '0', then ignore this field.
- * - b'25:31 - rsvd2: Reserved for future use
- * dword2 - b'0:2 - packet_type_enable_flags(E): MGMT, CTRL, DATA
- * b'3 - filter_in_tx_mpdu_start_mgmt(MPSM):
- * If packet_type_enable_flags is '1' for MGMT type,
- * monitor will ignore this bit and allow this TLV.
- * If packet_type_enable_flags is '0' for MGMT type,
- * monitor will use this bit to enable/disable logging
- * of this TLV.
- * b'4 - filter_in_tx_mpdu_start_ctrl(MPSC)
- * If packet_type_enable_flags is '1' for CTRL type,
- * monitor will ignore this bit and allow this TLV.
- * If packet_type_enable_flags is '0' for CTRL type,
- * monitor will use this bit to enable/disable logging
- * of this TLV.
- * b'5 - filter_in_tx_mpdu_start_data(MPSD)
- * If packet_type_enable_flags is '1' for DATA type,
- * monitor will ignore this bit and allow this TLV.
- * If packet_type_enable_flags is '0' for DATA type,
- * monitor will use this bit to enable/disable logging
- * of this TLV.
- * b'6 - filter_in_tx_msdu_start_mgmt(MSSM)
- * If packet_type_enable_flags is '1' for MGMT type,
- * monitor will ignore this bit and allow this TLV.
- * If packet_type_enable_flags is '0' for MGMT type,
- * monitor will use this bit to enable/disable logging
- * of this TLV.
- * b'7 - filter_in_tx_msdu_start_ctrl(MSSC)
- * If packet_type_enable_flags is '1' for CTRL type,
- * monitor will ignore this bit and allow this TLV.
- * If packet_type_enable_flags is '0' for CTRL type,
- * monitor will use this bit to enable/disable logging
- * of this TLV.
- * b'8 - filter_in_tx_msdu_start_data(MSSD)
- * If packet_type_enable_flags is '1' for DATA type,
- * monitor will ignore this bit and allow this TLV.
- * If packet_type_enable_flags is '0' for DATA type,
- * monitor will use this bit to enable/disable logging
- * of this TLV.
- * b'9 - filter_in_tx_mpdu_end_mgmt(MPEM)
- * If packet_type_enable_flags is '1' for MGMT type,
- * monitor will ignore this bit and allow this TLV.
- * If packet_type_enable_flags is '0' for MGMT type,
- * monitor will use this bit to enable/disable logging
- * of this TLV.
- * If filter_in_TX_MPDU_START = 1 it is recommended
- * to set this bit.
- * b'10 - filter_in_tx_mpdu_end_ctrl(MPEC)
- * If packet_type_enable_flags is '1' for CTRL type,
- * monitor will ignore this bit and allow this TLV.
- * If packet_type_enable_flags is '0' for CTRL type,
- * monitor will use this bit to enable/disable logging
- * of this TLV.
- * If filter_in_TX_MPDU_START = 1 it is recommended
- * to set this bit.
- * b'11 - filter_in_tx_mpdu_end_data(MPED)
- * If packet_type_enable_flags is '1' for DATA type,
- * monitor will ignore this bit and allow this TLV.
- * If packet_type_enable_flags is '0' for DATA type,
- * monitor will use this bit to enable/disable logging
- * of this TLV.
- * If filter_in_TX_MPDU_START = 1 it is recommended
- * to set this bit.
- * b'12 - filter_in_tx_msdu_end_mgmt(MSEM)
- * If packet_type_enable_flags is '1' for MGMT type,
- * monitor will ignore this bit and allow this TLV.
- * If packet_type_enable_flags is '0' for MGMT type,
- * monitor will use this bit to enable/disable logging
- * of this TLV.
- * If filter_in_TX_MSDU_START = 1 it is recommended
- * to set this bit.
- * b'13 - filter_in_tx_msdu_end_ctrl(MSEC)
- * If packet_type_enable_flags is '1' for CTRL type,
- * monitor will ignore this bit and allow this TLV.
- * If packet_type_enable_flags is '0' for CTRL type,
- * monitor will use this bit to enable/disable logging
- * of this TLV.
- * If filter_in_TX_MSDU_START = 1 it is recommended
- * to set this bit.
- * b'14 - filter_in_tx_msdu_end_data(MSED)
- * If packet_type_enable_flags is '1' for DATA type,
- * monitor will ignore this bit and allow this TLV.
- * If packet_type_enable_flags is '0' for DATA type,
- * monitor will use this bit to enable/disable logging
- * of this TLV.
- * If filter_in_TX_MSDU_START = 1 it is recommended
- * to set this bit.
- * b'15:31 - rsvd3: Reserved for future use
- * dword3 - b'0:31 - tlv_filter_mask_in0:
- * dword4 - b'0:31 - tlv_filter_mask_in1:
- * dword5 - b'0:31 - tlv_filter_mask_in2:
- * dword6 - b'0:31 - tlv_filter_mask_in3:
- * dword7 - b'0:7 - tx_fes_setup_word_mask:
- * - b'8:15 - tx_peer_entry_word_mask:
- * - b'16:23 - tx_queue_ext_word_mask:
- * - b'24:31 - tx_msdu_start_word_mask:
- * dword8 - b'0:31 - pcu_ppdu_setup_word_mask:
- * dword9 - b'0:7 - tx_mpdu_start_word_mask:
- * - b'8:15 - rxpcu_user_setup_word_mask:
- * - b'16:18 - pkt_type_enable_msdu_or_mpdu_logging (PT):
- * MGMT, CTRL, DATA
- * - b'19 - dma_mpdu_mgmt(M): For MGMT
- * 0 -> MSDU level logging is enabled
- * (valid only if bit is set in
- * pkt_type_enable_msdu_or_mpdu_logging)
- * 1 -> MPDU level logging is enabled
- * (valid only if bit is set in
- * pkt_type_enable_msdu_or_mpdu_logging)
- * - b'20 - dma_mpdu_ctrl(C) : For CTRL
- * 0 -> MSDU level logging is enabled
- * (valid only if bit is set in
- * pkt_type_enable_msdu_or_mpdu_logging)
- * 1 -> MPDU level logging is enabled
- * (valid only if bit is set in
- * pkt_type_enable_msdu_or_mpdu_logging)
- * - b'21 - dma_mpdu_data(D) : For DATA
- * 0 -> MSDU level logging is enabled
- * (valid only if bit is set in
- * pkt_type_enable_msdu_or_mpdu_logging)
- * 1 -> MPDU level logging is enabled
- * (valid only if bit is set in
- * pkt_type_enable_msdu_or_mpdu_logging)
- * - b'22:31 - rsvd4 for future use
- */
- PREPACK struct htt_tx_monitor_cfg_t {
- A_UINT32 msg_type: 8,
- pdev_id: 8,
- ring_id: 8,
- status_swap: 1,
- pkt_swap: 1,
- tx_mon_global_en: 1,
- mac_addr_filter_en: 1,
- rsvd1: 4;
- A_UINT32 ring_buffer_size: 16,
- config_length_mgmt: 3,
- config_length_ctrl: 3,
- config_length_data: 3,
- rsvd2: 7;
- A_UINT32 pkt_type_enable_flags: 3,
- filter_in_tx_mpdu_start_mgmt: 1,
- filter_in_tx_mpdu_start_ctrl: 1,
- filter_in_tx_mpdu_start_data: 1,
- filter_in_tx_msdu_start_mgmt: 1,
- filter_in_tx_msdu_start_ctrl: 1,
- filter_in_tx_msdu_start_data: 1,
- filter_in_tx_mpdu_end_mgmt: 1,
- filter_in_tx_mpdu_end_ctrl: 1,
- filter_in_tx_mpdu_end_data: 1,
- filter_in_tx_msdu_end_mgmt: 1,
- filter_in_tx_msdu_end_ctrl: 1,
- filter_in_tx_msdu_end_data: 1,
- word_mask_compaction_enable: 1,
- rsvd3: 16;
- A_UINT32 tlv_filter_mask_in0;
- A_UINT32 tlv_filter_mask_in1;
- A_UINT32 tlv_filter_mask_in2;
- A_UINT32 tlv_filter_mask_in3;
- A_UINT32 tx_fes_setup_word_mask: 8,
- tx_peer_entry_word_mask: 8,
- tx_queue_ext_word_mask: 8,
- tx_msdu_start_word_mask: 8;
- A_UINT32 pcu_ppdu_setup_word_mask;
- A_UINT32 tx_mpdu_start_word_mask: 8,
- rxpcu_user_setup_word_mask: 8,
- pkt_type_enable_msdu_or_mpdu_logging: 3,
- dma_mpdu_mgmt: 1,
- dma_mpdu_ctrl: 1,
- dma_mpdu_data: 1,
- rsvd4: 10;
- A_UINT32 tx_queue_ext_v2_word_mask: 12,
- tx_peer_entry_v2_word_mask: 12,
- rsvd5: 8;
- A_UINT32 fes_status_end_word_mask: 16,
- response_end_status_word_mask: 16;
- A_UINT32 fes_status_prot_word_mask: 11,
- rsvd6: 21;
- } POSTPACK;
- #define HTT_TX_MONITOR_CFG_SZ (sizeof(struct htt_tx_monitor_cfg_t))
- #define HTT_TX_MONITOR_CFG_PDEV_ID_M 0x0000ff00
- #define HTT_TX_MONITOR_CFG_PDEV_ID_S 8
- #define HTT_TX_MONITOR_CFG_PDEV_ID_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_PDEV_ID_M) >> \
- HTT_TX_MONITOR_CFG_PDEV_ID_S)
- #define HTT_TX_MONITOR_CFG_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PDEV_ID_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_RING_ID_M 0x00ff0000
- #define HTT_TX_MONITOR_CFG_RING_ID_S 16
- #define HTT_TX_MONITOR_CFG_RING_ID_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_RING_ID_M) >> \
- HTT_TX_MONITOR_CFG_RING_ID_S)
- #define HTT_TX_MONITOR_CFG_RING_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_ID_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_STATUS_SWAP_M 0x01000000
- #define HTT_TX_MONITOR_CFG_STATUS_SWAP_S 24
- #define HTT_TX_MONITOR_CFG_STATUS_TLV_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_STATUS_SWAP_M) >> \
- HTT_TX_MONITOR_CFG_STATUS_SWAP_S)
- #define HTT_TX_MONITOR_CFG_STATUS_TLV_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_STATUS_SWAP, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_STATUS_SWAP_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_PKT_SWAP_M 0x02000000
- #define HTT_TX_MONITOR_CFG_PKT_SWAP_S 25
- #define HTT_TX_MONITOR_CFG_PKT_TLV_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_PKT_SWAP_M) >> \
- HTT_TX_MONITOR_CFG_PKT_SWAP_S)
- #define HTT_TX_MONITOR_CFG_PKT_TLV_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_SWAP, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_SWAP_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M 0x04000000
- #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S 26
- #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M) >> \
- HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)
- #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_M 0x08000000
- #define HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_S 27
- #define HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_M) >> \
- HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_S)
- #define HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M 0x0000ffff
- #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S 0
- #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M) >> \
- HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)
- #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
- #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S 16
- #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M) >> \
- HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)
- #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
- #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S 19
- #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M) >> \
- HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)
- #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
- #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S 22
- #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M) >> \
- HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)
- #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M 0x00000007
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S 0
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M) >> \
- HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M 0x00000008
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S 3
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M) >> \
- HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M 0x00000010
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S 4
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M) >> \
- HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M 0x00000020
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S 5
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M) >> \
- HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M 0x00000040
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S 6
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M) >> \
- HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M 0x00000080
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S 7
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M) >> \
- HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M 0x00000100
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S 8
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M) >> \
- HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M 0x00000200
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S 9
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M) >> \
- HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M 0x00000400
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S 10
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M) >> \
- HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M 0x00000800
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S 11
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M) >> \
- HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M 0x00001000
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S 12
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M) >> \
- HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M 0x00002000
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S 13
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M) >> \
- HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M 0x00004000
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S 14
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M) >> \
- HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)
- #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00008000
- #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S 15
- #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
- HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)
- #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M 0xffffffff
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S 0
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M) >> \
- HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TLV_FILTER_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M 0x000000ff
- #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S 0
- #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M) >> \
- HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)
- #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M 0x0000ff00
- #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S 8
- #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M) >> \
- HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)
- #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M 0x00ff0000
- #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S 16
- #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M) >> \
- HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)
- #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M 0xff000000
- #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S 24
- #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M) >> \
- HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)
- #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M 0xffffffff
- #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S 0
- #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M) >> \
- HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)
- #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M 0x000000ff
- #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S 0
- #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M) >> \
- HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)
- #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M 0x0000ff00
- #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S 8
- #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M) >> \
- HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)
- #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M 0x00070000
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S 16
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M) >> \
- HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M 0x00080000
- #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S 19
- #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M) >> \
- HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)
- #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M 0x00100000
- #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S 20
- #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M) >> \
- HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)
- #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M 0x00200000
- #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S 21
- #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M) >> \
- HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)
- #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_DATA, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M 0x00000fff
- #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S 0
- #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M) >> \
- HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)
- #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M 0x00fff000
- #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S 12
- #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M) >> \
- HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)
- #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M 0x0000ffff
- #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S 0
- #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M) >> \
- HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)
- #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M 0xffff0000
- #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S 16
- #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M) >> \
- HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)
- #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)); \
- } while (0)
- #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M 0x000007ff
- #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S 0
- #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_GET(_var) \
- (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M) >> \
- HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)
- #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK, _val); \
- ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)); \
- } while (0)
- /*
- * pkt_type_enable_flags
- */
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_M 0x00000001
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_S 0
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_M 0x00000002
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_S 1
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_M 0x00000004
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_S 2
- /*
- * PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING
- */
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_M 0x00010000
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_S 16
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_M 0x00020000
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_S 17
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_M 0x00040000
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_S 18
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_SET(word, httsym, value) \
- do { \
- HTT_CHECK_SET_VAL(httsym, value); \
- (word) |= (value) << httsym##_S; \
- } while (0)
- #define HTT_TX_MONITOR_CFG_PKT_TYPE_GET(word, httsym) \
- (((word) & httsym##_M) >> httsym##_S)
- /* mode -> ENABLE_FLAGS, ENABLE_MSDU_OR_MPDU_LOGGING
- * type -> MGMT, CTRL, DATA*/
- #define htt_tx_ring_pkt_type_set( \
- word, mode, type, val) \
- HTT_TX_MONITOR_CFG_PKT_TYPE_SET( \
- word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type, val)
- #define htt_tx_ring_pkt_type_get( \
- word, mode, type) \
- HTT_TX_MONITOR_CFG_PKT_TYPE_GET( \
- word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type)
- /* Definition to filter in TLVs */
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_M 0x00000001
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_S 0
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_M 0x00000002
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_S 1
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_M 0x00000004
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_S 2
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_M 0x00000008
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_S 3
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_M 0x00000010
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_S 4
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_M 0x00000020
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_S 5
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_M 0x00000040
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_S 6
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_M 0x00000080
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_S 7
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_M 0x00000100
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_S 8
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_M 0x00000200
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_S 9
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_M 0x00000400
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_S 10
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_M 0x00000800
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_S 11
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_M 0x00001000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_S 12
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_M 0x00002000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_S 13
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_M 0x00004000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_S 14
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_M 0x00008000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_S 15
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_M 0x00010000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_S 16
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_M 0x00020000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_S 17
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_M 0x00040000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_S 18
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_M 0x00080000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_S 19
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_M 0x00100000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_S 20
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_M 0x00200000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_S 21
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_M 0x00400000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_S 22
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_M 0x00800000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_S 23
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_M 0x01000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_S 24
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_M 0x02000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_S 25
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_M 0x04000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_S 26
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_M 0x08000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_S 27
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_M 0x10000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_S 28
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_M 0x20000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_S 29
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_M 0x40000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_S 30
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_M 0x80000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_S 31
- #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET(word, httsym, enable) \
- do { \
- HTT_CHECK_SET_VAL(httsym, enable); \
- (word) |= (enable) << httsym##_S; \
- } while (0)
- #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET(word, httsym) \
- (((word) & httsym##_M) >> httsym##_S)
- #define htt_tx_monitor_tlv_filter_in0_enable_set(word, tlv, enable) \
- HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET( \
- word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv, enable)
- #define htt_tx_monitor_tlv_filter_in0_enable_get(word, tlv) \
- HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET( \
- word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv)
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_M 0x00000001
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_S 0
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_M 0x00000002
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_S 1
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_M 0x00000004
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_S 2
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_M 0x00000008
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_S 3
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_M 0x00000010
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_S 4
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_M 0x00000020
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_S 5
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_M 0x00000040
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_S 6
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_M 0x00000080
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_S 7
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_M 0x00000100
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_S 8
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_M 0x00000200
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_S 9
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_M 0x00000400
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_S 10
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_M 0x00000800
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_S 11
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_M 0x00001000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_S 12
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_M 0x00002000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_S 13
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_M 0x00004000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_S 14
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_M 0x00008000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_S 15
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_M 0x00010000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_S 16
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_M 0x00020000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_S 17
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_M 0x00040000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_S 18
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_M 0x00080000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_S 19
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_M 0x00100000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_S 20
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_M 0x00200000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_S 21
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_M 0x00400000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_S 22
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_M 0x00800000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_S 23
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_M 0x01000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_S 24
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_M 0x02000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_S 25
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_M 0x04000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_S 26
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_M 0x08000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_S 27
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_M 0x10000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_S 28
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_M 0x20000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_S 29
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_M 0x40000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_S 30
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_M 0x80000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_S 31
- #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET(word, httsym, enable) \
- do { \
- HTT_CHECK_SET_VAL(httsym, enable); \
- (word) |= (enable) << httsym##_S; \
- } while (0)
- #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET(word, httsym) \
- (((word) & httsym##_M) >> httsym##_S)
- #define htt_tx_monitor_tlv_filter_in1_enable_set(word, tlv, enable) \
- HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET( \
- word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv, enable)
- #define htt_tx_monitor_tlv_filter_in1_enable_get(word, tlv) \
- HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET( \
- word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv)
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_M 0x00000001
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_S 0
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_M 0x00000002
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_S 1
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_M 0x00000004
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_S 2
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_M 0x00000008
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_S 3
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_M 0x00000010
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_S 4
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_M 0x00000020
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_S 5
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_M 0x00000040
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_S 6
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_M 0x00000080
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_S 7
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_M 0x00000100
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_S 8
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_M 0x00000200
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_S 9
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_M 0x00000400
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_S 10
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_M 0x00000800
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_S 11
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_M 0x00001000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_S 12
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_M 0x00002000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_S 13
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_M 0x00004000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_S 14
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_M 0x00008000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_S 15
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_M 0x00010000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_S 16
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_M 0x00020000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_S 17
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_M 0x00040000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_S 18
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_M 0x00080000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_S 19
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_M 0x00100000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_S 20
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_M 0x00200000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_S 21
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_M 0x00400000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_S 22
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_M 0x00800000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_S 23
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_M 0x01000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_S 24
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_M 0x02000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_S 25
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_M 0x04000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_S 26
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_M 0x08000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_S 27
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_M 0x10000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_S 28
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_M 0x20000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_S 29
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_M 0x40000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_S 30
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_M 0x80000000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_S 31
- #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET(word, httsym, enable) \
- do { \
- HTT_CHECK_SET_VAL(httsym, enable); \
- (word) |= (enable) << httsym##_S; \
- } while (0)
- #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET(word, httsym) \
- (((word) & httsym##_M) >> httsym##_S)
- #define htt_tx_monitor_tlv_filter_in2_enable_set(word, tlv, enable) \
- HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET( \
- word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv, enable)
- #define htt_tx_monitor_tlv_filter_in2_enable_get(word, tlv) \
- HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET( \
- word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv)
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_M 0x00000001
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_S 0
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_M 0x00000002
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_S 1
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_M 0x00000004
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_S 2
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_M 0x00000008
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_S 3
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_M 0x00000010
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_S 4
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_M 0x00000020
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_S 5
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_M 0x00000040
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_S 6
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_M 0x00000080
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_S 7
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_M 0x00000100
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_S 8
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_M 0x00000200
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_S 9
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_M 0x00000400
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_S 10
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_M 0x00000800
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_S 11
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_M 0x00001000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_S 12
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_M 0x00002000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_S 13
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_M 0x00004000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_S 14
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_M 0x00008000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_S 15
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_M 0x00010000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_S 16
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_M 0x00020000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_S 17
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_M 0x00040000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_S 18
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_M 0x00080000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_S 19
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_M 0x00100000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_S 20
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_M 0x00200000
- #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_S 21
- #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET(word, httsym, enable) \
- do { \
- HTT_CHECK_SET_VAL(httsym, enable); \
- (word) |= (enable) << httsym##_S; \
- } while (0)
- #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET(word, httsym) \
- (((word) & httsym##_M) >> httsym##_S)
- #define htt_tx_monitor_tlv_filter_in3_enable_set(word, tlv, enable) \
- HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET( \
- word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv, enable)
- #define htt_tx_monitor_tlv_filter_in3_enable_get(word, tlv) \
- HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET( \
- word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv)
- /**
- * @brief host --> target Receive Flow Steering configuration message definition
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_RFS_CONFIG
- *
- * host --> target Receive Flow Steering configuration message definition.
- * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
- * The reason for this is we want RFS to be configured and ready before MAC
- * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
- *
- * |31 24|23 16|15 9|8|7 0|
- * |----------------+----------------+----------------+----------------|
- * | reserved |E| msg type |
- * |-------------------------------------------------------------------|
- * Where E = RFS enable flag
- *
- * The RFS_CONFIG message consists of a single 4-byte word.
- *
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as a RFS config msg
- * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
- * - RFS_CONFIG
- * Bit 8
- * Purpose: Tells target whether to enable (1) or disable (0)
- * flow steering feature when sending rx indication messages to host
- */
- #define HTT_H2T_RFS_CONFIG_M 0x100
- #define HTT_H2T_RFS_CONFIG_S 8
- #define HTT_RX_RFS_CONFIG_GET(_var) \
- (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
- HTT_H2T_RFS_CONFIG_S)
- #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
- ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
- } while (0)
- #define HTT_RFS_CFG_REQ_BYTES 4
- /**
- * @brief host -> target FW extended statistics request
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_EXT_STATS_REQ
- *
- * @details
- * The following field definitions describe the format of the HTT host
- * to target FW extended stats retrieve message.
- * The message specifies the type of stats the host wants to retrieve.
- *
- * |31 24|23 16|15 8|7 0|
- * |-----------------------------------------------------------|
- * | reserved | stats type | pdev_mask | msg type |
- * |-----------------------------------------------------------|
- * | config param [0] |
- * |-----------------------------------------------------------|
- * | config param [1] |
- * |-----------------------------------------------------------|
- * | config param [2] |
- * |-----------------------------------------------------------|
- * | config param [3] |
- * |-----------------------------------------------------------|
- * | reserved |
- * |-----------------------------------------------------------|
- * | cookie LSBs |
- * |-----------------------------------------------------------|
- * | cookie MSBs |
- * |-----------------------------------------------------------|
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this is a extended stats upload request message
- * Value: 0x10 (HTT_H2T_MSG_TYPE_EXT_STATS_REQ)
- * - PDEV_MASK
- * Bits 8:15
- * Purpose: identifies the mask of PDEVs to retrieve stats from
- * Value: This is a overloaded field, refer to usage and interpretation of
- * PDEV in interface document.
- * Bit 8 : Reserved for SOC stats
- * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
- * Indicates MACID_MASK in DBS
- * - STATS_TYPE
- * Bits 23:16
- * Purpose: identifies which FW statistics to upload
- * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
- * - Reserved
- * Bits 31:24
- * - CONFIG_PARAM [0]
- * Bits 31:0
- * Purpose: give an opaque configuration value to the specified stats type
- * Value: stats-type specific configuration value
- * Refer to htt_stats.h for interpretation for each stats sub_type
- * - CONFIG_PARAM [1]
- * Bits 31:0
- * Purpose: give an opaque configuration value to the specified stats type
- * Value: stats-type specific configuration value
- * Refer to htt_stats.h for interpretation for each stats sub_type
- * - CONFIG_PARAM [2]
- * Bits 31:0
- * Purpose: give an opaque configuration value to the specified stats type
- * Value: stats-type specific configuration value
- * Refer to htt_stats.h for interpretation for each stats sub_type
- * - CONFIG_PARAM [3]
- * Bits 31:0
- * Purpose: give an opaque configuration value to the specified stats type
- * Value: stats-type specific configuration value
- * Refer to htt_stats.h for interpretation for each stats sub_type
- * - Reserved [31:0] for future use.
- * - COOKIE_LSBS
- * Bits 31:0
- * Purpose: Provide a mechanism to match a target->host stats confirmation
- * message with its preceding host->target stats request message.
- * Value: LSBs of the opaque cookie specified by the host-side requestor
- * - COOKIE_MSBS
- * Bits 31:0
- * Purpose: Provide a mechanism to match a target->host stats confirmation
- * message with its preceding host->target stats request message.
- * Value: MSBs of the opaque cookie specified by the host-side requestor
- */
- #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
- #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
- #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
- #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
- #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
- #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
- #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
- #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
- (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
- HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
- #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
- ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
- } while (0)
- #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
- (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
- HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
- #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
- ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
- } while (0)
- #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
- (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
- HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
- #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
- ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
- } while (0)
- /**
- * @brief host -> target FW streaming statistics request
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ
- *
- * @details
- * The following field definitions describe the format of the HTT host
- * to target message that requests the target to start or stop producing
- * ongoing stats of the specified type.
- *
- * |31|30 |23 16|15 8|7 0|
- * |-----------------------------------------------------------|
- * |EN| reserved | stats type | reserved | msg type |
- * |-----------------------------------------------------------|
- * | config param [0] |
- * |-----------------------------------------------------------|
- * | config param [1] |
- * |-----------------------------------------------------------|
- * | config param [2] |
- * |-----------------------------------------------------------|
- * | config param [3] |
- * |-----------------------------------------------------------|
- * Where:
- * - EN is an enable/disable flag
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this is a streaming stats upload request message
- * Value: 0x20 (HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ)
- * - STATS_TYPE
- * Bits 23:16
- * Purpose: identifies which FW statistics to upload
- * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
- * Only the htt_dbg_ext_stats_type values identified as streaming
- * stats are valid to specify in this STEAMING_STATS_REQ message.
- * - ENABLE
- * Bit 31
- * Purpose: enable/disable the target's ongoing stats of the specified type
- * Value:
- * 0 - disable ongoing production of the specified stats type
- * 1 - enable ongoing production of the specified stats type
- * - CONFIG_PARAM [0]
- * Bits 31:0
- * Purpose: give an opaque configuration value to the specified stats type
- * Value: stats-type specific configuration value
- * Refer to htt_stats.h for interpretation for each stats sub_type
- * - CONFIG_PARAM [1]
- * Bits 31:0
- * Purpose: give an opaque configuration value to the specified stats type
- * Value: stats-type specific configuration value
- * Refer to htt_stats.h for interpretation for each stats sub_type
- * - CONFIG_PARAM [2]
- * Bits 31:0
- * Purpose: give an opaque configuration value to the specified stats type
- * Value: stats-type specific configuration value
- * Refer to htt_stats.h for interpretation for each stats sub_type
- * - CONFIG_PARAM [3]
- * Bits 31:0
- * Purpose: give an opaque configuration value to the specified stats type
- * Value: stats-type specific configuration value
- * Refer to htt_stats.h for interpretation for each stats sub_type
- */
- #define HTT_H2T_STREAMING_STATS_REQ_MSG_SZ 20 /* bytes */
- #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M 0x00ff0000
- #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S 16
- #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_M 0x80000000
- #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_S 31
- #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_GET(_var) \
- (((_var) & HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M) >> \
- HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)
- #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE, _val); \
- ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)); \
- } while (0)
- #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_GET(_var) \
- (((_var) & HTT_H2T_STREAMING_STATS_REQ_ENABLE_M) >> \
- HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)
- #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_ENABLE, _val); \
- ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)); \
- } while (0)
- /**
- * @brief host -> target FW PPDU_STATS request message
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_PPDU_STATS_CFG
- *
- * @details
- * The following field definitions describe the format of the HTT host
- * to target FW for PPDU_STATS_CFG msg.
- * The message allows the host to configure the PPDU_STATS_IND messages
- * produced by the target.
- *
- * |31 24|23 16|15 8|7 0|
- * |-----------------------------------------------------------|
- * | REQ bit mask | pdev_mask | msg type |
- * |-----------------------------------------------------------|
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this is a req to configure ppdu_stats_ind from target
- * Value: 0x11 (HTT_H2T_MSG_TYPE_PPDU_STATS_CFG)
- * - PDEV_MASK
- * Bits 8:15
- * Purpose: identifies which pdevs this PPDU stats configuration applies to
- * Value: This is a overloaded field, refer to usage and interpretation of
- * PDEV in interface document.
- * Bit 8 : Reserved for SOC stats
- * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
- * Indicates MACID_MASK in DBS
- * - REQ_TLV_BIT_MASK
- * Bits 16:31
- * Purpose: each set bit indicates the corresponding PPDU stats TLV type
- * needs to be included in the target's PPDU_STATS_IND messages.
- * Value: refer htt_ppdu_stats_tlv_tag_t
- *
- */
- #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
- #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
- #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
- #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
- #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
- #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
- (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
- HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
- #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
- ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
- } while (0)
- #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
- (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
- HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
- #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
- ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
- } while (0)
- /**
- * @brief Host-->target HTT RX FSE setup message
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
- *
- * @details
- * Through this message, the host will provide details of the flow tables
- * in host DDR along with hash keys.
- * This message can be sent per SOC or per PDEV, which is differentiated
- * by pdev id values.
- * The host will allocate flow search table and sends table size,
- * physical DMA address of flow table, and hash keys to firmware to
- * program into the RXOLE FSE HW block.
- *
- * The following field definitions describe the format of the RX FSE setup
- * message sent from the host to target
- *
- * Header fields:
- * dword0 - b'7:0 - msg_type: This will be set to
- * 0x12 (HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG)
- * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
- * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
- * pdev's LMAC ring.
- * b'31:16 - reserved : Reserved for future use
- * dword1 - b'19:0 - number of records: This field indicates the number of
- * entries in the flow table. For example: 8k number of
- * records is equivalent to
- * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
- * b'27:20 - max search: This field specifies the skid length to FSE
- * parser HW module whenever match is not found at the
- * exact index pointed by hash.
- * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
- * Refer htt_ip_da_sa_prefix below for more details.
- * b'31:30 - reserved: Reserved for future use
- * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
- * table allocated by host in DDR
- * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
- * table allocated by host in DDR
- * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
- * entry hashing
- *
- *
- * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
- * |---------------------------------------------------------------|
- * | reserved | pdev_id | MSG_TYPE |
- * |---------------------------------------------------------------|
- * |resvd|IPDSA| max_search | Number of records |
- * |---------------------------------------------------------------|
- * | base address lo |
- * |---------------------------------------------------------------|
- * | base address high |
- * |---------------------------------------------------------------|
- * | toeplitz key 31_0 |
- * |---------------------------------------------------------------|
- * | toeplitz key 63_32 |
- * |---------------------------------------------------------------|
- * | toeplitz key 95_64 |
- * |---------------------------------------------------------------|
- * | toeplitz key 127_96 |
- * |---------------------------------------------------------------|
- * | toeplitz key 159_128 |
- * |---------------------------------------------------------------|
- * | toeplitz key 191_160 |
- * |---------------------------------------------------------------|
- * | toeplitz key 223_192 |
- * |---------------------------------------------------------------|
- * | toeplitz key 255_224 |
- * |---------------------------------------------------------------|
- * | toeplitz key 287_256 |
- * |---------------------------------------------------------------|
- * | reserved | toeplitz key 314_288(26:0 bits) |
- * |---------------------------------------------------------------|
- * where:
- * IPDSA = ip_da_sa
- */
- /**
- * @brief: htt_ip_da_sa_prefix
- * 0x0 -> Prefix is 0x20010db8_00000000_00000000
- * IPv6 addresses beginning with 0x20010db8 are reserved for
- * documentation per RFC3849
- * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
- * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
- * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
- */
- enum htt_ip_da_sa_prefix {
- HTT_RX_IPV6_20010db8,
- HTT_RX_IPV4_MAPPED_IPV6,
- HTT_RX_IPV4_COMPATIBLE_IPV6,
- HTT_RX_IPV6_64FF9B,
- };
- /**
- * @brief Host-->target HTT RX FISA configure and enable
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FISA_CFG
- *
- * @details
- * The host will send this command down to configure and enable the FISA
- * operational params.
- * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
- * register.
- * Should configure both the MACs.
- *
- * dword0 - b'7:0 - msg_type:
- * This will be set to 0x15 (HTT_H2T_MSG_TYPE_RX_FISA_CFG)
- * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
- * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
- * pdev's LMAC ring.
- * b'31:16 - reserved : Reserved for future use
- *
- * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
- * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
- * packets. 1 flow search will be skipped
- * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
- * tcp,udp packets
- * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
- * calculation
- * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
- * calculation
- * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
- * calculation
- * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
- * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
- * length
- * 0 L4 checksum will be provided in the RX_MSDU_END tlv
- * 1 IPV4 hdr checksum after adjusting for cumulative IP
- * length
- * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
- * num jump
- * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
- * num jump
- * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
- * data type switch has happened for MPDU Sequence num jump
- * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
- * for MPDU Sequence num jump
- * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
- * for decrypt errors
- * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
- * while aggregating a msdu
- * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
- * The aggregation is done until (number of MSDUs aggregated
- * < LIMIT + 1)
- * b'31:18 - Reserved
- *
- * fisa_control_value - 32bit value FW can write to register
- *
- * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
- * Threshold value for FISA timeout (units are microseconds).
- * When the global timestamp exceeds this threshold, FISA
- * aggregation will be restarted.
- * A value of 0 means timeout is disabled.
- * Compare the threshold register with timestamp field in
- * flow entry to generate timeout for the flow.
- *
- * |31 18 |17 16|15 8|7 0|
- * |-------------------------------------------------------------|
- * | reserved | pdev_mask | msg type |
- * |-------------------------------------------------------------|
- * | reserved | FISA_CTRL |
- * |-------------------------------------------------------------|
- * | FISA_TIMEOUT_THRESH |
- * |-------------------------------------------------------------|
- */
- PREPACK struct htt_h2t_msg_type_fisa_config_t {
- A_UINT32 msg_type:8,
- pdev_id:8,
- reserved0:16;
- /**
- * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
- * [17:0]
- */
- union {
- /*
- * fisa_control_bits structure is deprecated.
- * Please use fisa_control_bits_v2 going forward.
- */
- struct {
- A_UINT32 fisa_enable: 1,
- ipsec_skip_search: 1,
- nontcp_skip_search: 1,
- add_ipv4_fixed_hdr_len: 1,
- add_ipv6_fixed_hdr_len: 1,
- add_tcp_fixed_hdr_len: 1,
- add_udp_hdr_len: 1,
- chksum_cum_ip_len_en: 1,
- disable_tid_check: 1,
- disable_ta_check: 1,
- disable_qos_check: 1,
- disable_raw_check: 1,
- disable_decrypt_err_check: 1,
- disable_msdu_drop_check: 1,
- fisa_aggr_limit: 4,
- reserved: 14;
- } fisa_control_bits;
- struct {
- A_UINT32 fisa_enable: 1,
- fisa_aggr_limit: 6,
- reserved: 25;
- } fisa_control_bits_v2;
- A_UINT32 fisa_control_value;
- } u_fisa_control;
- /**
- * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
- * timeout threshold for aggregation. Unit in usec.
- * [31:0]
- */
- A_UINT32 fisa_timeout_threshold;
- } POSTPACK;
- /* DWord 0: pdev-ID */
- #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
- #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
- #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
- HTT_RX_FISA_CONFIG_PDEV_ID_S)
- #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
- } while (0)
- /* Dword 1: fisa_control_value fisa config */
- #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
- #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
- #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
- HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
- #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
- } while (0)
- /* Dword 1: fisa_control_value ipsec_skip_search */
- #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
- #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
- #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
- HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
- #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
- } while (0)
- /* Dword 1: fisa_control_value non_tcp_skip_search */
- #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
- #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
- #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
- HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
- #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
- } while (0)
- /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
- #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
- #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
- #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
- HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
- #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
- } while (0)
- /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
- #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
- #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
- #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
- HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
- #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
- } while (0)
- /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
- #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
- #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
- #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
- HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
- #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
- } while (0)
- /* Dword 1: fisa_control_value add_udp_hdr_len */
- #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
- #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
- #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
- HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
- #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
- } while (0)
- /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
- #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
- #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
- #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
- HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
- #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
- } while (0)
- /* Dword 1: fisa_control_value disable_tid_check */
- #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
- #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
- #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
- HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
- #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
- } while (0)
- /* Dword 1: fisa_control_value disable_ta_check */
- #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
- #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
- #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
- HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
- #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
- } while (0)
- /* Dword 1: fisa_control_value disable_qos_check */
- #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
- #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
- #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
- HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
- #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
- } while (0)
- /* Dword 1: fisa_control_value disable_raw_check */
- #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
- #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
- #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
- HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
- #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
- } while (0)
- /* Dword 1: fisa_control_value disable_decrypt_err_check */
- #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
- #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
- #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
- HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
- #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
- } while (0)
- /* Dword 1: fisa_control_value disable_msdu_drop_check */
- #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
- #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
- #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
- HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
- #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
- } while (0)
- /* Dword 1: fisa_control_value fisa_aggr_limit */
- #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
- #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
- #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
- HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
- #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
- } while (0)
- /* Dword 1: fisa_control_value fisa config */
- #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
- #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
- #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
- HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
- #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
- } while (0)
- /* Dword 1: fisa_control_value fisa_aggr_limit */
- #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000007e
- #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
- #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
- (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
- HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
- #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
- ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
- } while (0)
- PREPACK struct htt_h2t_msg_rx_fse_setup_t {
- A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
- pdev_id:8,
- reserved0:16;
- A_UINT32 num_records:20,
- max_search:8,
- ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
- reserved1:2;
- A_UINT32 base_addr_lo;
- A_UINT32 base_addr_hi;
- A_UINT32 toeplitz31_0;
- A_UINT32 toeplitz63_32;
- A_UINT32 toeplitz95_64;
- A_UINT32 toeplitz127_96;
- A_UINT32 toeplitz159_128;
- A_UINT32 toeplitz191_160;
- A_UINT32 toeplitz223_192;
- A_UINT32 toeplitz255_224;
- A_UINT32 toeplitz287_256;
- A_UINT32 toeplitz314_288:27,
- reserved2:5;
- } POSTPACK;
- #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
- #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
- #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
- #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
- #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
- /* DWORD 0: Pdev ID */
- #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
- #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
- #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
- (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
- HTT_RX_FSE_SETUP_PDEV_ID_S)
- #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
- } while (0)
- /* DWORD 1:num of records */
- #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
- #define HTT_RX_FSE_SETUP_NUM_REC_S 0
- #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
- (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
- HTT_RX_FSE_SETUP_NUM_REC_S)
- #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
- ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
- } while (0)
- /* DWORD 1:max_search */
- #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
- #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
- #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
- (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
- HTT_RX_FSE_SETUP_MAX_SEARCH_S)
- #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
- ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
- } while (0)
- /* DWORD 1:ip_da_sa prefix */
- #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
- #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
- #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
- (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
- HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
- #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
- ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
- } while (0)
- /* DWORD 2: Base Address LO */
- #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
- #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
- #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
- (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
- HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
- #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
- ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
- } while (0)
- /* DWORD 3: Base Address High */
- #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
- #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
- #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
- (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
- HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
- #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
- ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
- } while (0)
- /* DWORD 4-12: Hash Value */
- #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
- #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
- #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
- (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
- HTT_RX_FSE_SETUP_HASH_VALUE_S)
- #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
- ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
- } while (0)
- /* DWORD 13: Hash Value 314:288 bits */
- #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
- (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
- HTT_RX_FSE_SETUP_HASH_314_288_S)
- #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
- ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
- } while (0)
- /**
- * @brief Host-->target HTT RX FSE operation message
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
- *
- * @details
- * The host will send this Flow Search Engine (FSE) operation message for
- * every flow add/delete operation.
- * The FSE operation includes FSE full cache invalidation or individual entry
- * invalidation.
- * This message can be sent per SOC or per PDEV which is differentiated
- * by pdev id values.
- *
- * |31 16|15 8|7 1|0|
- * |-------------------------------------------------------------|
- * | reserved | pdev_id | MSG_TYPE |
- * |-------------------------------------------------------------|
- * | reserved | operation |I|
- * |-------------------------------------------------------------|
- * | ip_src_addr_31_0 |
- * |-------------------------------------------------------------|
- * | ip_src_addr_63_32 |
- * |-------------------------------------------------------------|
- * | ip_src_addr_95_64 |
- * |-------------------------------------------------------------|
- * | ip_src_addr_127_96 |
- * |-------------------------------------------------------------|
- * | ip_dst_addr_31_0 |
- * |-------------------------------------------------------------|
- * | ip_dst_addr_63_32 |
- * |-------------------------------------------------------------|
- * | ip_dst_addr_95_64 |
- * |-------------------------------------------------------------|
- * | ip_dst_addr_127_96 |
- * |-------------------------------------------------------------|
- * | l4_dst_port | l4_src_port |
- * | (32-bit SPI incase of IPsec) |
- * |-------------------------------------------------------------|
- * | reserved | l4_proto |
- * |-------------------------------------------------------------|
- *
- * where I is 1-bit ipsec_valid.
- *
- * The following field definitions describe the format of the RX FSE operation
- * message sent from the host to target for every add/delete flow entry to flow
- * table.
- *
- * Header fields:
- * dword0 - b'7:0 - msg_type: This will be set to
- * 0x13 (HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG)
- * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
- * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
- * specified pdev's LMAC ring.
- * b'31:16 - reserved : Reserved for future use
- * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
- * (Internet Protocol Security).
- * IPsec describes the framework for providing security at
- * IP layer. IPsec is defined for both versions of IP:
- * IPV4 and IPV6.
- * Please refer to htt_rx_flow_proto enumeration below for
- * more info.
- * ipsec_valid = 1 for IPSEC packets
- * ipsec_valid = 0 for IP Packets
- * b'7:1 - operation: This indicates types of FSE operation.
- * Refer to htt_rx_fse_operation enumeration:
- * 0 - No Cache Invalidation required
- * 1 - Cache invalidate only one entry given by IP
- * src/dest address at DWORD[2:9]
- * 2 - Complete FSE Cache Invalidation
- * 3 - FSE Disable
- * 4 - FSE Enable
- * b'31:8 - reserved: Reserved for future use
- * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
- * for per flow addition/deletion
- * For IPV4 src/dest addresses, the first A_UINT32 is used
- * and the subsequent 3 A_UINT32 will be padding bytes.
- * For IPV6 src/dest Addresses, all A_UINT32 are used.
- * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
- * from 0 to 65535 but only 0 to 1023 are designated as
- * well-known ports. Refer to [RFC1700] for more details.
- * This field is valid only if
- * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
- * - L4 dest port (31:16): 16-bit Destination Port numbers
- * range from 0 to 65535 but only 0 to 1023 are designated
- * as well-known ports. Refer to [RFC1700] for more details.
- * This field is valid only if
- * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
- * - SPI (31:0): Security Parameters Index is an
- * identification tag added to the header while using IPsec
- * for tunneling the IP traffici.
- * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
- * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
- * Assigned Internet Protocol Numbers.
- * l4_proto numbers for standard protocol like UDP/TCP
- * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
- * l4_proto = 17 for UDP etc.
- * b'31:8 - reserved: Reserved for future use.
- *
- */
- PREPACK struct htt_h2t_msg_rx_fse_operation_t {
- A_UINT32 msg_type:8,
- pdev_id:8,
- reserved0:16;
- A_UINT32 ipsec_valid:1,
- operation:7,
- reserved1:24;
- A_UINT32 ip_src_addr_31_0;
- A_UINT32 ip_src_addr_63_32;
- A_UINT32 ip_src_addr_95_64;
- A_UINT32 ip_src_addr_127_96;
- A_UINT32 ip_dest_addr_31_0;
- A_UINT32 ip_dest_addr_63_32;
- A_UINT32 ip_dest_addr_95_64;
- A_UINT32 ip_dest_addr_127_96;
- union {
- A_UINT32 spi;
- struct {
- A_UINT32 l4_src_port:16,
- l4_dest_port:16;
- } ip;
- } u;
- A_UINT32 l4_proto:8,
- reserved:24;
- } POSTPACK;
- /**
- * @brief Host-->target HTT RX Full monitor mode register configuration message
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE
- *
- * @details
- * The host will send this Full monitor mode register configuration message.
- * This message can be sent per SOC or per PDEV which is differentiated
- * by pdev id values.
- *
- * |31 16|15 11|10 8|7 3|2|1|0|
- * |-------------------------------------------------------------|
- * | reserved | pdev_id | MSG_TYPE |
- * |-------------------------------------------------------------|
- * | reserved |Release Ring |N|Z|E|
- * |-------------------------------------------------------------|
- *
- * where E is 1-bit full monitor mode enable/disable.
- * Z is 1-bit additional descriptor for zero mpdu enable/disable
- * N is 1-bit additional descriptor for non zero mdpu enable/disable
- *
- * The following field definitions describe the format of the full monitor
- * mode configuration message sent from the host to target for each pdev.
- *
- * Header fields:
- * dword0 - b'7:0 - msg_type: This will be set to
- * 0x17 (HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE)
- * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
- * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
- * specified pdev's LMAC ring.
- * b'31:16 - reserved : Reserved for future use.
- * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
- * monitor mode rxdma register is to be enabled or disabled.
- * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
- * additional descriptors at ppdu end for zero mpdus
- * enabled or disabled.
- * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
- * additional descriptors at ppdu end for non zero mpdus
- * enabled or disabled.
- * b'10:3 - release_ring: This indicates the destination ring
- * selection for the descriptor at the end of PPDU
- * 0 - REO ring select
- * 1 - FW ring select
- * 2 - SW ring select
- * 3 - Release ring select
- * Refer to htt_rx_full_mon_release_ring.
- * b'31:11 - reserved for future use
- */
- PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
- A_UINT32 msg_type:8,
- pdev_id:8,
- reserved0:16;
- A_UINT32 full_monitor_mode_enable:1,
- addnl_descs_zero_mpdus_end:1,
- addnl_descs_non_zero_mpdus_end:1,
- release_ring:8,
- reserved1:21;
- } POSTPACK;
- /**
- * Enumeration for full monitor mode destination ring select
- * 0 - REO destination ring select
- * 1 - FW destination ring select
- * 2 - SW destination ring select
- * 3 - Release destination ring select
- */
- enum htt_rx_full_mon_release_ring {
- HTT_RX_MON_RING_REO,
- HTT_RX_MON_RING_FW,
- HTT_RX_MON_RING_SW,
- HTT_RX_MON_RING_RELEASE,
- };
- #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
- /* DWORD 0: Pdev ID */
- #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
- #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
- #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
- (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
- HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
- #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
- } while (0)
- /* DWORD 1:ENABLE */
- #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
- #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
- #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
- (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
- } while (0)
- #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
- (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
- /* DWORD 1:ZERO_MPDU */
- #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
- #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
- #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
- (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
- } while (0)
- #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
- (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
- /* DWORD 1:NON_ZERO_MPDU */
- #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
- #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
- #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
- (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
- } while (0)
- #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
- (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
- /* DWORD 1:RELEASE_RINGS */
- #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
- #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
- #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
- (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
- } while (0)
- #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
- (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
- /**
- * Enumeration for IP Protocol or IPSEC Protocol
- * IPsec describes the framework for providing security at IP layer.
- * IPsec is defined for both versions of IP: IPV4 and IPV6.
- */
- enum htt_rx_flow_proto {
- HTT_RX_FLOW_IP_PROTO,
- HTT_RX_FLOW_IPSEC_PROTO,
- };
- /**
- * Enumeration for FSE Cache Invalidation
- * 0 - No Cache Invalidation required
- * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
- * 2 - Complete FSE Cache Invalidation
- * 3 - FSE Disable
- * 4 - FSE Enable
- */
- enum htt_rx_fse_operation {
- HTT_RX_FSE_CACHE_INVALIDATE_NONE,
- HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
- HTT_RX_FSE_CACHE_INVALIDATE_FULL,
- HTT_RX_FSE_DISABLE,
- HTT_RX_FSE_ENABLE,
- };
- /* DWORD 0: Pdev ID */
- #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
- #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
- #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
- (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
- HTT_RX_FSE_OPERATION_PDEV_ID_S)
- #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
- } while (0)
- /* DWORD 1:IP PROTO or IPSEC */
- #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
- #define HTT_RX_FSE_IPSEC_VALID_S 0
- #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
- (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
- } while (0)
- #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
- (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
- /* DWORD 1:FSE Operation */
- #define HTT_RX_FSE_OPERATION_M 0x000000fe
- #define HTT_RX_FSE_OPERATION_S 1
- #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
- (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
- } while (0)
- #define HTT_RX_FSE_OPERATION_GET(word) \
- (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
- /* DWORD 2-9:IP Address */
- #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
- #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
- #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
- (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
- HTT_RX_FSE_OPERATION_IP_ADDR_S)
- #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
- ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
- } while (0)
- /* DWORD 10:Source Port Number */
- #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
- #define HTT_RX_FSE_SOURCEPORT_S 0
- #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
- (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
- } while (0)
- #define HTT_RX_FSE_SOURCEPORT_GET(word) \
- (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
- /* DWORD 11:Destination Port Number */
- #define HTT_RX_FSE_DESTPORT_M 0xffff0000
- #define HTT_RX_FSE_DESTPORT_S 16
- #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
- (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
- } while (0)
- #define HTT_RX_FSE_DESTPORT_GET(word) \
- (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
- /* DWORD 10-11:SPI (In case of IPSEC) */
- #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
- #define HTT_RX_FSE_OPERATION_SPI_S 0
- #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
- (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
- HTT_RX_FSE_OPERATION_SPI_ADDR_S)
- #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
- ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
- } while (0)
- /* DWORD 12:L4 PROTO */
- #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
- #define HTT_RX_FSE_L4_PROTO_S 0
- #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
- (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
- } while (0)
- #define HTT_RX_FSE_L4_PROTO_GET(word) \
- (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
- /**
- * @brief host --> target Receive to configure the RxOLE 3-tuple Hash
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
- *
- * |31 24|23 |15 8|7 3|2|1|0|
- * |----------------+----------------+----------------+----------------|
- * | reserved | pdev_id | msg_type |
- * |---------------------------------+----------------+----------------|
- * | reserved |G|E|F|
- * |---------------------------------+----------------+----------------|
- * Where E = Configure the target to provide the 3-tuple hash value in
- * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
- * F = Configure the target to provide the 3-tuple hash value in
- * flow_id_toeplitz field of rx_msdu_start tlv
- * G = Configure the target to provide the 3-tuple based flow
- * classification search
- *
- * The following field definitions describe the format of the 3 tuple hash value
- * message sent from the host to target as part of initialization sequence.
- *
- * Header fields:
- * dword0 - b'7:0 - msg_type: This will be set to
- * 0x16 (HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG)
- * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
- * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
- * specified pdev's LMAC ring.
- * b'31:16 - reserved : Reserved for future use
- * dword1 - b'0 - flow_id_toeplitz_field_enable
- * b'1 - toeplitz_hash_2_or_4_field_enable
- * b'2 - flow_classification_3_tuple_field_enable
- * b'31:3 - reserved : Reserved for future use
- * ---------+------+----------------------------------------------------------
- * bit1 | bit0 | Functionality
- * ---------+------+----------------------------------------------------------
- * 0 | 1 | Configure the target to provide the 3 tuple hash value
- * | | in flow_id_toeplitz field
- * ---------+------+----------------------------------------------------------
- * 1 | 0 | Configure the target to provide the 3 tuple hash value
- * | | in toeplitz_hash_2_or_4 field
- * ---------+------+----------------------------------------------------------
- * 1 | 1 | Configure the target to provide the 3 tuple hash value
- * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
- * ---------+------+----------------------------------------------------------
- * 0 | 0 | Configure the target to provide the 5 tuple hash value
- * | | in flow_id_toeplitz field 2 or 4 tuple has value in
- * | | toeplitz_hash_2_or_4 field
- *----------------------------------------------------------------------------
- */
- PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
- A_UINT32 msg_type :8,
- pdev_id :8,
- reserved0 :16;
- A_UINT32 flow_id_toeplitz_field_enable :1,
- toeplitz_hash_2_or_4_field_enable :1,
- flow_classification_3_tuple_field_enable :1,
- reserved1 :29;
- } POSTPACK;
- /* DWORD0 : pdev_id configuration Macros */
- #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
- #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
- #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
- (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
- HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
- #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
- } while (0)
- /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
- #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x00000001
- #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
- #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
- (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
- HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
- #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
- ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
- } while (0)
- #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x00000002
- #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
- #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
- (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
- HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
- #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
- ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
- } while (0)
- #define HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_M 0x00000004
- #define HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_S 2
- #define HTT_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_GET(_var) \
- (((_var) & HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_M) >> \
- HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_S)
- #define HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE, _val); \
- ((_var) |= ((_val) << HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_S)); \
- } while (0)
- #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
- /**
- * @brief host --> target Host PA Address Size
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE
- *
- * @details
- * The HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE message is sent by the host to
- * provide the physical start address and size of each of the memory
- * areas within host DDR that the target FW may need to access.
- *
- * For example, the host can use this message to allow the target FW
- * to set up access to the host's pools of TQM link descriptors.
- * The message would appear as follows:
- *
- * |31 24|23 16|15 8|7 0|
- * |----------------+----------------+----------------+----------------|
- * | reserved | num_entries | msg_type |
- * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
- * | mem area 0 size |
- * |----------------+----------------+----------------+----------------|
- * | mem area 0 physical_address_lo |
- * |----------------+----------------+----------------+----------------|
- * | mem area 0 physical_address_hi |
- * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
- * | mem area 1 size |
- * |----------------+----------------+----------------+----------------|
- * | mem area 1 physical_address_lo |
- * |----------------+----------------+----------------+----------------|
- * | mem area 1 physical_address_hi |
- * |----------------+----------------+----------------+----------------|
- * ...
- * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
- * | mem area N size |
- * |----------------+----------------+----------------+----------------|
- * | mem area N physical_address_lo |
- * |----------------+----------------+----------------+----------------|
- * | mem area N physical_address_hi |
- * |----------------+----------------+----------------+----------------|
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to
- * 0x18 (HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE)
- * b'8:15 - number_entries: Indicated the number of host memory
- * areas specified within the remainder of the message
- * b'16:31 - reserved.
- * dword1 - b'0:31 - memory area 0 size in bytes
- * dword2 - b'0:31 - memory area 0 physical address, lower 32 bits
- * dword3 - b'0:31 - memory area 0 physical address, upper 32 bits
- * and similar for memory area 1 through memory area N.
- */
- PREPACK struct htt_h2t_host_paddr_size {
- A_UINT32 msg_type: 8,
- num_entries: 8,
- reserved: 16;
- } POSTPACK;
- PREPACK struct htt_h2t_host_paddr_size_entry_t {
- A_UINT32 size;
- A_UINT32 physical_address_lo;
- A_UINT32 physical_address_hi;
- } POSTPACK;
- #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE \
- (sizeof(struct htt_h2t_host_paddr_size_entry_t))
- #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_DWORDS \
- (HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE >> 2)
- #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M 0x0000FF00
- #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S 8
- #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_GET(_var) \
- (((_var) & HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M) >> \
- HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)
- #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES, _val); \
- ((_var) |= ((_val) << HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)); \
- } while (0)
- /**
- * @brief host --> target Host RXDMA RXOLE PPE register configuration
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG
- *
- * @details
- * The HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG message is sent by the host to
- * provide the PPE DS register confiuration for RXOLE and RXDMA.
- *
- * The message would appear as follows:
- *
- * |31 19|18 |17 |16 |15 |14 |13 9|8|7 0|
- * |---------------------------------+---+---+----------+-+-----------|
- * | reserved |IFO|DNO|DRO|IBO|MIO| RDI |O| msg_type |
- * |---------------------+---+---+---+---+---+----------+-+-----------|
- *
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to
- * 0x19 (HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG)
- * b'8 - override bit to drive MSDUs to PPE ring
- * b'9:13 - REO destination ring indication
- * b'14 - Multi buffer msdu override enable bit
- * b'15 - Intra BSS override
- * b'16 - Decap raw override
- * b'17 - Decap Native wifi override
- * b'18 - IP frag override
- * b'19:31 - reserved
- */
- PREPACK struct htt_h2t_msg_type_rxdma_rxole_ppe_cfg_t {
- A_UINT32 msg_type: 8, /* HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG */
- override: 1,
- reo_destination_indication: 5,
- multi_buffer_msdu_override_en: 1,
- intra_bss_override: 1,
- decap_raw_override: 1,
- decap_nwifi_override: 1,
- ip_frag_override: 1,
- reserved: 13;
- } POSTPACK;
- /* DWORD 0: Override */
- #define HTT_PPE_CFG_OVERRIDE_M 0x00000100
- #define HTT_PPE_CFG_OVERRIDE_S 8
- #define HTT_PPE_CFG_OVERRIDE_GET(_var) \
- (((_var) & HTT_PPE_CFG_OVERRIDE_M) >> \
- HTT_PPE_CFG_OVERRIDE_S)
- #define HTT_PPE_CFG_OVERRIDE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPE_CFG_OVERRIDE, _val); \
- ((_var) |= ((_val) << HTT_PPE_CFG_OVERRIDE_S)); \
- } while (0)
- /* DWORD 0: REO Destination Indication*/
- #define HTT_PPE_CFG_REO_DEST_IND_M 0x00003E00
- #define HTT_PPE_CFG_REO_DEST_IND_S 9
- #define HTT_PPE_CFG_REO_DEST_IND_GET(_var) \
- (((_var) & HTT_PPE_CFG_REO_DEST_IND_M) >> \
- HTT_PPE_CFG_REO_DEST_IND_S)
- #define HTT_PPE_CFG_REO_DEST_IND_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPE_CFG_REO_DEST_IND, _val); \
- ((_var) |= ((_val) << HTT_PPE_CFG_REO_DEST_IND_S)); \
- } while (0)
- /* DWORD 0: Multi buffer MSDU override */
- #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M 0x00004000
- #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S 14
- #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_GET(_var) \
- (((_var) & HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M) >> \
- HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)
- #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN, _val); \
- ((_var) |= ((_val) << HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)); \
- } while (0)
- /* DWORD 0: Intra BSS override */
- #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M 0x00008000
- #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S 15
- #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_GET(_var) \
- (((_var) & HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M) >> \
- HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)
- #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN, _val); \
- ((_var) |= ((_val) << HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)); \
- } while (0)
- /* DWORD 0: Decap RAW override */
- #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M 0x00010000
- #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S 16
- #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_GET(_var) \
- (((_var) & HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M) >> \
- HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)
- #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN, _val); \
- ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)); \
- } while (0)
- /* DWORD 0: Decap NWIFI override */
- #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M 0x00020000
- #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S 17
- #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_GET(_var) \
- (((_var) & HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M) >> \
- HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)
- #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN, _val); \
- ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)); \
- } while (0)
- /* DWORD 0: IP frag override */
- #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M 0x00040000
- #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S 18
- #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_GET(_var) \
- (((_var) & HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M) >> \
- HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)
- #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN, _val); \
- ((_var) |= ((_val) << HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)); \
- } while (0)
- /*
- * MSG_TYPE => HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG
- *
- * @details
- * The following field definitions describe the format of the HTT host
- * to target FW VDEV TX RX stats retrieve message.
- * The message specifies the type of stats the host wants to retrieve.
- *
- * |31 27|26 25|24 17|16|15 8|7 0|
- * |-----------------------------------------------------------|
- * | rsvd | R | Periodic Int| E| pdev_id | msg type |
- * |-----------------------------------------------------------|
- * | vdev_id lower bitmask |
- * |-----------------------------------------------------------|
- * | vdev_id upper bitmask |
- * |-----------------------------------------------------------|
- * Header fields:
- * Where:
- * dword0 - b'7:0 - msg_type: This will be set to
- * 0x1a (HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG)
- * b'15:8 - pdev id
- * b'16(E) - Enable/Disable the vdev HW stats
- * b'17:24(PI) - Periodic Interval, units = 8 ms, e.g. 125 -> 1000 ms
- * b'25:26(R) - Reset stats bits
- * 0: don't reset stats
- * 1: reset stats once
- * 2: reset stats at the start of each periodic interval
- * b'27:31 - reserved for future use
- * dword1 - b'0:31 - vdev_id lower bitmask
- * dword2 - b'0:31 - vdev_id upper bitmask
- */
- PREPACK struct htt_h2t_vdevs_txrx_stats_cfg {
- A_UINT32 msg_type :8,
- pdev_id :8,
- enable :1,
- periodic_interval :8,
- reset_stats_bits :2,
- reserved0 :5;
- A_UINT32 vdev_id_lower_bitmask;
- A_UINT32 vdev_id_upper_bitmask;
- } POSTPACK;
- #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M 0xFF00
- #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S 8
- #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_GET(_var) \
- (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M) >> \
- HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)
- #define HTT_RX_VDEVS_TXRX_STATS_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)); \
- } while (0)
- #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M 0x10000
- #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S 16
- #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_GET(_var) \
- (((_var) & HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M) >> \
- HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)
- #define HTT_RX_VDEVS_TXRX_STATS_ENABLE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_ENABLE, _val); \
- ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)); \
- } while (0)
- #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M 0x1FE0000
- #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S 17
- #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_GET(_var) \
- (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M) >> \
- HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)
- #define HTT_RX_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL, _val); \
- ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)); \
- } while (0)
- #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M 0x6000000
- #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S 25
- #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_GET(_var) \
- (((_var) & HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M) >> \
- HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)
- #define HTT_RX_VDEVS_TXRX_STATS_RESET_STATS_BITS_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS, _val); \
- ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)); \
- } while (0)
- /*
- * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ
- *
- * @details
- * The SAWF_DEF_QUEUES_MAP_REQ message is sent by the host to link
- * the default MSDU queues for one of the TIDs within the specified peer
- * to the specified service class.
- * The TID is indirectly specified - each service class is associated
- * with a TID. All default MSDU queues for this peer-TID will be
- * linked to the service class in question.
- *
- * |31 16|15 8|7 0|
- * |------------------------------+--------------+--------------|
- * | peer ID | svc class ID | msg type |
- * |------------------------------------------------------------|
- * Header fields:
- * dword0 - b'7:0 - msg_type: This will be set to
- * 0x1c (HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ)
- * b'15:8 - service class ID
- * b'31:16 - peer ID
- */
- PREPACK struct htt_h2t_sawf_def_queues_map_req {
- A_UINT32 msg_type :8,
- svc_class_id :8,
- peer_id :16;
- } POSTPACK;
- #define HTT_SAWF_DEF_QUEUES_MAP_REQ_BYTES 4
- #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M 0x0000FF00
- #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S 8
- #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_GET(_var) \
- (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M) >> \
- HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S)
- #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID, _val); \
- ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S));\
- } while (0)
- #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M 0xFFFF0000
- #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S 16
- #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_GET(_var) \
- (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M) >> \
- HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)
- #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)); \
- } while (0)
- /*
- * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ
- *
- * @details
- * The SAWF_DEF_QUEUES_UNMAP_REQ message is sent by the host to
- * remove the linkage of the specified peer-TID's MSDU queues to
- * service classes.
- *
- * |31 16|15 8|7 0|
- * |------------------------------+--------------+--------------|
- * | peer ID | svc class ID | msg type |
- * |------------------------------------------------------------|
- * Header fields:
- * dword0 - b'7:0 - msg_type: This will be set to
- * 0x1d (HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ)
- * b'15:8 - service class ID
- * b'31:16 - peer ID
- * A HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD
- * value for peer ID indicates that the target should
- * apply the UNMAP_REQ to all peers.
- */
- #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD 0xff
- PREPACK struct htt_h2t_sawf_def_queues_unmap_req {
- A_UINT32 msg_type :8,
- svc_class_id :8,
- peer_id :16;
- } POSTPACK;
- #define HTT_SAWF_DEF_QUEUES_UNMAP_REQ_BYTES 4
- #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M 0x0000FF00
- #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S 8
- #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_GET(word0) \
- (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M) >> \
- HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)
- #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_SET(word0, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID, _val); \
- ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)); \
- } while (0)
- #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M 0xFFFF0000
- #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S 16
- #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_GET(word0) \
- (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M) >> \
- HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)
- #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_SET(word0, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID, _val); \
- ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)); \
- } while (0)
- /*
- * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ
- *
- * @details
- * The SAWF_DEF_QUEUES_MAP_REPORT_REQ message is sent by the host to
- * request the target to report what service class the default MSDU queues
- * of the specified TIDs within the peer are linked to.
- * The target will respond with a SAWF_DEF_QUEUES_MAP_REPORT_CONF message
- * to report what service class (if any) the default MSDU queues for
- * each of the specified TIDs are linked to.
- *
- * |31 16|15 8|7 1| 0|
- * |------------------------------+--------------+--------------|
- * | peer ID | TID mask | msg type |
- * |------------------------------------------------------------|
- * | reserved |ETO|
- * |------------------------------------------------------------|
- * Header fields:
- * dword0 - b'7:0 - msg_type: This will be set to
- * 0x1e (HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ)
- * b'15:8 - TID mask
- * b'31:16 - peer ID
- * dword1 - b'0 - "Existing Tids Only" flag
- * If this flag is set, the DEF_QUEUES_MAP_REPORT_CONF
- * message generated by this REQ will only show the
- * mapping for TIDs that actually exist in the target's
- * peer object.
- * Any TIDs that are covered by a MAP_REQ but which
- * do not actually exist will be shown as being
- * unmapped (i.e. svc class ID 0xff).
- * If this flag is cleared, the MAP_REPORT_CONF message
- * will consider not only the mapping of TIDs currently
- * existing in the peer, but also the mapping that will
- * be applied for any TID objects created within this
- * peer in the future.
- * b'31:1 - reserved for future use
- */
- PREPACK struct htt_h2t_sawf_def_queues_map_report_req {
- A_UINT32 msg_type :8,
- tid_mask :8,
- peer_id :16;
- A_UINT32 existing_tids_only:1,
- reserved :31;
- } POSTPACK;
- #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_REQ_BYTES 8
- #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M 0x0000FF00
- #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S 8
- #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_GET(word0) \
- (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M) >> \
- HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S)
- #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_SET(word0, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK, _val); \
- ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S));\
- } while (0)
- #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M 0xFFFF0000
- #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S 16
- #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_GET(word0) \
- (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M) >> \
- HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)
- #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_SET(word0, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID, _val); \
- ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)); \
- } while (0)
- #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M 0x00000001
- #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S 0
- #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_GET(word1) \
- (((word1) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M) >> \
- HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)
- #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_SET(word1, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY, _val); \
- ((word1) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)); \
- } while (0)
- /**
- * @brief Format of shared memory between Host and Target
- * for UMAC recovery feature messaging.
- * @details
- * This is shared memory between Host and Target allocated
- * and used in chips where UMAC recovery feature is supported.
- * This shared memory is allocated per SOC level by Host since each
- * SOC's target Q6FW needs to communicate independently to the Host
- * through its own shared memory.
- * If target sets a bit in t2h_msg (provided it's valid bit offset)
- * then host interprets it as a new message from target.
- * Host clears that particular read bit in t2h_msg after each read
- * operation. It is vice versa for h2t_msg. At any given point
- * of time there is expected to be only one bit set
- * either in t2h_msg or h2t_msg (referring to valid bit offset).
- *
- * The message is interpreted as follows:
- * dword0 - b'0:31 - magic_num: Magic number for the shared memory region
- * added for debuggability purpose.
- * dword1 - b'0 - do_pre_reset
- * b'1 - do_post_reset_start
- * b'2 - do_post_reset_complete
- * b'3 - initiate_umac_recovery
- * b'4 - initiate_target_recovery_sync_using_umac
- * b'5:31 - rsvd_t2h
- * dword2 - b'0 - pre_reset_done
- * b'1 - post_reset_start_done
- * b'2 - post_reset_complete_done
- * b'3 - start_pre_reset (deprecated)
- * b'4:31 - rsvd_h2t
- */
- PREPACK typedef struct {
- /** Magic number added for debuggability. */
- A_UINT32 magic_num;
- union {
- /*
- * BIT [0] :- T2H msg to do pre-reset
- * BIT [1] :- T2H msg to do post-reset start
- * BIT [2] :- T2H msg to do post-reset complete
- * BIT [3] :- T2H msg to indicate to Host that
- * a trigger request for MLO UMAC Recovery
- * is received for UMAC hang.
- * BIT [4] :- T2H msg to indicate to Host that
- * a trigger request for MLO UMAC Recovery
- * is received for Mode-1 Target Recovery.
- * BIT [31 : 5] :- reserved
- */
- A_UINT32 t2h_msg;
- struct {
- A_UINT32
- do_pre_reset: 1, /* BIT [0] */
- do_post_reset_start: 1, /* BIT [1] */
- do_post_reset_complete: 1, /* BIT [2] */
- initiate_umac_recovery: 1, /* BIT [3] */
- initiate_target_recovery_sync_using_umac: 1, /* BIT [4] */
- rsvd_t2h: 27; /* BIT [31:5] */
- };
- };
- union {
- /*
- * BIT [0] :- H2T msg to send pre-reset done
- * BIT [1] :- H2T msg to send post-reset start done
- * BIT [2] :- H2T msg to send post-reset complete done
- * BIT [3] :- H2T msg to start pre-reset. This is deprecated.
- * BIT [31 : 4] :- reserved
- */
- A_UINT32 h2t_msg;
- struct {
- A_UINT32 pre_reset_done : 1, /* BIT [0] */
- post_reset_start_done : 1, /* BIT [1] */
- post_reset_complete_done : 1, /* BIT [2] */
- start_pre_reset : 1, /* BIT [3] */
- rsvd_h2t : 28; /* BIT [31 : 4] */
- };
- };
- } POSTPACK htt_umac_hang_recovery_msg_shmem_t;
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES \
- (sizeof(htt_umac_hang_recovery_msg_shmem_t))
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DWORDS \
- (HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES >> 2)
- /* dword1 - b'0 - do_pre_reset */
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M 0x00000001
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S 0
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_GET(word1) \
- (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M) >> \
- HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S)
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_SET(word1, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET, _val); \
- ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S));\
- } while (0)
- /* dword1 - b'1 - do_post_reset_start */
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M 0x00000002
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S 1
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_GET(word1) \
- (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M) >> \
- HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S)
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_SET(word1, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START, _val); \
- ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S));\
- } while (0)
- /* dword1 - b'2 - do_post_reset_complete */
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M 0x00000004
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S 2
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_GET(word1) \
- (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M) >> \
- HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S)
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_SET(word1, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE, _val); \
- ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S));\
- } while (0)
- /* dword1 - b'3 - initiate_umac_recovery */
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M 0x00000008
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S 3
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_GET(word1) \
- (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M) >> \
- HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S)
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_SET(word1, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY, _val); \
- ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S));\
- } while (0)
- /* dword1 - b'4 - initiate_target_recovery_sync_using_umac */
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M 0x00000010
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S 4
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_GET(word1) \
- (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M) >> \
- HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S)
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_SET(word1, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC, _val); \
- ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S));\
- } while (0)
- /* dword2 - b'0 - pre_reset_done */
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M 0x00000001
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S 0
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_GET(word2) \
- (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M) >> \
- HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S)
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_SET(word2, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE, _val); \
- ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S));\
- } while (0)
- /* dword2 - b'1 - post_reset_start_done */
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M 0x00000002
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S 1
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_GET(word2) \
- (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M) >> \
- HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S)
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_SET(word2, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE, _val); \
- ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S));\
- } while (0)
- /* dword2 - b'2 - post_reset_complete_done */
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M 0x00000004
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S 2
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_GET(word2) \
- (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M) >> \
- HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S)
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_SET(word2, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE, _val); \
- ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S));\
- } while (0)
- /* dword2 - b'3 - start_pre_reset */
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M 0x00000008
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S 3
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_GET(word2) \
- (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M) >> \
- HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S)
- #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_SET(word2, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET, _val); \
- ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S));\
- } while (0)
- /**
- * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message
- *
- * @details
- * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message is sent
- * by the host to provide prerequisite info to target for the UMAC hang
- * recovery feature.
- * The info sent in this H2T message are T2H message method, H2T message
- * method, T2H MSI interrupt number and physical start address, size of
- * the shared memory (refers to the shared memory dedicated for messaging
- * between host and target when the DUT is in UMAC hang recovery mode).
- * This H2T message is expected to be only sent if the WMI service bit
- * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target.
- *
- * |31 16|15 12|11 8|7 0|
- * |-------------------------------+--------------+--------------+------------|
- * | reserved |h2t msg method|t2h msg method| msg_type |
- * |--------------------------------------------------------------------------|
- * | t2h msi interrupt number |
- * |--------------------------------------------------------------------------|
- * | shared memory area size |
- * |--------------------------------------------------------------------------|
- * | shared memory area physical address low |
- * |--------------------------------------------------------------------------|
- * | shared memory area physical address high |
- * |--------------------------------------------------------------------------|
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type
- * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP)
- * b'8:11 - t2h_msg_method: indicates method to be used for
- * T2H communication in UMAC hang recovery mode.
- * Value zero indicates MSI interrupt (default method).
- * Refer to htt_umac_hang_recovery_msg_method enum.
- * b'12:15 - h2t_msg_method: indicates method to be used for
- * H2T communication in UMAC hang recovery mode.
- * Value zero indicates polling by target for this h2t msg
- * during UMAC hang recovery mode.
- * Refer to htt_umac_hang_recovery_msg_method enum.
- * b'16:31 - reserved.
- * dword1 - b'0:31 - t2h_msi_data: MSI data to be used for
- * T2H communication in UMAC hang recovery mode.
- * dword2 - b'0:31 - size: size of shared memory dedicated for messaging
- * only when in UMAC hang recovery mode.
- * This refers to size in bytes.
- * dword3 - b'0:31 - physical_address_lo: lower 32 bit physical address
- * of the shared memory dedicated for messaging only when
- * in UMAC hang recovery mode.
- * dword4 - b'0:31 - physical_address_hi: higher 32 bit physical address
- * of the shared memory dedicated for messaging only when
- * in UMAC hang recovery mode.
- */
- /* t2h_msg_method and h2t_msg_method */
- enum htt_umac_hang_recovery_msg_method {
- htt_umac_hang_recovery_msg_t2h_msi_and_h2t_polling = 0,
- };
- PREPACK typedef struct {
- A_UINT32 msg_type : 8,
- t2h_msg_method : 4,
- h2t_msg_method : 4,
- reserved : 16;
- A_UINT32 t2h_msi_data;
- /* size bytes and physical address of shared memory. */
- struct htt_h2t_host_paddr_size_entry_t msg_shared_mem;
- } POSTPACK htt_h2t_umac_hang_recovery_prerequisite_setup_t;
- #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES \
- (sizeof(htt_h2t_umac_hang_recovery_prerequisite_setup_t))
- #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_DWORDS \
- (HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES >> 2)
- #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M 0x00000F00
- #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S 8
- #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_GET(word0) \
- (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M) >> \
- HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S)
- #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_SET(word0, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD, _val); \
- ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S));\
- } while (0)
- #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M 0x0000F000
- #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S 12
- #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_GET(word0) \
- (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M) >> \
- HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S)
- #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_SET(word0, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD, _val); \
- ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S));\
- } while (0)
- /**
- * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET message
- *
- * @details
- * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET is a SOC level
- * HTT message sent by the host to indicate that the target needs to start the
- * UMAC hang recovery feature from the point of pre-reset routine.
- * The purpose of this H2T message is to have host synchronize and trigger
- * UMAC recovery across all targets.
- * The info sent in this H2T message is the flag to indicate whether the
- * target needs to execute UMAC-recovery in context of the Initiator or
- * Non-Initiator.
- * This H2T message is expected to be sent as response to the
- * initiate_umac_recovery indication from the Initiator target attached to
- * this same host.
- * This H2T message is expected to be only sent if the WMI service bit
- * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target
- * and HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP was sent
- * beforehand.
- *
- * |31 10|9|8|7 0|
- * |-----------------------------------------------------------|
- * | reserved |U|I| msg_type |
- * |-----------------------------------------------------------|
- * Where:
- * I = is_initiator
- * U = is_umac_hang
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type
- * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET)
- * b'8 - is_initiator: indicates whether the target needs to
- * execute the UMAC-recovery in context of the Initiator or
- * Non-Initiator.
- * The value zero indicates this target is Non-Initiator.
- * b'9 - is_umac_hang: indicates whether MLO UMAC recovery
- * executed in context of UMAC hang or Target recovery.
- * b'10:31 - reserved.
- */
- PREPACK typedef struct {
- A_UINT32 msg_type : 8,
- is_initiator : 1,
- is_umac_hang : 1,
- reserved : 22;
- } POSTPACK htt_h2t_umac_hang_recovery_start_pre_reset_t;
- #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES \
- (sizeof(htt_h2t_umac_hang_recovery_start_pre_reset_t))
- #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_DWORDS \
- (HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES >> 2)
- #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M 0x00000100
- #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S 8
- #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_GET(word0) \
- (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M) >> \
- HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S)
- #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_SET(word0, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR, _val); \
- ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S));\
- } while (0)
- #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M 0x00000200
- #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S 9
- #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_GET(word0) \
- (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M) >> \
- HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S)
- #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_SET(word0, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG, _val); \
- ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S));\
- } while (0)
- /*
- * @brief host -> target HTT RX_CCE_SUPER_RULE_SETUP message
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP
- *
- * @details
- * Host sends RX_CCE_SUPER_RULE setup message to target, in order to request,
- * install or uninstall rx cce super rules to match certain kind of packets
- * with specific parameters. Target sets up HW registers based on setup message
- * and always confirms back to Host.
- *
- * The message would appear as follows:
- * |31 24|23 16|15 8|7 0|
- * |-----------------+-----------------+-----------------+-----------------|
- * | reserved | operation | pdev_id | msg_type |
- * |-----------------------------------------------------------------------|
- * | cce_super_rule_param[0] |
- * |-----------------------------------------------------------------------|
- * | cce_super_rule_param[1] |
- * |-----------------------------------------------------------------------|
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to
- * 0x23 (HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP)
- * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is for
- * b'16:23 - operation: Identify operation to be taken,
- * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
- * 1: HTT_RX_CCE_SUPER_RULE_INSTALL
- * 2: HTT_RX_CCE_SUPER_RULE_RELEASE
- * b'24:31 - reserved
- * dword1~10 - cce_super_rule_param[0]:
- * contains parameters used to setup RX_CCE_SUPER_RULE_0
- * dword11~20 - cce_super_rule_param[1]:
- * contains parameters used to setup RX_CCE_SUPER_RULE_1
- *
- * Each cce_super_rule_param structure would appear as follows:
- * |31 24|23 16|15 8|7 0|
- * |-----------------+-----------------+-----------------+-----------------|
- * |src_ipv6_addr[3] |src_ipv6_addr[2] |src_ipv6_addr[1] |src_ipv6_addr[0] |
- * |/src_ipv4_addr[3]|/src_ipv4_addr[2]|/src_ipv4_addr[1]|/src_ipv4_addr[0]|
- * |-----------------------------------------------------------------------|
- * |src_ipv6_addr[7] |src_ipv6_addr[6] |src_ipv6_addr[5] |src_ipv6_addr[4] |
- * |-----------------------------------------------------------------------|
- * |src_ipv6_addr[11]|src_ipv6_addr[10]|src_ipv6_addr[9] |src_ipv6_addr[8] |
- * |-----------------------------------------------------------------------|
- * |src_ipv6_addr[15]|src_ipv6_addr[14]|src_ipv6_addr[13]|src_ipv6_addr[12]|
- * |-----------------------------------------------------------------------|
- * |dst_ipv6_addr[3] |dst_ipv6_addr[2] |dst_ipv6_addr[1] |dst_ipv6_addr[0] |
- * |/dst_ipv4_addr[3]|/dst_ipv4_addr[2]|/dst_ipv4_addr[1]|/dst_ipv4_addr[0]|
- * |-----------------------------------------------------------------------|
- * |dst_ipv6_addr[7] |dst_ipv6_addr[6] |dst_ipv6_addr[5] |dst_ipv6_addr[4] |
- * |-----------------------------------------------------------------------|
- * |dst_ipv6_addr[11]|dst_ipv6_addr[10]|dst_ipv6_addr[9] |dst_ipv6_addr[8] |
- * |-----------------------------------------------------------------------|
- * |dst_ipv6_addr[15]|dst_ipv6_addr[14]|dst_ipv6_addr[13]|dst_ipv6_addr[12]|
- * |-----------------------------------------------------------------------|
- * | is_valid | l4_type | l3_type |
- * |-----------------------------------------------------------------------|
- * | l4_dst_port | l4_src_port |
- * |-----------------------------------------------------------------------|
- *
- * The cce_super_rule_param[0] structure is interpreted as follows:
- * dword1 - b'0:7 - src_ipv6_addr[0]: b'120:127 of source ipv6 address
- * (or src_ipv4_addr[0]: b'24:31 of source ipv4 address,
- * in case of ipv4)
- * b'8:15 - src_ipv6_addr[1]: b'112:119 of source ipv6 address
- * (or src_ipv4_addr[1]: b'16:23 of source ipv4 address,
- * in case of ipv4)
- * b'16:23 - src_ipv6_addr[2]: b'104:111 of source ipv6 address
- * (or src_ipv4_addr[2]: b'8:15 of source ipv4 address,
- * in case of ipv4)
- * b'24:31 - src_ipv6_addr[3]: b'96:103 of source ipv6 address
- * (or src_ipv4_addr[3]: b'0:7 of source ipv4 address,
- * in case of ipv4)
- * dword2 - b'0:7 - src_ipv6_addr[4]: b'88:95 of source ipv6 address
- * b'8:15 - src_ipv6_addr[5]: b'80:87 of source ipv6 address
- * b'16:23 - src_ipv6_addr[6]: b'72:79 of source ipv6 address
- * b'24:31 - src_ipv6_addr[7]: b'64:71 of source ipv6 address
- * dword3 - b'0:7 - src_ipv6_addr[8]: b'56:63 of source ipv6 address
- * b'8:15 - src_ipv6_addr[9]: b'48:55 of source ipv6 address
- * b'16:23 - src_ipv6_addr[10]: b'40:47 of source ipv6 address
- * b'24:31 - src_ipv6_addr[11]: b'32:39 of source ipv6 address
- * dword4 - b'0:7 - src_ipv6_addr[12]: b'24:31 of source ipv6 address
- * b'8:15 - src_ipv6_addr[13]: b'16:23 of source ipv6 address
- * b'16:23 - src_ipv6_addr[14]: b'8:15 of source ipv6 address
- * b'24:31 - src_ipv6_addr[15]: b'0:7 of source ipv6 address
- * dword5 - b'0:7 - dst_ipv6_addr[0]: b'120:127 of destination ipv6 address
- * (or dst_ipv4_addr[0]: b'24:31 of destination
- * ipv4 address, in case of ipv4)
- * b'8:15 - dst_ipv6_addr[1]: b'112:119 of destination ipv6 address
- * (or dst_ipv4_addr[1]: b'16:23 of destination
- * ipv4 address, in case of ipv4)
- * b'16:23 - dst_ipv6_addr[2]: b'104:111 of destination ipv6 address
- * (or dst_ipv4_addr[2]: b'8:15 of destination
- * ipv4 address, in case of ipv4)
- * b'24:31 - dst_ipv6_addr[3]: b'96:103 of destination ipv6 address
- * (or dst_ipv4_addr[3]: b'0:7 of destination
- * ipv4 address, in case of ipv4)
- * dword6 - b'0:7 - dst_ipv6_addr[4]: b'88:95 of destination ipv6 address
- * b'8:15 - dst_ipv6_addr[5]: b'80:87 of destination ipv6 address
- * b'16:23 - dst_ipv6_addr[6]: b'72:79 of destination ipv6 address
- * b'24:31 - dst_ipv6_addr[7]: b'64:71 of destination ipv6 address
- * dword7 - b'0:7 - dst_ipv6_addr[8]: b'56:63 of destination ipv6 address
- * b'8:15 - dst_ipv6_addr[9]: b'48:55 of destination ipv6 address
- * b'16:23 - dst_ipv6_addr[10]: b'40:47 of destination ipv6 address
- * b'24:31 - dst_ipv6_addr[11]: b'32:39 of destination ipv6 address
- * dword8 - b'0:7 - dst_ipv6_addr[12]: b'24:31 of destination ipv6 address
- * b'8:15 - dst_ipv6_addr[13]: b'16:23 of destination ipv6 address
- * b'16:23 - dst_ipv6_addr[14]: b'8:15 of destination ipv6 address
- * b'24:31 - dst_ipv6_addr[15]: b'0:7 of destination ipv6 address
- * dword9 - b'0:15 - l3_type: type of L3 protocol, indicating L3 protocol used
- * 0x0008: ipv4
- * 0xdd86: ipv6
- * b'16:23 - l4_type: type of L4 protocol, indicating L4 protocol used
- * 6: TCP
- * 17: UDP
- * b'24:31 - is_valid: indicate whether this parameter is valid
- * 0: invalid
- * 1: valid
- * dword10 - b'0:15 - l4_src_port: TCP/UDP source port field
- * b'16:31 - l4_dst_port: TCP/UDP destination port field
- *
- * The cce_super_rule_param[1] structure is similar.
- */
- #define HTT_RX_CCE_SUPER_RULE_SETUP_NUM 2
- enum htt_rx_cce_super_rule_setup_operation {
- HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST = 0,
- HTT_RX_CCE_SUPER_RULE_INSTALL,
- HTT_RX_CCE_SUPER_RULE_RELEASE,
- /* All operation should be before this */
- HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_OPERATION,
- };
- typedef struct {
- union {
- A_UINT8 src_ipv4_addr[4];
- A_UINT8 src_ipv6_addr[16];
- };
- union {
- A_UINT8 dst_ipv4_addr[4];
- A_UINT8 dst_ipv6_addr[16];
- };
- A_UINT32 l3_type: 16,
- l4_type: 8,
- is_valid: 8;
- A_UINT32 l4_src_port: 16,
- l4_dst_port: 16;
- } htt_rx_cce_super_rule_param_t;
- PREPACK struct htt_rx_cce_super_rule_setup_t {
- A_UINT32 msg_type: 8,
- pdev_id: 8,
- operation: 8,
- reserved: 8;
- htt_rx_cce_super_rule_param_t
- cce_super_rule_param[HTT_RX_CCE_SUPER_RULE_SETUP_NUM];
- } POSTPACK;
- #define HTT_RX_CCE_SUPER_RULE_SETUP_SZ \
- (sizeof(struct htt_rx_cce_super_rule_setup_t))
- #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M 0x0000ff00
- #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S 8
- #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_GET(_var) \
- (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M) >> \
- HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)); \
- } while (0)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M 0x00ff0000
- #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S 16
- #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_GET(_var) \
- (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M) >> \
- HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION, _val); \
- ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)); \
- } while (0)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M 0x0000ffff
- #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S 0
- #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_GET(_var) \
- (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M) >> \
- HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE, _val); \
- ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)); \
- } while (0)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M 0x00ff0000
- #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S 16
- #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_GET(_var) \
- (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M) >> \
- HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE, _val); \
- ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)); \
- } while (0)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M 0xff000000
- #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S 24
- #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_GET(_var) \
- (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M) >> \
- HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID, _val); \
- ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)); \
- } while (0)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M 0x0000ffff
- #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S 0
- #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_GET(_var) \
- (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M) >> \
- HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT, _val); \
- ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)); \
- } while (0)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M 0xffff0000
- #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S 16
- #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_GET(_var) \
- (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M) >> \
- HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT, _val); \
- ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)); \
- } while (0)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_GET(_ptr, _array) \
- do { \
- A_MEMCPY(_array, _ptr, 4); \
- } while (0)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_SET(_ptr, _array) \
- do { \
- A_MEMCPY(_ptr, _array, 4); \
- } while (0)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_GET(_ptr, _array) \
- do { \
- A_MEMCPY(_array, _ptr, 16); \
- } while (0)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_SET(_ptr, _array) \
- do { \
- A_MEMCPY(_ptr, _array, 16); \
- } while (0)
- /*
- * @brief host -> target HTT TX_LCE_SUPER_RULE_SETUP message
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP
- *
- * @details
- * Host sends TX_SUPER_RULE setup message to target, in order to request,
- * install, or uninstall tx super rules to match certain kind of packets
- * with specific parameters. Target sets up HW registers based on setup
- * message and always confirms back to host (by sending a T2H
- * TX_LCE_SUPER_RULE_SETUP_DONE message).
- *
- * The message would appear as follows:
- * |31 24|23 16|15 8|7 0|
- * |-----------------+-----------------+-----------------+-----------------|
- * | reserved | operation | pdev_id | msg_type |
- * |-----------------------------------------------------------------------|
- * | tx_super_rule_param[0] |
- * |-----------------------------------------------------------------------|
- * | tx_super_rule_param[1] |
- * |-----------------------------------------------------------------------|
- * | tx_super_rule_param[2] |
- * |-----------------------------------------------------------------------|
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to
- * 0x26 (HTT_H2T_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP)
- * b'8:15 - pdev_id: Identify which pdev TX_SUPER_RULE is for
- * b'16:23 - operation: Identify operation to be taken,
- * 0: HTT_TX_LCE_SUPER_RULE_INSTALL
- * 1: HTT_TX_LCE_SUPER_RULE_RELEASE
- * b'24:31 - reserved
- * dword1~10 - tx_super_rule_param[0]:
- * contains parameters used to setup TX_SUPER_RULE_0
- * dword11~20 - tx_super_rule_param[1]:
- * contains parameters used to setup TX_SUPER_RULE_1
- * dword21~30 - tx_super_rule_param[2]:
- * contains parameters used to setup TX_SUPER_RULE_2
- *
- * Each tx_super_rule_param structure would appear as follows:
- * |31 24|23 16|15 8|7 0|
- * |-----------------+-----------------+-----------------+-----------------|
- * |src_ipv6_addr[3] |src_ipv6_addr[2] |src_ipv6_addr[1] |src_ipv6_addr[0] |
- * |/src_ipv4_addr[3]|/src_ipv4_addr[2]|/src_ipv4_addr[1]|/src_ipv4_addr[0]|
- * |-----------------------------------------------------------------------|
- * |src_ipv6_addr[7] |src_ipv6_addr[6] |src_ipv6_addr[5] |src_ipv6_addr[4] |
- * |-----------------------------------------------------------------------|
- * |src_ipv6_addr[11]|src_ipv6_addr[10]|src_ipv6_addr[9] |src_ipv6_addr[8] |
- * |-----------------------------------------------------------------------|
- * |src_ipv6_addr[15]|src_ipv6_addr[14]|src_ipv6_addr[13]|src_ipv6_addr[12]|
- * |-----------------------------------------------------------------------|
- * |dst_ipv6_addr[3] |dst_ipv6_addr[2] |dst_ipv6_addr[1] |dst_ipv6_addr[0] |
- * |/dst_ipv4_addr[3]|/dst_ipv4_addr[2]|/dst_ipv4_addr[1]|/dst_ipv4_addr[0]|
- * |-----------------------------------------------------------------------|
- * |dst_ipv6_addr[7] |dst_ipv6_addr[6] |dst_ipv6_addr[5] |dst_ipv6_addr[4] |
- * |-----------------------------------------------------------------------|
- * |dst_ipv6_addr[11]|dst_ipv6_addr[10]|dst_ipv6_addr[9] |dst_ipv6_addr[8] |
- * |-----------------------------------------------------------------------|
- * |dst_ipv6_addr[15]|dst_ipv6_addr[14]|dst_ipv6_addr[13]|dst_ipv6_addr[12]|
- * |-----------------------------------------------------------------------|
- * | is_valid | l4_type | l3_type |
- * |-----------------------------------------------------------------------|
- * | l4_dst_port | l4_src_port |
- * |-----------------------------------------------------------------------|
- * Where l3_type is 802.3 EtherType, l4_type is IANA IP protocol type.
- *
- * The tx_super_rule_param[1] structure is similar.
- * The tx_super_rule_param[2] structure is similar.
- */
- #define HTT_TX_LCE_SUPER_RULE_SETUP_NUM 3
- enum htt_tx_lce_super_rule_setup_operation {
- HTT_TX_LCE_SUPER_RULE_INSTALL = 0,
- HTT_TX_LCE_SUPER_RULE_RELEASE,
- /* All operation should be before this */
- HTT_TX_LCE_SUPER_RULE_SETUP_INVALID_OPERATION,
- };
- typedef struct {
- union {
- A_UINT8 src_ipv4_addr[4];
- A_UINT8 src_ipv6_addr[16];
- };
- union {
- A_UINT8 dst_ipv4_addr[4];
- A_UINT8 dst_ipv6_addr[16];
- };
- A_UINT32 l3_type: 16,
- l4_type: 8,
- is_valid: 8;
- A_UINT32 l4_src_port: 16,
- l4_dst_port: 16;
- } htt_tx_lce_super_rule_param_t;
- PREPACK struct htt_tx_lce_super_rule_setup_t {
- A_UINT32 msg_type: 8,
- pdev_id: 8,
- operation: 8, /* htt_tx_lce_super_rule_setup_operation */
- reserved: 8;
- htt_tx_lce_super_rule_param_t
- lce_super_rule_param[HTT_TX_LCE_SUPER_RULE_SETUP_NUM];
- } POSTPACK;
- #define HTT_TX_LCE_SUPER_RULE_SETUP_SZ (sizeof(struct htt_tx_lce_super_rule_setup_t))
- #define HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_M 0x0000ff00
- #define HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_S 8
- #define HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_GET(_var) \
- (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_M) >> \
- HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_S)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_S)); \
- } while (0)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_M 0x00ff0000
- #define HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_S 16
- #define HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_GET(_var) \
- (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_M) >> \
- HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_S)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION, _val); \
- ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_S)); \
- } while (0)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_M 0x0000ffff
- #define HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_S 0
- #define HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_GET(_var) \
- (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_M) >> \
- HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_S)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE, _val); \
- ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_S)); \
- } while (0)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_M 0x00ff0000
- #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_S 16
- #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_GET(_var) \
- (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_M) >> \
- HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_S)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE, _val); \
- ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_S)); \
- } while (0)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_M 0xff000000
- #define HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_S 24
- #define HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_GET(_var) \
- (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_M) >> \
- HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_S)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID, _val); \
- ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_S)); \
- } while (0)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_M 0x0000ffff
- #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_S 0
- #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_GET(_var) \
- (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_M) >> \
- HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT, _val); \
- ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)); \
- } while (0)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_M 0xffff0000
- #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_S 16
- #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_GET(_var) \
- (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_M) >> \
- HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_S)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT, _val); \
- ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_S)); \
- } while (0)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_GET(_ptr, _array) \
- do { \
- A_MEMCPY(_array, _ptr, 4); \
- } while (0)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_SET(_ptr, _array) \
- do { \
- A_MEMCPY(_ptr, _array, 4); \
- } while (0)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_GET(_ptr, _array) \
- do { \
- A_MEMCPY(_array, _ptr, 16); \
- } while (0)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_SET(_ptr, _array) \
- do { \
- A_MEMCPY(_ptr, _array, 16); \
- } while (0)
- /**
- * htt_h2t_primary_link_peer_status_type -
- * Unique number for each status or reasons
- * The status reasons can go up to 255 max
- */
- enum htt_h2t_primary_link_peer_status_type {
- /* Host Primary Link Peer migration Success */
- HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_OK = 0,
- /* keep this last */
- /* Host Primary Link Peer migration Fail */
- HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_FAIL = 254,
- HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_NUM_STATUS = 255
- };
- /**
- * @brief host -> Primary peer migration completion message from host
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP
- *
- * @details
- * HTT_H2T_MSG_TYPE_PRIMARY_PEER_MIGRATE_RESP message is sent by host to
- * target Confirming that primary link peer migration has completed,
- * in response to a HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
- * message from the target.
- *
- * The message would appear as follows:
- *
- * |31 25|24|23 16|15 12|11 8|7 0|
- * |----------------------------+----------+---------+--------------|
- * | vdev ID | pdev ID | chip ID | msg type |
- * |----------------------------+----------+---------+--------------|
- * | ML peer ID | SW peer ID |
- * |------------+--+------------+--------------------+--------------|
- * | reserved |SV| src_info | status |
- * |------------+--+---------------------------------+--------------|
- * Where:
- * SV = src_info_valid flag
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to 0x24
- * (HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP)
- * b'8:11 - chip_id: Indicate which chip has been chosen as primary
- * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
- * as primary
- * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
- * as primary
- *
- * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
- * chosen as primary
- * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
- * primary peer belongs.
- * dword2 - b'0:7 - status: Indicates the status of Rx/TCL migration
- * b'8:23 - src_info: Indicates New Virtual port number through
- * which Rx Pipe connects to the correct PPE.
- * b'24 - src_info_valid: Indicates src_info is valid.
- */
- typedef struct {
- A_UINT32 msg_type: 8, /* bits 7:0 */
- chip_id: 4, /* bits 11:8 */
- pdev_id: 4, /* bits 15:12 */
- vdev_id: 16; /* bits 31:16 */
- A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
- ml_peer_id: 16; /* bits 31:16 */
- A_UINT32 status: 8, /* bits 7:0 */
- src_info: 16, /* bits 23:8 */
- src_info_valid: 1, /* bit 24 */
- reserved: 7; /* bits 31:25 */
- } htt_h2t_primary_link_peer_migrate_resp_t;
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
- (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
- HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
- ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
- } while (0)
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
- (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
- HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
- } while (0)
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
- (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
- HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
- } while (0)
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
- (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
- HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
- } while (0)
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
- (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
- HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
- } while (0)
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M 0x000000FF
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S 0
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_GET(_var) \
- (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M) >> \
- HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S)
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS, _val); \
- ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S));\
- } while (0)
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M 0x00FFFF00
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S 8
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_GET(_var) \
- (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M) >> \
- HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S)
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO, _val); \
- ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S));\
- } while (0)
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M 0x01000000
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S 24
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_GET(_var) \
- (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M) >> \
- HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S)
- #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID, _val); \
- ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S));\
- } while (0)
- /**
- * @brief host -> tgt msg to configure params for PPDU tx latency stats report
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG
- *
- * @details
- * HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG message is sent by the host to
- * configure the parameters needed for FW to report PPDU tx latency stats
- * for latency prediction in user space.
- *
- * The message would appear as follows:
- * |31 28|27 12|11|10 8|7 0|
- * |-----------+-------------------+--+-------+--------------|
- * |granularity| periodic interval | E|vdev ID| msg type |
- * |-----------+-------------------+--+-------+--------------|
- * Where: E = enable
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to 0x25
- * (HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG)
- * b'8:10 - vdev_id: Indicate which vdev is configuration is for
- * b'11 - enable: Indicate this message is to enable/disable
- * PPDU latency report from FW
- * b'12:27 - periodic_interval: Indicate the report interval in MS
- * b'28:31 - granularity: Indicate the granularity of the latency
- * stats report, in ms
- */
- /* HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG */
- PREPACK struct htt_h2t_tx_latency_stats_cfg {
- A_UINT32 msg_type :8,
- vdev_id :3,
- enable :1,
- periodic_interval :16,
- granularity :4;
- } POSTPACK;
- #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_M 0x00000700
- #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S 8
- #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_GET(_var) \
- (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_M) >> \
- HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S)
- #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S)); \
- } while (0)
- #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_M 0x00000800
- #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S 11
- #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_GET(_var) \
- (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_M) >> \
- HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S)
- #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE, _val); \
- ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S)); \
- } while (0)
- #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_M 0x0FFFF000
- #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S 12
- #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_GET(_var) \
- (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_M) >> \
- HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S)
- #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL, _val); \
- ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S)); \
- } while (0)
- #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_M 0xF0000000
- #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S 28
- #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_GET(_var) \
- (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_M) >> \
- HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S)
- #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY, _val); \
- ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S)); \
- } while (0)
- /**
- * @brief host -> tgt msg to reconfigure params for a MSDU queue
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ
- *
- * @details
- * HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ message is sent by the host to
- * update the configuration of the identified MSDU.
- * This message supports the following MSDU queue reconfigurations:
- * 1. Deactivating or reactivating the MSDU queue.
- * 2. Moving the MSDU queue from its current service class to a
- * different service class.
- * The new service class needs to be within the same TID as the
- * current service class.
- * This msg overlaps with the HTT_H2T_SAWF_DEF_QUEUES_[MAP,UNMAP]_REQ
- * messages, but those only apply to the default MSDU queues within
- * a peer-TID, while this message applies only to a single MSDU queue,
- * and that MSDU queue can be a user-defined queue or a default queue.
- * Also, the concurrent combination of reconfigurations 1+2 is supported.
- *
- * The message format is as follows:
- * |31 24|23 9|8|7 0|
- * |--------------------------------------------------------------|
- * | tgt_opaque_msduq_id | msg type |
- * |--------------------------------------------------------------|
- * | request_cookie | reserved |D| svc_class_id |
- * |--------------------------------------------------------------|
- * Where: D = deactivate flag
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to 0x27
- * (HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ)
- * b'8:31 - tgt_opaque_msduq_id: tx flow number that uniquely
- * identifies the MSDU queue
- * dword1 - b'0:7 - svc_class_id: ID of the SAWF service class to which
- * the MSDU queue should be associated.
- * On reactivate requests, svc_class_id may be set to the
- * same service class ID as before the deactivate or it may
- * be set to a different service class ID.
- * b'8:8 - deactivate: Whether the MSDU queue should be deactivated
- * or reactivated (refer to HTT_MSDUQ_DEACTIVATE_E)
- * b'9:23 - reserved
- * b'31:24 - request_cookie: Identifier for FW to use in the
- * completion indication (T2H SDWF_MSDU_CFG_IND) to call
- * out this specific request. The host shall avoid using
- * a value of 0xFF (COOKIE_INVALID) here, so that a
- * 0xFF / COOKIE_INVALID value can be used in any T2H
- * SDWF_MSDUQ_CFG_IND messages that the target sends
- * autonomously rather than in response to a H2T
- * SDWF_MSDUQ_RECFG_REQ.
- */
- /* HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ */
- typedef enum {
- HTT_MSDUQ_REACTIVATE = 0,
- HTT_MSDUQ_DEACTIVATE = 1,
- } HTT_MSDUQ_DEACTIVATE_E;
- PREPACK struct htt_h2t_sdwf_msduq_recfg_req {
- A_UINT32 msg_type :8, /* bits 7:0 */
- tgt_opaque_msduq_id :24; /* bits 31:8 */
- A_UINT32 svc_class_id :8, /* bits 7:0 */
- deactivate :1, /* bits 8:8 */
- reserved :15, /* bits 23:9 */
- request_cookie :8; /* bits 31:24 */
- } POSTPACK;
- #define HTT_MSDUQ_CFG_REG_COOKIE_INVALID 0xFF
- #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_M 0xFFFFFF00
- #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_S 8
- #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_GET(_var) \
- (((_var) & HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_M) >> \
- HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_S)
- #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID, _val); \
- ((_var) |= ((_val) << HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_S)); \
- } while (0)
- #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_M 0x000000FF
- #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_S 0
- #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_GET(_var) \
- (((_var) & HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_M) >> \
- HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_S)
- #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID, _val); \
- ((_var) |= ((_val) << HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_S)); \
- } while (0)
- #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_M 0x00000100
- #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_S 8
- #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_GET(_var) \
- (((_var) & HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_M) >> \
- HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_S)
- #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE, _val); \
- ((_var) |= ((_val) << HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_S)); \
- } while (0)
- #define HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_M 0xFF000000
- #define HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_S 24
- #define HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_GET(_var) \
- (((_var) & HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_M) >> \
- HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_S)
- #define HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE, _val); \
- ((_var) |= ((_val) << HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_S)); \
- } while (0)
- /*=== target -> host messages ===============================================*/
- enum htt_t2h_msg_type {
- HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
- HTT_T2H_MSG_TYPE_RX_IND = 0x1,
- HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
- HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
- HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
- HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
- HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
- HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
- HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
- HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
- HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
- HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
- DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
- HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
- HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
- /* only used for HL, add HTT MSG for HTT CREDIT update */
- HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
- HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
- HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
- HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
- /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
- HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
- HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
- HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
- HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
- HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
- HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
- HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
- HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
- HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
- HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
- HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
- HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
- HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
- HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
- HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
- HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
- HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
- /* TX_OFFLOAD_DELIVER_IND:
- * Forward the target's locally-generated packets to the host,
- * to provide to the monitor mode interface.
- */
- HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
- HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
- HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
- HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
- HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP = 0x29,
- HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP = 0x2a,
- HTT_T2H_MSG_TYPE_PEER_MAP_V3 = 0x2b,
- HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND = 0x2c,
- HTT_T2H_MSG_TYPE_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d,
- HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d, /* alias */
- HTT_T2H_MSG_TYPE_SAWF_MSDUQ_INFO_IND = 0x2e,
- HTT_T2H_SAWF_MSDUQ_INFO_IND = 0x2e, /* alias */
- HTT_T2H_MSG_TYPE_STREAMING_STATS_IND = 0x2f,
- HTT_T2H_PPDU_ID_FMT_IND = 0x30,
- HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN = 0x31,
- HTT_T2H_MSG_TYPE_RX_DELBA_EXTN = 0x32,
- HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE = 0x33,
- HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND = 0x34, /* DEPRECATED */
- HTT_T2H_MSG_TYPE_RX_DATA_IND = 0x35,
- HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND = 0x36,
- HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND = 0x37,
- HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND = 0x38,
- HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT = 0x39,
- HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND = 0x3a,
- HTT_T2H_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP_DONE = 0x3b,
- HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND = 0x3c,
- HTT_T2H_MSG_TYPE_TEST,
- /* keep this last */
- HTT_T2H_NUM_MSGS
- };
- /*
- * HTT target to host message type -
- * stored in bits 7:0 of the first word of the message
- */
- #define HTT_T2H_MSG_TYPE_M 0xff
- #define HTT_T2H_MSG_TYPE_S 0
- #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
- (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
- } while (0)
- #define HTT_T2H_MSG_TYPE_GET(word) \
- (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
- /**
- * @brief target -> host version number confirmation message definition
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_VERSION_CONF
- *
- * |31 24|23 16|15 8|7 0|
- * |----------------+----------------+----------------+----------------|
- * | reserved | major number | minor number | msg type |
- * |-------------------------------------------------------------------|
- * : option request TLV (optional) |
- * :...................................................................:
- *
- * The VER_CONF message may consist of a single 4-byte word, or may be
- * extended with TLVs that specify HTT options selected by the target.
- * The following option TLVs may be appended to the VER_CONF message:
- * - LL_BUS_ADDR_SIZE
- * - HL_SUPPRESS_TX_COMPL_IND
- * - MAX_TX_QUEUE_GROUPS
- * These TLVs may appear in an arbitrary order. Any number of these TLVs
- * may be appended to the VER_CONF message (but only one TLV of each type).
- *
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as a version number confirmation message
- * Value: 0x0 (HTT_T2H_MSG_TYPE_VERSION_CONF)
- * - VER_MINOR
- * Bits 15:8
- * Purpose: Specify the minor number of the HTT message library version
- * in use by the target firmware.
- * The minor number specifies the specific revision within a range
- * of fundamentally compatible HTT message definition revisions.
- * Compatible revisions involve adding new messages or perhaps
- * adding new fields to existing messages, in a backwards-compatible
- * manner.
- * Incompatible revisions involve changing the message type values,
- * or redefining existing messages.
- * Value: minor number
- * - VER_MAJOR
- * Bits 15:8
- * Purpose: Specify the major number of the HTT message library version
- * in use by the target firmware.
- * The major number specifies the family of minor revisions that are
- * fundamentally compatible with each other, but not with prior or
- * later families.
- * Value: major number
- */
- #define HTT_VER_CONF_MINOR_M 0x0000ff00
- #define HTT_VER_CONF_MINOR_S 8
- #define HTT_VER_CONF_MAJOR_M 0x00ff0000
- #define HTT_VER_CONF_MAJOR_S 16
- #define HTT_VER_CONF_MINOR_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
- (word) |= (value) << HTT_VER_CONF_MINOR_S; \
- } while (0)
- #define HTT_VER_CONF_MINOR_GET(word) \
- (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
- #define HTT_VER_CONF_MAJOR_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
- (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
- } while (0)
- #define HTT_VER_CONF_MAJOR_GET(word) \
- (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
- #define HTT_VER_CONF_BYTES 4
- /**
- * @brief - target -> host HTT Rx In order indication message
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND
- *
- * @details
- *
- * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
- * |----------------+-------------------+---------------------+---------------|
- * | peer ID | P| F| O| ext TID | msg type |
- * |--------------------------------------------------------------------------|
- * | MSDU count | Reserved | vdev id |
- * |--------------------------------------------------------------------------|
- * | MSDU 0 bus address (bits 31:0) |
- #if HTT_PADDR64
- * | MSDU 0 bus address (bits 63:32) |
- #endif
- * |--------------------------------------------------------------------------|
- * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
- * |--------------------------------------------------------------------------|
- * | MSDU 1 bus address (bits 31:0) |
- #if HTT_PADDR64
- * | MSDU 1 bus address (bits 63:32) |
- #endif
- * |--------------------------------------------------------------------------|
- * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
- * |--------------------------------------------------------------------------|
- */
- /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
- *
- * @details
- * bits
- * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
- * |-----+----+-------+--------+--------+---------+---------+-----------|
- * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
- * | | frag | | | | fail |chksum fail|
- * |-----+----+-------+--------+--------+---------+---------+-----------|
- * (see fw_rx_msdu_info def in wal_rx_desc.h)
- */
- struct htt_rx_in_ord_paddr_ind_hdr_t
- {
- A_UINT32 /* word 0 */
- msg_type: 8,
- ext_tid: 5,
- offload: 1,
- frag: 1,
- pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
- peer_id: 16;
- A_UINT32 /* word 1 */
- vap_id: 8,
- /* NOTE:
- * This reserved_1 field is not truly reserved - certain targets use
- * this field internally to store debug information, and do not zero
- * out the contents of the field before uploading the message to the
- * host. Thus, any host-target communication supported by this field
- * is limited to using values that are never used by the debug
- * information stored by certain targets in the reserved_1 field.
- * In particular, the targets in question don't use the value 0x3
- * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
- * so this previously-unused value within these bits is available to
- * use as the host / target PKT_CAPTURE_MODE flag.
- */
- reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
- /* if pkt_capture_mode == 0x3, host should
- * send rx frames to monitor mode interface
- */
- msdu_cnt: 16;
- };
- struct htt_rx_in_ord_paddr_ind_msdu32_t
- {
- A_UINT32 dma_addr;
- A_UINT32
- length: 16,
- fw_desc: 8,
- msdu_info:8;
- };
- struct htt_rx_in_ord_paddr_ind_msdu64_t
- {
- A_UINT32 dma_addr_lo;
- A_UINT32 dma_addr_hi;
- A_UINT32
- length: 16,
- fw_desc: 8,
- msdu_info:8;
- };
- #if HTT_PADDR64
- #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
- #else
- #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
- #endif
- #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
- #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
- #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
- #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
- #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
- #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
- #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
- #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
- #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
- #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
- #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
- #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
- #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
- #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
- #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
- #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
- /* for systems using 64-bit format for bus addresses */
- #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
- #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
- #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
- #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
- /* for systems using 32-bit format for bus addresses */
- #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
- #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
- #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
- #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
- #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
- (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
- } while (0)
- #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
- (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
- #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
- (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
- } while (0)
- #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
- (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
- #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
- (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
- } while (0)
- #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
- (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
- /*
- * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
- * deliver the rx frames to the monitor mode interface.
- * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
- * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
- * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
- * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
- */
- #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
- #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
- (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
- } while (0)
- #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
- ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
- HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
- (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
- } while (0)
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
- (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
- /* for systems using 64-bit format for bus addresses */
- #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
- (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
- } while (0)
- #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
- (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
- #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
- (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
- } while (0)
- #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
- (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
- /* for systems using 32-bit format for bus addresses */
- #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
- (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
- } while (0)
- #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
- (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
- (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
- } while (0)
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
- (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
- #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
- (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
- } while (0)
- #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
- (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
- (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
- } while (0)
- #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
- (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
- #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
- (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
- } while (0)
- #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
- (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
- #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
- (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
- } while (0)
- #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
- (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
- #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
- (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
- } while (0)
- #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
- (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
- /* definitions used within target -> host rx indication message */
- PREPACK struct htt_rx_ind_hdr_prefix_t
- {
- A_UINT32 /* word 0 */
- msg_type: 8,
- ext_tid: 5,
- release_valid: 1,
- flush_valid: 1,
- reserved0: 1,
- peer_id: 16;
- A_UINT32 /* word 1 */
- flush_start_seq_num: 6,
- flush_end_seq_num: 6,
- release_start_seq_num: 6,
- release_end_seq_num: 6,
- num_mpdu_ranges: 8;
- } POSTPACK;
- #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
- #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
- #define HTT_TGT_RSSI_INVALID 0x80
- PREPACK struct htt_rx_ppdu_desc_t
- {
- #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
- #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
- #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
- #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
- #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
- #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
- #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
- #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
- A_UINT32 /* word 0 */
- rssi_cmb: 8,
- timestamp_submicrosec: 8,
- phy_err_code: 8,
- phy_err: 1,
- legacy_rate: 4,
- legacy_rate_sel: 1,
- end_valid: 1,
- start_valid: 1;
- #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
- union {
- A_UINT32 /* word 1 */
- rssi0_pri20: 8,
- rssi0_ext20: 8,
- rssi0_ext40: 8,
- rssi0_ext80: 8;
- A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
- } u0;
- #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
- union {
- A_UINT32 /* word 2 */
- rssi1_pri20: 8,
- rssi1_ext20: 8,
- rssi1_ext40: 8,
- rssi1_ext80: 8;
- A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
- } u1;
- #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
- union {
- A_UINT32 /* word 3 */
- rssi2_pri20: 8,
- rssi2_ext20: 8,
- rssi2_ext40: 8,
- rssi2_ext80: 8;
- A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
- } u2;
- #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
- union {
- A_UINT32 /* word 4 */
- rssi3_pri20: 8,
- rssi3_ext20: 8,
- rssi3_ext40: 8,
- rssi3_ext80: 8;
- A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
- } u3;
- #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
- A_UINT32 tsf32; /* word 5 */
- #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
- A_UINT32 timestamp_microsec; /* word 6 */
- #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
- #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
- A_UINT32 /* word 7 */
- vht_sig_a1: 24,
- preamble_type: 8;
- #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
- #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
- A_UINT32 /* word 8 */
- vht_sig_a2: 24,
- /* sa_ant_matrix
- * For cases where a single rx chain has options to be connected to
- * different rx antennas, show which rx antennas were in use during
- * receipt of a given PPDU.
- * This sa_ant_matrix provides a bitmask of the antennas used while
- * receiving this frame.
- */
- sa_ant_matrix: 8;
- } POSTPACK;
- #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
- #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
- PREPACK struct htt_rx_ind_hdr_suffix_t
- {
- A_UINT32 /* word 0 */
- fw_rx_desc_bytes: 16,
- reserved0: 16;
- } POSTPACK;
- #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
- #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
- PREPACK struct htt_rx_ind_hdr_t
- {
- struct htt_rx_ind_hdr_prefix_t prefix;
- struct htt_rx_ppdu_desc_t rx_ppdu_desc;
- struct htt_rx_ind_hdr_suffix_t suffix;
- } POSTPACK;
- #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
- #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
- /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
- A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
- (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
- /*
- * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
- * the offset into the HTT rx indication message at which the
- * FW rx PPDU descriptor resides
- */
- #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
- /*
- * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
- * the offset into the HTT rx indication message at which the
- * header suffix (FW rx MSDU byte count) resides
- */
- #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
- (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
- /*
- * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
- * the offset into the HTT rx indication message at which the per-MSDU
- * information starts
- * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
- * per-MSDU information portion of the message. The per-MSDU info itself
- * starts at byte 12.
- */
- #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
- /**
- * @brief target -> host rx indication message definition
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IND
- *
- * @details
- * The following field definitions describe the format of the rx indication
- * message sent from the target to the host.
- * The message consists of three major sections:
- * 1. a fixed-length header
- * 2. a variable-length list of firmware rx MSDU descriptors
- * 3. one or more 4-octet MPDU range information elements
- * The fixed length header itself has two sub-sections
- * 1. the message meta-information, including identification of the
- * sender and type of the received data, and a 4-octet flush/release IE
- * 2. the firmware rx PPDU descriptor
- *
- * The format of the message is depicted below.
- * in this depiction, the following abbreviations are used for information
- * elements within the message:
- * - SV - start valid: this flag is set if the FW rx PPDU descriptor
- * elements associated with the PPDU start are valid.
- * Specifically, the following fields are valid only if SV is set:
- * RSSI (all variants), L, legacy rate, preamble type, service,
- * VHT-SIG-A
- * - EV - end valid: this flag is set if the FW rx PPDU descriptor
- * elements associated with the PPDU end are valid.
- * Specifically, the following fields are valid only if EV is set:
- * P, PHY err code, TSF, microsec / sub-microsec timestamp
- * - L - Legacy rate selector - if legacy rates are used, this flag
- * indicates whether the rate is from a CCK (L == 1) or OFDM
- * (L == 0) PHY.
- * - P - PHY error flag - boolean indication of whether the rx frame had
- * a PHY error
- *
- * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
- * |----------------+-------------------+---------------------+---------------|
- * | peer ID | |RV|FV| ext TID | msg type |
- * |--------------------------------------------------------------------------|
- * | num | release | release | flush | flush |
- * | MPDU | end | start | end | start |
- * | ranges | seq num | seq num | seq num | seq num |
- * |==========================================================================|
- * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
- * |V|V| | rate | | | timestamp | RSSI |
- * |--------------------------------------------------------------------------|
- * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
- * |--------------------------------------------------------------------------|
- * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
- * |--------------------------------------------------------------------------|
- * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
- * |--------------------------------------------------------------------------|
- * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
- * |--------------------------------------------------------------------------|
- * | TSF LSBs |
- * |--------------------------------------------------------------------------|
- * | microsec timestamp |
- * |--------------------------------------------------------------------------|
- * | preamble type | HT-SIG / VHT-SIG-A1 |
- * |--------------------------------------------------------------------------|
- * | service | HT-SIG / VHT-SIG-A2 |
- * |==========================================================================|
- * | reserved | FW rx desc bytes |
- * |--------------------------------------------------------------------------|
- * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
- * | desc B3 | desc B2 | desc B1 | desc B0 |
- * |--------------------------------------------------------------------------|
- * : : :
- * |--------------------------------------------------------------------------|
- * | alignment | MSDU Rx |
- * | padding | desc Bn |
- * |--------------------------------------------------------------------------|
- * | reserved | MPDU range status | MPDU count |
- * |--------------------------------------------------------------------------|
- * : reserved : MPDU range status : MPDU count :
- * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
- *
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as an rx indication message
- * Value: 0x1 (HTT_T2H_MSG_TYPE_RX_IND)
- * - EXT_TID
- * Bits 12:8
- * Purpose: identify the traffic ID of the rx data, including
- * special "extended" TID values for multicast, broadcast, and
- * non-QoS data frames
- * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
- * - FLUSH_VALID (FV)
- * Bit 13
- * Purpose: indicate whether the flush IE (start/end sequence numbers)
- * is valid
- * Value:
- * 1 -> flush IE is valid and needs to be processed
- * 0 -> flush IE is not valid and should be ignored
- * - REL_VALID (RV)
- * Bit 13
- * Purpose: indicate whether the release IE (start/end sequence numbers)
- * is valid
- * Value:
- * 1 -> release IE is valid and needs to be processed
- * 0 -> release IE is not valid and should be ignored
- * - PEER_ID
- * Bits 31:16
- * Purpose: Identify, by ID, which peer sent the rx data
- * Value: ID of the peer who sent the rx data
- * - FLUSH_SEQ_NUM_START
- * Bits 5:0
- * Purpose: Indicate the start of a series of MPDUs to flush
- * Not all MPDUs within this series are necessarily valid - the host
- * must check each sequence number within this range to see if the
- * corresponding MPDU is actually present.
- * This field is only valid if the FV bit is set.
- * Value:
- * The sequence number for the first MPDUs to check to flush.
- * The sequence number is masked by 0x3f.
- * - FLUSH_SEQ_NUM_END
- * Bits 11:6
- * Purpose: Indicate the end of a series of MPDUs to flush
- * Value:
- * The sequence number one larger than the sequence number of the
- * last MPDU to check to flush.
- * The sequence number is masked by 0x3f.
- * Not all MPDUs within this series are necessarily valid - the host
- * must check each sequence number within this range to see if the
- * corresponding MPDU is actually present.
- * This field is only valid if the FV bit is set.
- * - REL_SEQ_NUM_START
- * Bits 17:12
- * Purpose: Indicate the start of a series of MPDUs to release.
- * All MPDUs within this series are present and valid - the host
- * need not check each sequence number within this range to see if
- * the corresponding MPDU is actually present.
- * This field is only valid if the RV bit is set.
- * Value:
- * The sequence number for the first MPDUs to check to release.
- * The sequence number is masked by 0x3f.
- * - REL_SEQ_NUM_END
- * Bits 23:18
- * Purpose: Indicate the end of a series of MPDUs to release.
- * Value:
- * The sequence number one larger than the sequence number of the
- * last MPDU to check to release.
- * The sequence number is masked by 0x3f.
- * All MPDUs within this series are present and valid - the host
- * need not check each sequence number within this range to see if
- * the corresponding MPDU is actually present.
- * This field is only valid if the RV bit is set.
- * - NUM_MPDU_RANGES
- * Bits 31:24
- * Purpose: Indicate how many ranges of MPDUs are present.
- * Each MPDU range consists of a series of contiguous MPDUs within the
- * rx frame sequence which all have the same MPDU status.
- * Value: 1-63 (typically a small number, like 1-3)
- *
- * Rx PPDU descriptor fields:
- * - RSSI_CMB
- * Bits 7:0
- * Purpose: Combined RSSI from all active rx chains, across the active
- * bandwidth.
- * Value: RSSI dB units w.r.t. noise floor
- * - TIMESTAMP_SUBMICROSEC
- * Bits 15:8
- * Purpose: high-resolution timestamp
- * Value:
- * Sub-microsecond time of PPDU reception.
- * This timestamp ranges from [0,MAC clock MHz).
- * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
- * to form a high-resolution, large range rx timestamp.
- * - PHY_ERR_CODE
- * Bits 23:16
- * Purpose:
- * If the rx frame processing resulted in a PHY error, indicate what
- * type of rx PHY error occurred.
- * Value:
- * This field is valid if the "P" (PHY_ERR) flag is set.
- * TBD: document/specify the values for this field
- * - PHY_ERR
- * Bit 24
- * Purpose: indicate whether the rx PPDU had a PHY error
- * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
- * - LEGACY_RATE
- * Bits 28:25
- * Purpose:
- * If the rx frame used a legacy rate rather than a HT or VHT rate,
- * specify which rate was used.
- * Value:
- * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
- * flag.
- * If LEGACY_RATE_SEL is 0:
- * 0x8: OFDM 48 Mbps
- * 0x9: OFDM 24 Mbps
- * 0xA: OFDM 12 Mbps
- * 0xB: OFDM 6 Mbps
- * 0xC: OFDM 54 Mbps
- * 0xD: OFDM 36 Mbps
- * 0xE: OFDM 18 Mbps
- * 0xF: OFDM 9 Mbps
- * If LEGACY_RATE_SEL is 1:
- * 0x8: CCK 11 Mbps long preamble
- * 0x9: CCK 5.5 Mbps long preamble
- * 0xA: CCK 2 Mbps long preamble
- * 0xB: CCK 1 Mbps long preamble
- * 0xC: CCK 11 Mbps short preamble
- * 0xD: CCK 5.5 Mbps short preamble
- * 0xE: CCK 2 Mbps short preamble
- * - LEGACY_RATE_SEL
- * Bit 29
- * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
- * Value:
- * This field is valid if the PREAMBLE_TYPE field indicates the rx
- * used a legacy rate.
- * 0 -> OFDM, 1 -> CCK
- * - END_VALID
- * Bit 30
- * Purpose: Indicate whether the FW rx PPDU desc fields associated with
- * the start of the PPDU are valid. Specifically, the following
- * fields are only valid if END_VALID is set:
- * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
- * TIMESTAMP_SUBMICROSEC
- * Value:
- * 0 -> rx PPDU desc end fields are not valid
- * 1 -> rx PPDU desc end fields are valid
- * - START_VALID
- * Bit 31
- * Purpose: Indicate whether the FW rx PPDU desc fields associated with
- * the end of the PPDU are valid. Specifically, the following
- * fields are only valid if START_VALID is set:
- * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
- * VHT-SIG-A
- * Value:
- * 0 -> rx PPDU desc start fields are not valid
- * 1 -> rx PPDU desc start fields are valid
- * - RSSI0_PRI20
- * Bits 7:0
- * Purpose: RSSI from chain 0 on the primary 20 MHz channel
- * Value: RSSI dB units w.r.t. noise floor
- *
- * - RSSI0_EXT20
- * Bits 7:0
- * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
- * (if the rx bandwidth was >= 40 MHz)
- * Value: RSSI dB units w.r.t. noise floor
- * - RSSI0_EXT40
- * Bits 7:0
- * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
- * (if the rx bandwidth was >= 80 MHz)
- * Value: RSSI dB units w.r.t. noise floor
- * - RSSI0_EXT80
- * Bits 7:0
- * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
- * (if the rx bandwidth was >= 160 MHz)
- * Value: RSSI dB units w.r.t. noise floor
- *
- * - RSSI1_PRI20
- * Bits 7:0
- * Purpose: RSSI from chain 1 on the primary 20 MHz channel
- * Value: RSSI dB units w.r.t. noise floor
- * - RSSI1_EXT20
- * Bits 7:0
- * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
- * (if the rx bandwidth was >= 40 MHz)
- * Value: RSSI dB units w.r.t. noise floor
- * - RSSI1_EXT40
- * Bits 7:0
- * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
- * (if the rx bandwidth was >= 80 MHz)
- * Value: RSSI dB units w.r.t. noise floor
- * - RSSI1_EXT80
- * Bits 7:0
- * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
- * (if the rx bandwidth was >= 160 MHz)
- * Value: RSSI dB units w.r.t. noise floor
- *
- * - RSSI2_PRI20
- * Bits 7:0
- * Purpose: RSSI from chain 2 on the primary 20 MHz channel
- * Value: RSSI dB units w.r.t. noise floor
- * - RSSI2_EXT20
- * Bits 7:0
- * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
- * (if the rx bandwidth was >= 40 MHz)
- * Value: RSSI dB units w.r.t. noise floor
- * - RSSI2_EXT40
- * Bits 7:0
- * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
- * (if the rx bandwidth was >= 80 MHz)
- * Value: RSSI dB units w.r.t. noise floor
- * - RSSI2_EXT80
- * Bits 7:0
- * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
- * (if the rx bandwidth was >= 160 MHz)
- * Value: RSSI dB units w.r.t. noise floor
- *
- * - RSSI3_PRI20
- * Bits 7:0
- * Purpose: RSSI from chain 3 on the primary 20 MHz channel
- * Value: RSSI dB units w.r.t. noise floor
- * - RSSI3_EXT20
- * Bits 7:0
- * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
- * (if the rx bandwidth was >= 40 MHz)
- * Value: RSSI dB units w.r.t. noise floor
- * - RSSI3_EXT40
- * Bits 7:0
- * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
- * (if the rx bandwidth was >= 80 MHz)
- * Value: RSSI dB units w.r.t. noise floor
- * - RSSI3_EXT80
- * Bits 7:0
- * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
- * (if the rx bandwidth was >= 160 MHz)
- * Value: RSSI dB units w.r.t. noise floor
- *
- * - TSF32
- * Bits 31:0
- * Purpose: specify the time the rx PPDU was received, in TSF units
- * Value: 32 LSBs of the TSF
- * - TIMESTAMP_MICROSEC
- * Bits 31:0
- * Purpose: specify the time the rx PPDU was received, in microsecond units
- * Value: PPDU rx time, in microseconds
- * - VHT_SIG_A1
- * Bits 23:0
- * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
- * from the rx PPDU
- * Value:
- * If PREAMBLE_TYPE specifies VHT, then this field contains the
- * VHT-SIG-A1 data.
- * If PREAMBLE_TYPE specifies HT, then this field contains the
- * first 24 bits of the HT-SIG data.
- * Otherwise, this field is invalid.
- * Refer to the the 802.11 protocol for the definition of the
- * HT-SIG and VHT-SIG-A1 fields
- * - VHT_SIG_A2
- * Bits 23:0
- * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
- * from the rx PPDU
- * Value:
- * If PREAMBLE_TYPE specifies VHT, then this field contains the
- * VHT-SIG-A2 data.
- * If PREAMBLE_TYPE specifies HT, then this field contains the
- * last 24 bits of the HT-SIG data.
- * Otherwise, this field is invalid.
- * Refer to the the 802.11 protocol for the definition of the
- * HT-SIG and VHT-SIG-A2 fields
- * - PREAMBLE_TYPE
- * Bits 31:24
- * Purpose: indicate the PHY format of the received burst
- * Value:
- * 0x4: Legacy (OFDM/CCK)
- * 0x8: HT
- * 0x9: HT with TxBF
- * 0xC: VHT
- * 0xD: VHT with TxBF
- * - SERVICE
- * Bits 31:24
- * Purpose: TBD
- * Value: TBD
- *
- * Rx MSDU descriptor fields:
- * - FW_RX_DESC_BYTES
- * Bits 15:0
- * Purpose: Indicate how many bytes in the Rx indication are used for
- * FW Rx descriptors
- *
- * Payload fields:
- * - MPDU_COUNT
- * Bits 7:0
- * Purpose: Indicate how many sequential MPDUs share the same status.
- * All MPDUs within the indicated list are from the same RA-TA-TID.
- * - MPDU_STATUS
- * Bits 15:8
- * Purpose: Indicate whether the (group of sequential) MPDU(s) were
- * received successfully.
- * Value:
- * 0x1: success
- * 0x2: FCS error
- * 0x3: duplicate error
- * 0x4: replay error
- * 0x5: invalid peer
- */
- /* header fields */
- #define HTT_RX_IND_EXT_TID_M 0x1f00
- #define HTT_RX_IND_EXT_TID_S 8
- #define HTT_RX_IND_FLUSH_VALID_M 0x2000
- #define HTT_RX_IND_FLUSH_VALID_S 13
- #define HTT_RX_IND_REL_VALID_M 0x4000
- #define HTT_RX_IND_REL_VALID_S 14
- #define HTT_RX_IND_PEER_ID_M 0xffff0000
- #define HTT_RX_IND_PEER_ID_S 16
- #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
- #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
- #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
- #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
- #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
- #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
- #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
- #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
- #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
- #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
- /* rx PPDU descriptor fields */
- #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
- #define HTT_RX_IND_RSSI_CMB_S 0
- #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
- #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
- #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
- #define HTT_RX_IND_PHY_ERR_CODE_S 16
- #define HTT_RX_IND_PHY_ERR_M 0x01000000
- #define HTT_RX_IND_PHY_ERR_S 24
- #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
- #define HTT_RX_IND_LEGACY_RATE_S 25
- #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
- #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
- #define HTT_RX_IND_END_VALID_M 0x40000000
- #define HTT_RX_IND_END_VALID_S 30
- #define HTT_RX_IND_START_VALID_M 0x80000000
- #define HTT_RX_IND_START_VALID_S 31
- #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
- #define HTT_RX_IND_RSSI_PRI20_S 0
- #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
- #define HTT_RX_IND_RSSI_EXT20_S 8
- #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
- #define HTT_RX_IND_RSSI_EXT40_S 16
- #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
- #define HTT_RX_IND_RSSI_EXT80_S 24
- #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
- #define HTT_RX_IND_VHT_SIG_A1_S 0
- #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
- #define HTT_RX_IND_VHT_SIG_A2_S 0
- #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
- #define HTT_RX_IND_PREAMBLE_TYPE_S 24
- #define HTT_RX_IND_SERVICE_M 0xff000000
- #define HTT_RX_IND_SERVICE_S 24
- #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
- #define HTT_RX_IND_SA_ANT_MATRIX_S 24
- /* rx MSDU descriptor fields */
- #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
- #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
- /* payload fields */
- #define HTT_RX_IND_MPDU_COUNT_M 0xff
- #define HTT_RX_IND_MPDU_COUNT_S 0
- #define HTT_RX_IND_MPDU_STATUS_M 0xff00
- #define HTT_RX_IND_MPDU_STATUS_S 8
- #define HTT_RX_IND_EXT_TID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
- (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
- } while (0)
- #define HTT_RX_IND_EXT_TID_GET(word) \
- (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
- #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
- (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
- } while (0)
- #define HTT_RX_IND_FLUSH_VALID_GET(word) \
- (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
- #define HTT_RX_IND_REL_VALID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
- (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
- } while (0)
- #define HTT_RX_IND_REL_VALID_GET(word) \
- (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
- #define HTT_RX_IND_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
- (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
- } while (0)
- #define HTT_RX_IND_PEER_ID_GET(word) \
- (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
- #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
- (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
- } while (0)
- #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
- (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
- #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
- (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
- } while (0)
- #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
- (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
- HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
- #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
- (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
- } while (0)
- #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
- (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
- HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
- #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
- (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
- } while (0)
- #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
- (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
- HTT_RX_IND_REL_SEQ_NUM_START_S)
- #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
- (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
- } while (0)
- #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
- (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
- HTT_RX_IND_REL_SEQ_NUM_END_S)
- #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
- (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
- } while (0)
- #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
- (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
- HTT_RX_IND_NUM_MPDU_RANGES_S)
- /* FW rx PPDU descriptor fields */
- #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
- (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
- } while (0)
- #define HTT_RX_IND_RSSI_CMB_GET(word) \
- (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
- HTT_RX_IND_RSSI_CMB_S)
- #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
- (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
- } while (0)
- #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
- (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
- HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
- #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
- (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
- } while (0)
- #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
- (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
- HTT_RX_IND_PHY_ERR_CODE_S)
- #define HTT_RX_IND_PHY_ERR_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
- (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
- } while (0)
- #define HTT_RX_IND_PHY_ERR_GET(word) \
- (((word) & HTT_RX_IND_PHY_ERR_M) >> \
- HTT_RX_IND_PHY_ERR_S)
- #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
- (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
- } while (0)
- #define HTT_RX_IND_LEGACY_RATE_GET(word) \
- (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
- HTT_RX_IND_LEGACY_RATE_S)
- #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
- (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
- } while (0)
- #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
- (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
- HTT_RX_IND_LEGACY_RATE_SEL_S)
- #define HTT_RX_IND_END_VALID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
- (word) |= (value) << HTT_RX_IND_END_VALID_S; \
- } while (0)
- #define HTT_RX_IND_END_VALID_GET(word) \
- (((word) & HTT_RX_IND_END_VALID_M) >> \
- HTT_RX_IND_END_VALID_S)
- #define HTT_RX_IND_START_VALID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
- (word) |= (value) << HTT_RX_IND_START_VALID_S; \
- } while (0)
- #define HTT_RX_IND_START_VALID_GET(word) \
- (((word) & HTT_RX_IND_START_VALID_M) >> \
- HTT_RX_IND_START_VALID_S)
- #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
- (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
- } while (0)
- #define HTT_RX_IND_RSSI_PRI20_GET(word) \
- (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
- HTT_RX_IND_RSSI_PRI20_S)
- #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
- (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
- } while (0)
- #define HTT_RX_IND_RSSI_EXT20_GET(word) \
- (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
- HTT_RX_IND_RSSI_EXT20_S)
- #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
- (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
- } while (0)
- #define HTT_RX_IND_RSSI_EXT40_GET(word) \
- (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
- HTT_RX_IND_RSSI_EXT40_S)
- #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
- (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
- } while (0)
- #define HTT_RX_IND_RSSI_EXT80_GET(word) \
- (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
- HTT_RX_IND_RSSI_EXT80_S)
- #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
- (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
- } while (0)
- #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
- (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
- HTT_RX_IND_VHT_SIG_A1_S)
- #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
- (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
- } while (0)
- #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
- (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
- HTT_RX_IND_VHT_SIG_A2_S)
- #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
- (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
- } while (0)
- #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
- (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
- HTT_RX_IND_PREAMBLE_TYPE_S)
- #define HTT_RX_IND_SERVICE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
- (word) |= (value) << HTT_RX_IND_SERVICE_S; \
- } while (0)
- #define HTT_RX_IND_SERVICE_GET(word) \
- (((word) & HTT_RX_IND_SERVICE_M) >> \
- HTT_RX_IND_SERVICE_S)
- #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
- (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
- } while (0)
- #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
- (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
- HTT_RX_IND_SA_ANT_MATRIX_S)
- #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
- (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
- } while (0)
- #define HTT_RX_IND_MPDU_COUNT_GET(word) \
- (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
- #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
- (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
- } while (0)
- #define HTT_RX_IND_MPDU_STATUS_GET(word) \
- (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
- #define HTT_RX_IND_HL_BYTES \
- (HTT_RX_IND_HDR_BYTES + \
- 4 /* single FW rx MSDU descriptor */ + \
- 4 /* single MPDU range information element */)
- #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
- /* Could we use one macro entry? */
- #define HTT_WORD_SET(word, field, value) \
- do { \
- HTT_CHECK_SET_VAL(field, value); \
- (word) |= ((value) << field ## _S); \
- } while (0)
- #define HTT_WORD_GET(word, field) \
- (((word) & field ## _M) >> field ## _S)
- PREPACK struct hl_htt_rx_ind_base {
- A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
- } POSTPACK;
- /*
- * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
- * Currently, we use a resv field in hl_htt_rx_ind_base to store some
- * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
- * The field is just after the MSDU FW rx desc, and 1 byte ahead of
- * htt_rx_ind_hl_rx_desc_t.
- */
- #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
- struct htt_rx_ind_hl_rx_desc_t {
- A_UINT8 ver;
- A_UINT8 len;
- struct {
- A_UINT8
- first_msdu: 1,
- last_msdu: 1,
- c3_failed: 1,
- c4_failed: 1,
- ipv6: 1,
- tcp: 1,
- udp: 1,
- reserved: 1;
- } flags;
- /* NOTE: no reserved space - don't append any new fields here */
- };
- #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
- (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
- + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
- #define HTT_RX_IND_HL_RX_DESC_VER 0
- #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
- (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
- + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
- #define HTT_RX_IND_HL_FLAG_OFFSET \
- (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
- + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
- #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
- #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
- #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
- #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
- #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
- #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
- #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
- /* This structure is used in HL, the basic descriptor information
- * used by host. the structure is translated by FW from HW desc
- * or generated by FW. But in HL monitor mode, the host would use
- * the same structure with LL.
- */
- PREPACK struct hl_htt_rx_desc_base {
- A_UINT32
- seq_num:12,
- encrypted:1,
- chan_info_present:1,
- resv0:2,
- mcast_bcast:1,
- fragment:1,
- key_id_oct:8,
- resv1:6;
- A_UINT32
- pn_31_0;
- union {
- struct {
- A_UINT16 pn_47_32;
- A_UINT16 pn_63_48;
- } pn16;
- A_UINT32 pn_63_32;
- } u0;
- A_UINT32
- pn_95_64;
- A_UINT32
- pn_127_96;
- } POSTPACK;
- /*
- * Channel information can optionally be appended after hl_htt_rx_desc_base.
- * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
- * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
- * Please see htt_chan_change_t for description of the fields.
- */
- PREPACK struct htt_chan_info_t
- {
- A_UINT32 primary_chan_center_freq_mhz: 16,
- contig_chan1_center_freq_mhz: 16;
- A_UINT32 contig_chan2_center_freq_mhz: 16,
- phy_mode: 8,
- reserved: 8;
- } POSTPACK;
- #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
- #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
- #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
- #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
- #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
- #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
- #define HTT_HL_RX_DESC_MPDU_ENC_S 12
- #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
- #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
- #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
- #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
- #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
- #define HTT_HL_RX_DESC_FRAGMENT_S 17
- #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
- #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
- #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
- #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
- /* Channel information */
- #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
- #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
- #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
- #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
- #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
- #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
- #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
- #define HTT_CHAN_INFO_PHY_MODE_S 16
- #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
- (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
- } while (0)
- #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
- (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
- #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
- (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
- } while (0)
- #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
- (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
- #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
- (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
- } while (0)
- #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
- (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
- #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
- (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
- } while (0)
- #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
- (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
- /*
- * @brief target -> host message definition for FW offloaded pkts
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
- *
- * @details
- * The following field definitions describe the format of the firmware
- * offload deliver message sent from the target to the host.
- *
- * definition for struct htt_tx_offload_deliver_ind_hdr_t
- *
- * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
- * |----------------------------+--------+-----+---------------+-----+-+-+----|
- * | reserved_1 | msg type |
- * |--------------------------------------------------------------------------|
- * | phy_timestamp_l32 |
- * |--------------------------------------------------------------------------|
- * | WORD2 (see below) |
- * |--------------------------------------------------------------------------|
- * | seqno | framectrl |
- * |--------------------------------------------------------------------------|
- * | reserved_3 | vdev_id | tid_num|
- * |--------------------------------------------------------------------------|
- * | reserved_4 | tx_mpdu_bytes |F|STAT|
- * |--------------------------------------------------------------------------|
- *
- * where:
- * STAT = status
- * F = format (802.3 vs. 802.11)
- *
- * definition for word 2
- *
- * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
- * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
- * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
- * |--------------------------------------------------------------------------|
- *
- * where:
- * PR = preamble
- * BF = beamformed
- */
- PREPACK struct htt_tx_offload_deliver_ind_hdr_t
- {
- A_UINT32 /* word 0 */
- msg_type:8, /* [ 7: 0] */
- reserved_1:24; /* [31: 8] */
- A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
- A_UINT32 /* word 2 */
- /* preamble:
- * 0-OFDM,
- * 1-CCk,
- * 2-HT,
- * 3-VHT
- */
- preamble: 2, /* [1:0] */
- /* mcs:
- * In case of HT preamble interpret
- * MCS along with NSS.
- * Valid values for HT are 0 to 7.
- * HT mcs 0 with NSS 2 is mcs 8.
- * Valid values for VHT are 0 to 9.
- */
- mcs: 4, /* [5:2] */
- /* rate:
- * This is applicable only for
- * CCK and OFDM preamble type
- * rate 0: OFDM 48 Mbps,
- * 1: OFDM 24 Mbps,
- * 2: OFDM 12 Mbps
- * 3: OFDM 6 Mbps
- * 4: OFDM 54 Mbps
- * 5: OFDM 36 Mbps
- * 6: OFDM 18 Mbps
- * 7: OFDM 9 Mbps
- * rate 0: CCK 11 Mbps Long
- * 1: CCK 5.5 Mbps Long
- * 2: CCK 2 Mbps Long
- * 3: CCK 1 Mbps Long
- * 4: CCK 11 Mbps Short
- * 5: CCK 5.5 Mbps Short
- * 6: CCK 2 Mbps Short
- */
- rate : 3, /* [ 8: 6] */
- rssi : 8, /* [16: 9] units=dBm */
- nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
- bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
- stbc : 1, /* [22] */
- sgi : 1, /* [23] */
- ldpc : 1, /* [24] */
- beamformed: 1, /* [25] */
- reserved_2: 6; /* [31:26] */
- A_UINT32 /* word 3 */
- framectrl:16, /* [15: 0] */
- seqno:16; /* [31:16] */
- A_UINT32 /* word 4 */
- tid_num:5, /* [ 4: 0] actual TID number */
- vdev_id:8, /* [12: 5] */
- reserved_3:19; /* [31:13] */
- A_UINT32 /* word 5 */
- /* status:
- * 0: tx_ok
- * 1: retry
- * 2: drop
- * 3: filtered
- * 4: abort
- * 5: tid delete
- * 6: sw abort
- * 7: dropped by peer migration
- */
- status:3, /* [2:0] */
- format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
- tx_mpdu_bytes:16, /* [19:4] */
- /* Indicates retry count of offloaded/local generated Data tx frames */
- tx_retry_cnt:6, /* [25:20] */
- reserved_4:6; /* [31:26] */
- } POSTPACK;
- /* FW offload deliver ind message header fields */
- /* DWORD one */
- #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
- #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
- /* DWORD two */
- #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
- #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
- #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
- #define HTT_FW_OFFLOAD_IND_MCS_S 2
- #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
- #define HTT_FW_OFFLOAD_IND_RATE_S 6
- #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
- #define HTT_FW_OFFLOAD_IND_RSSI_S 9
- #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
- #define HTT_FW_OFFLOAD_IND_NSS_S 17
- #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
- #define HTT_FW_OFFLOAD_IND_BW_S 19
- #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
- #define HTT_FW_OFFLOAD_IND_STBC_S 22
- #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
- #define HTT_FW_OFFLOAD_IND_SGI_S 23
- #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
- #define HTT_FW_OFFLOAD_IND_LDPC_S 24
- #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
- #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
- /* DWORD three*/
- #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
- #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
- #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
- #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
- /* DWORD four */
- #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
- #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
- #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
- #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
- /* DWORD five */
- #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
- #define HTT_FW_OFFLOAD_IND_STATUS_S 0
- #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
- #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
- #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
- #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
- #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
- #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
- #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
- #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
- #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
- #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
- #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
- #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
- #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
- #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
- #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
- #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
- #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
- #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
- #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
- #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
- #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
- #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
- #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
- #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
- #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
- (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
- } while (0)
- #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
- (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
- /*
- * @brief target -> host rx reorder flush message definition
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FLUSH
- *
- * @details
- * The following field definitions describe the format of the rx flush
- * message sent from the target to the host.
- * The message consists of a 4-octet header, followed by one or more
- * 4-octet payload information elements.
- *
- * |31 24|23 8|7 0|
- * |--------------------------------------------------------------|
- * | TID | peer ID | msg type |
- * |--------------------------------------------------------------|
- * | seq num end | seq num start | MPDU status | reserved |
- * |--------------------------------------------------------------|
- * First DWORD:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as an rx flush message
- * Value: 0x2 (HTT_T2H_MSG_TYPE_RX_FLUSH)
- * - PEER_ID
- * Bits 23:8 (only bits 18:8 actually used)
- * Purpose: identify which peer's rx data is being flushed
- * Value: (rx) peer ID
- * - TID
- * Bits 31:24 (only bits 27:24 actually used)
- * Purpose: Specifies which traffic identifier's rx data is being flushed
- * Value: traffic identifier
- * Second DWORD:
- * - MPDU_STATUS
- * Bits 15:8
- * Purpose:
- * Indicate whether the flushed MPDUs should be discarded or processed.
- * Value:
- * 0x1: send the MPDUs from the rx reorder buffer to subsequent
- * stages of rx processing
- * other: discard the MPDUs
- * It is anticipated that flush messages will always have
- * MPDU status == 1, but the status flag is included for
- * flexibility.
- * - SEQ_NUM_START
- * Bits 23:16
- * Purpose:
- * Indicate the start of a series of consecutive MPDUs being flushed.
- * Not all MPDUs within this range are necessarily valid - the host
- * must check each sequence number within this range to see if the
- * corresponding MPDU is actually present.
- * Value:
- * The sequence number for the first MPDU in the sequence.
- * This sequence number is the 6 LSBs of the 802.11 sequence number.
- * - SEQ_NUM_END
- * Bits 30:24
- * Purpose:
- * Indicate the end of a series of consecutive MPDUs being flushed.
- * Value:
- * The sequence number one larger than the sequence number of the
- * last MPDU being flushed.
- * This sequence number is the 6 LSBs of the 802.11 sequence number.
- * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
- * are to be released for further rx processing.
- * Not all MPDUs within this range are necessarily valid - the host
- * must check each sequence number within this range to see if the
- * corresponding MPDU is actually present.
- */
- /* first DWORD */
- #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
- #define HTT_RX_FLUSH_PEER_ID_S 8
- #define HTT_RX_FLUSH_TID_M 0xff000000
- #define HTT_RX_FLUSH_TID_S 24
- /* second DWORD */
- #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
- #define HTT_RX_FLUSH_MPDU_STATUS_S 8
- #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
- #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
- #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
- #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
- #define HTT_RX_FLUSH_BYTES 8
- #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
- (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
- } while (0)
- #define HTT_RX_FLUSH_PEER_ID_GET(word) \
- (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
- #define HTT_RX_FLUSH_TID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
- (word) |= (value) << HTT_RX_FLUSH_TID_S; \
- } while (0)
- #define HTT_RX_FLUSH_TID_GET(word) \
- (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
- #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
- (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
- } while (0)
- #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
- (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
- #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
- (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
- } while (0)
- #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
- (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
- #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
- (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
- } while (0)
- #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
- (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
- /*
- * @brief target -> host rx pn check indication message
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_PN_IND
- *
- * @details
- * The following field definitions describe the format of the Rx PN check
- * indication message sent from the target to the host.
- * The message consists of a 4-octet header, followed by the start and
- * end sequence numbers to be released, followed by the PN IEs. Each PN
- * IE is one octet containing the sequence number that failed the PN
- * check.
- *
- * |31 24|23 8|7 0|
- * |--------------------------------------------------------------|
- * | TID | peer ID | msg type |
- * |--------------------------------------------------------------|
- * | Reserved | PN IE count | seq num end | seq num start|
- * |--------------------------------------------------------------|
- * l : PN IE 2 | PN IE 1 | PN IE 0 |
- * |--------------------------------------------------------------|
- * First DWORD:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: Identifies this as an rx pn check indication message
- * Value: 0x10 (HTT_T2H_MSG_TYPE_RX_PN_IND)
- * - PEER_ID
- * Bits 23:8 (only bits 18:8 actually used)
- * Purpose: identify which peer
- * Value: (rx) peer ID
- * - TID
- * Bits 31:24 (only bits 27:24 actually used)
- * Purpose: identify traffic identifier
- * Value: traffic identifier
- * Second DWORD:
- * - SEQ_NUM_START
- * Bits 7:0
- * Purpose:
- * Indicates the starting sequence number of the MPDU in this
- * series of MPDUs that went though PN check.
- * Value:
- * The sequence number for the first MPDU in the sequence.
- * This sequence number is the 6 LSBs of the 802.11 sequence number.
- * - SEQ_NUM_END
- * Bits 15:8
- * Purpose:
- * Indicates the ending sequence number of the MPDU in this
- * series of MPDUs that went though PN check.
- * Value:
- * The sequence number one larger then the sequence number of the last
- * MPDU being flushed.
- * This sequence number is the 6 LSBs of the 802.11 sequence number.
- * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
- * for invalid PN numbers and are ready to be released for further processing.
- * Not all MPDUs within this range are necessarily valid - the host
- * must check each sequence number within this range to see if the
- * corresponding MPDU is actually present.
- * - PN_IE_COUNT
- * Bits 23:16
- * Purpose:
- * Used to determine the variable number of PN information elements in this
- * message
- *
- * PN information elements:
- * - PN_IE_x-
- * Purpose:
- * Each PN information element contains the sequence number of the MPDU that
- * has failed the target PN check.
- * Value:
- * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
- * that failed the PN check.
- */
- /* first DWORD */
- #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
- #define HTT_RX_PN_IND_PEER_ID_S 8
- #define HTT_RX_PN_IND_TID_M 0xff000000
- #define HTT_RX_PN_IND_TID_S 24
- /* second DWORD */
- #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
- #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
- #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
- #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
- #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
- #define HTT_RX_PN_IND_PN_IE_CNT_S 16
- #define HTT_RX_PN_IND_BYTES 8
- #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
- (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
- } while (0)
- #define HTT_RX_PN_IND_PEER_ID_GET(word) \
- (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
- #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
- (word) |= (value) << HTT_RX_PN_IND_TID_S; \
- } while (0)
- #define HTT_RX_PN_IND_EXT_TID_GET(word) \
- (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
- #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
- (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
- } while (0)
- #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
- (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
- #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
- (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
- } while (0)
- #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
- (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
- #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
- (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
- } while (0)
- #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
- (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
- /*
- * @brief target -> host rx offload deliver message for LL system
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND
- *
- * @details
- * In a low latency system this message is sent whenever the offload
- * manager flushes out the packets it has coalesced in its coalescing buffer.
- * The DMA of the actual packets into host memory is done before sending out
- * this message. This message indicates only how many MSDUs to reap. The
- * peer ID, vdev ID, tid and MSDU length are copied inline into the header
- * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
- * DMA'd by the MAC directly into host memory these packets do not contain
- * the MAC descriptors in the header portion of the packet. Instead they contain
- * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
- * message, the packets are delivered directly to the NW stack without going
- * through the regular reorder buffering and PN checking path since it has
- * already been done in target.
- *
- * |31 24|23 16|15 8|7 0|
- * |-----------------------------------------------------------------------|
- * | Total MSDU count | reserved | msg type |
- * |-----------------------------------------------------------------------|
- *
- * @brief target -> host rx offload deliver message for HL system
- *
- * @details
- * In a high latency system this message is sent whenever the offload manager
- * flushes out the packets it has coalesced in its coalescing buffer. The
- * actual packets are also carried along with this message. When the host
- * receives this message, it is expected to deliver these packets to the NW
- * stack directly instead of routing them through the reorder buffering and
- * PN checking path since it has already been done in target.
- *
- * |31 24|23 16|15 8|7 0|
- * |-----------------------------------------------------------------------|
- * | Total MSDU count | reserved | msg type |
- * |-----------------------------------------------------------------------|
- * | peer ID | MSDU length |
- * |-----------------------------------------------------------------------|
- * | MSDU payload | FW Desc | tid | vdev ID |
- * |-----------------------------------------------------------------------|
- * | MSDU payload contd. |
- * |-----------------------------------------------------------------------|
- * | peer ID | MSDU length |
- * |-----------------------------------------------------------------------|
- * | MSDU payload | FW Desc | tid | vdev ID |
- * |-----------------------------------------------------------------------|
- * | MSDU payload contd. |
- * |-----------------------------------------------------------------------|
- *
- */
- /* first DWORD */
- #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
- (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
- (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
- } while (0)
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
- (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
- (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
- } while (0)
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
- (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
- (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
- } while (0)
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
- (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
- (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
- } while (0)
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
- (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
- (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
- } while (0)
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
- (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
- #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
- (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
- } while (0)
- /**
- * @brief target -> host rx peer map/unmap message definition
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP
- *
- * @details
- * The following diagram shows the format of the rx peer map message sent
- * from the target to the host. This layout assumes the target operates
- * as little-endian.
- *
- * This message always contains a SW peer ID. The main purpose of the
- * SW peer ID is to tell the host what peer ID rx packets will be tagged
- * with, so that the host can use that peer ID to determine which peer
- * transmitted the rx frame. This SW peer ID is sometimes also used for
- * other purposes, such as identifying during tx completions which peer
- * the tx frames in question were transmitted to.
- *
- * In certain generations of chips, the peer map message also contains
- * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
- * to identify which peer the frame needs to be forwarded to (i.e. the
- * peer associated with the Destination MAC Address within the packet),
- * and particularly which vdev needs to transmit the frame (for cases
- * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
- * meaning as AST_INDEX_0.
- * This DA-based peer ID that is provided for certain rx frames
- * (the rx frames that need to be re-transmitted as tx frames)
- * is the ID that the HW uses for referring to the peer in question,
- * rather than the peer ID that the SW+FW use to refer to the peer.
- *
- *
- * |31 24|23 16|15 8|7 0|
- * |-----------------------------------------------------------------------|
- * | SW peer ID | VDEV ID | msg type |
- * |-----------------------------------------------------------------------|
- * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
- * |-----------------------------------------------------------------------|
- * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
- * |-----------------------------------------------------------------------|
- *
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP
- *
- * The following diagram shows the format of the rx peer unmap message sent
- * from the target to the host.
- *
- * |31 24|23 16|15 8|7 0|
- * |-----------------------------------------------------------------------|
- * | SW peer ID | VDEV ID | msg type |
- * |-----------------------------------------------------------------------|
- *
- * The following field definitions describe the format of the rx peer map
- * and peer unmap messages sent from the target to the host.
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as an rx peer map or peer unmap message
- * Value: peer map -> 0x3 (HTT_T2H_MSG_TYPE_PEER_MAP),
- * peer unmap -> 0x4 (HTT_T2H_MSG_TYPE_PEER_UNMAP)
- * - VDEV_ID
- * Bits 15:8
- * Purpose: Indicates which virtual device the peer is associated
- * with.
- * Value: vdev ID (used in the host to look up the vdev object)
- * - PEER_ID (a.k.a. SW_PEER_ID)
- * Bits 31:16
- * Purpose: The peer ID (index) that WAL is allocating (map) or
- * freeing (unmap)
- * Value: (rx) peer ID
- * - MAC_ADDR_L32 (peer map only)
- * Bits 31:0
- * Purpose: Identifies which peer node the peer ID is for.
- * Value: lower 4 bytes of peer node's MAC address
- * - MAC_ADDR_U16 (peer map only)
- * Bits 15:0
- * Purpose: Identifies which peer node the peer ID is for.
- * Value: upper 2 bytes of peer node's MAC address
- * - HW_PEER_ID
- * Bits 31:16
- * Purpose: Identifies the HW peer ID corresponding to the peer MAC
- * address, so for rx frames marked for rx --> tx forwarding, the
- * host can determine from the HW peer ID provided as meta-data with
- * the rx frame which peer the frame is supposed to be forwarded to.
- * Value: ID used by the MAC HW to identify the peer
- */
- #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
- #define HTT_RX_PEER_MAP_VDEV_ID_S 8
- #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
- #define HTT_RX_PEER_MAP_PEER_ID_S 16
- #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
- #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
- #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
- #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
- #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
- #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
- #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
- #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
- #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
- #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
- #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
- (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
- #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
- (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
- #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
- #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
- #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
- (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
- #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
- #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
- #define HTT_RX_PEER_MAP_BYTES 12
- #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
- #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
- #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
- #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
- #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
- #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
- #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
- #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
- #define HTT_RX_PEER_UNMAP_BYTES 4
- /**
- * @brief target -> host rx peer map V2 message definition
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V2
- *
- * @details
- * The following diagram shows the format of the rx peer map v2 message sent
- * from the target to the host. This layout assumes the target operates
- * as little-endian.
- *
- * This message always contains a SW peer ID. The main purpose of the
- * SW peer ID is to tell the host what peer ID rx packets will be tagged
- * with, so that the host can use that peer ID to determine which peer
- * transmitted the rx frame. This SW peer ID is sometimes also used for
- * other purposes, such as identifying during tx completions which peer
- * the tx frames in question were transmitted to.
- *
- * The peer map v2 message also contains a HW peer ID. This HW peer ID
- * is used during rx --> tx frame forwarding to identify which peer the
- * frame needs to be forwarded to (i.e. the peer associated with the
- * Destination MAC Address within the packet), and particularly which vdev
- * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
- * This DA-based peer ID that is provided for certain rx frames
- * (the rx frames that need to be re-transmitted as tx frames)
- * is the ID that the HW uses for referring to the peer in question,
- * rather than the peer ID that the SW+FW use to refer to the peer.
- *
- * The HW peer id here is the same meaning as AST_INDEX_0.
- * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
- * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
- * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
- * AST is valid.
- *
- * |31 28|27 24|23 21|20|19 17|16|15 8|7 0|
- * |-------------------------------------------------------------------------|
- * | SW peer ID | VDEV ID | msg type |
- * |-------------------------------------------------------------------------|
- * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
- * |-------------------------------------------------------------------------|
- * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
- * |-------------------------------------------------------------------------|
- * | Reserved_21_31 |OA|ASTVM|NH| AST Hash Value |
- * |-------------------------------------------------------------------------|
- * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
- * |-------------------------------------------------------------------------|
- * |TID valid low pri| TID valid hi pri | AST index 2 |
- * |-------------------------------------------------------------------------|
- * | LMAC/PMAC_RXPCU AST index | AST index 3 |
- * |-------------------------------------------------------------------------|
- * | Reserved_2 |
- * |-------------------------------------------------------------------------|
- * Where:
- * NH = Next Hop
- * ASTVM = AST valid mask
- * OA = on-chip AST valid bit
- * ASTFM = AST flow mask
- *
- * The following field definitions describe the format of the rx peer map v2
- * messages sent from the target to the host.
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as an rx peer map v2 message
- * Value: peer map v2 -> 0x1e (HTT_T2H_MSG_TYPE_PEER_MAP_V2)
- * - VDEV_ID
- * Bits 15:8
- * Purpose: Indicates which virtual device the peer is associated with.
- * Value: vdev ID (used in the host to look up the vdev object)
- * - SW_PEER_ID
- * Bits 31:16
- * Purpose: The peer ID (index) that WAL is allocating
- * Value: (rx) peer ID
- * - MAC_ADDR_L32
- * Bits 31:0
- * Purpose: Identifies which peer node the peer ID is for.
- * Value: lower 4 bytes of peer node's MAC address
- * - MAC_ADDR_U16
- * Bits 15:0
- * Purpose: Identifies which peer node the peer ID is for.
- * Value: upper 2 bytes of peer node's MAC address
- * - HW_PEER_ID / AST_INDEX_0
- * Bits 31:16
- * Purpose: Identifies the HW peer ID corresponding to the peer MAC
- * address, so for rx frames marked for rx --> tx forwarding, the
- * host can determine from the HW peer ID provided as meta-data with
- * the rx frame which peer the frame is supposed to be forwarded to.
- * Value: ID used by the MAC HW to identify the peer
- * - AST_HASH_VALUE
- * Bits 15:0
- * Purpose: Indicates AST Hash value is required for the TCL AST index
- * override feature.
- * - NEXT_HOP
- * Bit 16
- * Purpose: Bit indicates that a next_hop AST entry is used for WDS
- * (Wireless Distribution System).
- * - AST_VALID_MASK
- * Bits 19:17
- * Purpose: Indicate if the AST 1 through AST 3 are valid
- * - ONCHIP_AST_VALID_FLAG
- * Bit 20
- * Purpose: Indicate if the on-chip AST index field (ONCHIP_AST_IDX)
- * is valid.
- * - AST_INDEX_1
- * Bits 15:0
- * Purpose: indicate the second AST index for this peer
- * - AST_0_FLOW_MASK
- * Bits 19:16
- * Purpose: identify the which flow the AST 0 entry corresponds to.
- * - AST_1_FLOW_MASK
- * Bits 23:20
- * Purpose: identify the which flow the AST 1 entry corresponds to.
- * - AST_2_FLOW_MASK
- * Bits 27:24
- * Purpose: identify the which flow the AST 2 entry corresponds to.
- * - AST_3_FLOW_MASK
- * Bits 31:28
- * Purpose: identify the which flow the AST 3 entry corresponds to.
- * - AST_INDEX_2
- * Bits 15:0
- * Purpose: indicate the third AST index for this peer
- * - TID_VALID_HI_PRI
- * Bits 23:16
- * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
- * - TID_VALID_LOW_PRI
- * Bits 31:24
- * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
- * - AST_INDEX_3
- * Bits 15:0
- * Purpose: indicate the fourth AST index for this peer
- * - ONCHIP_AST_IDX / RESERVED
- * Bits 31:16
- * Purpose: This field is valid only when split AST feature is enabled.
- * The ONCHIP_AST_VALID_FLAG identifies whether this field is valid.
- * If valid, identifies the HW peer ID corresponding to the peer MAC
- * address, this ast_idx is used for LMAC modules for RXPCU.
- * Value: ID used by the LMAC HW to identify the peer
- */
- #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
- #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
- #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
- #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
- #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
- #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
- #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
- #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
- #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
- #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
- #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
- #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
- #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
- #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
- #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
- #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
- #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M 0x00100000
- #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S 20
- #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
- #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
- #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
- #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
- #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
- #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
- #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
- #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
- #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
- #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
- #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
- #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
- #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
- #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
- #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
- #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
- #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
- #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
- #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M 0xffff0000
- #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S 16
- #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
- #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
- #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
- #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
- #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S)
- #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
- #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
- #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_MASK_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S)
- #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
- #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
- #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
- #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
- #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
- #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
- #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
- #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
- #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
- #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
- #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
- #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
- #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
- #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
- #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
- #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
- #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
- #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
- #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
- #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
- #define HTT_RX_PEER_MAP_V2_BYTES 32
- /**
- * @brief target -> host rx peer map V3 message definition
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V3
- *
- * @details
- * The following diagram shows the format of the rx peer map v3 message sent
- * from the target to the host.
- * Format inherits HTT_T2H_MSG_TYPE_PEER_MAP_V2 published above
- * This layout assumes the target operates as little-endian.
- *
- * |31 24|23 20|19|18|17|16|15 8|7 0|
- * |-----------------+--------+--+--+--+--+-----------------+-----------------|
- * | SW peer ID | VDEV ID | msg type |
- * |-----------------+--------------------+-----------------+-----------------|
- * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
- * |-----------------+--------------------+-----------------+-----------------|
- * | Multicast SW peer ID | MAC addr 5 | MAC addr 4 |
- * |-----------------+--------+-----------+-----------------+-----------------|
- * | HTT_MSDU_IDX_ |RESERVED| CACHE_ | |
- * | VALID_MASK |(4bits) | SET_NUM | HW peer ID / AST index |
- * | (8bits) | | (4bits) | |
- * |-----------------+--------+--+--+--+--------------------------------------|
- * | RESERVED |E |O | | |
- * | (13bits) |A |A |NH| on-Chip PMAC_RXPCU AST index |
- * | |V |V | | |
- * |-----------------+--------------------+-----------------------------------|
- * | HTT_MSDU_IDX_ | RESERVED | |
- * | VALID_MASK_EXT | (8bits) | EXT AST index |
- * | (8bits) | | |
- * |-----------------+--------------------+-----------------------------------|
- * | Reserved_2 |
- * |--------------------------------------------------------------------------|
- * | Reserved_3 |
- * |--------------------------------------------------------------------------|
- *
- * Where:
- * EAV = EXT_AST_VALID flag, for "EXT AST index"
- * OAV = ONCHIP_AST_VALID flag, for "on-Chip PMAC_RXPCU AST index"
- * NH = Next Hop
- * The following field definitions describe the format of the rx peer map v3
- * messages sent from the target to the host.
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as a peer map v3 message
- * Value: 0x2b (HTT_T2H_MSG_TYPE_PEER_MAP_V3)
- * - VDEV_ID
- * Bits 15:8
- * Purpose: Indicates which virtual device the peer is associated with.
- * - SW_PEER_ID
- * Bits 31:16
- * Purpose: The peer ID (index) that WAL has allocated for this peer.
- * - MAC_ADDR_L32
- * Bits 31:0
- * Purpose: Identifies which peer node the peer ID is for.
- * Value: lower 4 bytes of peer node's MAC address
- * - MAC_ADDR_U16
- * Bits 15:0
- * Purpose: Identifies which peer node the peer ID is for.
- * Value: upper 2 bytes of peer node's MAC address
- * - MULTICAST_SW_PEER_ID
- * Bits 31:16
- * Purpose: The multicast peer ID (index)
- * Value: set to HTT_INVALID_PEER if not valid
- * - HW_PEER_ID / AST_INDEX
- * Bits 15:0
- * Purpose: Identifies the HW peer ID corresponding to the peer MAC
- * address, so for rx frames marked for rx --> tx forwarding, the
- * host can determine from the HW peer ID provided as meta-data with
- * the rx frame which peer the frame is supposed to be forwarded to.
- * - CACHE_SET_NUM
- * Bits 19:16
- * Purpose: Cache Set Number for AST_INDEX
- * Cache set number that should be used to cache the index based
- * search results, for address and flow search.
- * This value should be equal to LSB 4 bits of the hash value
- * of match data, in case of search index points to an entry which
- * may be used in content based search also. The value can be
- * anything when the entry pointed by search index will not be
- * used for content based search.
- * - HTT_MSDU_IDX_VALID_MASK
- * Bits 31:24
- * Purpose: Shows MSDU indexes valid mask for AST_INDEX
- * - ONCHIP_AST_IDX / RESERVED
- * Bits 15:0
- * Purpose: This field is valid only when split AST feature is enabled.
- * The ONCHIP_AST_VALID flag identifies whether this field is valid.
- * If valid, identifies the HW peer ID corresponding to the peer MAC
- * address, this ast_idx is used for LMAC modules for RXPCU.
- * - NEXT_HOP
- * Bits 16
- * Purpose: Flag indicates next_hop AST entry used for WDS
- * (Wireless Distribution System).
- * - ONCHIP_AST_VALID
- * Bits 17
- * Purpose: Flag indicates valid data behind of the ONCHIP_AST_IDX field
- * - EXT_AST_VALID
- * Bits 18
- * Purpose: Flag indicates valid data behind of the EXT_AST_INDEX field
- * - EXT_AST_INDEX
- * Bits 15:0
- * Purpose: This field describes Extended AST index
- * Valid if EXT_AST_VALID flag set
- * - HTT_MSDU_IDX_VALID_MASK_EXT
- * Bits 31:24
- * Purpose: Shows MSDU indexes valid mask for EXT_AST_INDEX
- */
- /* dword 0 */
- #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_M 0xffff0000
- #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_S 16
- #define HTT_RX_PEER_MAP_V3_VDEV_ID_M 0x0000ff00
- #define HTT_RX_PEER_MAP_V3_VDEV_ID_S 8
- /* dword 1 */
- #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_M 0xffffffff
- #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_S 0
- /* dword 2 */
- #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_M 0x0000ffff
- #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_S 0
- #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M 0xffff0000
- #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S 16
- /* dword 3 */
- #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M 0xff000000
- #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S 24
- #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M 0x000f0000
- #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S 16
- #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_M 0x0000ffff
- #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_S 0
- /* dword 4 */
- #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M 0x00040000
- #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S 18
- #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M 0x00020000
- #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S 17
- #define HTT_RX_PEER_MAP_V3_NEXT_HOP_M 0x00010000
- #define HTT_RX_PEER_MAP_V3_NEXT_HOP_S 16
- #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M 0x0000ffff
- #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S 0
- /* dword 5 */
- #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M 0xff000000
- #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S 24
- #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M 0x0000ffff
- #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S 0
- #define HTT_RX_PEER_MAP_V3_VDEV_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_VDEV_ID, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V3_VDEV_ID_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V3_VDEV_ID_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V3_VDEV_ID_M) >> HTT_RX_PEER_MAP_V3_VDEV_ID_S)
- #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_SW_PEER_ID, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V3_SW_PEER_ID_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V3_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_SW_PEER_ID_S)
- #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S)
- #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_HW_PEER_ID, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V3_HW_PEER_ID_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V3_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_HW_PEER_ID_S)
- #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_CACHE_SET_NUM, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M) >> HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S)
- #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S)
- #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S)
- #define HTT_RX_PEER_MAP_V3_NEXT_HOP_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_NEXT_HOP, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V3_NEXT_HOP_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V3_NEXT_HOP_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V3_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V3_NEXT_HOP_S)
- #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S)
- #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S)
- #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_IDX, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S)
- #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST, value); \
- (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S; \
- } while (0)
- #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_GET(word) \
- (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S)
- #define HTT_RX_PEER_MAP_V3_MAC_ADDR_OFFSET 4 /* bytes */
- #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_OFFSET 8 /* bytes */
- #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_OFFSET 12 /* bytes */
- #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_OFFSET 12 /* bytes */
- #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_OFFSET 12 /* bytes */
- #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_OFFSET 16 /* bytes */
- #define HTT_RX_PEER_MAP_V3_NEXT_HOP_OFFSET 16 /* bytes */
- #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_OFFSET 16 /* bytes */
- #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_OFFSET 16 /* bytes */
- #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_OFFSET 20 /* bytes */
- #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_OFFSET 20 /* bytes */
- #define HTT_RX_PEER_MAP_V3_BYTES 32
- /**
- * @brief target -> host rx peer unmap V2 message definition
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP_V2
- *
- * The following diagram shows the format of the rx peer unmap message sent
- * from the target to the host.
- *
- * |31 24|23 16|15 8|7 0|
- * |-----------------------------------------------------------------------|
- * | SW peer ID | VDEV ID | msg type |
- * |-----------------------------------------------------------------------|
- * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
- * |-----------------------------------------------------------------------|
- * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
- * |-----------------------------------------------------------------------|
- * | Peer Delete Duration |
- * |-----------------------------------------------------------------------|
- * | Reserved_0 | WDS Free Count |
- * |-----------------------------------------------------------------------|
- * | Reserved_1 |
- * |-----------------------------------------------------------------------|
- * | Reserved_2 |
- * |-----------------------------------------------------------------------|
- *
- *
- * The following field definitions describe the format of the rx peer unmap
- * messages sent from the target to the host.
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as an rx peer unmap v2 message
- * Value: peer unmap v2 -> 0x1f (HTT_T2H_MSG_TYPE_PEER_UNMAP_V2)
- * - VDEV_ID
- * Bits 15:8
- * Purpose: Indicates which virtual device the peer is associated
- * with.
- * Value: vdev ID (used in the host to look up the vdev object)
- * - SW_PEER_ID
- * Bits 31:16
- * Purpose: The peer ID (index) that WAL is freeing
- * Value: (rx) peer ID
- * - MAC_ADDR_L32
- * Bits 31:0
- * Purpose: Identifies which peer node the peer ID is for.
- * Value: lower 4 bytes of peer node's MAC address
- * - MAC_ADDR_U16
- * Bits 15:0
- * Purpose: Identifies which peer node the peer ID is for.
- * Value: upper 2 bytes of peer node's MAC address
- * - NEXT_HOP
- * Bits 16
- * Purpose: Bit indicates next_hop AST entry used for WDS
- * (Wireless Distribution System).
- * - PEER_DELETE_DURATION
- * Bits 31:0
- * Purpose: Time taken to delete peer, in msec,
- * Used for monitoring / debugging PEER delete response delay
- * - PEER_WDS_FREE_COUNT
- * Bits 15:0
- * Purpose: Count of WDS entries deleted associated to peer deleted
- */
- #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
- #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
- #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
- #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
- #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
- #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
- #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
- #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
- #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
- #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
- #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
- #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
- #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
- #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
- #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
- #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
- #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
- #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
- #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
- #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
- #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
- (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
- } while (0)
- #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
- (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
- #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
- (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
- } while (0)
- #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
- (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
- #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
- #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
- #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
- #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
- #define HTT_RX_PEER_UNMAP_V2_BYTES 28
- /**
- * @brief target -> host rx peer mlo map message definition
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP
- *
- * @details
- * The following diagram shows the format of the rx mlo peer map message sent
- * from the target to the host. This layout assumes the target operates
- * as little-endian.
- *
- * MCC:
- * One HTT_MLO_PEER_MAP is sent after PEER_ASSOC received on first LINK for both STA and SAP.
- *
- * WIN:
- * One HTT_MLO_PEER_MAP is sent after peers are created on all the links for both AP and STA.
- * It will be sent on the Assoc Link.
- *
- * This message always contains a MLO peer ID. The main purpose of the
- * MLO peer ID is to tell the host what peer ID rx packets will be tagged
- * with, so that the host can use that MLO peer ID to determine which peer
- * transmitted the rx frame.
- *
- * |31 |29 27|26 24|23 20|19 17|16|15 8|7 0|
- * |-------------------------------------------------------------------------|
- * |RSVD | PRC |NUMLINK| MLO peer ID | msg type |
- * |-------------------------------------------------------------------------|
- * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
- * |-------------------------------------------------------------------------|
- * | RSVD_16_31 | MAC addr 5 | MAC addr 4 |
- * |-------------------------------------------------------------------------|
- * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 0 |
- * |-------------------------------------------------------------------------|
- * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 1 |
- * |-------------------------------------------------------------------------|
- * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 2 |
- * |-------------------------------------------------------------------------|
- * |RSVD |
- * |-------------------------------------------------------------------------|
- * |RSVD |
- * |-------------------------------------------------------------------------|
- * | htt_tlv_hdr_t |
- * |-------------------------------------------------------------------------|
- * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
- * |-------------------------------------------------------------------------|
- * | htt_tlv_hdr_t |
- * |-------------------------------------------------------------------------|
- * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
- * |-------------------------------------------------------------------------|
- * | htt_tlv_hdr_t |
- * |-------------------------------------------------------------------------|
- * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
- * |-------------------------------------------------------------------------|
- *
- * Where:
- * PRC - Primary REO CHIPID - 3 Bits Bit24,25,26
- * NUMLINK - NUM_LOGICAL_LINKS - 3 Bits Bit27,28,29
- * V (valid) - 1 Bit Bit17
- * CHIPID - 3 Bits
- * TIDMASK - 8 Bits
- * CACHE_SET_NUM - 8 Bits
- *
- * The following field definitions describe the format of the rx MLO peer map
- * messages sent from the target to the host.
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as an rx mlo peer map message
- * Value: 0x29 (HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP)
- *
- * - MLO_PEER_ID
- * Bits 23:8
- * Purpose: The MLO peer ID (index).
- * For MCC, FW will allocate it. For WIN, Host will allocate it.
- * Value: MLO peer ID
- *
- * - NUMLINK
- * Bits: 26:24 (3Bits)
- * Purpose: Indicate the max number of logical links supported per client.
- * Value: number of logical links
- *
- * - PRC
- * Bits: 29:27 (3Bits)
- * Purpose: Indicate the Primary REO CHIPID. The ID can be used to indicate
- * if there is migration of the primary chip.
- * Value: Primary REO CHIPID
- *
- * - MAC_ADDR_L32
- * Bits 31:0
- * Purpose: Identifies which mlo peer node the mlo peer ID is for.
- * Value: lower 4 bytes of peer node's MAC address
- *
- * - MAC_ADDR_U16
- * Bits 15:0
- * Purpose: Identifies which peer node the peer ID is for.
- * Value: upper 2 bytes of peer node's MAC address
- *
- * - PRIMARY_TCL_AST_IDX
- * Bits 15:0
- * Purpose: Primary TCL AST index for this peer.
- *
- * - V
- * 1 Bit Position 16
- * Purpose: If the ast idx is valid.
- *
- * - CHIPID
- * Bits 19:17
- * Purpose: Identifies which chip id of PRIMARY_TCL_AST_IDX
- *
- * - TIDMASK
- * Bits 27:20
- * Purpose: LINK to TID mapping for PRIMARY_TCL_AST_IDX
- *
- * - CACHE_SET_NUM
- * Bits 31:28
- * Purpose: Cache Set Number for PRIMARY_TCL_AST_IDX
- * Cache set number that should be used to cache the index based
- * search results, for address and flow search.
- * This value should be equal to LSB four bits of the hash value
- * of match data, in case of search index points to an entry which
- * may be used in content based search also. The value can be
- * anything when the entry pointed by search index will not be
- * used for content based search.
- *
- * - htt_tlv_hdr_t
- * Purpose: Provide link specific chip,vdev and sw_peer IDs
- *
- * Bits 11:0
- * Purpose: tag equal to MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS.
- *
- * Bits 23:12
- * Purpose: Length, Length of the value that follows the header
- *
- * Bits 31:28
- * Purpose: Reserved.
- *
- *
- * - SW_PEER_ID
- * Bits 15:0
- * Purpose: The peer ID (index) that WAL is allocating
- * Value: (rx) peer ID
- *
- * - VDEV_ID
- * Bits 23:16
- * Purpose: Indicates which virtual device the peer is associated with.
- * Value: vdev ID (used in the host to look up the vdev object)
- *
- * - CHIPID
- * Bits 26:24
- * Purpose: Indicates which Chip id the peer is associated with.
- * Value: chip ID (Provided by Host as part of QMI exchange)
- */
- typedef enum {
- MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS,
- } MLO_PEER_MAP_TLV_TAG_ID;
- #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M 0x00ffff00
- #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S 8
- #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M 0x07000000
- #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S 24
- #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M 0x38000000
- #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S 27
- #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
- #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_S 0
- #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_M 0x0000ffff
- #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_S 0
- #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M 0x0000ffff
- #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S 0
- #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M 0x00010000
- #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S 16
- #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M 0x000E0000
- #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S 17
- #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M 0x00F00000
- #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S 20
- #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M 0xF0000000
- #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S 28
- #define HTT_RX_MLO_PEER_MAP_TLV_TAG_M 0x00000fff
- #define HTT_RX_MLO_PEER_MAP_TLV_TAG_S 0
- #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M 0x00fff000
- #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S 12
- #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M 0x0000ffff
- #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S 0
- #define HTT_RX_MLO_PEER_MAP_VDEV_ID_M 0x00ff0000
- #define HTT_RX_MLO_PEER_MAP_VDEV_ID_S 16
- #define HTT_RX_MLO_PEER_MAP_CHIP_ID_M 0x07000000
- #define HTT_RX_MLO_PEER_MAP_CHIP_ID_S 24
- #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_MLO_PEER_ID, value); \
- (word) |= (value) << HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S; \
- } while (0)
- #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET(word) \
- (((word) & HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S)
- #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS, value); \
- (word) |= (value) << HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S; \
- } while (0)
- #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_GET(word) \
- (((word) & HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M) >> HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S)
- #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID, value); \
- (word) |= (value) << HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S; \
- } while (0)
- #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_GET(word) \
- (((word) & HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M) >> HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S)
- #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX, value); \
- (word) |= (value) << HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S; \
- } while (0)
- #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_GET(word) \
- (((word) & HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S)
- #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG, value); \
- (word) |= (value) << HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S; \
- } while (0)
- #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_GET(word) \
- (((word) & HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M) >> HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S)
- #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX, value); \
- (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S; \
- } while (0)
- #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_GET(word) \
- (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S)
- #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX, value); \
- (word) |= (value) << HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S; \
- } while (0)
- #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_GET(word) \
- (((word) & HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S)
- #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX, value); \
- (word) |= (value) << HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S; \
- } while (0)
- #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_GET(word) \
- (((word) & HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S)
- #define HTT_RX_MLO_PEER_MAP_TLV_TAG_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_TAG, value); \
- (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_TAG_S; \
- } while (0)
- #define HTT_RX_MLO_PEER_MAP_TLV_TAG_GET(word) \
- (((word) & HTT_RX_MLO_PEER_MAP_TLV_TAG_M) >> HTT_RX_MLO_PEER_MAP_TLV_TAG_S)
- #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_LENGTH, value); \
- (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S; \
- } while (0)
- #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_GET(word) \
- (((word) & HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M) >> HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S)
- #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_SW_PEER_ID, value); \
- (word) |= (value) << HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S; \
- } while (0)
- #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_GET(word) \
- (((word) & HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S)
- #define HTT_RX_MLO_PEER_MAP_VDEV_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_VDEV_ID, value); \
- (word) |= (value) << HTT_RX_MLO_PEER_MAP_VDEV_ID_S; \
- } while (0)
- #define HTT_RX_MLO_PEER_MAP_VDEV_ID_GET(word) \
- (((word) & HTT_RX_MLO_PEER_MAP_VDEV_ID_M) >> HTT_RX_MLO_PEER_MAP_VDEV_ID_S)
- #define HTT_RX_MLO_PEER_MAP_CHIP_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID, value); \
- (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_S; \
- } while (0)
- #define HTT_RX_MLO_PEER_MAP_CHIP_ID_GET(word) \
- (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_S)
- #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
- #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_0_OFFSET 12 /* bytes */
- #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_1_OFFSET 16 /* bytes */
- #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_2_OFFSET 20 /* bytes */
- #define HTT_RX_MLO_PEER_MAP_TLV_OFFSET 32 /* bytes */
- #define HTT_RX_MLO_PEER_MAP_FIXED_BYTES 8*4 /* 8 Dwords. Does not include the TLV header and the TLV */
- /* MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP
- *
- * The following diagram shows the format of the rx mlo peer unmap message sent
- * from the target to the host.
- *
- * |31 24|23 16|15 8|7 0|
- * |-----------------------------------------------------------------------|
- * | RSVD_24_31 | MLO peer ID | msg type |
- * |-----------------------------------------------------------------------|
- */
- #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_M HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M
- #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_S HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S
- #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_SET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET
- #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_GET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET
- /**
- * @brief target -> host peer extended event for additional information
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT
- *
- * @details
- * The following diagram shows the format of the peer extended message sent
- * from the target to the host. This layout assumes the target operates
- * as little-endian.
- *
- * This message always contains a SW peer ID. The main purpose of the
- * SW peer ID is to tell the host what peer ID logical link id will be tagged
- * with, so that the host can use that peer ID to determine which link
- * transmitted the rx/tx frame.
- *
- * This message also contains MLO logical link id assigned to peer
- * with sw_peer_id if it is valid ML link peer.
- *
- *
- * |31 28|27 24|23 20|19|18 16|15 8|7 0|
- * |---------------------------------------------------------------------------|
- * | VDEV_ID | SW peer ID | msg type |
- * |---------------------------------------------------------------------------|
- * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
- * |---------------------------------------------------------------------------|
- * | Reserved |V | LINK ID | MAC addr 5 | MAC addr 4 |
- * |---------------------------------------------------------------------------|
- * | Reserved |
- * |---------------------------------------------------------------------------|
- * | Reserved |
- * |---------------------------------------------------------------------------|
- *
- * Where:
- * LINK_ID (LOGICAL) - 3 Bits Bit16,17,18 of 3rd byte
- * V (valid) - 1 Bit Bit19 of 3rd byte
- *
- * The following field definitions describe the format of the rx peer extended
- * event messages sent from the target to the host.
- * MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as an rx MLO peer extended information message
- * Value: 0x39 (HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT)
- * - PEER_ID (a.k.a. SW_PEER_ID)
- * Bits 8:23
- * Purpose: The peer ID (index) that WAL has allocated
- * Value: (rx) peer ID
- * - VDEV_ID
- * Bits 24:31
- * Purpose: Gives the vdev id of peer with peer_id as above.
- * Value: VDEV ID of wal_peer
- *
- * - MAC_ADDR_L32
- * Bits 31:0
- * Purpose: Identifies which peer node the peer ID is for.
- * Value: lower 4 bytes of peer node's MAC address
- *
- * - MAC_ADDR_U16
- * Bits 15:0
- * Purpose: Identifies which peer node the peer ID is for.
- * Value: upper 2 bytes of peer node's MAC address
- * Rest all bits are reserved for future expansion
- * - LOGICAL_LINK_ID
- * Bits 18:16
- * Purpose: Gives the logical link id of peer with peer_id as above. This
- * field should be taken alongwith LOGICAL_LINK_ID_VALID
- * Value: Logical link id used by wal_peer
- * - LOGICAL_LINK_ID_VALID
- * Bit 19
- * Purpose: Clarifies whether the logical link id of peer with peer_id as
- * is valid or not
- * Value: 0/1 indicating LOGICAL_LINK_ID is valid or not
- */
- #define HTT_RX_PEER_EXTENDED_PEER_ID_M 0x00ffff00
- #define HTT_RX_PEER_EXTENDED_PEER_ID_S 8
- #define HTT_RX_PEER_EXTENDED_VDEV_ID_M 0xff000000
- #define HTT_RX_PEER_EXTENDED_VDEV_ID_S 24
- #define HTT_RX_PEER_EXTENDED_MAC_ADDR_L32_M 0xffffffff
- #define HTT_RX_PEER_EXTENDED_MAC_ADDR_L32_S 0
- #define HTT_RX_PEER_EXTENDED_MAC_ADDR_U16_M 0x0000ffff
- #define HTT_RX_PEER_EXTENDED_MAC_ADDR_U16_S 0
- #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_M 0x00070000
- #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S 16
- #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_M 0x00080000
- #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S 19
- #define HTT_RX_PEER_EXTENDED_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
- (word) |= (value) << HTT_RX_PEER_EXTENDED_PEER_ID_S; \
- } while (0)
- #define HTT_RX_PEER_EXTENDED_PEER_ID_GET(word) \
- (((word) & HTT_RX_PEER_EXTENDED_PEER_ID_M) >> HTT_RX_PEER_EXTENDED_PEER_ID_S)
- #define HTT_RX_PEER_EXTENDED_VDEV_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_VDEV_ID, value); \
- (word) |= (value) << HTT_RX_PEER_EXTENDED_VDEV_ID_S; \
- } while (0)
- #define HTT_RX_PEER_EXTENDED_VDEV_ID_GET(word) \
- (((word) & HTT_RX_PEER_EXTENDED_VDEV_ID_M) >> HTT_RX_PEER_EXTENDED_VDEV_ID_S)
- #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID, value); \
- (word) |= (value) << HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S; \
- } while (0)
- #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_GET(word) \
- (((word) & HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S)
- #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID, value); \
- (word) |= (value) << HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S; \
- } while (0)
- #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_GET(word) \
- (((word) & HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_M) >> HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S)
- #define HTT_RX_PEER_EXTENDED_MAC_ADDR_OFFSET 4 /* bytes */
- #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_OFFSET 8 /* bytes */
- #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_OFFSET 8 /* bytes */
- #define HTT_RX_PEER_EXTENDED_EVENT_BYTES 20 /* bytes */
- /**
- * @brief target -> host message specifying security parameters
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_SEC_IND
- *
- * @details
- * The following diagram shows the format of the security specification
- * message sent from the target to the host.
- * This security specification message tells the host whether a PN check is
- * necessary on rx data frames, and if so, how large the PN counter is.
- * This message also tells the host about the security processing to apply
- * to defragmented rx frames - specifically, whether a Message Integrity
- * Check is required, and the Michael key to use.
- *
- * |31 24|23 16|15|14 8|7 0|
- * |-----------------------------------------------------------------------|
- * | peer ID | U| security type | msg type |
- * |-----------------------------------------------------------------------|
- * | Michael Key K0 |
- * |-----------------------------------------------------------------------|
- * | Michael Key K1 |
- * |-----------------------------------------------------------------------|
- * | WAPI RSC Low0 |
- * |-----------------------------------------------------------------------|
- * | WAPI RSC Low1 |
- * |-----------------------------------------------------------------------|
- * | WAPI RSC Hi0 |
- * |-----------------------------------------------------------------------|
- * | WAPI RSC Hi1 |
- * |-----------------------------------------------------------------------|
- *
- * The following field definitions describe the format of the security
- * indication message sent from the target to the host.
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as a security specification message
- * Value: 0xb (HTT_T2H_MSG_TYPE_SEC_IND)
- * - SEC_TYPE
- * Bits 14:8
- * Purpose: specifies which type of security applies to the peer
- * Value: htt_sec_type enum value
- * - UNICAST
- * Bit 15
- * Purpose: whether this security is applied to unicast or multicast data
- * Value: 1 -> unicast, 0 -> multicast
- * - PEER_ID
- * Bits 31:16
- * Purpose: The ID number for the peer the security specification is for
- * Value: peer ID
- * - MICHAEL_KEY_K0
- * Bits 31:0
- * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
- * Value: Michael Key K0 (if security type is TKIP)
- * - MICHAEL_KEY_K1
- * Bits 31:0
- * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
- * Value: Michael Key K1 (if security type is TKIP)
- * - WAPI_RSC_LOW0
- * Bits 31:0
- * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
- * Value: WAPI RSC Low0 (if security type is WAPI)
- * - WAPI_RSC_LOW1
- * Bits 31:0
- * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
- * Value: WAPI RSC Low1 (if security type is WAPI)
- * - WAPI_RSC_HI0
- * Bits 31:0
- * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
- * Value: WAPI RSC Hi0 (if security type is WAPI)
- * - WAPI_RSC_HI1
- * Bits 31:0
- * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
- * Value: WAPI RSC Hi1 (if security type is WAPI)
- */
- #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
- #define HTT_SEC_IND_SEC_TYPE_S 8
- #define HTT_SEC_IND_UNICAST_M 0x00008000
- #define HTT_SEC_IND_UNICAST_S 15
- #define HTT_SEC_IND_PEER_ID_M 0xffff0000
- #define HTT_SEC_IND_PEER_ID_S 16
- #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
- (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
- } while (0)
- #define HTT_SEC_IND_SEC_TYPE_GET(word) \
- (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
- #define HTT_SEC_IND_UNICAST_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
- (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
- } while (0)
- #define HTT_SEC_IND_UNICAST_GET(word) \
- (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
- #define HTT_SEC_IND_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
- (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
- } while (0)
- #define HTT_SEC_IND_PEER_ID_GET(word) \
- (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
- #define HTT_SEC_IND_BYTES 28
- /**
- * @brief target -> host rx ADDBA / DELBA message definitions
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA
- *
- * @details
- * The following diagram shows the format of the rx ADDBA message sent
- * from the target to the host:
- *
- * |31 20|19 16|15 8|7 0|
- * |---------------------------------------------------------------------|
- * | peer ID | TID | window size | msg type |
- * |---------------------------------------------------------------------|
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA
- *
- * The following diagram shows the format of the rx DELBA message sent
- * from the target to the host:
- *
- * |31 20|19 16|15 10|9 8|7 0|
- * |---------------------------------------------------------------------|
- * | peer ID | TID | window size | IR| msg type |
- * |---------------------------------------------------------------------|
- *
- * The following field definitions describe the format of the rx ADDBA
- * and DELBA messages sent from the target to the host.
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as an rx ADDBA or DELBA message
- * Value: ADDBA -> 0x5 (HTT_T2H_MSG_TYPE_RX_ADDBA),
- * DELBA -> 0x6 (HTT_T2H_MSG_TYPE_RX_DELBA)
- * - IR (initiator / recipient)
- * Bits 9:8 (DELBA only)
- * Purpose: specify whether the DELBA handshake was initiated by the
- * local STA/AP, or by the peer STA/AP
- * Value:
- * 0 - unspecified
- * 1 - initiator (a.k.a. originator)
- * 2 - recipient (a.k.a. responder)
- * 3 - unused / reserved
- * - WIN_SIZE
- * Bits 15:8 for ADDBA, bits 15:10 for DELBA
- * Purpose: Specifies the length of the block ack window (max = 64).
- * Value:
- * block ack window length specified by the received ADDBA/DELBA
- * management message.
- * - TID
- * Bits 19:16
- * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
- * Value:
- * TID specified by the received ADDBA or DELBA management message.
- * - PEER_ID
- * Bits 31:20
- * Purpose: Identifies which peer sent the ADDBA / DELBA.
- * Value:
- * ID (hash value) used by the host for fast, direct lookup of
- * host SW peer info, including rx reorder states.
- */
- #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
- #define HTT_RX_ADDBA_WIN_SIZE_S 8
- #define HTT_RX_ADDBA_TID_M 0xf0000
- #define HTT_RX_ADDBA_TID_S 16
- #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
- #define HTT_RX_ADDBA_PEER_ID_S 20
- #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
- (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
- } while (0)
- #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
- (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
- #define HTT_RX_ADDBA_TID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
- (word) |= (value) << HTT_RX_ADDBA_TID_S; \
- } while (0)
- #define HTT_RX_ADDBA_TID_GET(word) \
- (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
- #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
- (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
- } while (0)
- #define HTT_RX_ADDBA_PEER_ID_GET(word) \
- (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
- #define HTT_RX_ADDBA_BYTES 4
- #define HTT_RX_DELBA_INITIATOR_M 0x00000300
- #define HTT_RX_DELBA_INITIATOR_S 8
- #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
- #define HTT_RX_DELBA_WIN_SIZE_S 10
- #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
- #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
- #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
- #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
- #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
- #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
- #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
- #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
- #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
- (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
- } while (0)
- #define HTT_RX_DELBA_INITIATOR_GET(word) \
- (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
- #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
- (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
- } while (0)
- #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
- (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
- #define HTT_RX_DELBA_BYTES 4
- /**
- * @brief target -> host rx ADDBA / DELBA message definitions
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN
- *
- * @details
- * The following diagram shows the format of the rx ADDBA extn message sent
- * from the target to the host:
- *
- * |31 20|19 16|15 13|12 8|7 0|
- * |---------------------------------------------------------------------|
- * | peer ID | TID | reserved | msg type |
- * |---------------------------------------------------------------------|
- * | reserved | window size |
- * |---------------------------------------------------------------------|
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA_EXTN
- *
- * The following diagram shows the format of the rx DELBA message sent
- * from the target to the host:
- *
- * |31 20|19 16|15 13|12 10|9 8|7 0|
- * |---------------------------------------------------------------------|
- * | peer ID | TID | reserved | IR| msg type |
- * |---------------------------------------------------------------------|
- * | reserved | window size |
- * |---------------------------------------------------------------------|
- *
- * The following field definitions describe the format of the rx ADDBA
- * and DELBA messages sent from the target to the host.
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as an rx ADDBA or DELBA message
- * Value: ADDBA -> 0x31 (HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN),
- * DELBA -> 0x32 (HTT_T2H_MSG_TYPE_RX_DELBA_EXTN)
- * - IR (initiator / recipient)
- * Bits 9:8 (DELBA only)
- * Purpose: specify whether the DELBA handshake was initiated by the
- * local STA/AP, or by the peer STA/AP
- * Value:
- * 0 - unspecified
- * 1 - initiator (a.k.a. originator)
- * 2 - recipient (a.k.a. responder)
- * 3 - unused / reserved
- * Value:
- * block ack window length specified by the received ADDBA/DELBA
- * management message.
- * - TID
- * Bits 19:16
- * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
- * Value:
- * TID specified by the received ADDBA or DELBA management message.
- * - PEER_ID
- * Bits 31:20
- * Purpose: Identifies which peer sent the ADDBA / DELBA.
- * Value:
- * ID (hash value) used by the host for fast, direct lookup of
- * host SW peer info, including rx reorder states.
- * == DWORD 1
- * - WIN_SIZE
- * Bits 12:0 for ADDBA, bits 12:0 for DELBA
- * Purpose: Specifies the length of the block ack window (max = 8191).
- */
- #define HTT_RX_ADDBA_EXTN_TID_M 0xf0000
- #define HTT_RX_ADDBA_EXTN_TID_S 16
- #define HTT_RX_ADDBA_EXTN_PEER_ID_M 0xfff00000
- #define HTT_RX_ADDBA_EXTN_PEER_ID_S 20
- /*--- Dword 0 ---*/
- #define HTT_RX_ADDBA_EXTN_TID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_TID, value); \
- (word) |= (value) << HTT_RX_ADDBA_EXTN_TID_S; \
- } while (0)
- #define HTT_RX_ADDBA_EXTN_TID_GET(word) \
- (((word) & HTT_RX_ADDBA_EXTN_TID_M) >> HTT_RX_ADDBA_EXTN_TID_S)
- #define HTT_RX_ADDBA_EXTN_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_PEER_ID, value); \
- (word) |= (value) << HTT_RX_ADDBA_EXTN_PEER_ID_S; \
- } while (0)
- #define HTT_RX_ADDBA_EXTN_PEER_ID_GET(word) \
- (((word) & HTT_RX_ADDBA_EXTN_PEER_ID_M) >> HTT_RX_ADDBA_EXTN_PEER_ID_S)
- /*--- Dword 1 ---*/
- #define HTT_RX_ADDBA_EXTN_WIN_SIZE_M 0x1fff
- #define HTT_RX_ADDBA_EXTN_WIN_SIZE_S 0
- #define HTT_RX_ADDBA_EXTN_WIN_SIZE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_WIN_SIZE, value); \
- (word) |= (value) << HTT_RX_ADDBA_EXTN_WIN_SIZE_S; \
- } while (0)
- #define HTT_RX_ADDBA_EXTN_WIN_SIZE_GET(word) \
- (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
- #define HTT_RX_ADDBA_EXTN_BYTES 8
- #define HTT_RX_DELBA_EXTN_INITIATOR_M 0x00000300
- #define HTT_RX_DELBA_EXTN_INITIATOR_S 8
- #define HTT_RX_DELBA_EXTN_TID_M 0xf0000
- #define HTT_RX_DELBA_EXTN_TID_S 16
- #define HTT_RX_DELBA_EXTN_PEER_ID_M 0xfff00000
- #define HTT_RX_DELBA_EXTN_PEER_ID_S 20
- /*--- Dword 0 ---*/
- #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
- (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
- } while (0)
- #define HTT_RX_DELBA_INITIATOR_GET(word) \
- (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
- #define HTT_RX_DELBA_EXTN_TID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_TID, value); \
- (word) |= (value) << HTT_RX_DELBA_EXTN_TID_S; \
- } while (0)
- #define HTT_RX_DELBA_EXTN_TID_GET(word) \
- (((word) & HTT_RX_DELBA_EXTN_TID_M) >> HTT_RX_DELBA_EXTN_TID_S)
- #define HTT_RX_DELBA_EXTN_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_PEER_ID, value); \
- (word) |= (value) << HTT_RX_DELBA_EXTN_PEER_ID_S; \
- } while (0)
- #define HTT_RX_DELBA_EXTN_PEER_ID_GET(word) \
- (((word) & HTT_RX_DELBA_EXTN_PEER_ID_M) >> HTT_RX_DELBA_EXTN_PEER_ID_S)
- /*--- Dword 1 ---*/
- #define HTT_RX_DELBA_EXTN_WIN_SIZE_M 0x1fff
- #define HTT_RX_DELBA_EXTN_WIN_SIZE_S 0
- #define HTT_RX_DELBA_EXTN_WIN_SIZE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_WIN_SIZE, value); \
- (word) |= (value) << HTT_RX_DELBA_EXTN_WIN_SIZE_S; \
- } while (0)
- #define HTT_RX_DELBA_EXTN_WIN_SIZE_GET(word) \
- (((word) & HTT_RX_DELBA_EXTN_WIN_SIZE_M) >> HTT_RX_DELBA_EXTN_WIN_SIZE_S)
- #define HTT_RX_DELBA_EXTN_BYTES 8
- /**
- * @brief tx queue group information element definition
- *
- * @details
- * The following diagram shows the format of the tx queue group
- * information element, which can be included in target --> host
- * messages to specify the number of tx "credits" (tx descriptors
- * for LL, or tx buffers for HL) available to a particular group
- * of host-side tx queues, and which host-side tx queues belong to
- * the group.
- *
- * |31|30 24|23 16|15|14|13 0|
- * |------------------------------------------------------------------------|
- * | X| reserved | tx queue grp ID | A| S| credit count |
- * |------------------------------------------------------------------------|
- * | vdev ID mask | AC mask |
- * |------------------------------------------------------------------------|
- *
- * The following definitions describe the fields within the tx queue group
- * information element:
- * - credit_count
- * Bits 13:1
- * Purpose: specify how many tx credits are available to the tx queue group
- * Value: An absolute or relative, positive or negative credit value
- * The 'A' bit specifies whether the value is absolute or relative.
- * The 'S' bit specifies whether the value is positive or negative.
- * A negative value can only be relative, not absolute.
- * An absolute value replaces any prior credit value the host has for
- * the tx queue group in question.
- * A relative value is added to the prior credit value the host has for
- * the tx queue group in question.
- * - sign
- * Bit 14
- * Purpose: specify whether the credit count is positive or negative
- * Value: 0 -> positive, 1 -> negative
- * - absolute
- * Bit 15
- * Purpose: specify whether the credit count is absolute or relative
- * Value: 0 -> relative, 1 -> absolute
- * - txq_group_id
- * Bits 23:16
- * Purpose: indicate which tx queue group's credit and/or membership are
- * being specified
- * Value: 0 to max_tx_queue_groups-1
- * - reserved
- * Bits 30:16
- * Value: 0x0
- * - eXtension
- * Bit 31
- * Purpose: specify whether another tx queue group info element follows
- * Value: 0 -> no more tx queue group information elements
- * 1 -> another tx queue group information element immediately follows
- * - ac_mask
- * Bits 15:0
- * Purpose: specify which Access Categories belong to the tx queue group
- * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
- * the tx queue group.
- * The AC bit-mask values are obtained by left-shifting by the
- * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
- * - vdev_id_mask
- * Bits 31:16
- * Purpose: specify which vdev's tx queues belong to the tx queue group
- * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
- * belong to the tx queue group.
- * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
- * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
- */
- PREPACK struct htt_txq_group {
- A_UINT32
- credit_count: 14,
- sign: 1,
- absolute: 1,
- tx_queue_group_id: 8,
- reserved0: 7,
- extension: 1;
- A_UINT32
- ac_mask: 16,
- vdev_id_mask: 16;
- } POSTPACK;
- /* first word */
- #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
- #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
- #define HTT_TXQ_GROUP_SIGN_S 14
- #define HTT_TXQ_GROUP_SIGN_M 0x00004000
- #define HTT_TXQ_GROUP_ABS_S 15
- #define HTT_TXQ_GROUP_ABS_M 0x00008000
- #define HTT_TXQ_GROUP_ID_S 16
- #define HTT_TXQ_GROUP_ID_M 0x00ff0000
- #define HTT_TXQ_GROUP_EXT_S 31
- #define HTT_TXQ_GROUP_EXT_M 0x80000000
- /* second word */
- #define HTT_TXQ_GROUP_AC_MASK_S 0
- #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
- #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
- #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
- #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
- ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
- } while (0)
- #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
- (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
- #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
- ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
- } while (0)
- #define HTT_TXQ_GROUP_SIGN_GET(_info) \
- (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
- #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
- ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
- } while (0)
- #define HTT_TXQ_GROUP_ABS_GET(_info) \
- (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
- #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
- ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
- } while (0)
- #define HTT_TXQ_GROUP_ID_GET(_info) \
- (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
- #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
- ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
- } while (0)
- #define HTT_TXQ_GROUP_EXT_GET(_info) \
- (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
- #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
- ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
- } while (0)
- #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
- (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
- #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
- ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
- } while (0)
- #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
- (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
- /**
- * @brief target -> host TX completion indication message definition
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_COMPL_IND
- *
- * @details
- * The following diagram shows the format of the TX completion indication sent
- * from the target to the host
- *
- * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
- * |-------------------------------------------------------------------|
- * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
- * |-------------------------------------------------------------------|
- * payload:| MSDU1 ID | MSDU0 ID |
- * |-------------------------------------------------------------------|
- * : MSDU3 ID | MSDU2 ID :
- * |-------------------------------------------------------------------|
- * | struct htt_tx_compl_ind_append_retries |
- * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
- * | struct htt_tx_compl_ind_append_tx_tstamp |
- * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
- * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
- * |-------------------------------------------------------------------|
- * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
- * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
- * | MSDU0 tx_tsf64_low |
- * |-------------------------------------------------------------------|
- * | MSDU0 tx_tsf64_high |
- * |-------------------------------------------------------------------|
- * | MSDU1 tx_tsf64_low |
- * |-------------------------------------------------------------------|
- * | MSDU1 tx_tsf64_high |
- * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
- * | phy_timestamp |
- * |-------------------------------------------------------------------|
- * | rate specs (see below) |
- * |-------------------------------------------------------------------|
- * | seqctrl | framectrl |
- * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
- * Where:
- * A0 = append (a.k.a. append0)
- * A1 = append1
- * TP = MSDU tx power presence
- * A2 = append2
- * A3 = append3
- * A4 = append4
- *
- * The following field definitions describe the format of the TX completion
- * indication sent from the target to the host
- * Header fields:
- * - msg_type
- * Bits 7:0
- * Purpose: identifies this as HTT TX completion indication
- * Value: 0x7 (HTT_T2H_MSG_TYPE_TX_COMPL_IND)
- * - status
- * Bits 10:8
- * Purpose: the TX completion status of payload fragmentations descriptors
- * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
- * - tid
- * Bits 14:11
- * Purpose: the tid associated with those fragmentation descriptors. It is
- * valid or not, depending on the tid_invalid bit.
- * Value: 0 to 15
- * - tid_invalid
- * Bits 15:15
- * Purpose: this bit indicates whether the tid field is valid or not
- * Value: 0 indicates valid; 1 indicates invalid
- * - num
- * Bits 23:16
- * Purpose: the number of payload in this indication
- * Value: 1 to 255
- * - append (a.k.a. append0)
- * Bits 24:24
- * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
- * the number of tx retries for one MSDU at the end of this message
- * Value: 0 indicates no appending; 1 indicates appending
- * - append1
- * Bits 25:25
- * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
- * contains the timestamp info for each TX msdu id in payload.
- * The order of the timestamps matches the order of the MSDU IDs.
- * Note that a big-endian host needs to account for the reordering
- * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
- * conversion) when determining which tx timestamp corresponds to
- * which MSDU ID.
- * Value: 0 indicates no appending; 1 indicates appending
- * - msdu_tx_power_presence
- * Bits 26:26
- * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
- * for each MSDU referenced by the TX_COMPL_IND message.
- * The tx power is reported in 0.5 dBm units.
- * The order of the per-MSDU tx power reports matches the order
- * of the MSDU IDs.
- * Note that a big-endian host needs to account for the reordering
- * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
- * conversion) when determining which Tx Power corresponds to
- * which MSDU ID.
- * Value: 0 indicates MSDU tx power reports are not appended,
- * 1 indicates MSDU tx power reports are appended
- * - append2
- * Bits 27:27
- * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
- * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
- * matches the order of the MSDU IDs. Although the ACK RSSI is the
- * same for all MSDUs within a single PPDU, the RSSI is duplicated
- * for each MSDU, for convenience.
- * The ACK RSSI values are valid when status is COMPLETE_OK (and
- * this append2 bit is set).
- * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
- * dB above the noise floor.
- * Value: 0 indicates MSDU ACK RSSI values are not appended,
- * 1 indicates MSDU ACK RSSI values are appended.
- * - append3
- * Bits 28:28
- * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
- * contains the tx tsf info based on wlan global TSF for
- * each TX msdu id in payload.
- * The order of the tx tsf matches the order of the MSDU IDs.
- * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
- * values to indicate the the lower 32 bits and higher 32 bits of
- * the tx tsf.
- * The tx_tsf64 here represents the time MSDU was acked and the
- * tx_tsf64 has microseconds units.
- * Value: 0 indicates no appending; 1 indicates appending
- * - append4
- * Bits 29:29
- * Purpose: Indicate whether data frame control fields and fields required
- * for radio tap header are appended for each MSDU in TX_COMP_IND
- * message. The order of the this message matches the order of
- * the MSDU IDs.
- * Value: 0 indicates frame control fields and fields required for
- * radio tap header values are not appended,
- * 1 indicates frame control fields and fields required for
- * radio tap header values are appended.
- * Payload fields:
- * - hmsdu_id
- * Bits 15:0
- * Purpose: this ID is used to track the Tx buffer in host
- * Value: 0 to "size of host MSDU descriptor pool - 1"
- */
- PREPACK struct htt_tx_data_hdr_information {
- A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
- A_UINT32 /* word 1 */
- /* preamble:
- * 0-OFDM,
- * 1-CCk,
- * 2-HT,
- * 3-VHT
- */
- preamble: 2, /* [1:0] */
- /* mcs:
- * In case of HT preamble interpret
- * MCS along with NSS.
- * Valid values for HT are 0 to 7.
- * HT mcs 0 with NSS 2 is mcs 8.
- * Valid values for VHT are 0 to 9.
- */
- mcs: 4, /* [5:2] */
- /* rate:
- * This is applicable only for
- * CCK and OFDM preamble type
- * rate 0: OFDM 48 Mbps,
- * 1: OFDM 24 Mbps,
- * 2: OFDM 12 Mbps
- * 3: OFDM 6 Mbps
- * 4: OFDM 54 Mbps
- * 5: OFDM 36 Mbps
- * 6: OFDM 18 Mbps
- * 7: OFDM 9 Mbps
- * rate 0: CCK 11 Mbps Long
- * 1: CCK 5.5 Mbps Long
- * 2: CCK 2 Mbps Long
- * 3: CCK 1 Mbps Long
- * 4: CCK 11 Mbps Short
- * 5: CCK 5.5 Mbps Short
- * 6: CCK 2 Mbps Short
- */
- rate : 3, /* [ 8: 6] */
- rssi : 8, /* [16: 9] units=dBm */
- nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
- bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
- stbc : 1, /* [22] */
- sgi : 1, /* [23] */
- ldpc : 1, /* [24] */
- beamformed: 1, /* [25] */
- /* tx_retry_cnt:
- * Indicates retry count of data tx frames provided by the host.
- */
- tx_retry_cnt: 6; /* [31:26] */
- A_UINT32 /* word 2 */
- framectrl:16, /* [15: 0] */
- seqno:16; /* [31:16] */
- } POSTPACK;
- #define HTT_TX_COMPL_IND_STATUS_S 8
- #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
- #define HTT_TX_COMPL_IND_TID_S 11
- #define HTT_TX_COMPL_IND_TID_M 0x00007800
- #define HTT_TX_COMPL_IND_TID_INV_S 15
- #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
- #define HTT_TX_COMPL_IND_NUM_S 16
- #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
- #define HTT_TX_COMPL_IND_APPEND_S 24
- #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
- #define HTT_TX_COMPL_IND_APPEND1_S 25
- #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
- #define HTT_TX_COMPL_IND_TX_POWER_S 26
- #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
- #define HTT_TX_COMPL_IND_APPEND2_S 27
- #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
- #define HTT_TX_COMPL_IND_APPEND3_S 28
- #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
- #define HTT_TX_COMPL_IND_APPEND4_S 29
- #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
- #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
- ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
- } while (0)
- #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
- (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
- #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
- ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
- } while (0)
- #define HTT_TX_COMPL_IND_NUM_GET(_info) \
- (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
- #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
- ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
- } while (0)
- #define HTT_TX_COMPL_IND_TID_GET(_info) \
- (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
- #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
- ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
- } while (0)
- #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
- (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
- HTT_TX_COMPL_IND_TID_INV_S)
- #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
- ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
- } while (0)
- #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
- (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
- #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
- ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
- } while (0)
- #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
- (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
- #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
- ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
- } while (0)
- #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
- (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
- #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
- ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
- } while (0)
- #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
- (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
- #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
- ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
- } while (0)
- #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
- (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
- #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
- ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
- } while (0)
- #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
- (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
- #define HTT_TX_COMPL_INV_TX_POWER 0xffff
- #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
- #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
- #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
- #define HTT_TX_COMPL_IND_STAT_OK 0
- /* DISCARD:
- * current meaning:
- * MSDUs were queued for transmission but filtered by HW or SW
- * without any over the air attempts
- * legacy meaning (HL Rome):
- * MSDUs were discarded by the target FW without any over the air
- * attempts due to lack of space
- */
- #define HTT_TX_COMPL_IND_STAT_DISCARD 1
- /* NO_ACK:
- * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
- */
- #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
- /* POSTPONE:
- * temporarily-undeliverable MSDUs were deleted to free up space, but should
- * be downloaded again later (in the appropriate order), when they are
- * deliverable.
- */
- #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
- /*
- * The PEER_DEL tx completion status is used for HL cases
- * where the peer the frame is for has been deleted.
- * The host has already discarded its copy of the frame, but
- * it still needs the tx completion to restore its credit.
- */
- #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
- /* DROP: MSDUs dropped due to lack of space (congestion control) */
- #define HTT_TX_COMPL_IND_STAT_DROP 5
- #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
- #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
- #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
- PREPACK struct htt_tx_compl_ind_base {
- A_UINT32 hdr;
- A_UINT16 payload[1/*or more*/];
- } POSTPACK;
- PREPACK struct htt_tx_compl_ind_append_retries {
- A_UINT16 msdu_id;
- A_UINT8 tx_retries;
- A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
- 0: this is the last append_retries struct */
- } POSTPACK;
- PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
- A_UINT32 timestamp[1/*or more*/];
- } POSTPACK;
- PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
- A_UINT32 tx_tsf64_low;
- A_UINT32 tx_tsf64_high;
- } POSTPACK;
- /* htt_tx_data_hdr_information payload extension fields: */
- /* DWORD zero */
- #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
- #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
- /* DWORD one */
- #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
- #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
- #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
- #define HTT_FW_TX_DATA_HDR_MCS_S 2
- #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
- #define HTT_FW_TX_DATA_HDR_RATE_S 6
- #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
- #define HTT_FW_TX_DATA_HDR_RSSI_S 9
- #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
- #define HTT_FW_TX_DATA_HDR_NSS_S 17
- #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
- #define HTT_FW_TX_DATA_HDR_BW_S 19
- #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
- #define HTT_FW_TX_DATA_HDR_STBC_S 22
- #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
- #define HTT_FW_TX_DATA_HDR_SGI_S 23
- #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
- #define HTT_FW_TX_DATA_HDR_LDPC_S 24
- #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
- #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
- #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
- #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
- /* DWORD two */
- #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
- #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
- #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
- #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
- #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
- (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
- } while (0)
- #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
- (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
- #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
- (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
- } while (0)
- #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
- (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
- #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
- (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
- } while (0)
- #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
- (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
- #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
- (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
- } while (0)
- #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
- (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
- #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
- (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
- } while (0)
- #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
- (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
- #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
- (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
- } while (0)
- #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
- (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
- #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
- (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
- } while (0)
- #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
- (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
- #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
- (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
- } while (0)
- #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
- (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
- #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
- (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
- } while (0)
- #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
- (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
- #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
- (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
- } while (0)
- #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
- (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
- #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
- (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
- } while (0)
- #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
- (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
- #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
- (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
- } while (0)
- #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
- (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
- #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
- (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
- } while (0)
- #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
- (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
- #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
- (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
- } while (0)
- #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
- (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
- /**
- * @brief target -> host software UMAC TX completion indication message
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND
- *
- * @details
- * The following diagram shows the format of the soft UMAC TX completion
- * indication sent from the target to the host
- *
- * |31 30|29|28|27|26 20|19 17|16|15 12|11|10| 9|8|7 4|3 1|0|
- * |-------------------------------------+----------------+------------|
- * hdr: | rsvd | msdu_cnt | msg_type |
- * pyld: |===================================================================|
- * MSDU 0| buf addr low (bits 31:0) |
- * |-----------------------------------------------+------+------------|
- * | SW buffer cookie | RS | buf addr hi|
- * |--------+--+--+-------------+--------+---------+------+------------|
- * | rsvd0 | M| V| tx count | TID | SW peer ID |
- * |--------+--+--+-------------+--------+----------------------+------|
- * | frametype | TQM status number | RELR |
- * |-----+-----+-----------------------------------+--+-+-+-----+------|
- * |rsvd1| buffer timestamp | A|L|F| ACK RSSI |
- * |-----+--+-------------------------+--+------+-----+--+-+-----+---+-|
- * | rsvd2 | tones in RU |OF|tx MCS|txSGI|LC|S|PKTYP|BW |I|
- * |--------+-------------------------+--+------+-----+--+-+-----+---+-|
- * | PPDU transmission TSF |
- * |-------------------------------------------------------------------|
- * | rsvd3 |
- * |===================================================================|
- * MSDU 1| buf addr low (bits 31:0) |
- * : ... :
- * | rsvd3 |
- * |===================================================================|
- * etc.
- *
- * Where:
- * RS = release source
- * V = valid
- * M = multicast
- * RELR = release reason
- * F = first MSDU
- * L = last MSDU
- * A = MSDU is part of A-MSDU
- * I = rate info valid
- * PKTYP = packet type
- * S = STBC
- * LC = LDPC
- * OF = OFDMA transmission
- */
- typedef enum {
- /* 0 (REASON_FRAME_ACKED):
- * Corresponds to tqm_release_reason = <enum 0 tqm_rr_frame_acked>;
- * frame is removed because an ACK of BA for it was received.
- */
- HTT_TX_MSDU_RELEASE_REASON_FRAME_ACKED,
- /* 1 (REASON_REMOVE_CMD_FW):
- * Corresponds to tqm_release_reason = <enum 1 tqm_rr_rem_cmd_rem>;
- * frame is removed because a remove command of type "Remove_mpdus"
- * initiated by SW.
- */
- HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_FW,
- /* 2 (REASON_REMOVE_CMD_TX):
- * Corresponds to tqm_release_reason = <enum 2 tqm_rr_rem_cmd_tx>;
- * frame is removed because a remove command of type
- * "Remove_transmitted_mpdus" initiated by SW.
- */
- HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_TX,
- /* 3 (REASON_REMOVE_CMD_NOTX):
- * Corresponds to tqm_release_reason = <enum 3 tqm_rr_rem_cmd_notx>;
- * frame is removed because a remove command of type
- * "Remove_untransmitted_mpdus" initiated by SW.
- */
- HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_NOTX,
- /* 4 (REASON_REMOVE_CMD_AGED):
- * Corresponds to tqm_release_reason = <enum 4 tqm_rr_rem_cmd_aged>;
- * frame is removed because a remove command of type "Remove_aged_mpdus"
- * or "Remove_aged_msdus" initiated by SW.
- */
- HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_AGED,
- /* 5 (RELEASE_FW_REASON1):
- * Corresponds to tqm_release_reason = <enum 5 tqm_fw_reason1>;
- * frame is removed because a remove command where fw indicated that
- * remove reason is fw_reason1.
- */
- HTT_TX_MSDU_RELEASE_FW_REASON1,
- /* 6 (RELEASE_FW_REASON2):
- * Corresponds to tqm_release_reason = <enum 6 tqm_fw_reason2>;
- * frame is removed because a remove command where fw indicated that
- * remove reason is fw_reason1.
- */
- HTT_TX_MSDU_RELEASE_FW_REASON2,
- /* 7 (RELEASE_FW_REASON3):
- * Corresponds to tqm_release_reason = <enum 7 tqm_fw_reason3>;
- * frame is removed because a remove command where fw indicated that
- * remove reason is fw_reason1.
- */
- HTT_TX_MSDU_RELEASE_FW_REASON3,
- /* 8 (REASON_REMOVE_CMD_DISABLEQ):
- * Corresponds to tqm_release_reason = <enum 8 tqm_rr_rem_cmd_disable_queue>
- * frame is removed because a remove command of type
- * "remove_mpdus_and_disable_queue" or "remove_msdus_and_disable_flow"
- * initiated by SW.
- */
- HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_DISABLEQ,
- /* 9 (REASON_DROP_MISC):
- * Corresponds to sw_release_reason = Packet dropped by FW due to
- * any discard reason that is not categorized as MSDU TTL expired.
- * Examples: TXDE ENQ layer dropped the packet due to peer delete,
- * tid delete, no resource credit available.
- */
- HTT_TX_MSDU_RELEASE_REASON_DROP_MISC,
- /* 10 (REASON_DROP_TTL):
- * Corresponds to sw_release_reason = Packet dropped by FW due to
- * discard reason that frame is not transmitted due to MSDU TTL expired.
- */
- HTT_TX_MSDU_RELEASE_REASON_DROP_TTL,
- /* 11 - available for use */
- /* 12 - available for use */
- /* 13 - available for use */
- /* 14 - available for use */
- /* 15 - available for use */
- HTT_TX_MSDU_RELEASE_REASON_MAX = 16
- } htt_t2h_tx_msdu_release_reason_e;
- typedef enum {
- /* 0 (RELEASE_SOURCE_FW):
- * MSDU released by FW even before the frame was queued to TQM-L HW.
- */
- HTT_TX_MSDU_RELEASE_SOURCE_FW,
- /* 1 (RELEASE_SOURCE_TQM_LITE):
- * MSDU released by TQM-L HW.
- */
- HTT_TX_MSDU_RELEASE_SOURCE_TQM_LITE,
- HTT_TX_MSDU_RELEASE_SOURCE_MAX = 8
- } htt_t2h_tx_msdu_release_source_e;
- struct htt_t2h_tx_buffer_addr_info { /* 2 words */
- A_UINT32 buffer_addr_31_0 : 32; /* [31:0] */
- A_UINT32 buffer_addr_39_32 : 8, /* [7:0] */
- /* release_source:
- * holds a htt_t2h_tx_msdu_release_source_e enum value
- */
- release_source : 3, /* [10:8] */
- sw_buffer_cookie : 21; /* [31:11] */
- /* NOTE:
- * To preserve backwards compatibility,
- * no new fields can be added in this struct.
- */
- };
- /* member definitions of htt_t2h_tx_buffer_addr_info */
- #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M 0xFFFFFFFF
- #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S 0
- #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0, value); \
- (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S; \
- } while (0)
- #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_GET(word) \
- (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S)
- #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M 0x000000FF
- #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S 0
- #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32, value); \
- (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S; \
- } while (0)
- #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_GET(word) \
- (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S)
- #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M 0x00000700
- #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S 8
- #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE, value); \
- (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S; \
- } while (0)
- #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_GET(word) \
- (((word) & HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M) >> HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S)
- #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M 0xFFFFF800
- #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S 11
- #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE, value); \
- (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S; \
- } while (0)
- #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_GET(word) \
- (((word) & HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M) >> HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S)
- struct htt_t2h_tx_rate_stats_info { /* 2 words */
- /* word 0 */
- A_UINT32
- /* tx_rate_stats_info_valid:
- * Indicates if the tx rate stats below are valid.
- */
- tx_rate_stats_info_valid : 1, /* [0] */
- /* transmit_bw:
- * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
- * Indicates the BW of the upcoming transmission that shall likely
- * start in about 3 -4 us on the medium:
- * <enum 0 transmit_bw_20_MHz>
- * <enum 1 transmit_bw_40_MHz>
- * <enum 2 transmit_bw_80_MHz>
- * <enum 3 transmit_bw_160_MHz>
- * <enum 4 transmit_bw_320_MHz>
- */
- transmit_bw : 3, /* [3:1] */
- /* transmit_pkt_type:
- * same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
- * Field filled in by PDG.
- * Not valid when in SW transmit mode
- * The packet type
- * <enum_type PKT_TYPE_ENUM>
- * Type: enum Definition Name: PKT_TYPE_ENUM
- * enum number enum name Description
- * ------------------------------------
- * 0 dot11a 802.11a PPDU type
- * 1 dot11b 802.11b PPDU type
- * 2 dot11n_mm 802.11n Mixed Mode PPDU type
- * 3 dot11ac 802.11ac PPDU type
- * 4 dot11ax 802.11ax PPDU type
- * 5 dot11ba 802.11ba (WUR) PPDU type
- * 6 dot11be 802.11be PPDU type
- * 7 dot11az 802.11az (ranging) PPDU type
- */
- transmit_pkt_type : 4, /* [7:4] */
- /* transmit_stbc:
- * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
- * Field filled in by PDG.
- * Not valid when in SW transmit mode
- * When set, STBC transmission rate was used.
- */
- transmit_stbc : 1, /* [8] */
- /* transmit_ldpc:
- * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
- * Field filled in by PDG.
- * Not valid when in SW transmit mode
- * When set, use LDPC transmission rates
- */
- transmit_ldpc : 1, /* [9] */
- /* transmit_sgi:
- * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
- * Field filled in by PDG.
- * Not valid when in SW transmit mode
- * <enum 0 0_8_us_sgi > Legacy normal GI. Can also be used for HE
- * <enum 1 0_4_us_sgi > Legacy short GI. Can also be used for HE
- * <enum 2 1_6_us_sgi > HE related GI
- * <enum 3 3_2_us_sgi > HE related GI
- * <legal 0 - 3>
- */
- transmit_sgi : 2, /* [11:10] */
- /* transmit_mcs:
- * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
- * Field filled in by PDG.
- * Not valid when in SW transmit mode
- *
- * For details, refer to MCS_TYPE description
- * <legal all>
- * Pkt_type Related definition of MCS_TYPE
- * dot11b This field is the rate:
- * 0: CCK 11 Mbps Long
- * 1: CCK 5.5 Mbps Long
- * 2: CCK 2 Mbps Long
- * 3: CCK 1 Mbps Long
- * 4: CCK 11 Mbps Short
- * 5: CCK 5.5 Mbps Short
- * 6: CCK 2 Mbps Short
- * NOTE: The numbering here is NOT the same as the as MAC gives
- * in the "rate" field in the SIG given to the PHY.
- * The MAC will do an internal translation.
- *
- * Dot11a This field is the rate:
- * 0: OFDM 48 Mbps
- * 1: OFDM 24 Mbps
- * 2: OFDM 12 Mbps
- * 3: OFDM 6 Mbps
- * 4: OFDM 54 Mbps
- * 5: OFDM 36 Mbps
- * 6: OFDM 18 Mbps
- * 7: OFDM 9 Mbps
- * NOTE: The numbering here is NOT the same as the as MAC gives
- * in the "rate" field in the SIG given to the PHY.
- * The MAC will do an internal translation.
- *
- * Dot11n_mm (mixed mode) This field represends the MCS.
- * 0: HT MCS 0 (BPSK 1/2)
- * 1: HT MCS 1 (QPSK 1/2)
- * 2: HT MCS 2 (QPSK 3/4)
- * 3: HT MCS 3 (16-QAM 1/2)
- * 4: HT MCS 4 (16-QAM 3/4)
- * 5: HT MCS 5 (64-QAM 2/3)
- * 6: HT MCS 6 (64-QAM 3/4)
- * 7: HT MCS 7 (64-QAM 5/6)
- * NOTE: To get higher MCS's use the nss field to indicate the
- * number of spatial streams.
- *
- * Dot11ac This field represends the MCS.
- * 0: VHT MCS 0 (BPSK 1/2)
- * 1: VHT MCS 1 (QPSK 1/2)
- * 2: VHT MCS 2 (QPSK 3/4)
- * 3: VHT MCS 3 (16-QAM 1/2)
- * 4: VHT MCS 4 (16-QAM 3/4)
- * 5: VHT MCS 5 (64-QAM 2/3)
- * 6: VHT MCS 6 (64-QAM 3/4)
- * 7: VHT MCS 7 (64-QAM 5/6)
- * 8: VHT MCS 8 (256-QAM 3/4)
- * 9: VHT MCS 9 (256-QAM 5/6)
- * 10: VHT MCS 10 (1024-QAM 3/4)
- * 11: VHT MCS 11 (1024-QAM 5/6)
- * NOTE: There are several illegal VHT rates due to fractional
- * number of bits per symbol.
- * Below are the illegal rates for 4 streams and lower:
- * 20 MHz, 1 stream, MCS 9
- * 20 MHz, 2 stream, MCS 9
- * 20 MHz, 4 stream, MCS 9
- * 80 MHz, 3 stream, MCS 6
- * 160 MHz, 3 stream, MCS 9 (Unsupported)
- * 160 MHz, 4 stream, MCS 7 (Unsupported)
- *
- * dot11ax This field represends the MCS.
- * 0: HE MCS 0 (BPSK 1/2)
- * 1: HE MCS 1 (QPSK 1/2)
- * 2: HE MCS 2 (QPSK 3/4)
- * 3: HE MCS 3 (16-QAM 1/2)
- * 4: HE MCS 4 (16-QAM 3/4)
- * 5: HE MCS 5 (64-QAM 2/3)
- * 6: HE MCS 6 (64-QAM 3/4)
- * 7: HE MCS 7 (64-QAM 5/6)
- * 8: HE MCS 8 (256-QAM 3/4)
- * 9: HE MCS 9 (256-QAM 5/6)
- * 10: HE MCS 10 (1024-QAM 3/4)
- * 11: HE MCS 11 (1024-QAM 5/6)
- * 12: HE MCS 12 (4096-QAM 3/4)
- * 13: HE MCS 13 (4096-QAM 5/6)
- *
- * dot11ba This field is the rate:
- * 0: LDR
- * 1: HDR
- * 2: Exclusive rate
- */
- transmit_mcs : 4, /* [15:12] */
- /* ofdma_transmission:
- * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
- * Field filled in by PDG.
- * Set when the transmission was an OFDMA transmission (DL or UL).
- * <legal all>
- */
- ofdma_transmission : 1, /* [16] */
- /* tones_in_ru:
- * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
- * Field filled in by PDG.
- * Not valid when in SW transmit mode
- * The number of tones in the RU used.
- * <legal all>
- */
- tones_in_ru : 12, /* [28:17] */
- rsvd2 : 3; /* [31:29] */
- /* word 1 */
- /* ppdu_transmission_tsf:
- * Based on a HWSCH configuration register setting,
- * this field either contains:
- * Lower 32 bits of the TSF, snapshot of this value when transmission
- * of the PPDU containing the frame finished.
- * OR
- * Lower 32 bits of the TSF, snapshot of this value when transmission
- * of the PPDU containing the frame started.
- * <legal all>
- */
- A_UINT32 ppdu_transmission_tsf;
- /* NOTE:
- * To preserve backwards compatibility,
- * no new fields can be added in this struct.
- */
- };
- /* member definitions of htt_t2h_tx_rate_stats_info */
- #define HTT_TX_RATE_STATS_INFO_VALID_M 0x00000001
- #define HTT_TX_RATE_STATS_INFO_VALID_S 0
- #define HTT_TX_RATE_STATS_INFO_VALID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_VALID, value); \
- (word) |= (value) << HTT_TX_RATE_STATS_INFO_VALID_S; \
- } while (0)
- #define HTT_TX_RATE_STATS_INFO_VALID_GET(word) \
- (((word) & HTT_TX_RATE_STATS_INFO_VALID_M) >> HTT_TX_RATE_STATS_INFO_VALID_S)
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M 0x0000000E
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S 1
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_BW, value); \
- (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S; \
- } while (0)
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_GET(word) \
- (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S)
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M 0x000000F0
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S 4
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE, value); \
- (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S; \
- } while (0)
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_GET(word) \
- (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S)
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M 0x00000100
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S 8
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC, value); \
- (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S; \
- } while (0)
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_GET(word) \
- (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S)
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M 0x00000200
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S 9
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC, value); \
- (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S; \
- } while (0)
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_GET(word) \
- (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S)
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M 0x00000C00
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S 10
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI, value); \
- (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S; \
- } while (0)
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_GET(word) \
- (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S)
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M 0x0000F000
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S 12
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS, value); \
- (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S; \
- } while (0)
- #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_GET(word) \
- (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S)
- #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M 0x00010000
- #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S 16
- #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION, value); \
- (word) |= (value) << HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S; \
- } while (0)
- #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_GET(word) \
- (((word) & HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M) >> HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S)
- #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M 0x1FFE0000
- #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S 17
- #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TONES_IN_RU, value); \
- (word) |= (value) << HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S; \
- } while (0)
- #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_GET(word) \
- (((word) & HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M) >> HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S)
- #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M 0xFFFFFFFF
- #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S 0
- #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF, value); \
- (word) |= (value) << HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S; \
- } while (0)
- #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_GET(word) \
- (((word) & HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M) >> HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S)
- struct htt_t2h_tx_msdu_info { /* 8 words */
- /* words 0 + 1 */
- struct htt_t2h_tx_buffer_addr_info addr_info;
- /* word 2 */
- A_UINT32
- sw_peer_id : 16,
- tid : 4,
- transmit_cnt : 7,
- valid : 1,
- mcast : 1,
- rsvd0 : 3;
- /* word 3 */
- A_UINT32
- release_reason : 4, /* Refer to htt_t2h_tx_msdu_release_reason_e */
- tqm_status_number : 24,
- frame_type : 4; /* holds htt_tx_wbm_status_frame_type value */
- /* word 4 */
- A_UINT32
- /* ack_frame_rssi:
- * If this frame is removed as the result of the
- * reception of an ACK or BA, this field indicates
- * the RSSI of the received ACK or BA frame.
- * When the frame is removed as result of a direct
- * remove command from the SW, this field is set
- * to 0x0 (which is never a valid value when real
- * RSSI is available).
- * Units: dB w.r.t noise floor
- */
- ack_frame_rssi : 8,
- first_msdu : 1,
- last_msdu : 1,
- msdu_part_of_amsdu : 1,
- buffer_timestamp : 19, /* units = TU = 1024 microseconds */
- rsvd1 : 2;
- /* words 5 + 6 */
- struct htt_t2h_tx_rate_stats_info tx_rate_stats;
- /* word 7 */
- /* rsvd3:
- * backup reserved field to add new parameters if [rsvd0, rsvd1, rsvd2]
- * is not sufficient
- */
- A_UINT32 rsvd3;
- /* NOTE:
- * To preserve backwards compatibility,
- * no new fields can be added in this struct.
- */
- };
- /* member definitions of htt_t2h_tx_msdu_info */
- #define HTT_TX_MSDU_INFO_SW_PEER_ID_M 0x0000FFFF
- #define HTT_TX_MSDU_INFO_SW_PEER_ID_S 0
- #define HTT_TX_MSDU_INFO_SW_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_SW_PEER_ID, value); \
- (word) |= (value) << HTT_TX_MSDU_INFO_SW_PEER_ID_S; \
- } while (0)
- #define HTT_TX_MSDU_INFO_SW_PEER_ID_GET(word) \
- (((word) & HTT_TX_MSDU_INFO_SW_PEER_ID_M) >> HTT_TX_MSDU_INFO_SW_PEER_ID_S)
- #define HTT_TX_MSDU_INFO_TID_M 0x000F0000
- #define HTT_TX_MSDU_INFO_TID_S 16
- #define HTT_TX_MSDU_INFO_TID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TID, value); \
- (word) |= (value) << HTT_TX_MSDU_INFO_TID_S; \
- } while (0)
- #define HTT_TX_MSDU_INFO_TID_GET(word) \
- (((word) & HTT_TX_MSDU_INFO_TID_M) >> HTT_TX_MSDU_INFO_TID_S)
- #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_M 0x07F00000
- #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_S 20
- #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TRANSMIT_CNT, value); \
- (word) |= (value) << HTT_TX_MSDU_INFO_TRANSMIT_CNT_S; \
- } while (0)
- #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_GET(word) \
- (((word) & HTT_TX_MSDU_INFO_TRANSMIT_CNT_M) >> HTT_TX_MSDU_INFO_TRANSMIT_CNT_S)
- #define HTT_TX_MSDU_INFO_VALID_M 0x08000000
- #define HTT_TX_MSDU_INFO_VALID_S 27
- #define HTT_TX_MSDU_INFO_VALID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_VALID, value); \
- (word) |= (value) << HTT_TX_MSDU_INFO_VALID_S; \
- } while (0)
- #define HTT_TX_MSDU_INFO_VALID_GET(word) \
- (((word) & HTT_TX_MSDU_INFO_VALID_M) >> HTT_TX_MSDU_INFO_VALID_S)
- #define HTT_TX_MSDU_INFO_MCAST_M 0x10000000
- #define HTT_TX_MSDU_INFO_MCAST_S 28
- #define HTT_TX_MSDU_INFO_MCAST_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MCAST, value); \
- (word) |= (value) << HTT_TX_MSDU_INFO_MCAST_S; \
- } while (0)
- #define HTT_TX_MSDU_INFO_MCAST_GET(word) \
- (((word) & HTT_TX_MSDU_INFO_MCAST_M) >> HTT_TX_MSDU_INFO_MCAST_S)
- #define HTT_TX_MSDU_INFO_RELEASE_REASON_M 0x0000000F
- #define HTT_TX_MSDU_INFO_RELEASE_REASON_S 0
- #define HTT_TX_MSDU_INFO_RELEASE_REASON_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_RELEASE_REASON, value); \
- (word) |= (value) << HTT_TX_MSDU_INFO_RELEASE_REASON_S; \
- } while (0)
- #define HTT_TX_MSDU_INFO_RELEASE_REASON_GET(word) \
- (((word) & HTT_TX_MSDU_INFO_RELEASE_REASON_M) >> HTT_TX_MSDU_INFO_RELEASE_REASON_S)
- #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M 0x0FFFFFF0
- #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S 4
- #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER, value); \
- (word) |= (value) << HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S; \
- } while (0)
- #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_GET(word) \
- (((word) & HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M) >> HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S)
- #define HTT_TX_MSDU_INFO_FRAME_TYPE_M 0xF0000000
- #define HTT_TX_MSDU_INFO_FRAME_TYPE_S 28
- #define HTT_TX_MSDU_INFO_FRAME_TYPE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FRAME_TYPE, value); \
- (word) |= (value) << HTT_TX_MSDU_INFO_FRAME_TYPE_S; \
- } while (0)
- #define HTT_TX_MSDU_INFO_FRAME_TYPE_GET(word) \
- (((word) & HTT_TX_MSDU_INFO_FRAME_TYPE_M) >> HTT_TX_MSDU_INFO_FRAME_TYPE_S)
- #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M 0x000000FF
- #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S 0
- #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_ACK_FRAME_RSSI, value); \
- (word) |= (value) << HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S; \
- } while (0)
- #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_GET(word) \
- (((word) & HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M) >> HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S)
- #define HTT_TX_MSDU_INFO_FIRST_MSDU_M 0x00000100
- #define HTT_TX_MSDU_INFO_FIRST_MSDU_S 8
- #define HTT_TX_MSDU_INFO_FIRST_MSDU_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FIRST_MSDU, value); \
- (word) |= (value) << HTT_TX_MSDU_INFO_FIRST_MSDU_S; \
- } while (0)
- #define HTT_TX_MSDU_INFO_FIRST_MSDU_GET(word) \
- (((word) & HTT_TX_MSDU_INFO_FIRST_MSDU_M) >> HTT_TX_MSDU_INFO_FIRST_MSDU_S)
- #define HTT_TX_MSDU_INFO_LAST_MSDU_M 0x00000200
- #define HTT_TX_MSDU_INFO_LAST_MSDU_S 9
- #define HTT_TX_MSDU_INFO_LAST_MSDU_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_LAST_MSDU, value); \
- (word) |= (value) << HTT_TX_MSDU_INFO_LAST_MSDU_S; \
- } while (0)
- #define HTT_TX_MSDU_INFO_LAST_MSDU_GET(word) \
- (((word) & HTT_TX_MSDU_INFO_LAST_MSDU_M) >> HTT_TX_MSDU_INFO_LAST_MSDU_S)
- #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M 0x00000400
- #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S 10
- #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU, value); \
- (word) |= (value) << HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S; \
- } while (0)
- #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_GET(word) \
- (((word) & HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M) >> HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S)
- #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M 0x3FFFF800
- #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S 11
- #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP, value); \
- (word) |= (value) << HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S; \
- } while (0)
- #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_GET(word) \
- (((word) & HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M) >> HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S)
- struct htt_t2h_soft_umac_tx_compl_ind {
- A_UINT32 msg_type : 8, /* HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND */
- msdu_cnt : 8, /* min: 0, max: 255 */
- rsvd0 : 16;
- /* NOTE:
- * To preserve backwards compatibility,
- * no new fields can be added in this struct.
- */
- /*
- * append here:
- * struct htt_t2h_tx_msdu_info payload[1(or more)]
- * for all the msdu's that are part of this completion.
- */
- };
- /* member definitions of htt_t2h_soft_umac_tx_compl_ind */
- #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M 0x0000FF00
- #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S 8
- #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT, value); \
- (word) |= (value) << HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S; \
- } while (0)
- #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_GET(word) \
- (((word) & HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M) >> HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S)
- /**
- * @brief target -> host rate-control update indication message
- *
- * DEPRECATED (DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND)
- *
- * @details
- * The following diagram shows the format of the RC Update message
- * sent from the target to the host, while processing the tx-completion
- * of a transmitted PPDU.
- *
- * |31 24|23 16|15 8|7 0|
- * |-------------------------------------------------------------|
- * | peer ID | vdev ID | msg_type |
- * |-------------------------------------------------------------|
- * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
- * |-------------------------------------------------------------|
- * | reserved | num elems | MAC addr 5 | MAC addr 4 |
- * |-------------------------------------------------------------|
- * | : |
- * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
- * | : |
- * |-------------------------------------------------------------|
- * | : |
- * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
- * | : |
- * |-------------------------------------------------------------|
- * : :
- * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
- *
- */
- typedef struct {
- A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
- A_UINT32 rate_code_flags;
- A_UINT32 flags; /* Encodes information such as excessive
- retransmission, aggregate, some info
- from .11 frame control,
- STBC, LDPC, (SGI and Tx Chain Mask
- are encoded in ptx_rc->flags field),
- AMPDU truncation (BT/time based etc.),
- RTS/CTS attempt */
- A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
- A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
- A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
- A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
- A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
- A_UINT32 is_probe; /* Valid if probing. Else, 0 */
- } HTT_RC_TX_DONE_PARAMS;
- #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
- #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
- #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
- #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
- #define HTT_RC_UPDATE_VDEVID_S 8
- #define HTT_RC_UPDATE_VDEVID_M 0xff00
- #define HTT_RC_UPDATE_PEERID_S 16
- #define HTT_RC_UPDATE_PEERID_M 0xffff0000
- #define HTT_RC_UPDATE_NUM_ELEMS_S 16
- #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
- #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
- ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
- } while (0)
- #define HTT_RC_UPDATE_VDEVID_GET(_info) \
- (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
- #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
- ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
- } while (0)
- #define HTT_RC_UPDATE_PEERID_GET(_info) \
- (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
- #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
- ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
- } while (0)
- #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
- (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
- /**
- * @brief target -> host rx fragment indication message definition
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FRAG_IND
- *
- * @details
- * The following field definitions describe the format of the rx fragment
- * indication message sent from the target to the host.
- * The rx fragment indication message shares the format of the
- * rx indication message, but not all fields from the rx indication message
- * are relevant to the rx fragment indication message.
- *
- *
- * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
- * |-----------+-------------------+---------------------+-------------|
- * | peer ID | |FV| ext TID | msg type |
- * |-------------------------------------------------------------------|
- * | | flush | flush |
- * | | end | start |
- * | | seq num | seq num |
- * |-------------------------------------------------------------------|
- * | reserved | FW rx desc bytes |
- * |-------------------------------------------------------------------|
- * | | FW MSDU Rx |
- * | | desc B0 |
- * |-------------------------------------------------------------------|
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as an rx fragment indication message
- * Value: 0xa (HTT_T2H_MSG_TYPE_RX_FRAG_IND)
- * - EXT_TID
- * Bits 12:8
- * Purpose: identify the traffic ID of the rx data, including
- * special "extended" TID values for multicast, broadcast, and
- * non-QoS data frames
- * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
- * - FLUSH_VALID (FV)
- * Bit 13
- * Purpose: indicate whether the flush IE (start/end sequence numbers)
- * is valid
- * Value:
- * 1 -> flush IE is valid and needs to be processed
- * 0 -> flush IE is not valid and should be ignored
- * - PEER_ID
- * Bits 31:16
- * Purpose: Identify, by ID, which peer sent the rx data
- * Value: ID of the peer who sent the rx data
- * - FLUSH_SEQ_NUM_START
- * Bits 5:0
- * Purpose: Indicate the start of a series of MPDUs to flush
- * Not all MPDUs within this series are necessarily valid - the host
- * must check each sequence number within this range to see if the
- * corresponding MPDU is actually present.
- * This field is only valid if the FV bit is set.
- * Value:
- * The sequence number for the first MPDUs to check to flush.
- * The sequence number is masked by 0x3f.
- * - FLUSH_SEQ_NUM_END
- * Bits 11:6
- * Purpose: Indicate the end of a series of MPDUs to flush
- * Value:
- * The sequence number one larger than the sequence number of the
- * last MPDU to check to flush.
- * The sequence number is masked by 0x3f.
- * Not all MPDUs within this series are necessarily valid - the host
- * must check each sequence number within this range to see if the
- * corresponding MPDU is actually present.
- * This field is only valid if the FV bit is set.
- * Rx descriptor fields:
- * - FW_RX_DESC_BYTES
- * Bits 15:0
- * Purpose: Indicate how many bytes in the Rx indication are used for
- * FW Rx descriptors
- * Value: 1
- */
- #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
- #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
- #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
- #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
- #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
- #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
- #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
- #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
- #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
- HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
- #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
- HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
- #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
- HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
- #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
- HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
- #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
- #define HTT_RX_FRAG_IND_BYTES \
- (4 /* msg hdr */ + \
- 4 /* flush spec */ + \
- 4 /* (unused) FW rx desc bytes spec */ + \
- 4 /* FW rx desc */)
- /**
- * @brief target -> host test message definition
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_TEST
- *
- * @details
- * The following field definitions describe the format of the test
- * message sent from the target to the host.
- * The message consists of a 4-octet header, followed by a variable
- * number of 32-bit integer values, followed by a variable number
- * of 8-bit character values.
- *
- * |31 16|15 8|7 0|
- * |-----------------------------------------------------------|
- * | num chars | num ints | msg type |
- * |-----------------------------------------------------------|
- * | int 0 |
- * |-----------------------------------------------------------|
- * | int 1 |
- * |-----------------------------------------------------------|
- * | ... |
- * |-----------------------------------------------------------|
- * | char 3 | char 2 | char 1 | char 0 |
- * |-----------------------------------------------------------|
- * | | | ... | char 4 |
- * |-----------------------------------------------------------|
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as a test message
- * Value: HTT_MSG_TYPE_TEST
- * - NUM_INTS
- * Bits 15:8
- * Purpose: indicate how many 32-bit integers follow the message header
- * - NUM_CHARS
- * Bits 31:16
- * Purpose: indicate how many 8-bit characters follow the series of integers
- */
- #define HTT_RX_TEST_NUM_INTS_M 0xff00
- #define HTT_RX_TEST_NUM_INTS_S 8
- #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
- #define HTT_RX_TEST_NUM_CHARS_S 16
- #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
- (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
- } while (0)
- #define HTT_RX_TEST_NUM_INTS_GET(word) \
- (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
- #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
- (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
- } while (0)
- #define HTT_RX_TEST_NUM_CHARS_GET(word) \
- (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
- /**
- * @brief target -> host packet log message
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_PKTLOG
- *
- * @details
- * The following field definitions describe the format of the packet log
- * message sent from the target to the host.
- * The message consists of a 4-octet header,followed by a variable number
- * of 32-bit character values.
- *
- * |31 16|15 12|11 10|9 8|7 0|
- * |------------------------------------------------------------------|
- * | payload_size | rsvd |pdev_id|mac_id| msg type |
- * |------------------------------------------------------------------|
- * | payload |
- * |------------------------------------------------------------------|
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as a pktlog message
- * Value: 0x8 (HTT_T2H_MSG_TYPE_PKTLOG)
- * - mac_id
- * Bits 9:8
- * Purpose: identifies which MAC/PHY instance generated this pktlog info
- * Value: 0-3
- * - pdev_id
- * Bits 11:10
- * Purpose: pdev_id
- * Value: 0-3
- * 0 (for rings at SOC level),
- * 1/2/3 PDEV -> 0/1/2
- * - payload_size
- * Bits 31:16
- * Purpose: explicitly specify the payload size
- * Value: payload size in bytes (payload size is a multiple of 4 bytes)
- */
- PREPACK struct htt_pktlog_msg {
- A_UINT32 header;
- A_UINT32 payload[1/* or more */];
- } POSTPACK;
- #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
- #define HTT_T2H_PKTLOG_MAC_ID_S 8
- #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
- #define HTT_T2H_PKTLOG_PDEV_ID_S 10
- #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
- #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
- #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
- (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
- } while (0)
- #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
- (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
- HTT_T2H_PKTLOG_MAC_ID_S)
- #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
- (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
- } while (0)
- #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
- (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
- HTT_T2H_PKTLOG_PDEV_ID_S)
- #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
- (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
- } while (0)
- #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
- (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
- HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
- /*
- * Rx reorder statistics
- * NB: all the fields must be defined in 4 octets size.
- */
- struct rx_reorder_stats {
- /* Non QoS MPDUs received */
- A_UINT32 deliver_non_qos;
- /* MPDUs received in-order */
- A_UINT32 deliver_in_order;
- /* Flush due to reorder timer expired */
- A_UINT32 deliver_flush_timeout;
- /* Flush due to move out of window */
- A_UINT32 deliver_flush_oow;
- /* Flush due to DELBA */
- A_UINT32 deliver_flush_delba;
- /* MPDUs dropped due to FCS error */
- A_UINT32 fcs_error;
- /* MPDUs dropped due to monitor mode non-data packet */
- A_UINT32 mgmt_ctrl;
- /* Unicast-data MPDUs dropped due to invalid peer */
- A_UINT32 invalid_peer;
- /* MPDUs dropped due to duplication (non aggregation) */
- A_UINT32 dup_non_aggr;
- /* MPDUs dropped due to processed before */
- A_UINT32 dup_past;
- /* MPDUs dropped due to duplicate in reorder queue */
- A_UINT32 dup_in_reorder;
- /* Reorder timeout happened */
- A_UINT32 reorder_timeout;
- /* invalid bar ssn */
- A_UINT32 invalid_bar_ssn;
- /* reorder reset due to bar ssn */
- A_UINT32 ssn_reset;
- /* Flush due to delete peer */
- A_UINT32 deliver_flush_delpeer;
- /* Flush due to offload*/
- A_UINT32 deliver_flush_offload;
- /* Flush due to out of buffer*/
- A_UINT32 deliver_flush_oob;
- /* MPDUs dropped due to PN check fail */
- A_UINT32 pn_fail;
- /* MPDUs dropped due to unable to allocate memory */
- A_UINT32 store_fail;
- /* Number of times the tid pool alloc succeeded */
- A_UINT32 tid_pool_alloc_succ;
- /* Number of times the MPDU pool alloc succeeded */
- A_UINT32 mpdu_pool_alloc_succ;
- /* Number of times the MSDU pool alloc succeeded */
- A_UINT32 msdu_pool_alloc_succ;
- /* Number of times the tid pool alloc failed */
- A_UINT32 tid_pool_alloc_fail;
- /* Number of times the MPDU pool alloc failed */
- A_UINT32 mpdu_pool_alloc_fail;
- /* Number of times the MSDU pool alloc failed */
- A_UINT32 msdu_pool_alloc_fail;
- /* Number of times the tid pool freed */
- A_UINT32 tid_pool_free;
- /* Number of times the MPDU pool freed */
- A_UINT32 mpdu_pool_free;
- /* Number of times the MSDU pool freed */
- A_UINT32 msdu_pool_free;
- /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
- A_UINT32 msdu_queued;
- /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
- A_UINT32 msdu_recycled;
- /* Number of MPDUs with invalid peer but A2 found in AST */
- A_UINT32 invalid_peer_a2_in_ast;
- /* Number of MPDUs with invalid peer but A3 found in AST */
- A_UINT32 invalid_peer_a3_in_ast;
- /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
- A_UINT32 invalid_peer_bmc_mpdus;
- /* Number of MSDUs with err attention word */
- A_UINT32 rxdesc_err_att;
- /* Number of MSDUs with flag of peer_idx_invalid */
- A_UINT32 rxdesc_err_peer_idx_inv;
- /* Number of MSDUs with flag of peer_idx_timeout */
- A_UINT32 rxdesc_err_peer_idx_to;
- /* Number of MSDUs with flag of overflow */
- A_UINT32 rxdesc_err_ov;
- /* Number of MSDUs with flag of msdu_length_err */
- A_UINT32 rxdesc_err_msdu_len;
- /* Number of MSDUs with flag of mpdu_length_err */
- A_UINT32 rxdesc_err_mpdu_len;
- /* Number of MSDUs with flag of tkip_mic_err */
- A_UINT32 rxdesc_err_tkip_mic;
- /* Number of MSDUs with flag of decrypt_err */
- A_UINT32 rxdesc_err_decrypt;
- /* Number of MSDUs with flag of fcs_err */
- A_UINT32 rxdesc_err_fcs;
- /* Number of Unicast (bc_mc bit is not set in attention word)
- * frames with invalid peer handler
- */
- A_UINT32 rxdesc_uc_msdus_inv_peer;
- /* Number of unicast frame directly (direct bit is set in attention word)
- * to DUT with invalid peer handler
- */
- A_UINT32 rxdesc_direct_msdus_inv_peer;
- /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
- * frames with invalid peer handler
- */
- A_UINT32 rxdesc_bmc_msdus_inv_peer;
- /* Number of MSDUs dropped due to no first MSDU flag */
- A_UINT32 rxdesc_no_1st_msdu;
- /* Number of MSDUs dropped due to ring overflow */
- A_UINT32 msdu_drop_ring_ov;
- /* Number of MSDUs dropped due to FC mismatch */
- A_UINT32 msdu_drop_fc_mismatch;
- /* Number of MSDUs dropped due to mgt frame in Remote ring */
- A_UINT32 msdu_drop_mgmt_remote_ring;
- /* Number of MSDUs dropped due to errors not reported in attention word */
- A_UINT32 msdu_drop_misc;
- /* Number of MSDUs go to offload before reorder */
- A_UINT32 offload_msdu_wal;
- /* Number of data frame dropped by offload after reorder */
- A_UINT32 offload_msdu_reorder;
- /* Number of MPDUs with sequence number in the past and within the BA window */
- A_UINT32 dup_past_within_window;
- /* Number of MPDUs with sequence number in the past and outside the BA window */
- A_UINT32 dup_past_outside_window;
- /* Number of MSDUs with decrypt/MIC error */
- A_UINT32 rxdesc_err_decrypt_mic;
- /* Number of data MSDUs received on both local and remote rings */
- A_UINT32 data_msdus_on_both_rings;
- /* MPDUs never filled */
- A_UINT32 holes_not_filled;
- };
- /*
- * Rx Remote buffer statistics
- * NB: all the fields must be defined in 4 octets size.
- */
- struct rx_remote_buffer_mgmt_stats {
- /* Total number of MSDUs reaped for Rx processing */
- A_UINT32 remote_reaped;
- /* MSDUs recycled within firmware */
- A_UINT32 remote_recycled;
- /* MSDUs stored by Data Rx */
- A_UINT32 data_rx_msdus_stored;
- /* Number of HTT indications from WAL Rx MSDU */
- A_UINT32 wal_rx_ind;
- /* Number of unconsumed HTT indications from WAL Rx MSDU */
- A_UINT32 wal_rx_ind_unconsumed;
- /* Number of HTT indications from Data Rx MSDU */
- A_UINT32 data_rx_ind;
- /* Number of unconsumed HTT indications from Data Rx MSDU */
- A_UINT32 data_rx_ind_unconsumed;
- /* Number of HTT indications from ATHBUF */
- A_UINT32 athbuf_rx_ind;
- /* Number of remote buffers requested for refill */
- A_UINT32 refill_buf_req;
- /* Number of remote buffers filled by the host */
- A_UINT32 refill_buf_rsp;
- /* Number of times MAC hw_index = f/w write_index */
- A_INT32 mac_no_bufs;
- /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
- A_INT32 fw_indices_equal;
- /* Number of times f/w finds no buffers to post */
- A_INT32 host_no_bufs;
- };
- /*
- * TXBF MU/SU packets and NDPA statistics
- * NB: all the fields must be defined in 4 octets size.
- */
- struct rx_txbf_musu_ndpa_pkts_stats {
- A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
- A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
- A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
- A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
- A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
- A_UINT32 reserved[3]; /* must be set to 0x0 */
- };
- /*
- * htt_dbg_stats_status -
- * present - The requested stats have been delivered in full.
- * This indicates that either the stats information was contained
- * in its entirety within this message, or else this message
- * completes the delivery of the requested stats info that was
- * partially delivered through earlier STATS_CONF messages.
- * partial - The requested stats have been delivered in part.
- * One or more subsequent STATS_CONF messages with the same
- * cookie value will be sent to deliver the remainder of the
- * information.
- * error - The requested stats could not be delivered, for example due
- * to a shortage of memory to construct a message holding the
- * requested stats.
- * invalid - The requested stat type is either not recognized, or the
- * target is configured to not gather the stats type in question.
- * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
- * series_done - This special value indicates that no further stats info
- * elements are present within a series of stats info elems
- * (within a stats upload confirmation message).
- */
- enum htt_dbg_stats_status {
- HTT_DBG_STATS_STATUS_PRESENT = 0,
- HTT_DBG_STATS_STATUS_PARTIAL = 1,
- HTT_DBG_STATS_STATUS_ERROR = 2,
- HTT_DBG_STATS_STATUS_INVALID = 3,
- HTT_DBG_STATS_STATUS_SERIES_DONE = 7
- };
- /**
- * @brief target -> host statistics upload
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_STATS_CONF
- *
- * @details
- * The following field definitions describe the format of the HTT target
- * to host stats upload confirmation message.
- * The message contains a cookie echoed from the HTT host->target stats
- * upload request, which identifies which request the confirmation is
- * for, and a series of tag-length-value stats information elements.
- * The tag-length header for each stats info element also includes a
- * status field, to indicate whether the request for the stat type in
- * question was fully met, partially met, unable to be met, or invalid
- * (if the stat type in question is disabled in the target).
- * A special value of all 1's in this status field is used to indicate
- * the end of the series of stats info elements.
- *
- *
- * |31 16|15 8|7 5|4 0|
- * |------------------------------------------------------------|
- * | reserved | msg type |
- * |------------------------------------------------------------|
- * | cookie LSBs |
- * |------------------------------------------------------------|
- * | cookie MSBs |
- * |------------------------------------------------------------|
- * | stats entry length | reserved | S |stat type|
- * |------------------------------------------------------------|
- * | |
- * | type-specific stats info |
- * | |
- * |------------------------------------------------------------|
- * | stats entry length | reserved | S |stat type|
- * |------------------------------------------------------------|
- * | |
- * | type-specific stats info |
- * | |
- * |------------------------------------------------------------|
- * | n/a | reserved | 111 | n/a |
- * |------------------------------------------------------------|
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this is a statistics upload confirmation message
- * Value: 0x9 (HTT_T2H_MSG_TYPE_STATS_CONF)
- * - COOKIE_LSBS
- * Bits 31:0
- * Purpose: Provide a mechanism to match a target->host stats confirmation
- * message with its preceding host->target stats request message.
- * Value: LSBs of the opaque cookie specified by the host-side requestor
- * - COOKIE_MSBS
- * Bits 31:0
- * Purpose: Provide a mechanism to match a target->host stats confirmation
- * message with its preceding host->target stats request message.
- * Value: MSBs of the opaque cookie specified by the host-side requestor
- *
- * Stats Information Element tag-length header fields:
- * - STAT_TYPE
- * Bits 4:0
- * Purpose: identifies the type of statistics info held in the
- * following information element
- * Value: htt_dbg_stats_type
- * - STATUS
- * Bits 7:5
- * Purpose: indicate whether the requested stats are present
- * Value: htt_dbg_stats_status, including a special value (0x7) to mark
- * the completion of the stats entry series
- * - LENGTH
- * Bits 31:16
- * Purpose: indicate the stats information size
- * Value: This field specifies the number of bytes of stats information
- * that follows the element tag-length header.
- * It is expected but not required that this length is a multiple of
- * 4 bytes. Even if the length is not an integer multiple of 4, the
- * subsequent stats entry header will begin on a 4-byte aligned
- * boundary.
- */
- #define HTT_T2H_STATS_COOKIE_SIZE 8
- #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
- #define HTT_T2H_STATS_CONF_HDR_SIZE 4
- #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
- #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
- #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
- #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
- #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
- #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
- #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
- #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
- (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
- } while (0)
- #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
- (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
- HTT_T2H_STATS_CONF_TLV_TYPE_S)
- #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
- (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
- } while (0)
- #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
- (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
- HTT_T2H_STATS_CONF_TLV_STATUS_S)
- #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
- (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
- } while (0)
- #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
- (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
- HTT_T2H_STATS_CONF_TLV_LENGTH_S)
- #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
- #define HTT_MAX_AGGR 64
- #define HTT_HL_MAX_AGGR 18
- /**
- * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG
- *
- * @details
- * The following field definitions describe the format of the HTT host
- * to target frag_desc/msdu_ext bank configuration message.
- * The message contains the based address and the min and max id of the
- * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
- * MSDU_EXT/FRAG_DESC.
- * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
- * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
- * the hardware does the mapping/translation.
- *
- * Total banks that can be configured is configured to 16.
- *
- * This should be called before any TX has be initiated by the HTT
- *
- * |31 16|15 8|7 5|4 0|
- * |------------------------------------------------------------|
- * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
- * |------------------------------------------------------------|
- * | BANK0_BASE_ADDRESS (bits 31:0) |
- #if HTT_PADDR64
- * | BANK0_BASE_ADDRESS (bits 63:32) |
- #endif
- * |------------------------------------------------------------|
- * | ... |
- * |------------------------------------------------------------|
- * | BANK15_BASE_ADDRESS (bits 31:0) |
- #if HTT_PADDR64
- * | BANK15_BASE_ADDRESS (bits 63:32) |
- #endif
- * |------------------------------------------------------------|
- * | BANK0_MAX_ID | BANK0_MIN_ID |
- * |------------------------------------------------------------|
- * | ... |
- * |------------------------------------------------------------|
- * | BANK15_MAX_ID | BANK15_MIN_ID |
- * |------------------------------------------------------------|
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Value: 0x6 (HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG)
- * for systems with 64-bit format for bus addresses:
- * - BANKx_BASE_ADDRESS_LO
- * Bits 31:0
- * Purpose: Provide a mechanism to specify the base address of the
- * MSDU_EXT bank physical/bus address.
- * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
- * - BANKx_BASE_ADDRESS_HI
- * Bits 31:0
- * Purpose: Provide a mechanism to specify the base address of the
- * MSDU_EXT bank physical/bus address.
- * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
- * for systems with 32-bit format for bus addresses:
- * - BANKx_BASE_ADDRESS
- * Bits 31:0
- * Purpose: Provide a mechanism to specify the base address of the
- * MSDU_EXT bank physical/bus address.
- * Value: MSDU_EXT bank physical / bus address
- * - BANKx_MIN_ID
- * Bits 15:0
- * Purpose: Provide a mechanism to specify the min index that needs to
- * mapped.
- * - BANKx_MAX_ID
- * Bits 31:16
- * Purpose: Provide a mechanism to specify the max index that needs to
- * mapped.
- *
- */
- /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
- * safe value.
- * @note MAX supported banks is 16.
- */
- #define HTT_TX_MSDU_EXT_BANK_MAX 4
- #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
- #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
- #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
- #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
- #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
- #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
- #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
- #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
- #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
- #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
- #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
- #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
- #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
- (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
- } while (0)
- #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
- (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
- #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
- (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
- } while (0)
- #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
- (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
- #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
- (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
- } while (0)
- #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
- (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
- #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
- (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
- } while (0)
- #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
- (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
- #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
- (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
- } while (0)
- #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
- (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
- #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
- (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
- } while (0)
- #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
- (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
- /*
- * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
- * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
- * addresses are stored in a XXX-bit field.
- * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
- * htt_tx_frag_desc64_bank_cfg_t structs.
- */
- #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
- _paddr_bits_, \
- _paddr__bank_base_address_) \
- PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
- /** word 0 \
- * msg_type: 8, \
- * pdev_id: 2, \
- * swap: 1, \
- * reserved0: 5, \
- * num_banks: 8, \
- * desc_size: 8; \
- */ \
- A_UINT32 word0; \
- /* \
- * If bank_base_address is 64 bits, the upper / lower halves are stored \
- * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
- * the second A_UINT32). \
- */ \
- _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
- A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
- } POSTPACK
- /* define htt_tx_frag_desc32_bank_cfg_t */
- TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
- /* define htt_tx_frag_desc64_bank_cfg_t */
- TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
- /*
- * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
- * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
- */
- #if HTT_PADDR64
- #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
- #else
- #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
- #endif
- /**
- * @brief target -> host HTT TX Credit total count update message definition
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND
- *
- *|31 16|15|14 9| 8 |7 0 |
- *|---------------------+--+----------+-------+----------|
- *|cur htt credit delta | Q| reserved | sign | msg type |
- *|------------------------------------------------------|
- *
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as a htt tx credit delta update message
- * Value: 0xf (HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND)
- * - SIGN
- * Bits 8
- * identifies whether credit delta is positive or negative
- * Value:
- * - 0x0: credit delta is positive, rebalance in some buffers
- * - 0x1: credit delta is negative, rebalance out some buffers
- * - reserved
- * Bits 14:9
- * Value: 0x0
- * - TXQ_GRP
- * Bit 15
- * Purpose: indicates whether any tx queue group information elements
- * are appended to the tx credit update message
- * Value: 0 -> no tx queue group information element is present
- * 1 -> a tx queue group information element immediately follows
- * - DELTA_COUNT
- * Bits 31:16
- * Purpose: Specify current htt credit delta absolute count
- */
- #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
- #define HTT_TX_CREDIT_SIGN_BIT_S 8
- #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
- #define HTT_TX_CREDIT_TXQ_GRP_S 15
- #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
- #define HTT_TX_CREDIT_DELTA_ABS_S 16
- #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
- (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
- } while (0)
- #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
- (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
- #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
- (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
- } while (0)
- #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
- (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
- #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
- (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
- } while (0)
- #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
- (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
- #define HTT_TX_CREDIT_MSG_BYTES 4
- #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
- #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
- /**
- * @brief HTT WDI_IPA Operation Response Message
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE
- *
- * @details
- * HTT WDI_IPA Operation Response message is sent by target
- * to host confirming suspend or resume operation.
- * |31 24|23 16|15 8|7 0|
- * |----------------+----------------+----------------+----------------|
- * | op_code | Rsvd | msg_type |
- * |-------------------------------------------------------------------|
- * | Rsvd | Response len |
- * |-------------------------------------------------------------------|
- * | |
- * | Response-type specific info |
- * | |
- * | |
- * |-------------------------------------------------------------------|
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: Identifies this as WDI_IPA Operation Response message
- * value: = 0x14 (HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE)
- * - OP_CODE
- * Bits 31:16
- * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
- * value: = enum htt_wdi_ipa_op_code
- * - RSP_LEN
- * Bits 16:0
- * Purpose: length for the response-type specific info
- * value: = length in bytes for response-type specific info
- * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
- * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
- */
- PREPACK struct htt_wdi_ipa_op_response_t
- {
- /* DWORD 0: flags and meta-data */
- A_UINT32
- msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
- reserved1: 8,
- op_code: 16;
- A_UINT32
- rsp_len: 16,
- reserved2: 16;
- } POSTPACK;
- #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
- #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
- #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
- #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
- #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
- #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
- (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
- #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
- } while (0)
- #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
- (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
- #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
- ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
- } while (0)
- enum htt_phy_mode {
- htt_phy_mode_11a = 0,
- htt_phy_mode_11g = 1,
- htt_phy_mode_11b = 2,
- htt_phy_mode_11g_only = 3,
- htt_phy_mode_11na_ht20 = 4,
- htt_phy_mode_11ng_ht20 = 5,
- htt_phy_mode_11na_ht40 = 6,
- htt_phy_mode_11ng_ht40 = 7,
- htt_phy_mode_11ac_vht20 = 8,
- htt_phy_mode_11ac_vht40 = 9,
- htt_phy_mode_11ac_vht80 = 10,
- htt_phy_mode_11ac_vht20_2g = 11,
- htt_phy_mode_11ac_vht40_2g = 12,
- htt_phy_mode_11ac_vht80_2g = 13,
- htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
- htt_phy_mode_11ac_vht160 = 15,
- htt_phy_mode_max,
- };
- /**
- * @brief target -> host HTT channel change indication
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CHANGE
- *
- * @details
- * Specify when a channel change occurs.
- * This allows the host to precisely determine which rx frames arrived
- * on the old channel and which rx frames arrived on the new channel.
- *
- *|31 |7 0 |
- *|-------------------------------------------+----------|
- *| reserved | msg type |
- *|------------------------------------------------------|
- *| primary_chan_center_freq_mhz |
- *|------------------------------------------------------|
- *| contiguous_chan1_center_freq_mhz |
- *|------------------------------------------------------|
- *| contiguous_chan2_center_freq_mhz |
- *|------------------------------------------------------|
- *| phy_mode |
- *|------------------------------------------------------|
- *
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as a htt channel change indication message
- * Value: 0x15 (HTT_T2H_MSG_TYPE_CHAN_CHANGE)
- * - PRIMARY_CHAN_CENTER_FREQ_MHZ
- * Bits 31:0
- * Purpose: identify the (center of the) new 20 MHz primary channel
- * Value: center frequency of the 20 MHz primary channel, in MHz units
- * - CONTIG_CHAN1_CENTER_FREQ_MHZ
- * Bits 31:0
- * Purpose: identify the (center of the) contiguous frequency range
- * comprising the new channel.
- * For example, if the new channel is a 80 MHz channel extending
- * 60 MHz beyond the primary channel, this field would be 30 larger
- * than the primary channel center frequency field.
- * Value: center frequency of the contiguous frequency range comprising
- * the full channel in MHz units
- * (80+80 channels also use the CONTIG_CHAN2 field)
- * - CONTIG_CHAN2_CENTER_FREQ_MHZ
- * Bits 31:0
- * Purpose: Identify the (center of the) 80 MHz extension frequency range
- * within a VHT 80+80 channel.
- * This field is only relevant for VHT 80+80 channels.
- * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
- * channel (arbitrary value for cases besides VHT 80+80)
- * - PHY_MODE
- * Bits 31:0
- * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
- * and band
- * Value: htt_phy_mode enum value
- */
- PREPACK struct htt_chan_change_t
- {
- /* DWORD 0: flags and meta-data */
- A_UINT32
- msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
- reserved1: 24;
- A_UINT32 primary_chan_center_freq_mhz;
- A_UINT32 contig_chan1_center_freq_mhz;
- A_UINT32 contig_chan2_center_freq_mhz;
- A_UINT32 phy_mode;
- } POSTPACK;
- /*
- * Due to historical / backwards-compatibility reasons, maintain the
- * below htt_chan_change_msg struct definition, which needs to be
- * consistent with the above htt_chan_change_t struct definition
- * (aside from the htt_chan_change_t definition including the msg_type
- * dword within the message, and the htt_chan_change_msg only containing
- * the payload of the message that follows the msg_type dword).
- */
- PREPACK struct htt_chan_change_msg {
- A_UINT32 chan_mhz; /* frequency in mhz */
- A_UINT32 band_center_freq1; /* Center frequency 1 in MHz */
- A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
- A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
- } POSTPACK;
- #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
- #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
- #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
- #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
- #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
- #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
- #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
- #define HTT_CHAN_CHANGE_PHY_MODE_S 0
- #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
- (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
- } while (0)
- #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
- (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
- >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
- #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
- (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
- } while (0)
- #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
- (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
- >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
- #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
- (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
- } while (0)
- #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
- (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
- >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
- #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
- (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
- } while (0)
- #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
- (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
- >> HTT_CHAN_CHANGE_PHY_MODE_S)
- #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
- /**
- * @brief rx offload packet error message
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR
- *
- * @details
- * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
- * of target payload like mic err.
- *
- * |31 24|23 16|15 8|7 0|
- * |----------------+----------------+----------------+----------------|
- * | tid | vdev_id | msg_sub_type | msg_type |
- * |-------------------------------------------------------------------|
- * : (sub-type dependent content) :
- * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
- * Header fields:
- * - msg_type
- * Bits 7:0
- * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
- * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
- * - msg_sub_type
- * Bits 15:8
- * Purpose: Identifies which type of rx error is reported by this message
- * value: htt_rx_ofld_pkt_err_type
- * - vdev_id
- * Bits 23:16
- * Purpose: Identifies which vdev received the erroneous rx frame
- * value:
- * - tid
- * Bits 31:24
- * Purpose: Identifies the traffic type of the rx frame
- * value:
- *
- * - The payload fields used if the sub-type == MIC error are shown below.
- * Note - MIC err is per MSDU, while PN is per MPDU.
- * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
- * with MIC err in A-MSDU case, so FW will send only one HTT message
- * with the PN of this MPDU attached to indicate MIC err for one MPDU
- * instead of sending separate HTT messages for each wrong MSDU within
- * the MPDU.
- *
- * |31 24|23 16|15 8|7 0|
- * |----------------+----------------+----------------+----------------|
- * | Rsvd | key_id | peer_id |
- * |-------------------------------------------------------------------|
- * | receiver MAC addr 31:0 |
- * |-------------------------------------------------------------------|
- * | Rsvd | receiver MAC addr 47:32 |
- * |-------------------------------------------------------------------|
- * | transmitter MAC addr 31:0 |
- * |-------------------------------------------------------------------|
- * | Rsvd | transmitter MAC addr 47:32 |
- * |-------------------------------------------------------------------|
- * | PN 31:0 |
- * |-------------------------------------------------------------------|
- * | Rsvd | PN 47:32 |
- * |-------------------------------------------------------------------|
- * - peer_id
- * Bits 15:0
- * Purpose: identifies which peer is frame is from
- * value:
- * - key_id
- * Bits 23:16
- * Purpose: identifies key_id of rx frame
- * value:
- * - RA_31_0 (receiver MAC addr 31:0)
- * Bits 31:0
- * Purpose: identifies by MAC address which vdev received the frame
- * value: MAC address lower 4 bytes
- * - RA_47_32 (receiver MAC addr 47:32)
- * Bits 15:0
- * Purpose: identifies by MAC address which vdev received the frame
- * value: MAC address upper 2 bytes
- * - TA_31_0 (transmitter MAC addr 31:0)
- * Bits 31:0
- * Purpose: identifies by MAC address which peer transmitted the frame
- * value: MAC address lower 4 bytes
- * - TA_47_32 (transmitter MAC addr 47:32)
- * Bits 15:0
- * Purpose: identifies by MAC address which peer transmitted the frame
- * value: MAC address upper 2 bytes
- * - PN_31_0
- * Bits 31:0
- * Purpose: Identifies pn of rx frame
- * value: PN lower 4 bytes
- * - PN_47_32
- * Bits 15:0
- * Purpose: Identifies pn of rx frame
- * value:
- * TKIP or CCMP: PN upper 2 bytes
- * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
- */
- enum htt_rx_ofld_pkt_err_type {
- HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
- HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
- };
- /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
- #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
- #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
- #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
- #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
- #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
- #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
- #define HTT_RX_OFLD_PKT_ERR_TID_S 24
- #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
- (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
- >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
- #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
- ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
- } while (0)
- #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
- (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
- #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
- } while (0)
- #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
- (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
- #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
- ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
- } while (0)
- /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
- (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
- HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
- } while (0)
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
- (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
- HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
- ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
- } while (0)
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
- (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
- HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
- ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
- } while (0)
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
- (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
- HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
- ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
- } while (0)
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
- (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
- HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
- ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
- } while (0)
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
- (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
- HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
- ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
- } while (0)
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
- (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
- HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
- ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
- } while (0)
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
- (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
- HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
- #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
- ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
- } while (0)
- /**
- * @brief target -> host peer rate report message
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_RATE_REPORT
- *
- * @details
- * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
- * justified rate of all the peers.
- *
- * |31 24|23 16|15 8|7 0|
- * |----------------+----------------+----------------+----------------|
- * | peer_count | | msg_type |
- * |-------------------------------------------------------------------|
- * : Payload (variant number of peer rate report) :
- * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
- * Header fields:
- * - msg_type
- * Bits 7:0
- * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
- * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
- * - reserved
- * Bits 15:8
- * Purpose:
- * value:
- * - peer_count
- * Bits 31:16
- * Purpose: Specify how many peer rate report elements are present in the payload.
- * value:
- *
- * Payload:
- * There are variant number of peer rate report follow the first 32 bits.
- * The peer rate report is defined as follows.
- *
- * |31 20|19 16|15 0|
- * |-----------------------+---------+---------------------------------|-
- * | reserved | phy | peer_id | \
- * |-------------------------------------------------------------------| -> report #0
- * | rate | /
- * |-----------------------+---------+---------------------------------|-
- * | reserved | phy | peer_id | \
- * |-------------------------------------------------------------------| -> report #1
- * | rate | /
- * |-----------------------+---------+---------------------------------|-
- * | reserved | phy | peer_id | \
- * |-------------------------------------------------------------------| -> report #2
- * | rate | /
- * |-------------------------------------------------------------------|-
- * : :
- * : :
- * : :
- * :-------------------------------------------------------------------:
- *
- * - peer_id
- * Bits 15:0
- * Purpose: identify the peer
- * value:
- * - phy
- * Bits 19:16
- * Purpose: identify which phy is in use
- * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
- * Please see enum htt_peer_report_phy_type for detail.
- * - reserved
- * Bits 31:20
- * Purpose:
- * value:
- * - rate
- * Bits 31:0
- * Purpose: represent the justified rate of the peer specified by peer_id
- * value:
- */
- enum htt_peer_rate_report_phy_type {
- HTT_PEER_RATE_REPORT_11B = 0,
- HTT_PEER_RATE_REPORT_11A_G,
- HTT_PEER_RATE_REPORT_11N,
- HTT_PEER_RATE_REPORT_11AC,
- };
- #define HTT_PEER_RATE_REPORT_SIZE 8
- #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
- #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
- #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
- #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
- #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
- #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
- #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
- (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
- >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
- #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
- ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
- } while (0)
- #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
- (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
- >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
- #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
- } while (0)
- #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
- (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
- >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
- #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
- ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
- } while (0)
- /**
- * @brief target -> host flow pool map message
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
- *
- * @details
- * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
- * a flow of descriptors.
- *
- * This message is in TLV format and indicates the parameters to be setup a
- * flow in the host. Each entry indicates that a particular flow ID is ready to
- * receive descriptors from a specified pool.
- *
- * The message would appear as follows:
- *
- * |31 24|23 16|15 8|7 0|
- * |----------------+----------------+----------------+----------------|
- * header | reserved | num_flows | msg_type |
- * |-------------------------------------------------------------------|
- * | |
- * : payload :
- * | |
- * |-------------------------------------------------------------------|
- *
- * The header field is one DWORD long and is interpreted as follows:
- * b'0:7 - msg_type: Set to 0x18 (HTT_T2H_MSG_TYPE_FLOW_POOL_MAP)
- * b'8-15 - num_flows: This will indicate the number of flows being setup in
- * this message
- * b'16-31 - reserved: These bits are reserved for future use
- *
- * Payload:
- * The payload would contain multiple objects of the following structure. Each
- * object represents a flow.
- *
- * |31 24|23 16|15 8|7 0|
- * |----------------+----------------+----------------+----------------|
- * header | reserved | num_flows | msg_type |
- * |-------------------------------------------------------------------|
- * payload0| flow_type |
- * |-------------------------------------------------------------------|
- * | flow_id |
- * |-------------------------------------------------------------------|
- * | reserved0 | flow_pool_id |
- * |-------------------------------------------------------------------|
- * | reserved1 | flow_pool_size |
- * |-------------------------------------------------------------------|
- * | reserved2 |
- * |-------------------------------------------------------------------|
- * payload1| flow_type |
- * |-------------------------------------------------------------------|
- * | flow_id |
- * |-------------------------------------------------------------------|
- * | reserved0 | flow_pool_id |
- * |-------------------------------------------------------------------|
- * | reserved1 | flow_pool_size |
- * |-------------------------------------------------------------------|
- * | reserved2 |
- * |-------------------------------------------------------------------|
- * | . |
- * | . |
- * | . |
- * |-------------------------------------------------------------------|
- *
- * Each payload is 5 DWORDS long and is interpreted as follows:
- * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
- * this flow is associated. It can be VDEV, peer,
- * or tid (AC). Based on enum htt_flow_type.
- *
- * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
- * object. For flow_type vdev it is set to the
- * vdevid, for peer it is peerid and for tid, it is
- * tid_num.
- *
- * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
- * in the host for this flow
- * b'16:31 - reserved0: This field in reserved for the future. In case
- * we have a hierarchical implementation (HCM) of
- * pools, it can be used to indicate the ID of the
- * parent-pool.
- *
- * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
- * Descriptors for this flow will be
- * allocated from this pool in the host.
- * b'16:31 - reserved1: This field in reserved for the future. In case
- * we have a hierarchical implementation of pools,
- * it can be used to indicate the max number of
- * descriptors in the pool. The b'0:15 can be used
- * to indicate min number of descriptors in the
- * HCM scheme.
- *
- * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
- * we have a hierarchical implementation of pools,
- * b'0:15 can be used to indicate the
- * priority-based borrowing (PBB) threshold of
- * the flow's pool. The b'16:31 are still left
- * reserved.
- */
- enum htt_flow_type {
- FLOW_TYPE_VDEV = 0,
- /* Insert new flow types above this line */
- };
- PREPACK struct htt_flow_pool_map_payload_t {
- A_UINT32 flow_type;
- A_UINT32 flow_id;
- A_UINT32 flow_pool_id:16,
- reserved0:16;
- A_UINT32 flow_pool_size:16,
- reserved1:16;
- A_UINT32 reserved2;
- } POSTPACK;
- #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
- #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
- (sizeof(struct htt_flow_pool_map_payload_t))
- #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
- #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
- #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
- #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
- #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
- #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
- #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
- #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
- #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
- #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
- #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
- (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
- #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
- (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
- #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
- (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
- #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
- (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
- HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
- #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
- (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
- HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
- #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
- ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
- } while (0)
- #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
- ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
- } while (0)
- #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
- ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
- } while (0)
- #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
- ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
- } while (0)
- #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
- ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
- } while (0)
- /**
- * @brief target -> host flow pool unmap message
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
- *
- * @details
- * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
- * down a flow of descriptors.
- * This message indicates that for the flow (whose ID is provided) is wanting
- * to stop receiving descriptors. This flow ID corresponds to the ID of the
- * pool of descriptors from where descriptors are being allocated for this
- * flow. When a flow (and its pool) are unmapped, all the child-pools will also
- * be unmapped by the host.
- *
- * The message would appear as follows:
- *
- * |31 24|23 16|15 8|7 0|
- * |----------------+----------------+----------------+----------------|
- * | reserved0 | msg_type |
- * |-------------------------------------------------------------------|
- * | flow_type |
- * |-------------------------------------------------------------------|
- * | flow_id |
- * |-------------------------------------------------------------------|
- * | reserved1 | flow_pool_id |
- * |-------------------------------------------------------------------|
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to 0x19
- * (HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP)
- * b'8:31 - reserved0: Reserved for future use
- *
- * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
- * this flow is associated. It can be VDEV, peer,
- * or tid (AC). Based on enum htt_flow_type.
- *
- * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
- * object. For flow_type vdev it is set to the
- * vdevid, for peer it is peerid and for tid, it is
- * tid_num.
- *
- * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
- * used in the host for this flow
- * b'16:31 - reserved0: This field in reserved for the future.
- *
- */
- PREPACK struct htt_flow_pool_unmap_t {
- A_UINT32 msg_type:8,
- reserved0:24;
- A_UINT32 flow_type;
- A_UINT32 flow_id;
- A_UINT32 flow_pool_id:16,
- reserved1:16;
- } POSTPACK;
- #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
- #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
- #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
- #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
- #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
- #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
- #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
- #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
- (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
- HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
- #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
- (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
- #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
- (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
- HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
- #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
- ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
- } while (0)
- #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
- ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
- } while (0)
- #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
- ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
- } while (0)
- /**
- * @brief target -> host SRING setup done message
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
- *
- * @details
- * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
- * SRNG ring setup is done
- *
- * This message indicates whether the last setup operation is successful.
- * It will be sent to host when host set respose_required bit in
- * HTT_H2T_MSG_TYPE_SRING_SETUP.
- * The message would appear as follows:
- *
- * |31 24|23 16|15 8|7 0|
- * |--------------- +----------------+----------------+----------------|
- * | setup_status | ring_id | pdev_id | msg_type |
- * |-------------------------------------------------------------------|
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to 0x1a
- * (HTT_T2H_MSG_TYPE_SRING_SETUP_DONE)
- * b'8:15 - pdev_id:
- * 0 (for rings at SOC/UMAC level),
- * 1/2/3 mac id (for rings at LMAC level)
- * b'16:23 - ring_id: Identify the ring which is set up
- * More details can be got from enum htt_srng_ring_id
- * b'24:31 - setup_status: Indicate status of setup operation
- * Refer to htt_ring_setup_status
- */
- PREPACK struct htt_sring_setup_done_t {
- A_UINT32 msg_type: 8,
- pdev_id: 8,
- ring_id: 8,
- setup_status: 8;
- } POSTPACK;
- enum htt_ring_setup_status {
- htt_ring_setup_status_ok = 0,
- htt_ring_setup_status_error,
- };
- #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
- #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
- #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
- #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
- (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
- HTT_SRING_SETUP_DONE_PDEV_ID_S)
- #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
- } while (0)
- #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
- #define HTT_SRING_SETUP_DONE_RING_ID_S 16
- #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
- (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
- HTT_SRING_SETUP_DONE_RING_ID_S)
- #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
- } while (0)
- #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
- #define HTT_SRING_SETUP_DONE_STATUS_S 24
- #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
- (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
- HTT_SRING_SETUP_DONE_STATUS_S)
- #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
- } while (0)
- /**
- * @brief target -> flow map flow info
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
- *
- * @details
- * HTT TX map flow entry with tqm flow pointer
- * Sent from firmware to host to add tqm flow pointer in corresponding
- * flow search entry. Flow metadata is replayed back to host as part of this
- * struct to enable host to find the specific flow search entry
- *
- * The message would appear as follows:
- *
- * |31 28|27 18|17 14|13 8|7 0|
- * |-------+------------------------------------------+----------------|
- * | rsvd0 | fse_hsh_idx | msg_type |
- * |-------------------------------------------------------------------|
- * | rsvd1 | tid | peer_id |
- * |-------------------------------------------------------------------|
- * | tqm_flow_pntr_lo |
- * |-------------------------------------------------------------------|
- * | tqm_flow_pntr_hi |
- * |-------------------------------------------------------------------|
- * | fse_meta_data |
- * |-------------------------------------------------------------------|
- *
- * The message is interpreted as follows:
- *
- * dword0 - b'0:7 - msg_type: This will be set to 0x1b
- * (HTT_T2H_MSG_TYPE_MAP_FLOW_INFO)
- *
- * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
- * for this flow entry
- *
- * dword0 - b'28:31 - rsvd0: Reserved for future use
- *
- * dword1 - b'0:13 - peer_id: Software peer id given by host during association
- *
- * dword1 - b'14:17 - tid
- *
- * dword1 - b'18:31 - rsvd1: Reserved for future use
- *
- * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
- *
- * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
- *
- * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
- * given by host
- */
- PREPACK struct htt_tx_map_flow_info {
- A_UINT32
- msg_type: 8,
- fse_hsh_idx: 20,
- rsvd0: 4;
- A_UINT32
- peer_id: 14,
- tid: 4,
- rsvd1: 14;
- A_UINT32 tqm_flow_pntr_lo;
- A_UINT32 tqm_flow_pntr_hi;
- struct htt_tx_flow_metadata fse_meta_data;
- } POSTPACK;
- /* DWORD 0 */
- #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
- #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
- /* DWORD 1 */
- #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
- #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
- #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
- #define HTT_TX_MAP_FLOW_INFO_TID_S 14
- /* DWORD 0 */
- #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
- (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
- HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
- #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
- ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
- } while (0)
- /* DWORD 1 */
- #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
- (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
- HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
- #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
- ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
- } while (0)
- #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
- (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
- HTT_TX_MAP_FLOW_INFO_TID_S)
- #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
- ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
- } while (0)
- /*
- * htt_dbg_ext_stats_status -
- * present - The requested stats have been delivered in full.
- * This indicates that either the stats information was contained
- * in its entirety within this message, or else this message
- * completes the delivery of the requested stats info that was
- * partially delivered through earlier STATS_CONF messages.
- * partial - The requested stats have been delivered in part.
- * One or more subsequent STATS_CONF messages with the same
- * cookie value will be sent to deliver the remainder of the
- * information.
- * error - The requested stats could not be delivered, for example due
- * to a shortage of memory to construct a message holding the
- * requested stats.
- * invalid - The requested stat type is either not recognized, or the
- * target is configured to not gather the stats type in question.
- */
- enum htt_dbg_ext_stats_status {
- HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
- HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
- HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
- HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
- };
- /**
- * @brief target -> host ppdu stats upload
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_PPDU_STATS_IND
- *
- * @details
- * The following field definitions describe the format of the HTT target
- * to host ppdu stats indication message.
- *
- *
- * |31 24|23 16|15 12|11 10|9 8|7 0 |
- * |-----------------------------+-------+-------+--------+---------------|
- * | payload_size | rsvd |pdev_id|mac_id | msg type |
- * |-------------+---------------+-------+-------+--------+---------------|
- * | tgt_private | ppdu_id |
- * |-------------+--------------------------------------------------------|
- * | Timestamp in us |
- * |----------------------------------------------------------------------|
- * | reserved |
- * |----------------------------------------------------------------------|
- * | type-specific stats info |
- * | (see htt_ppdu_stats.h) |
- * |----------------------------------------------------------------------|
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: Identifies this is a PPDU STATS indication
- * message.
- * Value: 0x1d (HTT_T2H_MSG_TYPE_PPDU_STATS_IND)
- * - mac_id
- * Bits 9:8
- * Purpose: mac_id of this ppdu_id
- * Value: 0-3
- * - pdev_id
- * Bits 11:10
- * Purpose: pdev_id of this ppdu_id
- * Value: 0-3
- * 0 (for rings at SOC level),
- * 1/2/3 PDEV -> 0/1/2
- * - payload_size
- * Bits 31:16
- * Purpose: total tlv size
- * Value: payload_size in bytes
- */
- #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
- #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
- #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
- #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
- #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
- #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
- #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
- #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0x00FFFFFF
- #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
- /* bits 31:24 are used by the target for internal purposes */
- #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
- (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
- } while (0)
- #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
- (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
- HTT_T2H_PPDU_STATS_MAC_ID_S)
- #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
- (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
- } while (0)
- #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
- (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
- HTT_T2H_PPDU_STATS_PDEV_ID_S)
- #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
- (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
- } while (0)
- #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
- (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
- HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
- #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
- do { \
- /*HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value);*/ \
- (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
- } while (0)
- #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
- (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
- HTT_T2H_PPDU_STATS_PPDU_ID_S)
- /* htt_t2h_ppdu_stats_ind_hdr_t
- * This struct contains the fields within the header of the
- * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
- * stats info.
- * This struct assumes little-endian layout, and thus is only
- * suitable for use within processors known to be little-endian
- * (such as the target).
- * In contrast, the above macros provide endian-portable methods
- * to get and set the bitfields within this PPDU_STATS_IND header.
- */
- typedef struct {
- A_UINT32 msg_type: 8, /* bits 7:0 */
- mac_id: 2, /* bits 9:8 */
- pdev_id: 2, /* bits 11:10 */
- reserved1: 4, /* bits 15:12 */
- payload_size: 16; /* bits 31:16 */
- A_UINT32 ppdu_id;
- A_UINT32 timestamp_us;
- A_UINT32 reserved2;
- } htt_t2h_ppdu_stats_ind_hdr_t;
- /**
- * @brief target -> host extended statistics upload
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_EXT_STATS_CONF
- *
- * @details
- * The following field definitions describe the format of the HTT target
- * to host stats upload confirmation message.
- * The message contains a cookie echoed from the HTT host->target stats
- * upload request, which identifies which request the confirmation is
- * for, and a single stats can span over multiple HTT stats indication
- * due to the HTT message size limitation so every HTT ext stats indication
- * will have tag-length-value stats information elements.
- * The tag-length header for each HTT stats IND message also includes a
- * status field, to indicate whether the request for the stat type in
- * question was fully met, partially met, unable to be met, or invalid
- * (if the stat type in question is disabled in the target).
- * A Done bit 1's indicate the end of the of stats info elements.
- *
- *
- * |31 16|15 12|11|10 8|7 5|4 0|
- * |--------------------------------------------------------------|
- * | reserved | msg type |
- * |--------------------------------------------------------------|
- * | cookie LSBs |
- * |--------------------------------------------------------------|
- * | cookie MSBs |
- * |--------------------------------------------------------------|
- * | stats entry length | rsvd | D| S | stat type |
- * |--------------------------------------------------------------|
- * | type-specific stats info |
- * | (see htt_stats.h) |
- * |--------------------------------------------------------------|
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: Identifies this is a extended statistics upload confirmation
- * message.
- * Value: 0x1c (HTT_T2H_MSG_TYPE_EXT_STATS_CONF)
- * - COOKIE_LSBS
- * Bits 31:0
- * Purpose: Provide a mechanism to match a target->host stats confirmation
- * message with its preceding host->target stats request message.
- * Value: LSBs of the opaque cookie specified by the host-side requestor
- * - COOKIE_MSBS
- * Bits 31:0
- * Purpose: Provide a mechanism to match a target->host stats confirmation
- * message with its preceding host->target stats request message.
- * Value: MSBs of the opaque cookie specified by the host-side requestor
- *
- * Stats Information Element tag-length header fields:
- * - STAT_TYPE
- * Bits 7:0
- * Purpose: identifies the type of statistics info held in the
- * following information element
- * Value: htt_dbg_ext_stats_type
- * - STATUS
- * Bits 10:8
- * Purpose: indicate whether the requested stats are present
- * Value: htt_dbg_ext_stats_status
- * - DONE
- * Bits 11
- * Purpose:
- * Indicates the completion of the stats entry, this will be the last
- * stats conf HTT segment for the requested stats type.
- * Value:
- * 0 -> the stats retrieval is ongoing
- * 1 -> the stats retrieval is complete
- * - LENGTH
- * Bits 31:16
- * Purpose: indicate the stats information size
- * Value: This field specifies the number of bytes of stats information
- * that follows the element tag-length header.
- * It is expected but not required that this length is a multiple of
- * 4 bytes.
- */
- #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
- #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
- #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
- #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
- #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
- #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
- #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
- #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
- #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
- #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
- #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
- #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
- (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
- } while (0)
- #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
- (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
- HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
- #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
- (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
- } while (0)
- #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
- (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
- HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
- #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
- (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
- } while (0)
- #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
- (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
- HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
- #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
- (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
- } while (0)
- #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
- (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
- HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
- /**
- * @brief target -> host streaming statistics upload
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_STREAMING_STATS_IND
- *
- * @details
- * The following field definitions describe the format of the HTT target
- * to host streaming stats upload indication message.
- * The host can use a STREAMING_STATS_REQ message to enable the target to
- * produce an ongoing series of STREAMING_STATS_IND messages, and can also
- * use the STREAMING_STATS_REQ message to halt the target's production of
- * STREAMING_STATS_IND messages.
- * The STREAMING_STATS_IND message contains a payload of TLVs containing
- * the stats enabled by the host's STREAMING_STATS_REQ message.
- *
- * |31 8|7 0|
- * |--------------------------------------------------------------|
- * | reserved | msg type |
- * |--------------------------------------------------------------|
- * | type-specific stats info |
- * | (see htt_stats.h) |
- * |--------------------------------------------------------------|
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: Identifies this as a streaming statistics upload indication
- * message.
- * Value: 0x2f (HTT_T2H_MSG_TYPE_STREAMING_STATS_IND)
- */
- #define HTT_T2H_STREAMING_STATS_IND_HDR_SIZE 4
- typedef enum {
- HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
- HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
- HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
- HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
- HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
- HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
- /* Reserved from 128 - 255 for target internal use.*/
- HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
- } HTT_PEER_TYPE;
- /** macro to convert MAC address from char array to HTT word format */
- #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
- (phtt_mac_addr)->mac_addr31to0 = \
- (((c_macaddr)[0] << 0) | \
- ((c_macaddr)[1] << 8) | \
- ((c_macaddr)[2] << 16) | \
- ((c_macaddr)[3] << 24)); \
- (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
- } while (0)
- /**
- * @brief target -> host monitor mac header indication message
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND
- *
- * @details
- * The following diagram shows the format of the monitor mac header message
- * sent from the target to the host.
- * This message is primarily sent when promiscuous rx mode is enabled.
- * One message is sent per rx PPDU.
- *
- * |31 24|23 16|15 8|7 0|
- * |-------------------------------------------------------------|
- * | peer_id | reserved0 | msg_type |
- * |-------------------------------------------------------------|
- * | reserved1 | num_mpdu |
- * |-------------------------------------------------------------|
- * | struct hw_rx_desc |
- * | (see wal_rx_desc.h) |
- * |-------------------------------------------------------------|
- * | struct ieee80211_frame_addr4 |
- * | (see ieee80211_defs.h) |
- * |-------------------------------------------------------------|
- * | struct ieee80211_frame_addr4 |
- * | (see ieee80211_defs.h) |
- * |-------------------------------------------------------------|
- * | ...... |
- * |-------------------------------------------------------------|
- *
- * Header fields:
- * - msg_type
- * Bits 7:0
- * Purpose: Identifies this is a monitor mac header indication message.
- * Value: 0x20 (HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND)
- * - peer_id
- * Bits 31:16
- * Purpose: Software peer id given by host during association,
- * During promiscuous mode, the peer ID will be invalid (0xFF)
- * for rx PPDUs received from unassociated peers.
- * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
- * - num_mpdu
- * Bits 15:0
- * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
- * delivered within the message.
- * Value: 1 to 32
- * num_mpdu is limited to a maximum value of 32, due to buffer
- * size limits. For PPDUs with more than 32 MPDUs, only the
- * ieee80211_frame_addr4 headers from the first 32 MPDUs within
- * the PPDU will be provided.
- */
- #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
- #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
- #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
- #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
- #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
- #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
- (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
- } while (0)
- #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
- (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
- HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
- #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
- (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
- } while (0)
- #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
- (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
- HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
- /**
- * @brief target -> host flow pool resize Message
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
- *
- * @details
- * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
- * the flow pool associated with the specified ID is resized
- *
- * The message would appear as follows:
- *
- * |31 16|15 8|7 0|
- * |---------------------------------+----------------+----------------|
- * | reserved0 | Msg type |
- * |-------------------------------------------------------------------|
- * | flow pool new size | flow pool ID |
- * |-------------------------------------------------------------------|
- *
- * The message is interpreted as follows:
- * b'0:7 - msg_type: This will be set to 0x21
- * (HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE)
- *
- * b'0:15 - flow pool ID: Existing flow pool ID
- *
- * b'16:31 - flow pool new size: new pool size for existing flow pool ID
- *
- */
- PREPACK struct htt_flow_pool_resize_t {
- A_UINT32 msg_type:8,
- reserved0:24;
- A_UINT32 flow_pool_id:16,
- flow_pool_new_size:16;
- } POSTPACK;
- #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
- #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
- #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
- #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
- #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
- #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
- (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
- HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
- #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
- ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
- } while (0)
- #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
- (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
- HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
- #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
- ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
- } while (0)
- #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
- #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
- #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
- #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
- (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
- #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
- #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
- /*
- * The read and write indices point to the data within the host buffer.
- * Because the first 4 bytes of the host buffer is used for the read index and
- * the next 4 bytes for the write index, the data itself starts at offset 8.
- * The read index and write index are the byte offsets from the base of the
- * meta-data buffer, and thus have a minimum value of 8 rather than 0.
- * Refer the ASCII text picture below.
- */
- #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
- (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
- HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
- /*
- ***************************************************************************
- *
- * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
- *
- ***************************************************************************
- *
- * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
- * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
- * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
- * written into the Host memory region mentioned below.
- *
- * Read index is updated by the Host. At any point of time, the read index will
- * indicate the index that will next be read by the Host. The read index is
- * in units of bytes offset from the base of the meta-data buffer.
- *
- * Write index is updated by the FW. At any point of time, the write index will
- * indicate from where the FW can start writing any new data. The write index is
- * in units of bytes offset from the base of the meta-data buffer.
- *
- * If the Host is not fast enough in reading the CFR data, any new capture data
- * would be dropped if there is no space left to write the new captures.
- *
- * The last 4 bytes of the memory region will have the magic pattern
- * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
- * not overrun the host buffer.
- *
- * ,--------------------. read and write indices store the
- * | | byte offset from the base of the
- * | ,--------+--------. meta-data buffer to the next
- * | | | | location within the data buffer
- * | | v v that will be read / written
- * ************************************************************************
- * * Read * Write * * Magic *
- * * index * index * CFR data1 ...... CFR data N * pattern *
- * * (4 bytes) * (4 bytes) * * (4 bytes)*
- * ************************************************************************
- * |<---------- data buffer ---------->|
- *
- * |<----------------- meta-data buffer allocated in Host ----------------|
- *
- * Note:
- * - Considering the 4 bytes needed to store the Read index (R) and the
- * Write index (W), the initial value is as follows:
- * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
- * - Buffer empty condition:
- * R = W
- *
- * Regarding CFR data format:
- * --------------------------
- *
- * Each CFR tone is stored in HW as 16-bits with the following format:
- * {bits[15:12], bits[11:6], bits[5:0]} =
- * {unsigned exponent (4 bits),
- * signed mantissa_real (6 bits),
- * signed mantissa_imag (6 bits)}
- *
- * CFR_real = mantissa_real * 2^(exponent-5)
- * CFR_imag = mantissa_imag * 2^(exponent-5)
- *
- *
- * The CFR data is written to the 16-bit unsigned output array (buff) in
- * ascending tone order. For example, the Legacy20 CFR is output as follows:
- *
- * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
- * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
- * .
- * .
- * .
- * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
- * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
- */
- /* Bandwidth of peer CFR captures */
- typedef enum {
- HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
- HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
- HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
- HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
- HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
- HTT_PEER_CFR_CAPTURE_BW_MAX,
- } HTT_PEER_CFR_CAPTURE_BW;
- /* Mode of the peer CFR captures. The type of RX frame for which the CFR
- * was captured
- */
- typedef enum {
- HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
- HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
- HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
- HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
- HTT_PEER_CFR_CAPTURE_MODE_MAX,
- } HTT_PEER_CFR_CAPTURE_MODE;
- typedef enum {
- /* This message type is currently used for the below purpose:
- *
- * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
- * wmi_peer_cfr_capture_cmd.
- * If payload_present bit is set to 0 then the associated memory region
- * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
- * If payload_present bit is set to 1 then CFR dump is part of the HTT
- * message; the CFR dump will be present at the end of the message,
- * after the chan_phy_mode.
- */
- HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
- /* Always keep this last */
- HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
- } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
- /**
- * @brief target -> host CFR dump completion indication message definition
- * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
- *
- * @details
- * The following diagram shows the format of the Channel Frequency Response
- * (CFR) dump completion indication. This inidcation is sent to the Host when
- * the channel capture of a peer is copied by Firmware into the Host memory
- *
- * **************************************************************************
- *
- * Message format when the CFR capture message type is
- * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
- *
- * **************************************************************************
- *
- * |31 16|15 |8|7 0|
- * |----------------------------------------------------------------|
- * header: | reserved |P| msg_type |
- * word 0 | | | |
- * |----------------------------------------------------------------|
- * payload: | cfr_capture_msg_type |
- * word 1 | |
- * |----------------------------------------------------------------|
- * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
- * word 2 | | | | | | | | |
- * |----------------------------------------------------------------|
- * | mac_addr31to0 |
- * word 3 | |
- * |----------------------------------------------------------------|
- * | unused / reserved | mac_addr47to32 |
- * word 4 | | |
- * |----------------------------------------------------------------|
- * | index |
- * word 5 | |
- * |----------------------------------------------------------------|
- * | length |
- * word 6 | |
- * |----------------------------------------------------------------|
- * | timestamp |
- * word 7 | |
- * |----------------------------------------------------------------|
- * | counter |
- * word 8 | |
- * |----------------------------------------------------------------|
- * | chan_mhz |
- * word 9 | |
- * |----------------------------------------------------------------|
- * | band_center_freq1 |
- * word 10 | |
- * |----------------------------------------------------------------|
- * | band_center_freq2 |
- * word 11 | |
- * |----------------------------------------------------------------|
- * | chan_phy_mode |
- * word 12 | |
- * |----------------------------------------------------------------|
- * where,
- * P - payload present bit (payload_present explained below)
- * req_id - memory request id (mem_req_id explained below)
- * S - status field (status explained below)
- * capbw - capture bandwidth (capture_bw explained below)
- * mode - mode of capture (mode explained below)
- * sts - space time streams (sts_count explained below)
- * chbw - channel bandwidth (channel_bw explained below)
- * captype - capture type (cap_type explained below)
- *
- * The following field definitions describe the format of the CFR dump
- * completion indication sent from the target to the host
- *
- * Header fields:
- *
- * Word 0
- * - msg_type
- * Bits 7:0
- * Purpose: Identifies this as CFR TX completion indication
- * Value: 0x22 (HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND)
- * - payload_present
- * Bit 8
- * Purpose: Identifies how CFR data is sent to host
- * Value: 0 - If CFR Payload is written to host memory
- * 1 - If CFR Payload is sent as part of HTT message
- * (This is the requirement for SDIO/USB where it is
- * not possible to write CFR data to host memory)
- * - reserved
- * Bits 31:9
- * Purpose: Reserved
- * Value: 0
- *
- * Payload fields:
- *
- * Word 1
- * - cfr_capture_msg_type
- * Bits 31:0
- * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
- * to specify the format used for the remainder of the message
- * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
- * (currently only MSG_TYPE_1 is defined)
- *
- * Word 2
- * - mem_req_id
- * Bits 6:0
- * Purpose: Contain the mem request id of the region where the CFR capture
- * has been stored - of type WMI_HOST_MEM_REQ_ID
- * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
- this value is invalid)
- * - status
- * Bit 7
- * Purpose: Boolean value carrying the status of the CFR capture of the peer
- * Value: 1 (True) - Successful; 0 (False) - Not successful
- * - capture_bw
- * Bits 10:8
- * Purpose: Carry the bandwidth of the CFR capture
- * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
- * - mode
- * Bits 13:11
- * Purpose: Carry the mode of the rx frame for which the CFR was captured
- * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
- * - sts_count
- * Bits 16:14
- * Purpose: Carry the number of space time streams
- * Value: Number of space time streams
- * - channel_bw
- * Bits 19:17
- * Purpose: Carry the bandwidth of the channel of the vdev performing the
- * measurement
- * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
- * - cap_type
- * Bits 23:20
- * Purpose: Carry the type of the capture
- * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
- * - vdev_id
- * Bits 31:24
- * Purpose: Carry the virtual device id
- * Value: vdev ID
- *
- * Word 3
- * - mac_addr31to0
- * Bits 31:0
- * Purpose: Contain the bits 31:0 of the peer MAC address
- * Value: Bits 31:0 of the peer MAC address
- *
- * Word 4
- * - mac_addr47to32
- * Bits 15:0
- * Purpose: Contain the bits 47:32 of the peer MAC address
- * Value: Bits 47:32 of the peer MAC address
- *
- * Word 5
- * - index
- * Bits 31:0
- * Purpose: Contain the index at which this CFR dump was written in the Host
- * allocated memory. This index is the number of bytes from the base address.
- * Value: Index position
- *
- * Word 6
- * - length
- * Bits 31:0
- * Purpose: Carry the length of the CFR capture of the peer, in bytes
- * Value: Length of the CFR capture of the peer
- *
- * Word 7
- * - timestamp
- * Bits 31:0
- * Purpose: Carry the time at which the CFR was captured in the hardware. The
- * clock used for this timestamp is private to the target and not visible to
- * the host i.e., Host can interpret only the relative timestamp deltas from
- * one message to the next, but can't interpret the absolute timestamp from a
- * single message.
- * Value: Timestamp in microseconds
- *
- * Word 8
- * - counter
- * Bits 31:0
- * Purpose: Carry the count of the current CFR capture from FW. This is
- * helpful to identify any drops in FW in any scenario (e.g., lack of space
- * in host memory)
- * Value: Count of the current CFR capture
- *
- * Word 9
- * - chan_mhz
- * Bits 31:0
- * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
- * Value: Primary 20 channel frequency
- *
- * Word 10
- * - band_center_freq1
- * Bits 31:0
- * Purpose: Carry the center frequency 1 in MHz of the VDEV
- * Value: Center frequency 1 in MHz
- *
- * Word 11
- * - band_center_freq2
- * Bits 31:0
- * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
- * the VDEV
- * 80plus80 mode
- * Value: Center frequency 2 in MHz
- *
- * Word 12
- * - chan_phy_mode
- * Bits 31:0
- * Purpose: Carry the phy mode of the channel, of the VDEV
- * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
- */
- PREPACK struct htt_cfr_dump_ind_type_1 {
- A_UINT32 mem_req_id:7,
- status:1,
- capture_bw:3,
- mode:3,
- sts_count:3,
- channel_bw:3,
- cap_type:4,
- vdev_id:8;
- htt_mac_addr addr;
- A_UINT32 index;
- A_UINT32 length;
- A_UINT32 timestamp;
- A_UINT32 counter;
- struct htt_chan_change_msg chan;
- } POSTPACK;
- PREPACK struct htt_cfr_dump_compl_ind {
- A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
- union {
- /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
- struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
- /* If there is a need to change the memory layout and its associated
- * HTT indication format, a new CFR capture message type can be
- * introduced and added into this union.
- */
- };
- } POSTPACK;
- /*
- * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
- * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
- */
- #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
- #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
- #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
- (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
- } while(0)
- #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
- (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
- HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
- /*
- * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
- * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
- */
- #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
- #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
- #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
- #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
- #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
- #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
- #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
- #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
- #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
- #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
- #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
- #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
- #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
- #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
- #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
- #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
- #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
- (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
- } while (0)
- #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
- (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
- HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
- #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
- (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
- } while (0)
- #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
- (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
- HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
- #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
- (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
- } while (0)
- #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
- (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
- HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
- #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
- (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
- } while (0)
- #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
- (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
- HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
- #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
- (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
- } while (0)
- #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
- (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
- HTT_T2H_CFR_DUMP_TYPE1_STS_S)
- #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
- (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
- } while (0)
- #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
- (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
- HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
- #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
- (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
- } while (0)
- #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
- (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
- HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
- #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
- (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
- } while (0)
- #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
- (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
- HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
- /**
- * @brief target -> host peer (PPDU) stats message
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_STATS_IND
- *
- * @details
- * This message is generated by FW when FW is sending stats to host
- * about one or more PPDUs that the FW has transmitted to one or more peers.
- * This message is sent autonomously by the target rather than upon request
- * by the host.
- * The following field definitions describe the format of the HTT target
- * to host peer stats indication message.
- *
- * The HTT_T2H PPDU_STATS_IND message has a header followed by one
- * or more PPDU stats records.
- * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
- * If the details of N PPDUS are sent in one PEER_STATS_IND message,
- * then the message would start with the
- * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
- * below.
- *
- * |31 16|15|14|13 11|10 9|8|7 0|
- * |-------------------------------------------------------------|
- * | reserved |MSG_TYPE |
- * |-------------------------------------------------------------|
- * rec 0 | TLV header |
- * rec 0 |-------------------------------------------------------------|
- * rec 0 | ppdu successful bytes |
- * rec 0 |-------------------------------------------------------------|
- * rec 0 | ppdu retry bytes |
- * rec 0 |-------------------------------------------------------------|
- * rec 0 | ppdu failed bytes |
- * rec 0 |-------------------------------------------------------------|
- * rec 0 | peer id | S|SG| BW | BA |A|rate code|
- * rec 0 |-------------------------------------------------------------|
- * rec 0 | retried MSDUs | successful MSDUs |
- * rec 0 |-------------------------------------------------------------|
- * rec 0 | TX duration | failed MSDUs |
- * rec 0 |-------------------------------------------------------------|
- * ...
- * |-------------------------------------------------------------|
- * rec N | TLV header |
- * rec N |-------------------------------------------------------------|
- * rec N | ppdu successful bytes |
- * rec N |-------------------------------------------------------------|
- * rec N | ppdu retry bytes |
- * rec N |-------------------------------------------------------------|
- * rec N | ppdu failed bytes |
- * rec N |-------------------------------------------------------------|
- * rec N | peer id | S|SG| BW | BA |A|rate code|
- * rec N |-------------------------------------------------------------|
- * rec N | retried MSDUs | successful MSDUs |
- * rec N |-------------------------------------------------------------|
- * rec N | TX duration | failed MSDUs |
- * rec N |-------------------------------------------------------------|
- *
- * where:
- * A = is A-MPDU flag
- * BA = block-ack failure flags
- * BW = bandwidth spec
- * SG = SGI enabled spec
- * S = skipped rate ctrl
- * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
- *
- * Header
- * ------
- * dword0 - b'0:7 - msg_type : 0x23 (HTT_T2H_MSG_TYPE_PEER_STATS_IND)
- * dword0 - b'8:31 - reserved : Reserved for future use
- *
- * payload include below peer_stats information
- * --------------------------------------------
- * @TLV : HTT_PPDU_STATS_INFO_TLV
- * @tx_success_bytes : total successful bytes in the PPDU.
- * @tx_retry_bytes : total retried bytes in the PPDU.
- * @tx_failed_bytes : total failed bytes in the PPDU.
- * @tx_ratecode : rate code used for the PPDU.
- * @is_ampdu : Indicates PPDU is AMPDU or not.
- * @ba_ack_failed : BA/ACK failed for this PPDU
- * b00 -> BA received
- * b01 -> BA failed once
- * b10 -> BA failed twice, when HW retry is enabled.
- * @bw : BW
- * b00 -> 20 MHz
- * b01 -> 40 MHz
- * b10 -> 80 MHz
- * b11 -> 160 MHz (or 80+80)
- * @sg : SGI enabled
- * @s : skipped ratectrl
- * @peer_id : peer id
- * @tx_success_msdus : successful MSDUs
- * @tx_retry_msdus : retried MSDUs
- * @tx_failed_msdus : MSDUs dropped in FW after max retry
- * @tx_duration : Tx duration for the PPDU (microsecond units)
- */
- /**
- * @brief target -> host backpressure event
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
- *
- * @details
- * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
- * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
- * This message will only be sent if the backpressure condition has existed
- * continuously for an initial period (100 ms).
- * Repeat messages with updated information will be sent after each
- * subsequent period (100 ms) as long as the backpressure remains unabated.
- * This message indicates the ring id along with current head and tail index
- * locations (i.e. write and read indices).
- * The backpressure time indicates the time in ms for which continuous
- * backpressure has been observed in the ring.
- *
- * The message format is as follows:
- *
- * |31 24|23 16|15 8|7 0|
- * |----------------+----------------+----------------+----------------|
- * | ring_id | ring_type | pdev_id | msg_type |
- * |-------------------------------------------------------------------|
- * | tail_idx | head_idx |
- * |-------------------------------------------------------------------|
- * | backpressure_time_ms |
- * |-------------------------------------------------------------------|
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to 0x24
- * (HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND)
- * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
- * 1, 2, 3 indicates pdev_id 0,1,2 and
- * the msg is for LMAC ring.
- * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
- * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
- * htt_backpressure_lmac_ring_id. This represents
- * the ring id for which continuous backpressure
- * is seen
- *
- * dword1 - b'0:15 - head_idx: This indicates the current head index of
- * the ring indicated by the ring_id
- *
- * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
- * the ring indicated by the ring id
- *
- * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continuous
- * backpressure has been seen in the ring
- * indicated by the ring_id.
- * Units = milliseconds
- */
- #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
- #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
- #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
- #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
- #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
- #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
- #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
- #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
- #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
- #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
- #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
- #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
- #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
- (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
- } while (0)
- #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
- (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
- HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
- #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
- (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
- } while (0)
- #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
- (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
- HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
- #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
- (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
- } while (0)
- #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
- (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
- HTT_T2H_RX_BKPRESSURE_RINGID_S)
- #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
- (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
- } while (0)
- #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
- (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
- HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
- #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
- (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
- } while (0)
- #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
- (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
- HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
- #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
- (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
- } while (0)
- #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
- (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
- HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
- enum htt_backpressure_ring_type {
- HTT_SW_RING_TYPE_UMAC,
- HTT_SW_RING_TYPE_LMAC,
- HTT_SW_RING_TYPE_MAX,
- };
- /* Ring id for which the message is sent to host */
- enum htt_backpressure_umac_ringid {
- HTT_SW_RING_IDX_REO_REO2SW1_RING,
- HTT_SW_RING_IDX_REO_REO2SW2_RING,
- HTT_SW_RING_IDX_REO_REO2SW3_RING,
- HTT_SW_RING_IDX_REO_REO2SW4_RING,
- HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
- HTT_SW_RING_IDX_REO_REO2TCL_RING,
- HTT_SW_RING_IDX_REO_REO2FW_RING,
- HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
- HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
- HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
- HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
- HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
- HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
- HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
- HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
- HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
- HTT_SW_RING_IDX_REO_REO_CMD_RING,
- HTT_SW_RING_IDX_REO_REO_STATUS_RING,
- HTT_SW_UMAC_RING_IDX_MAX,
- };
- enum htt_backpressure_lmac_ringid {
- HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
- HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
- HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
- HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
- HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
- HTT_SW_RING_IDX_RXDMA2FW_RING,
- HTT_SW_RING_IDX_RXDMA2SW_RING,
- HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
- HTT_SW_RING_IDX_RXDMA2REO_RING,
- HTT_SW_RING_IDX_MONITOR_STATUS_RING,
- HTT_SW_RING_IDX_MONITOR_BUF_RING,
- HTT_SW_RING_IDX_MONITOR_DESC_RING,
- HTT_SW_RING_IDX_MONITOR_DEST_RING,
- HTT_SW_LMAC_RING_IDX_MAX,
- };
- PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
- A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
- pdev_id: 8,
- ring_type: 8, /* htt_backpressure_ring_type */
- /*
- * ring_id holds an enum value from either
- * htt_backpressure_umac_ringid or
- * htt_backpressure_lmac_ringid, based on
- * the ring_type setting.
- */
- ring_id: 8;
- A_UINT16 head_idx;
- A_UINT16 tail_idx;
- A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
- } POSTPACK;
- /*
- * Defines two 32 bit words that can be used by the target to indicate a per
- * user RU allocation and rate information.
- *
- * This information is currently provided in the "sw_response_reference_ptr"
- * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
- * "rx_ppdu_end_user_stats" TLV.
- *
- * VALID:
- * The consumer of these words must explicitly check the valid bit,
- * and only attempt interpretation of any of the remaining fields if
- * the valid bit is set to 1.
- *
- * VERSION:
- * The consumer of these words must also explicitly check the version bit,
- * and only use the V0 definition if the VERSION field is set to 0.
- *
- * Version 1 is currently undefined, with the exception of the VALID and
- * VERSION fields.
- *
- * Version 0:
- *
- * The fields below are duplicated per BW.
- *
- * The consumer must determine which BW field to use, based on the UL OFDMA
- * PPDU BW indicated by HW.
- *
- * RU_START: RU26 start index for the user.
- * Note that this is always using the RU26 index, regardless
- * of the actual RU assigned to the user
- * (i.e. the second RU52 is RU_START 2, RU_SIZE
- * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
- *
- * For example, 20MHz (the value in the top row is RU_START)
- *
- * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
- * RU Size 1 (52): | | | | | |
- * RU Size 2 (106): | | | |
- * RU Size 3 (242): | |
- *
- * RU_SIZE: Indicates the RU size, as defined by enum
- * htt_ul_ofdma_user_info_ru_size.
- *
- * LDPC: LDPC enabled (if 0, BCC is used)
- *
- * DCM: DCM enabled
- *
- * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
- * |---------------------------------+--------------------------------|
- * |Ver|Valid| FW internal |
- * |---------------------------------+--------------------------------|
- * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
- * |---------------------------------+--------------------------------|
- */
- enum htt_ul_ofdma_user_info_ru_size {
- HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
- HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
- HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
- HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
- HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
- HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
- HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
- };
- /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
- struct htt_ul_ofdma_user_info_v0 {
- A_UINT32 word0;
- A_UINT32 word1;
- };
- #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
- A_UINT32 w0_fw_rsvd:29; \
- A_UINT32 w0_manual_ulofdma_trig:1; \
- A_UINT32 w0_valid:1; \
- A_UINT32 w0_version:1;
- struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
- HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
- };
- #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
- A_UINT32 w1_nss:3; \
- A_UINT32 w1_mcs:4; \
- A_UINT32 w1_ldpc:1; \
- A_UINT32 w1_dcm:1; \
- A_UINT32 w1_ru_start:7; \
- A_UINT32 w1_ru_size:3; \
- A_UINT32 w1_trig_type:4; \
- A_UINT32 w1_unused:9;
- struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
- HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
- };
- #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0 \
- A_UINT32 w0_fw_rsvd:27; \
- A_UINT32 w0_sub_version:3; /* set to a value of "0" on WKK/Beryllium targets (future expansion) */ \
- A_UINT32 w0_valid:1; /* field aligns with V0 definition */ \
- A_UINT32 w0_version:1; /* set to a value of "1" to indicate picking htt_ul_ofdma_user_info_v1_bitmap (field aligns with V0 definition) */
- struct htt_ul_ofdma_user_info_v1_bitmap_w0 {
- HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
- };
- #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1 \
- A_UINT32 w1_unused_0_to_18:19; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */ \
- A_UINT32 w1_trig_type:4; \
- A_UINT32 w1_unused_23_to_31:9; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */
- struct htt_ul_ofdma_user_info_v1_bitmap_w1 {
- HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
- };
- /* htt_ul_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
- PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
- union {
- A_UINT32 word0;
- struct {
- HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
- };
- };
- union {
- A_UINT32 word1;
- struct {
- HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
- };
- };
- } POSTPACK;
- /*
- * htt_ul_ofdma_user_info_v1_bitmap bits are aligned to
- * htt_ul_ofdma_user_info_v0_bitmap, based on the w0_version
- * this should be picked.
- */
- PREPACK struct htt_ul_ofdma_user_info_v1_bitmap {
- union {
- A_UINT32 word0;
- struct {
- HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
- };
- };
- union {
- A_UINT32 word1;
- struct {
- HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
- };
- };
- } POSTPACK;
- enum HTT_UL_OFDMA_TRIG_TYPE {
- HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
- HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
- HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
- HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
- HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
- };
- #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
- #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
- #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
- #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_M 0x20000000
- #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_S 29
- #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
- #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
- #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
- #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
- /*--- word 0 ---*/
- #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
- (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
- #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
- ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
- } while (0)
- #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
- (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
- #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
- ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
- } while (0)
- #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
- (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
- #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
- ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
- } while (0)
- /*--- word 1 ---*/
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
- (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
- ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
- } while (0)
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
- (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
- ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
- } while (0)
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
- (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
- ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
- } while (0)
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
- (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
- ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
- } while (0)
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
- (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
- ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
- } while (0)
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
- (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
- ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
- } while (0)
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
- (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
- #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
- ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
- } while (0)
- /**
- * @brief target -> host channel calibration data message
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CALDATA
- *
- * @brief host -> target channel calibration data message
- *
- * MSG_TYPE => HTT_H2T_MSG_TYPE_CHAN_CALDATA
- *
- * @details
- * The following field definitions describe the format of the channel
- * calibration data message sent from the target to the host when
- * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
- * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
- * The message is defined as htt_chan_caldata_msg followed by a variable
- * number of 32-bit character values.
- *
- * |31 21|20|19 16|15 13| 12|11 8|7 0|
- * |------------------------------------------------------------------|
- * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
- * |------------------------------------------------------------------|
- * | payload size | mhz |
- * |------------------------------------------------------------------|
- * | center frequency 2 | center frequency 1 |
- * |------------------------------------------------------------------|
- * | check sum |
- * |------------------------------------------------------------------|
- * | payload |
- * |------------------------------------------------------------------|
- * message info field:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as a channel calibration data message
- * Value: 0x25 (HTT_T2H_MSG_TYPE_CHAN_CALDATA)
- * 0x14 (HTT_H2T_MSG_TYPE_CHAN_CALDATA)
- * - SUB_TYPE
- * Bits 11:8
- * Purpose: T2H: indicates whether target is providing chan cal data
- * to the host to store, or requesting that the host
- * download previously-stored data.
- * H2T: indicates whether the host is providing the requested
- * channel cal data, or if it is rejecting the data
- * request because it does not have the requested data.
- * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
- * - CHKSUM_VALID
- * Bit 12
- * Purpose: indicates if the checksum field is valid
- * value:
- * - FRAG
- * Bit 19:16
- * Purpose: indicates the fragment index for message
- * value: 0 for first fragment, 1 for second fragment, ...
- * - APPEND
- * Bit 20
- * Purpose: indicates if this is the last fragment
- * value: 0 = final fragment, 1 = more fragments will be appended
- *
- * channel and payload size field
- * - MHZ
- * Bits 15:0
- * Purpose: indicates the channel primary frequency
- * Value:
- * - PAYLOAD_SIZE
- * Bits 31:16
- * Purpose: indicates the bytes of calibration data in payload
- * Value:
- *
- * center frequency field
- * - CENTER FREQUENCY 1
- * Bits 15:0
- * Purpose: indicates the channel center frequency
- * Value: channel center frequency, in MHz units
- * - CENTER FREQUENCY 2
- * Bits 31:16
- * Purpose: indicates the secondary channel center frequency,
- * only for 11acvht 80plus80 mode
- * Value: secondary channel center frequency, in MHz units, if applicable
- *
- * checksum field
- * - CHECK_SUM
- * Bits 31:0
- * Purpose: check the payload data, it is just for this fragment.
- * This is intended for the target to check that the channel
- * calibration data returned by the host is the unmodified data
- * that was previously provided to the host by the target.
- * value: checksum of fragment payload
- */
- PREPACK struct htt_chan_caldata_msg {
- /* DWORD 0: message info */
- A_UINT32
- msg_type: 8,
- sub_type: 4 ,
- chksum_valid: 1, /** 1:valid, 0:invalid */
- reserved1: 3,
- frag_idx: 4, /** fragment index for calibration data */
- appending: 1, /** 0: no fragment appending,
- * 1: extra fragment appending */
- reserved2: 11;
- /* DWORD 1: channel and payload size */
- A_UINT32
- mhz: 16, /** primary 20 MHz channel frequency in mhz */
- payload_size: 16; /** unit: bytes */
- /* DWORD 2: center frequency */
- A_UINT32
- band_center_freq1: 16, /** Center frequency 1 in MHz */
- band_center_freq2: 16; /** Center frequency 2 in MHz,
- * valid only for 11acvht 80plus80 mode */
- /* DWORD 3: check sum */
- A_UINT32 chksum;
- /* variable length for calibration data */
- A_UINT32 payload[1/* or more */];
- } POSTPACK;
- /* T2H SUBTYPE */
- #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
- #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
- /* H2T SUBTYPE */
- #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
- #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
- #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
- #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
- #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
- (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
- #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
- ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
- } while (0)
- #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
- #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
- #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
- (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
- #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
- ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
- } while (0)
- #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
- #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
- #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
- (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
- #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
- ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
- } while (0)
- #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
- #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
- #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
- (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
- #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
- ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
- } while (0)
- #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
- #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
- #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
- (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
- #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
- ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
- } while (0)
- #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
- #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
- #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
- (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
- #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
- ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
- } while (0)
- #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
- #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
- #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
- (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
- #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
- ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
- } while (0)
- #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
- #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
- #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
- (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
- #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
- ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
- } while (0)
- /**
- * @brief target -> host FSE CMEM based send
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
- *
- * @details
- * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
- * FSE placement in CMEM is enabled.
- *
- * This message sends the non-secure CMEM base address.
- * It will be sent to host in response to message
- * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
- * The message would appear as follows:
- *
- * |31 24|23 16|15 8|7 0|
- * |----------------+----------------+----------------+----------------|
- * | reserved | num_entries | msg_type |
- * |----------------+----------------+----------------+----------------|
- * | base_address_lo |
- * |----------------+----------------+----------------+----------------|
- * | base_address_hi |
- * |-------------------------------------------------------------------|
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to 0x27
- * (HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND)
- * b'8:15 - number_entries: Indicated the number of entries
- * programmed.
- * b'16:31 - reserved.
- * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
- * CMEM base address
- * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
- * CMEM base address
- */
- PREPACK struct htt_cmem_base_send_t {
- A_UINT32 msg_type: 8,
- num_entries: 8,
- reserved: 16;
- A_UINT32 base_address_lo;
- A_UINT32 base_address_hi;
- } POSTPACK;
- #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
- #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
- #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
- #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
- (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
- HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
- #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
- ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
- } while (0)
- /**
- * @brief - HTT PPDU ID format
- *
- * @details
- * The following field definitions describe the format of the PPDU ID.
- * The PPDU ID is truncated to 24 bits for TLVs from TQM.
- *
- * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
- * +--------------------------------------------------------------------------
- * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
- * +--------------------------------------------------------------------------
- *
- * sch id :Schedule command id
- * Bits [11 : 0] : monotonically increasing counter to track the
- * PPDU posted to a specific transmit queue.
- *
- * hwq_id: Hardware Queue ID.
- * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
- *
- * mac_id: MAC ID
- * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
- *
- * seq_idx: Sequence index.
- * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
- * a particular TXOP.
- *
- * tqm_cmd: HWSCH/TQM flag.
- * Bit [23] : Always set to 0.
- *
- * seq_cmd_type: Sequence command type.
- * Bit [29 : 24] : Indicates the frame type for the current sequence.
- * Refer to enum HTT_STATS_FTYPE for values.
- */
- PREPACK struct htt_ppdu_id {
- A_UINT32
- sch_id: 12,
- hwq_id: 5,
- mac_id: 2,
- seq_idx: 2,
- reserved1: 2,
- tqm_cmd: 1,
- seq_cmd_type: 6,
- reserved2: 2;
- } POSTPACK;
- #define HTT_PPDU_ID_SCH_ID_S 0
- #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
- #define HTT_PPDU_ID_SCH_ID_GET(_var) \
- (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
- #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
- ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
- } while (0)
- #define HTT_PPDU_ID_HWQ_ID_S 12
- #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
- #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
- (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
- #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
- ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
- } while (0)
- #define HTT_PPDU_ID_MAC_ID_S 17
- #define HTT_PPDU_ID_MAC_ID_M 0x00060000
- #define HTT_PPDU_ID_MAC_ID_GET(_var) \
- (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
- #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
- ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
- } while (0)
- #define HTT_PPDU_ID_SEQ_IDX_S 19
- #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
- #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
- (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
- #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
- ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
- } while (0)
- #define HTT_PPDU_ID_TQM_CMD_S 23
- #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
- #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
- (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
- #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
- ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
- } while (0)
- #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
- #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
- #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
- (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
- #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
- ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
- } while (0)
- /**
- * @brief target -> RX PEER METADATA V0 format
- * Host will know the peer metadata version from the wmi_service_ready_ext2
- * message from target, and will confirm to the target which peer metadata
- * version to use in the wmi_init message.
- *
- * The following diagram shows the format of the RX PEER METADATA.
- *
- * |31 24|23 16|15 8|7 0|
- * |-----------------------------------------------------------------------|
- * | Reserved | VDEV ID | PEER ID |
- * |-----------------------------------------------------------------------|
- */
- PREPACK struct htt_rx_peer_metadata_v0 {
- A_UINT32
- peer_id: 16,
- vdev_id: 8,
- reserved1: 8;
- } POSTPACK;
- #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
- #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
- #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
- #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
- } while (0)
- #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
- #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
- #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
- #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
- } while (0)
- /**
- * @brief target -> RX PEER METADATA V1 format
- * Host will know the peer metadata version from the wmi_service_ready_ext2
- * message from target, and will confirm to the target which peer metadata
- * version to use in the wmi_init message.
- *
- * The following diagram shows the format of the RX PEER METADATA V1 format.
- *
- * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
- * |---------------------------------------------------------------------------|
- * |Rsvd2|CHIP ID|LMAC ID|VDEV ID|logical_link_id|ML PEER|SW PEER ID/ML PEER ID|
- * |---------------------------------------------------------------------------|
- */
- PREPACK struct htt_rx_peer_metadata_v1 {
- A_UINT32
- peer_id: 13,
- ml_peer_valid: 1,
- logical_link_id: 2,
- vdev_id: 8,
- lmac_id: 2,
- chip_id: 3,
- reserved2: 3;
- } POSTPACK;
- #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
- #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
- #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
- #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
- } while (0)
- #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
- #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
- #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
- #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
- } while (0)
- #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
- #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
- #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
- #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S 14
- #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M 0x0000c000
- #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)
- #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)); \
- } while (0)
- #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
- } while (0)
- #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
- #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
- #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
- #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
- } while (0)
- #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
- #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
- #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
- #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
- } while (0)
- /**
- * @brief target -> RX PEER METADATA V1A format
- * Host will know the peer metadata version from the wmi_service_ready_ext2
- * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
- * and will confirm to the target which peer metadata version to use in the
- * wmi_init message.
- *
- * The following diagram shows the format of the RX PEER METADATA V1A format.
- *
- * |31 29|28 26|25 22|21 14| 13 |12 0|
- * |-------------------------------------------------------------------|
- * |Rsvd2|CHIP ID|logical_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
- * |-------------------------------------------------------------------|
- */
- PREPACK struct htt_rx_peer_metadata_v1a {
- A_UINT32
- peer_id: 13,
- ml_peer_valid: 1,
- vdev_id: 8,
- logical_link_id: 4,
- chip_id: 3,
- qdata_refill: 1,
- reserved2: 2;
- } POSTPACK;
- #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_S 0
- #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_M 0x00001fff
- #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V1A_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)
- #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)); \
- } while (0)
- #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S 13
- #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M 0x00002000
- #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)
- #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)); \
- } while (0)
- #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S 14
- #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M 0x003fc000
- #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)
- #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_VDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)); \
- } while (0)
- #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S 22
- #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M 0x03C00000
- #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)
- #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)); \
- } while (0)
- #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S 26
- #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M 0x1c000000
- #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)
- #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_CHIP_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)); \
- } while (0)
- #define HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_S 29
- #define HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_M 0x20000000
- #define HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_M) >> HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_S)
- #define HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_S)); \
- } while (0)
- /**
- * @brief target -> RX PEER METADATA V1B format
- * Host will know the peer metadata version from the wmi_service_ready_ext2
- * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
- * and will confirm to the target which peer metadata version to use in the
- * wmi_init message.
- *
- * The following diagram shows the format of the RX PEER METADATA V1B format.
- *
- * |31 29|28 26|25 22|21 14| 13 |12 0|
- * |--------------------------------------------------------------|
- * |Rsvd2|CHIP ID|hw_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
- * |--------------------------------------------------------------|
- */
- PREPACK struct htt_rx_peer_metadata_v1b {
- A_UINT32
- peer_id: 13,
- ml_peer_valid: 1,
- vdev_id: 8,
- hw_link_id: 4,
- chip_id: 3,
- reserved2: 3;
- } POSTPACK;
- #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_S 0
- #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_M 0x00001fff
- #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V1B_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)
- #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)); \
- } while (0)
- #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S 13
- #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M 0x00002000
- #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)
- #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)); \
- } while (0)
- #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S 14
- #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M 0x003fc000
- #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)
- #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_VDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)); \
- } while (0)
- #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S 22
- #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M 0x03C00000
- #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)
- #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)); \
- } while (0)
- #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S 26
- #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M 0x1c000000
- #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_GET(_var) \
- (((_var) & HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)
- #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_CHIP_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)); \
- } while (0)
- /* generic variables for masks and shifts for various fields */
- extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_S;
- extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_M;
- extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_S;
- extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_M;
- /* generic function pointers to get/set values from rx peer metadata v0/v1/v1a/v1b */
- extern A_UINT32 (*HTT_RX_PEER_META_DATA_PEER_ID_GET) (A_UINT32 var);
- extern void (*HTT_RX_PEER_META_DATA_PEER_ID_SET) (A_UINT32 *var, A_UINT32 val);
- extern A_UINT32 (*HTT_RX_PEER_META_DATA_VDEV_ID_GET) (A_UINT32 var);
- extern void (*HTT_RX_PEER_META_DATA_VDEV_ID_SET) (A_UINT32 *var, A_UINT32 val);
- extern A_UINT32 (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_GET) (A_UINT32 var);
- extern void (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_SET) (A_UINT32 *var, A_UINT32 val);
- extern A_UINT32 (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_GET) (A_UINT32 var);
- extern void (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
- extern A_UINT32 (*HTT_RX_PEER_META_DATA_LMAC_ID_GET) (A_UINT32 var);
- extern void (*HTT_RX_PEER_META_DATA_LMAC_ID_SET) (A_UINT32 *var, A_UINT32 val);
- extern A_UINT32 (*HTT_RX_PEER_META_DATA_CHIP_ID_GET) (A_UINT32 var);
- extern void (*HTT_RX_PEER_META_DATA_CHIP_ID_SET) (A_UINT32 *var, A_UINT32 val);
- extern A_UINT32 (*HTT_RX_PEER_META_DATA_HW_LINK_ID_GET) (A_UINT32 var);
- extern void (*HTT_RX_PEER_META_DATA_HW_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
- extern A_UINT32 (*HTT_RX_PEER_META_DATA_QDATA_REFILL_GET) (A_UINT32 var);
- extern void (*HTT_RX_PEER_META_DATA_QDATA_REFILL_SET) (A_UINT32 *var, A_UINT32 val);
- /*
- * In some systems, the host SW wants to specify priorities between
- * different MSDU / flow queues within the same peer-TID.
- * The below enums are used for the host to identify to the target
- * which MSDU queue's priority it wants to adjust.
- */
- /*
- * The MSDUQ index describe index of TCL HW, where each index is
- * used for queuing particular types of MSDUs.
- * The different MSDU queue types are defined in HTT_MSDU_QTYPE.
- */
- enum HTT_MSDUQ_INDEX {
- HTT_MSDUQ_INDEX_NON_UDP, /* NON UDP MSDUQ index */
- HTT_MSDUQ_INDEX_UDP, /* UDP MSDUQ index */
- HTT_MSDUQ_INDEX_CUSTOM_PRIO_0, /* Latency priority 0 index */
- HTT_MSDUQ_INDEX_CUSTOM_PRIO_1, /* Latency priority 1 index */
- HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_0, /* High num TID cases/ MLO dedicate link cases */
- HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_1, /* High num TID cases/ MLO dedicate link cases */
- HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_2, /* High num TID cases/ MLO dedicate link cases */
- HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_3, /* High num TID cases/ MLO dedicate link cases */
- HTT_MSDUQ_MAX_INDEX,
- };
- /* MSDU qtype definition */
- enum HTT_MSDU_QTYPE {
- /*
- * The LATENCY_CRIT_0 and LATENCY_CRIT_1 queue types don't have a fixed
- * relative priority. Instead, the relative priority of CRIT_0 versus
- * CRIT_1 is controlled by the FW, through the configuration parameters
- * it applies to the queues.
- */
- HTT_MSDU_QTYPE_LATENCY_CRIT_0, /* Specified MSDUQ index used for latency critical 0 */
- HTT_MSDU_QTYPE_LATENCY_CRIT_1, /* Specified MSDUQ index used for latency critical 1 */
- HTT_MSDU_QTYPE_UDP, /* Specifies MSDUQ index used for UDP flow */
- HTT_MSDU_QTYPE_NON_UDP, /* Specifies MSDUQ index used for non-udp flow */
- HTT_MSDU_QTYPE_HOL, /* Specified MSDUQ index used for Head of Line */
- HTT_MSDU_QTYPE_USER_SPECIFIED, /* Specifies MSDUQ index used for advertising changeable flow type */
- HTT_MSDU_QTYPE_HI_PRIO, /* Specifies MSDUQ index used for high priority flow type */
- HTT_MSDU_QTYPE_LO_PRIO, /* Specifies MSDUQ index used for low priority flow type */
- /* New MSDU_QTYPE should be added above this line */
- /*
- * Below QTYPE_MAX will increase if additional QTYPEs are defined
- * in the future. Hence HTT_MSDU_QTYPE_MAX can't be used in
- * any host/target message definitions. The QTYPE_MAX value can
- * only be used internally within the host or within the target.
- * If host or target find a qtype value is >= HTT_MSDU_QTYPE_MAX
- * it must regard the unexpected value as a default qtype value,
- * or ignore it.
- */
- HTT_MSDU_QTYPE_MAX,
- HTT_MSDU_QTYPE_NOT_IN_USE = 255, /* corresponding MSDU index is not in use */
- };
- enum HTT_MSDUQ_LEGACY_FLOW_INDEX {
- HTT_MSDUQ_LEGACY_HI_PRI_FLOW_INDEX = 0,
- HTT_MSDUQ_LEGACY_LO_PRI_FLOW_INDEX = 1,
- HTT_MSDUQ_LEGACY_UDP_FLOW_INDEX = 2,
- HTT_MSDUQ_LEGACY_NON_UDP_FLOW_INDEX = 3,
- };
- /**
- * @brief target -> host mlo timestamp offset indication
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
- *
- * @details
- * The following field definitions describe the format of the HTT target
- * to host mlo timestamp offset indication message.
- *
- *
- * |31 16|15 12|11 10|9 8|7 0 |
- * |----------------------------------------------------------------------|
- * | mac_clk_freq_mhz | rsvd |chip_id|pdev_id| msg type |
- * |----------------------------------------------------------------------|
- * | Sync time stamp lo in us |
- * |----------------------------------------------------------------------|
- * | Sync time stamp hi in us |
- * |----------------------------------------------------------------------|
- * | mlo time stamp offset lo in us |
- * |----------------------------------------------------------------------|
- * | mlo time stamp offset hi in us |
- * |----------------------------------------------------------------------|
- * | mlo time stamp offset clocks in clock ticks |
- * |----------------------------------------------------------------------|
- * |31 26|25 16|15 0 |
- * |rsvd2 | mlo time stamp | mlo time stamp compensation in us |
- * | | compensation in clks | |
- * |----------------------------------------------------------------------|
- * |31 22|21 0 |
- * | rsvd 3 | mlo time stamp comp timer period |
- * |----------------------------------------------------------------------|
- * The message is interpreted as follows:
- *
- * dword0 - b'0:7 - msg_type: This will be set to
- * HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
- * value: 0x28
- *
- * dword0 - b'9:8 - pdev_id
- *
- * dword0 - b'11:10 - chip_id
- *
- * dword0 - b'15:12 - rsvd1: Reserved for future use
- *
- * dword0 - b'31:16 - mac clock frequency of the mac HW block in MHz
- *
- * dword1 - b'31:0 - lower 32 bits of the WLAN global time stamp (in us) at
- * which last sync interrupt was received
- *
- * dword2 - b'31:0 - upper 32 bits of the WLAN global time stamp (in us) at
- * which last sync interrupt was received
- *
- * dword3 - b'31:0 - lower 32 bits of the MLO time stamp offset in us
- *
- * dword4 - b'31:0 - upper 32 bits of the MLO time stamp offset in us
- *
- * dword5 - b'31:0 - MLO time stamp offset in clock ticks for sub us
- *
- * dword6 - b'15:0 - MLO time stamp compensation applied in us
- *
- * dword6 - b'25:16 - MLO time stamp compensation applied in clock ticks
- * for sub us resolution
- *
- * dword6 - b'31:26 - rsvd2: Reserved for future use
- *
- * dword7 - b'21:0 - period of MLO compensation timer at which compensation
- * is applied, in us
- *
- * dword7 - b'31:22 - rsvd3: Reserved for future use
- */
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M 0x000000FF
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S 0
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M 0x00000300
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S 8
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M 0x00000C00
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S 10
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M 0xFFFF0000
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S 16
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M 0x0000FFFF
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S 0
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M 0x03FF0000
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S 16
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M 0x003FFFFF
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S 0
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_GET(_var) \
- (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE, _val); \
- ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)); \
- } while (0)
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_GET(_var) \
- (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)); \
- } while (0)
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_GET(_var) \
- (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID, _val); \
- ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)); \
- } while (0)
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_GET(_var) \
- (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M) >> \
- HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ, _val); \
- ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)); \
- } while (0)
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_GET(_var) \
- (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M) >> \
- HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US, _val); \
- ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)); \
- } while (0)
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_GET(_var) \
- (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M) >> \
- HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS, _val); \
- ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)); \
- } while (0)
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_GET(_var) \
- (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M) >> \
- HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)
- #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US, _val); \
- ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)); \
- } while (0)
- typedef struct {
- A_UINT32 msg_type: 8, /* bits 7:0 */
- pdev_id: 2, /* bits 9:8 */
- chip_id: 2, /* bits 11:10 */
- reserved1: 4, /* bits 15:12 */
- mac_clk_freq_mhz: 16; /* bits 31:16 */
- A_UINT32 sync_timestamp_lo_us;
- A_UINT32 sync_timestamp_hi_us;
- A_UINT32 mlo_timestamp_offset_lo_us;
- A_UINT32 mlo_timestamp_offset_hi_us;
- A_UINT32 mlo_timestamp_offset_clks;
- A_UINT32 mlo_timestamp_comp_us: 16, /* bits 15:0 */
- mlo_timestamp_comp_clks: 10, /* bits 25:16 */
- reserved2: 6; /* bits 31:26 */
- A_UINT32 mlo_timestamp_comp_timer_period_us: 22, /* bits 21:0 */
- reserved3: 10; /* bits 31:22 */
- } htt_t2h_mlo_offset_ind_t;
- /*
- * @brief target -> host VDEV TX RX STATS
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND
- *
- * @details
- * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message is sent by the target
- * every periodic interval programmed in HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG.
- * After the host sends an initial HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
- * this HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message will be sent
- * periodically by target even in the absence of any further HTT request
- * messages from host.
- *
- * The message is formatted as follows:
- *
- * |31 16|15 8|7 0|
- * |---------------------------------+----------------+----------------|
- * | payload_size | pdev_id | msg_type |
- * |---------------------------------+----------------+----------------|
- * | reserved0 |
- * |-------------------------------------------------------------------|
- * | reserved1 |
- * |-------------------------------------------------------------------|
- * | reserved2 |
- * |-------------------------------------------------------------------|
- * | |
- * | VDEV specific Tx Rx stats info |
- * | |
- * |-------------------------------------------------------------------|
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to 0x2c
- * (HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND)
- * b'8:15 - pdev_id
- * b'16:31 - size in bytes of the payload that follows the 16-byte
- * message header fields (msg_type through reserved2)
- * dword1 - b'0:31 - reserved0.
- * dword2 - b'0:31 - reserved1.
- * dword3 - b'0:31 - reserved2.
- */
- typedef struct {
- A_UINT32 msg_type: 8,
- pdev_id: 8,
- payload_size: 16;
- A_UINT32 reserved0;
- A_UINT32 reserved1;
- A_UINT32 reserved2;
- } htt_t2h_vdevs_txrx_stats_periodic_hdr_t;
- #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_HDR_SIZE 16
- #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M 0x0000FF00
- #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S 8
- #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
- (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)
- #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)); \
- } while (0)
- #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M 0xFFFF0000
- #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S 16
- #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_GET(_var) \
- (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)
- #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE, _val); \
- ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)); \
- } while (0)
- /* SOC related stats */
- typedef struct {
- htt_tlv_hdr_t tlv_hdr;
- /* When TQM is not able to find the peers during Tx, then it drops the packets
- * This can be due to either the peer is deleted or deletion is ongoing
- * */
- A_UINT32 inv_peers_msdu_drop_count_lo;
- A_UINT32 inv_peers_msdu_drop_count_hi;
- } htt_stats_soc_txrx_stats_common_tlv;
- /* preserve old name alias for new name consistent with the tag name */
- typedef htt_stats_soc_txrx_stats_common_tlv htt_t2h_soc_txrx_stats_common_tlv;
- /* VDEV HW Tx/Rx stats */
- typedef struct {
- htt_tlv_hdr_t tlv_hdr;
- A_UINT32 vdev_id;
- /* Rx msdu byte cnt */
- A_UINT32 rx_msdu_byte_cnt_lo;
- A_UINT32 rx_msdu_byte_cnt_hi;
- /* Rx msdu cnt */
- A_UINT32 rx_msdu_cnt_lo;
- A_UINT32 rx_msdu_cnt_hi;
- /* tx msdu byte cnt */
- A_UINT32 tx_msdu_byte_cnt_lo;
- A_UINT32 tx_msdu_byte_cnt_hi;
- /* tx msdu cnt */
- A_UINT32 tx_msdu_cnt_lo;
- A_UINT32 tx_msdu_cnt_hi;
- /* tx excessive retry discarded msdu cnt */
- A_UINT32 tx_msdu_excessive_retry_discard_cnt_lo;
- A_UINT32 tx_msdu_excessive_retry_discard_cnt_hi;
- /* TX congestion ctrl msdu drop cnt */
- A_UINT32 tx_msdu_cong_ctrl_drop_cnt_lo;
- A_UINT32 tx_msdu_cong_ctrl_drop_cnt_hi;
- /* discarded tx msdus cnt coz of time to live expiry */
- A_UINT32 tx_msdu_ttl_expire_drop_cnt_lo;
- A_UINT32 tx_msdu_ttl_expire_drop_cnt_hi;
- /* tx excessive retry discarded msdu byte cnt */
- A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_lo;
- A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_hi;
- /* TX congestion ctrl msdu drop byte cnt */
- A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_lo;
- A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_hi;
- /* discarded tx msdus byte cnt coz of time to live expiry */
- A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_lo;
- A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_hi;
- /* TQM bypass frame cnt */
- A_UINT32 tqm_bypass_frame_cnt_lo;
- A_UINT32 tqm_bypass_frame_cnt_hi;
- /* TQM bypass byte cnt */
- A_UINT32 tqm_bypass_byte_cnt_lo;
- A_UINT32 tqm_bypass_byte_cnt_hi;
- } htt_stats_vdev_txrx_stats_hw_stats_tlv;
- /* preserve old name alias for new name consistent with the tag name */
- typedef htt_stats_vdev_txrx_stats_hw_stats_tlv
- htt_t2h_vdev_txrx_stats_hw_stats_tlv;
- /*
- * MSG_TYPE => HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF
- *
- * @details
- * The SAWF_DEF_QUEUES_MAP_REPORT_CONF message is sent by the target in
- * response to a SAWF_DEF_QUEUES_MAP_REPORT_REQ from the host.
- * The SAWF_DEF_QUEUES_MAP_REPORT_CONF will show which service class
- * the default MSDU queues of each of the specified TIDs for the peer
- * specified in the SAWF_DEF_QUEUES_MAP_REPORT_REQ message are linked to.
- * If the default MSDU queues of a given TID within the peer are not linked
- * to a service class, the svc_class_id field for that TID will have a
- * 0xff HTT_SAWF_SVC_CLASS_INVALID_ID value to indicate the default MSDU
- * queues for that TID are not mapped to any service class.
- *
- * |31 16|15 8|7 0|
- * |------------------------------+--------------+--------------|
- * | peer ID | reserved | msg type |
- * |------------------------------+--------------+------+-------|
- * | reserved | svc class ID | TID |
- * |------------------------------------------------------------|
- * ...
- * |------------------------------------------------------------|
- * | reserved | svc class ID | TID |
- * |------------------------------------------------------------|
- * Header fields:
- * dword0 - b'7:0 - msg_type: This will be set to
- * 0x2d (HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF)
- * b'31:16 - peer ID
- * dword1 - b'7:0 - TID
- * b'15:8 - svc class ID
- * (dword2, etc. same format as dword1)
- */
- #define HTT_SAWF_SVC_CLASS_INVALID_ID 0xff
- PREPACK struct htt_t2h_sawf_def_queues_map_report_conf {
- A_UINT32 msg_type :8,
- reserved0 :8,
- peer_id :16;
- struct {
- A_UINT32 tid :8,
- svc_class_id :8,
- reserved1 :16;
- } tid_reports[1/*or more*/];
- } POSTPACK;
- #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_HDR_BYTES 4 /* msg_type, peer_id */
- #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_ELEM_BYTES 4 /* TID, svc_class_id */
- #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M 0xFFFF0000
- #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S 16
- #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_GET(_var) \
- (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M) >> \
- HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)
- #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)); \
- } while (0)
- #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M 0x000000FF
- #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S 0
- #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_GET(_var) \
- (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M) >> \
- HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)
- #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID, _val); \
- ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)); \
- } while (0)
- #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M 0x0000FF00
- #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S 8
- #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_GET(_var) \
- (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M) >> \
- HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)
- #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID, _val); \
- ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)); \
- } while (0)
- /*
- * MSG_TYPE => HTT_T2H_SAWF_MSDUQ_INFO_IND
- *
- * @details
- * When SAWF is enabled and a flow is mapped to a policy during the traffic
- * flow if the flow is seen the associated service class is conveyed to the
- * target via TCL Data Command. Target on the other hand internally creates the
- * MSDUQ. Once the target creates the MSDUQ the target sends the information
- * of the newly created MSDUQ and some other identifiers to uniquely identity
- * the newly created MSDUQ
- *
- * |31 27| 24|23 16|15|14 11|10|9 8|7 4|3 0|
- * |------------------------------+------------------------+--------------|
- * | peer ID | HTT qtype | msg type |
- * |---------------------------------+--------------+--+---+-------+------|
- * | reserved |AST list index|FO|WC | HLOS | remap|
- * | | | | | TID | TID |
- * |---------------------+------------------------------------------------|
- * | reserved1 | tgt_opaque_id |
- * |---------------------+------------------------------------------------|
- *
- * Header fields:
- *
- * dword0 - b'7:0 - msg_type: This will be set to
- * 0x2e (HTT_T2H_SAWF_MSDUQ_INFO_IND)
- * b'15:8 - HTT qtype
- * b'31:16 - peer ID
- *
- * dword1 - b'3:0 - remap TID, as assigned in firmware
- * b'7:4 - HLOS TID, as sent by host in TCL Data Command
- * hlos_tid : Common to Lithium and Beryllium
- * b'9:8 - who_classify_info_sel (WC), as sent by host in
- * TCL Data Command : Beryllium
- * b10 - flow_override (FO), as sent by host in
- * TCL Data Command: Beryllium
- * b11:14 - ast_list_idx
- * Array index into the list of extension AST entries
- * (not the actual AST 16-bit index).
- * The ast_list_idx is one-based, with the following
- * range of values:
- * - legacy targets supporting 16 user-defined
- * MSDU queues: 1-2
- * - legacy targets supporting 48 user-defined
- * MSDU queues: 1-6
- * - new targets: 0 (peer_id is used instead)
- * Note that since ast_list_idx is one-based,
- * the host will need to subtract 1 to use it as an
- * index into a list of extension AST entries.
- * b15:31 - reserved
- *
- * dword2 - b'23:0 - tgt_opaque_id Opaque Tx flow number which is a
- * unique MSDUQ id in firmware
- * b'24:31 - reserved1
- */
- PREPACK struct htt_t2h_sawf_msduq_event {
- A_UINT32 msg_type : 8,
- htt_qtype : 8,
- peer_id :16;
- A_UINT32 remap_tid : 4,
- hlos_tid : 4,
- who_classify_info_sel : 2,
- flow_override : 1,
- ast_list_idx : 4,
- reserved :17;
- A_UINT32 tgt_opaque_id :24,
- reserved1 : 8;
- } POSTPACK;
- #define HTT_SAWF_MSDUQ_INFO_SIZE (sizeof(struct htt_t2h_sawf_msduq_event))
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M 0x0000FF00
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S 8
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_GET(_var) \
- (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M) >> \
- HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S)
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE, _val); \
- ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S));\
- } while (0)
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M 0xFFFF0000
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S 16
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_GET(_var) \
- (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M) >> \
- HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)); \
- } while (0)
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M 0x0000000F
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S 0
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_GET(_var) \
- (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M) >> \
- HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID, _val); \
- ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)); \
- } while (0)
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M 0x000000F0
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S 4
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_GET(_var) \
- (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M) >> \
- HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID, _val); \
- ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)); \
- } while (0)
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M 0x00000300
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S 8
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_GET(_var) \
- (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M) >> \
- HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL, _val); \
- ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)); \
- } while (0)
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M 0x00000400
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S 10
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_GET(_var) \
- (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M) >> \
- HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE, _val); \
- ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)); \
- } while (0)
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M 0x00007800
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S 11
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_GET(_var) \
- (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M) >> \
- HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX, _val); \
- ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)); \
- } while (0)
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M 0x00FFFFFF
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S 0
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_GET(_var) \
- (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M) >> \
- HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)
- #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID, _val); \
- ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)); \
- } while (0)
- /**
- * @brief target -> PPDU id format indication
- *
- * MSG_TYPE => HTT_T2H_PPDU_ID_FMT_IND
- *
- * @details
- * The following field definitions describe the format of the HTT target
- * to host PPDU ID format indication message.
- * hwsch_cmd_id :- A number per ring, increases by one with each HWSCH command.
- * ring_id :- HWSCH ring id in which this PPDU was enqueued.
- * seq_idx :- Sequence control index of this PPDU.
- * link_id :- HW link ID of the link in which the PPDU was enqueued.
- * seq_cmd_type:- WHAL_TXSEND_FTYPE (SU Data, MU Data, SGEN frames etc.)
- * tqm_cmd:-
- *
- * |31 27|26 22|21 17| 16 |15 11|10 8|7 6|5 1| 0 |
- * |--------------------------------------------------+------------------------|
- * | rsvd0 | msg type |
- * |-----+----------+----------+---------+-----+----------+----------+---------|
- * |rsvd2|ring_id OF|ring_id NB|ring_id V|rsvd1|cmd_id OF |cmd_id NB |cmd_id V |
- * |-----+----------+----------+---------+-----+----------+----------+---------|
- * |rsvd4|link_id OF|link_id NB|link_id V|rsvd3|seq_idx OF|seq_idx NB|seq_idx V|
- * |-----+----------+----------+---------+-----+----------+----------+---------|
- * |rsvd6|tqm_cmd OF|tqm_cmd NB|tqm_cmd V|rsvd5|seq_cmd OF|seq_cmd NB|seq_cmd V|
- * |-----+----------+----------+---------+-----+----------+----------+---------|
- * |rsvd8| crc OF | crc NB | crc V |rsvd7|mac_id OF |mac_id NB |mac_id V |
- * |-----+----------+----------+---------+-----+----------+----------+---------|
- * Where: OF = bit offset, NB = number of bits, V = valid
- * The message is interpreted as follows:
- *
- * dword0 - b'7:0 - msg_type: This will be set to
- * HTT_T2H_PPDU_ID_FMT_IND
- * value: 0x30
- *
- * dword0 - b'31:8 - reserved
- *
- * dword1 - b'0:0 - field to indicate whether hwsch_cmd_id is valid or not
- *
- * dword1 - b'5:1 - number of bits in hwsch_cmd_id
- *
- * dword1 - b'10:6 - offset of hwsch_cmd_id (in number of bits)
- *
- * dword1 - b'15:11 - reserved for future use
- *
- * dword1 - b'16:16 - field to indicate whether ring_id is valid or not
- *
- * dword1 - b'21:17 - number of bits in ring_id
- *
- * dword1 - b'26:22 - offset of ring_id (in number of bits)
- *
- * dword1 - b'31:27 - reserved for future use
- *
- * dword2 - b'0:0 - field to indicate whether sequence index is valid or not
- *
- * dword2 - b'5:1 - number of bits in sequence index
- *
- * dword2 - b'10:6 - offset of sequence index (in number of bits)
- *
- * dword2 - b'15:11 - reserved for future use
- *
- * dword2 - b'16:16 - field to indicate whether link_id is valid or not
- *
- * dword2 - b'21:17 - number of bits in link_id
- *
- * dword2 - b'26:22 - offset of link_id (in number of bits)
- *
- * dword2 - b'31:27 - reserved for future use
- *
- * dword3 - b'0:0 - field to indicate whether seq_cmd_type is valid or not
- *
- * dword3 - b'5:1 - number of bits in seq_cmd_type
- *
- * dword3 - b'10:6 - offset of seq_cmd_type (in number of bits)
- *
- * dword3 - b'15:11 - reserved for future use
- *
- * dword3 - b'16:16 - field to indicate whether tqm_cmd is valid or not
- *
- * dword3 - b'21:17 - number of bits in tqm_cmd
- *
- * dword3 - b'26:22 - offset of tqm_cmd (in number of bits)
- *
- * dword3 - b'31:27 - reserved for future use
- *
- * dword4 - b'0:0 - field to indicate whether mac_id is valid or not
- *
- * dword4 - b'5:1 - number of bits in mac_id
- *
- * dword4 - b'10:6 - offset of mac_id (in number of bits)
- *
- * dword4 - b'15:11 - reserved for future use
- *
- * dword4 - b'16:16 - field to indicate whether crc is valid or not
- *
- * dword4 - b'21:17 - number of bits in crc
- *
- * dword4 - b'26:22 - offset of crc (in number of bits)
- *
- * dword4 - b'31:27 - reserved for future use
- *
- */
- #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M 0x00000001
- #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S 0
- #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M 0x0000003E
- #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S 1
- #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M 0x000007C0
- #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S 6
- #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M 0x00010000
- #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S 16
- #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M 0x003E0000
- #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S 17
- #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M 0x07C00000
- #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S 22
- /* macros for accessing lower 16 bits in dword */
- #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS15_0, value); \
- (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S; \
- } while (0)
- #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS15_0(word) \
- (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S)
- #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS15_0, value); \
- (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S; \
- } while (0)
- #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS15_0(word) \
- (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S)
- #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0, value); \
- (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S; \
- } while (0)
- #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS15_0(word) \
- (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S)
- /* macros for accessing upper 16 bits in dword */
- #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS31_16, value); \
- (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S; \
- } while (0)
- #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS31_16(word) \
- (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S)
- #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS31_16, value); \
- (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S; \
- } while (0)
- #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS31_16(word) \
- (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S)
- #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16, value); \
- (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S; \
- } while (0)
- #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS31_16(word) \
- (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S)
- #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_VALID_SET \
- HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
- #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_BITS_SET \
- HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
- #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET_SET \
- HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
- #define HTT_PPDU_ID_FMT_IND_RING_ID_VALID_SET \
- HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
- #define HTT_PPDU_ID_FMT_IND_RING_ID_BITS_SET \
- HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
- #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET_SET \
- HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
- #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_VALID_SET \
- HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
- #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_BITS_SET \
- HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
- #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET_SET \
- HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
- #define HTT_PPDU_ID_FMT_IND_LINK_ID_VALID_SET \
- HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
- #define HTT_PPDU_ID_FMT_IND_LINK_ID_BITS_SET \
- HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
- #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET_SET \
- HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
- #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_VALID_SET \
- HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
- #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_BITS_SET \
- HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
- #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET_SET \
- HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
- #define HTT_PPDU_ID_FMT_IND_TQM_CMD_VALID_SET \
- HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
- #define HTT_PPDU_ID_FMT_IND_TQM_CMD_BITS_SET \
- HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
- #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET_SET \
- HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
- #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_VALID_SET \
- HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
- #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_BITS_SET \
- HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
- #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_OFFSET_SET \
- HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
- #define HTT_PPDU_ID_FMT_IND_CRC_VALID_SET \
- HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
- #define HTT_PPDU_ID_FMT_IND_CRC_BITS_SET \
- HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
- #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET_SET \
- HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
- /* offsets in number dwords */
- #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET 1
- #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET 1
- #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET 2
- #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET 2
- #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET 3
- #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET 3
- #define HTT_PPDU_ID_FMT_IND_MAC_ID_OFFSET 4
- #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET 4
- typedef struct {
- A_UINT32 msg_type: 8, /* bits 7:0 */
- rsvd0: 24;/* bits 31:8 */
- A_UINT32 hwsch_cmd_id_valid: 1, /* bits 0:0 */
- hwsch_cmd_id_bits: 5, /* bits 5:1 */
- hwsch_cmd_id_offset: 5, /* bits 10:6 */
- rsvd1: 5, /* bits 15:11 */
- ring_id_valid: 1, /* bits 16:16 */
- ring_id_bits: 5, /* bits 21:17 */
- ring_id_offset: 5, /* bits 26:22 */
- rsvd2: 5; /* bits 31:27 */
- A_UINT32 seq_idx_valid: 1, /* bits 0:0 */
- seq_idx_bits: 5, /* bits 5:1 */
- seq_idx_offset: 5, /* bits 10:6 */
- rsvd3: 5, /* bits 15:11 */
- link_id_valid: 1, /* bits 16:16 */
- link_id_bits: 5, /* bits 21:17 */
- link_id_offset: 5, /* bits 26:22 */
- rsvd4: 5; /* bits 31:27 */
- A_UINT32 seq_cmd_type_valid: 1, /* bits 0:0 */
- seq_cmd_type_bits: 5, /* bits 5:1 */
- seq_cmd_type_offset: 5, /* bits 10:6 */
- rsvd5: 5, /* bits 15:11 */
- tqm_cmd_valid: 1, /* bits 16:16 */
- tqm_cmd_bits: 5, /* bits 21:17 */
- tqm_cmd_offset: 5, /* bits 26:12 */
- rsvd6: 5; /* bits 31:27 */
- A_UINT32 mac_id_valid: 1, /* bits 0:0 */
- mac_id_bits: 5, /* bits 5:1 */
- mac_id_offset: 5, /* bits 10:6 */
- rsvd8: 5, /* bits 15:11 */
- crc_valid: 1, /* bits 16:16 */
- crc_bits: 5, /* bits 21:17 */
- crc_offset: 5, /* bits 26:12 */
- rsvd9: 5; /* bits 31:27 */
- } htt_t2h_ppdu_id_fmt_ind_t;
- /**
- * @brief target -> host RX_CCE_SUPER_RULE setup done message
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE
- *
- * @details
- * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE message is sent by the target
- * when RX_CCE_SUPER_RULE setup is done
- *
- * This message shows the configuration results after the setup operation.
- * It will always be sent to host.
- * The message would appear as follows:
- *
- * |31 24|23 16|15 8|7 0|
- * |-----------------+-----------------+----------------+----------------|
- * | result | response_type | pdev_id | msg_type |
- * |---------------------------------------------------------------------|
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to 0x33
- * (HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE)
- * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is setup on
- * b'16:23 - response_type: Indicate the response type of this setup
- * done msg
- * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE,
- * response to HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
- * 1: HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
- * response to HTT_RX_CCE_SUPER_RULE_INSTALL
- * 2: HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
- * response to HTT_RX_CCE_SUPER_RULE_RELEASE
- * b'24:31 - result: Indicate result of setup operation
- * For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE:
- * b'24 - is_rule_enough: indicate if there are
- * enough free cce rule slots
- * 0: not enough
- * 1: enough
- * b'25:31 - avail_rule_num: indicate the number of
- * remaining free cce rule slots, only makes sense
- * when is_rule_enough = 0
- * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE:
- * b'24 - cfg_result_0: indicate the config result
- * of RX_CCE_SUPER_RULE_0
- * 0: Install/Uninstall fails
- * 1: Install/Uninstall succeeds
- * b'25 - cfg_result_1: indicate the config result
- * of RX_CCE_SUPER_RULE_1
- * 0: Install/Uninstall fails
- * 1: Install/Uninstall succeeds
- * b'26:31 - reserved
- * For HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE:
- * b'24 - cfg_result_0: indicate the config result
- * of RX_CCE_SUPER_RULE_0
- * 0: Release fails
- * 1: Release succeeds
- * b'25 - cfg_result_1: indicate the config result
- * of RX_CCE_SUPER_RULE_1
- * 0: Release fails
- * 1: Release succeeds
- * b'26:31 - reserved
- */
- enum htt_rx_cce_super_rule_setup_done_response_type {
- HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE = 0,
- HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
- HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
- /*All reply type should be before this*/
- HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_RESPONSE,
- };
- PREPACK struct htt_rx_cce_super_rule_setup_done_t {
- A_UINT8 msg_type;
- A_UINT8 pdev_id;
- A_UINT8 response_type;
- union {
- struct {
- /* For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE */
- A_UINT8 is_rule_enough: 1,
- avail_rule_num: 7;
- };
- struct {
- /*
- * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE and
- * HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE
- */
- A_UINT8 cfg_result_0: 1,
- cfg_result_1: 1,
- rsvd: 6;
- };
- } result;
- } POSTPACK;
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_SZ (sizeof(struct htt_rx_cce_super_rule_setup_done_t))
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M 0x0000ff00
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S 8
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_GET(_var) \
- (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M) >> \
- HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)); \
- } while (0)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M 0x00ff0000
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S 16
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_GET(_var) \
- (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M) >> \
- HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE, _val); \
- ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)); \
- } while (0)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M 0xff000000
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S 24
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_GET(_var) \
- (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M) >> \
- HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT, _val); \
- ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)); \
- } while (0)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M 0x01000000
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S 24
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_GET(_var) \
- (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M) >> \
- HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH, _val); \
- ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)); \
- } while (0)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M 0xFE000000
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S 25
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_GET(_var) \
- (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M) >> \
- HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM, _val); \
- ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)); \
- } while (0)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M 0x01000000
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S 24
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_GET(_var) \
- (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M) >> \
- HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0, _val); \
- ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)); \
- } while (0)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M 0x02000000
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S 25
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_GET(_var) \
- (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M) >> \
- HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)
- #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1, _val); \
- ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)); \
- } while (0)
- /**
- * @brief target -> host TX_LCE_SUPER_RULE setup done message
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP_DONE
- *
- * @details
- * HTT_T2H_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP_DONE message is sent by the target
- * when TX_SUPER_RULE setup is done.
- *
- * This message shows the configuration results after the setup operation.
- * It will always be sent to host.
- * The message would appear as follows:
- *
- * |31 24|23 16|15 8|7 0|
- * |-----------------+-----------------+----------------+----------------|
- * | reserved | response_type | pdev_id | msg_type |
- * |---------------------------------------------------------------------|
- * | tx_super_rule_result[0] |
- * |---------------------------------------------------------------------|
- * | tx_super_rule_result[1] |
- * |---------------------------------------------------------------------|
- * | tx_super_rule_result[2] |
- * |---------------------------------------------------------------------|
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to 0x3b
- * (HTT_T2H_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP_DONE)
- * b'8:15 - pdev_id: Identify which pdev TX_SUPER_RULE is setup on
- * b'16:23 - response_type: Indicate the response type of this setup
- * done msg
- * 0: HTT_TX_LCE_SUPER_RULE_INSTALL_RESPONSE,
- * response to HTT_TX_LCE_SUPER_RULE_INSTALL
- * 1: HTT_TX_LCE_SUPER_RULE_RELEASE_RESPONSE,
- * response to HTT_TX_LCE_SUPER_RULE_RELEASE or
- * FW internal trigger on LCE rule release
- * b'24:31 - reserved:
- *
- * Each tx_super_rule_result structure would appear as follows:
- * |31 24|23 16|15 8|7 0|
- * |---------------------------------------------------------------------|
- * | is_valid | result | l4_dst_port |
- * |---------------------------------------------------------------------|
- *
- * dword0 - b'0:15 - l4_dst_port: destination port corresponding to rule
- * which is added/released
- * b'16:23 - result: Indicate the result of the operation based on
- * the message header's "response_type"
- * For HTT_TX_LCE_SUPER_RULE_INSTALL_RESPONSE:
- * 0: HTT_TX_LCE_SUPER_RULE_INSTALL_FAIL
- * 1: HTT_TX_LCE_SUPER_RULE_INSTALL_SUCCESS
- * For HTT_TX_LCE_SUPER_RULE_RELEASE_RESPONSE:
- * 0: HTT_TX_LCE_SUPER_RULE_RELEASE_FAIL
- * 1: HTT_TX_LCE_SUPER_RULE_RELEASE_SUCCESS
- * 2: HTT_TX_LCE_SUPER_RULE_RELEASE_SUCCESS_HIGH_TPUT
- *
- * The tx_super_rule_result[1] structure is similar.
- * The tx_super_rule_result[2] structure is similar.
- */
- enum htt_tx_lce_super_rule_setup_done_response_type {
- /* Two LCE rules operation responses */
- HTT_TX_LCE_SUPER_RULE_INSTALL_RESPONSE = 0,
- HTT_TX_LCE_SUPER_RULE_RELEASE_RESPONSE,
- /* All reply type should be before this */
- HTT_TX_LCE_RULE_SETUP_INVALID_RESPONSE,
- };
- enum htt_tx_super_rule_install_response_result {
- HTT_TX_LCE_SUPER_RULE_INSTALL_FAIL = 0,
- HTT_TX_LCE_SUPER_RULE_INSTALL_SUCCESS,
- };
- enum htt_tx_super_rule_release_response_result{
- HTT_TX_LCE_SUPER_RULE_RELEASE_FAIL = 0,
- HTT_TX_LCE_SUPER_RULE_RELEASE_SUCCESS,
- HTT_TX_LCE_SUPER_RULE_RELEASE_SUCCESS_HIGH_TPUT,
- };
- typedef struct {
- A_UINT32 l4_dst_port: 16,
- /* result:
- * htt_tx_super_rule_install_response_result or
- * htt_tx_super_rule_release_response_result
- */
- result: 8,
- is_valid: 8;
- } htt_tx_lce_super_rule_result_t;
- PREPACK struct htt_tx_lce_super_rule_setup_done_t {
- A_UINT8 msg_type;
- A_UINT8 pdev_id;
- A_UINT8 response_type; /* htt_tx_lce_super_rule_setup_done_response_type */
- A_UINT8 reserved;
- htt_tx_lce_super_rule_result_t tx_super_rule_result[HTT_TX_LCE_SUPER_RULE_SETUP_NUM];
- } POSTPACK;
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_SZ (sizeof(struct htt_tx_lce_super_rule_setup_done_t))
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M 0x0000ff00
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S 8
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_GET(_var) \
- (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M) >> \
- HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)); \
- } while (0)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M 0x00ff0000
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S 16
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_GET(_var) \
- (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M) >> \
- HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE, _val); \
- ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)); \
- } while (0)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_M 0x0000ffff
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_S 0
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_GET(_var) \
- (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_M) >> \
- HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_S)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT, _val); \
- ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_S)); \
- } while (0)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_M 0x00ff0000
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_S 16
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_GET(_var) \
- (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_M) >> \
- HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_S)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT, _val); \
- ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_S)); \
- } while (0)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_M 0xff000000
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_S 24
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_GET(_var) \
- (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_M) >> \
- HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_S)
- #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID, _val); \
- ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_S)); \
- } while (0)
- /**
- * THE BELOW MESSAGE HAS BEEN DEPRECATED
- *======================================
- * @brief target -> host CoDel MSDU queue latencies array configuration
- *
- * MSG_TYPE => HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND
- *
- * @details
- * The HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND message is used
- * by the target to inform the host of the location and size of the DDR array of
- * per MSDU queue latency metrics. This array is updated by the host and
- * read by the target. The target uses these metric values to determine
- * which MSDU queues have latencies exceeding their CoDel latency target.
- *
- * |31 16|15 8|7 0|
- * |-------------------------------------------+----------|
- * | number of array elements | reserved | MSG_TYPE |
- * |-------------------------------------------+----------|
- * | array physical address, low bits |
- * |------------------------------------------------------|
- * | array physical address, high bits |
- * |------------------------------------------------------|
- * Header fields:
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: Identifies this as a CoDel MSDU queue latencies
- * array configuration message.
- * Value: (HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND)
- * - NUM_ELEM
- * Bits 31:16
- * Purpose: Inform the host of the length of the MSDU queue latencies array.
- * Value: Specifies the number of elements in the MSDU queue latency
- * metrics array. This value is the same as the maximum number of
- * MSDU queues supported by the target.
- * Since each array element is 16 bits, the size in bytes of the
- * MSDU queue latency metrics array is twice the number of elements.
- * - PADDR_LOW
- * Bits 31:0
- * Purpose: Inform the host of the MSDU queue latencies array's location.
- * Value: Lower 32 bits of the physical address of the MSDU queue latency
- * metrics array.
- * - PADDR_HIGH
- * Bits 31:0
- * Purpose: Inform the host of the MSDU queue latencies array's location.
- * Value: Upper 32 bits of the physical address of the MSDU queue latency
- * metrics array.
- */
- typedef struct {
- A_UINT32 msg_type: 8, /* bits 7:0 */
- reserved: 8, /* bits 15:8 */
- num_elem: 16; /* bits 31:16 */
- A_UINT32 paddr_low;
- A_UINT32 paddr_high;
- } htt_t2h_codel_msduq_latencies_array_cfg_int_t; /* DEPRECATED */
- #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_SIZE 12 /* bytes */
- #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M 0xffff0000
- #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S 16
- #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_GET(_var) \
- (((_var) & HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M) >> \
- HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)
- #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL( \
- HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM, _val); \
- ((_var) |= ((_val) << \
- HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)); \
- } while (0)
- /*
- * This CoDel MSDU queue latencies array whose location and number of
- * elements are specified by this HTT_T2H message consists of 16-bit elements
- * that each specify a statistical summary (min) of a MSDU queue's latency,
- * using milliseconds units.
- */
- #define HTT_CODEL_MSDUQ_LATENCIES_ARRAY_ELEM_BYTES 2
- /**
- * @brief target -> host rx completion indication message definition
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DATA_IND
- *
- * @details
- * The following diagram shows the format of the Rx completion indication sent
- * from the target to the host
- *
- * |31|29|28 24|23 12|11 9|8| 7|6|5|4|3|2|1|0|
- * |---------------+----------------------------+----------------|
- * | vdev_id | peer_id | msg_type |
- * hdr: |---------------+--------------------------+-+----------------|
- * | rsvd0 |F| msdu_cnt |
- * pyld: |==========================================+=+================|
- * MSDU 0 | buf addr lo (bits 31:0) |
- * |-----+--------------------------------------+----------------|
- * |rsvd1| SW buffer cookie | buf addr hi |
- * |--+--+-----------------------------+--------+--+-+-+-+-+-+-+-|
- * |R2| W| MSDU length | TID |MC|D|S|C|L|F|R|M|
- * |-------------------------------------------------+---------+-|
- * | rsvd3 | err info|E|
- * |=================================================+=========+=|
- * MSDU 1 | buf addr lo (bits 31:0) |
- * : ... :
- * | rsvd3 | err info|E|
- * |-------------------------------------------------------------|
- * Where:
- * F = fragment
- * M = MPDU retry bit
- * R = raw MPDU frame
- * F = first MSDU in MPDU
- * L = last MSDU in MPDU
- * C = MSDU continuation
- * S = Souce Addr is valid
- * D = Dest Addr is valid
- * MC = Dest Addr is multicast / broadcast
- * W = is first MSDU after WoW wakeup
- * R2 = rsvd2
- * E = error valid
- */
- /* htt_t2h_rx_data_msdu_err:
- * To be filled in "htt_t2h_rx_data_msdu_info.error_info" field
- * when FW forwards MSDU to host.
- */
- typedef enum htt_t2h_rx_data_msdu_err {
- /* ERR_DECRYPT:
- * FW sets this when rxdma_error_code = <enum 3 rxdma_decrypt_err>.
- * host maintains error stats, recycles buffer.
- */
- HTT_RXDATA_ERR_DECRYPT = 0,
- /* ERR_TKIP_MIC:
- * FW sets this when rxdma_error_code = <enum 4 rxdma_tkip_mic_err>.
- * Host maintains error stats, recycles buffer, sends notification to
- * middleware.
- */
- HTT_RXDATA_ERR_TKIP_MIC = 1,
- /* ERR_UNENCRYPTED:
- * FW sets this when rxdma_error_code = <enum 5 rxdma_unecrypted_err>.
- * Host maintains error stats, recycles buffer.
- */
- HTT_RXDATA_ERR_UNENCRYPTED = 2,
- /* ERR_MSDU_LIMIT:
- * FW sets this when rxdma_error_code = <enum 7 rxdma_msdu_limit_err>.
- * Host maintains error stats, recycles buffer.
- */
- HTT_RXDATA_ERR_MSDU_LIMIT = 3,
- /* ERR_FLUSH_REQUEST:
- * FW sets this when rxdma_error_code = <enum 13 rxdma_flush_request>.
- * Host maintains error stats, recycles buffer.
- */
- HTT_RXDATA_ERR_FLUSH_REQUEST = 4,
- /* ERR_OOR:
- * FW full reorder layer maps this error to <enum 7 regular_frame_OOR>.
- * Host maintains error stats, recycles buffer mainly for low
- * TCP KPI debugging.
- */
- HTT_RXDATA_ERR_OOR = 5,
- /* ERR_2K_JUMP:
- * FW full reorder layer maps this error to <enum 5 regular_frame_2k_jump>.
- * Host maintains error stats, recycles buffer mainly for low
- * TCP KPI debugging.
- */
- HTT_RXDATA_ERR_2K_JUMP = 6,
- /* ERR_ZERO_LEN_MSDU:
- * FW sets this error flag for a 0 length MSDU.
- * Host maintains error stats, recycles buffer.
- */
- HTT_RXDATA_ERR_ZERO_LEN_MSDU = 7,
- /* ERR_INVALID_PEER:
- * FW sets this error flag when MSDU is recived from invalid PEER
- * HOST decides to send DEAUTH or not, recyles buffer.
- */
- HTT_RXDATA_ERR_INVALID_PEER = 8,
- /* add new error codes here */
- HTT_RXDATA_ERR_MAX = 32
- } htt_t2h_rx_data_msdu_err_e;
- struct htt_t2h_rx_data_ind_t
- {
- A_UINT32 /* word 0 */
- /* msg_type:
- * Set to Rx data indication i.e. HTT_T2H_MSG_TYPE_RX_DATA_IND.
- */
- msg_type: 8,
- peer_id: 16, /* This will provide peer data */
- vdev_id: 8; /* This will provide vdev id info */
- A_UINT32 /* word 1 */
- /* msdu_cnt:
- * Total number of MSDUs (htt_t2h_rx_data_msdu_info items) in message.
- */
- msdu_cnt: 8,
- frag: 1, /* this bit will be set for 802.11 frag MPDU */
- rsvd0: 23;
- /* NOTE:
- * To preserve backwards compatibility,
- * no new fields can be added in this struct.
- */
- };
- struct htt_t2h_rx_data_msdu_info
- {
- A_UINT32 /* word 0 */
- buffer_addr_low : 32;
- A_UINT32 /* word 1 */
- buffer_addr_high : 8,
- sw_buffer_cookie : 21,
- /* fw_offloads_inspected:
- * When reo_destination_indication is 6 in reo_entrance_ring
- * of the RXDMA2REO MPDU upload, all the MSDUs that are part
- * of the MPDU are inspected by FW offloads layer, subsequently
- * the MSDUs are qualified to be host interested.
- * In such case the fw_offloads_inspected is set to 1, else 0.
- * This will assist host to not consider such MSDUs for FISA
- * flow addition.
- */
- fw_offloads_inspected : 1,
- rsvd1 : 2;
- A_UINT32 /* word 2 */
- mpdu_retry_bit : 1, /* used for stats maintenance */
- raw_mpdu_frame : 1, /* used for pkt drop and processing */
- first_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
- last_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
- msdu_continuation : 1, /* used for MSDU scatter/gather support */
- sa_is_valid : 1, /* used for HW issue check in
- * is_sa_da_idx_valid() */
- da_is_valid : 1, /* used for HW issue check and
- * intra-BSS forwarding */
- da_is_mcbc : 1,
- tid_info : 8, /* used for stats maintenance */
- msdu_length : 14,
- is_first_pkt_after_wkp : 1, /* indicates this is the first rx MSDU
- * provided by fw after WoW exit */
- rsvd2 : 1;
- A_UINT32 /* word 3 */
- error_valid : 1, /* Set if the MSDU has any error */
- error_info : 5, /* If error_valid is TRUE, then refer to
- * "htt_t2h_rx_data_msdu_err_e" for
- * checking error reason. */
- rsvd3 : 26;
- /* NOTE:
- * To preserve backwards compatibility,
- * no new fields can be added in this struct.
- */
- };
- /* HTT_RX_DATA_IND_HDR_SIZE: 2 4-byte words
- * This is the size of htt_t2h_rx_data_ind_t alone which is fixed overhead
- * for every Rx DATA IND sent by FW to host.
- */
- #define HTT_RX_DATA_IND_HDR_SIZE (2*4)
- /* HTT_RX_DATA_MSDU_INFO_SIZE: 4 4-bytes words
- * This is the size of each MSDU detail that will be piggybacked with the
- * RX IND header.
- */
- #define HTT_RX_DATA_MSDU_INFO_SIZE (4*4)
- /* member definitions of htt_t2h_rx_data_ind_t */
- #define HTT_RX_DATA_IND_PEER_ID_M 0x00ffff00
- #define HTT_RX_DATA_IND_PEER_ID_S 8
- #define HTT_RX_DATA_IND_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_PEER_ID, value); \
- (word) |= (value) << HTT_RX_DATA_IND_PEER_ID_S; \
- } while (0)
- #define HTT_RX_DATA_IND_PEER_ID_GET(word) \
- (((word) & HTT_RX_DATA_IND_PEER_ID_M) >> HTT_RX_DATA_IND_PEER_ID_S)
- #define HTT_RX_DATA_IND_VDEV_ID_M 0xff000000
- #define HTT_RX_DATA_IND_VDEV_ID_S 24
- #define HTT_RX_DATA_IND_VDEV_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_VDEV_ID, value); \
- (word) |= (value) << HTT_RX_DATA_IND_VDEV_ID_S; \
- } while (0)
- #define HTT_RX_DATA_IND_VDEV_ID_GET(word) \
- (((word) & HTT_RX_DATA_IND_VDEV_ID_M) >> HTT_RX_DATA_IND_VDEV_ID_S)
- #define HTT_RX_DATA_IND_MSDU_CNT_M 0x000000ff
- #define HTT_RX_DATA_IND_MSDU_CNT_S 0
- #define HTT_RX_DATA_IND_MSDU_CNT_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_MSDU_CNT, value); \
- (word) |= (value) << HTT_RX_DATA_IND_MSDU_CNT_S; \
- } while (0)
- #define HTT_RX_DATA_IND_MSDU_CNT_GET(word) \
- (((word) & HTT_RX_DATA_IND_MSDU_CNT_M) >> HTT_RX_DATA_IND_MSDU_CNT_S)
- #define HTT_RX_DATA_IND_FRAG_M 0x00000100
- #define HTT_RX_DATA_IND_FRAG_S 8
- #define HTT_RX_DATA_IND_FRAG_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_FRAG, value); \
- (word) |= (value) << HTT_RX_DATA_IND_FRAG_S; \
- } while (0)
- #define HTT_RX_DATA_IND_FRAG_GET(word) \
- (((word) & HTT_RX_DATA_IND_FRAG_M) >> HTT_RX_DATA_IND_FRAG_S)
- /* member definitions of htt_t2h_rx_data_msdu_info */
- #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M 0xFFFFFFFF
- #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S 0
- #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M 0x000000FF
- #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S 0
- #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW, value); \
- (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S; \
- } while (0)
- #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_GET(word) \
- (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S)
- #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH, value); \
- (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S; \
- } while (0)
- #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_GET(word) \
- (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S)
- #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M 0x1FFFFF00
- #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S 8
- #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE, value); \
- (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S; \
- } while (0)
- #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_GET(word) \
- (((word) & HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M) >> HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S)
- #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M 0x20000000
- #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S 29
- #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED, value); \
- (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S; \
- } while (0)
- #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_GET(word) \
- (((word) & HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M) >> HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S)
- #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M 0x00000001
- #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S 0
- #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT, value); \
- (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S; \
- } while (0)
- #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_GET(word) \
- (((word) & HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M) >> HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S)
- #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M 0x00000002
- #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S 1
- #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME, value); \
- (word) |= (value) << HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S; \
- } while (0)
- #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_GET(word) \
- (((word) & HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M) >> HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S)
- #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M 0x00000004
- #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S 2
- #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU, value); \
- (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S; \
- } while (0)
- #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_GET(word) \
- (((word) & HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S)
- #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M 0x00000008
- #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S 3
- #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU, value); \
- (word) |= (value) << HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S; \
- } while (0)
- #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_GET(word) \
- (((word) & HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S)
- #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M 0x00000010
- #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S 4
- #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION, value); \
- (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S; \
- } while (0)
- #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_GET(word) \
- (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S)
- #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M 0x00000020
- #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S 5
- #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SA_IS_VALID, value); \
- (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S; \
- } while (0)
- #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_GET(word) \
- (((word) & HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S)
- #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M 0x00000040
- #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S 6
- #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_VALID, value); \
- (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S; \
- } while (0)
- #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_GET(word) \
- (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S)
- #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M 0x00000080
- #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S 7
- #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC, value); \
- (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S; \
- } while (0)
- #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_GET(word) \
- (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S)
- #define HTT_RX_DATA_MSDU_INFO_TID_INFO_M 0x0000FF00
- #define HTT_RX_DATA_MSDU_INFO_TID_INFO_S 8
- #define HTT_RX_DATA_MSDU_INFO_TID_INFO_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_TID_INFO, value); \
- (word) |= (value) << HTT_RX_DATA_MSDU_INFO_TID_INFO_S; \
- } while (0)
- #define HTT_RX_DATA_MSDU_INFO_TID_INFO_GET(word) \
- (((word) & HTT_RX_DATA_MSDU_INFO_TID_INFO_M) >> HTT_RX_DATA_MSDU_INFO_TID_INFO_S)
- #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M 0x3FFF0000
- #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S 16
- #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH, value); \
- (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S; \
- } while (0)
- #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_GET(word) \
- (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S)
- #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M 0x40000000
- #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S 30
- #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP, value); \
- (word) |= (value) << HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S; \
- } while (0)
- #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_GET(word) \
- (((word) & HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M) >> HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S)
- #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M 0x00000001
- #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S 0
- #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_VALID, value); \
- (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S; \
- } while (0)
- #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_GET(word) \
- (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S)
- #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M 0x0000001E
- #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S 1
- #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_INFO, value); \
- (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S; \
- } while (0)
- #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_GET(word) \
- (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S)
- /**
- * @brief target -> Primary peer migration message to host
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
- *
- * @details
- * HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND message is sent by target
- * to host to flush & set-up the RX rings to new primary peer
- *
- * The message would appear as follows:
- *
- * |31 16|15 12|11 8|7 0|
- * |-------------------------------+---------+---------+--------------|
- * | vdev ID | pdev ID | chip ID | msg type |
- * |-------------------------------+---------+---------+--------------|
- * | ML peer ID | SW peer ID |
- * |-------------------------------+----------------------------------|
- *
- * The message is interpreted as follows:
- * dword0 - b'0:7 - msg_type: This will be set to 0x37
- * (HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND)
- * b'8:11 - chip_id: Indicate which chip has been chosen as primary
- * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
- * as primary
- * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
- * as primary
- *
- * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
- * chosen as primary
- * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
- * primary peer belongs.
- */
- typedef struct {
- A_UINT32 msg_type: 8, /* bits 7:0 */
- chip_id: 4, /* bits 11:8 */
- pdev_id: 4, /* bits 15:12 */
- vdev_id: 16; /* bits 31:16 */
- A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
- ml_peer_id: 16; /* bits 31:16 */
- } htt_t2h_primary_link_peer_migrate_ind_t;
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
- (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
- HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
- ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
- } while (0)
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
- (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
- HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
- } while (0)
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
- (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
- HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
- } while (0)
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
- (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
- HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
- } while (0)
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
- (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
- HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
- #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
- } while (0)
- /**
- * @brief target -> host rx peer AST override message defenition
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND
- *
- * @details
- * Format inherits parts of the HTT_T2H_MSG_TYPE_PEER_MAP_V3 published above
- * where in the dummy ast index is provided to the host.
- * This new message below is sent to the host at run time from the TX_DE
- * exception path when a SAWF flow is detected for a peer.
- * This is sent up once per SAWF peer.
- * This layout assumes the target operates as little-endian.
- *
- * |31 24|23 16|15 8|7 0|
- * |--------------------------------------+-----------------+-----------------|
- * | SW peer ID | vdev ID | msg type |
- * |-----------------+--------------------+-----------------+-----------------|
- * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
- * |-----------------+--------------------+-----------------+-----------------|
- * | dummy AST Index #1 | MAC addr 5 | MAC addr 4 |
- * |--------------------------------------+-----------------+-----------------|
- * | reserved | dummy AST Index #2 |
- * |--------------------------------------+-----------------------------------|
- *
- * The following field definitions describe the format of the peer ast override
- * index messages sent from the target to the host.
- * - MSG_TYPE
- * Bits 7:0
- * Purpose: identifies this as a peer map v3 message
- * Value: 0x38 (HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND)
- * - VDEV_ID
- * Bits 15:8
- * Purpose: Indicates which virtual device the peer is associated with.
- * - SW_PEER_ID
- * Bits 31:16
- * Purpose: The peer ID (index) that WAL has allocated for this peer.
- * - MAC_ADDR_L32
- * Bits 31:0
- * Purpose: Identifies which peer node the peer ID is for.
- * Value: lower 4 bytes of peer node's MAC address
- * - MAC_ADDR_U16
- * Bits 15:0
- * Purpose: Identifies which peer node the peer ID is for.
- * Value: upper 2 bytes of peer node's MAC address
- * - AST_INDEX1
- * Bits 31:16
- * Purpose: The 1st extra AST index used to identify user defined MSDUQ
- * - AST_INDEX2
- * Bits 15:0
- * Purpose: The 2nd extra AST index used to identify user defined MSDUQ
- */
- /* dword 0 */
- #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M 0xffff0000
- #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S 16
- #define HTT_PEER_AST_OVERRIDE_VDEV_ID_M 0x0000ff00
- #define HTT_PEER_AST_OVERRIDE_VDEV_ID_S 8
- /* dword 1 */
- #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M 0xffffffff
- #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S 0
- /* dword 2 */
- #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M 0x0000ffff
- #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S 0
- #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_M 0xffff0000
- #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_S 16
- /* dword 3 */
- #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_M 0x0000ffff
- #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_S 0
- #define HTT_PEER_AST_OVERRIDE_VDEV_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_VDEV_ID, value); \
- (word) |= (value) << HTT_PEER_AST_OVERRIDE_VDEV_ID_S; \
- } while (0)
- #define HTT_PEER_AST_OVERRIDE_VDEV_ID_GET(word) \
- (((word) & HTT_PEER_AST_OVERRIDE_VDEV_ID_M) >> HTT_PEER_AST_OVERRIDE_VDEV_ID_S)
- #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_SW_PEER_ID, value); \
- (word) |= (value) << HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S; \
- } while (0)
- #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_GET(word) \
- (((word) & HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M) >> HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S)
- #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32, value); \
- (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S; \
- } while (0)
- #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_GET(word) \
- (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S)
- #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16, value); \
- (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S; \
- } while (0)
- #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_GET(word) \
- (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S)
- #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX1, value); \
- (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX1_S; \
- } while (0)
- #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_GET(word) \
- (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX1_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX1_S)
- #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_SET(word, value) \
- do { \
- HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX2, value); \
- (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX2_S; \
- } while (0)
- #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_GET(word) \
- (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX2_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX2_S)
- #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_WORD_BASE_OFFSET 4 /* bytes */
- #define HTT_PEER_AST_OVERRIDE_DUMMY_AST1_WORD_BASE_OFFSET 8 /* bytes */
- #define HTT_PEER_AST_OVERRIDE_DUMMY_AST2_WORD_BASE_OFFSET 12 /* bytes */
- #define HTT_PEER_AST_OVERRIDE_INDEX_IND_BYTES 16
- /**
- * @brief target -> periodic report of tx latency to host
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND
- *
- * @details
- * The message starts with a message header followed by one or more
- * htt_t2h_peer_tx_latency_stats structs, one for each peer within the vdev.
- * After each upload, these tx latency stats will be reset.
- *
- * |31 24|23 16|15 14|13 10|9 8|7 0|
- * +-------------------------+-----+-----+---+----------|
- * hdr | |pyld elem sz| | GR | P | msg type |
- *- -|=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
- * pyld | peer ID |
- * |----------------------------------------------------|
- * | peer_tx_latency[0] |
- * |----------------------------------------------------|
- * 1st | peer_tx_latency[1] |
- * peer |----------------------------------------------------|
- * | peer_tx_latency[2] |
- * |----------------------------------------------------|
- * | peer_tx_latency[3] |
- * |----------------------------------------------------|
- * | avg latency |
- * |=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
- * | peer ID |
- * |----------------------------------------------------|
- * | peer_tx_latency[0] |
- * |----------------------------------------------------|
- * 2nd | peer_tx_latency[1] |
- * peer |----------------------------------------------------|
- * | peer_tx_latency[2] |
- * |----------------------------------------------------|
- * | peer_tx_latency[3] |
- * |----------------------------------------------------|
- * | avg latency |
- * |=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
- * Where:
- * P = pdev ID
- * GR = granularity
- *
- * @details
- * htt_t2h_tx_latency_stats_periodic_hdr_t:
- * - msg_type
- * Bits 7:0
- * Purpose: identifies this as a tx latency report message
- * Value: 0x3a (HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND)
- * - pdev_id
- * Bits 9:8
- * Purpose: Indicates which pdev this message is associated with.
- * - granularity
- * Bits 13:10
- * Purpose: specifies the granulairty of each tx latency bucket in MS.
- * There are 4 buckets in total. E.g. if granularity is set to 5 ms,
- * then the ranges for the 4 latency histogram buckets will be
- * 0-5ms, 5ms-10ms, 10ms-15ms, 15ms-max, respectively.
- * - payload_elem_size
- * Bits 23:16
- * Purpose: specifies the size of each element within the msg's payload
- * In other words, this field specified the value of
- * sizeof(htt_t2h_peer_tx_latency_stats) based on the target's
- * revision of the htt_t2h_peer_tx_latency_stats definition.
- * If the payload_elem_size reported in the message exceeds the
- * sizeof(htt_t2h_peer_tx_latency_stats) based on the host's
- * revision of the htt_t2h_peer_tx_latency_stats definition,
- * the host shall ignore the excess data.
- * Conversely, if the payload_elem_size reported in the message is
- * less than sizeof(htt_t2h_peer_tx_latency_stats) based on the host's
- * revision of the htt_t2h_peer_tx_latency_stats definition,
- * the host shall use 0x0 values for the portion of the data not
- * provided by the target.
- * The host can compare the payload_elem_size to the total size of
- * the message minus the size of the message header to determine
- * how many peer payload elements are present in the message.
- * - sw_peer_id
- * Purpose: The peer to which the following stats belong
- * - peer_tx_latency
- * Purpose: tx latency histogram for this peer, with 4 buckets whose
- * size (in milliseconds) is specified by the granularity field
- * - avg_latency
- * Purpose: average tx latency (in ms) for this peer in this report interval
- */
- typedef struct {
- A_UINT32 msg_type: 8,
- pdev_id: 2,
- granularity: 4,
- reserved1: 2,
- payload_elem_size: 8,
- reserved2: 8;
- } htt_t2h_tx_latency_stats_periodic_hdr_t;
- #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_HDR_SIZE \
- (sizeof(htt_t2h_tx_latency_stats_periodic_hdr_t))
- #define HTT_PEER_TX_LATENCY_REPORT_BINS 4
- typedef struct _htt_tx_latency_stats {
- A_UINT32 peer_id;
- A_UINT32 peer_tx_latency[HTT_PEER_TX_LATENCY_REPORT_BINS];
- A_UINT32 avg_latency;
- } htt_t2h_peer_tx_latency_stats;
- #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_M 0x00000300
- #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S 8
- #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
- (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S)
- #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID, _val); \
- ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S)); \
- } while (0)
- #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_M 0x00003C00
- #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S 10
- #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_GET(_var) \
- (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S)
- #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY, _val); \
- ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S)); \
- } while (0)
- #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_M 0x00FF0000
- #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S 16
- #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_GET(_var) \
- (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S)
- #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE, _val); \
- ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S)); \
- } while (0)
- /**
- * @brief target -> host report showing MSDU queue configuration
- *
- * MSG_TYPE => HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND
- *
- * @details
- *
- * |31 24|23 16|15|14 11|10|9 8|7 0|
- * |----------------+----------------+--+-----+--+---+----------------------|
- * | peer_id | htt_qtype | msg type |
- * |----------------+----------------+--+-----+--+---+----------+-----------|
- * | error_code | svc_class_id | R| AST | F|WHO| hlos_tid | remap_tid |
- * |----------------+----------------+--+-----+--+---+----------+-----------|
- * | request_cookie | tgt_opaque_msduq_id |
- * |------------------------------------------------------------------------|
- * Where WHO = who_classify_info_sel
- * F = flow_override
- * AST = ast_list_idx
- * R = reserved
- *
- * @details
- * htt_t2h_msg_type_sdwf_msduq_cfg_ind_t:
- *
- * The message is interpreted as follows:
- * dword0 - b'7:0 - msg_type: Identifies this as a MSDU queue cfg indication
- * This will be set to 0x3c
- * (HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND)
- * b'15:8 - HTT qtype (refer to HTT_MSDU_QTYPE)
- * b'31:16 - peer ID
- *
- * dword1 - b'3:0 - remap TID, as assigned in firmware
- * b'7:4 - HLOS TID, as sent by host in TCL Data Command
- * hlos_tid : Common to Lithium and Beryllium
- * b'9:8 - who_classify_info_sel (WWHO, as sent by host in
- * TCL Data Command : Beryllium
- * b'10:10 - flow_override (F), as sent by host in
- * TCL Data Command: Beryllium
- * b'14:11 - ast_list_idx (AST)
- * Array index into the list of extension AST entries
- * (not the actual AST 16-bit index).
- * The ast_list_idx is one-based, with the following
- * range of values:
- * - legacy targets supporting 16 user-defined
- * MSDU queues: 1-2
- * - legacy targets supporting 48 user-defined
- * MSDU queues: 1-6
- * - new targets: 0 (peer_id is used instead)
- * Note that since ast_list_idx is one-based,
- * the host will need to subtract 1 to use it as an
- * index into a list of extension AST entries.
- * b'15:15 - reserved
- * b'23:16 - svc_class_id
- * b'31:24 - error_code
- *
- * dword2 - b'23:0 - tgt_opaque_msduq_id: tx flow number that uniquely
- * identifies the MSDU queue
- * b'24:31 - request_cookie: Identifies which H2T SDWF_MSDUQ_RECFG_REQ
- * request triggered this indication.
- * This will be set to HTT_MSDUQ_CFG_REG_COOKIE_INVALID
- * (0xFF) in any cases when the FW generates this
- * indication autonomously rather than in response to
- * a SDWF_MSDUQ_RECFG_REQ message from the host.
- *
- * The behavior of this indication is as follows:
- * - svc_class_id is set to the service class that the specified MSDUQ is
- * currently linked to.
- * - error_code is set to a defined code if any errors arise.
- * Otherwise a value of 0x00 (ERROR_NONE) indicates success.
- */
- /* HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND */
- typedef enum {
- HTT_SDWF_MSDUQ_CFG_IND_ERROR_NONE = 0x00,
- HTT_SDWF_MSDUQ_CFG_IND_ERROR_PEER_DELETE_IN_PROG = 0x01,
- HTT_SDWF_MSDUQ_CFG_IND_ERROR_SW_MSDUQ_NULL = 0x02,
- HTT_SDWF_MSDUQ_CFG_IND_ERROR_MSDUQ_LOCATE_ERROR = 0x03,
- HTT_SDWF_MSDUQ_CFG_IND_ERROR_QPEER_NULL = 0x04,
- HTT_SDWF_MSDUQ_CFG_IND_ERROR_DEACTIVATED_MSDUQ = 0x05,
- HTT_SDWF_MSDUQ_CFG_IND_ERROR_REACTIVATED_MSDUQ = 0x06,
- HTT_SDWF_MSDUQ_CFG_IND_ERROR_INVALID_SVC_CLASS = 0x07,
- HTT_SDWF_MSDUQ_CFG_IND_ERROR_TIDQ_LOCATE_ERROR = 0x08,
- } HTT_SDWF_MSDUQ_CFG_IND_ERROR_CODE_E;
- PREPACK struct htt_t2h_sdwf_msduq_cfg_ind {
- A_UINT32 msg_type: 8, /* bits 7:0 */
- htt_qtype: 8, /* bits 15:8 */
- peer_id: 16; /* bits 31:16 */
- A_UINT32 remap_tid: 4, /* bits 3:0 */
- hlos_tid: 4, /* bits 7:4 */
- who_classify_info_sel: 2, /* bits 9:8 */
- flow_override: 1, /* bits 10:10 */
- ast_list_idx: 4, /* bits 14:11 */
- reserved: 1, /* bits 15:15 */
- svc_class_id: 8, /* bits 23:16 */
- error_code: 8; /* bits 31:24 */
- A_UINT32 tgt_opaque_msduq_id: 24, /* bits 23:0 */
- request_cookie: 8; /* bits 31:24 */
- } POSTPACK;
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_M 0x0000FF00
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_S 8
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_GET(_var) \
- (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_M) >> \
- HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_S)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE, _val); \
- ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_S)); \
- } while (0)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_M 0xFFFF0000
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_S 16
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_GET(_var) \
- (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_M) >> \
- HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_S)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID, _val); \
- ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_S)); \
- } while (0)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_M 0x0000000F
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_S 0
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_GET(_var) \
- (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_M) >> \
- HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_S)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID, _val); \
- ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_S)); \
- } while (0)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_M 0x000000F0
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_S 4
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_GET(_var) \
- (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_M) >> \
- HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_S)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID, _val); \
- ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_S)); \
- } while (0)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_M 0x00000300
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_S 8
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_GET(_var) \
- (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_M) >> \
- HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_S)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO, _val); \
- ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_S)); \
- } while (0)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_M 0x00000400
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_S 10
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_GET(_var) \
- (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_M) >> \
- HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_S)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE, _val); \
- ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_S)); \
- } while (0)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_M 0x00007800
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_S 11
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_GET(_var) \
- (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_M) >> \
- HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_S)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX, _val); \
- ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_S)); \
- } while (0)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_M 0x00FF0000
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_S 16
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_GET(_var) \
- (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_M) >> \
- HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_S)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID, _val); \
- ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_S)); \
- } while (0)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_M 0xFF000000
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_S 24
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_GET(_var) \
- (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_M) >> \
- HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_S)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE, _val); \
- ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_S)); \
- } while (0)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_M 0x00FFFFFF
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_S 0
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_GET(_var) \
- (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_M) >> \
- HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_S)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID, _val); \
- ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_S)); \
- } while (0)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_M 0xFF000000
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_S 24
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_GET(_var) \
- (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_M) >> \
- HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_S)
- #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_SET(_var, _val) \
- do { \
- HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE, _val); \
- ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_S)); \
- } while (0)
- #endif
|