htt.h 1.1 MB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132171331713417135171361713717138171391714017141171421714317144171451714617147171481714917150171511715217153171541715517156171571715817159171601716117162171631716417165171661716717168171691717017171171721717317174171751717617177171781717917180171811718217183171841718517186171871718817189171901719117192171931719417195171961719717198171991720017201172021720317204172051720617207172081720917210172111721217213172141721517216172171721817219172201722117222172231722417225172261722717228172291723017231172321723317234172351723617237172381723917240172411724217243172441724517246172471724817249172501725117252172531725417255172561725717258172591726017261172621726317264172651726617267172681726917270172711727217273172741727517276172771727817279172801728117282172831728417285172861728717288172891729017291172921729317294172951729617297172981729917300173011730217303173041730517306173071730817309173101731117312173131731417315173161731717318173191732017321173221732317324173251732617327173281732917330173311733217333173341733517336173371733817339173401734117342173431734417345173461734717348173491735017351173521735317354173551735617357173581735917360173611736217363173641736517366173671736817369173701737117372173731737417375173761737717378173791738017381173821738317384173851738617387173881738917390173911739217393173941739517396173971739817399174001740117402174031740417405174061740717408174091741017411174121741317414174151741617417174181741917420174211742217423174241742517426174271742817429174301743117432174331743417435174361743717438174391744017441174421744317444174451744617447174481744917450174511745217453174541745517456174571745817459174601746117462174631746417465174661746717468174691747017471174721747317474174751747617477174781747917480174811748217483174841748517486174871748817489174901749117492174931749417495174961749717498174991750017501175021750317504175051750617507175081750917510175111751217513175141751517516175171751817519175201752117522175231752417525175261752717528175291753017531175321753317534175351753617537175381753917540175411754217543175441754517546175471754817549175501755117552175531755417555175561755717558175591756017561175621756317564175651756617567175681756917570175711757217573175741757517576175771757817579175801758117582175831758417585175861758717588175891759017591175921759317594175951759617597175981759917600176011760217603176041760517606176071760817609176101761117612176131761417615176161761717618176191762017621176221762317624176251762617627176281762917630176311763217633176341763517636176371763817639176401764117642176431764417645176461764717648176491765017651176521765317654176551765617657176581765917660176611766217663176641766517666176671766817669176701767117672176731767417675176761767717678176791768017681176821768317684176851768617687176881768917690176911769217693176941769517696176971769817699177001770117702177031770417705177061770717708177091771017711177121771317714177151771617717177181771917720177211772217723177241772517726177271772817729177301773117732177331773417735177361773717738177391774017741177421774317744177451774617747177481774917750177511775217753177541775517756177571775817759177601776117762177631776417765177661776717768177691777017771177721777317774177751777617777177781777917780177811778217783177841778517786177871778817789177901779117792177931779417795177961779717798177991780017801178021780317804178051780617807178081780917810178111781217813178141781517816178171781817819178201782117822178231782417825178261782717828178291783017831178321783317834178351783617837178381783917840178411784217843178441784517846178471784817849178501785117852178531785417855178561785717858178591786017861178621786317864178651786617867178681786917870178711787217873178741787517876178771787817879178801788117882178831788417885178861788717888178891789017891178921789317894178951789617897178981789917900179011790217903179041790517906179071790817909179101791117912179131791417915179161791717918179191792017921179221792317924179251792617927179281792917930179311793217933179341793517936179371793817939179401794117942179431794417945179461794717948179491795017951179521795317954179551795617957179581795917960179611796217963179641796517966179671796817969179701797117972179731797417975179761797717978179791798017981179821798317984179851798617987179881798917990179911799217993179941799517996179971799817999180001800118002180031800418005180061800718008180091801018011180121801318014180151801618017180181801918020180211802218023180241802518026180271802818029180301803118032180331803418035180361803718038180391804018041180421804318044180451804618047180481804918050180511805218053180541805518056180571805818059180601806118062180631806418065180661806718068180691807018071180721807318074180751807618077180781807918080180811808218083180841808518086180871808818089180901809118092180931809418095180961809718098180991810018101181021810318104181051810618107181081810918110181111811218113181141811518116181171811818119181201812118122181231812418125181261812718128181291813018131181321813318134181351813618137181381813918140181411814218143181441814518146181471814818149181501815118152181531815418155181561815718158181591816018161181621816318164181651816618167181681816918170181711817218173181741817518176181771817818179181801818118182181831818418185181861818718188181891819018191181921819318194181951819618197181981819918200182011820218203182041820518206182071820818209182101821118212182131821418215182161821718218182191822018221182221822318224182251822618227182281822918230182311823218233182341823518236182371823818239182401824118242182431824418245182461824718248182491825018251182521825318254182551825618257182581825918260182611826218263182641826518266182671826818269182701827118272182731827418275182761827718278182791828018281182821828318284182851828618287182881828918290182911829218293182941829518296182971829818299183001830118302183031830418305183061830718308183091831018311183121831318314183151831618317183181831918320183211832218323183241832518326183271832818329183301833118332183331833418335183361833718338183391834018341183421834318344183451834618347183481834918350183511835218353183541835518356183571835818359183601836118362183631836418365183661836718368183691837018371183721837318374183751837618377183781837918380183811838218383183841838518386183871838818389183901839118392183931839418395183961839718398183991840018401184021840318404184051840618407184081840918410184111841218413184141841518416184171841818419184201842118422184231842418425184261842718428184291843018431184321843318434184351843618437184381843918440184411844218443184441844518446184471844818449184501845118452184531845418455184561845718458184591846018461184621846318464184651846618467184681846918470184711847218473184741847518476184771847818479184801848118482184831848418485184861848718488184891849018491184921849318494184951849618497184981849918500185011850218503185041850518506185071850818509185101851118512185131851418515185161851718518185191852018521185221852318524185251852618527185281852918530185311853218533185341853518536185371853818539185401854118542185431854418545185461854718548185491855018551185521855318554185551855618557185581855918560185611856218563185641856518566185671856818569185701857118572185731857418575185761857718578185791858018581185821858318584185851858618587185881858918590185911859218593185941859518596185971859818599186001860118602186031860418605186061860718608186091861018611186121861318614186151861618617186181861918620186211862218623186241862518626186271862818629186301863118632186331863418635186361863718638186391864018641186421864318644186451864618647186481864918650186511865218653186541865518656186571865818659186601866118662186631866418665186661866718668186691867018671186721867318674186751867618677186781867918680186811868218683186841868518686186871868818689186901869118692186931869418695186961869718698186991870018701187021870318704187051870618707187081870918710187111871218713187141871518716187171871818719187201872118722187231872418725187261872718728187291873018731187321873318734187351873618737187381873918740187411874218743187441874518746187471874818749187501875118752187531875418755187561875718758187591876018761187621876318764187651876618767187681876918770187711877218773187741877518776187771877818779187801878118782187831878418785187861878718788187891879018791187921879318794187951879618797187981879918800188011880218803188041880518806188071880818809188101881118812188131881418815188161881718818188191882018821188221882318824188251882618827188281882918830188311883218833188341883518836188371883818839188401884118842188431884418845188461884718848188491885018851188521885318854188551885618857188581885918860188611886218863188641886518866188671886818869188701887118872188731887418875188761887718878188791888018881188821888318884188851888618887188881888918890188911889218893188941889518896188971889818899189001890118902189031890418905189061890718908189091891018911189121891318914189151891618917189181891918920189211892218923189241892518926189271892818929189301893118932189331893418935189361893718938189391894018941189421894318944189451894618947189481894918950189511895218953189541895518956189571895818959189601896118962189631896418965189661896718968189691897018971189721897318974189751897618977189781897918980189811898218983189841898518986189871898818989189901899118992189931899418995189961899718998189991900019001190021900319004190051900619007190081900919010190111901219013190141901519016190171901819019190201902119022190231902419025190261902719028190291903019031190321903319034190351903619037190381903919040190411904219043190441904519046190471904819049190501905119052190531905419055190561905719058190591906019061190621906319064190651906619067190681906919070190711907219073190741907519076190771907819079190801908119082190831908419085190861908719088190891909019091190921909319094190951909619097190981909919100191011910219103191041910519106191071910819109191101911119112191131911419115191161911719118191191912019121191221912319124191251912619127191281912919130191311913219133191341913519136191371913819139191401914119142191431914419145191461914719148191491915019151191521915319154191551915619157191581915919160191611916219163191641916519166191671916819169191701917119172191731917419175191761917719178191791918019181191821918319184191851918619187191881918919190191911919219193191941919519196191971919819199192001920119202192031920419205192061920719208192091921019211192121921319214192151921619217192181921919220192211922219223192241922519226192271922819229192301923119232192331923419235192361923719238192391924019241192421924319244192451924619247192481924919250192511925219253192541925519256192571925819259192601926119262192631926419265192661926719268192691927019271192721927319274192751927619277192781927919280192811928219283192841928519286192871928819289192901929119292192931929419295192961929719298192991930019301193021930319304193051930619307193081930919310193111931219313193141931519316193171931819319193201932119322193231932419325193261932719328193291933019331193321933319334193351933619337193381933919340193411934219343193441934519346193471934819349193501935119352193531935419355193561935719358193591936019361193621936319364193651936619367193681936919370193711937219373193741937519376193771937819379193801938119382193831938419385193861938719388193891939019391193921939319394193951939619397193981939919400194011940219403194041940519406194071940819409194101941119412194131941419415194161941719418194191942019421194221942319424194251942619427194281942919430194311943219433194341943519436194371943819439194401944119442194431944419445194461944719448194491945019451194521945319454194551945619457194581945919460194611946219463194641946519466194671946819469194701947119472194731947419475194761947719478194791948019481194821948319484194851948619487194881948919490194911949219493194941949519496194971949819499195001950119502195031950419505195061950719508195091951019511195121951319514195151951619517195181951919520195211952219523195241952519526195271952819529195301953119532195331953419535195361953719538195391954019541195421954319544195451954619547195481954919550195511955219553195541955519556195571955819559195601956119562195631956419565195661956719568195691957019571195721957319574195751957619577195781957919580195811958219583195841958519586195871958819589195901959119592195931959419595195961959719598195991960019601196021960319604196051960619607196081960919610196111961219613196141961519616196171961819619196201962119622196231962419625196261962719628196291963019631196321963319634196351963619637196381963919640196411964219643196441964519646196471964819649196501965119652196531965419655196561965719658196591966019661196621966319664196651966619667196681966919670196711967219673196741967519676196771967819679196801968119682196831968419685196861968719688196891969019691196921969319694196951969619697196981969919700197011970219703197041970519706197071970819709197101971119712197131971419715197161971719718197191972019721197221972319724197251972619727197281972919730197311973219733197341973519736197371973819739197401974119742197431974419745197461974719748197491975019751197521975319754197551975619757197581975919760197611976219763197641976519766197671976819769197701977119772197731977419775197761977719778197791978019781197821978319784197851978619787197881978919790197911979219793197941979519796197971979819799198001980119802198031980419805198061980719808198091981019811198121981319814198151981619817198181981919820198211982219823198241982519826198271982819829198301983119832198331983419835198361983719838198391984019841198421984319844198451984619847198481984919850198511985219853198541985519856198571985819859198601986119862198631986419865198661986719868198691987019871198721987319874198751987619877198781987919880198811988219883198841988519886198871988819889198901989119892198931989419895198961989719898198991990019901199021990319904199051990619907199081990919910199111991219913199141991519916199171991819919199201992119922199231992419925199261992719928199291993019931199321993319934199351993619937199381993919940199411994219943199441994519946199471994819949199501995119952199531995419955199561995719958199591996019961199621996319964199651996619967199681996919970199711997219973199741997519976199771997819979199801998119982199831998419985199861998719988199891999019991199921999319994199951999619997199981999920000200012000220003200042000520006200072000820009200102001120012200132001420015200162001720018200192002020021200222002320024200252002620027200282002920030200312003220033200342003520036200372003820039200402004120042200432004420045200462004720048200492005020051200522005320054200552005620057200582005920060200612006220063200642006520066200672006820069200702007120072200732007420075200762007720078200792008020081200822008320084200852008620087200882008920090200912009220093200942009520096200972009820099201002010120102201032010420105201062010720108201092011020111201122011320114201152011620117201182011920120201212012220123201242012520126201272012820129201302013120132201332013420135201362013720138201392014020141201422014320144201452014620147201482014920150201512015220153201542015520156201572015820159201602016120162201632016420165201662016720168201692017020171201722017320174201752017620177201782017920180201812018220183201842018520186201872018820189201902019120192201932019420195201962019720198201992020020201202022020320204202052020620207202082020920210202112021220213202142021520216202172021820219202202022120222202232022420225202262022720228202292023020231202322023320234202352023620237202382023920240202412024220243202442024520246202472024820249202502025120252202532025420255202562025720258202592026020261202622026320264202652026620267202682026920270202712027220273202742027520276202772027820279202802028120282202832028420285202862028720288202892029020291202922029320294202952029620297202982029920300203012030220303203042030520306203072030820309203102031120312203132031420315203162031720318203192032020321203222032320324203252032620327203282032920330203312033220333203342033520336203372033820339203402034120342203432034420345203462034720348203492035020351203522035320354203552035620357203582035920360203612036220363203642036520366203672036820369203702037120372203732037420375203762037720378203792038020381203822038320384203852038620387203882038920390203912039220393203942039520396203972039820399204002040120402204032040420405204062040720408204092041020411204122041320414204152041620417204182041920420204212042220423204242042520426204272042820429204302043120432204332043420435204362043720438204392044020441204422044320444204452044620447204482044920450204512045220453204542045520456204572045820459204602046120462204632046420465204662046720468204692047020471204722047320474204752047620477204782047920480204812048220483204842048520486204872048820489204902049120492204932049420495204962049720498204992050020501205022050320504205052050620507205082050920510205112051220513205142051520516205172051820519205202052120522205232052420525205262052720528205292053020531205322053320534205352053620537205382053920540205412054220543205442054520546205472054820549205502055120552205532055420555205562055720558205592056020561205622056320564205652056620567205682056920570205712057220573205742057520576205772057820579205802058120582205832058420585205862058720588205892059020591205922059320594205952059620597205982059920600206012060220603206042060520606206072060820609206102061120612206132061420615206162061720618206192062020621206222062320624206252062620627206282062920630206312063220633206342063520636206372063820639206402064120642206432064420645206462064720648206492065020651206522065320654206552065620657206582065920660206612066220663206642066520666206672066820669206702067120672206732067420675206762067720678206792068020681206822068320684206852068620687206882068920690206912069220693206942069520696206972069820699207002070120702207032070420705207062070720708207092071020711207122071320714207152071620717207182071920720207212072220723207242072520726207272072820729207302073120732207332073420735207362073720738207392074020741207422074320744207452074620747207482074920750207512075220753207542075520756207572075820759207602076120762207632076420765207662076720768207692077020771207722077320774207752077620777207782077920780207812078220783207842078520786207872078820789207902079120792207932079420795207962079720798207992080020801208022080320804208052080620807208082080920810208112081220813208142081520816208172081820819208202082120822208232082420825208262082720828208292083020831208322083320834208352083620837208382083920840208412084220843208442084520846208472084820849208502085120852208532085420855208562085720858208592086020861208622086320864208652086620867208682086920870208712087220873208742087520876208772087820879208802088120882208832088420885208862088720888208892089020891208922089320894208952089620897208982089920900209012090220903209042090520906209072090820909209102091120912209132091420915209162091720918209192092020921209222092320924209252092620927209282092920930209312093220933209342093520936209372093820939209402094120942209432094420945209462094720948209492095020951209522095320954209552095620957209582095920960209612096220963209642096520966209672096820969209702097120972209732097420975209762097720978209792098020981209822098320984209852098620987209882098920990209912099220993209942099520996209972099820999210002100121002210032100421005210062100721008210092101021011210122101321014210152101621017210182101921020210212102221023210242102521026210272102821029210302103121032210332103421035210362103721038210392104021041210422104321044210452104621047210482104921050210512105221053210542105521056210572105821059210602106121062210632106421065210662106721068210692107021071210722107321074210752107621077210782107921080210812108221083210842108521086210872108821089210902109121092210932109421095210962109721098210992110021101211022110321104211052110621107211082110921110211112111221113211142111521116211172111821119211202112121122211232112421125211262112721128211292113021131211322113321134211352113621137211382113921140211412114221143211442114521146211472114821149211502115121152211532115421155211562115721158211592116021161211622116321164211652116621167211682116921170211712117221173211742117521176211772117821179211802118121182211832118421185211862118721188211892119021191211922119321194211952119621197211982119921200212012120221203212042120521206212072120821209212102121121212212132121421215212162121721218212192122021221212222122321224212252122621227212282122921230212312123221233212342123521236212372123821239212402124121242212432124421245212462124721248212492125021251212522125321254212552125621257212582125921260212612126221263212642126521266212672126821269212702127121272212732127421275212762127721278212792128021281212822128321284212852128621287212882128921290212912129221293212942129521296212972129821299213002130121302213032130421305213062130721308213092131021311213122131321314213152131621317213182131921320213212132221323213242132521326213272132821329213302133121332213332133421335213362133721338213392134021341213422134321344213452134621347213482134921350213512135221353213542135521356213572135821359213602136121362213632136421365213662136721368213692137021371213722137321374213752137621377213782137921380213812138221383213842138521386213872138821389213902139121392213932139421395213962139721398213992140021401214022140321404214052140621407214082140921410214112141221413214142141521416214172141821419214202142121422214232142421425214262142721428214292143021431214322143321434214352143621437214382143921440214412144221443214442144521446214472144821449214502145121452214532145421455214562145721458214592146021461214622146321464214652146621467214682146921470214712147221473214742147521476214772147821479214802148121482214832148421485214862148721488214892149021491214922149321494214952149621497214982149921500215012150221503215042150521506215072150821509215102151121512215132151421515215162151721518215192152021521215222152321524215252152621527215282152921530215312153221533215342153521536215372153821539215402154121542215432154421545215462154721548215492155021551215522155321554215552155621557215582155921560215612156221563215642156521566215672156821569215702157121572215732157421575215762157721578215792158021581215822158321584215852158621587215882158921590215912159221593215942159521596215972159821599216002160121602216032160421605216062160721608216092161021611216122161321614216152161621617216182161921620216212162221623216242162521626216272162821629216302163121632216332163421635216362163721638216392164021641216422164321644216452164621647216482164921650216512165221653216542165521656216572165821659216602166121662216632166421665216662166721668216692167021671216722167321674216752167621677216782167921680216812168221683216842168521686216872168821689216902169121692216932169421695216962169721698216992170021701217022170321704217052170621707217082170921710217112171221713217142171521716217172171821719217202172121722217232172421725217262172721728217292173021731217322173321734217352173621737217382173921740217412174221743217442174521746217472174821749217502175121752217532175421755217562175721758217592176021761217622176321764217652176621767217682176921770217712177221773217742177521776217772177821779217802178121782217832178421785217862178721788217892179021791217922179321794217952179621797217982179921800218012180221803218042180521806218072180821809218102181121812218132181421815218162181721818218192182021821218222182321824218252182621827218282182921830218312183221833218342183521836218372183821839218402184121842218432184421845218462184721848218492185021851218522185321854218552185621857218582185921860218612186221863218642186521866218672186821869218702187121872218732187421875218762187721878218792188021881218822188321884218852188621887218882188921890218912189221893218942189521896218972189821899219002190121902219032190421905219062190721908219092191021911219122191321914219152191621917219182191921920219212192221923219242192521926219272192821929219302193121932219332193421935219362193721938219392194021941219422194321944219452194621947219482194921950219512195221953219542195521956219572195821959219602196121962219632196421965219662196721968219692197021971219722197321974219752197621977219782197921980219812198221983219842198521986219872198821989219902199121992219932199421995219962199721998219992200022001220022200322004220052200622007220082200922010220112201222013220142201522016220172201822019220202202122022220232202422025220262202722028220292203022031220322203322034220352203622037220382203922040220412204222043220442204522046220472204822049220502205122052220532205422055220562205722058220592206022061220622206322064220652206622067220682206922070220712207222073220742207522076220772207822079220802208122082220832208422085220862208722088220892209022091220922209322094220952209622097220982209922100221012210222103221042210522106221072210822109221102211122112221132211422115221162211722118221192212022121221222212322124221252212622127221282212922130221312213222133221342213522136221372213822139221402214122142221432214422145221462214722148221492215022151221522215322154221552215622157221582215922160221612216222163221642216522166221672216822169221702217122172221732217422175221762217722178221792218022181221822218322184221852218622187221882218922190221912219222193221942219522196221972219822199222002220122202222032220422205222062220722208222092221022211222122221322214222152221622217222182221922220222212222222223222242222522226222272222822229222302223122232222332223422235222362223722238222392224022241222422224322244222452224622247222482224922250222512225222253222542225522256222572225822259222602226122262222632226422265222662226722268222692227022271222722227322274222752227622277222782227922280222812228222283222842228522286222872228822289222902229122292222932229422295222962229722298222992230022301223022230322304223052230622307223082230922310223112231222313223142231522316223172231822319223202232122322223232232422325223262232722328223292233022331223322233322334223352233622337223382233922340223412234222343223442234522346223472234822349223502235122352223532235422355223562235722358223592236022361223622236322364223652236622367223682236922370223712237222373223742237522376223772237822379223802238122382223832238422385223862238722388223892239022391223922239322394223952239622397223982239922400224012240222403224042240522406224072240822409224102241122412224132241422415224162241722418224192242022421224222242322424224252242622427224282242922430224312243222433224342243522436224372243822439224402244122442224432244422445224462244722448224492245022451224522245322454224552245622457224582245922460224612246222463224642246522466224672246822469224702247122472224732247422475224762247722478224792248022481224822248322484224852248622487224882248922490224912249222493224942249522496224972249822499225002250122502225032250422505225062250722508225092251022511225122251322514225152251622517225182251922520225212252222523225242252522526225272252822529225302253122532225332253422535225362253722538225392254022541225422254322544225452254622547225482254922550225512255222553225542255522556225572255822559225602256122562225632256422565225662256722568225692257022571225722257322574225752257622577225782257922580225812258222583225842258522586225872258822589225902259122592225932259422595225962259722598225992260022601226022260322604226052260622607226082260922610226112261222613226142261522616226172261822619226202262122622226232262422625226262262722628226292263022631226322263322634226352263622637226382263922640226412264222643226442264522646226472264822649226502265122652226532265422655226562265722658226592266022661226622266322664226652266622667226682266922670226712267222673226742267522676226772267822679226802268122682226832268422685226862268722688226892269022691226922269322694226952269622697226982269922700227012270222703227042270522706227072270822709227102271122712227132271422715227162271722718227192272022721227222272322724227252272622727227282272922730227312273222733227342273522736227372273822739227402274122742227432274422745227462274722748227492275022751227522275322754227552275622757227582275922760227612276222763227642276522766227672276822769227702277122772227732277422775227762277722778227792278022781227822278322784227852278622787227882278922790227912279222793227942279522796227972279822799228002280122802228032280422805228062280722808228092281022811228122281322814228152281622817228182281922820228212282222823228242282522826228272282822829228302283122832228332283422835228362283722838228392284022841228422284322844228452284622847228482284922850228512285222853228542285522856228572285822859228602286122862228632286422865228662286722868228692287022871228722287322874228752287622877228782287922880228812288222883228842288522886228872288822889228902289122892228932289422895228962289722898228992290022901229022290322904229052290622907229082290922910229112291222913229142291522916229172291822919229202292122922229232292422925229262292722928229292293022931229322293322934229352293622937229382293922940229412294222943229442294522946229472294822949229502295122952229532295422955229562295722958229592296022961229622296322964229652296622967229682296922970229712297222973229742297522976229772297822979229802298122982229832298422985229862298722988229892299022991229922299322994229952299622997229982299923000230012300223003230042300523006230072300823009230102301123012230132301423015230162301723018230192302023021230222302323024230252302623027230282302923030230312303223033230342303523036230372303823039230402304123042230432304423045230462304723048230492305023051230522305323054230552305623057230582305923060230612306223063230642306523066230672306823069230702307123072230732307423075230762307723078230792308023081230822308323084230852308623087230882308923090230912309223093230942309523096230972309823099231002310123102231032310423105231062310723108231092311023111231122311323114231152311623117231182311923120231212312223123231242312523126231272312823129231302313123132231332313423135231362313723138231392314023141231422314323144231452314623147231482314923150231512315223153231542315523156231572315823159231602316123162231632316423165231662316723168231692317023171231722317323174231752317623177231782317923180231812318223183231842318523186231872318823189231902319123192231932319423195231962319723198231992320023201232022320323204232052320623207232082320923210232112321223213232142321523216232172321823219232202322123222232232322423225232262322723228232292323023231232322323323234232352323623237232382323923240232412324223243232442324523246232472324823249
  1. /*
  2. * Copyright (c) 2011-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  6. *
  7. *
  8. * Permission to use, copy, modify, and/or distribute this software for
  9. * any purpose with or without fee is hereby granted, provided that the
  10. * above copyright notice and this permission notice appear in all
  11. * copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  14. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  15. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  16. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  17. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  18. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  20. * PERFORMANCE OF THIS SOFTWARE.
  21. */
  22. /*
  23. * This file was originally distributed by Qualcomm Atheros, Inc.
  24. * under proprietary terms before Copyright ownership was assigned
  25. * to the Linux Foundation.
  26. */
  27. /**
  28. * @file htt.h
  29. *
  30. * @details the public header file of HTT layer
  31. */
  32. #ifndef _HTT_H_
  33. #define _HTT_H_
  34. #include <htt_deps.h>
  35. #include <htt_common.h>
  36. /*
  37. * Unless explicitly specified to use 64 bits to represent physical addresses
  38. * (or more precisely, bus addresses), default to 32 bits.
  39. */
  40. #ifndef HTT_PADDR64
  41. #define HTT_PADDR64 0
  42. #endif
  43. #ifndef offsetof
  44. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  45. #endif
  46. /*
  47. * HTT version history:
  48. * 1.0 initial numbered version
  49. * 1.1 modifications to STATS messages.
  50. * These modifications are not backwards compatible, but since the
  51. * STATS messages themselves are non-essential (they are for debugging),
  52. * the 1.1 version of the HTT message library as a whole is compatible
  53. * with the 1.0 version.
  54. * 1.2 reset mask IE added to STATS_REQ message
  55. * 1.3 stat config IE added to STATS_REQ message
  56. *----
  57. * 2.0 FW rx PPDU desc added to RX_IND message
  58. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  59. *----
  60. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  61. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  62. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  63. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  64. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  65. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  66. * 3.5 Added flush and fail stats in rx_reorder stats structure
  67. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  68. * 3.7 Made changes to support EOS Mac_core 3.0
  69. * 3.8 Added txq_group information element definition;
  70. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  71. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  72. * Allow buffer addresses in bus-address format to be stored as
  73. * either 32 bits or 64 bits.
  74. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  75. * messages to specify which HTT options to use.
  76. * Initial TLV options cover:
  77. * - whether to use 32 or 64 bits to represent LL bus addresses
  78. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  79. * - how many tx queue groups to use
  80. * 3.11 Expand rx debug stats:
  81. * - Expand the rx_reorder_stats struct with stats about successful and
  82. * failed rx buffer allcoations.
  83. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  84. * the supply, allocation, use, and recycling of rx buffers for the
  85. * "remote ring" of rx buffers in host member in LL systems.
  86. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  87. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  88. * 3.13 Add constants + macros to support 64-bit address format for the
  89. * tx fragments descriptor, the rx ring buffer, and the rx ring
  90. * index shadow register.
  91. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  92. * - Add htt_tx_msdu_desc_ext_t struct def.
  93. * - Add TLV to specify whether the target supports the HTT tx MSDU
  94. * extension descriptor.
  95. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  96. * "extension" bit, to specify whether a HTT tx MSDU extension
  97. * descriptor is present.
  98. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  99. * (This allows the host to obtain key information about the MSDU
  100. * from a memory location already in the cache, rather than taking a
  101. * cache miss for each MSDU by reading the HW rx descs.)
  102. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  103. * whether a copy-engine classification result is appended to TX_FRM.
  104. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  105. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  106. * tx frames in the target after the peer has already been deleted.
  107. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  108. * 3.20 Expand rx_reorder_stats.
  109. * 3.21 Add optional rx channel spec to HL RX_IND.
  110. * 3.22 Expand rx_reorder_stats
  111. * (distinguish duplicates within vs. outside block ack window)
  112. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  113. * The justified rate is calculated by two steps. The first is to multiply
  114. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  115. * by a low pass filter.
  116. * This change allows HL download scheduling to consider the WLAN rate
  117. * that will be used for transmitting the downloaded frames.
  118. * 3.24 Expand rx_reorder_stats
  119. * (add counter for decrypt / MIC errors)
  120. * 3.25 Expand rx_reorder_stats
  121. * (add counter of frames received into both local + remote rings)
  122. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  123. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  124. * 3.27 Add a new interface for flow-control. The following t2h messages have
  125. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  126. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  127. * 3.28 Add a new interface for ring interface change. The following two h2t
  128. * and one t2h messages have been included:
  129. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  130. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  131. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  132. * information elements passed from the host to a Lithium target,
  133. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  134. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  135. * targets).
  136. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  137. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  138. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  139. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  140. * sharing stats
  141. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  142. * 3.34 Add HW_PEER_ID field to PEER_MAP
  143. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  144. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  145. * not yet in use)
  146. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  147. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  148. * 3.38 Add holes_no_filled field to rx_reorder_stats
  149. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  150. * 3.40 Add optional timestamps in the HTT tx completion
  151. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  152. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  153. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  154. * 3.44 Add htt_tx_wbm_completion_v2
  155. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  156. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  157. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  158. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  159. * HTT_T2H_MSG_TYPE_PKTLOG
  160. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  161. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  162. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  163. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  165. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  166. * 3.55 Add initiator / responder flags to RX_DELBA indication
  167. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  168. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  169. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  170. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  171. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  172. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  173. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  174. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  175. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  176. * array to the end of HTT_T2H TX_COMPL_IND msg
  177. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  178. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  179. * for a MSDU.
  180. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  181. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  182. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  183. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  184. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  185. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  186. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  187. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  188. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  189. * htt_tx_data_hdr_information
  190. * 3.73 Add channel pre-calibration data upload and download messages defs for
  191. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  192. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  193. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  194. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  195. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  196. * 3.78 Add htt_ppdu_id def.
  197. * 3.79 Add HTT_NUM_AC_WMM def.
  198. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  199. * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
  200. * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
  201. * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
  202. * 3.84 Add fisa_control_bits_v2 def.
  203. * 3.85 Add HTT_RX_PEER_META_DATA defs.
  204. * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
  205. * 3.87 Add on-chip AST index field to PEER_MAP_V2 msg.
  206. * 3.88 Add HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE def.
  207. * 3.89 Add MSDU queue enumerations.
  208. * 3.90 Add HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND def.
  209. * 3.91 Add HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP, _UNMAP defs.
  210. * 3.92 Add HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG def.
  211. * 3.93 Add HTT_T2H_MSG_TYPE_PEER_MAP_V3 def.
  212. * 3.94 Add HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  213. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND defs.
  214. * 3.95 Add HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  215. * 3.96 Modify HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  216. * 3.97 Add tx MSDU drop byte count fields in vdev_txrx_stats_hw_stats TLV.
  217. * 3.98 Add htt_tx_tcl_metadata_v2 def.
  218. * 3.99 Add HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ, _UNMAP_REQ, _MAP_REPORT_REQ and
  219. * HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF defs.
  220. * 3.100 Add htt_tx_wbm_completion_v3 def.
  221. * 3.101 Add HTT_UL_OFDMA_USER_INFO_V1_BITMAP defs.
  222. * 3.102 Add HTT_H2T_MSG_TYPE_MSI_SETUP def.
  223. * 3.103 Add HTT_T2H_SAWF_MSDUQ_INFO_IND defs.
  224. * 3.104 Add mgmt/ctrl/data specs in rx ring cfg.
  225. * 3.105 Add HTT_H2T STREAMING_STATS_REQ + HTT_T2H STREAMING_STATS_IND defs.
  226. * 3.106 Add HTT_T2H_PPDU_ID_FMT_IND def.
  227. * 3.107 Add traffic_end_indication bitfield in htt_tx_msdu_desc_ext2_t.
  228. * 3.108 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP def.
  229. * 3.109 Add HTT_T2H RX_ADDBA_EXTN,RX_DELBA_EXTN defs.
  230. * 3.110 Add more word_mask fields in htt_tx_monitor_cfg_t.
  231. * 3.111 Add RXPCU filter enable flag in RX_RING_SELECTION_CFG msg.
  232. * 3.112 Add logical_link_id field in rx_peer_metadata_v1.
  233. * 3.113 Add add rx msdu,mpdu,ppdu fields in rx_ring_selection_cfg_t
  234. * 3.114 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET def.
  235. * 3.115 Add HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP and
  236. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE msg defs.
  237. * 3.116 Add HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE flag.
  238. * 3.117 Add HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND def.
  239. * 3.118 Add HTT_T2H_MSG_TYPE_RX_DATA_IND and _SOFT_UMAC_TX_COMPL_IND defs.
  240. * 3.119 Add RX_PEER_META_DATA V1A and V1B defs.
  241. * 3.120 Add HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND, _RESP defs.
  242. * 3.121 Add HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND def.
  243. * 3.122 Add is_umac_hang flag in H2T UMAC_HANG_RECOVERY_SOC_START_PRE_RESET msg
  244. * 3.123 Add HTT_OPTION_TLV_TCL_METADATA_V21 def.
  245. * 3.124 Add HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT def.
  246. * 3.125 Expand fisa_aggr_limit bits in fisa_control_bits_v2.
  247. * 3.126 Add HTT_RXDATA_ERR_INVALID_PEER def.
  248. * 3.127 Add transmit_count fields in htt_tx_wbm_completion_vX structs.
  249. * 3.128 Add H2T TX_LATENCY_STATS_CFG + T2H TX_LATENCY_STATS_PERIODIC_IND
  250. * msg defs.
  251. * 3.129 Add HTT_TX_FW2WBM_REINJECT_REASON_SAWF_SVC_CLASS_ID_ABSENT def.
  252. * 3.130 Add H2T TX_LCE_SUPER_RULE_SETUP and T2H TX_LCE_SUPER_RULE_SETUP_DONE
  253. * msg defs.
  254. * 3.131 Add H2T TYPE_MSDUQ_RECFG_REQ + T2H MSDUQ_CFG_IND msg defs.
  255. * 3.132 Add flow_classification_3_tuple_field_enable in H2T 3_TUPLE_HASH_CFG.
  256. * 3.133 Add packet_type_enable_data_flags fields in rx_ring_selection_cfg.
  257. * 3.134 Add qdata_refill flag in rx_peer_metadata_v1a.
  258. * 3.135 Add HTT_HOST4_TO_FW_RXBUF_RING def.
  259. * 3.136 Add htt_ext_present flag in htt_tx_tcl_global_seq_metadata.
  260. */
  261. #define HTT_CURRENT_VERSION_MAJOR 3
  262. #define HTT_CURRENT_VERSION_MINOR 136
  263. #define HTT_NUM_TX_FRAG_DESC 1024
  264. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  265. #define HTT_CHECK_SET_VAL(field, val) \
  266. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  267. /* macros to assist in sign-extending fields from HTT messages */
  268. #define HTT_SIGN_BIT_MASK(field) \
  269. ((field ## _M + (1 << field ## _S)) >> 1)
  270. #define HTT_SIGN_BIT(_val, field) \
  271. (_val & HTT_SIGN_BIT_MASK(field))
  272. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  273. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  274. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  275. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  276. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  277. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  278. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  279. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  280. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  281. /*
  282. * TEMPORARY:
  283. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  284. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  285. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  286. * updated.
  287. */
  288. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  289. /*
  290. * TEMPORARY:
  291. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  292. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  293. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  294. * updated.
  295. */
  296. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  297. /**
  298. * htt_dbg_stats_type -
  299. * bit positions for each stats type within a stats type bitmask
  300. * The bitmask contains 24 bits.
  301. */
  302. enum htt_dbg_stats_type {
  303. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  304. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  305. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  306. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  307. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  308. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  309. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  310. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  311. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  312. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  313. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  314. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  315. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  316. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  317. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  318. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  319. /* bits 16-23 currently reserved */
  320. /* keep this last */
  321. HTT_DBG_NUM_STATS
  322. };
  323. /*=== HTT option selection TLVs ===
  324. * Certain HTT messages have alternatives or options.
  325. * For such cases, the host and target need to agree on which option to use.
  326. * Option specification TLVs can be appended to the VERSION_REQ and
  327. * VERSION_CONF messages to select options other than the default.
  328. * These TLVs are entirely optional - if they are not provided, there is a
  329. * well-defined default for each option. If they are provided, they can be
  330. * provided in any order. Each TLV can be present or absent independent of
  331. * the presence / absence of other TLVs.
  332. *
  333. * The HTT option selection TLVs use the following format:
  334. * |31 16|15 8|7 0|
  335. * |---------------------------------+----------------+----------------|
  336. * | value (payload) | length | tag |
  337. * |-------------------------------------------------------------------|
  338. * The value portion need not be only 2 bytes; it can be extended by any
  339. * integer number of 4-byte units. The total length of the TLV, including
  340. * the tag and length fields, must be a multiple of 4 bytes. The length
  341. * field specifies the total TLV size in 4-byte units. Thus, the typical
  342. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  343. * field, would store 0x1 in its length field, to show that the TLV occupies
  344. * a single 4-byte unit.
  345. */
  346. /*--- TLV header format - applies to all HTT option TLVs ---*/
  347. enum HTT_OPTION_TLV_TAGS {
  348. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  349. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  350. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  351. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  352. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  353. /* TCL_METADATA_VER: added to support V2 and higher of the TCL Data Cmd */
  354. HTT_OPTION_TLV_TAG_TCL_METADATA_VER = 0x5,
  355. };
  356. #define HTT_TCL_METADATA_VER_SZ 4
  357. PREPACK struct htt_option_tlv_header_t {
  358. A_UINT8 tag;
  359. A_UINT8 length;
  360. } POSTPACK;
  361. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  362. #define HTT_OPTION_TLV_TAG_S 0
  363. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  364. #define HTT_OPTION_TLV_LENGTH_S 8
  365. /*
  366. * value0 - 16 bit value field stored in word0
  367. * The TLV's value field may be longer than 2 bytes, in which case
  368. * the remainder of the value is stored in word1, word2, etc.
  369. */
  370. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  371. #define HTT_OPTION_TLV_VALUE0_S 16
  372. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  373. do { \
  374. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  375. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  376. } while (0)
  377. #define HTT_OPTION_TLV_TAG_GET(word) \
  378. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  379. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  380. do { \
  381. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  382. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  383. } while (0)
  384. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  385. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  386. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  387. do { \
  388. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  389. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  390. } while (0)
  391. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  392. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  393. /*--- format of specific HTT option TLVs ---*/
  394. /*
  395. * HTT option TLV for specifying LL bus address size
  396. * Some chips require bus addresses used by the target to access buffers
  397. * within the host's memory to be 32 bits; others require bus addresses
  398. * used by the target to access buffers within the host's memory to be
  399. * 64 bits.
  400. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  401. * a suffix to the VERSION_CONF message to specify which bus address format
  402. * the target requires.
  403. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  404. * default to providing bus addresses to the target in 32-bit format.
  405. */
  406. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  407. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  408. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  409. };
  410. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  411. struct htt_option_tlv_header_t hdr;
  412. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  413. } POSTPACK;
  414. /*
  415. * HTT option TLV for specifying whether HL systems should indicate
  416. * over-the-air tx completion for individual frames, or should instead
  417. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  418. * requests an OTA tx completion for a particular tx frame.
  419. * This option does not apply to LL systems, where the TX_COMPL_IND
  420. * is mandatory.
  421. * This option is primarily intended for HL systems in which the tx frame
  422. * downloads over the host --> target bus are as slow as or slower than
  423. * the transmissions over the WLAN PHY. For cases where the bus is faster
  424. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  425. * and consequently will send one TX_COMPL_IND message that covers several
  426. * tx frames. For cases where the WLAN PHY is faster than the bus,
  427. * the target will end up transmitting very short A-MPDUs, and consequently
  428. * sending many TX_COMPL_IND messages, which each cover a very small number
  429. * of tx frames.
  430. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  431. * a suffix to the VERSION_REQ message to request whether the host desires to
  432. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  433. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  434. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  435. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  436. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  437. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  438. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  439. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  440. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  441. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  442. * TLV.
  443. */
  444. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  445. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  446. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  447. };
  448. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  449. struct htt_option_tlv_header_t hdr;
  450. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  451. } POSTPACK;
  452. /*
  453. * HTT option TLV for specifying how many tx queue groups the target
  454. * may establish.
  455. * This TLV specifies the maximum value the target may send in the
  456. * txq_group_id field of any TXQ_GROUP information elements sent by
  457. * the target to the host. This allows the host to pre-allocate an
  458. * appropriate number of tx queue group structs.
  459. *
  460. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  461. * a suffix to the VERSION_REQ message to specify whether the host supports
  462. * tx queue groups at all, and if so if there is any limit on the number of
  463. * tx queue groups that the host supports.
  464. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  465. * a suffix to the VERSION_CONF message. If the host has specified in the
  466. * VER_REQ message a limit on the number of tx queue groups the host can
  467. * support, the target shall limit its specification of the maximum tx groups
  468. * to be no larger than this host-specified limit.
  469. *
  470. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  471. * shall preallocate 4 tx queue group structs, and the target shall not
  472. * specify a txq_group_id larger than 3.
  473. */
  474. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  475. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  476. /*
  477. * values 1 through N specify the max number of tx queue groups
  478. * the sender supports
  479. */
  480. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  481. };
  482. /* TEMPORARY backwards-compatibility alias for a typo fix -
  483. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  484. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  485. * to support the old name (with the typo) until all references to the
  486. * old name are replaced with the new name.
  487. */
  488. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  489. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  490. struct htt_option_tlv_header_t hdr;
  491. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  492. } POSTPACK;
  493. /*
  494. * HTT option TLV for specifying whether the target supports an extended
  495. * version of the HTT tx descriptor. If the target provides this TLV
  496. * and specifies in the TLV that the target supports an extended version
  497. * of the HTT tx descriptor, the target must check the "extension" bit in
  498. * the HTT tx descriptor, and if the extension bit is set, to expect a
  499. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  500. * descriptor. Furthermore, the target must provide room for the HTT
  501. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  502. * This option is intended for systems where the host needs to explicitly
  503. * control the transmission parameters such as tx power for individual
  504. * tx frames.
  505. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  506. * as a suffix to the VERSION_CONF message to explicitly specify whether
  507. * the target supports the HTT tx MSDU extension descriptor.
  508. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  509. * by the host as lack of target support for the HTT tx MSDU extension
  510. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  511. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  512. * the HTT tx MSDU extension descriptor.
  513. * The host is not required to provide the HTT tx MSDU extension descriptor
  514. * just because the target supports it; the target must check the
  515. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  516. * extension descriptor is present.
  517. */
  518. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  519. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  520. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  521. };
  522. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  523. struct htt_option_tlv_header_t hdr;
  524. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  525. } POSTPACK;
  526. /*
  527. * For the tcl data command V2 and higher support added a new
  528. * version tag HTT_OPTION_TLV_TAG_TCL_METADATA_VER.
  529. * This will be used as a TLV in HTT_H2T_MSG_TYPE_VERSION_REQ and
  530. * HTT_T2H_MSG_TYPE_VERSION_CONF.
  531. * HTT option TLV for specifying which version of the TCL metadata struct
  532. * should be used:
  533. * V1 -> use htt_tx_tcl_metadata struct
  534. * V2 -> use htt_tx_tcl_metadata_v2 struct
  535. * Old FW will only support V1.
  536. * New FW will support V2. New FW will still support V1, at least during
  537. * a transition period.
  538. * Similarly, old host will only support V1, and new host will support V1 + V2.
  539. *
  540. * The host can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  541. * HTT_H2T_MSG_TYPE_VERSION_REQ to indicate to the target which version(s)
  542. * of TCL metadata the host supports. If the host doesn't provide a
  543. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_REQ message, it
  544. * is implicitly understood that the host only supports V1.
  545. * The target can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  546. * HTT_T2H_MSG_TYPE_VERSION_CONF to indicate which version of TCL metadata
  547. * the host shall use. The target shall only select one of the versions
  548. * supported by the host. If the target doesn't provide a
  549. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_CONF message, it
  550. * is implicitly understood that the V1 TCL metadata shall be used.
  551. *
  552. * Feb 2023: Added version HTT_OPTION_TLV_TCL_METADATA_V21 = 21
  553. * read as version 2.1. We added support for Dynamic AST Index Allocation
  554. * for Alder+Pine in version 2.1. For HTT_OPTION_TLV_TCL_METADATA_V2 = 2
  555. * we will retain older behavior of making sure the AST Index for SAWF
  556. * in Pine is allocated using wifitool ath2 setUnitTestCmd 0x48 2 536 1
  557. * and the FW will crash in wal_tx_de_fast.c. For version 2.1 and
  558. * above we will use htt_tx_tcl_svc_class_id_metadata.ast_index
  559. * in TCLV2 command and do the dynamic AST allocations.
  560. */
  561. enum HTT_OPTION_TLV_TCL_METADATA_VER_VALUES {
  562. HTT_OPTION_TLV_TCL_METADATA_V1 = 1,
  563. HTT_OPTION_TLV_TCL_METADATA_V2 = 2,
  564. /* values 3-20 reserved */
  565. HTT_OPTION_TLV_TCL_METADATA_V21 = 21,
  566. };
  567. PREPACK struct htt_option_tlv_tcl_metadata_ver_t {
  568. struct htt_option_tlv_header_t hdr;
  569. A_UINT16 tcl_metadata_ver; /* TCL_METADATA_VER_VALUES enum */
  570. } POSTPACK;
  571. #define HTT_OPTION_TLV_TCL_METADATA_VER_SET(word, value) \
  572. HTT_OPTION_TLV_VALUE0_SET(word, value)
  573. #define HTT_OPTION_TLV_TCL_METADATA_VER_GET(word) \
  574. HTT_OPTION_TLV_VALUE0_GET(word)
  575. typedef struct {
  576. union {
  577. /* BIT [11 : 0] :- tag
  578. * BIT [23 : 12] :- length
  579. * BIT [31 : 24] :- reserved
  580. */
  581. A_UINT32 tag__length;
  582. /*
  583. * The following struct is not endian-portable.
  584. * It is suitable for use within the target, which is known to be
  585. * little-endian.
  586. * The host should use the above endian-portable macros to access
  587. * the tag and length bitfields in an endian-neutral manner.
  588. */
  589. struct {
  590. A_UINT32 tag : 12, /* BIT [11 : 0] */
  591. length : 12, /* BIT [23 : 12] */
  592. reserved : 8; /* BIT [31 : 24] */
  593. };
  594. };
  595. } htt_tlv_hdr_t;
  596. /** HTT stats TLV tag values */
  597. typedef enum {
  598. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  599. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  600. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  601. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  602. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  603. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv, PUBLISH_FUNC=get_sring_name_data */
  604. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv, PUBLISH_CODE=#inbound_req->tx_hwq_id_mac_id_word = ((htt_tx_hwq_stats_cmn_tlv *)tag_buf)->mac_id__hwq_id__word;#, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  605. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  606. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  607. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  608. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_tx_hwq */
  609. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  610. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  611. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  612. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  613. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  614. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  615. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  616. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  617. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  618. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  619. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  620. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  621. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  622. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  623. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  624. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  625. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv, PUBLISH_FUNC=create_json_response_for_sring_stats */
  626. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  627. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  628. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  629. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  630. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  631. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  632. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  633. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  634. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv, PUBLISH_CODE=#inbound_req->tx_sched_txq_id_mac_id_word = ((htt_tx_pdev_stats_sched_per_txq_tlv *)tag_buf)->mac_id__txq_id__word;#, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  635. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv, PUBLISH_SKIP */
  636. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  637. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  638. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  639. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v, PUBLISH_FUNC=create_json_response_for_sfm_client */
  640. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv, PUBLISH_FUNC=create_json_response_for_sfm_client */
  641. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  642. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  643. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  644. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  645. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  646. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  647. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  648. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  649. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  650. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  651. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  652. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv, PUBLISH_FUNC=create_json_response_for_hwstats_intr_misc */
  653. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  654. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  655. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  656. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  657. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  658. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  659. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  660. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  661. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv, TOPIC=advanced */
  662. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  663. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  664. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  665. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  666. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  667. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  668. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats), PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
  669. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats), PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
  670. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv, PUBLISH_FUNC=update_htt_pdev_cca_stat_context */
  671. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv, PUBLISH_FUNC=create_json_response_for_htt_pdev_cca_stat */
  672. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_tx_pdev_mpdu_stat */
  673. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  674. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  675. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  676. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  677. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  678. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  679. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  680. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  681. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  682. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  683. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  684. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  685. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  686. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  687. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  688. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv, PUBLISH_FUNC=create_json_response_for_ring_bkp_pressure_stats */
  689. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv, PUBLISH_FUNC=create_json_response_for_latency_prof_stats */
  690. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  691. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  692. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  693. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_rx_pdev_ul_ofdma_user_stat */
  694. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  695. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  696. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  697. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv, TOPIC=peer */
  698. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v, PUBLISH_FUNC=create_json_response_for_htt_stats_sched_txq */
  699. HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
  700. HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
  701. HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv, PUBLISH_FUNC=create_json_response_for_rx_pdev_rate_ext */
  702. HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
  703. HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
  704. HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
  705. HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
  706. HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
  707. HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
  708. HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
  709. HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
  710. HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
  711. HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv - DEPRECATED */
  712. HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv - DEPRECATED */
  713. HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv - DEPRECATED */
  714. HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv - DEPRECATED */
  715. HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
  716. HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
  717. HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
  718. HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
  719. HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
  720. HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
  721. HTT_STATS_PHY_RESET_COUNTERS_TAG = 123, /* htt_phy_reset_counters_tlv */
  722. HTT_STATS_PHY_RESET_STATS_TAG = 124, /* htt_phy_reset_stats_tlv */
  723. HTT_STATS_SOC_TXRX_STATS_COMMON_TAG = 125, /* htt_t2h_soc_txrx_stats_common_tlv */
  724. HTT_STATS_VDEV_TXRX_STATS_HW_STATS_TAG = 126, /* htt_t2h_vdev_txrx_stats_hw_stats_tlv */
  725. HTT_STATS_VDEV_RTT_INIT_STATS_TAG = 127, /* htt_vdev_rtt_init_stats_tlv */
  726. HTT_STATS_PER_RATE_STATS_TAG = 128, /* htt_tx_rate_stats_per_tlv, PUBLISH_FUNC=create_json_response_for_htt_tx_rate_stats_per */
  727. HTT_STATS_MU_PPDU_DIST_TAG = 129, /* htt_pdev_mu_ppdu_dist_tlv, PUBLISH_FUNC=create_json_response_for_htt_stats_mu_ppdu */
  728. HTT_STATS_TX_PDEV_MUMIMO_GRP_STATS_TAG = 130, /* htt_tx_pdev_mumimo_grp_stats_tlv */
  729. HTT_STATS_TX_PDEV_BE_RATE_STATS_TAG = 131, /* htt_tx_pdev_rate_stats_be_tlv, TOPIC=advanced */
  730. HTT_STATS_AST_ENTRY_TAG = 132, /* htt_ast_entry_tlv */
  731. HTT_STATS_TX_PDEV_BE_DL_MU_OFDMA_STATS_TAG = 133, /* htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv, TOPIC=advanced */
  732. HTT_STATS_TX_PDEV_BE_UL_MU_OFDMA_STATS_TAG = 134, /* htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv, TOPIC=advanced */
  733. HTT_STATS_TX_PDEV_RATE_STATS_BE_OFDMA_TAG = 135, /* htt_tx_pdev_rate_stats_be_ofdma_tlv */
  734. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG = 136, /* htt_rx_pdev_ul_mumimo_trig_be_stats_tlv, TOPIC=advanced */
  735. HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG = 137, /* htt_tx_selfgen_be_err_stats_tlv, TOPIC=advanced */
  736. HTT_STATS_TX_SELFGEN_BE_STATS_TAG = 138, /* htt_tx_selfgen_be_stats_tlv, TOPIC=advanced */
  737. HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG = 139, /* htt_tx_selfgen_be_sched_status_stats_tlv, TOPIC=advanced */
  738. HTT_STATS_TX_PDEV_BE_UL_MU_MIMO_STATS_TAG = 140, /* htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv */
  739. HTT_STATS_RX_PDEV_BE_UL_MIMO_USER_STATS_TAG = 141, /* htt_rx_pdev_be_ul_mimo_user_stats_tlv */
  740. HTT_STATS_RX_RING_STATS_TAG = 142, /* htt_rx_fw_ring_stats_tlv_v */
  741. HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG = 143, /* htt_rx_pdev_be_ul_trigger_stats_tlv, TOPIC=advanced */
  742. HTT_STATS_TX_PDEV_SAWF_RATE_STATS_TAG = 144, /* htt_tx_pdev_rate_stats_sawf_tlv, TOPIC=advanced */
  743. HTT_STATS_STRM_GEN_MPDUS_TAG = 145, /* htt_stats_strm_gen_mpdus_tlv_t */
  744. HTT_STATS_STRM_GEN_MPDUS_DETAILS_TAG = 146, /* htt_stats_strm_gen_mpdus_details_tlv_t */
  745. HTT_STATS_TXBF_OFDMA_AX_NDPA_STATS_TAG = 147, /* htt_txbf_ofdma_ax_ndpa_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  746. HTT_STATS_TXBF_OFDMA_AX_NDP_STATS_TAG = 148, /* htt_txbf_ofdma_ax_ndp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  747. HTT_STATS_TXBF_OFDMA_AX_BRP_STATS_TAG = 149, /* htt_txbf_ofdma_ax_brp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  748. HTT_STATS_TXBF_OFDMA_AX_STEER_STATS_TAG = 150, /* htt_txbf_ofdma_ax_steer_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  749. HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG = 151, /* htt_txbf_ofdma_be_ndpa_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  750. HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG = 152, /* htt_txbf_ofdma_be_ndp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  751. HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG = 153, /* htt_txbf_ofdma_be_brp_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  752. HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG = 154, /* htt_txbf_ofdma_be_steer_stats_tlv, PUBLISH_FUNC_FILE=create_json_response_for_txbf_ofdma_wrapper */
  753. HTT_STATS_DMAC_RESET_STATS_TAG = 155, /* htt_dmac_reset_stats_tlv */
  754. HTT_STATS_RX_PDEV_BE_UL_OFDMA_USER_STATS_TAG = 156, /* htt_rx_pdev_be_ul_ofdma_user_stats_tlv, TOPIC=advanced */
  755. HTT_STATS_PHY_TPC_STATS_TAG = 157, /* htt_phy_tpc_stats_tlv */
  756. HTT_STATS_PDEV_PUNCTURE_STATS_TAG = 158, /* htt_pdev_puncture_stats_tlv */
  757. HTT_STATS_ML_PEER_DETAILS_TAG = 159, /* htt_ml_peer_details_tlv */
  758. HTT_STATS_ML_PEER_EXT_DETAILS_TAG = 160, /* htt_ml_peer_ext_details_tlv */
  759. HTT_STATS_ML_LINK_INFO_DETAILS_TAG = 161, /* htt_ml_link_info_tlv */
  760. HTT_STATS_TX_PDEV_PPDU_DUR_TAG = 162, /* htt_tx_pdev_ppdu_dur_stats_tlv, TOPIC=advanced */
  761. HTT_STATS_RX_PDEV_PPDU_DUR_TAG = 163, /* htt_rx_pdev_ppdu_dur_stats_tlv, TOPIC=advanced */
  762. HTT_STATS_ODD_PDEV_MANDATORY_TAG = 164, /* htt_odd_mandatory_pdev_stats_tlv */
  763. HTT_STATS_PDEV_SCHED_ALGO_OFDMA_STATS_TAG = 165, /* htt_pdev_sched_algo_ofdma_stats_tlv, PUBLISH_FUNC=create_json_response_for_htt_pdev_sched_algo_ofdma_stats */
  764. HTT_DBG_ODD_MANDATORY_MUMIMO_TAG = 166, /* htt_odd_mandatory_mumimo_pdev_stats_tlv */
  765. HTT_DBG_ODD_MANDATORY_MUOFDMA_TAG = 167, /* htt_odd_mandatory_muofdma_pdev_stats_tlv */
  766. HTT_STATS_LATENCY_PROF_CAL_STATS_TAG = 168, /* htt_latency_prof_cal_stats_tlv - DEPRECATED */
  767. HTT_STATS_TX_PDEV_MUEDCA_PARAMS_STATS_TAG = 169, /* htt_tx_pdev_muedca_params_stats_tlv_v - DEPRECATED */
  768. HTT_STATS_PDEV_BW_MGR_STATS_TAG = 170, /* htt_pdev_bw_mgr_stats_tlv */
  769. HTT_STATS_TX_PDEV_AP_EDCA_PARAMS_STATS_TAG = 171, /* htt_tx_pdev_ap_edca_params_stats_tlv_v, TOPIC=advanced */
  770. HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG = 172, /* htt_txbf_ofdma_ax_steer_mpdu_stats_tlv, TOPIC=advanced */
  771. HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG = 173, /* htt_txbf_ofdma_be_steer_mpdu_stats_tlv, TOPIC=advanced */
  772. HTT_STATS_PEER_AX_OFDMA_STATS_TAG = 174, /* htt_peer_ax_ofdma_stats_tlv */
  773. HTT_STATS_TX_PDEV_MU_EDCA_PARAMS_STATS_TAG = 175, /* htt_tx_pdev_mu_edca_params_stats_tlv_v, TOPIC=advanced */
  774. HTT_STATS_PDEV_MBSSID_CTRL_FRAME_STATS_TAG = 176, /* htt_pdev_mbssid_ctrl_frame_stats_tlv */
  775. HTT_STATS_TX_PDEV_MLO_ABORT_TAG = 177, /* htt_tx_pdev_stats_mlo_abort_tlv_v */
  776. HTT_STATS_TX_PDEV_MLO_TXOP_ABORT_TAG = 178, /* htt_tx_pdev_stats_mlo_txop_abort_tlv_v */
  777. HTT_STATS_UMAC_SSR_TAG = 179, /* htt_umac_ssr_stats_tlv */
  778. HTT_STATS_PEER_BE_OFDMA_STATS_TAG = 180, /* htt_peer_be_ofdma_stats_tlv */
  779. HTT_STATS_MLO_UMAC_SSR_TRIGGER_TAG = 181, /* htt_mlo_umac_ssr_trigger_stats_tlv */
  780. HTT_STATS_MLO_UMAC_SSR_CMN_TAG = 182, /* htt_mlo_umac_ssr_common_stats_tlv */
  781. HTT_STATS_MLO_UMAC_SSR_KPI_TSTMP_TAG = 183, /* htt_mlo_umac_ssr_kpi_tstamp_stats_tlv */
  782. HTT_STATS_MLO_UMAC_SSR_DBG_TAG = 184, /* htt_mlo_umac_ssr_dbg_tlv */
  783. HTT_STATS_MLO_UMAC_SSR_HANDSHAKE_TAG = 185, /* htt_mlo_umac_htt_handshake_stats_tlv */
  784. HTT_STATS_MLO_UMAC_SSR_MLO_TAG = 186, /* htt_mlo_umac_ssr_mlo_stats_tlv */
  785. HTT_STATS_PDEV_TDMA_TAG = 187, /* htt_pdev_tdma_stats_tlv */
  786. HTT_STATS_CODEL_SVC_CLASS_TAG = 188, /* htt_codel_svc_class_stats_tlv */
  787. HTT_STATS_CODEL_MSDUQ_TAG = 189, /* htt_codel_msduq_stats_tlv */
  788. HTT_STATS_MLO_SCHED_STATS_TAG = 190, /* htt_mlo_sched_stats_tlv */
  789. HTT_STATS_PDEV_MLO_IPC_STATS_TAG = 191, /* htt_pdev_mlo_ipc_stats_tlv */
  790. HTT_STATS_WHAL_WSI_TAG = 192, /* htt_stats_whal_wsi_tlv */
  791. HTT_STATS_LATENCY_PROF_CAL_DATA_TAG = 193, /* htt_stats_latency_prof_cal_data_tlv */
  792. HTT_STATS_PDEV_RTT_RESP_STATS_TAG = 194, /* htt_stats_pdev_rtt_resp_stats_tlv */
  793. HTT_STATS_PDEV_RTT_INIT_STATS_TAG = 195, /* htt_stats_pdev_rtt_init_stats_tlv */
  794. HTT_STATS_PDEV_RTT_HW_STATS_TAG = 196, /* htt_stats_pdev_rtt_hw_stats_tlv */
  795. HTT_STATS_PDEV_RTT_TBR_SELFGEN_QUEUED_STATS_TAG = 197, /* htt_stats_pdev_rtt_tbr_selfgen_queued_stats_tlv */
  796. HTT_STATS_PDEV_RTT_TBR_CMD_RESULT_STATS_TAG = 198, /* htt_stats_pdev_rtt_tbr_cmd_result_stats_tlv */
  797. HTT_STATS_GTX_TAG = 199, /* htt_stats_gtx_tlv */
  798. HTT_STATS_TX_PDEV_WIFI_RADAR_TAG = 200, /* htt_stats_tx_pdev_wifi_radar_tlv */
  799. HTT_STATS_TXBF_OFDMA_BE_PARBW_TAG = 201, /* htt_stats_txbf_ofdma_be_parbw_tlv */
  800. HTT_STATS_RX_PDEV_RSSI_HIST_TAG = 202, /* htt_stats_rx_pdev_rssi_hist_tlv */
  801. HTT_STATS_TX_VDEV_NSS_TAG = 203, /* htt_stats_tx_vdev_nss_tlv */
  802. HTT_STATS_MAX_TAG,
  803. } htt_stats_tlv_tag_t;
  804. /* retain deprecated enum name as an alias for the current enum name */
  805. typedef htt_stats_tlv_tag_t htt_tlv_tag_t;
  806. #define HTT_STATS_TLV_TAG_M 0x00000fff
  807. #define HTT_STATS_TLV_TAG_S 0
  808. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  809. #define HTT_STATS_TLV_LENGTH_S 12
  810. #define HTT_STATS_TLV_TAG_GET(_var) \
  811. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  812. HTT_STATS_TLV_TAG_S)
  813. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  814. do { \
  815. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  816. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  817. } while (0)
  818. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  819. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  820. HTT_STATS_TLV_LENGTH_S)
  821. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  822. do { \
  823. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  824. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  825. } while (0)
  826. /*=== host -> target messages ===============================================*/
  827. enum htt_h2t_msg_type {
  828. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  829. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  830. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  831. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  832. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  833. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  834. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  835. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  836. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  837. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  838. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  839. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  840. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  841. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  842. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  843. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  844. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  845. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  846. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  847. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  848. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  849. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  850. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  851. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  852. HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE = 0x18,
  853. HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG = 0x19,
  854. HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG = 0x1a,
  855. HTT_H2T_MSG_TYPE_TX_MONITOR_CFG = 0x1b,
  856. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ = 0x1c,
  857. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ = 0x1d,
  858. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ = 0x1e,
  859. HTT_H2T_MSG_TYPE_MSI_SETUP = 0x1f,
  860. HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ = 0x20,
  861. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP = 0x21,
  862. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET = 0x22,
  863. HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP = 0x23,
  864. HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP = 0x24,
  865. HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG = 0x25,
  866. HTT_H2T_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP = 0x26,
  867. HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ = 0x27,
  868. /* keep this last */
  869. HTT_H2T_NUM_MSGS
  870. };
  871. /*
  872. * HTT host to target message type -
  873. * stored in bits 7:0 of the first word of the message
  874. */
  875. #define HTT_H2T_MSG_TYPE_M 0xff
  876. #define HTT_H2T_MSG_TYPE_S 0
  877. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  878. do { \
  879. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  880. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  881. } while (0)
  882. #define HTT_H2T_MSG_TYPE_GET(word) \
  883. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  884. /**
  885. * @brief host -> target version number request message definition
  886. *
  887. * MSG_TYPE => HTT_H2T_MSG_TYPE_VERSION_REQ
  888. *
  889. *
  890. * |31 24|23 16|15 8|7 0|
  891. * |----------------+----------------+----------------+----------------|
  892. * | reserved | msg type |
  893. * |-------------------------------------------------------------------|
  894. * : option request TLV (optional) |
  895. * :...................................................................:
  896. *
  897. * The VER_REQ message may consist of a single 4-byte word, or may be
  898. * extended with TLVs that specify which HTT options the host is requesting
  899. * from the target.
  900. * The following option TLVs may be appended to the VER_REQ message:
  901. * - HL_SUPPRESS_TX_COMPL_IND
  902. * - HL_MAX_TX_QUEUE_GROUPS
  903. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  904. * may be appended to the VER_REQ message (but only one TLV of each type).
  905. *
  906. * Header fields:
  907. * - MSG_TYPE
  908. * Bits 7:0
  909. * Purpose: identifies this as a version number request message
  910. * Value: 0x0 (HTT_H2T_MSG_TYPE_VERSION_REQ)
  911. */
  912. #define HTT_VER_REQ_BYTES 4
  913. /* TBDXXX: figure out a reasonable number */
  914. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  915. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  916. /**
  917. * @brief HTT tx MSDU descriptor
  918. *
  919. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_FRM
  920. *
  921. * @details
  922. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  923. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  924. * the target firmware needs for the FW's tx processing, particularly
  925. * for creating the HW msdu descriptor.
  926. * The same HTT tx descriptor is used for HL and LL systems, though
  927. * a few fields within the tx descriptor are used only by LL or
  928. * only by HL.
  929. * The HTT tx descriptor is defined in two manners: by a struct with
  930. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  931. * definitions.
  932. * The target should use the struct def, for simplicitly and clarity,
  933. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  934. * neutral. Specifically, the host shall use the get/set macros built
  935. * around the mask + shift defs.
  936. */
  937. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  938. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  939. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  940. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  941. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  942. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  943. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  944. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  945. #define HTT_TX_VDEV_ID_WORD 0
  946. #define HTT_TX_VDEV_ID_MASK 0x3f
  947. #define HTT_TX_VDEV_ID_SHIFT 16
  948. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  949. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  950. #define HTT_TX_MSDU_LEN_DWORD 1
  951. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  952. /*
  953. * HTT_VAR_PADDR macros
  954. * Allow physical / bus addresses to be either a single 32-bit value,
  955. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  956. */
  957. #define HTT_VAR_PADDR32(var_name) \
  958. A_UINT32 var_name
  959. #define HTT_VAR_PADDR64_LE(var_name) \
  960. struct { \
  961. /* little-endian: lo precedes hi */ \
  962. A_UINT32 lo; \
  963. A_UINT32 hi; \
  964. } var_name
  965. /*
  966. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  967. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  968. * addresses are stored in a XXX-bit field.
  969. * This macro is used to define both htt_tx_msdu_desc32_t and
  970. * htt_tx_msdu_desc64_t structs.
  971. */
  972. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  973. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  974. { \
  975. /* DWORD 0: flags and meta-data */ \
  976. A_UINT32 \
  977. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  978. \
  979. /* pkt_subtype - \
  980. * Detailed specification of the tx frame contents, extending the \
  981. * general specification provided by pkt_type. \
  982. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  983. * pkt_type | pkt_subtype \
  984. * ============================================================== \
  985. * 802.3 | bit 0:3 - Reserved \
  986. * | bit 4: 0x0 - Copy-Engine Classification Results \
  987. * | not appended to the HTT message \
  988. * | 0x1 - Copy-Engine Classification Results \
  989. * | appended to the HTT message in the \
  990. * | format: \
  991. * | [HTT tx desc, frame header, \
  992. * | CE classification results] \
  993. * | The CE classification results begin \
  994. * | at the next 4-byte boundary after \
  995. * | the frame header. \
  996. * ------------+------------------------------------------------- \
  997. * Eth2 | bit 0:3 - Reserved \
  998. * | bit 4: 0x0 - Copy-Engine Classification Results \
  999. * | not appended to the HTT message \
  1000. * | 0x1 - Copy-Engine Classification Results \
  1001. * | appended to the HTT message. \
  1002. * | See the above specification of the \
  1003. * | CE classification results location. \
  1004. * ------------+------------------------------------------------- \
  1005. * native WiFi | bit 0:3 - Reserved \
  1006. * | bit 4: 0x0 - Copy-Engine Classification Results \
  1007. * | not appended to the HTT message \
  1008. * | 0x1 - Copy-Engine Classification Results \
  1009. * | appended to the HTT message. \
  1010. * | See the above specification of the \
  1011. * | CE classification results location. \
  1012. * ------------+------------------------------------------------- \
  1013. * mgmt | 0x0 - 802.11 MAC header absent \
  1014. * | 0x1 - 802.11 MAC header present \
  1015. * ------------+------------------------------------------------- \
  1016. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  1017. * | 0x1 - 802.11 MAC header present \
  1018. * | bit 1: 0x0 - allow aggregation \
  1019. * | 0x1 - don't allow aggregation \
  1020. * | bit 2: 0x0 - perform encryption \
  1021. * | 0x1 - don't perform encryption \
  1022. * | bit 3: 0x0 - perform tx classification / queuing \
  1023. * | 0x1 - don't perform tx classification; \
  1024. * | insert the frame into the "misc" \
  1025. * | tx queue \
  1026. * | bit 4: 0x0 - Copy-Engine Classification Results \
  1027. * | not appended to the HTT message \
  1028. * | 0x1 - Copy-Engine Classification Results \
  1029. * | appended to the HTT message. \
  1030. * | See the above specification of the \
  1031. * | CE classification results location. \
  1032. */ \
  1033. pkt_subtype: 5, \
  1034. \
  1035. /* pkt_type - \
  1036. * General specification of the tx frame contents. \
  1037. * The htt_pkt_type enum should be used to specify and check the \
  1038. * value of this field. \
  1039. */ \
  1040. pkt_type: 3, \
  1041. \
  1042. /* vdev_id - \
  1043. * ID for the vdev that is sending this tx frame. \
  1044. * For certain non-standard packet types, e.g. pkt_type == raw \
  1045. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  1046. * This field is used primarily for determining where to queue \
  1047. * broadcast and multicast frames. \
  1048. */ \
  1049. vdev_id: 6, \
  1050. /* ext_tid - \
  1051. * The extended traffic ID. \
  1052. * If the TID is unknown, the extended TID is set to \
  1053. * HTT_TX_EXT_TID_INVALID. \
  1054. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  1055. * value of the QoS TID. \
  1056. * If the tx frame is non-QoS data, then the extended TID is set to \
  1057. * HTT_TX_EXT_TID_NON_QOS. \
  1058. * If the tx frame is multicast or broadcast, then the extended TID \
  1059. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  1060. */ \
  1061. ext_tid: 5, \
  1062. \
  1063. /* postponed - \
  1064. * This flag indicates whether the tx frame has been downloaded to \
  1065. * the target before but discarded by the target, and now is being \
  1066. * downloaded again; or if this is a new frame that is being \
  1067. * downloaded for the first time. \
  1068. * This flag allows the target to determine the correct order for \
  1069. * transmitting new vs. old frames. \
  1070. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  1071. * This flag only applies to HL systems, since in LL systems, \
  1072. * the tx flow control is handled entirely within the target. \
  1073. */ \
  1074. postponed: 1, \
  1075. \
  1076. /* extension - \
  1077. * This flag indicates whether a HTT tx MSDU extension descriptor \
  1078. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  1079. * \
  1080. * 0x0 - no extension MSDU descriptor is present \
  1081. * 0x1 - an extension MSDU descriptor immediately follows the \
  1082. * regular MSDU descriptor \
  1083. */ \
  1084. extension: 1, \
  1085. \
  1086. /* cksum_offload - \
  1087. * This flag indicates whether checksum offload is enabled or not \
  1088. * for this frame. Target FW use this flag to turn on HW checksumming \
  1089. * 0x0 - No checksum offload \
  1090. * 0x1 - L3 header checksum only \
  1091. * 0x2 - L4 checksum only \
  1092. * 0x3 - L3 header checksum + L4 checksum \
  1093. */ \
  1094. cksum_offload: 2, \
  1095. \
  1096. /* tx_comp_req - \
  1097. * This flag indicates whether Tx Completion \
  1098. * from fw is required or not. \
  1099. * This flag is only relevant if tx completion is not \
  1100. * universally enabled. \
  1101. * For all LL systems, tx completion is mandatory, \
  1102. * so this flag will be irrelevant. \
  1103. * For HL systems tx completion is optional, but HL systems in which \
  1104. * the bus throughput exceeds the WLAN throughput will \
  1105. * probably want to always use tx completion, and thus \
  1106. * would not check this flag. \
  1107. * This flag is required when tx completions are not used universally, \
  1108. * but are still required for certain tx frames for which \
  1109. * an OTA delivery acknowledgment is needed by the host. \
  1110. * In practice, this would be for HL systems in which the \
  1111. * bus throughput is less than the WLAN throughput. \
  1112. * \
  1113. * 0x0 - Tx Completion Indication from Fw not required \
  1114. * 0x1 - Tx Completion Indication from Fw is required \
  1115. */ \
  1116. tx_compl_req: 1; \
  1117. \
  1118. \
  1119. /* DWORD 1: MSDU length and ID */ \
  1120. A_UINT32 \
  1121. len: 16, /* MSDU length, in bytes */ \
  1122. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  1123. * and this id is used to calculate fragmentation \
  1124. * descriptor pointer inside the target based on \
  1125. * the base address, configured inside the target. \
  1126. */ \
  1127. \
  1128. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  1129. /* frags_desc_ptr - \
  1130. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  1131. * where the tx frame's fragments reside in memory. \
  1132. * This field only applies to LL systems, since in HL systems the \
  1133. * (degenerate single-fragment) fragmentation descriptor is created \
  1134. * within the target. \
  1135. */ \
  1136. _paddr__frags_desc_ptr_; \
  1137. \
  1138. /* DWORD 3 (or 4): peerid, chanfreq */ \
  1139. /* \
  1140. * Peer ID : Target can use this value to know which peer-id packet \
  1141. * destined to. \
  1142. * It's intended to be specified by host in case of NAWDS. \
  1143. */ \
  1144. A_UINT16 peerid; \
  1145. \
  1146. /* \
  1147. * Channel frequency: This identifies the desired channel \
  1148. * frequency (in mhz) for tx frames. This is used by FW to help \
  1149. * determine when it is safe to transmit or drop frames for \
  1150. * off-channel operation. \
  1151. * The default value of zero indicates to FW that the corresponding \
  1152. * VDEV's home channel (if there is one) is the desired channel \
  1153. * frequency. \
  1154. */ \
  1155. A_UINT16 chanfreq; \
  1156. \
  1157. /* Reason reserved is commented is increasing the htt structure size \
  1158. * leads to some weird issues. \
  1159. * A_UINT32 reserved_dword3_bits0_31; \
  1160. */ \
  1161. } POSTPACK
  1162. /* define a htt_tx_msdu_desc32_t type */
  1163. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  1164. /* define a htt_tx_msdu_desc64_t type */
  1165. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  1166. /*
  1167. * Make htt_tx_msdu_desc_t be an alias for either
  1168. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  1169. */
  1170. #if HTT_PADDR64
  1171. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  1172. #else
  1173. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  1174. #endif
  1175. /* decriptor information for Management frame*/
  1176. /*
  1177. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  1178. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  1179. */
  1180. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  1181. extern A_UINT32 mgmt_hdr_len;
  1182. PREPACK struct htt_mgmt_tx_desc_t {
  1183. A_UINT32 msg_type;
  1184. #if HTT_PADDR64
  1185. A_UINT64 frag_paddr; /* DMAble address of the data */
  1186. #else
  1187. A_UINT32 frag_paddr; /* DMAble address of the data */
  1188. #endif
  1189. A_UINT32 desc_id; /* returned to host during completion
  1190. * to free the meory*/
  1191. A_UINT32 len; /* Fragment length */
  1192. A_UINT32 vdev_id; /* virtual device ID*/
  1193. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  1194. } POSTPACK;
  1195. PREPACK struct htt_mgmt_tx_compl_ind {
  1196. A_UINT32 desc_id;
  1197. A_UINT32 status;
  1198. } POSTPACK;
  1199. /*
  1200. * This SDU header size comes from the summation of the following:
  1201. * 1. Max of:
  1202. * a. Native WiFi header, for native WiFi frames: 24 bytes
  1203. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  1204. * b. 802.11 header, for raw frames: 36 bytes
  1205. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  1206. * QoS header, HT header)
  1207. * c. 802.3 header, for ethernet frames: 14 bytes
  1208. * (destination address, source address, ethertype / length)
  1209. * 2. Max of:
  1210. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  1211. * b. IPv6 header, up through the Traffic Class: 2 bytes
  1212. * 3. 802.1Q VLAN header: 4 bytes
  1213. * 4. LLC/SNAP header: 8 bytes
  1214. */
  1215. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  1216. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  1217. #define HTT_TX_HDR_SIZE_ETHERNET 14
  1218. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  1219. A_COMPILE_TIME_ASSERT(
  1220. htt_encap_hdr_size_max_check_nwifi,
  1221. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  1222. A_COMPILE_TIME_ASSERT(
  1223. htt_encap_hdr_size_max_check_enet,
  1224. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  1225. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  1226. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  1227. #define HTT_TX_HDR_SIZE_802_1Q 4
  1228. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  1229. #define HTT_COMMON_TX_FRM_HDR_LEN \
  1230. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  1231. HTT_TX_HDR_SIZE_802_1Q + \
  1232. HTT_TX_HDR_SIZE_LLC_SNAP)
  1233. #define HTT_HL_TX_FRM_HDR_LEN \
  1234. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  1235. #define HTT_LL_TX_FRM_HDR_LEN \
  1236. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  1237. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  1238. /* dword 0 */
  1239. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  1240. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  1241. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  1242. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  1243. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  1244. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  1245. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  1246. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  1247. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  1248. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  1249. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  1250. #define HTT_TX_DESC_PKT_TYPE_S 13
  1251. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  1252. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  1253. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  1254. #define HTT_TX_DESC_VDEV_ID_S 16
  1255. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  1256. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  1257. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  1258. #define HTT_TX_DESC_EXT_TID_S 22
  1259. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  1260. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  1261. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  1262. #define HTT_TX_DESC_POSTPONED_S 27
  1263. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  1264. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  1265. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  1266. #define HTT_TX_DESC_EXTENSION_S 28
  1267. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  1268. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  1269. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  1270. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  1271. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  1272. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  1273. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  1274. #define HTT_TX_DESC_TX_COMP_S 31
  1275. /* dword 1 */
  1276. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  1277. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  1278. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  1279. #define HTT_TX_DESC_FRM_LEN_S 0
  1280. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  1281. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  1282. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  1283. #define HTT_TX_DESC_FRM_ID_S 16
  1284. /* dword 2 */
  1285. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  1286. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  1287. /* for systems using 64-bit format for bus addresses */
  1288. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  1289. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  1290. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  1291. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  1292. /* for systems using 32-bit format for bus addresses */
  1293. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  1294. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  1295. /* dword 3 */
  1296. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  1297. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  1298. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  1299. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  1300. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  1301. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  1302. #if HTT_PADDR64
  1303. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  1304. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  1305. #else
  1306. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  1307. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  1308. #endif
  1309. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  1310. #define HTT_TX_DESC_PEER_ID_S 0
  1311. /*
  1312. * TEMPORARY:
  1313. * The original definitions for the PEER_ID fields contained typos
  1314. * (with _DESC_PADDR appended to this PEER_ID field name).
  1315. * Retain deprecated original names for PEER_ID fields until all code that
  1316. * refers to them has been updated.
  1317. */
  1318. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  1319. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  1320. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  1321. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  1322. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  1323. HTT_TX_DESC_PEER_ID_M
  1324. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  1325. HTT_TX_DESC_PEER_ID_S
  1326. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  1327. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  1328. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  1329. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  1330. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  1331. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  1332. #if HTT_PADDR64
  1333. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  1334. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  1335. #else
  1336. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  1337. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  1338. #endif
  1339. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  1340. #define HTT_TX_DESC_CHAN_FREQ_S 16
  1341. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  1342. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  1343. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  1344. do { \
  1345. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  1346. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  1347. } while (0)
  1348. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  1349. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  1350. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  1351. do { \
  1352. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  1353. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  1354. } while (0)
  1355. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1356. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1357. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1358. do { \
  1359. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1360. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1361. } while (0)
  1362. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1363. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1364. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1365. do { \
  1366. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1367. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1368. } while (0)
  1369. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1370. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1371. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1372. do { \
  1373. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1374. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1375. } while (0)
  1376. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1377. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1378. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1379. do { \
  1380. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1381. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1382. } while (0)
  1383. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1384. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1385. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1386. do { \
  1387. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1388. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1389. } while (0)
  1390. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1391. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1392. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1393. do { \
  1394. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1395. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1396. } while (0)
  1397. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1398. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1399. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1400. do { \
  1401. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1402. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1403. } while (0)
  1404. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1405. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1406. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1407. do { \
  1408. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1409. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1410. } while (0)
  1411. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1412. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1413. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1414. do { \
  1415. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1416. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1417. } while (0)
  1418. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1419. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1420. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1421. do { \
  1422. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1423. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1424. } while (0)
  1425. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1426. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1427. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1428. do { \
  1429. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1430. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1431. } while (0)
  1432. /* enums used in the HTT tx MSDU extension descriptor */
  1433. enum {
  1434. htt_tx_guard_interval_regular = 0,
  1435. htt_tx_guard_interval_short = 1,
  1436. };
  1437. enum {
  1438. htt_tx_preamble_type_ofdm = 0,
  1439. htt_tx_preamble_type_cck = 1,
  1440. htt_tx_preamble_type_ht = 2,
  1441. htt_tx_preamble_type_vht = 3,
  1442. };
  1443. enum {
  1444. htt_tx_bandwidth_5MHz = 0,
  1445. htt_tx_bandwidth_10MHz = 1,
  1446. htt_tx_bandwidth_20MHz = 2,
  1447. htt_tx_bandwidth_40MHz = 3,
  1448. htt_tx_bandwidth_80MHz = 4,
  1449. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1450. };
  1451. /**
  1452. * @brief HTT tx MSDU extension descriptor
  1453. * @details
  1454. * If the target supports HTT tx MSDU extension descriptors, the host has
  1455. * the option of appending the following struct following the regular
  1456. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1457. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1458. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1459. * tx specs for each frame.
  1460. */
  1461. PREPACK struct htt_tx_msdu_desc_ext_t {
  1462. /* DWORD 0: flags */
  1463. A_UINT32
  1464. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1465. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1466. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1467. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1468. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1469. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1470. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1471. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1472. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1473. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1474. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1475. /* DWORD 1: tx power, tx rate, tx BW */
  1476. A_UINT32
  1477. /* pwr -
  1478. * Specify what power the tx frame needs to be transmitted at.
  1479. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1480. * The value needs to be appropriately sign-extended when extracting
  1481. * the value from the message and storing it in a variable that is
  1482. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1483. * automatically handles this sign-extension.)
  1484. * If the transmission uses multiple tx chains, this power spec is
  1485. * the total transmit power, assuming incoherent combination of
  1486. * per-chain power to produce the total power.
  1487. */
  1488. pwr: 8,
  1489. /* mcs_mask -
  1490. * Specify the allowable values for MCS index (modulation and coding)
  1491. * to use for transmitting the frame.
  1492. *
  1493. * For HT / VHT preamble types, this mask directly corresponds to
  1494. * the HT or VHT MCS indices that are allowed. For each bit N set
  1495. * within the mask, MCS index N is allowed for transmitting the frame.
  1496. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1497. * rates versus OFDM rates, so the host has the option of specifying
  1498. * that the target must transmit the frame with CCK or OFDM rates
  1499. * (not HT or VHT), but leaving the decision to the target whether
  1500. * to use CCK or OFDM.
  1501. *
  1502. * For CCK and OFDM, the bits within this mask are interpreted as
  1503. * follows:
  1504. * bit 0 -> CCK 1 Mbps rate is allowed
  1505. * bit 1 -> CCK 2 Mbps rate is allowed
  1506. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1507. * bit 3 -> CCK 11 Mbps rate is allowed
  1508. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1509. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1510. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1511. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1512. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1513. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1514. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1515. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1516. *
  1517. * The MCS index specification needs to be compatible with the
  1518. * bandwidth mask specification. For example, a MCS index == 9
  1519. * specification is inconsistent with a preamble type == VHT,
  1520. * Nss == 1, and channel bandwidth == 20 MHz.
  1521. *
  1522. * Furthermore, the host has only a limited ability to specify to
  1523. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1524. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1525. */
  1526. mcs_mask: 12,
  1527. /* nss_mask -
  1528. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1529. * Each bit in this mask corresponds to a Nss value:
  1530. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1531. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1532. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1533. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1534. * The values in the Nss mask must be suitable for the recipient, e.g.
  1535. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1536. * recipient which only supports 2x2 MIMO.
  1537. */
  1538. nss_mask: 4,
  1539. /* guard_interval -
  1540. * Specify a htt_tx_guard_interval enum value to indicate whether
  1541. * the transmission should use a regular guard interval or a
  1542. * short guard interval.
  1543. */
  1544. guard_interval: 1,
  1545. /* preamble_type_mask -
  1546. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1547. * may choose from for transmitting this frame.
  1548. * The bits in this mask correspond to the values in the
  1549. * htt_tx_preamble_type enum. For example, to allow the target
  1550. * to transmit the frame as either CCK or OFDM, this field would
  1551. * be set to
  1552. * (1 << htt_tx_preamble_type_ofdm) |
  1553. * (1 << htt_tx_preamble_type_cck)
  1554. */
  1555. preamble_type_mask: 4,
  1556. reserved1_31_29: 3; /* unused, set to 0x0 */
  1557. /* DWORD 2: tx chain mask, tx retries */
  1558. A_UINT32
  1559. /* chain_mask - specify which chains to transmit from */
  1560. chain_mask: 4,
  1561. /* retry_limit -
  1562. * Specify the maximum number of transmissions, including the
  1563. * initial transmission, to attempt before giving up if no ack
  1564. * is received.
  1565. * If the tx rate is specified, then all retries shall use the
  1566. * same rate as the initial transmission.
  1567. * If no tx rate is specified, the target can choose whether to
  1568. * retain the original rate during the retransmissions, or to
  1569. * fall back to a more robust rate.
  1570. */
  1571. retry_limit: 4,
  1572. /* bandwidth_mask -
  1573. * Specify what channel widths may be used for the transmission.
  1574. * A value of zero indicates "don't care" - the target may choose
  1575. * the transmission bandwidth.
  1576. * The bits within this mask correspond to the htt_tx_bandwidth
  1577. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1578. * The bandwidth_mask must be consistent with the preamble_type_mask
  1579. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1580. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1581. */
  1582. bandwidth_mask: 6,
  1583. reserved2_31_14: 18; /* unused, set to 0x0 */
  1584. /* DWORD 3: tx expiry time (TSF) LSBs */
  1585. A_UINT32 expire_tsf_lo;
  1586. /* DWORD 4: tx expiry time (TSF) MSBs */
  1587. A_UINT32 expire_tsf_hi;
  1588. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1589. } POSTPACK;
  1590. /* DWORD 0 */
  1591. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1592. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1593. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1594. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1595. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1596. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1597. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1598. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1599. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1600. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1601. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1602. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1603. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1604. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1605. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1606. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1607. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1608. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1609. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1610. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1611. /* DWORD 1 */
  1612. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1613. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1614. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1615. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1616. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1617. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1618. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1619. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1620. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1621. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1622. /* DWORD 2 */
  1623. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1624. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1625. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1626. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1627. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1628. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1629. /* DWORD 0 */
  1630. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1631. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1632. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1633. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1634. do { \
  1635. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1636. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1637. } while (0)
  1638. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1639. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1640. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1641. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1642. do { \
  1643. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1644. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1645. } while (0)
  1646. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1647. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1648. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1649. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1650. do { \
  1651. HTT_CHECK_SET_VAL( \
  1652. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1653. ((_var) |= ((_val) \
  1654. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1655. } while (0)
  1656. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1657. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1658. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1659. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1660. do { \
  1661. HTT_CHECK_SET_VAL( \
  1662. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1663. ((_var) |= ((_val) \
  1664. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1665. } while (0)
  1666. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1667. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1668. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1669. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1670. do { \
  1671. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1672. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1673. } while (0)
  1674. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1675. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1676. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1677. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1678. do { \
  1679. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1680. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1681. } while (0)
  1682. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1683. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1684. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1685. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1686. do { \
  1687. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1688. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1689. } while (0)
  1690. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1691. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1692. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1693. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1694. do { \
  1695. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1696. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1697. } while (0)
  1698. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1699. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1700. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1701. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1702. do { \
  1703. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1704. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1705. } while (0)
  1706. /* DWORD 1 */
  1707. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1708. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1709. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1710. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1711. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1712. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1713. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1714. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1715. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1716. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1717. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1718. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1719. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1720. do { \
  1721. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1722. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1723. } while (0)
  1724. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1725. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1726. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1727. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1728. do { \
  1729. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1730. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1731. } while (0)
  1732. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1733. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1734. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1735. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1736. do { \
  1737. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1738. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1739. } while (0)
  1740. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1741. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1742. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1743. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1744. do { \
  1745. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1746. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1747. } while (0)
  1748. /* DWORD 2 */
  1749. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1750. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1751. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1752. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1753. do { \
  1754. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1755. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1756. } while (0)
  1757. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1758. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1759. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1760. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1761. do { \
  1762. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1763. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1764. } while (0)
  1765. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1766. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1767. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1768. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1769. do { \
  1770. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1771. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1772. } while (0)
  1773. typedef enum {
  1774. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1775. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1776. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1777. } htt_11ax_ltf_subtype_t;
  1778. typedef enum {
  1779. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1780. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1781. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1782. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1783. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1784. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1785. } htt_tx_ext2_preamble_type_t;
  1786. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1787. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1788. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1789. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1790. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1791. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1792. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1793. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1794. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1795. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1796. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1797. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1798. /* Rx buffer addr qdata ctrl pkt */
  1799. struct htt_h2t_rx_buffer_addr_info {
  1800. A_UINT32 buffer_addr_31_0 : 32; // [31:0]
  1801. A_UINT32 buffer_addr_39_32 : 8, // [7:0]
  1802. return_buffer_manager : 4, // [11:8]
  1803. sw_buffer_cookie : 20; // [31:12]
  1804. };
  1805. /**
  1806. * @brief HTT tx MSDU extension descriptor v2
  1807. * @details
  1808. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1809. * is received as tcl_exit_base->host_meta_info in firmware.
  1810. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1811. * are already part of tcl_exit_base.
  1812. */
  1813. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1814. /* DWORD 0: flags */
  1815. A_UINT32
  1816. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1817. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1818. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1819. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1820. valid_retries : 1, /* if set, tx retries spec is valid */
  1821. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1822. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1823. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1824. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1825. valid_key_flags : 1, /* if set, key flags is valid */
  1826. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1827. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1828. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1829. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1830. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1831. 1 = ENCRYPT,
  1832. 2 ~ 3 - Reserved */
  1833. /* retry_limit -
  1834. * Specify the maximum number of transmissions, including the
  1835. * initial transmission, to attempt before giving up if no ack
  1836. * is received.
  1837. * If the tx rate is specified, then all retries shall use the
  1838. * same rate as the initial transmission.
  1839. * If no tx rate is specified, the target can choose whether to
  1840. * retain the original rate during the retransmissions, or to
  1841. * fall back to a more robust rate.
  1842. */
  1843. retry_limit : 4,
  1844. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1845. * Valid only for 11ax preamble types HE_SU
  1846. * and HE_EXT_SU
  1847. */
  1848. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1849. * Valid only for 11ax preamble types HE_SU
  1850. * and HE_EXT_SU
  1851. */
  1852. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1853. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1854. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1855. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1856. */
  1857. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1858. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1859. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1860. * Use cases:
  1861. * Any time firmware uses TQM-BYPASS for Data
  1862. * TID, firmware expect host to set this bit.
  1863. */
  1864. /* DWORD 1: tx power, tx rate */
  1865. A_UINT32
  1866. power : 8, /* unit of the power field is 0.5 dbm
  1867. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1868. * signed value ranging from -64dbm to 63.5 dbm
  1869. */
  1870. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1871. * Setting more than one MCS isn't currently
  1872. * supported by the target (but is supported
  1873. * in the interface in case in the future
  1874. * the target supports specifications of
  1875. * a limited set of MCS values.
  1876. */
  1877. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1878. * Setting more than one Nss isn't currently
  1879. * supported by the target (but is supported
  1880. * in the interface in case in the future
  1881. * the target supports specifications of
  1882. * a limited set of Nss values.
  1883. */
  1884. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1885. update_peer_cache : 1; /* When set these custom values will be
  1886. * used for all packets, until the next
  1887. * update via this ext header.
  1888. * This is to make sure not all packets
  1889. * need to include this header.
  1890. */
  1891. /* DWORD 2: tx chain mask, tx retries */
  1892. A_UINT32
  1893. /* chain_mask - specify which chains to transmit from */
  1894. chain_mask : 8,
  1895. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1896. * TODO: Update Enum values for key_flags
  1897. */
  1898. /*
  1899. * Channel frequency: This identifies the desired channel
  1900. * frequency (in MHz) for tx frames. This is used by FW to help
  1901. * determine when it is safe to transmit or drop frames for
  1902. * off-channel operation.
  1903. * The default value of zero indicates to FW that the corresponding
  1904. * VDEV's home channel (if there is one) is the desired channel
  1905. * frequency.
  1906. */
  1907. chanfreq : 16;
  1908. /* DWORD 3: tx expiry time (TSF) LSBs */
  1909. A_UINT32 expire_tsf_lo;
  1910. /* DWORD 4: tx expiry time (TSF) MSBs */
  1911. A_UINT32 expire_tsf_hi;
  1912. /* DWORD 5: flags to control routing / processing of the MSDU */
  1913. A_UINT32
  1914. /* learning_frame
  1915. * When this flag is set, this frame will be dropped by FW
  1916. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1917. */
  1918. learning_frame : 1,
  1919. /* send_as_standalone
  1920. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1921. * i.e. with no A-MSDU or A-MPDU aggregation.
  1922. * The scope is extended to other use-cases.
  1923. */
  1924. send_as_standalone : 1,
  1925. /* is_host_opaque_valid
  1926. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1927. * with valid information.
  1928. */
  1929. is_host_opaque_valid : 1,
  1930. traffic_end_indication: 1,
  1931. rsvd0 : 28;
  1932. /* DWORD 6 : Host opaque cookie for special frames */
  1933. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1934. rsvd1 : 16;
  1935. /* DWORD 7-8 : Rx buffer addr for qdata frames */
  1936. struct htt_h2t_rx_buffer_addr_info rx_buffer_addr;
  1937. /*
  1938. * This structure can be expanded further up to 32 bytes
  1939. * by adding further DWORDs as needed.
  1940. */
  1941. } POSTPACK;
  1942. /* DWORD 0 */
  1943. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1944. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1945. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1946. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1947. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1948. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1949. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1950. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1951. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1952. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1953. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1954. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1955. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1956. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1957. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1958. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1959. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1960. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1961. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1962. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1963. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1964. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1965. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1966. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1967. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1968. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1969. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1970. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1971. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1972. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1973. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1974. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1975. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1976. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1977. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1978. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1979. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1980. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1981. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1982. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1983. /* DWORD 1 */
  1984. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1985. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1986. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1987. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1988. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1989. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1990. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1991. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1992. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1993. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1994. /* DWORD 2 */
  1995. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1996. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1997. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1998. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1999. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  2000. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  2001. /* DWORD 5 */
  2002. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  2003. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  2004. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  2005. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  2006. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  2007. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  2008. /* DWORD 6 */
  2009. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  2010. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  2011. /* DWORD 0 */
  2012. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  2013. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  2014. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  2015. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  2016. do { \
  2017. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  2018. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  2019. } while (0)
  2020. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  2021. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  2022. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  2023. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  2024. do { \
  2025. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  2026. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  2027. } while (0)
  2028. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  2029. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  2030. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  2031. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  2032. do { \
  2033. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  2034. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  2035. } while (0)
  2036. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  2037. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  2038. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  2039. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  2040. do { \
  2041. HTT_CHECK_SET_VAL( \
  2042. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  2043. ((_var) |= ((_val) \
  2044. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  2045. } while (0)
  2046. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  2047. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  2048. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  2049. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  2050. do { \
  2051. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  2052. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  2053. } while (0)
  2054. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  2055. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  2056. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  2057. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  2058. do { \
  2059. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  2060. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  2061. } while (0)
  2062. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  2063. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  2064. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  2065. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  2066. do { \
  2067. HTT_CHECK_SET_VAL( \
  2068. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  2069. ((_var) |= ((_val) \
  2070. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  2071. } while (0)
  2072. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  2073. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  2074. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  2075. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  2076. do { \
  2077. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  2078. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  2079. } while (0)
  2080. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  2081. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  2082. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  2083. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  2084. do { \
  2085. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  2086. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  2087. } while (0)
  2088. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  2089. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  2090. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  2091. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  2092. do { \
  2093. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  2094. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  2095. } while (0)
  2096. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  2097. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  2098. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  2099. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  2100. do { \
  2101. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  2102. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  2103. } while (0)
  2104. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  2105. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  2106. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  2107. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  2108. do { \
  2109. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  2110. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  2111. } while (0)
  2112. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  2113. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  2114. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  2115. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  2116. do { \
  2117. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  2118. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  2119. } while (0)
  2120. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  2121. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  2122. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  2123. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  2124. do { \
  2125. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  2126. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  2127. } while (0)
  2128. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  2129. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  2130. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  2131. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  2132. do { \
  2133. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  2134. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  2135. } while (0)
  2136. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  2137. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  2138. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  2139. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  2140. do { \
  2141. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  2142. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  2143. } while (0)
  2144. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  2145. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  2146. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  2147. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  2148. do { \
  2149. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  2150. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  2151. } while (0)
  2152. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  2153. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  2154. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  2155. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  2156. do { \
  2157. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  2158. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  2159. } while (0)
  2160. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  2161. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  2162. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  2163. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  2164. do { \
  2165. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  2166. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  2167. } while (0)
  2168. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  2169. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  2170. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  2171. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  2172. do { \
  2173. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  2174. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  2175. } while (0)
  2176. /* DWORD 1 */
  2177. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  2178. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  2179. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  2180. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  2181. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  2182. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  2183. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  2184. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  2185. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  2186. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  2187. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  2188. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  2189. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  2190. do { \
  2191. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  2192. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  2193. } while (0)
  2194. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  2195. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  2196. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  2197. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  2198. do { \
  2199. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  2200. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  2201. } while (0)
  2202. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  2203. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  2204. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  2205. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  2206. do { \
  2207. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  2208. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  2209. } while (0)
  2210. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  2211. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  2212. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  2213. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  2214. do { \
  2215. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  2216. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  2217. } while (0)
  2218. /* DWORD 2 */
  2219. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  2220. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  2221. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  2222. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  2223. do { \
  2224. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  2225. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  2226. } while (0)
  2227. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  2228. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  2229. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  2230. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  2231. do { \
  2232. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  2233. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  2234. } while (0)
  2235. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  2236. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  2237. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  2238. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  2239. do { \
  2240. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  2241. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  2242. } while (0)
  2243. /* DWORD 5 */
  2244. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  2245. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  2246. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  2247. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  2248. do { \
  2249. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  2250. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  2251. } while (0)
  2252. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  2253. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  2254. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  2255. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  2256. do { \
  2257. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  2258. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  2259. } while (0)
  2260. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  2261. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  2262. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  2263. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  2264. do { \
  2265. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  2266. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  2267. } while (0)
  2268. /* DWORD 6 */
  2269. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  2270. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  2271. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  2272. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  2273. do { \
  2274. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  2275. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  2276. } while (0)
  2277. /* DWORD 7 */
  2278. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_M 0xFFFFFFFF
  2279. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_S 0
  2280. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_SET(word, value) \
  2281. do { \
  2282. HTT_CHECK_SET_VAL(HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0, value); \
  2283. (word) |= (value) << HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_S; \
  2284. } while (0)
  2285. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_GET(word) \
  2286. (((word) & HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_M) >> HTT_RX_BUFFER_ADDR_INFO_ADDR_31_0_S)
  2287. /* DWORD 8 */
  2288. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_M 0x000000FF
  2289. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_S 0
  2290. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_SET(word, value) \
  2291. do { \
  2292. HTT_CHECK_SET_VAL(HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32, value); \
  2293. (word) |= (value) << HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_S; \
  2294. } while (0)
  2295. #define HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_GET(word) \
  2296. (((word) & HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_M) >> HTT_RX_BUFFER_ADDR_INFO_ADDR_39_32_S)
  2297. #define HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_M 0x00000F00
  2298. #define HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_S 8
  2299. #define HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_SET(word, value) \
  2300. do { \
  2301. HTT_CHECK_SET_VAL(HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER, value); \
  2302. (word) |= (value) << HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_S; \
  2303. } while (0)
  2304. #define HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_GET(word) \
  2305. (((word) & HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_M) >> HTT_RX_BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_S)
  2306. #define HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M 0xFFFFF000
  2307. #define HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S 12
  2308. #define HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  2309. do { \
  2310. HTT_CHECK_SET_VAL(HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE, value); \
  2311. (word) |= (value) << HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S; \
  2312. } while (0)
  2313. #define HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_GET(word) \
  2314. (((word) & HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M) >> HTT_RX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S)
  2315. typedef enum {
  2316. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  2317. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  2318. } htt_tcl_metadata_type;
  2319. /**
  2320. * @brief HTT TCL command number format
  2321. * @details
  2322. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2323. * available to firmware as tcl_exit_base->tcl_status_number.
  2324. * For regular / multicast packets host will send vdev and mac id and for
  2325. * NAWDS packets, host will send peer id.
  2326. * A_UINT32 is used to avoid endianness conversion problems.
  2327. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2328. */
  2329. typedef struct {
  2330. A_UINT32
  2331. type: 1, /* vdev_id based or peer_id based */
  2332. rsvd: 31;
  2333. } htt_tx_tcl_vdev_or_peer_t;
  2334. typedef struct {
  2335. A_UINT32
  2336. type: 1, /* vdev_id based or peer_id based */
  2337. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2338. vdev_id: 8,
  2339. pdev_id: 2,
  2340. host_inspected:1,
  2341. opt_dp_ctrl: 1, /* 1 -> qdata consent pkt */
  2342. rsvd: 18;
  2343. } htt_tx_tcl_vdev_metadata;
  2344. typedef struct {
  2345. A_UINT32
  2346. type: 1, /* vdev_id based or peer_id based */
  2347. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2348. peer_id: 14,
  2349. rsvd: 16;
  2350. } htt_tx_tcl_peer_metadata;
  2351. PREPACK struct htt_tx_tcl_metadata {
  2352. union {
  2353. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  2354. htt_tx_tcl_vdev_metadata vdev_meta;
  2355. htt_tx_tcl_peer_metadata peer_meta;
  2356. };
  2357. } POSTPACK;
  2358. /* DWORD 0 */
  2359. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  2360. #define HTT_TX_TCL_METADATA_TYPE_S 0
  2361. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  2362. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  2363. /* VDEV metadata */
  2364. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  2365. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  2366. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  2367. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  2368. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  2369. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  2370. #define HTT_TX_TCL_METADATA_OPT_DP_CTRL_M 0x00002000
  2371. #define HTT_TX_TCL_METADATA_OPT_DP_CTRL_S 13
  2372. /* PEER metadata */
  2373. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  2374. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  2375. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  2376. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  2377. HTT_TX_TCL_METADATA_TYPE_S)
  2378. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  2379. do { \
  2380. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  2381. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  2382. } while (0)
  2383. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  2384. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  2385. HTT_TX_TCL_METADATA_VALID_HTT_S)
  2386. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  2387. do { \
  2388. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  2389. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  2390. } while (0)
  2391. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  2392. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  2393. HTT_TX_TCL_METADATA_VDEV_ID_S)
  2394. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  2395. do { \
  2396. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  2397. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  2398. } while (0)
  2399. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  2400. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  2401. HTT_TX_TCL_METADATA_PDEV_ID_S)
  2402. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  2403. do { \
  2404. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  2405. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  2406. } while (0)
  2407. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2408. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2409. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2410. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2411. do { \
  2412. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2413. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2414. } while (0)
  2415. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2416. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2417. HTT_TX_TCL_METADATA_PEER_ID_S)
  2418. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2419. do { \
  2420. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2421. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2422. } while (0)
  2423. #define HTT_TX_TCL_METADATA_OPT_DP_CTRL_GET(_var) \
  2424. (((_var) & HTT_TX_TCL_METADATA_OPT_DP_CTRL_M) >> \
  2425. HTT_TX_TCL_METADATA_OPT_DP_CTRL_S)
  2426. #define HTT_TX_TCL_METADATA_OPT_DP_CTRL_SET(_var, _val) \
  2427. do { \
  2428. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_OPT_DP_CTRL, _val); \
  2429. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_OPT_DP_CTRL_S)); \
  2430. } while (0)
  2431. /*------------------------------------------------------------------
  2432. * V2 Version of TCL Data Command
  2433. * V2 Version to support peer_id, vdev_id, svc_class_id and
  2434. * MLO global_seq all flavours of TCL Data Cmd.
  2435. *-----------------------------------------------------------------*/
  2436. typedef enum {
  2437. HTT_TCL_METADATA_V2_TYPE_PEER_BASED = 0,
  2438. HTT_TCL_METADATA_V2_TYPE_VDEV_BASED = 1,
  2439. HTT_TCL_METADATA_V2_TYPE_SVC_ID_BASED = 2,
  2440. HTT_TCL_METADATA_V2_TYPE_GLOBAL_SEQ_BASED = 3,
  2441. } htt_tcl_metadata_type_v2;
  2442. /**
  2443. * @brief HTT TCL command number format
  2444. * @details
  2445. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2446. * available to firmware as tcl_exit_base->tcl_status_number.
  2447. * A_UINT32 is used to avoid endianness conversion problems.
  2448. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2449. */
  2450. typedef struct {
  2451. A_UINT32
  2452. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2453. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2454. vdev_id: 8,
  2455. pdev_id: 2,
  2456. host_inspected:1,
  2457. rsvd: 2,
  2458. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2459. } htt_tx_tcl_vdev_metadata_v2;
  2460. typedef struct {
  2461. A_UINT32
  2462. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2463. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2464. peer_id: 13,
  2465. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2466. } htt_tx_tcl_peer_metadata_v2;
  2467. typedef struct {
  2468. A_UINT32
  2469. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2470. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2471. svc_class_id: 8,
  2472. ast_index: 3, /* Indicates to firmware the AST index to be used for Pine for AST Override */
  2473. rsvd: 2,
  2474. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2475. } htt_tx_tcl_svc_class_id_metadata;
  2476. typedef struct {
  2477. A_UINT32
  2478. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2479. host_inspected: 1,
  2480. global_seq_no: 12,
  2481. htt_ext_present:1,
  2482. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2483. } htt_tx_tcl_global_seq_metadata;
  2484. PREPACK struct htt_tx_tcl_metadata_v2 {
  2485. union {
  2486. htt_tx_tcl_vdev_metadata_v2 vdev_meta_v2;
  2487. htt_tx_tcl_peer_metadata_v2 peer_meta_v2;
  2488. htt_tx_tcl_svc_class_id_metadata svc_class_id_meta;
  2489. htt_tx_tcl_global_seq_metadata global_seq_meta;
  2490. };
  2491. } POSTPACK;
  2492. /* DWORD 0 */
  2493. #define HTT_TX_TCL_METADATA_TYPE_V2_M 0x00000003
  2494. #define HTT_TX_TCL_METADATA_TYPE_V2_S 0
  2495. /* Valid htt ext for V2 tcl data cmd used by VDEV, PEER and SVC_ID meta */
  2496. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M 0x00000004
  2497. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S 2
  2498. /* VDEV V2 metadata */
  2499. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_M 0x000007f8
  2500. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_S 3
  2501. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_M 0x00001800
  2502. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_S 11
  2503. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M 0x00002000
  2504. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S 13
  2505. /* PEER V2 metadata */
  2506. #define HTT_TX_TCL_METADATA_V2_PEER_ID_M 0x0000fff8
  2507. #define HTT_TX_TCL_METADATA_V2_PEER_ID_S 3
  2508. /* SVC_CLASS_ID metadata */
  2509. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_M 0x000007f8
  2510. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_S 3
  2511. /* Global Seq no metadata */
  2512. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M 0x00000004
  2513. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S 2
  2514. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M 0x00007ff8
  2515. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S 3
  2516. /* HTT ext present flag:
  2517. * Specify whether there is a htt ext desc present for this packet,
  2518. * accompanying the global seq no metadata.
  2519. */
  2520. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HTT_EXT_PRESENT_M 0x00008000
  2521. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HTT_EXT_PRESENT_S 15
  2522. /*----- Get and Set V2 type field in Vdev, Peer, Svc_Class_Id, Global_seq_no */
  2523. #define HTT_TX_TCL_METADATA_TYPE_V2_GET(_var) \
  2524. (((_var) & HTT_TX_TCL_METADATA_TYPE_V2_M) >> \
  2525. HTT_TX_TCL_METADATA_TYPE_V2_S)
  2526. #define HTT_TX_TCL_METADATA_TYPE_V2_SET(_var, _val) \
  2527. do { \
  2528. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE_V2, _val); \
  2529. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_V2_S)); \
  2530. } while (0)
  2531. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_GET(_var) \
  2532. (((_var) & HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M) >> \
  2533. HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)
  2534. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_SET(_var, _val) \
  2535. do { \
  2536. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID, _val); \
  2537. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)); \
  2538. } while (0)
  2539. /*----- Get and Set V2 type field in Vdev meta fields ----*/
  2540. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_GET(_var) \
  2541. (((_var) & HTT_TX_TCL_METADATA_V2_VDEV_ID_M) >> \
  2542. HTT_TX_TCL_METADATA_V2_VDEV_ID_S)
  2543. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_SET(_var, _val) \
  2544. do { \
  2545. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VDEV_ID, _val); \
  2546. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VDEV_ID_S)); \
  2547. } while (0)
  2548. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_GET(_var) \
  2549. (((_var) & HTT_TX_TCL_METADATA_V2_PDEV_ID_M) >> \
  2550. HTT_TX_TCL_METADATA_V2_PDEV_ID_S)
  2551. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_SET(_var, _val) \
  2552. do { \
  2553. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PDEV_ID, _val); \
  2554. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PDEV_ID_S)); \
  2555. } while (0)
  2556. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_GET(_var) \
  2557. (((_var) & HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M) >> \
  2558. HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)
  2559. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_SET(_var, _val) \
  2560. do { \
  2561. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_HOST_INSPECTED, _val); \
  2562. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)); \
  2563. } while (0)
  2564. /*----- Get and Set V2 type field in Peer meta fields ----*/
  2565. #define HTT_TX_TCL_METADATA_V2_PEER_ID_GET(_var) \
  2566. (((_var) & HTT_TX_TCL_METADATA_V2_PEER_ID_M) >> \
  2567. HTT_TX_TCL_METADATA_V2_PEER_ID_S)
  2568. #define HTT_TX_TCL_METADATA_V2_PEER_ID_SET(_var, _val) \
  2569. do { \
  2570. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PEER_ID, _val); \
  2571. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PEER_ID_S)); \
  2572. } while (0)
  2573. /*----- Get and Set V2 type field in Service Class fields ----*/
  2574. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_GET(_var) \
  2575. (((_var) & HTT_TX_TCL_METADATA_SVC_CLASS_ID_M) >> \
  2576. HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)
  2577. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_SET(_var, _val) \
  2578. do { \
  2579. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_SVC_CLASS_ID, _val); \
  2580. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)); \
  2581. } while (0)
  2582. /*----- Get and Set V2 type field in Global sequence fields ----*/
  2583. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_GET(_var) \
  2584. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M) >> \
  2585. HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)
  2586. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_SET(_var, _val) \
  2587. do { \
  2588. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED, _val); \
  2589. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)); \
  2590. } while (0)
  2591. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_GET(_var) \
  2592. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M) >> \
  2593. HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)
  2594. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_SET(_var, _val) \
  2595. do { \
  2596. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_NO, _val); \
  2597. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)); \
  2598. } while (0)
  2599. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HTT_EXT_PRESENT_GET(_var) \
  2600. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HTT_EXT_PRESENT_M) >> \
  2601. HTT_TX_TCL_METADATA_GLBL_SEQ_HTT_EXT_PRESENT_S)
  2602. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HTT_EXT_PRESENT_SET(_var, _val) \
  2603. do { \
  2604. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HTT_EXT_PRESENT, _val); \
  2605. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HTT_EXT_PRESENT_S)); \
  2606. } while (0)
  2607. /*------------------------------------------------------------------
  2608. * End V2 Version of TCL Data Command
  2609. *-----------------------------------------------------------------*/
  2610. typedef enum {
  2611. HTT_TX_FW2WBM_TX_STATUS_OK,
  2612. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2613. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2614. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2615. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2616. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2617. HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH,
  2618. HTT_TX_FW2WBM_TX_STATUS_MAX
  2619. } htt_tx_fw2wbm_tx_status_t;
  2620. typedef enum {
  2621. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2622. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2623. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2624. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2625. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2626. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2627. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2628. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2629. HTT_TX_FW2WBM_REINJECT_REASON_MLO_MCAST,
  2630. HTT_TX_FW2WBM_REINJECT_REASON_SAWF_SVC_CLASS_ID_ABSENT,
  2631. HTT_TX_FW2WBM_REINJECT_REASON_OPT_DP_CTRL, /* tx qdata packet */
  2632. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2633. } htt_tx_fw2wbm_reinject_reason_t;
  2634. /**
  2635. * @brief HTT TX WBM Completion from firmware to host
  2636. * @details
  2637. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2638. * DWORD 3 and 4 for software based completions (Exception frames and
  2639. * TQM bypass frames)
  2640. * For software based completions, wbm_release_ring->release_source_module will
  2641. * be set to release_source_fw
  2642. */
  2643. PREPACK struct htt_tx_wbm_completion {
  2644. A_UINT32
  2645. sch_cmd_id: 24,
  2646. exception_frame: 1, /* If set, this packet was queued via exception path */
  2647. rsvd0_31_25: 7;
  2648. A_UINT32
  2649. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2650. * reception of an ACK or BA, this field indicates
  2651. * the RSSI of the received ACK or BA frame.
  2652. * When the frame is removed as result of a direct
  2653. * remove command from the SW, this field is set
  2654. * to 0x0 (which is never a valid value when real
  2655. * RSSI is available).
  2656. * Units: dB w.r.t noise floor
  2657. */
  2658. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2659. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2660. rsvd1_31_16: 16;
  2661. } POSTPACK;
  2662. /* DWORD 0 */
  2663. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2664. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2665. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2666. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2667. /* DWORD 1 */
  2668. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2669. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2670. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2671. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2672. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2673. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2674. /* DWORD 0 */
  2675. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2676. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2677. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2678. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2679. do { \
  2680. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2681. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2682. } while (0)
  2683. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2684. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2685. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2686. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2687. do { \
  2688. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2689. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2690. } while (0)
  2691. /* DWORD 1 */
  2692. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2693. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2694. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2695. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2696. do { \
  2697. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2698. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2699. } while (0)
  2700. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2701. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2702. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2703. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2704. do { \
  2705. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2706. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2707. } while (0)
  2708. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2709. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2710. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2711. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2712. do { \
  2713. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2714. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2715. } while (0)
  2716. /**
  2717. * @brief HTT TX WBM Completion from firmware to host
  2718. * @details
  2719. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2720. * (WBM) offload HW.
  2721. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2722. * For software based completions, release_source_module will
  2723. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2724. * struct wbm_release_ring and then switch to this after looking at
  2725. * release_source_module.
  2726. */
  2727. PREPACK struct htt_tx_wbm_completion_v2 {
  2728. A_UINT32
  2729. used_by_hw0; /* Refer to struct wbm_release_ring */
  2730. A_UINT32
  2731. used_by_hw1; /* Refer to struct wbm_release_ring */
  2732. A_UINT32
  2733. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2734. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2735. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2736. exception_frame: 1,
  2737. transmit_count: 7, /* Refer to struct wbm_release_ring */
  2738. rsvd0: 5, /* For future use */
  2739. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2740. rsvd1: 1; /* For future use */
  2741. A_UINT32
  2742. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2743. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2744. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2745. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2746. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2747. */
  2748. A_UINT32
  2749. data1: 32;
  2750. A_UINT32
  2751. data2: 32;
  2752. A_UINT32
  2753. used_by_hw3; /* Refer to struct wbm_release_ring */
  2754. } POSTPACK;
  2755. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2756. /* DWORD 3 */
  2757. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2758. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2759. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2760. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2761. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2762. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2763. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_M 0x01FC0000
  2764. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S 18
  2765. /* DWORD 3 */
  2766. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2767. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2768. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2769. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2770. do { \
  2771. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2772. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2773. } while (0)
  2774. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2775. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2776. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2777. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2778. do { \
  2779. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2780. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2781. } while (0)
  2782. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2783. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2784. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2785. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2786. do { \
  2787. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2788. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2789. } while (0)
  2790. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_GET(_var) \
  2791. (((_var) & HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_M) >> \
  2792. HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S)
  2793. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_SET(_var, _val) \
  2794. do { \
  2795. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT, _val); \
  2796. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TRANSMIT_COUNT_S)); \
  2797. } while (0)
  2798. /**
  2799. * @brief HTT TX WBM Completion from firmware to host (V3)
  2800. * @details
  2801. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2802. * (WBM) offload HW.
  2803. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2804. * For software based completions, release_source_module will
  2805. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2806. * struct wbm_release_ring and then switch to this after looking at
  2807. * release_source_module.
  2808. * Due to overlap with WBM block, htt_tx_wbm_completion_v3 will be used
  2809. * by new generations of targets.
  2810. */
  2811. PREPACK struct htt_tx_wbm_completion_v3 {
  2812. A_UINT32
  2813. used_by_hw0; /* Refer to struct wbm_release_ring */
  2814. A_UINT32
  2815. used_by_hw1; /* Refer to struct wbm_release_ring */
  2816. A_UINT32
  2817. used_by_hw2: 13, /* Refer to struct wbm_release_ring */
  2818. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2819. used_by_hw3: 15;
  2820. A_UINT32
  2821. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2822. exception_frame: 1,
  2823. transmit_count: 7, /* Refer to struct wbm_release_ring */
  2824. rsvd0: 20; /* For future use */
  2825. A_UINT32
  2826. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2827. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2828. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2829. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2830. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2831. */
  2832. A_UINT32
  2833. data1: 32;
  2834. A_UINT32
  2835. data2: 32;
  2836. A_UINT32
  2837. rsvd1: 20,
  2838. used_by_hw4: 12; /* Refer to struct wbm_release_ring */
  2839. } POSTPACK;
  2840. /* DWORD 3 */
  2841. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M 0x0001E000
  2842. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S 13
  2843. /* DWORD 4 */
  2844. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M 0x0000000F
  2845. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S 0
  2846. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M 0x00000010
  2847. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S 4
  2848. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_M 0x00000FE0
  2849. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S 5
  2850. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(_var) \
  2851. (((_var) & HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M) >> \
  2852. HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)
  2853. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_SET(_var, _val) \
  2854. do { \
  2855. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TX_STATUS, _val); \
  2856. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)); \
  2857. } while (0)
  2858. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(_var) \
  2859. (((_var) & HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M) >> \
  2860. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)
  2861. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_SET(_var, _val) \
  2862. do { \
  2863. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON, _val); \
  2864. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)); \
  2865. } while (0)
  2866. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_GET(_var) \
  2867. (((_var) & HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M) >> \
  2868. HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)
  2869. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_SET(_var, _val) \
  2870. do { \
  2871. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_EXP_FRAME, _val); \
  2872. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)); \
  2873. } while (0)
  2874. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_GET(_var) \
  2875. (((_var) & HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_M) >> \
  2876. HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S)
  2877. #define HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_SET(_var, _val) \
  2878. do { \
  2879. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT, _val); \
  2880. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TRANSMIT_COUNT_S)); \
  2881. } while (0)
  2882. typedef enum {
  2883. TX_FRAME_TYPE_UNDEFINED = 0,
  2884. TX_FRAME_TYPE_EAPOL = 1,
  2885. } htt_tx_wbm_status_frame_type;
  2886. /**
  2887. * @brief HTT TX WBM transmit status from firmware to host
  2888. * @details
  2889. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2890. * (WBM) offload HW.
  2891. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2892. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2893. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2894. */
  2895. PREPACK struct htt_tx_wbm_transmit_status {
  2896. A_UINT32
  2897. sch_cmd_id: 24,
  2898. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2899. * reception of an ACK or BA, this field indicates
  2900. * the RSSI of the received ACK or BA frame.
  2901. * When the frame is removed as result of a direct
  2902. * remove command from the SW, this field is set
  2903. * to 0x0 (which is never a valid value when real
  2904. * RSSI is available).
  2905. * Units: dB w.r.t noise floor
  2906. */
  2907. A_UINT32
  2908. sw_peer_id: 16,
  2909. tid_num: 5,
  2910. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2911. * and tid_num fields contain valid data.
  2912. * If this "valid" flag is not set, the
  2913. * sw_peer_id and tid_num fields must be ignored.
  2914. */
  2915. mcast: 1,
  2916. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2917. * contains valid data.
  2918. */
  2919. frame_type: 4, /* holds htt_tx_wbm_status_frame_type value */
  2920. transmit_count_valid: 1, /* If this "transmit_count_valid" is set, the
  2921. * transmit_count field in struct
  2922. * htt_tx_wbm_completion_vx has valid data.
  2923. */
  2924. reserved: 3;
  2925. A_UINT32
  2926. ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
  2927. * packets in the wbm completion path
  2928. */
  2929. } POSTPACK;
  2930. /* DWORD 4 */
  2931. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2932. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2933. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2934. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2935. /* DWORD 5 */
  2936. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2937. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2938. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2939. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2940. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2941. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2942. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2943. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2944. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2945. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2946. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_M 0x0F000000
  2947. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S 24
  2948. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_M 0x10000000
  2949. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S 28
  2950. /* DWORD 4 */
  2951. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2952. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2953. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2954. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2955. do { \
  2956. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2957. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2958. } while (0)
  2959. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2960. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2961. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2962. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2963. do { \
  2964. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2965. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2966. } while (0)
  2967. /* DWORD 5 */
  2968. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2969. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2970. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2971. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2972. do { \
  2973. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2974. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2975. } while (0)
  2976. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2977. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2978. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2979. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2980. do { \
  2981. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2982. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2983. } while (0)
  2984. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2985. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2986. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2987. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2988. do { \
  2989. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2990. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2991. } while (0)
  2992. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2993. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2994. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2995. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2996. do { \
  2997. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2998. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2999. } while (0)
  3000. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  3001. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  3002. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  3003. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  3004. do { \
  3005. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  3006. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  3007. } while (0)
  3008. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_GET(_var) \
  3009. (((_var) & HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_M) >> \
  3010. HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S)
  3011. #define HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_SET(_var, _val) \
  3012. do { \
  3013. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE, _val); \
  3014. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_FRAME_TYPE_S)); \
  3015. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_GET(_var) \
  3016. (((_var) & HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_M) >> \
  3017. HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S)
  3018. #define HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_SET(_var, _val) \
  3019. do { \
  3020. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  3021. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TRANSMIT_CNT_VALID_S)); \
  3022. } while (0)
  3023. /**
  3024. * @brief HTT TX WBM reinject status from firmware to host
  3025. * @details
  3026. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  3027. * (WBM) offload HW.
  3028. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  3029. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  3030. */
  3031. PREPACK struct htt_tx_wbm_reinject_status {
  3032. A_UINT32
  3033. sw_peer_id : 16,
  3034. data_length : 16;
  3035. A_UINT32
  3036. tid : 5,
  3037. msduq_idx : 4,
  3038. reserved1 : 23;
  3039. A_UINT32
  3040. reserved2: 32;
  3041. } POSTPACK;
  3042. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_M 0x0000ffff
  3043. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_S 0
  3044. #define HTT_TX_WBM_REINJECT_DATA_LEN_M 0xffff0000
  3045. #define HTT_TX_WBM_REINJECT_DATA_LEN_S 16
  3046. #define HTT_TX_WBM_REINJECT_TID_M 0x0000001f
  3047. #define HTT_TX_WBM_REINJECT_TID_S 0
  3048. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_M 0x000001e0
  3049. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_S 5
  3050. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_GET(_var)\
  3051. (((_var) & HTT_TX_WBM_REINJECT_SW_PEER_ID_M) >>\
  3052. HTT_TX_WBM_REINJECT_SW_PEER_ID_S)\
  3053. #define HTT_TX_WBM_REINJECT_SW_PEER_ID_SET(_var, _val)\
  3054. do {\
  3055. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_SW_PEER_ID, _val); \
  3056. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_SW_PEER_ID_S));\
  3057. } while(0)
  3058. #define HTT_TX_WBM_REINJECT_DATA_LEN_GET(_var)\
  3059. (((_var) & HTT_TX_WBM_REINJECT_DATA_LEN_M) >>\
  3060. HTT_TX_WBM_REINJECT_DATA_LEN_S)\
  3061. #define HTT_TX_WBM_REINJECT_DATA_LEN_SET(_var, _val)\
  3062. do {\
  3063. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_DATA_LEN, _val); \
  3064. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_DATA_LEN_S));\
  3065. } while(0)
  3066. #define HTT_TX_WBM_REINJECT_TID_GET(_var)\
  3067. (((_var) & HTT_TX_WBM_REINJECT_TID_M) >>\
  3068. HTT_TX_WBM_REINJECT_TID_S)\
  3069. #define HTT_TX_WBM_REINJECT_TID_SET(_var, _val)\
  3070. do {\
  3071. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_TID, _val); \
  3072. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_TID_S));\
  3073. } while(0)
  3074. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_GET(_var)\
  3075. (((_var) & HTT_TX_WBM_REINJECT_MSDUQ_ID_M) >>\
  3076. HTT_TX_WBM_REINJECT_MSDUQ_ID_S)\
  3077. #define HTT_TX_WBM_REINJECT_MSDUQ_ID_SET(_var, _val)\
  3078. do {\
  3079. HTT_CHECK_SET_VAL(HTT_TX_WBM_REINJECT_MSDUQ_ID, _val); \
  3080. ((_var) |= ((_val) << HTT_TX_WBM_REINJECT_MSDUQ_ID_S));\
  3081. } while(0)
  3082. /**
  3083. * @brief HTT TX WBM multicast echo check notification from firmware to host
  3084. * @details
  3085. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  3086. * (WBM) offload HW.
  3087. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  3088. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  3089. * FW sends SA addresses to host for all multicast/broadcast packets received on
  3090. * STA side.
  3091. */
  3092. PREPACK struct htt_tx_wbm_mec_addr_notify {
  3093. A_UINT32
  3094. mec_sa_addr_31_0;
  3095. A_UINT32
  3096. mec_sa_addr_47_32: 16,
  3097. sa_ast_index: 16;
  3098. A_UINT32
  3099. vdev_id: 8,
  3100. reserved0: 24;
  3101. } POSTPACK;
  3102. /* DWORD 4 - mec_sa_addr_31_0 */
  3103. /* DWORD 5 */
  3104. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  3105. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  3106. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  3107. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  3108. /* DWORD 6 */
  3109. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  3110. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  3111. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  3112. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  3113. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  3114. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  3115. do { \
  3116. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  3117. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  3118. } while (0)
  3119. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  3120. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  3121. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  3122. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  3123. do { \
  3124. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  3125. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  3126. } while (0)
  3127. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  3128. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  3129. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  3130. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  3131. do { \
  3132. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  3133. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  3134. } while (0)
  3135. typedef enum {
  3136. TX_FLOW_PRIORITY_BE,
  3137. TX_FLOW_PRIORITY_HIGH,
  3138. TX_FLOW_PRIORITY_LOW,
  3139. } htt_tx_flow_priority_t;
  3140. typedef enum {
  3141. TX_FLOW_LATENCY_SENSITIVE,
  3142. TX_FLOW_LATENCY_INSENSITIVE,
  3143. } htt_tx_flow_latency_t;
  3144. typedef enum {
  3145. TX_FLOW_BEST_EFFORT_TRAFFIC,
  3146. TX_FLOW_INTERACTIVE_TRAFFIC,
  3147. TX_FLOW_PERIODIC_TRAFFIC,
  3148. TX_FLOW_BURSTY_TRAFFIC,
  3149. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  3150. } htt_tx_flow_traffic_pattern_t;
  3151. /**
  3152. * @brief HTT TX Flow search metadata format
  3153. * @details
  3154. * Host will set this metadata in flow table's flow search entry along with
  3155. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  3156. * firmware and TQM ring if the flow search entry wins.
  3157. * This metadata is available to firmware in that first MSDU's
  3158. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  3159. * to one of the available flows for specific tid and returns the tqm flow
  3160. * pointer as part of htt_tx_map_flow_info message.
  3161. */
  3162. PREPACK struct htt_tx_flow_metadata {
  3163. A_UINT32
  3164. rsvd0_1_0: 2,
  3165. tid: 4,
  3166. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  3167. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  3168. tid_override: 1, /* If set, tid field in this struct is the final tid.
  3169. * Else choose final tid based on latency, priority.
  3170. */
  3171. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  3172. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  3173. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  3174. } POSTPACK;
  3175. /* DWORD 0 */
  3176. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  3177. #define HTT_TX_FLOW_METADATA_TID_S 2
  3178. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  3179. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  3180. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  3181. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  3182. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  3183. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  3184. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  3185. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  3186. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  3187. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  3188. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  3189. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  3190. /* DWORD 0 */
  3191. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  3192. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  3193. HTT_TX_FLOW_METADATA_TID_S)
  3194. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  3195. do { \
  3196. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  3197. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  3198. } while (0)
  3199. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  3200. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  3201. HTT_TX_FLOW_METADATA_PRIORITY_S)
  3202. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  3203. do { \
  3204. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  3205. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  3206. } while (0)
  3207. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  3208. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  3209. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  3210. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  3211. do { \
  3212. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  3213. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  3214. } while (0)
  3215. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  3216. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  3217. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  3218. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  3219. do { \
  3220. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  3221. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  3222. } while (0)
  3223. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  3224. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  3225. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  3226. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  3227. do { \
  3228. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  3229. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  3230. } while (0)
  3231. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  3232. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  3233. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  3234. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  3235. do { \
  3236. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  3237. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  3238. } while (0)
  3239. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  3240. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  3241. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  3242. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  3243. do { \
  3244. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  3245. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  3246. } while (0)
  3247. /**
  3248. * @brief host -> target ADD WDS Entry
  3249. *
  3250. * MSG_TYPE => HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY
  3251. *
  3252. * @brief host -> target DELETE WDS Entry
  3253. *
  3254. * MSG_TYPE => HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  3255. *
  3256. * @details
  3257. * HTT wds entry from source port learning
  3258. * Host will learn wds entries from rx and send this message to firmware
  3259. * to enable firmware to configure/delete AST entries for wds clients.
  3260. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  3261. * and when SA's entry is deleted, firmware removes this AST entry
  3262. *
  3263. * The message would appear as follows:
  3264. *
  3265. * |31 30|29 |17 16|15 8|7 0|
  3266. * |----------------+----------------+----------------+----------------|
  3267. * | rsvd0 |PDVID| vdev_id | msg_type |
  3268. * |-------------------------------------------------------------------|
  3269. * | sa_addr_31_0 |
  3270. * |-------------------------------------------------------------------|
  3271. * | | ta_peer_id | sa_addr_47_32 |
  3272. * |-------------------------------------------------------------------|
  3273. * Where PDVID = pdev_id
  3274. *
  3275. * The message is interpreted as follows:
  3276. *
  3277. * dword0 - b'0:7 - msg_type: This will be set to
  3278. * 0xd (HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY) or
  3279. * 0xe (HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY)
  3280. *
  3281. * dword0 - b'8:15 - vdev_id
  3282. *
  3283. * dword0 - b'16:17 - pdev_id
  3284. *
  3285. * dword0 - b'18:31 - rsvd10: Reserved for future use
  3286. *
  3287. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  3288. *
  3289. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  3290. *
  3291. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  3292. */
  3293. PREPACK struct htt_wds_entry {
  3294. A_UINT32
  3295. msg_type: 8,
  3296. vdev_id: 8,
  3297. pdev_id: 2,
  3298. rsvd0: 14;
  3299. A_UINT32 sa_addr_31_0;
  3300. A_UINT32
  3301. sa_addr_47_32: 16,
  3302. ta_peer_id: 14,
  3303. rsvd2: 2;
  3304. } POSTPACK;
  3305. /* DWORD 0 */
  3306. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  3307. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  3308. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  3309. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  3310. /* DWORD 2 */
  3311. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  3312. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  3313. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  3314. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  3315. /* DWORD 0 */
  3316. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  3317. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  3318. HTT_WDS_ENTRY_VDEV_ID_S)
  3319. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  3320. do { \
  3321. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  3322. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  3323. } while (0)
  3324. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  3325. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  3326. HTT_WDS_ENTRY_PDEV_ID_S)
  3327. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  3328. do { \
  3329. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  3330. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  3331. } while (0)
  3332. /* DWORD 2 */
  3333. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  3334. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  3335. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  3336. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  3337. do { \
  3338. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  3339. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  3340. } while (0)
  3341. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  3342. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  3343. HTT_WDS_ENTRY_TA_PEER_ID_S)
  3344. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  3345. do { \
  3346. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  3347. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  3348. } while (0)
  3349. /**
  3350. * @brief MAC DMA rx ring setup specification
  3351. *
  3352. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_CFG
  3353. *
  3354. * @details
  3355. * To allow for dynamic rx ring reconfiguration and to avoid race
  3356. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  3357. * it uses. Instead, it sends this message to the target, indicating how
  3358. * the rx ring used by the host should be set up and maintained.
  3359. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  3360. * specifications.
  3361. *
  3362. * |31 16|15 8|7 0|
  3363. * |---------------------------------------------------------------|
  3364. * header: | reserved | num rings | msg type |
  3365. * |---------------------------------------------------------------|
  3366. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  3367. #if HTT_PADDR64
  3368. * | FW_IDX shadow register physical address (bits 63:32) |
  3369. #endif
  3370. * |---------------------------------------------------------------|
  3371. * | rx ring base physical address (bits 31:0) |
  3372. #if HTT_PADDR64
  3373. * | rx ring base physical address (bits 63:32) |
  3374. #endif
  3375. * |---------------------------------------------------------------|
  3376. * | rx ring buffer size | rx ring length |
  3377. * |---------------------------------------------------------------|
  3378. * | FW_IDX initial value | enabled flags |
  3379. * |---------------------------------------------------------------|
  3380. * | MSDU payload offset | 802.11 header offset |
  3381. * |---------------------------------------------------------------|
  3382. * | PPDU end offset | PPDU start offset |
  3383. * |---------------------------------------------------------------|
  3384. * | MPDU end offset | MPDU start offset |
  3385. * |---------------------------------------------------------------|
  3386. * | MSDU end offset | MSDU start offset |
  3387. * |---------------------------------------------------------------|
  3388. * | frag info offset | rx attention offset |
  3389. * |---------------------------------------------------------------|
  3390. * payload 2, if present, has the same format as payload 1
  3391. * Header fields:
  3392. * - MSG_TYPE
  3393. * Bits 7:0
  3394. * Purpose: identifies this as an rx ring configuration message
  3395. * Value: 0x2 (HTT_H2T_MSG_TYPE_RX_RING_CFG)
  3396. * - NUM_RINGS
  3397. * Bits 15:8
  3398. * Purpose: indicates whether the host is setting up one rx ring or two
  3399. * Value: 1 or 2
  3400. * Payload:
  3401. * for systems using 64-bit format for bus addresses:
  3402. * - IDX_SHADOW_REG_PADDR_LO
  3403. * Bits 31:0
  3404. * Value: lower 4 bytes of physical address of the host's
  3405. * FW_IDX shadow register
  3406. * - IDX_SHADOW_REG_PADDR_HI
  3407. * Bits 31:0
  3408. * Value: upper 4 bytes of physical address of the host's
  3409. * FW_IDX shadow register
  3410. * - RING_BASE_PADDR_LO
  3411. * Bits 31:0
  3412. * Value: lower 4 bytes of physical address of the host's rx ring
  3413. * - RING_BASE_PADDR_HI
  3414. * Bits 31:0
  3415. * Value: uppper 4 bytes of physical address of the host's rx ring
  3416. * for systems using 32-bit format for bus addresses:
  3417. * - IDX_SHADOW_REG_PADDR
  3418. * Bits 31:0
  3419. * Value: physical address of the host's FW_IDX shadow register
  3420. * - RING_BASE_PADDR
  3421. * Bits 31:0
  3422. * Value: physical address of the host's rx ring
  3423. * - RING_LEN
  3424. * Bits 15:0
  3425. * Value: number of elements in the rx ring
  3426. * - RING_BUF_SZ
  3427. * Bits 31:16
  3428. * Value: size of the buffers referenced by the rx ring, in byte units
  3429. * - ENABLED_FLAGS
  3430. * Bits 15:0
  3431. * Value: 1-bit flags to show whether different rx fields are enabled
  3432. * bit 0: 802.11 header enabled (1) or disabled (0)
  3433. * bit 1: MSDU payload enabled (1) or disabled (0)
  3434. * bit 2: PPDU start enabled (1) or disabled (0)
  3435. * bit 3: PPDU end enabled (1) or disabled (0)
  3436. * bit 4: MPDU start enabled (1) or disabled (0)
  3437. * bit 5: MPDU end enabled (1) or disabled (0)
  3438. * bit 6: MSDU start enabled (1) or disabled (0)
  3439. * bit 7: MSDU end enabled (1) or disabled (0)
  3440. * bit 8: rx attention enabled (1) or disabled (0)
  3441. * bit 9: frag info enabled (1) or disabled (0)
  3442. * bit 10: unicast rx enabled (1) or disabled (0)
  3443. * bit 11: multicast rx enabled (1) or disabled (0)
  3444. * bit 12: ctrl rx enabled (1) or disabled (0)
  3445. * bit 13: mgmt rx enabled (1) or disabled (0)
  3446. * bit 14: null rx enabled (1) or disabled (0)
  3447. * bit 15: phy data rx enabled (1) or disabled (0)
  3448. * - IDX_INIT_VAL
  3449. * Bits 31:16
  3450. * Purpose: Specify the initial value for the FW_IDX.
  3451. * Value: the number of buffers initially present in the host's rx ring
  3452. * - OFFSET_802_11_HDR
  3453. * Bits 15:0
  3454. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  3455. * - OFFSET_MSDU_PAYLOAD
  3456. * Bits 31:16
  3457. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  3458. * - OFFSET_PPDU_START
  3459. * Bits 15:0
  3460. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  3461. * - OFFSET_PPDU_END
  3462. * Bits 31:16
  3463. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  3464. * - OFFSET_MPDU_START
  3465. * Bits 15:0
  3466. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  3467. * - OFFSET_MPDU_END
  3468. * Bits 31:16
  3469. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  3470. * - OFFSET_MSDU_START
  3471. * Bits 15:0
  3472. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  3473. * - OFFSET_MSDU_END
  3474. * Bits 31:16
  3475. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  3476. * - OFFSET_RX_ATTN
  3477. * Bits 15:0
  3478. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  3479. * - OFFSET_FRAG_INFO
  3480. * Bits 31:16
  3481. * Value: offset in QUAD-bytes of frag info table
  3482. */
  3483. /* header fields */
  3484. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  3485. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  3486. /* payload fields */
  3487. /* for systems using a 64-bit format for bus addresses */
  3488. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  3489. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  3490. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  3491. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  3492. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  3493. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  3494. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  3495. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  3496. /* for systems using a 32-bit format for bus addresses */
  3497. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  3498. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  3499. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  3500. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  3501. #define HTT_RX_RING_CFG_LEN_M 0xffff
  3502. #define HTT_RX_RING_CFG_LEN_S 0
  3503. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  3504. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  3505. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  3506. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  3507. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  3508. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  3509. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  3510. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  3511. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  3512. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  3513. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  3514. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  3515. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  3516. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  3517. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  3518. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  3519. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  3520. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  3521. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  3522. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  3523. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  3524. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  3525. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  3526. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  3527. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  3528. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  3529. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  3530. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  3531. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  3532. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  3533. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  3534. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  3535. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  3536. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  3537. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  3538. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  3539. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  3540. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  3541. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  3542. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  3543. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  3544. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  3545. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  3546. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  3547. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  3548. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  3549. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  3550. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  3551. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  3552. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  3553. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  3554. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  3555. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  3556. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  3557. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  3558. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  3559. #define HTT_RX_RING_CFG_HDR_BYTES 4
  3560. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  3561. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  3562. #if HTT_PADDR64
  3563. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  3564. #else
  3565. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  3566. #endif
  3567. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  3568. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  3569. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  3570. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  3571. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  3572. do { \
  3573. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  3574. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  3575. } while (0)
  3576. /* degenerate case for 32-bit fields */
  3577. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  3578. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  3579. ((_var) = (_val))
  3580. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  3581. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  3582. ((_var) = (_val))
  3583. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  3584. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  3585. ((_var) = (_val))
  3586. /* degenerate case for 32-bit fields */
  3587. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  3588. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  3589. ((_var) = (_val))
  3590. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  3591. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  3592. ((_var) = (_val))
  3593. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  3594. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  3595. ((_var) = (_val))
  3596. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  3597. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  3598. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  3599. do { \
  3600. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  3601. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  3602. } while (0)
  3603. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  3604. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  3605. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  3606. do { \
  3607. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  3608. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  3609. } while (0)
  3610. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  3611. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  3612. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  3613. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  3614. do { \
  3615. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  3616. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  3617. } while (0)
  3618. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  3619. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  3620. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  3621. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  3622. do { \
  3623. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  3624. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  3625. } while (0)
  3626. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  3627. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  3628. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  3629. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  3630. do { \
  3631. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  3632. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  3633. } while (0)
  3634. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  3635. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  3636. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  3637. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  3638. do { \
  3639. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  3640. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  3641. } while (0)
  3642. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  3643. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  3644. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  3645. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  3646. do { \
  3647. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  3648. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  3649. } while (0)
  3650. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  3651. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  3652. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  3653. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  3654. do { \
  3655. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  3656. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  3657. } while (0)
  3658. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  3659. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  3660. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  3661. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  3662. do { \
  3663. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  3664. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  3665. } while (0)
  3666. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  3667. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  3668. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  3669. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  3670. do { \
  3671. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  3672. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  3673. } while (0)
  3674. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  3675. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  3676. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  3677. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  3678. do { \
  3679. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  3680. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  3681. } while (0)
  3682. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  3683. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  3684. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  3685. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  3686. do { \
  3687. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  3688. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  3689. } while (0)
  3690. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  3691. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  3692. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  3693. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  3694. do { \
  3695. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  3696. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  3697. } while (0)
  3698. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  3699. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  3700. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  3701. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  3702. do { \
  3703. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  3704. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  3705. } while (0)
  3706. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  3707. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  3708. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  3709. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  3710. do { \
  3711. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  3712. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  3713. } while (0)
  3714. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  3715. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  3716. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  3717. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  3718. do { \
  3719. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  3720. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  3721. } while (0)
  3722. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  3723. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  3724. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  3725. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  3726. do { \
  3727. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  3728. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  3729. } while (0)
  3730. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  3731. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  3732. HTT_RX_RING_CFG_ENABLED_NULL_S)
  3733. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  3734. do { \
  3735. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  3736. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  3737. } while (0)
  3738. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  3739. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  3740. HTT_RX_RING_CFG_ENABLED_PHY_S)
  3741. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  3742. do { \
  3743. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  3744. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  3745. } while (0)
  3746. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  3747. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  3748. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  3749. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  3750. do { \
  3751. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  3752. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  3753. } while (0)
  3754. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  3755. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  3756. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  3757. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  3758. do { \
  3759. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  3760. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  3761. } while (0)
  3762. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  3763. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  3764. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  3765. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  3766. do { \
  3767. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  3768. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  3769. } while (0)
  3770. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  3771. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  3772. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  3773. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  3774. do { \
  3775. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3776. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3777. } while (0)
  3778. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3779. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3780. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3781. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3782. do { \
  3783. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3784. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3785. } while (0)
  3786. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3787. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3788. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3789. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3790. do { \
  3791. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3792. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3793. } while (0)
  3794. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3795. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3796. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3797. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3798. do { \
  3799. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3800. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3801. } while (0)
  3802. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3803. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3804. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3805. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3806. do { \
  3807. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3808. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3809. } while (0)
  3810. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3811. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3812. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3813. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3814. do { \
  3815. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3816. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3817. } while (0)
  3818. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3819. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3820. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3821. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3822. do { \
  3823. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3824. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3825. } while (0)
  3826. /**
  3827. * @brief host -> target FW statistics retrieve
  3828. *
  3829. * MSG_TYPE => HTT_H2T_MSG_TYPE_STATS_REQ
  3830. *
  3831. * @details
  3832. * The following field definitions describe the format of the HTT host
  3833. * to target FW stats retrieve message. The message specifies the type of
  3834. * stats host wants to retrieve.
  3835. *
  3836. * |31 24|23 16|15 8|7 0|
  3837. * |-----------------------------------------------------------|
  3838. * | stats types request bitmask | msg type |
  3839. * |-----------------------------------------------------------|
  3840. * | stats types reset bitmask | reserved |
  3841. * |-----------------------------------------------------------|
  3842. * | stats type | config value |
  3843. * |-----------------------------------------------------------|
  3844. * | cookie LSBs |
  3845. * |-----------------------------------------------------------|
  3846. * | cookie MSBs |
  3847. * |-----------------------------------------------------------|
  3848. * Header fields:
  3849. * - MSG_TYPE
  3850. * Bits 7:0
  3851. * Purpose: identifies this is a stats upload request message
  3852. * Value: 0x3 (HTT_H2T_MSG_TYPE_STATS_REQ)
  3853. * - UPLOAD_TYPES
  3854. * Bits 31:8
  3855. * Purpose: identifies which types of FW statistics to upload
  3856. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3857. * - RESET_TYPES
  3858. * Bits 31:8
  3859. * Purpose: identifies which types of FW statistics to reset
  3860. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3861. * - CFG_VAL
  3862. * Bits 23:0
  3863. * Purpose: give an opaque configuration value to the specified stats type
  3864. * Value: stats-type specific configuration value
  3865. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3866. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3867. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3868. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3869. * - CFG_STAT_TYPE
  3870. * Bits 31:24
  3871. * Purpose: specify which stats type (if any) the config value applies to
  3872. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3873. * a valid configuration specification
  3874. * - COOKIE_LSBS
  3875. * Bits 31:0
  3876. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3877. * message with its preceding host->target stats request message.
  3878. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3879. * - COOKIE_MSBS
  3880. * Bits 31:0
  3881. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3882. * message with its preceding host->target stats request message.
  3883. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3884. */
  3885. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3886. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3887. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3888. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3889. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3890. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3891. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3892. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3893. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3894. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3895. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3896. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3897. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3898. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3899. do { \
  3900. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3901. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3902. } while (0)
  3903. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3904. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3905. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3906. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3907. do { \
  3908. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3909. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3910. } while (0)
  3911. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3912. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3913. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3914. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3915. do { \
  3916. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3917. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3918. } while (0)
  3919. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3920. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3921. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3922. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3923. do { \
  3924. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3925. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3926. } while (0)
  3927. /**
  3928. * @brief host -> target HTT out-of-band sync request
  3929. *
  3930. * MSG_TYPE => HTT_H2T_MSG_TYPE_SYNC
  3931. *
  3932. * @details
  3933. * The HTT SYNC tells the target to suspend processing of subsequent
  3934. * HTT host-to-target messages until some other target agent locally
  3935. * informs the target HTT FW that the current sync counter is equal to
  3936. * or greater than (in a modulo sense) the sync counter specified in
  3937. * the SYNC message.
  3938. * This allows other host-target components to synchronize their operation
  3939. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3940. * security key has been downloaded to and activated by the target.
  3941. * In the absence of any explicit synchronization counter value
  3942. * specification, the target HTT FW will use zero as the default current
  3943. * sync value.
  3944. *
  3945. * |31 24|23 16|15 8|7 0|
  3946. * |-----------------------------------------------------------|
  3947. * | reserved | sync count | msg type |
  3948. * |-----------------------------------------------------------|
  3949. * Header fields:
  3950. * - MSG_TYPE
  3951. * Bits 7:0
  3952. * Purpose: identifies this as a sync message
  3953. * Value: 0x4 (HTT_H2T_MSG_TYPE_SYNC)
  3954. * - SYNC_COUNT
  3955. * Bits 15:8
  3956. * Purpose: specifies what sync value the HTT FW will wait for from
  3957. * an out-of-band specification to resume its operation
  3958. * Value: in-band sync counter value to compare against the out-of-band
  3959. * counter spec.
  3960. * The HTT target FW will suspend its host->target message processing
  3961. * as long as
  3962. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3963. */
  3964. #define HTT_H2T_SYNC_MSG_SZ 4
  3965. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3966. #define HTT_H2T_SYNC_COUNT_S 8
  3967. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3968. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3969. HTT_H2T_SYNC_COUNT_S)
  3970. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3971. do { \
  3972. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3973. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3974. } while (0)
  3975. /**
  3976. * @brief host -> target HTT aggregation configuration
  3977. *
  3978. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG
  3979. */
  3980. #define HTT_AGGR_CFG_MSG_SZ 4
  3981. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3982. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3983. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3984. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3985. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3986. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3987. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3988. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3989. do { \
  3990. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3991. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3992. } while (0)
  3993. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3994. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3995. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3996. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3997. do { \
  3998. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3999. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  4000. } while (0)
  4001. /**
  4002. * @brief host -> target HTT configure max amsdu info per vdev
  4003. *
  4004. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG_EX
  4005. *
  4006. * @details
  4007. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  4008. *
  4009. * |31 21|20 16|15 8|7 0|
  4010. * |-----------------------------------------------------------|
  4011. * | reserved | vdev id | max amsdu | msg type |
  4012. * |-----------------------------------------------------------|
  4013. * Header fields:
  4014. * - MSG_TYPE
  4015. * Bits 7:0
  4016. * Purpose: identifies this as a aggr cfg ex message
  4017. * Value: 0xa (HTT_H2T_MSG_TYPE_AGGR_CFG_EX)
  4018. * - MAX_NUM_AMSDU_SUBFRM
  4019. * Bits 15:8
  4020. * Purpose: max MSDUs per A-MSDU
  4021. * - VDEV_ID
  4022. * Bits 20:16
  4023. * Purpose: ID of the vdev to which this limit is applied
  4024. */
  4025. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  4026. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  4027. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  4028. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  4029. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  4030. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  4031. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  4032. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  4033. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  4034. do { \
  4035. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  4036. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  4037. } while (0)
  4038. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  4039. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  4040. HTT_AGGR_CFG_EX_VDEV_ID_S)
  4041. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  4042. do { \
  4043. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  4044. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  4045. } while (0)
  4046. /**
  4047. * @brief HTT WDI_IPA Config Message
  4048. *
  4049. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_CFG
  4050. *
  4051. * @details
  4052. * The HTT WDI_IPA config message is created/sent by host at driver
  4053. * init time. It contains information about data structures used on
  4054. * WDI_IPA TX and RX path.
  4055. * TX CE ring is used for pushing packet metadata from IPA uC
  4056. * to WLAN FW
  4057. * TX Completion ring is used for generating TX completions from
  4058. * WLAN FW to IPA uC
  4059. * RX Indication ring is used for indicating RX packets from FW
  4060. * to IPA uC
  4061. * RX Ring2 is used as either completion ring or as second
  4062. * indication ring. when Ring2 is used as completion ring, IPA uC
  4063. * puts completed RX packet meta data to Ring2. when Ring2 is used
  4064. * as second indication ring, RX packets for LTE-WLAN aggregation are
  4065. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  4066. * indicated in RX Indication ring. Please see WDI_IPA specification
  4067. * for more details.
  4068. * |31 24|23 16|15 8|7 0|
  4069. * |----------------+----------------+----------------+----------------|
  4070. * | tx pkt pool size | Rsvd | msg_type |
  4071. * |-------------------------------------------------------------------|
  4072. * | tx comp ring base (bits 31:0) |
  4073. #if HTT_PADDR64
  4074. * | tx comp ring base (bits 63:32) |
  4075. #endif
  4076. * |-------------------------------------------------------------------|
  4077. * | tx comp ring size |
  4078. * |-------------------------------------------------------------------|
  4079. * | tx comp WR_IDX physical address (bits 31:0) |
  4080. #if HTT_PADDR64
  4081. * | tx comp WR_IDX physical address (bits 63:32) |
  4082. #endif
  4083. * |-------------------------------------------------------------------|
  4084. * | tx CE WR_IDX physical address (bits 31:0) |
  4085. #if HTT_PADDR64
  4086. * | tx CE WR_IDX physical address (bits 63:32) |
  4087. #endif
  4088. * |-------------------------------------------------------------------|
  4089. * | rx indication ring base (bits 31:0) |
  4090. #if HTT_PADDR64
  4091. * | rx indication ring base (bits 63:32) |
  4092. #endif
  4093. * |-------------------------------------------------------------------|
  4094. * | rx indication ring size |
  4095. * |-------------------------------------------------------------------|
  4096. * | rx ind RD_IDX physical address (bits 31:0) |
  4097. #if HTT_PADDR64
  4098. * | rx ind RD_IDX physical address (bits 63:32) |
  4099. #endif
  4100. * |-------------------------------------------------------------------|
  4101. * | rx ind WR_IDX physical address (bits 31:0) |
  4102. #if HTT_PADDR64
  4103. * | rx ind WR_IDX physical address (bits 63:32) |
  4104. #endif
  4105. * |-------------------------------------------------------------------|
  4106. * |-------------------------------------------------------------------|
  4107. * | rx ring2 base (bits 31:0) |
  4108. #if HTT_PADDR64
  4109. * | rx ring2 base (bits 63:32) |
  4110. #endif
  4111. * |-------------------------------------------------------------------|
  4112. * | rx ring2 size |
  4113. * |-------------------------------------------------------------------|
  4114. * | rx ring2 RD_IDX physical address (bits 31:0) |
  4115. #if HTT_PADDR64
  4116. * | rx ring2 RD_IDX physical address (bits 63:32) |
  4117. #endif
  4118. * |-------------------------------------------------------------------|
  4119. * | rx ring2 WR_IDX physical address (bits 31:0) |
  4120. #if HTT_PADDR64
  4121. * | rx ring2 WR_IDX physical address (bits 63:32) |
  4122. #endif
  4123. * |-------------------------------------------------------------------|
  4124. *
  4125. * Header fields:
  4126. * Header fields:
  4127. * - MSG_TYPE
  4128. * Bits 7:0
  4129. * Purpose: Identifies this as WDI_IPA config message
  4130. * value: = 0x8 (HTT_H2T_MSG_TYPE_WDI_IPA_CFG)
  4131. * - TX_PKT_POOL_SIZE
  4132. * Bits 15:0
  4133. * Purpose: Total number of TX packet buffer pool allocated by Host for
  4134. * WDI_IPA TX path
  4135. * For systems using 32-bit format for bus addresses:
  4136. * - TX_COMP_RING_BASE_ADDR
  4137. * Bits 31:0
  4138. * Purpose: TX Completion Ring base address in DDR
  4139. * - TX_COMP_RING_SIZE
  4140. * Bits 31:0
  4141. * Purpose: TX Completion Ring size (must be power of 2)
  4142. * - TX_COMP_WR_IDX_ADDR
  4143. * Bits 31:0
  4144. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  4145. * updates the Write Index for WDI_IPA TX completion ring
  4146. * - TX_CE_WR_IDX_ADDR
  4147. * Bits 31:0
  4148. * Purpose: DDR address where IPA uC
  4149. * updates the WR Index for TX CE ring
  4150. * (needed for fusion platforms)
  4151. * - RX_IND_RING_BASE_ADDR
  4152. * Bits 31:0
  4153. * Purpose: RX Indication Ring base address in DDR
  4154. * - RX_IND_RING_SIZE
  4155. * Bits 31:0
  4156. * Purpose: RX Indication Ring size
  4157. * - RX_IND_RD_IDX_ADDR
  4158. * Bits 31:0
  4159. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  4160. * RX indication ring
  4161. * - RX_IND_WR_IDX_ADDR
  4162. * Bits 31:0
  4163. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  4164. * updates the Write Index for WDI_IPA RX indication ring
  4165. * - RX_RING2_BASE_ADDR
  4166. * Bits 31:0
  4167. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  4168. * - RX_RING2_SIZE
  4169. * Bits 31:0
  4170. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4171. * - RX_RING2_RD_IDX_ADDR
  4172. * Bits 31:0
  4173. * Purpose: If Second RX ring is Indication ring, DDR address where
  4174. * IPA uC updates the Read Index for Ring2.
  4175. * If Second RX ring is completion ring, this is NOT used
  4176. * - RX_RING2_WR_IDX_ADDR
  4177. * Bits 31:0
  4178. * Purpose: If Second RX ring is Indication ring, DDR address where
  4179. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  4180. * If second RX ring is completion ring, DDR address where
  4181. * IPA uC updates the Write Index for Ring 2.
  4182. * For systems using 64-bit format for bus addresses:
  4183. * - TX_COMP_RING_BASE_ADDR_LO
  4184. * Bits 31:0
  4185. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  4186. * - TX_COMP_RING_BASE_ADDR_HI
  4187. * Bits 31:0
  4188. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  4189. * - TX_COMP_RING_SIZE
  4190. * Bits 31:0
  4191. * Purpose: TX Completion Ring size (must be power of 2)
  4192. * - TX_COMP_WR_IDX_ADDR_LO
  4193. * Bits 31:0
  4194. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4195. * Lower 4 bytes of DDR address where WIFI FW
  4196. * updates the Write Index for WDI_IPA TX completion ring
  4197. * - TX_COMP_WR_IDX_ADDR_HI
  4198. * Bits 31:0
  4199. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4200. * Higher 4 bytes of DDR address where WIFI FW
  4201. * updates the Write Index for WDI_IPA TX completion ring
  4202. * - TX_CE_WR_IDX_ADDR_LO
  4203. * Bits 31:0
  4204. * Purpose: Lower 4 bytes of DDR address where IPA uC
  4205. * updates the WR Index for TX CE ring
  4206. * (needed for fusion platforms)
  4207. * - TX_CE_WR_IDX_ADDR_HI
  4208. * Bits 31:0
  4209. * Purpose: Higher 4 bytes of DDR address where IPA uC
  4210. * updates the WR Index for TX CE ring
  4211. * (needed for fusion platforms)
  4212. * - RX_IND_RING_BASE_ADDR_LO
  4213. * Bits 31:0
  4214. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  4215. * - RX_IND_RING_BASE_ADDR_HI
  4216. * Bits 31:0
  4217. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  4218. * - RX_IND_RING_SIZE
  4219. * Bits 31:0
  4220. * Purpose: RX Indication Ring size
  4221. * - RX_IND_RD_IDX_ADDR_LO
  4222. * Bits 31:0
  4223. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  4224. * for WDI_IPA RX indication ring
  4225. * - RX_IND_RD_IDX_ADDR_HI
  4226. * Bits 31:0
  4227. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  4228. * for WDI_IPA RX indication ring
  4229. * - RX_IND_WR_IDX_ADDR_LO
  4230. * Bits 31:0
  4231. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4232. * Lower 4 bytes of DDR address where WIFI FW
  4233. * updates the Write Index for WDI_IPA RX indication ring
  4234. * - RX_IND_WR_IDX_ADDR_HI
  4235. * Bits 31:0
  4236. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4237. * Higher 4 bytes of DDR address where WIFI FW
  4238. * updates the Write Index for WDI_IPA RX indication ring
  4239. * - RX_RING2_BASE_ADDR_LO
  4240. * Bits 31:0
  4241. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4242. * - RX_RING2_BASE_ADDR_HI
  4243. * Bits 31:0
  4244. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4245. * - RX_RING2_SIZE
  4246. * Bits 31:0
  4247. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4248. * - RX_RING2_RD_IDX_ADDR_LO
  4249. * Bits 31:0
  4250. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4251. * DDR address where IPA uC updates the Read Index for Ring2.
  4252. * If Second RX ring is completion ring, this is NOT used
  4253. * - RX_RING2_RD_IDX_ADDR_HI
  4254. * Bits 31:0
  4255. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4256. * DDR address where IPA uC updates the Read Index for Ring2.
  4257. * If Second RX ring is completion ring, this is NOT used
  4258. * - RX_RING2_WR_IDX_ADDR_LO
  4259. * Bits 31:0
  4260. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4261. * DDR address where WIFI FW updates the Write Index
  4262. * for WDI_IPA RX ring2
  4263. * If second RX ring is completion ring, lower 4 bytes of
  4264. * DDR address where IPA uC updates the Write Index for Ring 2.
  4265. * - RX_RING2_WR_IDX_ADDR_HI
  4266. * Bits 31:0
  4267. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4268. * DDR address where WIFI FW updates the Write Index
  4269. * for WDI_IPA RX ring2
  4270. * If second RX ring is completion ring, higher 4 bytes of
  4271. * DDR address where IPA uC updates the Write Index for Ring 2.
  4272. */
  4273. #if HTT_PADDR64
  4274. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  4275. #else
  4276. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  4277. #endif
  4278. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  4279. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  4280. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  4281. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  4282. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  4283. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  4284. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  4285. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  4286. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  4287. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  4288. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  4289. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  4290. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  4291. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  4292. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  4293. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  4294. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  4295. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  4296. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  4297. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  4298. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  4299. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  4300. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  4301. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  4302. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  4303. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  4304. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  4305. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  4306. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  4307. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  4308. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  4309. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  4310. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  4311. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  4312. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  4313. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  4314. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  4315. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  4316. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  4317. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  4318. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  4319. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  4320. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  4321. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  4322. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  4323. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  4324. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  4325. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  4326. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  4327. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  4328. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  4329. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  4330. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  4331. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  4332. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  4333. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  4334. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  4335. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  4336. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  4337. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  4338. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  4339. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  4340. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  4341. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  4342. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  4343. do { \
  4344. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  4345. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  4346. } while (0)
  4347. /* for systems using 32-bit format for bus addr */
  4348. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  4349. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  4350. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  4351. do { \
  4352. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  4353. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  4354. } while (0)
  4355. /* for systems using 64-bit format for bus addr */
  4356. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  4357. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  4358. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4359. do { \
  4360. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  4361. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  4362. } while (0)
  4363. /* for systems using 64-bit format for bus addr */
  4364. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  4365. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  4366. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4367. do { \
  4368. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  4369. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  4370. } while (0)
  4371. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  4372. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  4373. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  4374. do { \
  4375. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  4376. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  4377. } while (0)
  4378. /* for systems using 32-bit format for bus addr */
  4379. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  4380. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  4381. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  4382. do { \
  4383. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  4384. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  4385. } while (0)
  4386. /* for systems using 64-bit format for bus addr */
  4387. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  4388. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  4389. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  4390. do { \
  4391. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  4392. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  4393. } while (0)
  4394. /* for systems using 64-bit format for bus addr */
  4395. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  4396. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  4397. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  4398. do { \
  4399. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  4400. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  4401. } while (0)
  4402. /* for systems using 32-bit format for bus addr */
  4403. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  4404. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  4405. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  4406. do { \
  4407. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  4408. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  4409. } while (0)
  4410. /* for systems using 64-bit format for bus addr */
  4411. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  4412. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  4413. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  4414. do { \
  4415. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  4416. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  4417. } while (0)
  4418. /* for systems using 64-bit format for bus addr */
  4419. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  4420. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  4421. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  4422. do { \
  4423. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  4424. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  4425. } while (0)
  4426. /* for systems using 32-bit format for bus addr */
  4427. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  4428. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  4429. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  4430. do { \
  4431. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  4432. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  4433. } while (0)
  4434. /* for systems using 64-bit format for bus addr */
  4435. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  4436. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  4437. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  4438. do { \
  4439. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  4440. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  4441. } while (0)
  4442. /* for systems using 64-bit format for bus addr */
  4443. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  4444. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  4445. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  4446. do { \
  4447. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  4448. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  4449. } while (0)
  4450. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  4451. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  4452. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  4453. do { \
  4454. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  4455. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  4456. } while (0)
  4457. /* for systems using 32-bit format for bus addr */
  4458. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  4459. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  4460. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  4461. do { \
  4462. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  4463. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  4464. } while (0)
  4465. /* for systems using 64-bit format for bus addr */
  4466. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  4467. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  4468. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  4469. do { \
  4470. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  4471. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  4472. } while (0)
  4473. /* for systems using 64-bit format for bus addr */
  4474. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  4475. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  4476. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  4477. do { \
  4478. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  4479. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  4480. } while (0)
  4481. /* for systems using 32-bit format for bus addr */
  4482. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  4483. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  4484. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  4485. do { \
  4486. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  4487. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  4488. } while (0)
  4489. /* for systems using 64-bit format for bus addr */
  4490. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  4491. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  4492. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  4493. do { \
  4494. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  4495. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  4496. } while (0)
  4497. /* for systems using 64-bit format for bus addr */
  4498. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  4499. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  4500. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  4501. do { \
  4502. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  4503. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  4504. } while (0)
  4505. /* for systems using 32-bit format for bus addr */
  4506. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  4507. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  4508. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  4509. do { \
  4510. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  4511. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  4512. } while (0)
  4513. /* for systems using 64-bit format for bus addr */
  4514. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  4515. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  4516. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  4517. do { \
  4518. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  4519. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  4520. } while (0)
  4521. /* for systems using 64-bit format for bus addr */
  4522. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  4523. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  4524. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  4525. do { \
  4526. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  4527. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  4528. } while (0)
  4529. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  4530. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  4531. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  4532. do { \
  4533. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  4534. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  4535. } while (0)
  4536. /* for systems using 32-bit format for bus addr */
  4537. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  4538. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  4539. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  4540. do { \
  4541. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  4542. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  4543. } while (0)
  4544. /* for systems using 64-bit format for bus addr */
  4545. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  4546. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  4547. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  4548. do { \
  4549. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  4550. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  4551. } while (0)
  4552. /* for systems using 64-bit format for bus addr */
  4553. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  4554. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  4555. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  4556. do { \
  4557. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  4558. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  4559. } while (0)
  4560. /* for systems using 32-bit format for bus addr */
  4561. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  4562. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  4563. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  4564. do { \
  4565. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  4566. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  4567. } while (0)
  4568. /* for systems using 64-bit format for bus addr */
  4569. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  4570. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  4571. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  4572. do { \
  4573. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  4574. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  4575. } while (0)
  4576. /* for systems using 64-bit format for bus addr */
  4577. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  4578. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  4579. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  4580. do { \
  4581. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  4582. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  4583. } while (0)
  4584. /*
  4585. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  4586. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  4587. * addresses are stored in a XXX-bit field.
  4588. * This macro is used to define both htt_wdi_ipa_config32_t and
  4589. * htt_wdi_ipa_config64_t structs.
  4590. */
  4591. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  4592. _paddr__tx_comp_ring_base_addr_, \
  4593. _paddr__tx_comp_wr_idx_addr_, \
  4594. _paddr__tx_ce_wr_idx_addr_, \
  4595. _paddr__rx_ind_ring_base_addr_, \
  4596. _paddr__rx_ind_rd_idx_addr_, \
  4597. _paddr__rx_ind_wr_idx_addr_, \
  4598. _paddr__rx_ring2_base_addr_,\
  4599. _paddr__rx_ring2_rd_idx_addr_,\
  4600. _paddr__rx_ring2_wr_idx_addr_) \
  4601. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  4602. { \
  4603. /* DWORD 0: flags and meta-data */ \
  4604. A_UINT32 \
  4605. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  4606. reserved: 8, \
  4607. tx_pkt_pool_size: 16;\
  4608. /* DWORD 1 */\
  4609. _paddr__tx_comp_ring_base_addr_;\
  4610. /* DWORD 2 (or 3)*/\
  4611. A_UINT32 tx_comp_ring_size;\
  4612. /* DWORD 3 (or 4)*/\
  4613. _paddr__tx_comp_wr_idx_addr_;\
  4614. /* DWORD 4 (or 6)*/\
  4615. _paddr__tx_ce_wr_idx_addr_;\
  4616. /* DWORD 5 (or 8)*/\
  4617. _paddr__rx_ind_ring_base_addr_;\
  4618. /* DWORD 6 (or 10)*/\
  4619. A_UINT32 rx_ind_ring_size;\
  4620. /* DWORD 7 (or 11)*/\
  4621. _paddr__rx_ind_rd_idx_addr_;\
  4622. /* DWORD 8 (or 13)*/\
  4623. _paddr__rx_ind_wr_idx_addr_;\
  4624. /* DWORD 9 (or 15)*/\
  4625. _paddr__rx_ring2_base_addr_;\
  4626. /* DWORD 10 (or 17) */\
  4627. A_UINT32 rx_ring2_size;\
  4628. /* DWORD 11 (or 18) */\
  4629. _paddr__rx_ring2_rd_idx_addr_;\
  4630. /* DWORD 12 (or 20) */\
  4631. _paddr__rx_ring2_wr_idx_addr_;\
  4632. } POSTPACK
  4633. /* define a htt_wdi_ipa_config32_t type */
  4634. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  4635. /* define a htt_wdi_ipa_config64_t type */
  4636. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  4637. #if HTT_PADDR64
  4638. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  4639. #else
  4640. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  4641. #endif
  4642. enum htt_wdi_ipa_op_code {
  4643. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  4644. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  4645. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  4646. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  4647. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  4648. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  4649. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  4650. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  4651. /* keep this last */
  4652. HTT_WDI_IPA_OPCODE_MAX
  4653. };
  4654. /**
  4655. * @brief HTT WDI_IPA Operation Request Message
  4656. *
  4657. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ
  4658. *
  4659. * @details
  4660. * HTT WDI_IPA Operation Request message is sent by host
  4661. * to either suspend or resume WDI_IPA TX or RX path.
  4662. * |31 24|23 16|15 8|7 0|
  4663. * |----------------+----------------+----------------+----------------|
  4664. * | op_code | Rsvd | msg_type |
  4665. * |-------------------------------------------------------------------|
  4666. *
  4667. * Header fields:
  4668. * - MSG_TYPE
  4669. * Bits 7:0
  4670. * Purpose: Identifies this as WDI_IPA Operation Request message
  4671. * value: = 0x9 (HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ)
  4672. * - OP_CODE
  4673. * Bits 31:16
  4674. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  4675. * value: = enum htt_wdi_ipa_op_code
  4676. */
  4677. PREPACK struct htt_wdi_ipa_op_request_t
  4678. {
  4679. /* DWORD 0: flags and meta-data */
  4680. A_UINT32
  4681. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  4682. reserved: 8,
  4683. op_code: 16;
  4684. } POSTPACK;
  4685. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  4686. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  4687. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  4688. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  4689. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  4690. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  4691. do { \
  4692. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  4693. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  4694. } while (0)
  4695. /*
  4696. * @brief host -> target HTT_MSI_SETUP message
  4697. *
  4698. * MSG_TYPE => HTT_H2T_MSG_TYPE_MSI_SETUP
  4699. *
  4700. * @details
  4701. * After target is booted up, host can send MSI setup message so that
  4702. * target sets up HW registers based on setup message.
  4703. *
  4704. * The message would appear as follows:
  4705. * |31 24|23 16|15|14 8|7 0|
  4706. * |---------------+-----------------+-----------------+-----------------|
  4707. * | reserved | msi_type | pdev_id | msg_type |
  4708. * |---------------------------------------------------------------------|
  4709. * | msi_addr_lo |
  4710. * |---------------------------------------------------------------------|
  4711. * | msi_addr_hi |
  4712. * |---------------------------------------------------------------------|
  4713. * | msi_data |
  4714. * |---------------------------------------------------------------------|
  4715. *
  4716. * The message is interpreted as follows:
  4717. * dword0 - b'0:7 - msg_type: This will be set to
  4718. * 0x1f (HTT_H2T_MSG_TYPE_MSI_SETUP)
  4719. * b'8:15 - pdev_id:
  4720. * 0 (for rings at SOC/UMAC level),
  4721. * 1/2/3 mac id (for rings at LMAC level)
  4722. * b'16:23 - msi_type: identify which msi registers need to be setup
  4723. * more details can be got from enum htt_msi_setup_type
  4724. * b'24:31 - reserved
  4725. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4726. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4727. * dword10 - b'0:31 - ring_msi_data: MSI data configured by host
  4728. */
  4729. PREPACK struct htt_msi_setup_t {
  4730. A_UINT32 msg_type: 8,
  4731. pdev_id: 8,
  4732. msi_type: 8,
  4733. reserved: 8;
  4734. A_UINT32 msi_addr_lo;
  4735. A_UINT32 msi_addr_hi;
  4736. A_UINT32 msi_data;
  4737. } POSTPACK;
  4738. enum htt_msi_setup_type {
  4739. HTT_PPDU_END_MSI_SETUP_TYPE,
  4740. /* Insert new types here*/
  4741. };
  4742. #define HTT_MSI_SETUP_SZ (sizeof(struct htt_msi_setup_t))
  4743. #define HTT_MSI_SETUP_PDEV_ID_M 0x0000ff00
  4744. #define HTT_MSI_SETUP_PDEV_ID_S 8
  4745. #define HTT_MSI_SETUP_PDEV_ID_GET(_var) \
  4746. (((_var) & HTT_MSI_SETUP_PDEV_ID_M) >> \
  4747. HTT_MSI_SETUP_PDEV_ID_S)
  4748. #define HTT_MSI_SETUP_PDEV_ID_SET(_var, _val) \
  4749. do { \
  4750. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_PDEV_ID, _val); \
  4751. ((_var) |= ((_val) << HTT_MSI_SETUP_PDEV_ID_S)); \
  4752. } while (0)
  4753. #define HTT_MSI_SETUP_MSI_TYPE_M 0x00ff0000
  4754. #define HTT_MSI_SETUP_MSI_TYPE_S 16
  4755. #define HTT_MSI_SETUP_MSI_TYPE_GET(_var) \
  4756. (((_var) & HTT_MSI_SETUP_MSI_TYPE_M) >> \
  4757. HTT_MSI_SETUP_MSI_TYPE_S)
  4758. #define HTT_MSI_SETUP_MSI_TYPE_SET(_var, _val) \
  4759. do { \
  4760. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_TYPE, _val); \
  4761. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_TYPE_S)); \
  4762. } while (0)
  4763. #define HTT_MSI_SETUP_MSI_ADDR_LO_M 0xffffffff
  4764. #define HTT_MSI_SETUP_MSI_ADDR_LO_S 0
  4765. #define HTT_MSI_SETUP_MSI_ADDR_LO_GET(_var) \
  4766. (((_var) & HTT_MSI_SETUP_MSI_ADDR_LO_M) >> \
  4767. HTT_MSI_SETUP_MSI_ADDR_LO_S)
  4768. #define HTT_MSI_SETUP_MSI_ADDR_LO_SET(_var, _val) \
  4769. do { \
  4770. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_LO, _val); \
  4771. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_LO_S)); \
  4772. } while (0)
  4773. #define HTT_MSI_SETUP_MSI_ADDR_HI_M 0xffffffff
  4774. #define HTT_MSI_SETUP_MSI_ADDR_HI_S 0
  4775. #define HTT_MSI_SETUP_MSI_ADDR_HI_GET(_var) \
  4776. (((_var) & HTT_MSI_SETUP_MSI_ADDR_HI_M) >> \
  4777. HTT_MSI_SETUP_MSI_ADDR_HI_S)
  4778. #define HTT_MSI_SETUP_MSI_ADDR_HI_SET(_var, _val) \
  4779. do { \
  4780. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_HI, _val); \
  4781. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_HI_S)); \
  4782. } while (0)
  4783. #define HTT_MSI_SETUP_MSI_DATA_M 0xffffffff
  4784. #define HTT_MSI_SETUP_MSI_DATA_S 0
  4785. #define HTT_MSI_SETUP_MSI_DATA_GET(_var) \
  4786. (((_var) & HTT_MSI_SETUP_MSI_DATA_M) >> \
  4787. HTT_MSI_SETUP_MSI_DATA_S)
  4788. #define HTT_MSI_SETUP_MSI_DATA_SET(_var, _val) \
  4789. do { \
  4790. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_DATA, _val); \
  4791. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_DATA_S)); \
  4792. } while (0)
  4793. /*
  4794. * @brief host -> target HTT_SRING_SETUP message
  4795. *
  4796. * MSG_TYPE => HTT_H2T_MSG_TYPE_SRING_SETUP
  4797. *
  4798. * @details
  4799. * After target is booted up, Host can send SRING setup message for
  4800. * each host facing LMAC SRING. Target setups up HW registers based
  4801. * on setup message and confirms back to Host if response_required is set.
  4802. * Host should wait for confirmation message before sending new SRING
  4803. * setup message
  4804. *
  4805. * The message would appear as follows:
  4806. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  4807. * |--------------- +-----------------+-----------------+-----------------|
  4808. * | ring_type | ring_id | pdev_id | msg_type |
  4809. * |----------------------------------------------------------------------|
  4810. * | ring_base_addr_lo |
  4811. * |----------------------------------------------------------------------|
  4812. * | ring_base_addr_hi |
  4813. * |----------------------------------------------------------------------|
  4814. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  4815. * |----------------------------------------------------------------------|
  4816. * | ring_head_offset32_remote_addr_lo |
  4817. * |----------------------------------------------------------------------|
  4818. * | ring_head_offset32_remote_addr_hi |
  4819. * |----------------------------------------------------------------------|
  4820. * | ring_tail_offset32_remote_addr_lo |
  4821. * |----------------------------------------------------------------------|
  4822. * | ring_tail_offset32_remote_addr_hi |
  4823. * |----------------------------------------------------------------------|
  4824. * | ring_msi_addr_lo |
  4825. * |----------------------------------------------------------------------|
  4826. * | ring_msi_addr_hi |
  4827. * |----------------------------------------------------------------------|
  4828. * | ring_msi_data |
  4829. * |----------------------------------------------------------------------|
  4830. * | intr_timer_th |IM| intr_batch_counter_th |
  4831. * |----------------------------------------------------------------------|
  4832. * | reserved |ID|RR| PTCF| intr_low_threshold |
  4833. * |----------------------------------------------------------------------|
  4834. * | reserved |IPA drop thres hi|IPA drop thres lo|
  4835. * |----------------------------------------------------------------------|
  4836. * Where
  4837. * IM = sw_intr_mode
  4838. * RR = response_required
  4839. * PTCF = prefetch_timer_cfg
  4840. * IP = IPA drop flag
  4841. *
  4842. * The message is interpreted as follows:
  4843. * dword0 - b'0:7 - msg_type: This will be set to
  4844. * 0xb (HTT_H2T_MSG_TYPE_SRING_SETUP)
  4845. * b'8:15 - pdev_id:
  4846. * 0 (for rings at SOC/UMAC level),
  4847. * 1/2/3 mac id (for rings at LMAC level)
  4848. * b'16:23 - ring_id: identify which ring is to setup,
  4849. * more details can be got from enum htt_srng_ring_id
  4850. * b'24:31 - ring_type: identify type of host rings,
  4851. * more details can be got from enum htt_srng_ring_type
  4852. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  4853. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  4854. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  4855. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  4856. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  4857. * SW_TO_HW_RING.
  4858. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  4859. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  4860. * Lower 32 bits of memory address of the remote variable
  4861. * storing the 4-byte word offset that identifies the head
  4862. * element within the ring.
  4863. * (The head offset variable has type A_UINT32.)
  4864. * Valid for HW_TO_SW and SW_TO_SW rings.
  4865. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  4866. * Upper 32 bits of memory address of the remote variable
  4867. * storing the 4-byte word offset that identifies the head
  4868. * element within the ring.
  4869. * (The head offset variable has type A_UINT32.)
  4870. * Valid for HW_TO_SW and SW_TO_SW rings.
  4871. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  4872. * Lower 32 bits of memory address of the remote variable
  4873. * storing the 4-byte word offset that identifies the tail
  4874. * element within the ring.
  4875. * (The tail offset variable has type A_UINT32.)
  4876. * Valid for HW_TO_SW and SW_TO_SW rings.
  4877. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  4878. * Upper 32 bits of memory address of the remote variable
  4879. * storing the 4-byte word offset that identifies the tail
  4880. * element within the ring.
  4881. * (The tail offset variable has type A_UINT32.)
  4882. * Valid for HW_TO_SW and SW_TO_SW rings.
  4883. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4884. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4885. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4886. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4887. * dword10 - b'0:31 - ring_msi_data: MSI data
  4888. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4889. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4890. * dword11 - b'0:14 - intr_batch_counter_th:
  4891. * batch counter threshold is in units of 4-byte words.
  4892. * HW internally maintains and increments batch count.
  4893. * (see SRING spec for detail description).
  4894. * When batch count reaches threshold value, an interrupt
  4895. * is generated by HW.
  4896. * b'15 - sw_intr_mode:
  4897. * This configuration shall be static.
  4898. * Only programmed at power up.
  4899. * 0: generate pulse style sw interrupts
  4900. * 1: generate level style sw interrupts
  4901. * b'16:31 - intr_timer_th:
  4902. * The timer init value when timer is idle or is
  4903. * initialized to start downcounting.
  4904. * In 8us units (to cover a range of 0 to 524 ms)
  4905. * dword12 - b'0:15 - intr_low_threshold:
  4906. * Used only by Consumer ring to generate ring_sw_int_p.
  4907. * Ring entries low threshold water mark, that is used
  4908. * in combination with the interrupt timer as well as
  4909. * the the clearing of the level interrupt.
  4910. * b'16:18 - prefetch_timer_cfg:
  4911. * Used only by Consumer ring to set timer mode to
  4912. * support Application prefetch handling.
  4913. * The external tail offset/pointer will be updated
  4914. * at following intervals:
  4915. * 3'b000: (Prefetch feature disabled; used only for debug)
  4916. * 3'b001: 1 usec
  4917. * 3'b010: 4 usec
  4918. * 3'b011: 8 usec (default)
  4919. * 3'b100: 16 usec
  4920. * Others: Reserved
  4921. * b'19 - response_required:
  4922. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4923. * b'20 - ipa_drop_flag:
  4924. Indicates that host will config ipa drop threshold percentage
  4925. * b'21:31 - reserved: reserved for future use
  4926. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4927. * b'8:15 - ipa drop high threshold percentage:
  4928. * b'16:31 - Reserved
  4929. */
  4930. PREPACK struct htt_sring_setup_t {
  4931. A_UINT32 msg_type: 8,
  4932. pdev_id: 8,
  4933. ring_id: 8,
  4934. ring_type: 8;
  4935. A_UINT32 ring_base_addr_lo;
  4936. A_UINT32 ring_base_addr_hi;
  4937. A_UINT32 ring_size: 16,
  4938. ring_entry_size: 8,
  4939. ring_misc_cfg_flag: 8;
  4940. A_UINT32 ring_head_offset32_remote_addr_lo;
  4941. A_UINT32 ring_head_offset32_remote_addr_hi;
  4942. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4943. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4944. A_UINT32 ring_msi_addr_lo;
  4945. A_UINT32 ring_msi_addr_hi;
  4946. A_UINT32 ring_msi_data;
  4947. A_UINT32 intr_batch_counter_th: 15,
  4948. sw_intr_mode: 1,
  4949. intr_timer_th: 16;
  4950. A_UINT32 intr_low_threshold: 16,
  4951. prefetch_timer_cfg: 3,
  4952. response_required: 1,
  4953. ipa_drop_flag: 1,
  4954. reserved1: 11;
  4955. A_UINT32 ipa_drop_low_threshold: 8,
  4956. ipa_drop_high_threshold: 8,
  4957. reserved: 16;
  4958. } POSTPACK;
  4959. enum htt_srng_ring_type {
  4960. HTT_HW_TO_SW_RING = 0,
  4961. HTT_SW_TO_HW_RING,
  4962. HTT_SW_TO_SW_RING,
  4963. /* Insert new ring types above this line */
  4964. };
  4965. enum htt_srng_ring_id {
  4966. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4967. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4968. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4969. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4970. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4971. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4972. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4973. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4974. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4975. HTT_TX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4976. HTT_TX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4977. HTT_RX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4978. HTT_RX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4979. HTT_LPASS_TO_FW_RXBUF_RING, /* new LPASS to FW refill ring to recycle rx buffers */
  4980. HTT_HOST3_TO_FW_RXBUF_RING, /* used by host for EasyMesh feature */
  4981. HTT_HOST4_TO_FW_RXBUF_RING, /* fourth ring used by host to provide buffers for MGMT packets */
  4982. /* Add Other SRING which can't be directly configured by host software above this line */
  4983. };
  4984. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4985. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4986. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4987. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4988. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4989. HTT_SRING_SETUP_PDEV_ID_S)
  4990. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4991. do { \
  4992. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4993. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4994. } while (0)
  4995. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4996. #define HTT_SRING_SETUP_RING_ID_S 16
  4997. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4998. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4999. HTT_SRING_SETUP_RING_ID_S)
  5000. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  5001. do { \
  5002. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  5003. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  5004. } while (0)
  5005. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  5006. #define HTT_SRING_SETUP_RING_TYPE_S 24
  5007. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  5008. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  5009. HTT_SRING_SETUP_RING_TYPE_S)
  5010. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  5011. do { \
  5012. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  5013. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  5014. } while (0)
  5015. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  5016. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  5017. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  5018. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  5019. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  5020. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  5021. do { \
  5022. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  5023. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  5024. } while (0)
  5025. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  5026. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  5027. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  5028. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  5029. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  5030. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  5031. do { \
  5032. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  5033. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  5034. } while (0)
  5035. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  5036. #define HTT_SRING_SETUP_RING_SIZE_S 0
  5037. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  5038. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  5039. HTT_SRING_SETUP_RING_SIZE_S)
  5040. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  5041. do { \
  5042. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  5043. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  5044. } while (0)
  5045. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  5046. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  5047. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  5048. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  5049. HTT_SRING_SETUP_ENTRY_SIZE_S)
  5050. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  5051. do { \
  5052. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  5053. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  5054. } while (0)
  5055. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  5056. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  5057. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  5058. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  5059. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  5060. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  5061. do { \
  5062. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  5063. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  5064. } while (0)
  5065. /* This control bit is applicable to only Producer, which updates Ring ID field
  5066. * of each descriptor before pushing into the ring.
  5067. * 0: updates ring_id(default)
  5068. * 1: ring_id updating disabled */
  5069. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  5070. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  5071. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  5072. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  5073. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  5074. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  5075. do { \
  5076. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  5077. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  5078. } while (0)
  5079. /* This control bit is applicable to only Producer, which updates Loopcnt field
  5080. * of each descriptor before pushing into the ring.
  5081. * 0: updates Loopcnt(default)
  5082. * 1: Loopcnt updating disabled */
  5083. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  5084. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  5085. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  5086. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  5087. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  5088. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  5089. do { \
  5090. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  5091. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  5092. } while (0)
  5093. /* Secured access enable/disable bit. SRNG drives value of this register bit
  5094. * into security_id port of GXI/AXI. */
  5095. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  5096. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  5097. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  5098. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  5099. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  5100. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  5101. do { \
  5102. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  5103. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  5104. } while (0)
  5105. /* During MSI write operation, SRNG drives value of this register bit into
  5106. * swap bit of GXI/AXI. */
  5107. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  5108. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  5109. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  5110. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  5111. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  5112. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  5113. do { \
  5114. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  5115. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  5116. } while (0)
  5117. /* During Pointer write operation, SRNG drives value of this register bit into
  5118. * swap bit of GXI/AXI. */
  5119. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  5120. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  5121. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  5122. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  5123. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  5124. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  5125. do { \
  5126. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  5127. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  5128. } while (0)
  5129. /* During any data or TLV write operation, SRNG drives value of this register
  5130. * bit into swap bit of GXI/AXI. */
  5131. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  5132. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  5133. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  5134. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  5135. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  5136. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  5137. do { \
  5138. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  5139. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  5140. } while (0)
  5141. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  5142. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  5143. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  5144. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  5145. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  5146. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  5147. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  5148. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  5149. do { \
  5150. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  5151. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  5152. } while (0)
  5153. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  5154. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  5155. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  5156. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  5157. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  5158. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  5159. do { \
  5160. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  5161. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  5162. } while (0)
  5163. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  5164. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  5165. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  5166. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  5167. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  5168. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  5169. do { \
  5170. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  5171. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  5172. } while (0)
  5173. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  5174. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  5175. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  5176. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  5177. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  5178. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  5179. do { \
  5180. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  5181. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  5182. } while (0)
  5183. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  5184. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  5185. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  5186. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  5187. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  5188. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  5189. do { \
  5190. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  5191. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  5192. } while (0)
  5193. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  5194. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  5195. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  5196. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  5197. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  5198. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  5199. do { \
  5200. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  5201. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  5202. } while (0)
  5203. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  5204. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  5205. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  5206. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  5207. HTT_SRING_SETUP_RING_MSI_DATA_S)
  5208. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  5209. do { \
  5210. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  5211. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  5212. } while (0)
  5213. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  5214. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  5215. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  5216. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  5217. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  5218. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  5219. do { \
  5220. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  5221. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  5222. } while (0)
  5223. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  5224. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  5225. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  5226. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  5227. HTT_SRING_SETUP_SW_INTR_MODE_S)
  5228. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  5229. do { \
  5230. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  5231. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  5232. } while (0)
  5233. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  5234. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  5235. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  5236. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  5237. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  5238. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  5239. do { \
  5240. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  5241. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  5242. } while (0)
  5243. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  5244. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  5245. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  5246. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  5247. HTT_SRING_SETUP_INTR_LOW_TH_S)
  5248. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  5249. do { \
  5250. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  5251. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  5252. } while (0)
  5253. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  5254. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  5255. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  5256. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  5257. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  5258. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  5259. do { \
  5260. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  5261. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  5262. } while (0)
  5263. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  5264. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  5265. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  5266. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  5267. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  5268. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  5269. do { \
  5270. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  5271. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  5272. } while (0)
  5273. /**
  5274. * @brief host -> target RX ring selection config message
  5275. *
  5276. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  5277. *
  5278. * @details
  5279. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  5280. * configure RXDMA rings.
  5281. * The configuration is per ring based and includes both packet subtypes
  5282. * and PPDU/MPDU TLVs.
  5283. *
  5284. * The message would appear as follows:
  5285. *
  5286. * |31 29|28|27|26|25|24|23|22|21 19|18 16|15 | 11| 10|9 8|7 0|
  5287. * |-----+--+--+--+--+--+-----------------+----+---+---+---+---------------|
  5288. * |rsvd1|ED|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  5289. * |--------------------------+-----+-----+--------------------------------|
  5290. * | rsvd2 |RX|RXHDL| CLD | CLC | CLM | ring_buffer_size |
  5291. * |-----------------------------------------------------------------------|
  5292. * | packet_type_enable_flags_0 |
  5293. * |-----------------------------------------------------------------------|
  5294. * | packet_type_enable_flags_1 |
  5295. * |-----------------------------------------------------------------------|
  5296. * | packet_type_enable_flags_2 |
  5297. * |-----------------------------------------------------------------------|
  5298. * | packet_type_enable_flags_3 |
  5299. * |-----------------------------------------------------------------------|
  5300. * | tlv_filter_in_flags |
  5301. * |--------------------------------------+--------------------------------|
  5302. * | rx_header_offset | rx_packet_offset |
  5303. * |--------------------------------------+--------------------------------|
  5304. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  5305. * |--------------------------------------+--------------------------------|
  5306. * | rx_msdu_start_offset | rx_msdu_end_offset |
  5307. * |--------------------------------------+--------------------------------|
  5308. * | rsvd3 | rx_attention_offset |
  5309. * |-----------------------------------------------------------------------|
  5310. * | rsvd4 | mo| fp| rx_drop_threshold |
  5311. * | |ndp|ndp| |
  5312. * |-----------------------------------------------------------------------|
  5313. * Where:
  5314. * PS = pkt_swap
  5315. * SS = status_swap
  5316. * OV = rx_offsets_valid
  5317. * DT = drop_thresh_valid
  5318. * ED = packet type enable data flags fields present / valid
  5319. * CLM = config_length_mgmt
  5320. * CLC = config_length_ctrl
  5321. * CLD = config_length_data
  5322. * RXHDL = rx_hdr_len
  5323. * RX = rxpcu_filter_enable_flag
  5324. * The message is interpreted as follows:
  5325. * dword0 - b'0:7 - msg_type: This will be set to
  5326. * 0xc (HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG)
  5327. * b'8:15 - pdev_id:
  5328. * 0 (for rings at SOC/UMAC level),
  5329. * 1/2/3 mac id (for rings at LMAC level)
  5330. * b'16:23 - ring_id : Identify the ring to configure.
  5331. * More details can be got from enum htt_srng_ring_id
  5332. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  5333. * BUF_RING_CFG_0 defs within HW .h files,
  5334. * e.g. wmac_top_reg_seq_hwioreg.h
  5335. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  5336. * BUF_RING_CFG_0 defs within HW .h files,
  5337. * e.g. wmac_top_reg_seq_hwioreg.h
  5338. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  5339. * configuration fields are valid
  5340. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  5341. * rx_drop_threshold field is valid
  5342. * b'28 - rx_mon_global_en: Enable/Disable global register
  5343. * configuration in Rx monitor module.
  5344. * b'29 - packet_type_enable_data: flag to indicate whether
  5345. * newer packet_type_enable_data_flags_* are valid or not
  5346. * If not set, will use pkt_type_enable_flags for both status
  5347. * and full pkt buffer configuration.
  5348. * b'30:31 - rsvd1: reserved for future use
  5349. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  5350. * in byte units.
  5351. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5352. * b'16:18 - config_length_mgmt (MGMT):
  5353. * Represents the length of mpdu bytes for mgmt pkt.
  5354. * valid values:
  5355. * 001 - 64bytes
  5356. * 010 - 128bytes
  5357. * 100 - 256bytes
  5358. * 111 - Full mpdu bytes
  5359. * b'19:21 - config_length_ctrl (CTRL):
  5360. * Represents the length of mpdu bytes for ctrl pkt.
  5361. * valid values:
  5362. * 001 - 64bytes
  5363. * 010 - 128bytes
  5364. * 100 - 256bytes
  5365. * 111 - Full mpdu bytes
  5366. * b'22:24 - config_length_data (DATA):
  5367. * Represents the length of mpdu bytes for data pkt.
  5368. * valid values:
  5369. * 001 - 64bytes
  5370. * 010 - 128bytes
  5371. * 100 - 256bytes
  5372. * 111 - Full mpdu bytes
  5373. * b'25:26 - rx_hdr_len:
  5374. * Specifies the number of bytes of recvd packet to copy
  5375. * into the rx_hdr tlv.
  5376. * supported values for now by host:
  5377. * 01 - 64bytes
  5378. * 10 - 128bytes
  5379. * 11 - 256bytes
  5380. * default - 128 bytes
  5381. * b'27 - rxpcu_filter_enable_flag
  5382. * For Scan Radio Host CPU utilization is very high.
  5383. * In order to reduce CPU utilization we need to filter out
  5384. * certain configured MAC frames.
  5385. * To filter out configured MAC address frames, RxPCU should
  5386. * be zero which means allow all frames for MD at RxOLE
  5387. * host wil fiter out frames.
  5388. * RxPCU (Filter IN) -> RxOLE (Filter In/Filter Out)
  5389. * b'28:31 - rsvd2: Reserved for future use
  5390. * dword2 - b'0:31 - packet_type_enable_flags_0:
  5391. * Enable MGMT packet from 0b0000 to 0b1001
  5392. * bits from low to high: FP, MD, MO - 3 bits
  5393. * FP: Filter_Pass
  5394. * MD: Monitor_Direct
  5395. * MO: Monitor_Other
  5396. * 10 mgmt subtypes * 3 bits -> 30 bits
  5397. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  5398. * dword3 - b'0:31 - packet_type_enable_flags_1:
  5399. * Enable MGMT packet from 0b1010 to 0b1111
  5400. * bits from low to high: FP, MD, MO - 3 bits
  5401. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  5402. * dword4 - b'0:31 - packet_type_enable_flags_2:
  5403. * Enable CTRL packet from 0b0000 to 0b1001
  5404. * bits from low to high: FP, MD, MO - 3 bits
  5405. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  5406. * dword5 - b'0:31 - packet_type_enable_flags_3:
  5407. * Enable CTRL packet from 0b1010 to 0b1111,
  5408. * MCAST_DATA, UCAST_DATA, NULL_DATA
  5409. * bits from low to high: FP, MD, MO - 3 bits
  5410. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  5411. * dword6 - b'0:31 - tlv_filter_in_flags:
  5412. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  5413. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  5414. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  5415. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5416. * A value of 0 will be considered as ignore this config.
  5417. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5418. * e.g. wmac_top_reg_seq_hwioreg.h
  5419. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  5420. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5421. * A value of 0 will be considered as ignore this config.
  5422. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5423. * e.g. wmac_top_reg_seq_hwioreg.h
  5424. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  5425. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5426. * A value of 0 will be considered as ignore this config.
  5427. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5428. * e.g. wmac_top_reg_seq_hwioreg.h
  5429. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  5430. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5431. * A value of 0 will be considered as ignore this config.
  5432. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5433. * e.g. wmac_top_reg_seq_hwioreg.h
  5434. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  5435. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5436. * A value of 0 will be considered as ignore this config.
  5437. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5438. * e.g. wmac_top_reg_seq_hwioreg.h
  5439. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  5440. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5441. * A value of 0 will be considered as ignore this config.
  5442. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5443. * e.g. wmac_top_reg_seq_hwioreg.h
  5444. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  5445. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5446. * A value of 0 will be considered as ignore this config.
  5447. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  5448. * e.g. wmac_top_reg_seq_hwioreg.h
  5449. * - b'16:31 - rsvd3 for future use
  5450. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  5451. * to source rings. Consumer drops packets if the available
  5452. * words in the ring falls below the configured threshold
  5453. * value.
  5454. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  5455. * by host. 1 -> subscribed
  5456. * - b'11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  5457. * by host. 1 -> subscribed
  5458. * - b'12 - fp_phy_err: Flag to indicate FP PHY status tlv is
  5459. * subscribed by host. 1 -> subscribed
  5460. * - b'13:14 - fp_phy_err_buf_src: This indicates the source ring
  5461. * selection for the FP PHY ERR status tlv.
  5462. * 0 - wbm2rxdma_buf_source_ring
  5463. * 1 - fw2rxdma_buf_source_ring
  5464. * 2 - sw2rxdma_buf_source_ring
  5465. * 3 - no_buffer_ring
  5466. * - b'15:16 - fp_phy_err_buf_dest: This indicates the destination ring
  5467. * selection for the FP PHY ERR status tlv.
  5468. * 0 - rxdma_release_ring
  5469. * 1 - rxdma2fw_ring
  5470. * 2 - rxdma2sw_ring
  5471. * 3 - rxdma2reo_ring
  5472. * - b'17:19 - pkt_type_en_msdu_or_mpdu_logging
  5473. * b'17 - Enables MSDU/MPDU logging for frames of MGMT type
  5474. * b'18 - Enables MSDU/MPDU logging for frames of CTRL type
  5475. * b'19 - Enables MSDU/MPDU logging for frames of DATA type
  5476. * - b'20 - dma_mpdu_mgmt: 1: MPDU level logging
  5477. * 0: MSDU level logging
  5478. * - b'21 - dma_mpdu_ctrl: 1: MPDU level logging
  5479. * 0: MSDU level logging
  5480. * - b'22 - dma_mpdu_data: 1: MPDU level logging
  5481. * 0: MSDU level logging
  5482. * - b'23 - word_mask_compaction: enable/disable word mask for
  5483. * mpdu/msdu start/end tlvs
  5484. * - b'24 - rbm_override_enable: enabling/disabling return buffer
  5485. * manager override
  5486. * - b'25:28 - rbm_override_val: return buffer manager override value
  5487. * dword12- b'0:31 - phy_err_mask: This field is to select the fp phy errors
  5488. * which have to be posted to host from phy.
  5489. * Corresponding to errors defined in
  5490. * phyrx_abort_request_reason enums 0 to 31.
  5491. * Refer to RXPCU register definition header files for the
  5492. * phyrx_abort_request_reason enum definition.
  5493. * dword13- b'0:31 - phy_err_mask_cont: This field is to select the fp phy
  5494. * errors which have to be posted to host from phy.
  5495. * Corresponding to errors defined in
  5496. * phyrx_abort_request_reason enums 32 to 63.
  5497. * Refer to RXPCU register definition header files for the
  5498. * phyrx_abort_request_reason enum definition.
  5499. * dword14- b'0:15 - rx_mpdu_start_word_mask: word mask for rx mpdu start,
  5500. * applicable if word mask enabled
  5501. * - b'16:18 - rx_mpdu_end_word_mask: word mask value for rx mpdu end,
  5502. * applicable if word mask enabled
  5503. * - b'19:31 - rsvd7
  5504. * dword15- b'0:16 - rx_msdu_end_word_mask
  5505. * - b'17:31 - rsvd5
  5506. * dword17- b'0 - en_rx_tlv_pkt_offset:
  5507. * 0: RX_PKT TLV logging at offset 0 for the subsequent
  5508. * buffer
  5509. * 1: RX_PKT TLV logging at specified offset for the
  5510. * subsequent buffer
  5511. * b`15:1 - rx_pkt_tlv_offset: Qword offset for rx_packet TLVs.
  5512. * dword18- b'0:19 - rx_mpdu_start_wmask_v2 - wmask address for rx mpdu start
  5513. * b'20-27 - rx_mpdu_end_wmask_v2 - wmask addr for rx mpdu end tlv addr
  5514. * b'28-31 - reserved
  5515. * dword19- b'0-19 - rx_msdu_end_wmask_v2
  5516. * b'20-31 - reserved
  5517. * dword20- b'0:19 - rx_ppdu_end_user_stats_wmask_v2
  5518. * offset for ppdu_end_user_stats tlv
  5519. * b'20-31 - reserved
  5520. * dword21- b'0-31 - packet_type_enable_fpmo_flags_0 - filter bmap for each
  5521. * mode mgmt/ctrl type/subtype for fpmo mode
  5522. * dword22- b'0-31 - packet_type_enable_fpmo_flags_1 - filter bmap for each
  5523. * mode ctrl/data type/subtype for fpmo mode
  5524. * dword23- b'0-31 - packet_type_enable_data_flags_0 - filter bmap for full
  5525. * pkt buffer each mode MGMT type/subtype
  5526. * dword24- b'0-31 - packet_type_enable_data_flags_0 - filter bmap for full
  5527. * pkt buffer each mode MGMT type/subtype
  5528. * dword25- b'0-31 - packet_type_enable_data_flags_0 - filter bmap for full
  5529. * pkt buffer each mode CTRL type/subtype
  5530. * dword26- b'0-31 - packet_type_enable_data_flags_0 - filter bmap for full
  5531. * pkt buffer each mode CTRL/DATA type/subtype
  5532. * dword27- b'0-31 - packet_type_enable_data_fpmo_flags_0 - filter bmap for
  5533. * full pkt buffer each mode mgmt/ctrl type/subtype for
  5534. * fpmo mode
  5535. * dword28- b'0-31 - packet_type_enable_data_fpmo_flags_1 - filter bmap for
  5536. * full pkt buffer each mode ctrl/data type/subtype for
  5537. * fpmo mode
  5538. */
  5539. PREPACK struct htt_rx_ring_selection_cfg_t {
  5540. A_UINT32 msg_type: 8,
  5541. pdev_id: 8,
  5542. ring_id: 8,
  5543. status_swap: 1,
  5544. pkt_swap: 1,
  5545. rx_offsets_valid: 1,
  5546. drop_thresh_valid: 1,
  5547. rx_mon_global_en: 1,
  5548. packet_type_enable_data: 1,
  5549. rsvd1: 2;
  5550. A_UINT32 ring_buffer_size: 16,
  5551. config_length_mgmt:3,
  5552. config_length_ctrl:3,
  5553. config_length_data:3,
  5554. rx_hdr_len: 2,
  5555. rxpcu_filter_enable_flag:1,
  5556. rsvd2: 4;
  5557. A_UINT32 packet_type_enable_flags_0;
  5558. A_UINT32 packet_type_enable_flags_1;
  5559. A_UINT32 packet_type_enable_flags_2;
  5560. A_UINT32 packet_type_enable_flags_3;
  5561. A_UINT32 tlv_filter_in_flags;
  5562. A_UINT32 rx_packet_offset: 16,
  5563. rx_header_offset: 16;
  5564. A_UINT32 rx_mpdu_end_offset: 16,
  5565. rx_mpdu_start_offset: 16;
  5566. A_UINT32 rx_msdu_end_offset: 16,
  5567. rx_msdu_start_offset: 16;
  5568. A_UINT32 rx_attn_offset: 16,
  5569. rsvd3: 16;
  5570. A_UINT32 rx_drop_threshold: 10,
  5571. fp_ndp: 1,
  5572. mo_ndp: 1,
  5573. fp_phy_err: 1,
  5574. fp_phy_err_buf_src: 2,
  5575. fp_phy_err_buf_dest: 2,
  5576. pkt_type_enable_msdu_or_mpdu_logging:3,
  5577. dma_mpdu_mgmt: 1,
  5578. dma_mpdu_ctrl: 1,
  5579. dma_mpdu_data: 1,
  5580. word_mask_compaction_enable:1,
  5581. rbm_override_enable: 1,
  5582. rbm_override_val: 4,
  5583. rsvd4: 3;
  5584. A_UINT32 phy_err_mask;
  5585. A_UINT32 phy_err_mask_cont;
  5586. A_UINT32 rx_mpdu_start_word_mask:16,
  5587. rx_mpdu_end_word_mask: 3,
  5588. rsvd7: 13;
  5589. A_UINT32 rx_msdu_end_word_mask: 17,
  5590. rsvd5: 15;
  5591. A_UINT32 en_rx_tlv_pkt_offset: 1,
  5592. rx_pkt_tlv_offset: 15,
  5593. rsvd6: 16;
  5594. A_UINT32 rx_mpdu_start_word_mask_v2: 20,
  5595. rx_mpdu_end_word_mask_v2: 8,
  5596. rsvd8: 4;
  5597. A_UINT32 rx_msdu_end_word_mask_v2: 20,
  5598. rsvd9: 12;
  5599. A_UINT32 rx_ppdu_end_usr_stats_word_mask_v2: 20,
  5600. rsvd10: 12;
  5601. A_UINT32 packet_type_enable_fpmo_flags0;
  5602. A_UINT32 packet_type_enable_fpmo_flags1;
  5603. A_UINT32 packet_type_enable_data_flags_0;
  5604. A_UINT32 packet_type_enable_data_flags_1;
  5605. A_UINT32 packet_type_enable_data_flags_2;
  5606. A_UINT32 packet_type_enable_data_flags_3;
  5607. A_UINT32 packet_type_enable_data_fpmo_flags0;
  5608. A_UINT32 packet_type_enable_data_fpmo_flags1;
  5609. } POSTPACK;
  5610. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  5611. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  5612. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  5613. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  5614. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  5615. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  5616. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  5617. do { \
  5618. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  5619. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  5620. } while (0)
  5621. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  5622. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  5623. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  5624. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  5625. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  5626. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  5627. do { \
  5628. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  5629. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  5630. } while (0)
  5631. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  5632. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  5633. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  5634. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  5635. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  5636. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  5637. do { \
  5638. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  5639. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  5640. } while (0)
  5641. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  5642. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  5643. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  5644. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  5645. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  5646. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  5647. do { \
  5648. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  5649. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  5650. } while (0)
  5651. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  5652. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  5653. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  5654. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  5655. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  5656. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  5657. do { \
  5658. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  5659. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  5660. } while (0)
  5661. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  5662. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  5663. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  5664. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  5665. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  5666. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  5667. do { \
  5668. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  5669. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  5670. } while (0)
  5671. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M 0x10000000
  5672. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S 28
  5673. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_GET(_var) \
  5674. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M) >> \
  5675. HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)
  5676. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_SET(_var, _val) \
  5677. do { \
  5678. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN, _val); \
  5679. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)); \
  5680. } while (0)
  5681. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_M 0x20000000
  5682. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_S 29
  5683. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_GET(_var) \
  5684. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_M) >> \
  5685. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_S)
  5686. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_SET(_var, _val) \
  5687. do { \
  5688. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA, _val); \
  5689. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_S)); \
  5690. } while (0)
  5691. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  5692. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  5693. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  5694. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  5695. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  5696. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  5697. do { \
  5698. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  5699. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  5700. } while (0)
  5701. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  5702. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S 16
  5703. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  5704. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M) >> \
  5705. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)
  5706. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  5707. do { \
  5708. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT, _val); \
  5709. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)); \
  5710. } while (0)
  5711. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  5712. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S 19
  5713. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  5714. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M) >> \
  5715. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)
  5716. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  5717. do { \
  5718. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL, _val); \
  5719. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)); \
  5720. } while (0)
  5721. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  5722. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S 22
  5723. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  5724. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M) >> \
  5725. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)
  5726. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  5727. do { \
  5728. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA, _val); \
  5729. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)); \
  5730. } while (0)
  5731. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M 0x06000000
  5732. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S 25
  5733. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_GET(_var) \
  5734. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M) >> \
  5735. HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S)
  5736. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_SET(_var, _val) \
  5737. do { \
  5738. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN, _val); \
  5739. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S));\
  5740. } while(0)
  5741. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M 0x08000000
  5742. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S 27
  5743. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_GET(_var) \
  5744. (((_var) & HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M) >> \
  5745. HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S)
  5746. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_SET(_var, _val) \
  5747. do { \
  5748. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER, _val); \
  5749. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S));\
  5750. } while(0)
  5751. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  5752. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  5753. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  5754. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  5755. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  5756. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  5757. do { \
  5758. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  5759. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  5760. } while (0)
  5761. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  5762. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  5763. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  5764. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  5765. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  5766. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  5767. do { \
  5768. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  5769. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  5770. } while (0)
  5771. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  5772. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  5773. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  5774. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  5775. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  5776. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  5777. do { \
  5778. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  5779. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  5780. } while (0)
  5781. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  5782. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  5783. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  5784. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  5785. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  5786. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  5787. do { \
  5788. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  5789. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  5790. } while (0)
  5791. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  5792. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  5793. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  5794. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  5795. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  5796. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  5797. do { \
  5798. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  5799. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  5800. } while (0)
  5801. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  5802. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  5803. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  5804. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  5805. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  5806. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  5807. do { \
  5808. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  5809. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  5810. } while (0)
  5811. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  5812. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  5813. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  5814. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  5815. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  5816. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  5817. do { \
  5818. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  5819. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  5820. } while (0)
  5821. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  5822. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  5823. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  5824. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  5825. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  5826. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  5827. do { \
  5828. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  5829. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  5830. } while (0)
  5831. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  5832. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  5833. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  5834. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  5835. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  5836. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  5837. do { \
  5838. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  5839. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  5840. } while (0)
  5841. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  5842. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  5843. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  5844. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  5845. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  5846. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  5847. do { \
  5848. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  5849. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  5850. } while (0)
  5851. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  5852. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  5853. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  5854. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  5855. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  5856. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  5857. do { \
  5858. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  5859. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  5860. } while (0)
  5861. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  5862. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  5863. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  5864. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  5865. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  5866. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  5867. do { \
  5868. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  5869. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  5870. } while (0)
  5871. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  5872. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  5873. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  5874. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  5875. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  5876. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  5877. do { \
  5878. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  5879. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  5880. } while (0)
  5881. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  5882. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  5883. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  5884. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  5885. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  5886. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  5887. do { \
  5888. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  5889. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  5890. } while (0)
  5891. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  5892. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  5893. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  5894. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  5895. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  5896. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  5897. do { \
  5898. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  5899. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  5900. } while (0)
  5901. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M 0x00001000
  5902. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S 12
  5903. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_GET(_var) \
  5904. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M) >> \
  5905. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)
  5906. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_SET(_var, _val) \
  5907. do { \
  5908. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR, _val); \
  5909. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)); \
  5910. } while (0)
  5911. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M 0x00006000
  5912. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S 13
  5913. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_GET(_var) \
  5914. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M) >> \
  5915. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)
  5916. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_SET(_var, _val) \
  5917. do { \
  5918. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC, _val); \
  5919. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)); \
  5920. } while (0)
  5921. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M 0x00018000
  5922. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S 15
  5923. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_GET(_var) \
  5924. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M) >> \
  5925. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)
  5926. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_SET(_var, _val) \
  5927. do { \
  5928. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST, _val); \
  5929. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)); \
  5930. } while (0)
  5931. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M 0x000E0000
  5932. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S 17
  5933. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_GET(_var) \
  5934. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M) >> \
  5935. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)
  5936. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_SET(_var, _val) \
  5937. do { \
  5938. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING, _val); \
  5939. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)); \
  5940. } while (0)
  5941. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M 0x00100000
  5942. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S 20
  5943. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_GET(_var) \
  5944. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M) >> \
  5945. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)
  5946. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  5947. do { \
  5948. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT, _val); \
  5949. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)); \
  5950. } while (0)
  5951. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M 0x00200000
  5952. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S 21
  5953. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_GET(_var) \
  5954. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M) >> \
  5955. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)
  5956. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  5957. do { \
  5958. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL, _val); \
  5959. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)); \
  5960. } while (0)
  5961. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M 0x00400000
  5962. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S 22
  5963. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_GET(_var) \
  5964. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M) >> \
  5965. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)
  5966. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  5967. do { \
  5968. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA, _val); \
  5969. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)); \
  5970. } while (0)
  5971. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00800000
  5972. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S 23
  5973. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  5974. (((_var) & HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  5975. HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  5976. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  5977. do { \
  5978. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  5979. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  5980. } while (0)
  5981. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M 0x01000000
  5982. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S 24
  5983. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_GET(_var) \
  5984. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M) >> \
  5985. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)
  5986. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_SET(_var, _val) \
  5987. do { \
  5988. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE, _val);\
  5989. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)); \
  5990. } while (0)
  5991. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M 0x1E000000
  5992. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S 25
  5993. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_GET(_var) \
  5994. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M) >> \
  5995. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S)
  5996. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_SET(_var, _val) \
  5997. do { \
  5998. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE, _val);\
  5999. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S));\
  6000. } while (0)
  6001. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M 0xffffffff
  6002. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S 0
  6003. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_GET(_var) \
  6004. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M) >> \
  6005. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)
  6006. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_SET(_var, _val) \
  6007. do { \
  6008. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK, _val); \
  6009. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)); \
  6010. } while (0)
  6011. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M 0xffffffff
  6012. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S 0
  6013. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_GET(_var) \
  6014. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M) >> \
  6015. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)
  6016. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_SET(_var, _val) \
  6017. do { \
  6018. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT, _val); \
  6019. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)); \
  6020. } while (0)
  6021. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M 0x0000FFFF
  6022. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S 0
  6023. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_GET(_var) \
  6024. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M)>> \
  6025. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)
  6026. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(_var, _val) \
  6027. do { \
  6028. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK, _val);\
  6029. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)); \
  6030. } while (0)
  6031. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M 0x00070000
  6032. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S 16
  6033. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_GET(_var) \
  6034. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M)>> \
  6035. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)
  6036. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_SET(_var, _val) \
  6037. do { \
  6038. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK, _val);\
  6039. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)); \
  6040. } while (0)
  6041. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M 0x0001FFFF
  6042. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S 0
  6043. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_GET(_var) \
  6044. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M)>> \
  6045. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)
  6046. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_SET(_var, _val) \
  6047. do { \
  6048. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK, _val);\
  6049. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)); \
  6050. } while (0)
  6051. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M 0x00000001
  6052. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S 0
  6053. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_GET(_var) \
  6054. (((_var) & HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M)>> \
  6055. HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)
  6056. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  6057. do { \
  6058. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET, _val); \
  6059. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)); \
  6060. } while (0)
  6061. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M 0x0000FFFE
  6062. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S 1
  6063. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_GET(_var) \
  6064. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M)>> \
  6065. HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)
  6066. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  6067. do { \
  6068. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET, _val); \
  6069. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)); \
  6070. } while (0)
  6071. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M 0x000FFFFF
  6072. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S 0
  6073. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_GET(_var) \
  6074. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M)>> \
  6075. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)
  6076. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_SET(_var, _val) \
  6077. do { \
  6078. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2, _val);\
  6079. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)); \
  6080. } while (0)
  6081. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M 0x0FF00000
  6082. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S 20
  6083. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_GET(_var) \
  6084. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M)>> \
  6085. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)
  6086. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_SET(_var, _val) \
  6087. do { \
  6088. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2, _val);\
  6089. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)); \
  6090. } while (0)
  6091. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M 0x000FFFFF
  6092. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S 0
  6093. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_GET(_var) \
  6094. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M)>> \
  6095. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)
  6096. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_SET(_var, _val) \
  6097. do { \
  6098. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2, _val);\
  6099. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)); \
  6100. } while (0)
  6101. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M 0x000FFFFF
  6102. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S 0
  6103. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_GET(_var) \
  6104. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M)>> \
  6105. HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)
  6106. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_SET(_var, _val) \
  6107. do { \
  6108. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2, _val);\
  6109. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)); \
  6110. } while (0)
  6111. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M 0xFFFFFFFF
  6112. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S 0
  6113. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_GET(_var) \
  6114. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M)>> \
  6115. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)
  6116. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_SET(_var, _val) \
  6117. do { \
  6118. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0, _val); \
  6119. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)); \
  6120. } while (0)
  6121. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M 0xFFFFFFFF
  6122. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S 0
  6123. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_GET(_var) \
  6124. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M)>> \
  6125. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)
  6126. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_SET(_var, _val) \
  6127. do { \
  6128. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1, _val); \
  6129. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)); \
  6130. } while (0)
  6131. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_M 0xffffffff
  6132. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_S 0
  6133. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_GET(_var) \
  6134. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_M) >> \
  6135. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_S)
  6136. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_SET(_var, _val) \
  6137. do { \
  6138. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0, _val); \
  6139. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_0_S)); \
  6140. } while (0)
  6141. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_M 0xffffffff
  6142. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_S 0
  6143. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_GET(_var) \
  6144. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_M) >> \
  6145. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_S)
  6146. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_SET(_var, _val) \
  6147. do { \
  6148. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1, _val); \
  6149. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_1_S)); \
  6150. } while (0)
  6151. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_M 0xffffffff
  6152. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_S 0
  6153. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_GET(_var) \
  6154. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_M) >> \
  6155. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_S)
  6156. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_SET(_var, _val) \
  6157. do { \
  6158. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2, _val); \
  6159. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_2_S)); \
  6160. } while (0)
  6161. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_M 0xffffffff
  6162. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_S 0
  6163. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_GET(_var) \
  6164. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_M) >> \
  6165. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_S)
  6166. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_SET(_var, _val) \
  6167. do { \
  6168. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3, _val); \
  6169. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FLAG_3_S)); \
  6170. } while (0)
  6171. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_M 0xFFFFFFFF
  6172. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_S 0
  6173. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_GET(_var) \
  6174. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_M)>> \
  6175. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_S)
  6176. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_SET(_var, _val) \
  6177. do { \
  6178. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0, _val); \
  6179. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS0_S)); \
  6180. } while (0)
  6181. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_M 0xFFFFFFFF
  6182. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_S 0
  6183. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_GET(_var) \
  6184. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_M)>> \
  6185. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_S)
  6186. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_SET(_var, _val) \
  6187. do { \
  6188. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1, _val); \
  6189. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_DATA_FPMO_FLAGS1_S)); \
  6190. } while (0)
  6191. /*
  6192. * Subtype based MGMT frames enable bits.
  6193. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  6194. */
  6195. /* association request */
  6196. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  6197. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  6198. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  6199. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  6200. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  6201. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  6202. /* association response */
  6203. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  6204. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  6205. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  6206. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  6207. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  6208. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  6209. /* Reassociation request */
  6210. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  6211. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  6212. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  6213. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  6214. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  6215. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  6216. /* Reassociation response */
  6217. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  6218. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  6219. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  6220. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  6221. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  6222. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  6223. /* Probe request */
  6224. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  6225. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  6226. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  6227. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  6228. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  6229. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  6230. /* Probe response */
  6231. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  6232. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  6233. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  6234. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  6235. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  6236. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  6237. /* Timing Advertisement */
  6238. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  6239. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  6240. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  6241. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  6242. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  6243. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  6244. /* Reserved */
  6245. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  6246. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  6247. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  6248. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  6249. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  6250. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  6251. /* Beacon */
  6252. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  6253. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  6254. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  6255. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  6256. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  6257. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  6258. /* ATIM */
  6259. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  6260. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  6261. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  6262. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  6263. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  6264. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  6265. /* Disassociation */
  6266. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  6267. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  6268. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  6269. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  6270. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  6271. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  6272. /* Authentication */
  6273. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  6274. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  6275. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  6276. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  6277. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  6278. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  6279. /* Deauthentication */
  6280. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  6281. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  6282. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  6283. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  6284. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  6285. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  6286. /* Action */
  6287. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  6288. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  6289. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  6290. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  6291. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  6292. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  6293. /* Action No Ack */
  6294. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  6295. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  6296. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  6297. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  6298. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  6299. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  6300. /* Reserved */
  6301. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  6302. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  6303. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  6304. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  6305. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  6306. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  6307. /*
  6308. * Subtype based CTRL frames enable bits.
  6309. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  6310. */
  6311. /* Reserved */
  6312. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  6313. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  6314. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  6315. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  6316. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  6317. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  6318. /* Reserved */
  6319. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  6320. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  6321. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  6322. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  6323. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  6324. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  6325. /* Reserved */
  6326. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  6327. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  6328. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  6329. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  6330. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  6331. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  6332. /* Reserved */
  6333. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  6334. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  6335. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  6336. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  6337. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  6338. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  6339. /* Reserved */
  6340. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  6341. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  6342. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  6343. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  6344. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  6345. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  6346. /* Reserved */
  6347. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  6348. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  6349. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  6350. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  6351. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  6352. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  6353. /* Reserved */
  6354. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  6355. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  6356. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  6357. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  6358. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  6359. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  6360. /* Control Wrapper */
  6361. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  6362. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  6363. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  6364. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  6365. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  6366. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  6367. /* Block Ack Request */
  6368. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  6369. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  6370. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  6371. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  6372. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  6373. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  6374. /* Block Ack*/
  6375. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  6376. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  6377. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  6378. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  6379. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  6380. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  6381. /* PS-POLL */
  6382. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  6383. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  6384. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  6385. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  6386. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  6387. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  6388. /* RTS */
  6389. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  6390. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  6391. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  6392. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  6393. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  6394. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  6395. /* CTS */
  6396. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  6397. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  6398. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  6399. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  6400. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  6401. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  6402. /* ACK */
  6403. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  6404. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  6405. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  6406. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  6407. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  6408. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  6409. /* CF-END */
  6410. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  6411. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  6412. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  6413. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  6414. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  6415. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  6416. /* CF-END + CF-ACK */
  6417. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  6418. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  6419. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  6420. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  6421. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  6422. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  6423. /* Multicast data */
  6424. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  6425. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  6426. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  6427. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  6428. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  6429. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  6430. /* Unicast data */
  6431. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  6432. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  6433. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  6434. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  6435. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  6436. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  6437. /* NULL data */
  6438. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  6439. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  6440. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  6441. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  6442. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  6443. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  6444. /* FPMO mode flags */
  6445. /* MGMT */
  6446. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_M 0x00000001
  6447. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_S 0
  6448. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_M 0x00000002
  6449. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_S 1
  6450. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_M 0x00000004
  6451. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_S 2
  6452. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_M 0x00000008
  6453. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_S 3
  6454. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_M 0x00000010
  6455. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_S 4
  6456. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_M 0x00000020
  6457. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_S 5
  6458. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_M 0x00000040
  6459. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_S 6
  6460. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_M 0x00000080
  6461. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_S 7
  6462. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_M 0x00000100
  6463. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_S 8
  6464. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_M 0x00000200
  6465. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_S 9
  6466. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_M 0x00000400
  6467. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_S 10
  6468. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_M 0x00000800
  6469. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_S 11
  6470. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_M 0x00001000
  6471. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_S 12
  6472. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_M 0x00002000
  6473. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_S 13
  6474. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_M 0x00004000
  6475. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_S 14
  6476. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_M 0x00008000
  6477. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_S 15
  6478. /* CTRL */
  6479. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_M 0x00010000
  6480. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_S 16
  6481. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_M 0x00020000
  6482. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_S 17
  6483. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_M 0x00040000
  6484. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_S 18
  6485. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_M 0x00080000
  6486. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_S 19
  6487. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_M 0x00100000
  6488. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_S 20
  6489. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_M 0x00200000
  6490. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_S 21
  6491. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_M 0x00400000
  6492. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_S 22
  6493. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_M 0x00800000
  6494. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_S 23
  6495. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_M 0x01000000
  6496. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_S 24
  6497. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_M 0x02000000
  6498. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_S 25
  6499. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_M 0x04000000
  6500. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_S 26
  6501. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_M 0x08000000
  6502. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_S 27
  6503. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_M 0x10000000
  6504. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_S 28
  6505. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_M 0x20000000
  6506. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_S 29
  6507. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_M 0x40000000
  6508. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_S 30
  6509. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_M 0x80000000
  6510. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_S 31
  6511. /* DATA */
  6512. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_M 0x00000001
  6513. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_S 0
  6514. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_M 0x00000002
  6515. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_S 1
  6516. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_M 0x00000004
  6517. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_S 2
  6518. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_M 0x00000008
  6519. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_S 3
  6520. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_M 0x00000010
  6521. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_S 4
  6522. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  6523. do { \
  6524. HTT_CHECK_SET_VAL(httsym, value); \
  6525. (word) |= (value) << httsym##_S; \
  6526. } while (0)
  6527. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  6528. (((word) & httsym##_M) >> httsym##_S)
  6529. #define htt_rx_ring_pkt_enable_subtype_set( \
  6530. word, flag, mode, type, subtype, val) \
  6531. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  6532. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  6533. #define htt_rx_ring_pkt_enable_subtype_get( \
  6534. word, flag, mode, type, subtype) \
  6535. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  6536. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  6537. /* Definition to filter in TLVs */
  6538. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  6539. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  6540. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  6541. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  6542. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  6543. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  6544. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  6545. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  6546. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  6547. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  6548. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  6549. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  6550. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  6551. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  6552. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  6553. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  6554. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  6555. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  6556. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  6557. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  6558. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  6559. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  6560. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  6561. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  6562. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  6563. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  6564. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_M 0x00002000
  6565. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_S 13
  6566. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  6567. do { \
  6568. HTT_CHECK_SET_VAL(httsym, enable); \
  6569. (word) |= (enable) << httsym##_S; \
  6570. } while (0)
  6571. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  6572. (((word) & httsym##_M) >> httsym##_S)
  6573. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  6574. HTT_RX_RING_TLV_ENABLE_SET( \
  6575. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  6576. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  6577. HTT_RX_RING_TLV_ENABLE_GET( \
  6578. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  6579. /**
  6580. * @brief host -> target TX monitor config message
  6581. *
  6582. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_MONITOR_CFG
  6583. *
  6584. * @details
  6585. * HTT_H2T_MSG_TYPE_TX_MONITOR_CFG message is sent by host to
  6586. * configure RXDMA rings.
  6587. * The configuration is per ring based and includes both packet types
  6588. * and PPDU/MPDU TLVs.
  6589. *
  6590. * The message would appear as follows:
  6591. *
  6592. * |31 28|27|26|25|24|23 22|21|20|19|18 16|15|14|13|12|11|10|9|8|7|6|5|4|3|2 0|
  6593. * |-----+--+--+--+--+-----+--+--+--+-----+--+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6594. * |rsvd1|MF|TM|PS|SS| ring_id | pdev_id | msg_type |
  6595. * |--------------+--------+--------+-----+------------------------------------|
  6596. * | rsvd2 | DATA | CTRL | MGMT| ring_buffer_size |
  6597. * |-----------------------------------------+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6598. * | | M| M| M| M| M|M|M|M|M|M|M|M| |
  6599. * | | S| S| S| P| P|P|S|S|S|P|P|P| |
  6600. * | | E| E| E| E| E|E|S|S|S|S|S|S| |
  6601. * | rsvd3 | D| C| M| D| C|M|D|C|M|D|C|M| E |
  6602. * |---------------------------------------------------------------------------|
  6603. * | tlv_filter_mask_in0 |
  6604. * |---------------------------------------------------------------------------|
  6605. * | tlv_filter_mask_in1 |
  6606. * |---------------------------------------------------------------------------|
  6607. * | tlv_filter_mask_in2 |
  6608. * |---------------------------------------------------------------------------|
  6609. * | tlv_filter_mask_in3 |
  6610. * |--------------------+-----------------+---------------------+--------------|
  6611. * | tx_msdu_start_wm | tx_queue_ext_wm | tx_peer_entry_wm |tx_fes_stup_wm|
  6612. * |---------------------------------------------------------------------------|
  6613. * | pcu_ppdu_setup_word_mask |
  6614. * |-----------------------+--+--+--+-----+---------------------+--------------|
  6615. * | rsvd4 | D| C| M| PT | rxpcu_usrsetp_wm |tx_mpdu_srt_wm|
  6616. * |---------------------------------------------------------------------------|
  6617. *
  6618. * Where:
  6619. * MF = MAC address filtering enable
  6620. * TM = tx monitor global enable
  6621. * PS = pkt_swap
  6622. * SS = status_swap
  6623. * The message is interpreted as follows:
  6624. * dword0 - b'0:7 - msg_type: This will be set to
  6625. * 0x1b (HTT_H2T_MSG_TYPE_TX_MONITOR_CFG)
  6626. * b'8:15 - pdev_id:
  6627. * 0 (for rings at SOC level),
  6628. * 1/2/3 mac id (for rings at LMAC level)
  6629. * b'16:23 - ring_id : Identify the ring to configure.
  6630. * More details can be got from enum htt_srng_ring_id
  6631. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  6632. * BUF_RING_CFG_0 defs within HW .h files,
  6633. * e.g. wmac_top_reg_seq_hwioreg.h
  6634. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  6635. * BUF_RING_CFG_0 defs within HW .h files,
  6636. * e.g. wmac_top_reg_seq_hwioreg.h
  6637. * b'26 - tx_mon_global_en: Enable/Disable global register
  6638. * configuration in Tx monitor module.
  6639. * b'27 - mac_addr_filter_en:
  6640. * Enable/Disable Mac Address based filter.
  6641. * b'28:31 - rsvd1: reserved for future use
  6642. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  6643. * in byte units.
  6644. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  6645. * b'16:18 - config_length_mgmt(MGMT) for MGMT: Each bit set represent
  6646. * 64, 128, 256.
  6647. * If all 3 bits are set config length is > 256.
  6648. * if val is '0', then ignore this field.
  6649. * b'19:21 - config_length_ctrl(CTRL) for CTRL: Each bit set represent
  6650. * 64, 128, 256.
  6651. * If all 3 bits are set config length is > 256.
  6652. * if val is '0', then ignore this field.
  6653. * b'22:24 - config_length_data(DATA) for DATA: Each bit set represent
  6654. * 64, 128, 256.
  6655. * If all 3 bits are set config length is > 256.
  6656. * If val is '0', then ignore this field.
  6657. * - b'25:31 - rsvd2: Reserved for future use
  6658. * dword2 - b'0:2 - packet_type_enable_flags(E): MGMT, CTRL, DATA
  6659. * b'3 - filter_in_tx_mpdu_start_mgmt(MPSM):
  6660. * If packet_type_enable_flags is '1' for MGMT type,
  6661. * monitor will ignore this bit and allow this TLV.
  6662. * If packet_type_enable_flags is '0' for MGMT type,
  6663. * monitor will use this bit to enable/disable logging
  6664. * of this TLV.
  6665. * b'4 - filter_in_tx_mpdu_start_ctrl(MPSC)
  6666. * If packet_type_enable_flags is '1' for CTRL type,
  6667. * monitor will ignore this bit and allow this TLV.
  6668. * If packet_type_enable_flags is '0' for CTRL type,
  6669. * monitor will use this bit to enable/disable logging
  6670. * of this TLV.
  6671. * b'5 - filter_in_tx_mpdu_start_data(MPSD)
  6672. * If packet_type_enable_flags is '1' for DATA type,
  6673. * monitor will ignore this bit and allow this TLV.
  6674. * If packet_type_enable_flags is '0' for DATA type,
  6675. * monitor will use this bit to enable/disable logging
  6676. * of this TLV.
  6677. * b'6 - filter_in_tx_msdu_start_mgmt(MSSM)
  6678. * If packet_type_enable_flags is '1' for MGMT type,
  6679. * monitor will ignore this bit and allow this TLV.
  6680. * If packet_type_enable_flags is '0' for MGMT type,
  6681. * monitor will use this bit to enable/disable logging
  6682. * of this TLV.
  6683. * b'7 - filter_in_tx_msdu_start_ctrl(MSSC)
  6684. * If packet_type_enable_flags is '1' for CTRL type,
  6685. * monitor will ignore this bit and allow this TLV.
  6686. * If packet_type_enable_flags is '0' for CTRL type,
  6687. * monitor will use this bit to enable/disable logging
  6688. * of this TLV.
  6689. * b'8 - filter_in_tx_msdu_start_data(MSSD)
  6690. * If packet_type_enable_flags is '1' for DATA type,
  6691. * monitor will ignore this bit and allow this TLV.
  6692. * If packet_type_enable_flags is '0' for DATA type,
  6693. * monitor will use this bit to enable/disable logging
  6694. * of this TLV.
  6695. * b'9 - filter_in_tx_mpdu_end_mgmt(MPEM)
  6696. * If packet_type_enable_flags is '1' for MGMT type,
  6697. * monitor will ignore this bit and allow this TLV.
  6698. * If packet_type_enable_flags is '0' for MGMT type,
  6699. * monitor will use this bit to enable/disable logging
  6700. * of this TLV.
  6701. * If filter_in_TX_MPDU_START = 1 it is recommended
  6702. * to set this bit.
  6703. * b'10 - filter_in_tx_mpdu_end_ctrl(MPEC)
  6704. * If packet_type_enable_flags is '1' for CTRL type,
  6705. * monitor will ignore this bit and allow this TLV.
  6706. * If packet_type_enable_flags is '0' for CTRL type,
  6707. * monitor will use this bit to enable/disable logging
  6708. * of this TLV.
  6709. * If filter_in_TX_MPDU_START = 1 it is recommended
  6710. * to set this bit.
  6711. * b'11 - filter_in_tx_mpdu_end_data(MPED)
  6712. * If packet_type_enable_flags is '1' for DATA type,
  6713. * monitor will ignore this bit and allow this TLV.
  6714. * If packet_type_enable_flags is '0' for DATA type,
  6715. * monitor will use this bit to enable/disable logging
  6716. * of this TLV.
  6717. * If filter_in_TX_MPDU_START = 1 it is recommended
  6718. * to set this bit.
  6719. * b'12 - filter_in_tx_msdu_end_mgmt(MSEM)
  6720. * If packet_type_enable_flags is '1' for MGMT type,
  6721. * monitor will ignore this bit and allow this TLV.
  6722. * If packet_type_enable_flags is '0' for MGMT type,
  6723. * monitor will use this bit to enable/disable logging
  6724. * of this TLV.
  6725. * If filter_in_TX_MSDU_START = 1 it is recommended
  6726. * to set this bit.
  6727. * b'13 - filter_in_tx_msdu_end_ctrl(MSEC)
  6728. * If packet_type_enable_flags is '1' for CTRL type,
  6729. * monitor will ignore this bit and allow this TLV.
  6730. * If packet_type_enable_flags is '0' for CTRL type,
  6731. * monitor will use this bit to enable/disable logging
  6732. * of this TLV.
  6733. * If filter_in_TX_MSDU_START = 1 it is recommended
  6734. * to set this bit.
  6735. * b'14 - filter_in_tx_msdu_end_data(MSED)
  6736. * If packet_type_enable_flags is '1' for DATA type,
  6737. * monitor will ignore this bit and allow this TLV.
  6738. * If packet_type_enable_flags is '0' for DATA type,
  6739. * monitor will use this bit to enable/disable logging
  6740. * of this TLV.
  6741. * If filter_in_TX_MSDU_START = 1 it is recommended
  6742. * to set this bit.
  6743. * b'15:31 - rsvd3: Reserved for future use
  6744. * dword3 - b'0:31 - tlv_filter_mask_in0:
  6745. * dword4 - b'0:31 - tlv_filter_mask_in1:
  6746. * dword5 - b'0:31 - tlv_filter_mask_in2:
  6747. * dword6 - b'0:31 - tlv_filter_mask_in3:
  6748. * dword7 - b'0:7 - tx_fes_setup_word_mask:
  6749. * - b'8:15 - tx_peer_entry_word_mask:
  6750. * - b'16:23 - tx_queue_ext_word_mask:
  6751. * - b'24:31 - tx_msdu_start_word_mask:
  6752. * dword8 - b'0:31 - pcu_ppdu_setup_word_mask:
  6753. * dword9 - b'0:7 - tx_mpdu_start_word_mask:
  6754. * - b'8:15 - rxpcu_user_setup_word_mask:
  6755. * - b'16:18 - pkt_type_enable_msdu_or_mpdu_logging (PT):
  6756. * MGMT, CTRL, DATA
  6757. * - b'19 - dma_mpdu_mgmt(M): For MGMT
  6758. * 0 -> MSDU level logging is enabled
  6759. * (valid only if bit is set in
  6760. * pkt_type_enable_msdu_or_mpdu_logging)
  6761. * 1 -> MPDU level logging is enabled
  6762. * (valid only if bit is set in
  6763. * pkt_type_enable_msdu_or_mpdu_logging)
  6764. * - b'20 - dma_mpdu_ctrl(C) : For CTRL
  6765. * 0 -> MSDU level logging is enabled
  6766. * (valid only if bit is set in
  6767. * pkt_type_enable_msdu_or_mpdu_logging)
  6768. * 1 -> MPDU level logging is enabled
  6769. * (valid only if bit is set in
  6770. * pkt_type_enable_msdu_or_mpdu_logging)
  6771. * - b'21 - dma_mpdu_data(D) : For DATA
  6772. * 0 -> MSDU level logging is enabled
  6773. * (valid only if bit is set in
  6774. * pkt_type_enable_msdu_or_mpdu_logging)
  6775. * 1 -> MPDU level logging is enabled
  6776. * (valid only if bit is set in
  6777. * pkt_type_enable_msdu_or_mpdu_logging)
  6778. * - b'22:31 - rsvd4 for future use
  6779. */
  6780. PREPACK struct htt_tx_monitor_cfg_t {
  6781. A_UINT32 msg_type: 8,
  6782. pdev_id: 8,
  6783. ring_id: 8,
  6784. status_swap: 1,
  6785. pkt_swap: 1,
  6786. tx_mon_global_en: 1,
  6787. mac_addr_filter_en: 1,
  6788. rsvd1: 4;
  6789. A_UINT32 ring_buffer_size: 16,
  6790. config_length_mgmt: 3,
  6791. config_length_ctrl: 3,
  6792. config_length_data: 3,
  6793. rsvd2: 7;
  6794. A_UINT32 pkt_type_enable_flags: 3,
  6795. filter_in_tx_mpdu_start_mgmt: 1,
  6796. filter_in_tx_mpdu_start_ctrl: 1,
  6797. filter_in_tx_mpdu_start_data: 1,
  6798. filter_in_tx_msdu_start_mgmt: 1,
  6799. filter_in_tx_msdu_start_ctrl: 1,
  6800. filter_in_tx_msdu_start_data: 1,
  6801. filter_in_tx_mpdu_end_mgmt: 1,
  6802. filter_in_tx_mpdu_end_ctrl: 1,
  6803. filter_in_tx_mpdu_end_data: 1,
  6804. filter_in_tx_msdu_end_mgmt: 1,
  6805. filter_in_tx_msdu_end_ctrl: 1,
  6806. filter_in_tx_msdu_end_data: 1,
  6807. word_mask_compaction_enable: 1,
  6808. rsvd3: 16;
  6809. A_UINT32 tlv_filter_mask_in0;
  6810. A_UINT32 tlv_filter_mask_in1;
  6811. A_UINT32 tlv_filter_mask_in2;
  6812. A_UINT32 tlv_filter_mask_in3;
  6813. A_UINT32 tx_fes_setup_word_mask: 8,
  6814. tx_peer_entry_word_mask: 8,
  6815. tx_queue_ext_word_mask: 8,
  6816. tx_msdu_start_word_mask: 8;
  6817. A_UINT32 pcu_ppdu_setup_word_mask;
  6818. A_UINT32 tx_mpdu_start_word_mask: 8,
  6819. rxpcu_user_setup_word_mask: 8,
  6820. pkt_type_enable_msdu_or_mpdu_logging: 3,
  6821. dma_mpdu_mgmt: 1,
  6822. dma_mpdu_ctrl: 1,
  6823. dma_mpdu_data: 1,
  6824. rsvd4: 10;
  6825. A_UINT32 tx_queue_ext_v2_word_mask: 12,
  6826. tx_peer_entry_v2_word_mask: 12,
  6827. rsvd5: 8;
  6828. A_UINT32 fes_status_end_word_mask: 16,
  6829. response_end_status_word_mask: 16;
  6830. A_UINT32 fes_status_prot_word_mask: 11,
  6831. rsvd6: 21;
  6832. } POSTPACK;
  6833. #define HTT_TX_MONITOR_CFG_SZ (sizeof(struct htt_tx_monitor_cfg_t))
  6834. #define HTT_TX_MONITOR_CFG_PDEV_ID_M 0x0000ff00
  6835. #define HTT_TX_MONITOR_CFG_PDEV_ID_S 8
  6836. #define HTT_TX_MONITOR_CFG_PDEV_ID_GET(_var) \
  6837. (((_var) & HTT_TX_MONITOR_CFG_PDEV_ID_M) >> \
  6838. HTT_TX_MONITOR_CFG_PDEV_ID_S)
  6839. #define HTT_TX_MONITOR_CFG_PDEV_ID_SET(_var, _val) \
  6840. do { \
  6841. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PDEV_ID, _val); \
  6842. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PDEV_ID_S)); \
  6843. } while (0)
  6844. #define HTT_TX_MONITOR_CFG_RING_ID_M 0x00ff0000
  6845. #define HTT_TX_MONITOR_CFG_RING_ID_S 16
  6846. #define HTT_TX_MONITOR_CFG_RING_ID_GET(_var) \
  6847. (((_var) & HTT_TX_MONITOR_CFG_RING_ID_M) >> \
  6848. HTT_TX_MONITOR_CFG_RING_ID_S)
  6849. #define HTT_TX_MONITOR_CFG_RING_ID_SET(_var, _val) \
  6850. do { \
  6851. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_ID, _val); \
  6852. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_ID_S)); \
  6853. } while (0)
  6854. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_M 0x01000000
  6855. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_S 24
  6856. #define HTT_TX_MONITOR_CFG_STATUS_TLV_GET(_var) \
  6857. (((_var) & HTT_TX_MONITOR_CFG_STATUS_SWAP_M) >> \
  6858. HTT_TX_MONITOR_CFG_STATUS_SWAP_S)
  6859. #define HTT_TX_MONITOR_CFG_STATUS_TLV_SET(_var, _val) \
  6860. do { \
  6861. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_STATUS_SWAP, _val); \
  6862. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_STATUS_SWAP_S)); \
  6863. } while (0)
  6864. #define HTT_TX_MONITOR_CFG_PKT_SWAP_M 0x02000000
  6865. #define HTT_TX_MONITOR_CFG_PKT_SWAP_S 25
  6866. #define HTT_TX_MONITOR_CFG_PKT_TLV_GET(_var) \
  6867. (((_var) & HTT_TX_MONITOR_CFG_PKT_SWAP_M) >> \
  6868. HTT_TX_MONITOR_CFG_PKT_SWAP_S)
  6869. #define HTT_TX_MONITOR_CFG_PKT_TLV_SET(_var, _val) \
  6870. do { \
  6871. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_SWAP, _val); \
  6872. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_SWAP_S)); \
  6873. } while (0)
  6874. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M 0x04000000
  6875. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S 26
  6876. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_GET(_var) \
  6877. (((_var) & HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M) >> \
  6878. HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)
  6879. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_SET(_var, _val) \
  6880. do { \
  6881. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN, _val); \
  6882. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)); \
  6883. } while (0)
  6884. #define HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_M 0x08000000
  6885. #define HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_S 27
  6886. #define HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_GET(_var) \
  6887. (((_var) & HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_M) >> \
  6888. HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_S)
  6889. #define HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_SET(_var, _val) \
  6890. do { \
  6891. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN, _val); \
  6892. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_MAC_ADDR_FILTER_EN_S)); \
  6893. } while (0)
  6894. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  6895. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S 0
  6896. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_GET(_var) \
  6897. (((_var) & HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M) >> \
  6898. HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)
  6899. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  6900. do { \
  6901. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE, _val); \
  6902. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)); \
  6903. } while (0)
  6904. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  6905. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S 16
  6906. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  6907. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M) >> \
  6908. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)
  6909. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  6910. do { \
  6911. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT, _val); \
  6912. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)); \
  6913. } while (0)
  6914. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  6915. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S 19
  6916. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  6917. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M) >> \
  6918. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)
  6919. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  6920. do { \
  6921. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL, _val); \
  6922. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)); \
  6923. } while (0)
  6924. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  6925. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S 22
  6926. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  6927. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M) >> \
  6928. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)
  6929. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  6930. do { \
  6931. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA, _val); \
  6932. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)); \
  6933. } while (0)
  6934. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M 0x00000007
  6935. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S 0
  6936. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_GET(_var) \
  6937. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M) >> \
  6938. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)
  6939. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_SET(_var, _val) \
  6940. do { \
  6941. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS, _val); \
  6942. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)); \
  6943. } while (0)
  6944. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M 0x00000008
  6945. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S 3
  6946. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_GET(_var) \
  6947. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M) >> \
  6948. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)
  6949. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_SET(_var, _val) \
  6950. do { \
  6951. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT, _val); \
  6952. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)); \
  6953. } while (0)
  6954. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M 0x00000010
  6955. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S 4
  6956. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_GET(_var) \
  6957. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M) >> \
  6958. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)
  6959. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_SET(_var, _val) \
  6960. do { \
  6961. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL, _val); \
  6962. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)); \
  6963. } while (0)
  6964. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M 0x00000020
  6965. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S 5
  6966. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_GET(_var) \
  6967. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M) >> \
  6968. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)
  6969. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_SET(_var, _val) \
  6970. do { \
  6971. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA, _val); \
  6972. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)); \
  6973. } while (0)
  6974. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M 0x00000040
  6975. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S 6
  6976. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_GET(_var) \
  6977. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M) >> \
  6978. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)
  6979. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_SET(_var, _val) \
  6980. do { \
  6981. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT, _val); \
  6982. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)); \
  6983. } while (0)
  6984. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M 0x00000080
  6985. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S 7
  6986. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_GET(_var) \
  6987. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M) >> \
  6988. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)
  6989. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_SET(_var, _val) \
  6990. do { \
  6991. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL, _val); \
  6992. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)); \
  6993. } while (0)
  6994. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M 0x00000100
  6995. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S 8
  6996. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_GET(_var) \
  6997. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M) >> \
  6998. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)
  6999. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_SET(_var, _val) \
  7000. do { \
  7001. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA, _val); \
  7002. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)); \
  7003. } while (0)
  7004. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M 0x00000200
  7005. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S 9
  7006. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_GET(_var) \
  7007. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M) >> \
  7008. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)
  7009. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_SET(_var, _val) \
  7010. do { \
  7011. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT, _val); \
  7012. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)); \
  7013. } while (0)
  7014. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M 0x00000400
  7015. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S 10
  7016. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_GET(_var) \
  7017. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M) >> \
  7018. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)
  7019. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_SET(_var, _val) \
  7020. do { \
  7021. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL, _val); \
  7022. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)); \
  7023. } while (0)
  7024. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M 0x00000800
  7025. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S 11
  7026. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_GET(_var) \
  7027. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M) >> \
  7028. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)
  7029. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_SET(_var, _val) \
  7030. do { \
  7031. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA, _val); \
  7032. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)); \
  7033. } while (0)
  7034. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M 0x00001000
  7035. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S 12
  7036. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_GET(_var) \
  7037. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M) >> \
  7038. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)
  7039. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_SET(_var, _val) \
  7040. do { \
  7041. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT, _val); \
  7042. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)); \
  7043. } while (0)
  7044. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M 0x00002000
  7045. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S 13
  7046. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_GET(_var) \
  7047. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M) >> \
  7048. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)
  7049. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_SET(_var, _val) \
  7050. do { \
  7051. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL, _val); \
  7052. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)); \
  7053. } while (0)
  7054. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M 0x00004000
  7055. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S 14
  7056. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_GET(_var) \
  7057. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M) >> \
  7058. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)
  7059. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_SET(_var, _val) \
  7060. do { \
  7061. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA, _val); \
  7062. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)); \
  7063. } while (0)
  7064. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00008000
  7065. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S 15
  7066. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  7067. (((_var) & HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  7068. HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  7069. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  7070. do { \
  7071. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  7072. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  7073. } while (0)
  7074. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M 0xffffffff
  7075. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S 0
  7076. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_GET(_var) \
  7077. (((_var) & HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M) >> \
  7078. HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)
  7079. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_SET(_var, _val) \
  7080. do { \
  7081. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TLV_FILTER_MASK, _val); \
  7082. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)); \
  7083. } while (0)
  7084. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M 0x000000ff
  7085. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S 0
  7086. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_GET(_var) \
  7087. (((_var) & HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M) >> \
  7088. HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)
  7089. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_SET(_var, _val) \
  7090. do { \
  7091. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK, _val); \
  7092. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)); \
  7093. } while (0)
  7094. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M 0x0000ff00
  7095. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S 8
  7096. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_GET(_var) \
  7097. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M) >> \
  7098. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)
  7099. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_SET(_var, _val) \
  7100. do { \
  7101. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK, _val); \
  7102. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)); \
  7103. } while (0)
  7104. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M 0x00ff0000
  7105. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S 16
  7106. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_GET(_var) \
  7107. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M) >> \
  7108. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)
  7109. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_SET(_var, _val) \
  7110. do { \
  7111. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK, _val); \
  7112. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)); \
  7113. } while (0)
  7114. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M 0xff000000
  7115. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S 24
  7116. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_GET(_var) \
  7117. (((_var) & HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M) >> \
  7118. HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)
  7119. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_SET(_var, _val) \
  7120. do { \
  7121. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK, _val); \
  7122. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)); \
  7123. } while (0)
  7124. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M 0xffffffff
  7125. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S 0
  7126. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_GET(_var) \
  7127. (((_var) & HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M) >> \
  7128. HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)
  7129. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_SET(_var, _val) \
  7130. do { \
  7131. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK, _val); \
  7132. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)); \
  7133. } while (0)
  7134. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M 0x000000ff
  7135. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S 0
  7136. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_GET(_var) \
  7137. (((_var) & HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M) >> \
  7138. HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)
  7139. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_SET(_var, _val) \
  7140. do { \
  7141. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK, _val); \
  7142. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)); \
  7143. } while (0)
  7144. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M 0x0000ff00
  7145. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S 8
  7146. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_GET(_var) \
  7147. (((_var) & HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M) >> \
  7148. HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)
  7149. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_SET(_var, _val) \
  7150. do { \
  7151. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK, _val); \
  7152. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)); \
  7153. } while (0)
  7154. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M 0x00070000
  7155. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S 16
  7156. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_GET(_var) \
  7157. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M) >> \
  7158. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)
  7159. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_SET(_var, _val) \
  7160. do { \
  7161. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK, _val); \
  7162. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)); \
  7163. } while (0)
  7164. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M 0x00080000
  7165. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S 19
  7166. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_GET(_var) \
  7167. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M) >> \
  7168. HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)
  7169. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  7170. do { \
  7171. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT, _val); \
  7172. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)); \
  7173. } while (0)
  7174. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M 0x00100000
  7175. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S 20
  7176. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_GET(_var) \
  7177. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M) >> \
  7178. HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)
  7179. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  7180. do { \
  7181. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL, _val); \
  7182. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)); \
  7183. } while (0)
  7184. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M 0x00200000
  7185. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S 21
  7186. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_GET(_var) \
  7187. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M) >> \
  7188. HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)
  7189. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  7190. do { \
  7191. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_DATA, _val); \
  7192. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)); \
  7193. } while (0)
  7194. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M 0x00000fff
  7195. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S 0
  7196. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_GET(_var) \
  7197. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M) >> \
  7198. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)
  7199. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_SET(_var, _val) \
  7200. do { \
  7201. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK, _val); \
  7202. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)); \
  7203. } while (0)
  7204. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M 0x00fff000
  7205. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S 12
  7206. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_GET(_var) \
  7207. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M) >> \
  7208. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)
  7209. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_SET(_var, _val) \
  7210. do { \
  7211. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK, _val); \
  7212. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)); \
  7213. } while (0)
  7214. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M 0x0000ffff
  7215. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S 0
  7216. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_GET(_var) \
  7217. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M) >> \
  7218. HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)
  7219. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_SET(_var, _val) \
  7220. do { \
  7221. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK, _val); \
  7222. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)); \
  7223. } while (0)
  7224. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M 0xffff0000
  7225. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S 16
  7226. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_GET(_var) \
  7227. (((_var) & HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M) >> \
  7228. HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)
  7229. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_SET(_var, _val) \
  7230. do { \
  7231. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK, _val); \
  7232. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)); \
  7233. } while (0)
  7234. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M 0x000007ff
  7235. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S 0
  7236. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_GET(_var) \
  7237. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M) >> \
  7238. HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)
  7239. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_SET(_var, _val) \
  7240. do { \
  7241. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK, _val); \
  7242. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)); \
  7243. } while (0)
  7244. /*
  7245. * pkt_type_enable_flags
  7246. */
  7247. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_M 0x00000001
  7248. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_S 0
  7249. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_M 0x00000002
  7250. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_S 1
  7251. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_M 0x00000004
  7252. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_S 2
  7253. /*
  7254. * PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING
  7255. */
  7256. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_M 0x00010000
  7257. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_S 16
  7258. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_M 0x00020000
  7259. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_S 17
  7260. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_M 0x00040000
  7261. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_S 18
  7262. #define HTT_TX_MONITOR_CFG_PKT_TYPE_SET(word, httsym, value) \
  7263. do { \
  7264. HTT_CHECK_SET_VAL(httsym, value); \
  7265. (word) |= (value) << httsym##_S; \
  7266. } while (0)
  7267. #define HTT_TX_MONITOR_CFG_PKT_TYPE_GET(word, httsym) \
  7268. (((word) & httsym##_M) >> httsym##_S)
  7269. /* mode -> ENABLE_FLAGS, ENABLE_MSDU_OR_MPDU_LOGGING
  7270. * type -> MGMT, CTRL, DATA*/
  7271. #define htt_tx_ring_pkt_type_set( \
  7272. word, mode, type, val) \
  7273. HTT_TX_MONITOR_CFG_PKT_TYPE_SET( \
  7274. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type, val)
  7275. #define htt_tx_ring_pkt_type_get( \
  7276. word, mode, type) \
  7277. HTT_TX_MONITOR_CFG_PKT_TYPE_GET( \
  7278. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type)
  7279. /* Definition to filter in TLVs */
  7280. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_M 0x00000001
  7281. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_S 0
  7282. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_M 0x00000002
  7283. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_S 1
  7284. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_M 0x00000004
  7285. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_S 2
  7286. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_M 0x00000008
  7287. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_S 3
  7288. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_M 0x00000010
  7289. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_S 4
  7290. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_M 0x00000020
  7291. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_S 5
  7292. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_M 0x00000040
  7293. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_S 6
  7294. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_M 0x00000080
  7295. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_S 7
  7296. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_M 0x00000100
  7297. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_S 8
  7298. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_M 0x00000200
  7299. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_S 9
  7300. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_M 0x00000400
  7301. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_S 10
  7302. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_M 0x00000800
  7303. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_S 11
  7304. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_M 0x00001000
  7305. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_S 12
  7306. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_M 0x00002000
  7307. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_S 13
  7308. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_M 0x00004000
  7309. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_S 14
  7310. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_M 0x00008000
  7311. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_S 15
  7312. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_M 0x00010000
  7313. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_S 16
  7314. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_M 0x00020000
  7315. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_S 17
  7316. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_M 0x00040000
  7317. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_S 18
  7318. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_M 0x00080000
  7319. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_S 19
  7320. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_M 0x00100000
  7321. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_S 20
  7322. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_M 0x00200000
  7323. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_S 21
  7324. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_M 0x00400000
  7325. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_S 22
  7326. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_M 0x00800000
  7327. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_S 23
  7328. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_M 0x01000000
  7329. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_S 24
  7330. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_M 0x02000000
  7331. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_S 25
  7332. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_M 0x04000000
  7333. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_S 26
  7334. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_M 0x08000000
  7335. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_S 27
  7336. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_M 0x10000000
  7337. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_S 28
  7338. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_M 0x20000000
  7339. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_S 29
  7340. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_M 0x40000000
  7341. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_S 30
  7342. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_M 0x80000000
  7343. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_S 31
  7344. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET(word, httsym, enable) \
  7345. do { \
  7346. HTT_CHECK_SET_VAL(httsym, enable); \
  7347. (word) |= (enable) << httsym##_S; \
  7348. } while (0)
  7349. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET(word, httsym) \
  7350. (((word) & httsym##_M) >> httsym##_S)
  7351. #define htt_tx_monitor_tlv_filter_in0_enable_set(word, tlv, enable) \
  7352. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET( \
  7353. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv, enable)
  7354. #define htt_tx_monitor_tlv_filter_in0_enable_get(word, tlv) \
  7355. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET( \
  7356. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv)
  7357. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_M 0x00000001
  7358. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_S 0
  7359. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_M 0x00000002
  7360. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_S 1
  7361. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_M 0x00000004
  7362. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_S 2
  7363. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_M 0x00000008
  7364. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_S 3
  7365. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_M 0x00000010
  7366. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_S 4
  7367. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_M 0x00000020
  7368. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_S 5
  7369. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_M 0x00000040
  7370. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_S 6
  7371. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_M 0x00000080
  7372. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_S 7
  7373. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_M 0x00000100
  7374. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_S 8
  7375. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_M 0x00000200
  7376. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_S 9
  7377. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_M 0x00000400
  7378. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_S 10
  7379. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_M 0x00000800
  7380. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_S 11
  7381. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_M 0x00001000
  7382. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_S 12
  7383. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_M 0x00002000
  7384. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_S 13
  7385. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_M 0x00004000
  7386. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_S 14
  7387. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_M 0x00008000
  7388. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_S 15
  7389. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_M 0x00010000
  7390. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_S 16
  7391. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_M 0x00020000
  7392. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_S 17
  7393. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_M 0x00040000
  7394. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_S 18
  7395. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_M 0x00080000
  7396. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_S 19
  7397. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_M 0x00100000
  7398. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_S 20
  7399. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_M 0x00200000
  7400. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_S 21
  7401. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_M 0x00400000
  7402. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_S 22
  7403. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_M 0x00800000
  7404. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_S 23
  7405. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_M 0x01000000
  7406. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_S 24
  7407. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_M 0x02000000
  7408. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_S 25
  7409. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_M 0x04000000
  7410. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_S 26
  7411. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_M 0x08000000
  7412. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_S 27
  7413. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_M 0x10000000
  7414. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_S 28
  7415. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_M 0x20000000
  7416. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_S 29
  7417. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_M 0x40000000
  7418. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_S 30
  7419. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_M 0x80000000
  7420. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_S 31
  7421. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET(word, httsym, enable) \
  7422. do { \
  7423. HTT_CHECK_SET_VAL(httsym, enable); \
  7424. (word) |= (enable) << httsym##_S; \
  7425. } while (0)
  7426. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET(word, httsym) \
  7427. (((word) & httsym##_M) >> httsym##_S)
  7428. #define htt_tx_monitor_tlv_filter_in1_enable_set(word, tlv, enable) \
  7429. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET( \
  7430. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv, enable)
  7431. #define htt_tx_monitor_tlv_filter_in1_enable_get(word, tlv) \
  7432. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET( \
  7433. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv)
  7434. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_M 0x00000001
  7435. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_S 0
  7436. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_M 0x00000002
  7437. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_S 1
  7438. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_M 0x00000004
  7439. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_S 2
  7440. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_M 0x00000008
  7441. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_S 3
  7442. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_M 0x00000010
  7443. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_S 4
  7444. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_M 0x00000020
  7445. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_S 5
  7446. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_M 0x00000040
  7447. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_S 6
  7448. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_M 0x00000080
  7449. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_S 7
  7450. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_M 0x00000100
  7451. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_S 8
  7452. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_M 0x00000200
  7453. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_S 9
  7454. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_M 0x00000400
  7455. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_S 10
  7456. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_M 0x00000800
  7457. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_S 11
  7458. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_M 0x00001000
  7459. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_S 12
  7460. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_M 0x00002000
  7461. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_S 13
  7462. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_M 0x00004000
  7463. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_S 14
  7464. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_M 0x00008000
  7465. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_S 15
  7466. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_M 0x00010000
  7467. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_S 16
  7468. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_M 0x00020000
  7469. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_S 17
  7470. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_M 0x00040000
  7471. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_S 18
  7472. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_M 0x00080000
  7473. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_S 19
  7474. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_M 0x00100000
  7475. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_S 20
  7476. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_M 0x00200000
  7477. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_S 21
  7478. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_M 0x00400000
  7479. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_S 22
  7480. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_M 0x00800000
  7481. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_S 23
  7482. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_M 0x01000000
  7483. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_S 24
  7484. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_M 0x02000000
  7485. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_S 25
  7486. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_M 0x04000000
  7487. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_S 26
  7488. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_M 0x08000000
  7489. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_S 27
  7490. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_M 0x10000000
  7491. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_S 28
  7492. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_M 0x20000000
  7493. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_S 29
  7494. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_M 0x40000000
  7495. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_S 30
  7496. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_M 0x80000000
  7497. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_S 31
  7498. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET(word, httsym, enable) \
  7499. do { \
  7500. HTT_CHECK_SET_VAL(httsym, enable); \
  7501. (word) |= (enable) << httsym##_S; \
  7502. } while (0)
  7503. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET(word, httsym) \
  7504. (((word) & httsym##_M) >> httsym##_S)
  7505. #define htt_tx_monitor_tlv_filter_in2_enable_set(word, tlv, enable) \
  7506. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET( \
  7507. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv, enable)
  7508. #define htt_tx_monitor_tlv_filter_in2_enable_get(word, tlv) \
  7509. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET( \
  7510. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv)
  7511. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_M 0x00000001
  7512. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_S 0
  7513. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_M 0x00000002
  7514. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_S 1
  7515. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_M 0x00000004
  7516. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_S 2
  7517. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_M 0x00000008
  7518. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_S 3
  7519. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_M 0x00000010
  7520. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_S 4
  7521. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_M 0x00000020
  7522. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_S 5
  7523. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_M 0x00000040
  7524. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_S 6
  7525. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_M 0x00000080
  7526. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_S 7
  7527. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_M 0x00000100
  7528. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_S 8
  7529. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_M 0x00000200
  7530. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_S 9
  7531. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_M 0x00000400
  7532. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_S 10
  7533. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_M 0x00000800
  7534. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_S 11
  7535. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_M 0x00001000
  7536. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_S 12
  7537. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_M 0x00002000
  7538. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_S 13
  7539. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_M 0x00004000
  7540. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_S 14
  7541. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_M 0x00008000
  7542. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_S 15
  7543. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_M 0x00010000
  7544. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_S 16
  7545. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_M 0x00020000
  7546. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_S 17
  7547. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_M 0x00040000
  7548. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_S 18
  7549. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_M 0x00080000
  7550. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_S 19
  7551. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_M 0x00100000
  7552. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_S 20
  7553. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_M 0x00200000
  7554. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_S 21
  7555. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET(word, httsym, enable) \
  7556. do { \
  7557. HTT_CHECK_SET_VAL(httsym, enable); \
  7558. (word) |= (enable) << httsym##_S; \
  7559. } while (0)
  7560. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET(word, httsym) \
  7561. (((word) & httsym##_M) >> httsym##_S)
  7562. #define htt_tx_monitor_tlv_filter_in3_enable_set(word, tlv, enable) \
  7563. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET( \
  7564. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv, enable)
  7565. #define htt_tx_monitor_tlv_filter_in3_enable_get(word, tlv) \
  7566. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET( \
  7567. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv)
  7568. /**
  7569. * @brief host --> target Receive Flow Steering configuration message definition
  7570. *
  7571. * MSG_TYPE => HTT_H2T_MSG_TYPE_RFS_CONFIG
  7572. *
  7573. * host --> target Receive Flow Steering configuration message definition.
  7574. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7575. * The reason for this is we want RFS to be configured and ready before MAC
  7576. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7577. *
  7578. * |31 24|23 16|15 9|8|7 0|
  7579. * |----------------+----------------+----------------+----------------|
  7580. * | reserved |E| msg type |
  7581. * |-------------------------------------------------------------------|
  7582. * Where E = RFS enable flag
  7583. *
  7584. * The RFS_CONFIG message consists of a single 4-byte word.
  7585. *
  7586. * Header fields:
  7587. * - MSG_TYPE
  7588. * Bits 7:0
  7589. * Purpose: identifies this as a RFS config msg
  7590. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  7591. * - RFS_CONFIG
  7592. * Bit 8
  7593. * Purpose: Tells target whether to enable (1) or disable (0)
  7594. * flow steering feature when sending rx indication messages to host
  7595. */
  7596. #define HTT_H2T_RFS_CONFIG_M 0x100
  7597. #define HTT_H2T_RFS_CONFIG_S 8
  7598. #define HTT_RX_RFS_CONFIG_GET(_var) \
  7599. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  7600. HTT_H2T_RFS_CONFIG_S)
  7601. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  7602. do { \
  7603. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  7604. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  7605. } while (0)
  7606. #define HTT_RFS_CFG_REQ_BYTES 4
  7607. /**
  7608. * @brief host -> target FW extended statistics request
  7609. *
  7610. * MSG_TYPE => HTT_H2T_MSG_TYPE_EXT_STATS_REQ
  7611. *
  7612. * @details
  7613. * The following field definitions describe the format of the HTT host
  7614. * to target FW extended stats retrieve message.
  7615. * The message specifies the type of stats the host wants to retrieve.
  7616. *
  7617. * |31 24|23 16|15 8|7 0|
  7618. * |-----------------------------------------------------------|
  7619. * | reserved | stats type | pdev_mask | msg type |
  7620. * |-----------------------------------------------------------|
  7621. * | config param [0] |
  7622. * |-----------------------------------------------------------|
  7623. * | config param [1] |
  7624. * |-----------------------------------------------------------|
  7625. * | config param [2] |
  7626. * |-----------------------------------------------------------|
  7627. * | config param [3] |
  7628. * |-----------------------------------------------------------|
  7629. * | reserved |
  7630. * |-----------------------------------------------------------|
  7631. * | cookie LSBs |
  7632. * |-----------------------------------------------------------|
  7633. * | cookie MSBs |
  7634. * |-----------------------------------------------------------|
  7635. * Header fields:
  7636. * - MSG_TYPE
  7637. * Bits 7:0
  7638. * Purpose: identifies this is a extended stats upload request message
  7639. * Value: 0x10 (HTT_H2T_MSG_TYPE_EXT_STATS_REQ)
  7640. * - PDEV_MASK
  7641. * Bits 8:15
  7642. * Purpose: identifies the mask of PDEVs to retrieve stats from
  7643. * Value: This is a overloaded field, refer to usage and interpretation of
  7644. * PDEV in interface document.
  7645. * Bit 8 : Reserved for SOC stats
  7646. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7647. * Indicates MACID_MASK in DBS
  7648. * - STATS_TYPE
  7649. * Bits 23:16
  7650. * Purpose: identifies which FW statistics to upload
  7651. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7652. * - Reserved
  7653. * Bits 31:24
  7654. * - CONFIG_PARAM [0]
  7655. * Bits 31:0
  7656. * Purpose: give an opaque configuration value to the specified stats type
  7657. * Value: stats-type specific configuration value
  7658. * Refer to htt_stats.h for interpretation for each stats sub_type
  7659. * - CONFIG_PARAM [1]
  7660. * Bits 31:0
  7661. * Purpose: give an opaque configuration value to the specified stats type
  7662. * Value: stats-type specific configuration value
  7663. * Refer to htt_stats.h for interpretation for each stats sub_type
  7664. * - CONFIG_PARAM [2]
  7665. * Bits 31:0
  7666. * Purpose: give an opaque configuration value to the specified stats type
  7667. * Value: stats-type specific configuration value
  7668. * Refer to htt_stats.h for interpretation for each stats sub_type
  7669. * - CONFIG_PARAM [3]
  7670. * Bits 31:0
  7671. * Purpose: give an opaque configuration value to the specified stats type
  7672. * Value: stats-type specific configuration value
  7673. * Refer to htt_stats.h for interpretation for each stats sub_type
  7674. * - Reserved [31:0] for future use.
  7675. * - COOKIE_LSBS
  7676. * Bits 31:0
  7677. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7678. * message with its preceding host->target stats request message.
  7679. * Value: LSBs of the opaque cookie specified by the host-side requestor
  7680. * - COOKIE_MSBS
  7681. * Bits 31:0
  7682. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7683. * message with its preceding host->target stats request message.
  7684. * Value: MSBs of the opaque cookie specified by the host-side requestor
  7685. */
  7686. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  7687. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  7688. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  7689. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7690. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  7691. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  7692. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  7693. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  7694. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  7695. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  7696. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  7697. do { \
  7698. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  7699. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  7700. } while (0)
  7701. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  7702. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  7703. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  7704. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7705. do { \
  7706. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  7707. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  7708. } while (0)
  7709. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  7710. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  7711. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  7712. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  7713. do { \
  7714. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  7715. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  7716. } while (0)
  7717. /**
  7718. * @brief host -> target FW streaming statistics request
  7719. *
  7720. * MSG_TYPE => HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ
  7721. *
  7722. * @details
  7723. * The following field definitions describe the format of the HTT host
  7724. * to target message that requests the target to start or stop producing
  7725. * ongoing stats of the specified type.
  7726. *
  7727. * |31|30 |23 16|15 8|7 0|
  7728. * |-----------------------------------------------------------|
  7729. * |EN| reserved | stats type | reserved | msg type |
  7730. * |-----------------------------------------------------------|
  7731. * | config param [0] |
  7732. * |-----------------------------------------------------------|
  7733. * | config param [1] |
  7734. * |-----------------------------------------------------------|
  7735. * | config param [2] |
  7736. * |-----------------------------------------------------------|
  7737. * | config param [3] |
  7738. * |-----------------------------------------------------------|
  7739. * Where:
  7740. * - EN is an enable/disable flag
  7741. * Header fields:
  7742. * - MSG_TYPE
  7743. * Bits 7:0
  7744. * Purpose: identifies this is a streaming stats upload request message
  7745. * Value: 0x20 (HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ)
  7746. * - STATS_TYPE
  7747. * Bits 23:16
  7748. * Purpose: identifies which FW statistics to upload
  7749. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7750. * Only the htt_dbg_ext_stats_type values identified as streaming
  7751. * stats are valid to specify in this STEAMING_STATS_REQ message.
  7752. * - ENABLE
  7753. * Bit 31
  7754. * Purpose: enable/disable the target's ongoing stats of the specified type
  7755. * Value:
  7756. * 0 - disable ongoing production of the specified stats type
  7757. * 1 - enable ongoing production of the specified stats type
  7758. * - CONFIG_PARAM [0]
  7759. * Bits 31:0
  7760. * Purpose: give an opaque configuration value to the specified stats type
  7761. * Value: stats-type specific configuration value
  7762. * Refer to htt_stats.h for interpretation for each stats sub_type
  7763. * - CONFIG_PARAM [1]
  7764. * Bits 31:0
  7765. * Purpose: give an opaque configuration value to the specified stats type
  7766. * Value: stats-type specific configuration value
  7767. * Refer to htt_stats.h for interpretation for each stats sub_type
  7768. * - CONFIG_PARAM [2]
  7769. * Bits 31:0
  7770. * Purpose: give an opaque configuration value to the specified stats type
  7771. * Value: stats-type specific configuration value
  7772. * Refer to htt_stats.h for interpretation for each stats sub_type
  7773. * - CONFIG_PARAM [3]
  7774. * Bits 31:0
  7775. * Purpose: give an opaque configuration value to the specified stats type
  7776. * Value: stats-type specific configuration value
  7777. * Refer to htt_stats.h for interpretation for each stats sub_type
  7778. */
  7779. #define HTT_H2T_STREAMING_STATS_REQ_MSG_SZ 20 /* bytes */
  7780. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7781. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S 16
  7782. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_M 0x80000000
  7783. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_S 31
  7784. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_GET(_var) \
  7785. (((_var) & HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M) >> \
  7786. HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)
  7787. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7788. do { \
  7789. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE, _val); \
  7790. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)); \
  7791. } while (0)
  7792. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_GET(_var) \
  7793. (((_var) & HTT_H2T_STREAMING_STATS_REQ_ENABLE_M) >> \
  7794. HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)
  7795. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_SET(_var, _val) \
  7796. do { \
  7797. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_ENABLE, _val); \
  7798. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)); \
  7799. } while (0)
  7800. /**
  7801. * @brief host -> target FW PPDU_STATS request message
  7802. *
  7803. * MSG_TYPE => HTT_H2T_MSG_TYPE_PPDU_STATS_CFG
  7804. *
  7805. * @details
  7806. * The following field definitions describe the format of the HTT host
  7807. * to target FW for PPDU_STATS_CFG msg.
  7808. * The message allows the host to configure the PPDU_STATS_IND messages
  7809. * produced by the target.
  7810. *
  7811. * |31 24|23 16|15 8|7 0|
  7812. * |-----------------------------------------------------------|
  7813. * | REQ bit mask | pdev_mask | msg type |
  7814. * |-----------------------------------------------------------|
  7815. * Header fields:
  7816. * - MSG_TYPE
  7817. * Bits 7:0
  7818. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  7819. * Value: 0x11 (HTT_H2T_MSG_TYPE_PPDU_STATS_CFG)
  7820. * - PDEV_MASK
  7821. * Bits 8:15
  7822. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  7823. * Value: This is a overloaded field, refer to usage and interpretation of
  7824. * PDEV in interface document.
  7825. * Bit 8 : Reserved for SOC stats
  7826. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7827. * Indicates MACID_MASK in DBS
  7828. * - REQ_TLV_BIT_MASK
  7829. * Bits 16:31
  7830. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  7831. * needs to be included in the target's PPDU_STATS_IND messages.
  7832. * Value: refer htt_ppdu_stats_tlv_tag_t
  7833. *
  7834. */
  7835. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  7836. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  7837. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  7838. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  7839. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  7840. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  7841. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  7842. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  7843. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  7844. do { \
  7845. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  7846. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  7847. } while (0)
  7848. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  7849. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  7850. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  7851. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  7852. do { \
  7853. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  7854. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  7855. } while (0)
  7856. /**
  7857. * @brief Host-->target HTT RX FSE setup message
  7858. *
  7859. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  7860. *
  7861. * @details
  7862. * Through this message, the host will provide details of the flow tables
  7863. * in host DDR along with hash keys.
  7864. * This message can be sent per SOC or per PDEV, which is differentiated
  7865. * by pdev id values.
  7866. * The host will allocate flow search table and sends table size,
  7867. * physical DMA address of flow table, and hash keys to firmware to
  7868. * program into the RXOLE FSE HW block.
  7869. *
  7870. * The following field definitions describe the format of the RX FSE setup
  7871. * message sent from the host to target
  7872. *
  7873. * Header fields:
  7874. * dword0 - b'7:0 - msg_type: This will be set to
  7875. * 0x12 (HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG)
  7876. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7877. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7878. * pdev's LMAC ring.
  7879. * b'31:16 - reserved : Reserved for future use
  7880. * dword1 - b'19:0 - number of records: This field indicates the number of
  7881. * entries in the flow table. For example: 8k number of
  7882. * records is equivalent to
  7883. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  7884. * b'27:20 - max search: This field specifies the skid length to FSE
  7885. * parser HW module whenever match is not found at the
  7886. * exact index pointed by hash.
  7887. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  7888. * Refer htt_ip_da_sa_prefix below for more details.
  7889. * b'31:30 - reserved: Reserved for future use
  7890. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  7891. * table allocated by host in DDR
  7892. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  7893. * table allocated by host in DDR
  7894. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  7895. * entry hashing
  7896. *
  7897. *
  7898. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  7899. * |---------------------------------------------------------------|
  7900. * | reserved | pdev_id | MSG_TYPE |
  7901. * |---------------------------------------------------------------|
  7902. * |resvd|IPDSA| max_search | Number of records |
  7903. * |---------------------------------------------------------------|
  7904. * | base address lo |
  7905. * |---------------------------------------------------------------|
  7906. * | base address high |
  7907. * |---------------------------------------------------------------|
  7908. * | toeplitz key 31_0 |
  7909. * |---------------------------------------------------------------|
  7910. * | toeplitz key 63_32 |
  7911. * |---------------------------------------------------------------|
  7912. * | toeplitz key 95_64 |
  7913. * |---------------------------------------------------------------|
  7914. * | toeplitz key 127_96 |
  7915. * |---------------------------------------------------------------|
  7916. * | toeplitz key 159_128 |
  7917. * |---------------------------------------------------------------|
  7918. * | toeplitz key 191_160 |
  7919. * |---------------------------------------------------------------|
  7920. * | toeplitz key 223_192 |
  7921. * |---------------------------------------------------------------|
  7922. * | toeplitz key 255_224 |
  7923. * |---------------------------------------------------------------|
  7924. * | toeplitz key 287_256 |
  7925. * |---------------------------------------------------------------|
  7926. * | reserved | toeplitz key 314_288(26:0 bits) |
  7927. * |---------------------------------------------------------------|
  7928. * where:
  7929. * IPDSA = ip_da_sa
  7930. */
  7931. /**
  7932. * @brief: htt_ip_da_sa_prefix
  7933. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  7934. * IPv6 addresses beginning with 0x20010db8 are reserved for
  7935. * documentation per RFC3849
  7936. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  7937. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  7938. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  7939. */
  7940. enum htt_ip_da_sa_prefix {
  7941. HTT_RX_IPV6_20010db8,
  7942. HTT_RX_IPV4_MAPPED_IPV6,
  7943. HTT_RX_IPV4_COMPATIBLE_IPV6,
  7944. HTT_RX_IPV6_64FF9B,
  7945. };
  7946. /**
  7947. * @brief Host-->target HTT RX FISA configure and enable
  7948. *
  7949. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FISA_CFG
  7950. *
  7951. * @details
  7952. * The host will send this command down to configure and enable the FISA
  7953. * operational params.
  7954. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  7955. * register.
  7956. * Should configure both the MACs.
  7957. *
  7958. * dword0 - b'7:0 - msg_type:
  7959. * This will be set to 0x15 (HTT_H2T_MSG_TYPE_RX_FISA_CFG)
  7960. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7961. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7962. * pdev's LMAC ring.
  7963. * b'31:16 - reserved : Reserved for future use
  7964. *
  7965. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  7966. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  7967. * packets. 1 flow search will be skipped
  7968. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  7969. * tcp,udp packets
  7970. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  7971. * calculation
  7972. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  7973. * calculation
  7974. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  7975. * calculation
  7976. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  7977. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  7978. * length
  7979. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  7980. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  7981. * length
  7982. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  7983. * num jump
  7984. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  7985. * num jump
  7986. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  7987. * data type switch has happened for MPDU Sequence num jump
  7988. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  7989. * for MPDU Sequence num jump
  7990. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  7991. * for decrypt errors
  7992. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  7993. * while aggregating a msdu
  7994. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  7995. * The aggregation is done until (number of MSDUs aggregated
  7996. * < LIMIT + 1)
  7997. * b'31:18 - Reserved
  7998. *
  7999. * fisa_control_value - 32bit value FW can write to register
  8000. *
  8001. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  8002. * Threshold value for FISA timeout (units are microseconds).
  8003. * When the global timestamp exceeds this threshold, FISA
  8004. * aggregation will be restarted.
  8005. * A value of 0 means timeout is disabled.
  8006. * Compare the threshold register with timestamp field in
  8007. * flow entry to generate timeout for the flow.
  8008. *
  8009. * |31 18 |17 16|15 8|7 0|
  8010. * |-------------------------------------------------------------|
  8011. * | reserved | pdev_mask | msg type |
  8012. * |-------------------------------------------------------------|
  8013. * | reserved | FISA_CTRL |
  8014. * |-------------------------------------------------------------|
  8015. * | FISA_TIMEOUT_THRESH |
  8016. * |-------------------------------------------------------------|
  8017. */
  8018. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  8019. A_UINT32 msg_type:8,
  8020. pdev_id:8,
  8021. reserved0:16;
  8022. /**
  8023. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  8024. * [17:0]
  8025. */
  8026. union {
  8027. /*
  8028. * fisa_control_bits structure is deprecated.
  8029. * Please use fisa_control_bits_v2 going forward.
  8030. */
  8031. struct {
  8032. A_UINT32 fisa_enable: 1,
  8033. ipsec_skip_search: 1,
  8034. nontcp_skip_search: 1,
  8035. add_ipv4_fixed_hdr_len: 1,
  8036. add_ipv6_fixed_hdr_len: 1,
  8037. add_tcp_fixed_hdr_len: 1,
  8038. add_udp_hdr_len: 1,
  8039. chksum_cum_ip_len_en: 1,
  8040. disable_tid_check: 1,
  8041. disable_ta_check: 1,
  8042. disable_qos_check: 1,
  8043. disable_raw_check: 1,
  8044. disable_decrypt_err_check: 1,
  8045. disable_msdu_drop_check: 1,
  8046. fisa_aggr_limit: 4,
  8047. reserved: 14;
  8048. } fisa_control_bits;
  8049. struct {
  8050. A_UINT32 fisa_enable: 1,
  8051. fisa_aggr_limit: 6,
  8052. reserved: 25;
  8053. } fisa_control_bits_v2;
  8054. A_UINT32 fisa_control_value;
  8055. } u_fisa_control;
  8056. /**
  8057. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  8058. * timeout threshold for aggregation. Unit in usec.
  8059. * [31:0]
  8060. */
  8061. A_UINT32 fisa_timeout_threshold;
  8062. } POSTPACK;
  8063. /* DWord 0: pdev-ID */
  8064. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  8065. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  8066. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  8067. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  8068. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  8069. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  8070. do { \
  8071. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  8072. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  8073. } while (0)
  8074. /* Dword 1: fisa_control_value fisa config */
  8075. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  8076. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  8077. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  8078. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  8079. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  8080. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  8081. do { \
  8082. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  8083. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  8084. } while (0)
  8085. /* Dword 1: fisa_control_value ipsec_skip_search */
  8086. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  8087. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  8088. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  8089. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  8090. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  8091. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  8092. do { \
  8093. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  8094. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  8095. } while (0)
  8096. /* Dword 1: fisa_control_value non_tcp_skip_search */
  8097. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  8098. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  8099. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  8100. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  8101. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  8102. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  8103. do { \
  8104. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  8105. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  8106. } while (0)
  8107. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  8108. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  8109. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  8110. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  8111. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  8112. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  8113. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  8114. do { \
  8115. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  8116. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  8117. } while (0)
  8118. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  8119. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  8120. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  8121. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  8122. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  8123. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  8124. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  8125. do { \
  8126. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  8127. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  8128. } while (0)
  8129. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  8130. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  8131. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  8132. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  8133. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  8134. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  8135. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  8136. do { \
  8137. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  8138. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  8139. } while (0)
  8140. /* Dword 1: fisa_control_value add_udp_hdr_len */
  8141. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  8142. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  8143. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  8144. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  8145. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  8146. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  8147. do { \
  8148. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  8149. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  8150. } while (0)
  8151. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  8152. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  8153. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  8154. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  8155. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  8156. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  8157. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  8158. do { \
  8159. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  8160. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  8161. } while (0)
  8162. /* Dword 1: fisa_control_value disable_tid_check */
  8163. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  8164. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  8165. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  8166. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  8167. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  8168. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  8169. do { \
  8170. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  8171. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  8172. } while (0)
  8173. /* Dword 1: fisa_control_value disable_ta_check */
  8174. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  8175. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  8176. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  8177. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  8178. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  8179. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  8180. do { \
  8181. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  8182. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  8183. } while (0)
  8184. /* Dword 1: fisa_control_value disable_qos_check */
  8185. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  8186. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  8187. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  8188. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  8189. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  8190. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  8191. do { \
  8192. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  8193. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  8194. } while (0)
  8195. /* Dword 1: fisa_control_value disable_raw_check */
  8196. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  8197. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  8198. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  8199. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  8200. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  8201. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  8202. do { \
  8203. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  8204. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  8205. } while (0)
  8206. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  8207. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  8208. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  8209. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  8210. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  8211. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  8212. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  8213. do { \
  8214. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  8215. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  8216. } while (0)
  8217. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  8218. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  8219. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  8220. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  8221. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  8222. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  8223. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  8224. do { \
  8225. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  8226. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  8227. } while (0)
  8228. /* Dword 1: fisa_control_value fisa_aggr_limit */
  8229. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  8230. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  8231. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  8232. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  8233. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  8234. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  8235. do { \
  8236. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  8237. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  8238. } while (0)
  8239. /* Dword 1: fisa_control_value fisa config */
  8240. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
  8241. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
  8242. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
  8243. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
  8244. HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
  8245. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
  8246. do { \
  8247. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
  8248. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
  8249. } while (0)
  8250. /* Dword 1: fisa_control_value fisa_aggr_limit */
  8251. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000007e
  8252. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
  8253. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
  8254. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
  8255. HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
  8256. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
  8257. do { \
  8258. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
  8259. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
  8260. } while (0)
  8261. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  8262. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  8263. pdev_id:8,
  8264. reserved0:16;
  8265. A_UINT32 num_records:20,
  8266. max_search:8,
  8267. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  8268. reserved1:2;
  8269. A_UINT32 base_addr_lo;
  8270. A_UINT32 base_addr_hi;
  8271. A_UINT32 toeplitz31_0;
  8272. A_UINT32 toeplitz63_32;
  8273. A_UINT32 toeplitz95_64;
  8274. A_UINT32 toeplitz127_96;
  8275. A_UINT32 toeplitz159_128;
  8276. A_UINT32 toeplitz191_160;
  8277. A_UINT32 toeplitz223_192;
  8278. A_UINT32 toeplitz255_224;
  8279. A_UINT32 toeplitz287_256;
  8280. A_UINT32 toeplitz314_288:27,
  8281. reserved2:5;
  8282. } POSTPACK;
  8283. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  8284. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  8285. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  8286. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  8287. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  8288. /* DWORD 0: Pdev ID */
  8289. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  8290. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  8291. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  8292. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  8293. HTT_RX_FSE_SETUP_PDEV_ID_S)
  8294. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  8295. do { \
  8296. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  8297. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  8298. } while (0)
  8299. /* DWORD 1:num of records */
  8300. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  8301. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  8302. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  8303. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  8304. HTT_RX_FSE_SETUP_NUM_REC_S)
  8305. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  8306. do { \
  8307. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  8308. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  8309. } while (0)
  8310. /* DWORD 1:max_search */
  8311. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  8312. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  8313. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  8314. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  8315. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  8316. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  8317. do { \
  8318. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  8319. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  8320. } while (0)
  8321. /* DWORD 1:ip_da_sa prefix */
  8322. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  8323. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  8324. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  8325. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  8326. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  8327. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  8328. do { \
  8329. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  8330. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  8331. } while (0)
  8332. /* DWORD 2: Base Address LO */
  8333. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  8334. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  8335. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  8336. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  8337. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  8338. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  8339. do { \
  8340. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  8341. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  8342. } while (0)
  8343. /* DWORD 3: Base Address High */
  8344. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  8345. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  8346. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  8347. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  8348. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  8349. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  8350. do { \
  8351. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  8352. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  8353. } while (0)
  8354. /* DWORD 4-12: Hash Value */
  8355. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  8356. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  8357. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  8358. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  8359. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  8360. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  8361. do { \
  8362. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  8363. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  8364. } while (0)
  8365. /* DWORD 13: Hash Value 314:288 bits */
  8366. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  8367. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  8368. HTT_RX_FSE_SETUP_HASH_314_288_S)
  8369. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  8370. do { \
  8371. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  8372. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  8373. } while (0)
  8374. /**
  8375. * @brief Host-->target HTT RX FSE operation message
  8376. *
  8377. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  8378. *
  8379. * @details
  8380. * The host will send this Flow Search Engine (FSE) operation message for
  8381. * every flow add/delete operation.
  8382. * The FSE operation includes FSE full cache invalidation or individual entry
  8383. * invalidation.
  8384. * This message can be sent per SOC or per PDEV which is differentiated
  8385. * by pdev id values.
  8386. *
  8387. * |31 16|15 8|7 1|0|
  8388. * |-------------------------------------------------------------|
  8389. * | reserved | pdev_id | MSG_TYPE |
  8390. * |-------------------------------------------------------------|
  8391. * | reserved | operation |I|
  8392. * |-------------------------------------------------------------|
  8393. * | ip_src_addr_31_0 |
  8394. * |-------------------------------------------------------------|
  8395. * | ip_src_addr_63_32 |
  8396. * |-------------------------------------------------------------|
  8397. * | ip_src_addr_95_64 |
  8398. * |-------------------------------------------------------------|
  8399. * | ip_src_addr_127_96 |
  8400. * |-------------------------------------------------------------|
  8401. * | ip_dst_addr_31_0 |
  8402. * |-------------------------------------------------------------|
  8403. * | ip_dst_addr_63_32 |
  8404. * |-------------------------------------------------------------|
  8405. * | ip_dst_addr_95_64 |
  8406. * |-------------------------------------------------------------|
  8407. * | ip_dst_addr_127_96 |
  8408. * |-------------------------------------------------------------|
  8409. * | l4_dst_port | l4_src_port |
  8410. * | (32-bit SPI incase of IPsec) |
  8411. * |-------------------------------------------------------------|
  8412. * | reserved | l4_proto |
  8413. * |-------------------------------------------------------------|
  8414. *
  8415. * where I is 1-bit ipsec_valid.
  8416. *
  8417. * The following field definitions describe the format of the RX FSE operation
  8418. * message sent from the host to target for every add/delete flow entry to flow
  8419. * table.
  8420. *
  8421. * Header fields:
  8422. * dword0 - b'7:0 - msg_type: This will be set to
  8423. * 0x13 (HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG)
  8424. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8425. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8426. * specified pdev's LMAC ring.
  8427. * b'31:16 - reserved : Reserved for future use
  8428. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  8429. * (Internet Protocol Security).
  8430. * IPsec describes the framework for providing security at
  8431. * IP layer. IPsec is defined for both versions of IP:
  8432. * IPV4 and IPV6.
  8433. * Please refer to htt_rx_flow_proto enumeration below for
  8434. * more info.
  8435. * ipsec_valid = 1 for IPSEC packets
  8436. * ipsec_valid = 0 for IP Packets
  8437. * b'7:1 - operation: This indicates types of FSE operation.
  8438. * Refer to htt_rx_fse_operation enumeration:
  8439. * 0 - No Cache Invalidation required
  8440. * 1 - Cache invalidate only one entry given by IP
  8441. * src/dest address at DWORD[2:9]
  8442. * 2 - Complete FSE Cache Invalidation
  8443. * 3 - FSE Disable
  8444. * 4 - FSE Enable
  8445. * b'31:8 - reserved: Reserved for future use
  8446. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  8447. * for per flow addition/deletion
  8448. * For IPV4 src/dest addresses, the first A_UINT32 is used
  8449. * and the subsequent 3 A_UINT32 will be padding bytes.
  8450. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  8451. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  8452. * from 0 to 65535 but only 0 to 1023 are designated as
  8453. * well-known ports. Refer to [RFC1700] for more details.
  8454. * This field is valid only if
  8455. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8456. * - L4 dest port (31:16): 16-bit Destination Port numbers
  8457. * range from 0 to 65535 but only 0 to 1023 are designated
  8458. * as well-known ports. Refer to [RFC1700] for more details.
  8459. * This field is valid only if
  8460. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8461. * - SPI (31:0): Security Parameters Index is an
  8462. * identification tag added to the header while using IPsec
  8463. * for tunneling the IP traffici.
  8464. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  8465. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  8466. * Assigned Internet Protocol Numbers.
  8467. * l4_proto numbers for standard protocol like UDP/TCP
  8468. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  8469. * l4_proto = 17 for UDP etc.
  8470. * b'31:8 - reserved: Reserved for future use.
  8471. *
  8472. */
  8473. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  8474. A_UINT32 msg_type:8,
  8475. pdev_id:8,
  8476. reserved0:16;
  8477. A_UINT32 ipsec_valid:1,
  8478. operation:7,
  8479. reserved1:24;
  8480. A_UINT32 ip_src_addr_31_0;
  8481. A_UINT32 ip_src_addr_63_32;
  8482. A_UINT32 ip_src_addr_95_64;
  8483. A_UINT32 ip_src_addr_127_96;
  8484. A_UINT32 ip_dest_addr_31_0;
  8485. A_UINT32 ip_dest_addr_63_32;
  8486. A_UINT32 ip_dest_addr_95_64;
  8487. A_UINT32 ip_dest_addr_127_96;
  8488. union {
  8489. A_UINT32 spi;
  8490. struct {
  8491. A_UINT32 l4_src_port:16,
  8492. l4_dest_port:16;
  8493. } ip;
  8494. } u;
  8495. A_UINT32 l4_proto:8,
  8496. reserved:24;
  8497. } POSTPACK;
  8498. /**
  8499. * @brief Host-->target HTT RX Full monitor mode register configuration message
  8500. *
  8501. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE
  8502. *
  8503. * @details
  8504. * The host will send this Full monitor mode register configuration message.
  8505. * This message can be sent per SOC or per PDEV which is differentiated
  8506. * by pdev id values.
  8507. *
  8508. * |31 16|15 11|10 8|7 3|2|1|0|
  8509. * |-------------------------------------------------------------|
  8510. * | reserved | pdev_id | MSG_TYPE |
  8511. * |-------------------------------------------------------------|
  8512. * | reserved |Release Ring |N|Z|E|
  8513. * |-------------------------------------------------------------|
  8514. *
  8515. * where E is 1-bit full monitor mode enable/disable.
  8516. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  8517. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  8518. *
  8519. * The following field definitions describe the format of the full monitor
  8520. * mode configuration message sent from the host to target for each pdev.
  8521. *
  8522. * Header fields:
  8523. * dword0 - b'7:0 - msg_type: This will be set to
  8524. * 0x17 (HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE)
  8525. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8526. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8527. * specified pdev's LMAC ring.
  8528. * b'31:16 - reserved : Reserved for future use.
  8529. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  8530. * monitor mode rxdma register is to be enabled or disabled.
  8531. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  8532. * additional descriptors at ppdu end for zero mpdus
  8533. * enabled or disabled.
  8534. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  8535. * additional descriptors at ppdu end for non zero mpdus
  8536. * enabled or disabled.
  8537. * b'10:3 - release_ring: This indicates the destination ring
  8538. * selection for the descriptor at the end of PPDU
  8539. * 0 - REO ring select
  8540. * 1 - FW ring select
  8541. * 2 - SW ring select
  8542. * 3 - Release ring select
  8543. * Refer to htt_rx_full_mon_release_ring.
  8544. * b'31:11 - reserved for future use
  8545. */
  8546. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  8547. A_UINT32 msg_type:8,
  8548. pdev_id:8,
  8549. reserved0:16;
  8550. A_UINT32 full_monitor_mode_enable:1,
  8551. addnl_descs_zero_mpdus_end:1,
  8552. addnl_descs_non_zero_mpdus_end:1,
  8553. release_ring:8,
  8554. reserved1:21;
  8555. } POSTPACK;
  8556. /**
  8557. * Enumeration for full monitor mode destination ring select
  8558. * 0 - REO destination ring select
  8559. * 1 - FW destination ring select
  8560. * 2 - SW destination ring select
  8561. * 3 - Release destination ring select
  8562. */
  8563. enum htt_rx_full_mon_release_ring {
  8564. HTT_RX_MON_RING_REO,
  8565. HTT_RX_MON_RING_FW,
  8566. HTT_RX_MON_RING_SW,
  8567. HTT_RX_MON_RING_RELEASE,
  8568. };
  8569. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  8570. /* DWORD 0: Pdev ID */
  8571. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  8572. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  8573. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  8574. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  8575. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  8576. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  8577. do { \
  8578. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  8579. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  8580. } while (0)
  8581. /* DWORD 1:ENABLE */
  8582. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  8583. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  8584. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  8585. do { \
  8586. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  8587. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  8588. } while (0)
  8589. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  8590. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  8591. /* DWORD 1:ZERO_MPDU */
  8592. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  8593. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  8594. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  8595. do { \
  8596. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  8597. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  8598. } while (0)
  8599. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  8600. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  8601. /* DWORD 1:NON_ZERO_MPDU */
  8602. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  8603. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  8604. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  8605. do { \
  8606. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  8607. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  8608. } while (0)
  8609. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  8610. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  8611. /* DWORD 1:RELEASE_RINGS */
  8612. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  8613. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  8614. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  8615. do { \
  8616. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  8617. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  8618. } while (0)
  8619. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  8620. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  8621. /**
  8622. * Enumeration for IP Protocol or IPSEC Protocol
  8623. * IPsec describes the framework for providing security at IP layer.
  8624. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  8625. */
  8626. enum htt_rx_flow_proto {
  8627. HTT_RX_FLOW_IP_PROTO,
  8628. HTT_RX_FLOW_IPSEC_PROTO,
  8629. };
  8630. /**
  8631. * Enumeration for FSE Cache Invalidation
  8632. * 0 - No Cache Invalidation required
  8633. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  8634. * 2 - Complete FSE Cache Invalidation
  8635. * 3 - FSE Disable
  8636. * 4 - FSE Enable
  8637. */
  8638. enum htt_rx_fse_operation {
  8639. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  8640. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  8641. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  8642. HTT_RX_FSE_DISABLE,
  8643. HTT_RX_FSE_ENABLE,
  8644. };
  8645. /* DWORD 0: Pdev ID */
  8646. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  8647. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  8648. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  8649. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  8650. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  8651. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  8652. do { \
  8653. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  8654. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  8655. } while (0)
  8656. /* DWORD 1:IP PROTO or IPSEC */
  8657. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  8658. #define HTT_RX_FSE_IPSEC_VALID_S 0
  8659. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  8660. do { \
  8661. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  8662. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  8663. } while (0)
  8664. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  8665. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  8666. /* DWORD 1:FSE Operation */
  8667. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  8668. #define HTT_RX_FSE_OPERATION_S 1
  8669. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  8670. do { \
  8671. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  8672. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  8673. } while (0)
  8674. #define HTT_RX_FSE_OPERATION_GET(word) \
  8675. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  8676. /* DWORD 2-9:IP Address */
  8677. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  8678. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  8679. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  8680. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  8681. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  8682. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  8683. do { \
  8684. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  8685. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  8686. } while (0)
  8687. /* DWORD 10:Source Port Number */
  8688. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  8689. #define HTT_RX_FSE_SOURCEPORT_S 0
  8690. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  8691. do { \
  8692. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  8693. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  8694. } while (0)
  8695. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  8696. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  8697. /* DWORD 11:Destination Port Number */
  8698. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  8699. #define HTT_RX_FSE_DESTPORT_S 16
  8700. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  8701. do { \
  8702. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  8703. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  8704. } while (0)
  8705. #define HTT_RX_FSE_DESTPORT_GET(word) \
  8706. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  8707. /* DWORD 10-11:SPI (In case of IPSEC) */
  8708. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  8709. #define HTT_RX_FSE_OPERATION_SPI_S 0
  8710. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  8711. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  8712. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  8713. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  8714. do { \
  8715. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  8716. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  8717. } while (0)
  8718. /* DWORD 12:L4 PROTO */
  8719. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  8720. #define HTT_RX_FSE_L4_PROTO_S 0
  8721. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  8722. do { \
  8723. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  8724. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  8725. } while (0)
  8726. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  8727. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  8728. /**
  8729. * @brief host --> target Receive to configure the RxOLE 3-tuple Hash
  8730. *
  8731. * MSG_TYPE => HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  8732. *
  8733. * |31 24|23 |15 8|7 3|2|1|0|
  8734. * |----------------+----------------+----------------+----------------|
  8735. * | reserved | pdev_id | msg_type |
  8736. * |---------------------------------+----------------+----------------|
  8737. * | reserved |G|E|F|
  8738. * |---------------------------------+----------------+----------------|
  8739. * Where E = Configure the target to provide the 3-tuple hash value in
  8740. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  8741. * F = Configure the target to provide the 3-tuple hash value in
  8742. * flow_id_toeplitz field of rx_msdu_start tlv
  8743. * G = Configure the target to provide the 3-tuple based flow
  8744. * classification search
  8745. *
  8746. * The following field definitions describe the format of the 3 tuple hash value
  8747. * message sent from the host to target as part of initialization sequence.
  8748. *
  8749. * Header fields:
  8750. * dword0 - b'7:0 - msg_type: This will be set to
  8751. * 0x16 (HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG)
  8752. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8753. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8754. * specified pdev's LMAC ring.
  8755. * b'31:16 - reserved : Reserved for future use
  8756. * dword1 - b'0 - flow_id_toeplitz_field_enable
  8757. * b'1 - toeplitz_hash_2_or_4_field_enable
  8758. * b'2 - flow_classification_3_tuple_field_enable
  8759. * b'31:3 - reserved : Reserved for future use
  8760. * ---------+------+----------------------------------------------------------
  8761. * bit1 | bit0 | Functionality
  8762. * ---------+------+----------------------------------------------------------
  8763. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  8764. * | | in flow_id_toeplitz field
  8765. * ---------+------+----------------------------------------------------------
  8766. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  8767. * | | in toeplitz_hash_2_or_4 field
  8768. * ---------+------+----------------------------------------------------------
  8769. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  8770. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  8771. * ---------+------+----------------------------------------------------------
  8772. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  8773. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  8774. * | | toeplitz_hash_2_or_4 field
  8775. *----------------------------------------------------------------------------
  8776. */
  8777. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  8778. A_UINT32 msg_type :8,
  8779. pdev_id :8,
  8780. reserved0 :16;
  8781. A_UINT32 flow_id_toeplitz_field_enable :1,
  8782. toeplitz_hash_2_or_4_field_enable :1,
  8783. flow_classification_3_tuple_field_enable :1,
  8784. reserved1 :29;
  8785. } POSTPACK;
  8786. /* DWORD0 : pdev_id configuration Macros */
  8787. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  8788. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  8789. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  8790. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  8791. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  8792. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  8793. do { \
  8794. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  8795. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  8796. } while (0)
  8797. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  8798. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x00000001
  8799. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  8800. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  8801. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  8802. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  8803. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  8804. do { \
  8805. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  8806. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  8807. } while (0)
  8808. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x00000002
  8809. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  8810. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  8811. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  8812. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  8813. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  8814. do { \
  8815. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  8816. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  8817. } while (0)
  8818. #define HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_M 0x00000004
  8819. #define HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_S 2
  8820. #define HTT_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_GET(_var) \
  8821. (((_var) & HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_M) >> \
  8822. HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_S)
  8823. #define HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_SET(_var, _val) \
  8824. do { \
  8825. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE, _val); \
  8826. ((_var) |= ((_val) << HTT_H2T_FLOW_CLASSIFY_3_TUPLE_FIELD_ENABLE_S)); \
  8827. } while (0)
  8828. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  8829. /**
  8830. * @brief host --> target Host PA Address Size
  8831. *
  8832. * MSG_TYPE => HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE
  8833. *
  8834. * @details
  8835. * The HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE message is sent by the host to
  8836. * provide the physical start address and size of each of the memory
  8837. * areas within host DDR that the target FW may need to access.
  8838. *
  8839. * For example, the host can use this message to allow the target FW
  8840. * to set up access to the host's pools of TQM link descriptors.
  8841. * The message would appear as follows:
  8842. *
  8843. * |31 24|23 16|15 8|7 0|
  8844. * |----------------+----------------+----------------+----------------|
  8845. * | reserved | num_entries | msg_type |
  8846. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8847. * | mem area 0 size |
  8848. * |----------------+----------------+----------------+----------------|
  8849. * | mem area 0 physical_address_lo |
  8850. * |----------------+----------------+----------------+----------------|
  8851. * | mem area 0 physical_address_hi |
  8852. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8853. * | mem area 1 size |
  8854. * |----------------+----------------+----------------+----------------|
  8855. * | mem area 1 physical_address_lo |
  8856. * |----------------+----------------+----------------+----------------|
  8857. * | mem area 1 physical_address_hi |
  8858. * |----------------+----------------+----------------+----------------|
  8859. * ...
  8860. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8861. * | mem area N size |
  8862. * |----------------+----------------+----------------+----------------|
  8863. * | mem area N physical_address_lo |
  8864. * |----------------+----------------+----------------+----------------|
  8865. * | mem area N physical_address_hi |
  8866. * |----------------+----------------+----------------+----------------|
  8867. *
  8868. * The message is interpreted as follows:
  8869. * dword0 - b'0:7 - msg_type: This will be set to
  8870. * 0x18 (HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE)
  8871. * b'8:15 - number_entries: Indicated the number of host memory
  8872. * areas specified within the remainder of the message
  8873. * b'16:31 - reserved.
  8874. * dword1 - b'0:31 - memory area 0 size in bytes
  8875. * dword2 - b'0:31 - memory area 0 physical address, lower 32 bits
  8876. * dword3 - b'0:31 - memory area 0 physical address, upper 32 bits
  8877. * and similar for memory area 1 through memory area N.
  8878. */
  8879. PREPACK struct htt_h2t_host_paddr_size {
  8880. A_UINT32 msg_type: 8,
  8881. num_entries: 8,
  8882. reserved: 16;
  8883. } POSTPACK;
  8884. PREPACK struct htt_h2t_host_paddr_size_entry_t {
  8885. A_UINT32 size;
  8886. A_UINT32 physical_address_lo;
  8887. A_UINT32 physical_address_hi;
  8888. } POSTPACK;
  8889. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE \
  8890. (sizeof(struct htt_h2t_host_paddr_size_entry_t))
  8891. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_DWORDS \
  8892. (HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE >> 2)
  8893. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M 0x0000FF00
  8894. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S 8
  8895. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_GET(_var) \
  8896. (((_var) & HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M) >> \
  8897. HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)
  8898. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_SET(_var, _val) \
  8899. do { \
  8900. HTT_CHECK_SET_VAL(HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES, _val); \
  8901. ((_var) |= ((_val) << HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)); \
  8902. } while (0)
  8903. /**
  8904. * @brief host --> target Host RXDMA RXOLE PPE register configuration
  8905. *
  8906. * MSG_TYPE => HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG
  8907. *
  8908. * @details
  8909. * The HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG message is sent by the host to
  8910. * provide the PPE DS register confiuration for RXOLE and RXDMA.
  8911. *
  8912. * The message would appear as follows:
  8913. *
  8914. * |31 19|18 |17 |16 |15 |14 |13 9|8|7 0|
  8915. * |---------------------------------+---+---+----------+-+-----------|
  8916. * | reserved |IFO|DNO|DRO|IBO|MIO| RDI |O| msg_type |
  8917. * |---------------------+---+---+---+---+---+----------+-+-----------|
  8918. *
  8919. *
  8920. * The message is interpreted as follows:
  8921. * dword0 - b'0:7 - msg_type: This will be set to
  8922. * 0x19 (HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG)
  8923. * b'8 - override bit to drive MSDUs to PPE ring
  8924. * b'9:13 - REO destination ring indication
  8925. * b'14 - Multi buffer msdu override enable bit
  8926. * b'15 - Intra BSS override
  8927. * b'16 - Decap raw override
  8928. * b'17 - Decap Native wifi override
  8929. * b'18 - IP frag override
  8930. * b'19:31 - reserved
  8931. */
  8932. PREPACK struct htt_h2t_msg_type_rxdma_rxole_ppe_cfg_t {
  8933. A_UINT32 msg_type: 8, /* HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG */
  8934. override: 1,
  8935. reo_destination_indication: 5,
  8936. multi_buffer_msdu_override_en: 1,
  8937. intra_bss_override: 1,
  8938. decap_raw_override: 1,
  8939. decap_nwifi_override: 1,
  8940. ip_frag_override: 1,
  8941. reserved: 13;
  8942. } POSTPACK;
  8943. /* DWORD 0: Override */
  8944. #define HTT_PPE_CFG_OVERRIDE_M 0x00000100
  8945. #define HTT_PPE_CFG_OVERRIDE_S 8
  8946. #define HTT_PPE_CFG_OVERRIDE_GET(_var) \
  8947. (((_var) & HTT_PPE_CFG_OVERRIDE_M) >> \
  8948. HTT_PPE_CFG_OVERRIDE_S)
  8949. #define HTT_PPE_CFG_OVERRIDE_SET(_var, _val) \
  8950. do { \
  8951. HTT_CHECK_SET_VAL(HTT_PPE_CFG_OVERRIDE, _val); \
  8952. ((_var) |= ((_val) << HTT_PPE_CFG_OVERRIDE_S)); \
  8953. } while (0)
  8954. /* DWORD 0: REO Destination Indication*/
  8955. #define HTT_PPE_CFG_REO_DEST_IND_M 0x00003E00
  8956. #define HTT_PPE_CFG_REO_DEST_IND_S 9
  8957. #define HTT_PPE_CFG_REO_DEST_IND_GET(_var) \
  8958. (((_var) & HTT_PPE_CFG_REO_DEST_IND_M) >> \
  8959. HTT_PPE_CFG_REO_DEST_IND_S)
  8960. #define HTT_PPE_CFG_REO_DEST_IND_SET(_var, _val) \
  8961. do { \
  8962. HTT_CHECK_SET_VAL(HTT_PPE_CFG_REO_DEST_IND, _val); \
  8963. ((_var) |= ((_val) << HTT_PPE_CFG_REO_DEST_IND_S)); \
  8964. } while (0)
  8965. /* DWORD 0: Multi buffer MSDU override */
  8966. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M 0x00004000
  8967. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S 14
  8968. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_GET(_var) \
  8969. (((_var) & HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M) >> \
  8970. HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)
  8971. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_SET(_var, _val) \
  8972. do { \
  8973. HTT_CHECK_SET_VAL(HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN, _val); \
  8974. ((_var) |= ((_val) << HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)); \
  8975. } while (0)
  8976. /* DWORD 0: Intra BSS override */
  8977. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M 0x00008000
  8978. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S 15
  8979. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_GET(_var) \
  8980. (((_var) & HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M) >> \
  8981. HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)
  8982. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_SET(_var, _val) \
  8983. do { \
  8984. HTT_CHECK_SET_VAL(HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN, _val); \
  8985. ((_var) |= ((_val) << HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)); \
  8986. } while (0)
  8987. /* DWORD 0: Decap RAW override */
  8988. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M 0x00010000
  8989. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S 16
  8990. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_GET(_var) \
  8991. (((_var) & HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M) >> \
  8992. HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)
  8993. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_SET(_var, _val) \
  8994. do { \
  8995. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN, _val); \
  8996. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)); \
  8997. } while (0)
  8998. /* DWORD 0: Decap NWIFI override */
  8999. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M 0x00020000
  9000. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S 17
  9001. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_GET(_var) \
  9002. (((_var) & HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M) >> \
  9003. HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)
  9004. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_SET(_var, _val) \
  9005. do { \
  9006. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN, _val); \
  9007. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)); \
  9008. } while (0)
  9009. /* DWORD 0: IP frag override */
  9010. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M 0x00040000
  9011. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S 18
  9012. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_GET(_var) \
  9013. (((_var) & HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M) >> \
  9014. HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)
  9015. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_SET(_var, _val) \
  9016. do { \
  9017. HTT_CHECK_SET_VAL(HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN, _val); \
  9018. ((_var) |= ((_val) << HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)); \
  9019. } while (0)
  9020. /*
  9021. * MSG_TYPE => HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG
  9022. *
  9023. * @details
  9024. * The following field definitions describe the format of the HTT host
  9025. * to target FW VDEV TX RX stats retrieve message.
  9026. * The message specifies the type of stats the host wants to retrieve.
  9027. *
  9028. * |31 27|26 25|24 17|16|15 8|7 0|
  9029. * |-----------------------------------------------------------|
  9030. * | rsvd | R | Periodic Int| E| pdev_id | msg type |
  9031. * |-----------------------------------------------------------|
  9032. * | vdev_id lower bitmask |
  9033. * |-----------------------------------------------------------|
  9034. * | vdev_id upper bitmask |
  9035. * |-----------------------------------------------------------|
  9036. * Header fields:
  9037. * Where:
  9038. * dword0 - b'7:0 - msg_type: This will be set to
  9039. * 0x1a (HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG)
  9040. * b'15:8 - pdev id
  9041. * b'16(E) - Enable/Disable the vdev HW stats
  9042. * b'17:24(PI) - Periodic Interval, units = 8 ms, e.g. 125 -> 1000 ms
  9043. * b'25:26(R) - Reset stats bits
  9044. * 0: don't reset stats
  9045. * 1: reset stats once
  9046. * 2: reset stats at the start of each periodic interval
  9047. * b'27:31 - reserved for future use
  9048. * dword1 - b'0:31 - vdev_id lower bitmask
  9049. * dword2 - b'0:31 - vdev_id upper bitmask
  9050. */
  9051. PREPACK struct htt_h2t_vdevs_txrx_stats_cfg {
  9052. A_UINT32 msg_type :8,
  9053. pdev_id :8,
  9054. enable :1,
  9055. periodic_interval :8,
  9056. reset_stats_bits :2,
  9057. reserved0 :5;
  9058. A_UINT32 vdev_id_lower_bitmask;
  9059. A_UINT32 vdev_id_upper_bitmask;
  9060. } POSTPACK;
  9061. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M 0xFF00
  9062. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S 8
  9063. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_GET(_var) \
  9064. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M) >> \
  9065. HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)
  9066. #define HTT_RX_VDEVS_TXRX_STATS_PDEV_ID_SET(_var, _val) \
  9067. do { \
  9068. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID, _val); \
  9069. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)); \
  9070. } while (0)
  9071. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M 0x10000
  9072. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S 16
  9073. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_GET(_var) \
  9074. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M) >> \
  9075. HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)
  9076. #define HTT_RX_VDEVS_TXRX_STATS_ENABLE_SET(_var, _val) \
  9077. do { \
  9078. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_ENABLE, _val); \
  9079. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)); \
  9080. } while (0)
  9081. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M 0x1FE0000
  9082. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S 17
  9083. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_GET(_var) \
  9084. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M) >> \
  9085. HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)
  9086. #define HTT_RX_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_SET(_var, _val) \
  9087. do { \
  9088. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL, _val); \
  9089. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)); \
  9090. } while (0)
  9091. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M 0x6000000
  9092. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S 25
  9093. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_GET(_var) \
  9094. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M) >> \
  9095. HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)
  9096. #define HTT_RX_VDEVS_TXRX_STATS_RESET_STATS_BITS_SET(_var, _val) \
  9097. do { \
  9098. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS, _val); \
  9099. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)); \
  9100. } while (0)
  9101. /*
  9102. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ
  9103. *
  9104. * @details
  9105. * The SAWF_DEF_QUEUES_MAP_REQ message is sent by the host to link
  9106. * the default MSDU queues for one of the TIDs within the specified peer
  9107. * to the specified service class.
  9108. * The TID is indirectly specified - each service class is associated
  9109. * with a TID. All default MSDU queues for this peer-TID will be
  9110. * linked to the service class in question.
  9111. *
  9112. * |31 16|15 8|7 0|
  9113. * |------------------------------+--------------+--------------|
  9114. * | peer ID | svc class ID | msg type |
  9115. * |------------------------------------------------------------|
  9116. * Header fields:
  9117. * dword0 - b'7:0 - msg_type: This will be set to
  9118. * 0x1c (HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ)
  9119. * b'15:8 - service class ID
  9120. * b'31:16 - peer ID
  9121. */
  9122. PREPACK struct htt_h2t_sawf_def_queues_map_req {
  9123. A_UINT32 msg_type :8,
  9124. svc_class_id :8,
  9125. peer_id :16;
  9126. } POSTPACK;
  9127. #define HTT_SAWF_DEF_QUEUES_MAP_REQ_BYTES 4
  9128. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  9129. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S 8
  9130. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_GET(_var) \
  9131. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M) >> \
  9132. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S)
  9133. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_SET(_var, _val) \
  9134. do { \
  9135. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID, _val); \
  9136. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S));\
  9137. } while (0)
  9138. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M 0xFFFF0000
  9139. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S 16
  9140. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_GET(_var) \
  9141. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M) >> \
  9142. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)
  9143. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_SET(_var, _val) \
  9144. do { \
  9145. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID, _val); \
  9146. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)); \
  9147. } while (0)
  9148. /*
  9149. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ
  9150. *
  9151. * @details
  9152. * The SAWF_DEF_QUEUES_UNMAP_REQ message is sent by the host to
  9153. * remove the linkage of the specified peer-TID's MSDU queues to
  9154. * service classes.
  9155. *
  9156. * |31 16|15 8|7 0|
  9157. * |------------------------------+--------------+--------------|
  9158. * | peer ID | svc class ID | msg type |
  9159. * |------------------------------------------------------------|
  9160. * Header fields:
  9161. * dword0 - b'7:0 - msg_type: This will be set to
  9162. * 0x1d (HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ)
  9163. * b'15:8 - service class ID
  9164. * b'31:16 - peer ID
  9165. * A HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD
  9166. * value for peer ID indicates that the target should
  9167. * apply the UNMAP_REQ to all peers.
  9168. */
  9169. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD 0xff
  9170. PREPACK struct htt_h2t_sawf_def_queues_unmap_req {
  9171. A_UINT32 msg_type :8,
  9172. svc_class_id :8,
  9173. peer_id :16;
  9174. } POSTPACK;
  9175. #define HTT_SAWF_DEF_QUEUES_UNMAP_REQ_BYTES 4
  9176. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  9177. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S 8
  9178. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_GET(word0) \
  9179. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M) >> \
  9180. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)
  9181. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_SET(word0, _val) \
  9182. do { \
  9183. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID, _val); \
  9184. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)); \
  9185. } while (0)
  9186. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M 0xFFFF0000
  9187. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S 16
  9188. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_GET(word0) \
  9189. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M) >> \
  9190. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)
  9191. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_SET(word0, _val) \
  9192. do { \
  9193. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID, _val); \
  9194. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)); \
  9195. } while (0)
  9196. /*
  9197. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ
  9198. *
  9199. * @details
  9200. * The SAWF_DEF_QUEUES_MAP_REPORT_REQ message is sent by the host to
  9201. * request the target to report what service class the default MSDU queues
  9202. * of the specified TIDs within the peer are linked to.
  9203. * The target will respond with a SAWF_DEF_QUEUES_MAP_REPORT_CONF message
  9204. * to report what service class (if any) the default MSDU queues for
  9205. * each of the specified TIDs are linked to.
  9206. *
  9207. * |31 16|15 8|7 1| 0|
  9208. * |------------------------------+--------------+--------------|
  9209. * | peer ID | TID mask | msg type |
  9210. * |------------------------------------------------------------|
  9211. * | reserved |ETO|
  9212. * |------------------------------------------------------------|
  9213. * Header fields:
  9214. * dword0 - b'7:0 - msg_type: This will be set to
  9215. * 0x1e (HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ)
  9216. * b'15:8 - TID mask
  9217. * b'31:16 - peer ID
  9218. * dword1 - b'0 - "Existing Tids Only" flag
  9219. * If this flag is set, the DEF_QUEUES_MAP_REPORT_CONF
  9220. * message generated by this REQ will only show the
  9221. * mapping for TIDs that actually exist in the target's
  9222. * peer object.
  9223. * Any TIDs that are covered by a MAP_REQ but which
  9224. * do not actually exist will be shown as being
  9225. * unmapped (i.e. svc class ID 0xff).
  9226. * If this flag is cleared, the MAP_REPORT_CONF message
  9227. * will consider not only the mapping of TIDs currently
  9228. * existing in the peer, but also the mapping that will
  9229. * be applied for any TID objects created within this
  9230. * peer in the future.
  9231. * b'31:1 - reserved for future use
  9232. */
  9233. PREPACK struct htt_h2t_sawf_def_queues_map_report_req {
  9234. A_UINT32 msg_type :8,
  9235. tid_mask :8,
  9236. peer_id :16;
  9237. A_UINT32 existing_tids_only:1,
  9238. reserved :31;
  9239. } POSTPACK;
  9240. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_REQ_BYTES 8
  9241. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M 0x0000FF00
  9242. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S 8
  9243. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_GET(word0) \
  9244. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M) >> \
  9245. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S)
  9246. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_SET(word0, _val) \
  9247. do { \
  9248. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK, _val); \
  9249. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S));\
  9250. } while (0)
  9251. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M 0xFFFF0000
  9252. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S 16
  9253. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_GET(word0) \
  9254. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M) >> \
  9255. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)
  9256. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_SET(word0, _val) \
  9257. do { \
  9258. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID, _val); \
  9259. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)); \
  9260. } while (0)
  9261. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M 0x00000001
  9262. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S 0
  9263. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_GET(word1) \
  9264. (((word1) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M) >> \
  9265. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)
  9266. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_SET(word1, _val) \
  9267. do { \
  9268. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY, _val); \
  9269. ((word1) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)); \
  9270. } while (0)
  9271. /**
  9272. * @brief Format of shared memory between Host and Target
  9273. * for UMAC recovery feature messaging.
  9274. * @details
  9275. * This is shared memory between Host and Target allocated
  9276. * and used in chips where UMAC recovery feature is supported.
  9277. * This shared memory is allocated per SOC level by Host since each
  9278. * SOC's target Q6FW needs to communicate independently to the Host
  9279. * through its own shared memory.
  9280. * If target sets a bit in t2h_msg (provided it's valid bit offset)
  9281. * then host interprets it as a new message from target.
  9282. * Host clears that particular read bit in t2h_msg after each read
  9283. * operation. It is vice versa for h2t_msg. At any given point
  9284. * of time there is expected to be only one bit set
  9285. * either in t2h_msg or h2t_msg (referring to valid bit offset).
  9286. *
  9287. * The message is interpreted as follows:
  9288. * dword0 - b'0:31 - magic_num: Magic number for the shared memory region
  9289. * added for debuggability purpose.
  9290. * dword1 - b'0 - do_pre_reset
  9291. * b'1 - do_post_reset_start
  9292. * b'2 - do_post_reset_complete
  9293. * b'3 - initiate_umac_recovery
  9294. * b'4 - initiate_target_recovery_sync_using_umac
  9295. * b'5:31 - rsvd_t2h
  9296. * dword2 - b'0 - pre_reset_done
  9297. * b'1 - post_reset_start_done
  9298. * b'2 - post_reset_complete_done
  9299. * b'3 - start_pre_reset (deprecated)
  9300. * b'4:31 - rsvd_h2t
  9301. */
  9302. PREPACK typedef struct {
  9303. /** Magic number added for debuggability. */
  9304. A_UINT32 magic_num;
  9305. union {
  9306. /*
  9307. * BIT [0] :- T2H msg to do pre-reset
  9308. * BIT [1] :- T2H msg to do post-reset start
  9309. * BIT [2] :- T2H msg to do post-reset complete
  9310. * BIT [3] :- T2H msg to indicate to Host that
  9311. * a trigger request for MLO UMAC Recovery
  9312. * is received for UMAC hang.
  9313. * BIT [4] :- T2H msg to indicate to Host that
  9314. * a trigger request for MLO UMAC Recovery
  9315. * is received for Mode-1 Target Recovery.
  9316. * BIT [31 : 5] :- reserved
  9317. */
  9318. A_UINT32 t2h_msg;
  9319. struct {
  9320. A_UINT32
  9321. do_pre_reset: 1, /* BIT [0] */
  9322. do_post_reset_start: 1, /* BIT [1] */
  9323. do_post_reset_complete: 1, /* BIT [2] */
  9324. initiate_umac_recovery: 1, /* BIT [3] */
  9325. initiate_target_recovery_sync_using_umac: 1, /* BIT [4] */
  9326. rsvd_t2h: 27; /* BIT [31:5] */
  9327. };
  9328. };
  9329. union {
  9330. /*
  9331. * BIT [0] :- H2T msg to send pre-reset done
  9332. * BIT [1] :- H2T msg to send post-reset start done
  9333. * BIT [2] :- H2T msg to send post-reset complete done
  9334. * BIT [3] :- H2T msg to start pre-reset. This is deprecated.
  9335. * BIT [31 : 4] :- reserved
  9336. */
  9337. A_UINT32 h2t_msg;
  9338. struct {
  9339. A_UINT32 pre_reset_done : 1, /* BIT [0] */
  9340. post_reset_start_done : 1, /* BIT [1] */
  9341. post_reset_complete_done : 1, /* BIT [2] */
  9342. start_pre_reset : 1, /* BIT [3] */
  9343. rsvd_h2t : 28; /* BIT [31 : 4] */
  9344. };
  9345. };
  9346. } POSTPACK htt_umac_hang_recovery_msg_shmem_t;
  9347. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES \
  9348. (sizeof(htt_umac_hang_recovery_msg_shmem_t))
  9349. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DWORDS \
  9350. (HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES >> 2)
  9351. /* dword1 - b'0 - do_pre_reset */
  9352. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M 0x00000001
  9353. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S 0
  9354. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_GET(word1) \
  9355. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M) >> \
  9356. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S)
  9357. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_SET(word1, _val) \
  9358. do { \
  9359. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET, _val); \
  9360. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S));\
  9361. } while (0)
  9362. /* dword1 - b'1 - do_post_reset_start */
  9363. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M 0x00000002
  9364. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S 1
  9365. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_GET(word1) \
  9366. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M) >> \
  9367. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S)
  9368. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_SET(word1, _val) \
  9369. do { \
  9370. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START, _val); \
  9371. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S));\
  9372. } while (0)
  9373. /* dword1 - b'2 - do_post_reset_complete */
  9374. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M 0x00000004
  9375. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S 2
  9376. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_GET(word1) \
  9377. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M) >> \
  9378. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S)
  9379. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_SET(word1, _val) \
  9380. do { \
  9381. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE, _val); \
  9382. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S));\
  9383. } while (0)
  9384. /* dword1 - b'3 - initiate_umac_recovery */
  9385. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M 0x00000008
  9386. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S 3
  9387. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_GET(word1) \
  9388. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M) >> \
  9389. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S)
  9390. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_SET(word1, _val) \
  9391. do { \
  9392. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY, _val); \
  9393. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S));\
  9394. } while (0)
  9395. /* dword1 - b'4 - initiate_target_recovery_sync_using_umac */
  9396. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M 0x00000010
  9397. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S 4
  9398. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_GET(word1) \
  9399. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M) >> \
  9400. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S)
  9401. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_SET(word1, _val) \
  9402. do { \
  9403. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC, _val); \
  9404. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S));\
  9405. } while (0)
  9406. /* dword2 - b'0 - pre_reset_done */
  9407. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M 0x00000001
  9408. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S 0
  9409. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_GET(word2) \
  9410. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M) >> \
  9411. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S)
  9412. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_SET(word2, _val) \
  9413. do { \
  9414. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE, _val); \
  9415. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S));\
  9416. } while (0)
  9417. /* dword2 - b'1 - post_reset_start_done */
  9418. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M 0x00000002
  9419. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S 1
  9420. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_GET(word2) \
  9421. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M) >> \
  9422. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S)
  9423. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_SET(word2, _val) \
  9424. do { \
  9425. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE, _val); \
  9426. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S));\
  9427. } while (0)
  9428. /* dword2 - b'2 - post_reset_complete_done */
  9429. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M 0x00000004
  9430. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S 2
  9431. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_GET(word2) \
  9432. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M) >> \
  9433. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S)
  9434. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_SET(word2, _val) \
  9435. do { \
  9436. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE, _val); \
  9437. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S));\
  9438. } while (0)
  9439. /* dword2 - b'3 - start_pre_reset */
  9440. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M 0x00000008
  9441. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S 3
  9442. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_GET(word2) \
  9443. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M) >> \
  9444. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S)
  9445. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_SET(word2, _val) \
  9446. do { \
  9447. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET, _val); \
  9448. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S));\
  9449. } while (0)
  9450. /**
  9451. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message
  9452. *
  9453. * @details
  9454. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message is sent
  9455. * by the host to provide prerequisite info to target for the UMAC hang
  9456. * recovery feature.
  9457. * The info sent in this H2T message are T2H message method, H2T message
  9458. * method, T2H MSI interrupt number and physical start address, size of
  9459. * the shared memory (refers to the shared memory dedicated for messaging
  9460. * between host and target when the DUT is in UMAC hang recovery mode).
  9461. * This H2T message is expected to be only sent if the WMI service bit
  9462. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target.
  9463. *
  9464. * |31 16|15 12|11 8|7 0|
  9465. * |-------------------------------+--------------+--------------+------------|
  9466. * | reserved |h2t msg method|t2h msg method| msg_type |
  9467. * |--------------------------------------------------------------------------|
  9468. * | t2h msi interrupt number |
  9469. * |--------------------------------------------------------------------------|
  9470. * | shared memory area size |
  9471. * |--------------------------------------------------------------------------|
  9472. * | shared memory area physical address low |
  9473. * |--------------------------------------------------------------------------|
  9474. * | shared memory area physical address high |
  9475. * |--------------------------------------------------------------------------|
  9476. *
  9477. * The message is interpreted as follows:
  9478. * dword0 - b'0:7 - msg_type
  9479. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP)
  9480. * b'8:11 - t2h_msg_method: indicates method to be used for
  9481. * T2H communication in UMAC hang recovery mode.
  9482. * Value zero indicates MSI interrupt (default method).
  9483. * Refer to htt_umac_hang_recovery_msg_method enum.
  9484. * b'12:15 - h2t_msg_method: indicates method to be used for
  9485. * H2T communication in UMAC hang recovery mode.
  9486. * Value zero indicates polling by target for this h2t msg
  9487. * during UMAC hang recovery mode.
  9488. * Refer to htt_umac_hang_recovery_msg_method enum.
  9489. * b'16:31 - reserved.
  9490. * dword1 - b'0:31 - t2h_msi_data: MSI data to be used for
  9491. * T2H communication in UMAC hang recovery mode.
  9492. * dword2 - b'0:31 - size: size of shared memory dedicated for messaging
  9493. * only when in UMAC hang recovery mode.
  9494. * This refers to size in bytes.
  9495. * dword3 - b'0:31 - physical_address_lo: lower 32 bit physical address
  9496. * of the shared memory dedicated for messaging only when
  9497. * in UMAC hang recovery mode.
  9498. * dword4 - b'0:31 - physical_address_hi: higher 32 bit physical address
  9499. * of the shared memory dedicated for messaging only when
  9500. * in UMAC hang recovery mode.
  9501. */
  9502. /* t2h_msg_method and h2t_msg_method */
  9503. enum htt_umac_hang_recovery_msg_method {
  9504. htt_umac_hang_recovery_msg_t2h_msi_and_h2t_polling = 0,
  9505. };
  9506. PREPACK typedef struct {
  9507. A_UINT32 msg_type : 8,
  9508. t2h_msg_method : 4,
  9509. h2t_msg_method : 4,
  9510. reserved : 16;
  9511. A_UINT32 t2h_msi_data;
  9512. /* size bytes and physical address of shared memory. */
  9513. struct htt_h2t_host_paddr_size_entry_t msg_shared_mem;
  9514. } POSTPACK htt_h2t_umac_hang_recovery_prerequisite_setup_t;
  9515. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES \
  9516. (sizeof(htt_h2t_umac_hang_recovery_prerequisite_setup_t))
  9517. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_DWORDS \
  9518. (HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES >> 2)
  9519. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M 0x00000F00
  9520. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S 8
  9521. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_GET(word0) \
  9522. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M) >> \
  9523. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S)
  9524. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_SET(word0, _val) \
  9525. do { \
  9526. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD, _val); \
  9527. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S));\
  9528. } while (0)
  9529. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M 0x0000F000
  9530. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S 12
  9531. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_GET(word0) \
  9532. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M) >> \
  9533. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S)
  9534. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_SET(word0, _val) \
  9535. do { \
  9536. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD, _val); \
  9537. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S));\
  9538. } while (0)
  9539. /**
  9540. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET message
  9541. *
  9542. * @details
  9543. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET is a SOC level
  9544. * HTT message sent by the host to indicate that the target needs to start the
  9545. * UMAC hang recovery feature from the point of pre-reset routine.
  9546. * The purpose of this H2T message is to have host synchronize and trigger
  9547. * UMAC recovery across all targets.
  9548. * The info sent in this H2T message is the flag to indicate whether the
  9549. * target needs to execute UMAC-recovery in context of the Initiator or
  9550. * Non-Initiator.
  9551. * This H2T message is expected to be sent as response to the
  9552. * initiate_umac_recovery indication from the Initiator target attached to
  9553. * this same host.
  9554. * This H2T message is expected to be only sent if the WMI service bit
  9555. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target
  9556. * and HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP was sent
  9557. * beforehand.
  9558. *
  9559. * |31 10|9|8|7 0|
  9560. * |-----------------------------------------------------------|
  9561. * | reserved |U|I| msg_type |
  9562. * |-----------------------------------------------------------|
  9563. * Where:
  9564. * I = is_initiator
  9565. * U = is_umac_hang
  9566. *
  9567. * The message is interpreted as follows:
  9568. * dword0 - b'0:7 - msg_type
  9569. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET)
  9570. * b'8 - is_initiator: indicates whether the target needs to
  9571. * execute the UMAC-recovery in context of the Initiator or
  9572. * Non-Initiator.
  9573. * The value zero indicates this target is Non-Initiator.
  9574. * b'9 - is_umac_hang: indicates whether MLO UMAC recovery
  9575. * executed in context of UMAC hang or Target recovery.
  9576. * b'10:31 - reserved.
  9577. */
  9578. PREPACK typedef struct {
  9579. A_UINT32 msg_type : 8,
  9580. is_initiator : 1,
  9581. is_umac_hang : 1,
  9582. reserved : 22;
  9583. } POSTPACK htt_h2t_umac_hang_recovery_start_pre_reset_t;
  9584. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES \
  9585. (sizeof(htt_h2t_umac_hang_recovery_start_pre_reset_t))
  9586. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_DWORDS \
  9587. (HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES >> 2)
  9588. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M 0x00000100
  9589. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S 8
  9590. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_GET(word0) \
  9591. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M) >> \
  9592. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S)
  9593. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_SET(word0, _val) \
  9594. do { \
  9595. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR, _val); \
  9596. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S));\
  9597. } while (0)
  9598. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M 0x00000200
  9599. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S 9
  9600. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_GET(word0) \
  9601. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M) >> \
  9602. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S)
  9603. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_SET(word0, _val) \
  9604. do { \
  9605. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG, _val); \
  9606. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S));\
  9607. } while (0)
  9608. /*
  9609. * @brief host -> target HTT RX_CCE_SUPER_RULE_SETUP message
  9610. *
  9611. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP
  9612. *
  9613. * @details
  9614. * Host sends RX_CCE_SUPER_RULE setup message to target, in order to request,
  9615. * install or uninstall rx cce super rules to match certain kind of packets
  9616. * with specific parameters. Target sets up HW registers based on setup message
  9617. * and always confirms back to Host.
  9618. *
  9619. * The message would appear as follows:
  9620. * |31 24|23 16|15 8|7 0|
  9621. * |-----------------+-----------------+-----------------+-----------------|
  9622. * | reserved | operation | pdev_id | msg_type |
  9623. * |-----------------------------------------------------------------------|
  9624. * | cce_super_rule_param[0] |
  9625. * |-----------------------------------------------------------------------|
  9626. * | cce_super_rule_param[1] |
  9627. * |-----------------------------------------------------------------------|
  9628. *
  9629. * The message is interpreted as follows:
  9630. * dword0 - b'0:7 - msg_type: This will be set to
  9631. * 0x23 (HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP)
  9632. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is for
  9633. * b'16:23 - operation: Identify operation to be taken,
  9634. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  9635. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL
  9636. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE
  9637. * b'24:31 - reserved
  9638. * dword1~10 - cce_super_rule_param[0]:
  9639. * contains parameters used to setup RX_CCE_SUPER_RULE_0
  9640. * dword11~20 - cce_super_rule_param[1]:
  9641. * contains parameters used to setup RX_CCE_SUPER_RULE_1
  9642. *
  9643. * Each cce_super_rule_param structure would appear as follows:
  9644. * |31 24|23 16|15 8|7 0|
  9645. * |-----------------+-----------------+-----------------+-----------------|
  9646. * |src_ipv6_addr[3] |src_ipv6_addr[2] |src_ipv6_addr[1] |src_ipv6_addr[0] |
  9647. * |/src_ipv4_addr[3]|/src_ipv4_addr[2]|/src_ipv4_addr[1]|/src_ipv4_addr[0]|
  9648. * |-----------------------------------------------------------------------|
  9649. * |src_ipv6_addr[7] |src_ipv6_addr[6] |src_ipv6_addr[5] |src_ipv6_addr[4] |
  9650. * |-----------------------------------------------------------------------|
  9651. * |src_ipv6_addr[11]|src_ipv6_addr[10]|src_ipv6_addr[9] |src_ipv6_addr[8] |
  9652. * |-----------------------------------------------------------------------|
  9653. * |src_ipv6_addr[15]|src_ipv6_addr[14]|src_ipv6_addr[13]|src_ipv6_addr[12]|
  9654. * |-----------------------------------------------------------------------|
  9655. * |dst_ipv6_addr[3] |dst_ipv6_addr[2] |dst_ipv6_addr[1] |dst_ipv6_addr[0] |
  9656. * |/dst_ipv4_addr[3]|/dst_ipv4_addr[2]|/dst_ipv4_addr[1]|/dst_ipv4_addr[0]|
  9657. * |-----------------------------------------------------------------------|
  9658. * |dst_ipv6_addr[7] |dst_ipv6_addr[6] |dst_ipv6_addr[5] |dst_ipv6_addr[4] |
  9659. * |-----------------------------------------------------------------------|
  9660. * |dst_ipv6_addr[11]|dst_ipv6_addr[10]|dst_ipv6_addr[9] |dst_ipv6_addr[8] |
  9661. * |-----------------------------------------------------------------------|
  9662. * |dst_ipv6_addr[15]|dst_ipv6_addr[14]|dst_ipv6_addr[13]|dst_ipv6_addr[12]|
  9663. * |-----------------------------------------------------------------------|
  9664. * | is_valid | l4_type | l3_type |
  9665. * |-----------------------------------------------------------------------|
  9666. * | l4_dst_port | l4_src_port |
  9667. * |-----------------------------------------------------------------------|
  9668. *
  9669. * The cce_super_rule_param[0] structure is interpreted as follows:
  9670. * dword1 - b'0:7 - src_ipv6_addr[0]: b'120:127 of source ipv6 address
  9671. * (or src_ipv4_addr[0]: b'24:31 of source ipv4 address,
  9672. * in case of ipv4)
  9673. * b'8:15 - src_ipv6_addr[1]: b'112:119 of source ipv6 address
  9674. * (or src_ipv4_addr[1]: b'16:23 of source ipv4 address,
  9675. * in case of ipv4)
  9676. * b'16:23 - src_ipv6_addr[2]: b'104:111 of source ipv6 address
  9677. * (or src_ipv4_addr[2]: b'8:15 of source ipv4 address,
  9678. * in case of ipv4)
  9679. * b'24:31 - src_ipv6_addr[3]: b'96:103 of source ipv6 address
  9680. * (or src_ipv4_addr[3]: b'0:7 of source ipv4 address,
  9681. * in case of ipv4)
  9682. * dword2 - b'0:7 - src_ipv6_addr[4]: b'88:95 of source ipv6 address
  9683. * b'8:15 - src_ipv6_addr[5]: b'80:87 of source ipv6 address
  9684. * b'16:23 - src_ipv6_addr[6]: b'72:79 of source ipv6 address
  9685. * b'24:31 - src_ipv6_addr[7]: b'64:71 of source ipv6 address
  9686. * dword3 - b'0:7 - src_ipv6_addr[8]: b'56:63 of source ipv6 address
  9687. * b'8:15 - src_ipv6_addr[9]: b'48:55 of source ipv6 address
  9688. * b'16:23 - src_ipv6_addr[10]: b'40:47 of source ipv6 address
  9689. * b'24:31 - src_ipv6_addr[11]: b'32:39 of source ipv6 address
  9690. * dword4 - b'0:7 - src_ipv6_addr[12]: b'24:31 of source ipv6 address
  9691. * b'8:15 - src_ipv6_addr[13]: b'16:23 of source ipv6 address
  9692. * b'16:23 - src_ipv6_addr[14]: b'8:15 of source ipv6 address
  9693. * b'24:31 - src_ipv6_addr[15]: b'0:7 of source ipv6 address
  9694. * dword5 - b'0:7 - dst_ipv6_addr[0]: b'120:127 of destination ipv6 address
  9695. * (or dst_ipv4_addr[0]: b'24:31 of destination
  9696. * ipv4 address, in case of ipv4)
  9697. * b'8:15 - dst_ipv6_addr[1]: b'112:119 of destination ipv6 address
  9698. * (or dst_ipv4_addr[1]: b'16:23 of destination
  9699. * ipv4 address, in case of ipv4)
  9700. * b'16:23 - dst_ipv6_addr[2]: b'104:111 of destination ipv6 address
  9701. * (or dst_ipv4_addr[2]: b'8:15 of destination
  9702. * ipv4 address, in case of ipv4)
  9703. * b'24:31 - dst_ipv6_addr[3]: b'96:103 of destination ipv6 address
  9704. * (or dst_ipv4_addr[3]: b'0:7 of destination
  9705. * ipv4 address, in case of ipv4)
  9706. * dword6 - b'0:7 - dst_ipv6_addr[4]: b'88:95 of destination ipv6 address
  9707. * b'8:15 - dst_ipv6_addr[5]: b'80:87 of destination ipv6 address
  9708. * b'16:23 - dst_ipv6_addr[6]: b'72:79 of destination ipv6 address
  9709. * b'24:31 - dst_ipv6_addr[7]: b'64:71 of destination ipv6 address
  9710. * dword7 - b'0:7 - dst_ipv6_addr[8]: b'56:63 of destination ipv6 address
  9711. * b'8:15 - dst_ipv6_addr[9]: b'48:55 of destination ipv6 address
  9712. * b'16:23 - dst_ipv6_addr[10]: b'40:47 of destination ipv6 address
  9713. * b'24:31 - dst_ipv6_addr[11]: b'32:39 of destination ipv6 address
  9714. * dword8 - b'0:7 - dst_ipv6_addr[12]: b'24:31 of destination ipv6 address
  9715. * b'8:15 - dst_ipv6_addr[13]: b'16:23 of destination ipv6 address
  9716. * b'16:23 - dst_ipv6_addr[14]: b'8:15 of destination ipv6 address
  9717. * b'24:31 - dst_ipv6_addr[15]: b'0:7 of destination ipv6 address
  9718. * dword9 - b'0:15 - l3_type: type of L3 protocol, indicating L3 protocol used
  9719. * 0x0008: ipv4
  9720. * 0xdd86: ipv6
  9721. * b'16:23 - l4_type: type of L4 protocol, indicating L4 protocol used
  9722. * 6: TCP
  9723. * 17: UDP
  9724. * b'24:31 - is_valid: indicate whether this parameter is valid
  9725. * 0: invalid
  9726. * 1: valid
  9727. * dword10 - b'0:15 - l4_src_port: TCP/UDP source port field
  9728. * b'16:31 - l4_dst_port: TCP/UDP destination port field
  9729. *
  9730. * The cce_super_rule_param[1] structure is similar.
  9731. */
  9732. #define HTT_RX_CCE_SUPER_RULE_SETUP_NUM 2
  9733. enum htt_rx_cce_super_rule_setup_operation {
  9734. HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST = 0,
  9735. HTT_RX_CCE_SUPER_RULE_INSTALL,
  9736. HTT_RX_CCE_SUPER_RULE_RELEASE,
  9737. /* All operation should be before this */
  9738. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_OPERATION,
  9739. };
  9740. typedef struct {
  9741. union {
  9742. A_UINT8 src_ipv4_addr[4];
  9743. A_UINT8 src_ipv6_addr[16];
  9744. };
  9745. union {
  9746. A_UINT8 dst_ipv4_addr[4];
  9747. A_UINT8 dst_ipv6_addr[16];
  9748. };
  9749. A_UINT32 l3_type: 16,
  9750. l4_type: 8,
  9751. is_valid: 8;
  9752. A_UINT32 l4_src_port: 16,
  9753. l4_dst_port: 16;
  9754. } htt_rx_cce_super_rule_param_t;
  9755. PREPACK struct htt_rx_cce_super_rule_setup_t {
  9756. A_UINT32 msg_type: 8,
  9757. pdev_id: 8,
  9758. operation: 8,
  9759. reserved: 8;
  9760. htt_rx_cce_super_rule_param_t
  9761. cce_super_rule_param[HTT_RX_CCE_SUPER_RULE_SETUP_NUM];
  9762. } POSTPACK;
  9763. #define HTT_RX_CCE_SUPER_RULE_SETUP_SZ \
  9764. (sizeof(struct htt_rx_cce_super_rule_setup_t))
  9765. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M 0x0000ff00
  9766. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S 8
  9767. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_GET(_var) \
  9768. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M) >> \
  9769. HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)
  9770. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_SET(_var, _val) \
  9771. do { \
  9772. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID, _val); \
  9773. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)); \
  9774. } while (0)
  9775. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M 0x00ff0000
  9776. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S 16
  9777. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_GET(_var) \
  9778. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M) >> \
  9779. HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)
  9780. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_SET(_var, _val) \
  9781. do { \
  9782. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION, _val); \
  9783. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)); \
  9784. } while (0)
  9785. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M 0x0000ffff
  9786. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S 0
  9787. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_GET(_var) \
  9788. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M) >> \
  9789. HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)
  9790. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_SET(_var, _val) \
  9791. do { \
  9792. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE, _val); \
  9793. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)); \
  9794. } while (0)
  9795. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M 0x00ff0000
  9796. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S 16
  9797. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_GET(_var) \
  9798. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M) >> \
  9799. HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)
  9800. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_SET(_var, _val) \
  9801. do { \
  9802. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE, _val); \
  9803. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)); \
  9804. } while (0)
  9805. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M 0xff000000
  9806. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S 24
  9807. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_GET(_var) \
  9808. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M) >> \
  9809. HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)
  9810. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_SET(_var, _val) \
  9811. do { \
  9812. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID, _val); \
  9813. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)); \
  9814. } while (0)
  9815. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M 0x0000ffff
  9816. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S 0
  9817. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_GET(_var) \
  9818. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M) >> \
  9819. HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)
  9820. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_SET(_var, _val) \
  9821. do { \
  9822. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT, _val); \
  9823. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)); \
  9824. } while (0)
  9825. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M 0xffff0000
  9826. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S 16
  9827. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_GET(_var) \
  9828. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M) >> \
  9829. HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)
  9830. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_SET(_var, _val) \
  9831. do { \
  9832. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT, _val); \
  9833. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)); \
  9834. } while (0)
  9835. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_GET(_ptr, _array) \
  9836. do { \
  9837. A_MEMCPY(_array, _ptr, 4); \
  9838. } while (0)
  9839. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_SET(_ptr, _array) \
  9840. do { \
  9841. A_MEMCPY(_ptr, _array, 4); \
  9842. } while (0)
  9843. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_GET(_ptr, _array) \
  9844. do { \
  9845. A_MEMCPY(_array, _ptr, 16); \
  9846. } while (0)
  9847. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_SET(_ptr, _array) \
  9848. do { \
  9849. A_MEMCPY(_ptr, _array, 16); \
  9850. } while (0)
  9851. /*
  9852. * @brief host -> target HTT TX_LCE_SUPER_RULE_SETUP message
  9853. *
  9854. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP
  9855. *
  9856. * @details
  9857. * Host sends TX_SUPER_RULE setup message to target, in order to request,
  9858. * install, or uninstall tx super rules to match certain kind of packets
  9859. * with specific parameters. Target sets up HW registers based on setup
  9860. * message and always confirms back to host (by sending a T2H
  9861. * TX_LCE_SUPER_RULE_SETUP_DONE message).
  9862. *
  9863. * The message would appear as follows:
  9864. * |31 24|23 16|15 8|7 0|
  9865. * |-----------------+-----------------+-----------------+-----------------|
  9866. * | reserved | operation | pdev_id | msg_type |
  9867. * |-----------------------------------------------------------------------|
  9868. * | tx_super_rule_param[0] |
  9869. * |-----------------------------------------------------------------------|
  9870. * | tx_super_rule_param[1] |
  9871. * |-----------------------------------------------------------------------|
  9872. * | tx_super_rule_param[2] |
  9873. * |-----------------------------------------------------------------------|
  9874. *
  9875. * The message is interpreted as follows:
  9876. * dword0 - b'0:7 - msg_type: This will be set to
  9877. * 0x26 (HTT_H2T_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP)
  9878. * b'8:15 - pdev_id: Identify which pdev TX_SUPER_RULE is for
  9879. * b'16:23 - operation: Identify operation to be taken,
  9880. * 0: HTT_TX_LCE_SUPER_RULE_INSTALL
  9881. * 1: HTT_TX_LCE_SUPER_RULE_RELEASE
  9882. * b'24:31 - reserved
  9883. * dword1~10 - tx_super_rule_param[0]:
  9884. * contains parameters used to setup TX_SUPER_RULE_0
  9885. * dword11~20 - tx_super_rule_param[1]:
  9886. * contains parameters used to setup TX_SUPER_RULE_1
  9887. * dword21~30 - tx_super_rule_param[2]:
  9888. * contains parameters used to setup TX_SUPER_RULE_2
  9889. *
  9890. * Each tx_super_rule_param structure would appear as follows:
  9891. * |31 24|23 16|15 8|7 0|
  9892. * |-----------------+-----------------+-----------------+-----------------|
  9893. * |src_ipv6_addr[3] |src_ipv6_addr[2] |src_ipv6_addr[1] |src_ipv6_addr[0] |
  9894. * |/src_ipv4_addr[3]|/src_ipv4_addr[2]|/src_ipv4_addr[1]|/src_ipv4_addr[0]|
  9895. * |-----------------------------------------------------------------------|
  9896. * |src_ipv6_addr[7] |src_ipv6_addr[6] |src_ipv6_addr[5] |src_ipv6_addr[4] |
  9897. * |-----------------------------------------------------------------------|
  9898. * |src_ipv6_addr[11]|src_ipv6_addr[10]|src_ipv6_addr[9] |src_ipv6_addr[8] |
  9899. * |-----------------------------------------------------------------------|
  9900. * |src_ipv6_addr[15]|src_ipv6_addr[14]|src_ipv6_addr[13]|src_ipv6_addr[12]|
  9901. * |-----------------------------------------------------------------------|
  9902. * |dst_ipv6_addr[3] |dst_ipv6_addr[2] |dst_ipv6_addr[1] |dst_ipv6_addr[0] |
  9903. * |/dst_ipv4_addr[3]|/dst_ipv4_addr[2]|/dst_ipv4_addr[1]|/dst_ipv4_addr[0]|
  9904. * |-----------------------------------------------------------------------|
  9905. * |dst_ipv6_addr[7] |dst_ipv6_addr[6] |dst_ipv6_addr[5] |dst_ipv6_addr[4] |
  9906. * |-----------------------------------------------------------------------|
  9907. * |dst_ipv6_addr[11]|dst_ipv6_addr[10]|dst_ipv6_addr[9] |dst_ipv6_addr[8] |
  9908. * |-----------------------------------------------------------------------|
  9909. * |dst_ipv6_addr[15]|dst_ipv6_addr[14]|dst_ipv6_addr[13]|dst_ipv6_addr[12]|
  9910. * |-----------------------------------------------------------------------|
  9911. * | is_valid | l4_type | l3_type |
  9912. * |-----------------------------------------------------------------------|
  9913. * | l4_dst_port | l4_src_port |
  9914. * |-----------------------------------------------------------------------|
  9915. * Where l3_type is 802.3 EtherType, l4_type is IANA IP protocol type.
  9916. *
  9917. * The tx_super_rule_param[1] structure is similar.
  9918. * The tx_super_rule_param[2] structure is similar.
  9919. */
  9920. #define HTT_TX_LCE_SUPER_RULE_SETUP_NUM 3
  9921. enum htt_tx_lce_super_rule_setup_operation {
  9922. HTT_TX_LCE_SUPER_RULE_INSTALL = 0,
  9923. HTT_TX_LCE_SUPER_RULE_RELEASE,
  9924. /* All operation should be before this */
  9925. HTT_TX_LCE_SUPER_RULE_SETUP_INVALID_OPERATION,
  9926. };
  9927. typedef struct {
  9928. union {
  9929. A_UINT8 src_ipv4_addr[4];
  9930. A_UINT8 src_ipv6_addr[16];
  9931. };
  9932. union {
  9933. A_UINT8 dst_ipv4_addr[4];
  9934. A_UINT8 dst_ipv6_addr[16];
  9935. };
  9936. A_UINT32 l3_type: 16,
  9937. l4_type: 8,
  9938. is_valid: 8;
  9939. A_UINT32 l4_src_port: 16,
  9940. l4_dst_port: 16;
  9941. } htt_tx_lce_super_rule_param_t;
  9942. PREPACK struct htt_tx_lce_super_rule_setup_t {
  9943. A_UINT32 msg_type: 8,
  9944. pdev_id: 8,
  9945. operation: 8, /* htt_tx_lce_super_rule_setup_operation */
  9946. reserved: 8;
  9947. htt_tx_lce_super_rule_param_t
  9948. lce_super_rule_param[HTT_TX_LCE_SUPER_RULE_SETUP_NUM];
  9949. } POSTPACK;
  9950. #define HTT_TX_LCE_SUPER_RULE_SETUP_SZ (sizeof(struct htt_tx_lce_super_rule_setup_t))
  9951. #define HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_M 0x0000ff00
  9952. #define HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_S 8
  9953. #define HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_GET(_var) \
  9954. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_M) >> \
  9955. HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_S)
  9956. #define HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_SET(_var, _val) \
  9957. do { \
  9958. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID, _val); \
  9959. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_PDEV_ID_S)); \
  9960. } while (0)
  9961. #define HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_M 0x00ff0000
  9962. #define HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_S 16
  9963. #define HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_GET(_var) \
  9964. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_M) >> \
  9965. HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_S)
  9966. #define HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_SET(_var, _val) \
  9967. do { \
  9968. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION, _val); \
  9969. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_OPERATION_S)); \
  9970. } while (0)
  9971. #define HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_M 0x0000ffff
  9972. #define HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_S 0
  9973. #define HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_GET(_var) \
  9974. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_M) >> \
  9975. HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_S)
  9976. #define HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_SET(_var, _val) \
  9977. do { \
  9978. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE, _val); \
  9979. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_L3_TYPE_S)); \
  9980. } while (0)
  9981. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_M 0x00ff0000
  9982. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_S 16
  9983. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_GET(_var) \
  9984. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_M) >> \
  9985. HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_S)
  9986. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_SET(_var, _val) \
  9987. do { \
  9988. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE, _val); \
  9989. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_L4_TYPE_S)); \
  9990. } while (0)
  9991. #define HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_M 0xff000000
  9992. #define HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_S 24
  9993. #define HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_GET(_var) \
  9994. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_M) >> \
  9995. HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_S)
  9996. #define HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_SET(_var, _val) \
  9997. do { \
  9998. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID, _val); \
  9999. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_IS_VALID_S)); \
  10000. } while (0)
  10001. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_M 0x0000ffff
  10002. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_S 0
  10003. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_GET(_var) \
  10004. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_M) >> \
  10005. HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)
  10006. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_SET(_var, _val) \
  10007. do { \
  10008. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT, _val); \
  10009. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)); \
  10010. } while (0)
  10011. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_M 0xffff0000
  10012. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_S 16
  10013. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_GET(_var) \
  10014. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_M) >> \
  10015. HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_S)
  10016. #define HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_SET(_var, _val) \
  10017. do { \
  10018. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT, _val); \
  10019. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_L4_DST_PORT_S)); \
  10020. } while (0)
  10021. #define HTT_TX_LCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_GET(_ptr, _array) \
  10022. do { \
  10023. A_MEMCPY(_array, _ptr, 4); \
  10024. } while (0)
  10025. #define HTT_TX_LCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_SET(_ptr, _array) \
  10026. do { \
  10027. A_MEMCPY(_ptr, _array, 4); \
  10028. } while (0)
  10029. #define HTT_TX_LCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_GET(_ptr, _array) \
  10030. do { \
  10031. A_MEMCPY(_array, _ptr, 16); \
  10032. } while (0)
  10033. #define HTT_TX_LCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_SET(_ptr, _array) \
  10034. do { \
  10035. A_MEMCPY(_ptr, _array, 16); \
  10036. } while (0)
  10037. /**
  10038. * htt_h2t_primary_link_peer_status_type -
  10039. * Unique number for each status or reasons
  10040. * The status reasons can go up to 255 max
  10041. */
  10042. enum htt_h2t_primary_link_peer_status_type {
  10043. /* Host Primary Link Peer migration Success */
  10044. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_OK = 0,
  10045. /* keep this last */
  10046. /* Host Primary Link Peer migration Fail */
  10047. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_FAIL = 254,
  10048. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_NUM_STATUS = 255
  10049. };
  10050. /**
  10051. * @brief host -> Primary peer migration completion message from host
  10052. *
  10053. * MSG_TYPE => HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP
  10054. *
  10055. * @details
  10056. * HTT_H2T_MSG_TYPE_PRIMARY_PEER_MIGRATE_RESP message is sent by host to
  10057. * target Confirming that primary link peer migration has completed,
  10058. * in response to a HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  10059. * message from the target.
  10060. *
  10061. * The message would appear as follows:
  10062. *
  10063. * |31 25|24|23 16|15 12|11 8|7 0|
  10064. * |----------------------------+----------+---------+--------------|
  10065. * | vdev ID | pdev ID | chip ID | msg type |
  10066. * |----------------------------+----------+---------+--------------|
  10067. * | ML peer ID | SW peer ID |
  10068. * |------------+--+------------+--------------------+--------------|
  10069. * | reserved |SV| src_info | status |
  10070. * |------------+--+---------------------------------+--------------|
  10071. * Where:
  10072. * SV = src_info_valid flag
  10073. *
  10074. * The message is interpreted as follows:
  10075. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  10076. * (HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP)
  10077. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  10078. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  10079. * as primary
  10080. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  10081. * as primary
  10082. *
  10083. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  10084. * chosen as primary
  10085. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  10086. * primary peer belongs.
  10087. * dword2 - b'0:7 - status: Indicates the status of Rx/TCL migration
  10088. * b'8:23 - src_info: Indicates New Virtual port number through
  10089. * which Rx Pipe connects to the correct PPE.
  10090. * b'24 - src_info_valid: Indicates src_info is valid.
  10091. */
  10092. typedef struct {
  10093. A_UINT32 msg_type: 8, /* bits 7:0 */
  10094. chip_id: 4, /* bits 11:8 */
  10095. pdev_id: 4, /* bits 15:12 */
  10096. vdev_id: 16; /* bits 31:16 */
  10097. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  10098. ml_peer_id: 16; /* bits 31:16 */
  10099. A_UINT32 status: 8, /* bits 7:0 */
  10100. src_info: 16, /* bits 23:8 */
  10101. src_info_valid: 1, /* bit 24 */
  10102. reserved: 7; /* bits 31:25 */
  10103. } htt_h2t_primary_link_peer_migrate_resp_t;
  10104. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  10105. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  10106. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  10107. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  10108. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  10109. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  10110. do { \
  10111. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  10112. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  10113. } while (0)
  10114. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  10115. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  10116. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  10117. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  10118. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  10119. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  10120. do { \
  10121. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  10122. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  10123. } while (0)
  10124. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  10125. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  10126. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  10127. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  10128. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  10129. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  10130. do { \
  10131. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  10132. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  10133. } while (0)
  10134. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  10135. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  10136. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  10137. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  10138. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  10139. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  10140. do { \
  10141. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  10142. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  10143. } while (0)
  10144. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  10145. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  10146. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  10147. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  10148. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  10149. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  10150. do { \
  10151. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  10152. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  10153. } while (0)
  10154. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M 0x000000FF
  10155. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S 0
  10156. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_GET(_var) \
  10157. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M) >> \
  10158. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S)
  10159. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_SET(_var, _val) \
  10160. do { \
  10161. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS, _val); \
  10162. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S));\
  10163. } while (0)
  10164. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M 0x00FFFF00
  10165. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S 8
  10166. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_GET(_var) \
  10167. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_M) >> \
  10168. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S)
  10169. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_SET(_var, _val) \
  10170. do { \
  10171. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO, _val); \
  10172. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_S));\
  10173. } while (0)
  10174. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M 0x01000000
  10175. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S 24
  10176. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_GET(_var) \
  10177. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_M) >> \
  10178. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S)
  10179. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_SET(_var, _val) \
  10180. do { \
  10181. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID, _val); \
  10182. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SRC_INFO_VALID_S));\
  10183. } while (0)
  10184. /**
  10185. * @brief host -> tgt msg to configure params for PPDU tx latency stats report
  10186. *
  10187. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG
  10188. *
  10189. * @details
  10190. * HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG message is sent by the host to
  10191. * configure the parameters needed for FW to report PPDU tx latency stats
  10192. * for latency prediction in user space.
  10193. *
  10194. * The message would appear as follows:
  10195. * |31 28|27 12|11|10 8|7 0|
  10196. * |-----------+-------------------+--+-------+--------------|
  10197. * |granularity| periodic interval | E|vdev ID| msg type |
  10198. * |-----------+-------------------+--+-------+--------------|
  10199. * Where: E = enable
  10200. *
  10201. * The message is interpreted as follows:
  10202. * dword0 - b'0:7 - msg_type: This will be set to 0x25
  10203. * (HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG)
  10204. * b'8:10 - vdev_id: Indicate which vdev is configuration is for
  10205. * b'11 - enable: Indicate this message is to enable/disable
  10206. * PPDU latency report from FW
  10207. * b'12:27 - periodic_interval: Indicate the report interval in MS
  10208. * b'28:31 - granularity: Indicate the granularity of the latency
  10209. * stats report, in ms
  10210. */
  10211. /* HTT_H2T_MSG_TYPE_TX_LATENCY_STATS_CFG */
  10212. PREPACK struct htt_h2t_tx_latency_stats_cfg {
  10213. A_UINT32 msg_type :8,
  10214. vdev_id :3,
  10215. enable :1,
  10216. periodic_interval :16,
  10217. granularity :4;
  10218. } POSTPACK;
  10219. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_M 0x00000700
  10220. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S 8
  10221. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_GET(_var) \
  10222. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_M) >> \
  10223. HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S)
  10224. #define HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_SET(_var, _val) \
  10225. do { \
  10226. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID, _val); \
  10227. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_VDEV_ID_S)); \
  10228. } while (0)
  10229. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_M 0x00000800
  10230. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S 11
  10231. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_GET(_var) \
  10232. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_M) >> \
  10233. HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S)
  10234. #define HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_SET(_var, _val) \
  10235. do { \
  10236. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE, _val); \
  10237. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_ENABLE_S)); \
  10238. } while (0)
  10239. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_M 0x0FFFF000
  10240. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S 12
  10241. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_GET(_var) \
  10242. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_M) >> \
  10243. HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S)
  10244. #define HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_SET(_var, _val) \
  10245. do { \
  10246. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL, _val); \
  10247. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_PERIODIC_INTERVAL_S)); \
  10248. } while (0)
  10249. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_M 0xF0000000
  10250. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S 28
  10251. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_GET(_var) \
  10252. (((_var) & HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_M) >> \
  10253. HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S)
  10254. #define HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_SET(_var, _val) \
  10255. do { \
  10256. HTT_CHECK_SET_VAL(HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY, _val); \
  10257. ((_var) |= ((_val) << HTT_H2T_TX_LATENCY_STATS_CFG_GRANULARITY_S)); \
  10258. } while (0)
  10259. /**
  10260. * @brief host -> tgt msg to reconfigure params for a MSDU queue
  10261. *
  10262. * MSG_TYPE => HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ
  10263. *
  10264. * @details
  10265. * HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ message is sent by the host to
  10266. * update the configuration of the identified MSDU.
  10267. * This message supports the following MSDU queue reconfigurations:
  10268. * 1. Deactivating or reactivating the MSDU queue.
  10269. * 2. Moving the MSDU queue from its current service class to a
  10270. * different service class.
  10271. * The new service class needs to be within the same TID as the
  10272. * current service class.
  10273. * This msg overlaps with the HTT_H2T_SAWF_DEF_QUEUES_[MAP,UNMAP]_REQ
  10274. * messages, but those only apply to the default MSDU queues within
  10275. * a peer-TID, while this message applies only to a single MSDU queue,
  10276. * and that MSDU queue can be a user-defined queue or a default queue.
  10277. * Also, the concurrent combination of reconfigurations 1+2 is supported.
  10278. *
  10279. * The message format is as follows:
  10280. * |31 24|23 9|8|7 0|
  10281. * |--------------------------------------------------------------|
  10282. * | tgt_opaque_msduq_id | msg type |
  10283. * |--------------------------------------------------------------|
  10284. * | request_cookie | reserved |D| svc_class_id |
  10285. * |--------------------------------------------------------------|
  10286. * Where: D = deactivate flag
  10287. *
  10288. * The message is interpreted as follows:
  10289. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  10290. * (HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ)
  10291. * b'8:31 - tgt_opaque_msduq_id: tx flow number that uniquely
  10292. * identifies the MSDU queue
  10293. * dword1 - b'0:7 - svc_class_id: ID of the SAWF service class to which
  10294. * the MSDU queue should be associated.
  10295. * On reactivate requests, svc_class_id may be set to the
  10296. * same service class ID as before the deactivate or it may
  10297. * be set to a different service class ID.
  10298. * b'8:8 - deactivate: Whether the MSDU queue should be deactivated
  10299. * or reactivated (refer to HTT_MSDUQ_DEACTIVATE_E)
  10300. * b'9:23 - reserved
  10301. * b'31:24 - request_cookie: Identifier for FW to use in the
  10302. * completion indication (T2H SDWF_MSDU_CFG_IND) to call
  10303. * out this specific request. The host shall avoid using
  10304. * a value of 0xFF (COOKIE_INVALID) here, so that a
  10305. * 0xFF / COOKIE_INVALID value can be used in any T2H
  10306. * SDWF_MSDUQ_CFG_IND messages that the target sends
  10307. * autonomously rather than in response to a H2T
  10308. * SDWF_MSDUQ_RECFG_REQ.
  10309. */
  10310. /* HTT_H2T_MSG_TYPE_SDWF_MSDUQ_RECFG_REQ */
  10311. typedef enum {
  10312. HTT_MSDUQ_REACTIVATE = 0,
  10313. HTT_MSDUQ_DEACTIVATE = 1,
  10314. } HTT_MSDUQ_DEACTIVATE_E;
  10315. PREPACK struct htt_h2t_sdwf_msduq_recfg_req {
  10316. A_UINT32 msg_type :8, /* bits 7:0 */
  10317. tgt_opaque_msduq_id :24; /* bits 31:8 */
  10318. A_UINT32 svc_class_id :8, /* bits 7:0 */
  10319. deactivate :1, /* bits 8:8 */
  10320. reserved :15, /* bits 23:9 */
  10321. request_cookie :8; /* bits 31:24 */
  10322. } POSTPACK;
  10323. #define HTT_MSDUQ_CFG_REG_COOKIE_INVALID 0xFF
  10324. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_M 0xFFFFFF00
  10325. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_S 8
  10326. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_GET(_var) \
  10327. (((_var) & HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_M) >> \
  10328. HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_S)
  10329. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_SET(_var, _val) \
  10330. do { \
  10331. HTT_CHECK_SET_VAL(HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID, _val); \
  10332. ((_var) |= ((_val) << HTT_H2T_SDWF_MSDUQ_RECFG_REQ_TGT_OPAQUE_MSDUQ_ID_S)); \
  10333. } while (0)
  10334. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_M 0x000000FF
  10335. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_S 0
  10336. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_GET(_var) \
  10337. (((_var) & HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_M) >> \
  10338. HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_S)
  10339. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_SET(_var, _val) \
  10340. do { \
  10341. HTT_CHECK_SET_VAL(HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID, _val); \
  10342. ((_var) |= ((_val) << HTT_H2T_SDWF_MSDUQ_RECFG_REQ_SVC_CLASS_ID_S)); \
  10343. } while (0)
  10344. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_M 0x00000100
  10345. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_S 8
  10346. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_GET(_var) \
  10347. (((_var) & HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_M) >> \
  10348. HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_S)
  10349. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_SET(_var, _val) \
  10350. do { \
  10351. HTT_CHECK_SET_VAL(HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE, _val); \
  10352. ((_var) |= ((_val) << HTT_H2T_SDWF_MSDUQ_RECFG_REQ_DEACTIVATE_S)); \
  10353. } while (0)
  10354. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_M 0xFF000000
  10355. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_S 24
  10356. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_GET(_var) \
  10357. (((_var) & HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_M) >> \
  10358. HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_S)
  10359. #define HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_SET(_var, _val) \
  10360. do { \
  10361. HTT_CHECK_SET_VAL(HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE, _val); \
  10362. ((_var) |= ((_val) << HTT_H2T_SDWF_MSDUQ_RECFG_REQUEST_COOKIE_S)); \
  10363. } while (0)
  10364. /*=== target -> host messages ===============================================*/
  10365. enum htt_t2h_msg_type {
  10366. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  10367. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  10368. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  10369. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  10370. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  10371. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  10372. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  10373. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  10374. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  10375. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  10376. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  10377. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  10378. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  10379. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  10380. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  10381. /* only used for HL, add HTT MSG for HTT CREDIT update */
  10382. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  10383. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  10384. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  10385. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  10386. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  10387. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  10388. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  10389. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  10390. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  10391. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  10392. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  10393. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  10394. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  10395. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  10396. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  10397. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  10398. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  10399. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  10400. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  10401. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  10402. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  10403. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  10404. /* TX_OFFLOAD_DELIVER_IND:
  10405. * Forward the target's locally-generated packets to the host,
  10406. * to provide to the monitor mode interface.
  10407. */
  10408. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  10409. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  10410. HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
  10411. HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
  10412. HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP = 0x29,
  10413. HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP = 0x2a,
  10414. HTT_T2H_MSG_TYPE_PEER_MAP_V3 = 0x2b,
  10415. HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND = 0x2c,
  10416. HTT_T2H_MSG_TYPE_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d,
  10417. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d, /* alias */
  10418. HTT_T2H_MSG_TYPE_SAWF_MSDUQ_INFO_IND = 0x2e,
  10419. HTT_T2H_SAWF_MSDUQ_INFO_IND = 0x2e, /* alias */
  10420. HTT_T2H_MSG_TYPE_STREAMING_STATS_IND = 0x2f,
  10421. HTT_T2H_PPDU_ID_FMT_IND = 0x30,
  10422. HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN = 0x31,
  10423. HTT_T2H_MSG_TYPE_RX_DELBA_EXTN = 0x32,
  10424. HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE = 0x33,
  10425. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND = 0x34, /* DEPRECATED */
  10426. HTT_T2H_MSG_TYPE_RX_DATA_IND = 0x35,
  10427. HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND = 0x36,
  10428. HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND = 0x37,
  10429. HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND = 0x38,
  10430. HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT = 0x39,
  10431. HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND = 0x3a,
  10432. HTT_T2H_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP_DONE = 0x3b,
  10433. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND = 0x3c,
  10434. HTT_T2H_MSG_TYPE_TEST,
  10435. /* keep this last */
  10436. HTT_T2H_NUM_MSGS
  10437. };
  10438. /*
  10439. * HTT target to host message type -
  10440. * stored in bits 7:0 of the first word of the message
  10441. */
  10442. #define HTT_T2H_MSG_TYPE_M 0xff
  10443. #define HTT_T2H_MSG_TYPE_S 0
  10444. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  10445. do { \
  10446. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  10447. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  10448. } while (0)
  10449. #define HTT_T2H_MSG_TYPE_GET(word) \
  10450. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  10451. /**
  10452. * @brief target -> host version number confirmation message definition
  10453. *
  10454. * MSG_TYPE => HTT_T2H_MSG_TYPE_VERSION_CONF
  10455. *
  10456. * |31 24|23 16|15 8|7 0|
  10457. * |----------------+----------------+----------------+----------------|
  10458. * | reserved | major number | minor number | msg type |
  10459. * |-------------------------------------------------------------------|
  10460. * : option request TLV (optional) |
  10461. * :...................................................................:
  10462. *
  10463. * The VER_CONF message may consist of a single 4-byte word, or may be
  10464. * extended with TLVs that specify HTT options selected by the target.
  10465. * The following option TLVs may be appended to the VER_CONF message:
  10466. * - LL_BUS_ADDR_SIZE
  10467. * - HL_SUPPRESS_TX_COMPL_IND
  10468. * - MAX_TX_QUEUE_GROUPS
  10469. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  10470. * may be appended to the VER_CONF message (but only one TLV of each type).
  10471. *
  10472. * Header fields:
  10473. * - MSG_TYPE
  10474. * Bits 7:0
  10475. * Purpose: identifies this as a version number confirmation message
  10476. * Value: 0x0 (HTT_T2H_MSG_TYPE_VERSION_CONF)
  10477. * - VER_MINOR
  10478. * Bits 15:8
  10479. * Purpose: Specify the minor number of the HTT message library version
  10480. * in use by the target firmware.
  10481. * The minor number specifies the specific revision within a range
  10482. * of fundamentally compatible HTT message definition revisions.
  10483. * Compatible revisions involve adding new messages or perhaps
  10484. * adding new fields to existing messages, in a backwards-compatible
  10485. * manner.
  10486. * Incompatible revisions involve changing the message type values,
  10487. * or redefining existing messages.
  10488. * Value: minor number
  10489. * - VER_MAJOR
  10490. * Bits 15:8
  10491. * Purpose: Specify the major number of the HTT message library version
  10492. * in use by the target firmware.
  10493. * The major number specifies the family of minor revisions that are
  10494. * fundamentally compatible with each other, but not with prior or
  10495. * later families.
  10496. * Value: major number
  10497. */
  10498. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  10499. #define HTT_VER_CONF_MINOR_S 8
  10500. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  10501. #define HTT_VER_CONF_MAJOR_S 16
  10502. #define HTT_VER_CONF_MINOR_SET(word, value) \
  10503. do { \
  10504. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  10505. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  10506. } while (0)
  10507. #define HTT_VER_CONF_MINOR_GET(word) \
  10508. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  10509. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  10510. do { \
  10511. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  10512. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  10513. } while (0)
  10514. #define HTT_VER_CONF_MAJOR_GET(word) \
  10515. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  10516. #define HTT_VER_CONF_BYTES 4
  10517. /**
  10518. * @brief - target -> host HTT Rx In order indication message
  10519. *
  10520. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND
  10521. *
  10522. * @details
  10523. *
  10524. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  10525. * |----------------+-------------------+---------------------+---------------|
  10526. * | peer ID | P| F| O| ext TID | msg type |
  10527. * |--------------------------------------------------------------------------|
  10528. * | MSDU count | Reserved | vdev id |
  10529. * |--------------------------------------------------------------------------|
  10530. * | MSDU 0 bus address (bits 31:0) |
  10531. #if HTT_PADDR64
  10532. * | MSDU 0 bus address (bits 63:32) |
  10533. #endif
  10534. * |--------------------------------------------------------------------------|
  10535. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  10536. * |--------------------------------------------------------------------------|
  10537. * | MSDU 1 bus address (bits 31:0) |
  10538. #if HTT_PADDR64
  10539. * | MSDU 1 bus address (bits 63:32) |
  10540. #endif
  10541. * |--------------------------------------------------------------------------|
  10542. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  10543. * |--------------------------------------------------------------------------|
  10544. */
  10545. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  10546. *
  10547. * @details
  10548. * bits
  10549. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  10550. * |-----+----+-------+--------+--------+---------+---------+-----------|
  10551. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  10552. * | | frag | | | | fail |chksum fail|
  10553. * |-----+----+-------+--------+--------+---------+---------+-----------|
  10554. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  10555. */
  10556. struct htt_rx_in_ord_paddr_ind_hdr_t
  10557. {
  10558. A_UINT32 /* word 0 */
  10559. msg_type: 8,
  10560. ext_tid: 5,
  10561. offload: 1,
  10562. frag: 1,
  10563. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  10564. peer_id: 16;
  10565. A_UINT32 /* word 1 */
  10566. vap_id: 8,
  10567. /* NOTE:
  10568. * This reserved_1 field is not truly reserved - certain targets use
  10569. * this field internally to store debug information, and do not zero
  10570. * out the contents of the field before uploading the message to the
  10571. * host. Thus, any host-target communication supported by this field
  10572. * is limited to using values that are never used by the debug
  10573. * information stored by certain targets in the reserved_1 field.
  10574. * In particular, the targets in question don't use the value 0x3
  10575. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  10576. * so this previously-unused value within these bits is available to
  10577. * use as the host / target PKT_CAPTURE_MODE flag.
  10578. */
  10579. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  10580. /* if pkt_capture_mode == 0x3, host should
  10581. * send rx frames to monitor mode interface
  10582. */
  10583. msdu_cnt: 16;
  10584. };
  10585. struct htt_rx_in_ord_paddr_ind_msdu32_t
  10586. {
  10587. A_UINT32 dma_addr;
  10588. A_UINT32
  10589. length: 16,
  10590. fw_desc: 8,
  10591. msdu_info:8;
  10592. };
  10593. struct htt_rx_in_ord_paddr_ind_msdu64_t
  10594. {
  10595. A_UINT32 dma_addr_lo;
  10596. A_UINT32 dma_addr_hi;
  10597. A_UINT32
  10598. length: 16,
  10599. fw_desc: 8,
  10600. msdu_info:8;
  10601. };
  10602. #if HTT_PADDR64
  10603. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  10604. #else
  10605. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  10606. #endif
  10607. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  10608. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  10609. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  10610. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  10611. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  10612. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  10613. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  10614. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  10615. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  10616. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  10617. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  10618. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  10619. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  10620. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  10621. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  10622. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  10623. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  10624. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  10625. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  10626. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  10627. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  10628. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  10629. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  10630. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  10631. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  10632. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  10633. /* for systems using 64-bit format for bus addresses */
  10634. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  10635. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  10636. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  10637. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  10638. /* for systems using 32-bit format for bus addresses */
  10639. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  10640. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  10641. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  10642. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  10643. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  10644. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  10645. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  10646. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  10647. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  10648. do { \
  10649. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  10650. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  10651. } while (0)
  10652. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  10653. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  10654. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  10655. do { \
  10656. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  10657. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  10658. } while (0)
  10659. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  10660. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  10661. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  10662. do { \
  10663. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  10664. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  10665. } while (0)
  10666. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  10667. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  10668. /*
  10669. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  10670. * deliver the rx frames to the monitor mode interface.
  10671. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  10672. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  10673. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  10674. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  10675. */
  10676. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  10677. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  10678. do { \
  10679. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  10680. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  10681. } while (0)
  10682. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  10683. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  10684. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  10685. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  10686. do { \
  10687. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  10688. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  10689. } while (0)
  10690. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  10691. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  10692. /* for systems using 64-bit format for bus addresses */
  10693. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  10694. do { \
  10695. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  10696. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  10697. } while (0)
  10698. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  10699. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  10700. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  10701. do { \
  10702. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  10703. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  10704. } while (0)
  10705. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  10706. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  10707. /* for systems using 32-bit format for bus addresses */
  10708. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  10709. do { \
  10710. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  10711. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  10712. } while (0)
  10713. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  10714. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  10715. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  10716. do { \
  10717. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  10718. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  10719. } while (0)
  10720. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  10721. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  10722. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  10723. do { \
  10724. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  10725. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  10726. } while (0)
  10727. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  10728. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  10729. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  10730. do { \
  10731. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  10732. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  10733. } while (0)
  10734. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  10735. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  10736. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  10737. do { \
  10738. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  10739. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  10740. } while (0)
  10741. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  10742. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  10743. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  10744. do { \
  10745. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  10746. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  10747. } while (0)
  10748. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  10749. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  10750. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  10751. do { \
  10752. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  10753. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  10754. } while (0)
  10755. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  10756. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  10757. /* definitions used within target -> host rx indication message */
  10758. PREPACK struct htt_rx_ind_hdr_prefix_t
  10759. {
  10760. A_UINT32 /* word 0 */
  10761. msg_type: 8,
  10762. ext_tid: 5,
  10763. release_valid: 1,
  10764. flush_valid: 1,
  10765. reserved0: 1,
  10766. peer_id: 16;
  10767. A_UINT32 /* word 1 */
  10768. flush_start_seq_num: 6,
  10769. flush_end_seq_num: 6,
  10770. release_start_seq_num: 6,
  10771. release_end_seq_num: 6,
  10772. num_mpdu_ranges: 8;
  10773. } POSTPACK;
  10774. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  10775. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  10776. #define HTT_TGT_RSSI_INVALID 0x80
  10777. PREPACK struct htt_rx_ppdu_desc_t
  10778. {
  10779. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  10780. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  10781. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  10782. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  10783. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  10784. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  10785. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  10786. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  10787. A_UINT32 /* word 0 */
  10788. rssi_cmb: 8,
  10789. timestamp_submicrosec: 8,
  10790. phy_err_code: 8,
  10791. phy_err: 1,
  10792. legacy_rate: 4,
  10793. legacy_rate_sel: 1,
  10794. end_valid: 1,
  10795. start_valid: 1;
  10796. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  10797. union {
  10798. A_UINT32 /* word 1 */
  10799. rssi0_pri20: 8,
  10800. rssi0_ext20: 8,
  10801. rssi0_ext40: 8,
  10802. rssi0_ext80: 8;
  10803. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  10804. } u0;
  10805. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  10806. union {
  10807. A_UINT32 /* word 2 */
  10808. rssi1_pri20: 8,
  10809. rssi1_ext20: 8,
  10810. rssi1_ext40: 8,
  10811. rssi1_ext80: 8;
  10812. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  10813. } u1;
  10814. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  10815. union {
  10816. A_UINT32 /* word 3 */
  10817. rssi2_pri20: 8,
  10818. rssi2_ext20: 8,
  10819. rssi2_ext40: 8,
  10820. rssi2_ext80: 8;
  10821. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  10822. } u2;
  10823. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  10824. union {
  10825. A_UINT32 /* word 4 */
  10826. rssi3_pri20: 8,
  10827. rssi3_ext20: 8,
  10828. rssi3_ext40: 8,
  10829. rssi3_ext80: 8;
  10830. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  10831. } u3;
  10832. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  10833. A_UINT32 tsf32; /* word 5 */
  10834. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  10835. A_UINT32 timestamp_microsec; /* word 6 */
  10836. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  10837. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  10838. A_UINT32 /* word 7 */
  10839. vht_sig_a1: 24,
  10840. preamble_type: 8;
  10841. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  10842. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  10843. A_UINT32 /* word 8 */
  10844. vht_sig_a2: 24,
  10845. /* sa_ant_matrix
  10846. * For cases where a single rx chain has options to be connected to
  10847. * different rx antennas, show which rx antennas were in use during
  10848. * receipt of a given PPDU.
  10849. * This sa_ant_matrix provides a bitmask of the antennas used while
  10850. * receiving this frame.
  10851. */
  10852. sa_ant_matrix: 8;
  10853. } POSTPACK;
  10854. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  10855. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  10856. PREPACK struct htt_rx_ind_hdr_suffix_t
  10857. {
  10858. A_UINT32 /* word 0 */
  10859. fw_rx_desc_bytes: 16,
  10860. reserved0: 16;
  10861. } POSTPACK;
  10862. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  10863. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  10864. PREPACK struct htt_rx_ind_hdr_t
  10865. {
  10866. struct htt_rx_ind_hdr_prefix_t prefix;
  10867. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  10868. struct htt_rx_ind_hdr_suffix_t suffix;
  10869. } POSTPACK;
  10870. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  10871. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  10872. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  10873. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  10874. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  10875. /*
  10876. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  10877. * the offset into the HTT rx indication message at which the
  10878. * FW rx PPDU descriptor resides
  10879. */
  10880. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  10881. /*
  10882. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  10883. * the offset into the HTT rx indication message at which the
  10884. * header suffix (FW rx MSDU byte count) resides
  10885. */
  10886. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  10887. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  10888. /*
  10889. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  10890. * the offset into the HTT rx indication message at which the per-MSDU
  10891. * information starts
  10892. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  10893. * per-MSDU information portion of the message. The per-MSDU info itself
  10894. * starts at byte 12.
  10895. */
  10896. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  10897. /**
  10898. * @brief target -> host rx indication message definition
  10899. *
  10900. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IND
  10901. *
  10902. * @details
  10903. * The following field definitions describe the format of the rx indication
  10904. * message sent from the target to the host.
  10905. * The message consists of three major sections:
  10906. * 1. a fixed-length header
  10907. * 2. a variable-length list of firmware rx MSDU descriptors
  10908. * 3. one or more 4-octet MPDU range information elements
  10909. * The fixed length header itself has two sub-sections
  10910. * 1. the message meta-information, including identification of the
  10911. * sender and type of the received data, and a 4-octet flush/release IE
  10912. * 2. the firmware rx PPDU descriptor
  10913. *
  10914. * The format of the message is depicted below.
  10915. * in this depiction, the following abbreviations are used for information
  10916. * elements within the message:
  10917. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  10918. * elements associated with the PPDU start are valid.
  10919. * Specifically, the following fields are valid only if SV is set:
  10920. * RSSI (all variants), L, legacy rate, preamble type, service,
  10921. * VHT-SIG-A
  10922. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  10923. * elements associated with the PPDU end are valid.
  10924. * Specifically, the following fields are valid only if EV is set:
  10925. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  10926. * - L - Legacy rate selector - if legacy rates are used, this flag
  10927. * indicates whether the rate is from a CCK (L == 1) or OFDM
  10928. * (L == 0) PHY.
  10929. * - P - PHY error flag - boolean indication of whether the rx frame had
  10930. * a PHY error
  10931. *
  10932. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  10933. * |----------------+-------------------+---------------------+---------------|
  10934. * | peer ID | |RV|FV| ext TID | msg type |
  10935. * |--------------------------------------------------------------------------|
  10936. * | num | release | release | flush | flush |
  10937. * | MPDU | end | start | end | start |
  10938. * | ranges | seq num | seq num | seq num | seq num |
  10939. * |==========================================================================|
  10940. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  10941. * |V|V| | rate | | | timestamp | RSSI |
  10942. * |--------------------------------------------------------------------------|
  10943. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  10944. * |--------------------------------------------------------------------------|
  10945. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  10946. * |--------------------------------------------------------------------------|
  10947. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  10948. * |--------------------------------------------------------------------------|
  10949. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  10950. * |--------------------------------------------------------------------------|
  10951. * | TSF LSBs |
  10952. * |--------------------------------------------------------------------------|
  10953. * | microsec timestamp |
  10954. * |--------------------------------------------------------------------------|
  10955. * | preamble type | HT-SIG / VHT-SIG-A1 |
  10956. * |--------------------------------------------------------------------------|
  10957. * | service | HT-SIG / VHT-SIG-A2 |
  10958. * |==========================================================================|
  10959. * | reserved | FW rx desc bytes |
  10960. * |--------------------------------------------------------------------------|
  10961. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  10962. * | desc B3 | desc B2 | desc B1 | desc B0 |
  10963. * |--------------------------------------------------------------------------|
  10964. * : : :
  10965. * |--------------------------------------------------------------------------|
  10966. * | alignment | MSDU Rx |
  10967. * | padding | desc Bn |
  10968. * |--------------------------------------------------------------------------|
  10969. * | reserved | MPDU range status | MPDU count |
  10970. * |--------------------------------------------------------------------------|
  10971. * : reserved : MPDU range status : MPDU count :
  10972. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  10973. *
  10974. * Header fields:
  10975. * - MSG_TYPE
  10976. * Bits 7:0
  10977. * Purpose: identifies this as an rx indication message
  10978. * Value: 0x1 (HTT_T2H_MSG_TYPE_RX_IND)
  10979. * - EXT_TID
  10980. * Bits 12:8
  10981. * Purpose: identify the traffic ID of the rx data, including
  10982. * special "extended" TID values for multicast, broadcast, and
  10983. * non-QoS data frames
  10984. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  10985. * - FLUSH_VALID (FV)
  10986. * Bit 13
  10987. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  10988. * is valid
  10989. * Value:
  10990. * 1 -> flush IE is valid and needs to be processed
  10991. * 0 -> flush IE is not valid and should be ignored
  10992. * - REL_VALID (RV)
  10993. * Bit 13
  10994. * Purpose: indicate whether the release IE (start/end sequence numbers)
  10995. * is valid
  10996. * Value:
  10997. * 1 -> release IE is valid and needs to be processed
  10998. * 0 -> release IE is not valid and should be ignored
  10999. * - PEER_ID
  11000. * Bits 31:16
  11001. * Purpose: Identify, by ID, which peer sent the rx data
  11002. * Value: ID of the peer who sent the rx data
  11003. * - FLUSH_SEQ_NUM_START
  11004. * Bits 5:0
  11005. * Purpose: Indicate the start of a series of MPDUs to flush
  11006. * Not all MPDUs within this series are necessarily valid - the host
  11007. * must check each sequence number within this range to see if the
  11008. * corresponding MPDU is actually present.
  11009. * This field is only valid if the FV bit is set.
  11010. * Value:
  11011. * The sequence number for the first MPDUs to check to flush.
  11012. * The sequence number is masked by 0x3f.
  11013. * - FLUSH_SEQ_NUM_END
  11014. * Bits 11:6
  11015. * Purpose: Indicate the end of a series of MPDUs to flush
  11016. * Value:
  11017. * The sequence number one larger than the sequence number of the
  11018. * last MPDU to check to flush.
  11019. * The sequence number is masked by 0x3f.
  11020. * Not all MPDUs within this series are necessarily valid - the host
  11021. * must check each sequence number within this range to see if the
  11022. * corresponding MPDU is actually present.
  11023. * This field is only valid if the FV bit is set.
  11024. * - REL_SEQ_NUM_START
  11025. * Bits 17:12
  11026. * Purpose: Indicate the start of a series of MPDUs to release.
  11027. * All MPDUs within this series are present and valid - the host
  11028. * need not check each sequence number within this range to see if
  11029. * the corresponding MPDU is actually present.
  11030. * This field is only valid if the RV bit is set.
  11031. * Value:
  11032. * The sequence number for the first MPDUs to check to release.
  11033. * The sequence number is masked by 0x3f.
  11034. * - REL_SEQ_NUM_END
  11035. * Bits 23:18
  11036. * Purpose: Indicate the end of a series of MPDUs to release.
  11037. * Value:
  11038. * The sequence number one larger than the sequence number of the
  11039. * last MPDU to check to release.
  11040. * The sequence number is masked by 0x3f.
  11041. * All MPDUs within this series are present and valid - the host
  11042. * need not check each sequence number within this range to see if
  11043. * the corresponding MPDU is actually present.
  11044. * This field is only valid if the RV bit is set.
  11045. * - NUM_MPDU_RANGES
  11046. * Bits 31:24
  11047. * Purpose: Indicate how many ranges of MPDUs are present.
  11048. * Each MPDU range consists of a series of contiguous MPDUs within the
  11049. * rx frame sequence which all have the same MPDU status.
  11050. * Value: 1-63 (typically a small number, like 1-3)
  11051. *
  11052. * Rx PPDU descriptor fields:
  11053. * - RSSI_CMB
  11054. * Bits 7:0
  11055. * Purpose: Combined RSSI from all active rx chains, across the active
  11056. * bandwidth.
  11057. * Value: RSSI dB units w.r.t. noise floor
  11058. * - TIMESTAMP_SUBMICROSEC
  11059. * Bits 15:8
  11060. * Purpose: high-resolution timestamp
  11061. * Value:
  11062. * Sub-microsecond time of PPDU reception.
  11063. * This timestamp ranges from [0,MAC clock MHz).
  11064. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  11065. * to form a high-resolution, large range rx timestamp.
  11066. * - PHY_ERR_CODE
  11067. * Bits 23:16
  11068. * Purpose:
  11069. * If the rx frame processing resulted in a PHY error, indicate what
  11070. * type of rx PHY error occurred.
  11071. * Value:
  11072. * This field is valid if the "P" (PHY_ERR) flag is set.
  11073. * TBD: document/specify the values for this field
  11074. * - PHY_ERR
  11075. * Bit 24
  11076. * Purpose: indicate whether the rx PPDU had a PHY error
  11077. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  11078. * - LEGACY_RATE
  11079. * Bits 28:25
  11080. * Purpose:
  11081. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  11082. * specify which rate was used.
  11083. * Value:
  11084. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  11085. * flag.
  11086. * If LEGACY_RATE_SEL is 0:
  11087. * 0x8: OFDM 48 Mbps
  11088. * 0x9: OFDM 24 Mbps
  11089. * 0xA: OFDM 12 Mbps
  11090. * 0xB: OFDM 6 Mbps
  11091. * 0xC: OFDM 54 Mbps
  11092. * 0xD: OFDM 36 Mbps
  11093. * 0xE: OFDM 18 Mbps
  11094. * 0xF: OFDM 9 Mbps
  11095. * If LEGACY_RATE_SEL is 1:
  11096. * 0x8: CCK 11 Mbps long preamble
  11097. * 0x9: CCK 5.5 Mbps long preamble
  11098. * 0xA: CCK 2 Mbps long preamble
  11099. * 0xB: CCK 1 Mbps long preamble
  11100. * 0xC: CCK 11 Mbps short preamble
  11101. * 0xD: CCK 5.5 Mbps short preamble
  11102. * 0xE: CCK 2 Mbps short preamble
  11103. * - LEGACY_RATE_SEL
  11104. * Bit 29
  11105. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  11106. * Value:
  11107. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  11108. * used a legacy rate.
  11109. * 0 -> OFDM, 1 -> CCK
  11110. * - END_VALID
  11111. * Bit 30
  11112. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  11113. * the start of the PPDU are valid. Specifically, the following
  11114. * fields are only valid if END_VALID is set:
  11115. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  11116. * TIMESTAMP_SUBMICROSEC
  11117. * Value:
  11118. * 0 -> rx PPDU desc end fields are not valid
  11119. * 1 -> rx PPDU desc end fields are valid
  11120. * - START_VALID
  11121. * Bit 31
  11122. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  11123. * the end of the PPDU are valid. Specifically, the following
  11124. * fields are only valid if START_VALID is set:
  11125. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  11126. * VHT-SIG-A
  11127. * Value:
  11128. * 0 -> rx PPDU desc start fields are not valid
  11129. * 1 -> rx PPDU desc start fields are valid
  11130. * - RSSI0_PRI20
  11131. * Bits 7:0
  11132. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  11133. * Value: RSSI dB units w.r.t. noise floor
  11134. *
  11135. * - RSSI0_EXT20
  11136. * Bits 7:0
  11137. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  11138. * (if the rx bandwidth was >= 40 MHz)
  11139. * Value: RSSI dB units w.r.t. noise floor
  11140. * - RSSI0_EXT40
  11141. * Bits 7:0
  11142. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  11143. * (if the rx bandwidth was >= 80 MHz)
  11144. * Value: RSSI dB units w.r.t. noise floor
  11145. * - RSSI0_EXT80
  11146. * Bits 7:0
  11147. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  11148. * (if the rx bandwidth was >= 160 MHz)
  11149. * Value: RSSI dB units w.r.t. noise floor
  11150. *
  11151. * - RSSI1_PRI20
  11152. * Bits 7:0
  11153. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  11154. * Value: RSSI dB units w.r.t. noise floor
  11155. * - RSSI1_EXT20
  11156. * Bits 7:0
  11157. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  11158. * (if the rx bandwidth was >= 40 MHz)
  11159. * Value: RSSI dB units w.r.t. noise floor
  11160. * - RSSI1_EXT40
  11161. * Bits 7:0
  11162. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  11163. * (if the rx bandwidth was >= 80 MHz)
  11164. * Value: RSSI dB units w.r.t. noise floor
  11165. * - RSSI1_EXT80
  11166. * Bits 7:0
  11167. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  11168. * (if the rx bandwidth was >= 160 MHz)
  11169. * Value: RSSI dB units w.r.t. noise floor
  11170. *
  11171. * - RSSI2_PRI20
  11172. * Bits 7:0
  11173. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  11174. * Value: RSSI dB units w.r.t. noise floor
  11175. * - RSSI2_EXT20
  11176. * Bits 7:0
  11177. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  11178. * (if the rx bandwidth was >= 40 MHz)
  11179. * Value: RSSI dB units w.r.t. noise floor
  11180. * - RSSI2_EXT40
  11181. * Bits 7:0
  11182. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  11183. * (if the rx bandwidth was >= 80 MHz)
  11184. * Value: RSSI dB units w.r.t. noise floor
  11185. * - RSSI2_EXT80
  11186. * Bits 7:0
  11187. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  11188. * (if the rx bandwidth was >= 160 MHz)
  11189. * Value: RSSI dB units w.r.t. noise floor
  11190. *
  11191. * - RSSI3_PRI20
  11192. * Bits 7:0
  11193. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  11194. * Value: RSSI dB units w.r.t. noise floor
  11195. * - RSSI3_EXT20
  11196. * Bits 7:0
  11197. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  11198. * (if the rx bandwidth was >= 40 MHz)
  11199. * Value: RSSI dB units w.r.t. noise floor
  11200. * - RSSI3_EXT40
  11201. * Bits 7:0
  11202. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  11203. * (if the rx bandwidth was >= 80 MHz)
  11204. * Value: RSSI dB units w.r.t. noise floor
  11205. * - RSSI3_EXT80
  11206. * Bits 7:0
  11207. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  11208. * (if the rx bandwidth was >= 160 MHz)
  11209. * Value: RSSI dB units w.r.t. noise floor
  11210. *
  11211. * - TSF32
  11212. * Bits 31:0
  11213. * Purpose: specify the time the rx PPDU was received, in TSF units
  11214. * Value: 32 LSBs of the TSF
  11215. * - TIMESTAMP_MICROSEC
  11216. * Bits 31:0
  11217. * Purpose: specify the time the rx PPDU was received, in microsecond units
  11218. * Value: PPDU rx time, in microseconds
  11219. * - VHT_SIG_A1
  11220. * Bits 23:0
  11221. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  11222. * from the rx PPDU
  11223. * Value:
  11224. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  11225. * VHT-SIG-A1 data.
  11226. * If PREAMBLE_TYPE specifies HT, then this field contains the
  11227. * first 24 bits of the HT-SIG data.
  11228. * Otherwise, this field is invalid.
  11229. * Refer to the the 802.11 protocol for the definition of the
  11230. * HT-SIG and VHT-SIG-A1 fields
  11231. * - VHT_SIG_A2
  11232. * Bits 23:0
  11233. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  11234. * from the rx PPDU
  11235. * Value:
  11236. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  11237. * VHT-SIG-A2 data.
  11238. * If PREAMBLE_TYPE specifies HT, then this field contains the
  11239. * last 24 bits of the HT-SIG data.
  11240. * Otherwise, this field is invalid.
  11241. * Refer to the the 802.11 protocol for the definition of the
  11242. * HT-SIG and VHT-SIG-A2 fields
  11243. * - PREAMBLE_TYPE
  11244. * Bits 31:24
  11245. * Purpose: indicate the PHY format of the received burst
  11246. * Value:
  11247. * 0x4: Legacy (OFDM/CCK)
  11248. * 0x8: HT
  11249. * 0x9: HT with TxBF
  11250. * 0xC: VHT
  11251. * 0xD: VHT with TxBF
  11252. * - SERVICE
  11253. * Bits 31:24
  11254. * Purpose: TBD
  11255. * Value: TBD
  11256. *
  11257. * Rx MSDU descriptor fields:
  11258. * - FW_RX_DESC_BYTES
  11259. * Bits 15:0
  11260. * Purpose: Indicate how many bytes in the Rx indication are used for
  11261. * FW Rx descriptors
  11262. *
  11263. * Payload fields:
  11264. * - MPDU_COUNT
  11265. * Bits 7:0
  11266. * Purpose: Indicate how many sequential MPDUs share the same status.
  11267. * All MPDUs within the indicated list are from the same RA-TA-TID.
  11268. * - MPDU_STATUS
  11269. * Bits 15:8
  11270. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  11271. * received successfully.
  11272. * Value:
  11273. * 0x1: success
  11274. * 0x2: FCS error
  11275. * 0x3: duplicate error
  11276. * 0x4: replay error
  11277. * 0x5: invalid peer
  11278. */
  11279. /* header fields */
  11280. #define HTT_RX_IND_EXT_TID_M 0x1f00
  11281. #define HTT_RX_IND_EXT_TID_S 8
  11282. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  11283. #define HTT_RX_IND_FLUSH_VALID_S 13
  11284. #define HTT_RX_IND_REL_VALID_M 0x4000
  11285. #define HTT_RX_IND_REL_VALID_S 14
  11286. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  11287. #define HTT_RX_IND_PEER_ID_S 16
  11288. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  11289. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  11290. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  11291. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  11292. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  11293. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  11294. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  11295. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  11296. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  11297. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  11298. /* rx PPDU descriptor fields */
  11299. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  11300. #define HTT_RX_IND_RSSI_CMB_S 0
  11301. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  11302. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  11303. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  11304. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  11305. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  11306. #define HTT_RX_IND_PHY_ERR_S 24
  11307. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  11308. #define HTT_RX_IND_LEGACY_RATE_S 25
  11309. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  11310. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  11311. #define HTT_RX_IND_END_VALID_M 0x40000000
  11312. #define HTT_RX_IND_END_VALID_S 30
  11313. #define HTT_RX_IND_START_VALID_M 0x80000000
  11314. #define HTT_RX_IND_START_VALID_S 31
  11315. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  11316. #define HTT_RX_IND_RSSI_PRI20_S 0
  11317. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  11318. #define HTT_RX_IND_RSSI_EXT20_S 8
  11319. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  11320. #define HTT_RX_IND_RSSI_EXT40_S 16
  11321. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  11322. #define HTT_RX_IND_RSSI_EXT80_S 24
  11323. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  11324. #define HTT_RX_IND_VHT_SIG_A1_S 0
  11325. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  11326. #define HTT_RX_IND_VHT_SIG_A2_S 0
  11327. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  11328. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  11329. #define HTT_RX_IND_SERVICE_M 0xff000000
  11330. #define HTT_RX_IND_SERVICE_S 24
  11331. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  11332. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  11333. /* rx MSDU descriptor fields */
  11334. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  11335. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  11336. /* payload fields */
  11337. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  11338. #define HTT_RX_IND_MPDU_COUNT_S 0
  11339. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  11340. #define HTT_RX_IND_MPDU_STATUS_S 8
  11341. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  11342. do { \
  11343. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  11344. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  11345. } while (0)
  11346. #define HTT_RX_IND_EXT_TID_GET(word) \
  11347. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  11348. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  11349. do { \
  11350. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  11351. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  11352. } while (0)
  11353. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  11354. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  11355. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  11356. do { \
  11357. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  11358. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  11359. } while (0)
  11360. #define HTT_RX_IND_REL_VALID_GET(word) \
  11361. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  11362. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  11363. do { \
  11364. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  11365. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  11366. } while (0)
  11367. #define HTT_RX_IND_PEER_ID_GET(word) \
  11368. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  11369. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  11370. do { \
  11371. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  11372. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  11373. } while (0)
  11374. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  11375. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  11376. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  11377. do { \
  11378. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  11379. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  11380. } while (0)
  11381. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  11382. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  11383. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  11384. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  11385. do { \
  11386. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  11387. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  11388. } while (0)
  11389. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  11390. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  11391. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  11392. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  11393. do { \
  11394. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  11395. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  11396. } while (0)
  11397. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  11398. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  11399. HTT_RX_IND_REL_SEQ_NUM_START_S)
  11400. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  11401. do { \
  11402. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  11403. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  11404. } while (0)
  11405. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  11406. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  11407. HTT_RX_IND_REL_SEQ_NUM_END_S)
  11408. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  11409. do { \
  11410. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  11411. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  11412. } while (0)
  11413. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  11414. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  11415. HTT_RX_IND_NUM_MPDU_RANGES_S)
  11416. /* FW rx PPDU descriptor fields */
  11417. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  11418. do { \
  11419. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  11420. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  11421. } while (0)
  11422. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  11423. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  11424. HTT_RX_IND_RSSI_CMB_S)
  11425. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  11426. do { \
  11427. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  11428. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  11429. } while (0)
  11430. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  11431. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  11432. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  11433. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  11434. do { \
  11435. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  11436. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  11437. } while (0)
  11438. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  11439. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  11440. HTT_RX_IND_PHY_ERR_CODE_S)
  11441. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  11442. do { \
  11443. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  11444. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  11445. } while (0)
  11446. #define HTT_RX_IND_PHY_ERR_GET(word) \
  11447. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  11448. HTT_RX_IND_PHY_ERR_S)
  11449. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  11450. do { \
  11451. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  11452. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  11453. } while (0)
  11454. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  11455. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  11456. HTT_RX_IND_LEGACY_RATE_S)
  11457. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  11458. do { \
  11459. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  11460. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  11461. } while (0)
  11462. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  11463. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  11464. HTT_RX_IND_LEGACY_RATE_SEL_S)
  11465. #define HTT_RX_IND_END_VALID_SET(word, value) \
  11466. do { \
  11467. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  11468. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  11469. } while (0)
  11470. #define HTT_RX_IND_END_VALID_GET(word) \
  11471. (((word) & HTT_RX_IND_END_VALID_M) >> \
  11472. HTT_RX_IND_END_VALID_S)
  11473. #define HTT_RX_IND_START_VALID_SET(word, value) \
  11474. do { \
  11475. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  11476. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  11477. } while (0)
  11478. #define HTT_RX_IND_START_VALID_GET(word) \
  11479. (((word) & HTT_RX_IND_START_VALID_M) >> \
  11480. HTT_RX_IND_START_VALID_S)
  11481. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  11482. do { \
  11483. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  11484. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  11485. } while (0)
  11486. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  11487. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  11488. HTT_RX_IND_RSSI_PRI20_S)
  11489. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  11490. do { \
  11491. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  11492. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  11493. } while (0)
  11494. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  11495. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  11496. HTT_RX_IND_RSSI_EXT20_S)
  11497. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  11498. do { \
  11499. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  11500. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  11501. } while (0)
  11502. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  11503. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  11504. HTT_RX_IND_RSSI_EXT40_S)
  11505. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  11506. do { \
  11507. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  11508. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  11509. } while (0)
  11510. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  11511. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  11512. HTT_RX_IND_RSSI_EXT80_S)
  11513. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  11514. do { \
  11515. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  11516. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  11517. } while (0)
  11518. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  11519. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  11520. HTT_RX_IND_VHT_SIG_A1_S)
  11521. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  11522. do { \
  11523. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  11524. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  11525. } while (0)
  11526. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  11527. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  11528. HTT_RX_IND_VHT_SIG_A2_S)
  11529. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  11530. do { \
  11531. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  11532. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  11533. } while (0)
  11534. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  11535. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  11536. HTT_RX_IND_PREAMBLE_TYPE_S)
  11537. #define HTT_RX_IND_SERVICE_SET(word, value) \
  11538. do { \
  11539. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  11540. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  11541. } while (0)
  11542. #define HTT_RX_IND_SERVICE_GET(word) \
  11543. (((word) & HTT_RX_IND_SERVICE_M) >> \
  11544. HTT_RX_IND_SERVICE_S)
  11545. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  11546. do { \
  11547. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  11548. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  11549. } while (0)
  11550. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  11551. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  11552. HTT_RX_IND_SA_ANT_MATRIX_S)
  11553. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  11554. do { \
  11555. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  11556. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  11557. } while (0)
  11558. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  11559. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  11560. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  11561. do { \
  11562. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  11563. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  11564. } while (0)
  11565. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  11566. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  11567. #define HTT_RX_IND_HL_BYTES \
  11568. (HTT_RX_IND_HDR_BYTES + \
  11569. 4 /* single FW rx MSDU descriptor */ + \
  11570. 4 /* single MPDU range information element */)
  11571. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  11572. /* Could we use one macro entry? */
  11573. #define HTT_WORD_SET(word, field, value) \
  11574. do { \
  11575. HTT_CHECK_SET_VAL(field, value); \
  11576. (word) |= ((value) << field ## _S); \
  11577. } while (0)
  11578. #define HTT_WORD_GET(word, field) \
  11579. (((word) & field ## _M) >> field ## _S)
  11580. PREPACK struct hl_htt_rx_ind_base {
  11581. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  11582. } POSTPACK;
  11583. /*
  11584. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  11585. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  11586. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  11587. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  11588. * htt_rx_ind_hl_rx_desc_t.
  11589. */
  11590. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  11591. struct htt_rx_ind_hl_rx_desc_t {
  11592. A_UINT8 ver;
  11593. A_UINT8 len;
  11594. struct {
  11595. A_UINT8
  11596. first_msdu: 1,
  11597. last_msdu: 1,
  11598. c3_failed: 1,
  11599. c4_failed: 1,
  11600. ipv6: 1,
  11601. tcp: 1,
  11602. udp: 1,
  11603. reserved: 1;
  11604. } flags;
  11605. /* NOTE: no reserved space - don't append any new fields here */
  11606. };
  11607. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  11608. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11609. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  11610. #define HTT_RX_IND_HL_RX_DESC_VER 0
  11611. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  11612. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11613. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  11614. #define HTT_RX_IND_HL_FLAG_OFFSET \
  11615. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  11616. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  11617. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  11618. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  11619. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  11620. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  11621. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  11622. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  11623. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  11624. /* This structure is used in HL, the basic descriptor information
  11625. * used by host. the structure is translated by FW from HW desc
  11626. * or generated by FW. But in HL monitor mode, the host would use
  11627. * the same structure with LL.
  11628. */
  11629. PREPACK struct hl_htt_rx_desc_base {
  11630. A_UINT32
  11631. seq_num:12,
  11632. encrypted:1,
  11633. chan_info_present:1,
  11634. resv0:2,
  11635. mcast_bcast:1,
  11636. fragment:1,
  11637. key_id_oct:8,
  11638. resv1:6;
  11639. A_UINT32
  11640. pn_31_0;
  11641. union {
  11642. struct {
  11643. A_UINT16 pn_47_32;
  11644. A_UINT16 pn_63_48;
  11645. } pn16;
  11646. A_UINT32 pn_63_32;
  11647. } u0;
  11648. A_UINT32
  11649. pn_95_64;
  11650. A_UINT32
  11651. pn_127_96;
  11652. } POSTPACK;
  11653. /*
  11654. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  11655. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  11656. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  11657. * Please see htt_chan_change_t for description of the fields.
  11658. */
  11659. PREPACK struct htt_chan_info_t
  11660. {
  11661. A_UINT32 primary_chan_center_freq_mhz: 16,
  11662. contig_chan1_center_freq_mhz: 16;
  11663. A_UINT32 contig_chan2_center_freq_mhz: 16,
  11664. phy_mode: 8,
  11665. reserved: 8;
  11666. } POSTPACK;
  11667. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  11668. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  11669. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  11670. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  11671. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  11672. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  11673. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  11674. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  11675. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  11676. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  11677. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  11678. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  11679. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  11680. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  11681. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  11682. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  11683. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  11684. /* Channel information */
  11685. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  11686. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  11687. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  11688. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  11689. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  11690. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  11691. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  11692. #define HTT_CHAN_INFO_PHY_MODE_S 16
  11693. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  11694. do { \
  11695. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  11696. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  11697. } while (0)
  11698. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  11699. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  11700. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  11701. do { \
  11702. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  11703. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  11704. } while (0)
  11705. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  11706. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  11707. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  11708. do { \
  11709. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  11710. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  11711. } while (0)
  11712. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  11713. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  11714. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  11715. do { \
  11716. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  11717. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  11718. } while (0)
  11719. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  11720. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  11721. /*
  11722. * @brief target -> host message definition for FW offloaded pkts
  11723. *
  11724. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  11725. *
  11726. * @details
  11727. * The following field definitions describe the format of the firmware
  11728. * offload deliver message sent from the target to the host.
  11729. *
  11730. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  11731. *
  11732. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  11733. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  11734. * | reserved_1 | msg type |
  11735. * |--------------------------------------------------------------------------|
  11736. * | phy_timestamp_l32 |
  11737. * |--------------------------------------------------------------------------|
  11738. * | WORD2 (see below) |
  11739. * |--------------------------------------------------------------------------|
  11740. * | seqno | framectrl |
  11741. * |--------------------------------------------------------------------------|
  11742. * | reserved_3 | vdev_id | tid_num|
  11743. * |--------------------------------------------------------------------------|
  11744. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  11745. * |--------------------------------------------------------------------------|
  11746. *
  11747. * where:
  11748. * STAT = status
  11749. * F = format (802.3 vs. 802.11)
  11750. *
  11751. * definition for word 2
  11752. *
  11753. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  11754. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  11755. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  11756. * |--------------------------------------------------------------------------|
  11757. *
  11758. * where:
  11759. * PR = preamble
  11760. * BF = beamformed
  11761. */
  11762. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  11763. {
  11764. A_UINT32 /* word 0 */
  11765. msg_type:8, /* [ 7: 0] */
  11766. reserved_1:24; /* [31: 8] */
  11767. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  11768. A_UINT32 /* word 2 */
  11769. /* preamble:
  11770. * 0-OFDM,
  11771. * 1-CCk,
  11772. * 2-HT,
  11773. * 3-VHT
  11774. */
  11775. preamble: 2, /* [1:0] */
  11776. /* mcs:
  11777. * In case of HT preamble interpret
  11778. * MCS along with NSS.
  11779. * Valid values for HT are 0 to 7.
  11780. * HT mcs 0 with NSS 2 is mcs 8.
  11781. * Valid values for VHT are 0 to 9.
  11782. */
  11783. mcs: 4, /* [5:2] */
  11784. /* rate:
  11785. * This is applicable only for
  11786. * CCK and OFDM preamble type
  11787. * rate 0: OFDM 48 Mbps,
  11788. * 1: OFDM 24 Mbps,
  11789. * 2: OFDM 12 Mbps
  11790. * 3: OFDM 6 Mbps
  11791. * 4: OFDM 54 Mbps
  11792. * 5: OFDM 36 Mbps
  11793. * 6: OFDM 18 Mbps
  11794. * 7: OFDM 9 Mbps
  11795. * rate 0: CCK 11 Mbps Long
  11796. * 1: CCK 5.5 Mbps Long
  11797. * 2: CCK 2 Mbps Long
  11798. * 3: CCK 1 Mbps Long
  11799. * 4: CCK 11 Mbps Short
  11800. * 5: CCK 5.5 Mbps Short
  11801. * 6: CCK 2 Mbps Short
  11802. */
  11803. rate : 3, /* [ 8: 6] */
  11804. rssi : 8, /* [16: 9] units=dBm */
  11805. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  11806. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  11807. stbc : 1, /* [22] */
  11808. sgi : 1, /* [23] */
  11809. ldpc : 1, /* [24] */
  11810. beamformed: 1, /* [25] */
  11811. reserved_2: 6; /* [31:26] */
  11812. A_UINT32 /* word 3 */
  11813. framectrl:16, /* [15: 0] */
  11814. seqno:16; /* [31:16] */
  11815. A_UINT32 /* word 4 */
  11816. tid_num:5, /* [ 4: 0] actual TID number */
  11817. vdev_id:8, /* [12: 5] */
  11818. reserved_3:19; /* [31:13] */
  11819. A_UINT32 /* word 5 */
  11820. /* status:
  11821. * 0: tx_ok
  11822. * 1: retry
  11823. * 2: drop
  11824. * 3: filtered
  11825. * 4: abort
  11826. * 5: tid delete
  11827. * 6: sw abort
  11828. * 7: dropped by peer migration
  11829. */
  11830. status:3, /* [2:0] */
  11831. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  11832. tx_mpdu_bytes:16, /* [19:4] */
  11833. /* Indicates retry count of offloaded/local generated Data tx frames */
  11834. tx_retry_cnt:6, /* [25:20] */
  11835. reserved_4:6; /* [31:26] */
  11836. } POSTPACK;
  11837. /* FW offload deliver ind message header fields */
  11838. /* DWORD one */
  11839. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  11840. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  11841. /* DWORD two */
  11842. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  11843. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  11844. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  11845. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  11846. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  11847. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  11848. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  11849. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  11850. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  11851. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  11852. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  11853. #define HTT_FW_OFFLOAD_IND_BW_S 19
  11854. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  11855. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  11856. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  11857. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  11858. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  11859. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  11860. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  11861. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  11862. /* DWORD three*/
  11863. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  11864. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  11865. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  11866. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  11867. /* DWORD four */
  11868. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  11869. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  11870. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  11871. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  11872. /* DWORD five */
  11873. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  11874. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  11875. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  11876. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  11877. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  11878. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  11879. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  11880. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  11881. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  11882. do { \
  11883. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  11884. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  11885. } while (0)
  11886. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  11887. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  11888. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  11889. do { \
  11890. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  11891. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  11892. } while (0)
  11893. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  11894. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  11895. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  11896. do { \
  11897. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  11898. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  11899. } while (0)
  11900. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  11901. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  11902. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  11903. do { \
  11904. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  11905. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  11906. } while (0)
  11907. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  11908. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  11909. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  11910. do { \
  11911. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  11912. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  11913. } while (0)
  11914. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  11915. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  11916. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  11917. do { \
  11918. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  11919. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  11920. } while (0)
  11921. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  11922. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  11923. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  11924. do { \
  11925. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  11926. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  11927. } while (0)
  11928. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  11929. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  11930. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  11931. do { \
  11932. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  11933. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  11934. } while (0)
  11935. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  11936. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  11937. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  11938. do { \
  11939. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  11940. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  11941. } while (0)
  11942. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  11943. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  11944. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  11945. do { \
  11946. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  11947. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  11948. } while (0)
  11949. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  11950. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  11951. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  11952. do { \
  11953. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  11954. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  11955. } while (0)
  11956. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  11957. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  11958. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  11959. do { \
  11960. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  11961. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  11962. } while (0)
  11963. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  11964. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  11965. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  11966. do { \
  11967. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  11968. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  11969. } while (0)
  11970. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  11971. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  11972. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  11973. do { \
  11974. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  11975. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  11976. } while (0)
  11977. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  11978. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  11979. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  11980. do { \
  11981. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  11982. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  11983. } while (0)
  11984. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  11985. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  11986. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  11987. do { \
  11988. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  11989. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  11990. } while (0)
  11991. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  11992. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  11993. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  11994. do { \
  11995. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  11996. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  11997. } while (0)
  11998. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  11999. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  12000. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  12001. do { \
  12002. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  12003. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  12004. } while (0)
  12005. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  12006. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  12007. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  12008. do { \
  12009. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  12010. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  12011. } while (0)
  12012. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  12013. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  12014. /*
  12015. * @brief target -> host rx reorder flush message definition
  12016. *
  12017. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FLUSH
  12018. *
  12019. * @details
  12020. * The following field definitions describe the format of the rx flush
  12021. * message sent from the target to the host.
  12022. * The message consists of a 4-octet header, followed by one or more
  12023. * 4-octet payload information elements.
  12024. *
  12025. * |31 24|23 8|7 0|
  12026. * |--------------------------------------------------------------|
  12027. * | TID | peer ID | msg type |
  12028. * |--------------------------------------------------------------|
  12029. * | seq num end | seq num start | MPDU status | reserved |
  12030. * |--------------------------------------------------------------|
  12031. * First DWORD:
  12032. * - MSG_TYPE
  12033. * Bits 7:0
  12034. * Purpose: identifies this as an rx flush message
  12035. * Value: 0x2 (HTT_T2H_MSG_TYPE_RX_FLUSH)
  12036. * - PEER_ID
  12037. * Bits 23:8 (only bits 18:8 actually used)
  12038. * Purpose: identify which peer's rx data is being flushed
  12039. * Value: (rx) peer ID
  12040. * - TID
  12041. * Bits 31:24 (only bits 27:24 actually used)
  12042. * Purpose: Specifies which traffic identifier's rx data is being flushed
  12043. * Value: traffic identifier
  12044. * Second DWORD:
  12045. * - MPDU_STATUS
  12046. * Bits 15:8
  12047. * Purpose:
  12048. * Indicate whether the flushed MPDUs should be discarded or processed.
  12049. * Value:
  12050. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  12051. * stages of rx processing
  12052. * other: discard the MPDUs
  12053. * It is anticipated that flush messages will always have
  12054. * MPDU status == 1, but the status flag is included for
  12055. * flexibility.
  12056. * - SEQ_NUM_START
  12057. * Bits 23:16
  12058. * Purpose:
  12059. * Indicate the start of a series of consecutive MPDUs being flushed.
  12060. * Not all MPDUs within this range are necessarily valid - the host
  12061. * must check each sequence number within this range to see if the
  12062. * corresponding MPDU is actually present.
  12063. * Value:
  12064. * The sequence number for the first MPDU in the sequence.
  12065. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  12066. * - SEQ_NUM_END
  12067. * Bits 30:24
  12068. * Purpose:
  12069. * Indicate the end of a series of consecutive MPDUs being flushed.
  12070. * Value:
  12071. * The sequence number one larger than the sequence number of the
  12072. * last MPDU being flushed.
  12073. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  12074. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  12075. * are to be released for further rx processing.
  12076. * Not all MPDUs within this range are necessarily valid - the host
  12077. * must check each sequence number within this range to see if the
  12078. * corresponding MPDU is actually present.
  12079. */
  12080. /* first DWORD */
  12081. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  12082. #define HTT_RX_FLUSH_PEER_ID_S 8
  12083. #define HTT_RX_FLUSH_TID_M 0xff000000
  12084. #define HTT_RX_FLUSH_TID_S 24
  12085. /* second DWORD */
  12086. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  12087. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  12088. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  12089. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  12090. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  12091. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  12092. #define HTT_RX_FLUSH_BYTES 8
  12093. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  12094. do { \
  12095. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  12096. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  12097. } while (0)
  12098. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  12099. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  12100. #define HTT_RX_FLUSH_TID_SET(word, value) \
  12101. do { \
  12102. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  12103. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  12104. } while (0)
  12105. #define HTT_RX_FLUSH_TID_GET(word) \
  12106. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  12107. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  12108. do { \
  12109. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  12110. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  12111. } while (0)
  12112. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  12113. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  12114. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  12115. do { \
  12116. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  12117. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  12118. } while (0)
  12119. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  12120. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  12121. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  12122. do { \
  12123. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  12124. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  12125. } while (0)
  12126. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  12127. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  12128. /*
  12129. * @brief target -> host rx pn check indication message
  12130. *
  12131. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_PN_IND
  12132. *
  12133. * @details
  12134. * The following field definitions describe the format of the Rx PN check
  12135. * indication message sent from the target to the host.
  12136. * The message consists of a 4-octet header, followed by the start and
  12137. * end sequence numbers to be released, followed by the PN IEs. Each PN
  12138. * IE is one octet containing the sequence number that failed the PN
  12139. * check.
  12140. *
  12141. * |31 24|23 8|7 0|
  12142. * |--------------------------------------------------------------|
  12143. * | TID | peer ID | msg type |
  12144. * |--------------------------------------------------------------|
  12145. * | Reserved | PN IE count | seq num end | seq num start|
  12146. * |--------------------------------------------------------------|
  12147. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  12148. * |--------------------------------------------------------------|
  12149. * First DWORD:
  12150. * - MSG_TYPE
  12151. * Bits 7:0
  12152. * Purpose: Identifies this as an rx pn check indication message
  12153. * Value: 0x10 (HTT_T2H_MSG_TYPE_RX_PN_IND)
  12154. * - PEER_ID
  12155. * Bits 23:8 (only bits 18:8 actually used)
  12156. * Purpose: identify which peer
  12157. * Value: (rx) peer ID
  12158. * - TID
  12159. * Bits 31:24 (only bits 27:24 actually used)
  12160. * Purpose: identify traffic identifier
  12161. * Value: traffic identifier
  12162. * Second DWORD:
  12163. * - SEQ_NUM_START
  12164. * Bits 7:0
  12165. * Purpose:
  12166. * Indicates the starting sequence number of the MPDU in this
  12167. * series of MPDUs that went though PN check.
  12168. * Value:
  12169. * The sequence number for the first MPDU in the sequence.
  12170. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  12171. * - SEQ_NUM_END
  12172. * Bits 15:8
  12173. * Purpose:
  12174. * Indicates the ending sequence number of the MPDU in this
  12175. * series of MPDUs that went though PN check.
  12176. * Value:
  12177. * The sequence number one larger then the sequence number of the last
  12178. * MPDU being flushed.
  12179. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  12180. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  12181. * for invalid PN numbers and are ready to be released for further processing.
  12182. * Not all MPDUs within this range are necessarily valid - the host
  12183. * must check each sequence number within this range to see if the
  12184. * corresponding MPDU is actually present.
  12185. * - PN_IE_COUNT
  12186. * Bits 23:16
  12187. * Purpose:
  12188. * Used to determine the variable number of PN information elements in this
  12189. * message
  12190. *
  12191. * PN information elements:
  12192. * - PN_IE_x-
  12193. * Purpose:
  12194. * Each PN information element contains the sequence number of the MPDU that
  12195. * has failed the target PN check.
  12196. * Value:
  12197. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  12198. * that failed the PN check.
  12199. */
  12200. /* first DWORD */
  12201. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  12202. #define HTT_RX_PN_IND_PEER_ID_S 8
  12203. #define HTT_RX_PN_IND_TID_M 0xff000000
  12204. #define HTT_RX_PN_IND_TID_S 24
  12205. /* second DWORD */
  12206. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  12207. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  12208. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  12209. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  12210. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  12211. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  12212. #define HTT_RX_PN_IND_BYTES 8
  12213. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  12214. do { \
  12215. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  12216. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  12217. } while (0)
  12218. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  12219. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  12220. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  12221. do { \
  12222. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  12223. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  12224. } while (0)
  12225. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  12226. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  12227. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  12228. do { \
  12229. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  12230. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  12231. } while (0)
  12232. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  12233. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  12234. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  12235. do { \
  12236. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  12237. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  12238. } while (0)
  12239. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  12240. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  12241. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  12242. do { \
  12243. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  12244. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  12245. } while (0)
  12246. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  12247. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  12248. /*
  12249. * @brief target -> host rx offload deliver message for LL system
  12250. *
  12251. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND
  12252. *
  12253. * @details
  12254. * In a low latency system this message is sent whenever the offload
  12255. * manager flushes out the packets it has coalesced in its coalescing buffer.
  12256. * The DMA of the actual packets into host memory is done before sending out
  12257. * this message. This message indicates only how many MSDUs to reap. The
  12258. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  12259. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  12260. * DMA'd by the MAC directly into host memory these packets do not contain
  12261. * the MAC descriptors in the header portion of the packet. Instead they contain
  12262. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  12263. * message, the packets are delivered directly to the NW stack without going
  12264. * through the regular reorder buffering and PN checking path since it has
  12265. * already been done in target.
  12266. *
  12267. * |31 24|23 16|15 8|7 0|
  12268. * |-----------------------------------------------------------------------|
  12269. * | Total MSDU count | reserved | msg type |
  12270. * |-----------------------------------------------------------------------|
  12271. *
  12272. * @brief target -> host rx offload deliver message for HL system
  12273. *
  12274. * @details
  12275. * In a high latency system this message is sent whenever the offload manager
  12276. * flushes out the packets it has coalesced in its coalescing buffer. The
  12277. * actual packets are also carried along with this message. When the host
  12278. * receives this message, it is expected to deliver these packets to the NW
  12279. * stack directly instead of routing them through the reorder buffering and
  12280. * PN checking path since it has already been done in target.
  12281. *
  12282. * |31 24|23 16|15 8|7 0|
  12283. * |-----------------------------------------------------------------------|
  12284. * | Total MSDU count | reserved | msg type |
  12285. * |-----------------------------------------------------------------------|
  12286. * | peer ID | MSDU length |
  12287. * |-----------------------------------------------------------------------|
  12288. * | MSDU payload | FW Desc | tid | vdev ID |
  12289. * |-----------------------------------------------------------------------|
  12290. * | MSDU payload contd. |
  12291. * |-----------------------------------------------------------------------|
  12292. * | peer ID | MSDU length |
  12293. * |-----------------------------------------------------------------------|
  12294. * | MSDU payload | FW Desc | tid | vdev ID |
  12295. * |-----------------------------------------------------------------------|
  12296. * | MSDU payload contd. |
  12297. * |-----------------------------------------------------------------------|
  12298. *
  12299. */
  12300. /* first DWORD */
  12301. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  12302. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  12303. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  12304. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  12305. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  12306. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  12307. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  12308. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  12309. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  12310. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  12311. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  12312. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  12313. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  12314. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  12315. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  12316. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  12317. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  12318. do { \
  12319. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  12320. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  12321. } while (0)
  12322. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  12323. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  12324. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  12325. do { \
  12326. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  12327. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  12328. } while (0)
  12329. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  12330. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  12331. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  12332. do { \
  12333. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  12334. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  12335. } while (0)
  12336. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  12337. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  12338. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  12339. do { \
  12340. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  12341. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  12342. } while (0)
  12343. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  12344. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  12345. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  12346. do { \
  12347. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  12348. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  12349. } while (0)
  12350. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  12351. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  12352. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  12353. do { \
  12354. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  12355. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  12356. } while (0)
  12357. /**
  12358. * @brief target -> host rx peer map/unmap message definition
  12359. *
  12360. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP
  12361. *
  12362. * @details
  12363. * The following diagram shows the format of the rx peer map message sent
  12364. * from the target to the host. This layout assumes the target operates
  12365. * as little-endian.
  12366. *
  12367. * This message always contains a SW peer ID. The main purpose of the
  12368. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  12369. * with, so that the host can use that peer ID to determine which peer
  12370. * transmitted the rx frame. This SW peer ID is sometimes also used for
  12371. * other purposes, such as identifying during tx completions which peer
  12372. * the tx frames in question were transmitted to.
  12373. *
  12374. * In certain generations of chips, the peer map message also contains
  12375. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  12376. * to identify which peer the frame needs to be forwarded to (i.e. the
  12377. * peer associated with the Destination MAC Address within the packet),
  12378. * and particularly which vdev needs to transmit the frame (for cases
  12379. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  12380. * meaning as AST_INDEX_0.
  12381. * This DA-based peer ID that is provided for certain rx frames
  12382. * (the rx frames that need to be re-transmitted as tx frames)
  12383. * is the ID that the HW uses for referring to the peer in question,
  12384. * rather than the peer ID that the SW+FW use to refer to the peer.
  12385. *
  12386. *
  12387. * |31 24|23 16|15 8|7 0|
  12388. * |-----------------------------------------------------------------------|
  12389. * | SW peer ID | VDEV ID | msg type |
  12390. * |-----------------------------------------------------------------------|
  12391. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12392. * |-----------------------------------------------------------------------|
  12393. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  12394. * |-----------------------------------------------------------------------|
  12395. *
  12396. *
  12397. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP
  12398. *
  12399. * The following diagram shows the format of the rx peer unmap message sent
  12400. * from the target to the host.
  12401. *
  12402. * |31 24|23 16|15 8|7 0|
  12403. * |-----------------------------------------------------------------------|
  12404. * | SW peer ID | VDEV ID | msg type |
  12405. * |-----------------------------------------------------------------------|
  12406. *
  12407. * The following field definitions describe the format of the rx peer map
  12408. * and peer unmap messages sent from the target to the host.
  12409. * - MSG_TYPE
  12410. * Bits 7:0
  12411. * Purpose: identifies this as an rx peer map or peer unmap message
  12412. * Value: peer map -> 0x3 (HTT_T2H_MSG_TYPE_PEER_MAP),
  12413. * peer unmap -> 0x4 (HTT_T2H_MSG_TYPE_PEER_UNMAP)
  12414. * - VDEV_ID
  12415. * Bits 15:8
  12416. * Purpose: Indicates which virtual device the peer is associated
  12417. * with.
  12418. * Value: vdev ID (used in the host to look up the vdev object)
  12419. * - PEER_ID (a.k.a. SW_PEER_ID)
  12420. * Bits 31:16
  12421. * Purpose: The peer ID (index) that WAL is allocating (map) or
  12422. * freeing (unmap)
  12423. * Value: (rx) peer ID
  12424. * - MAC_ADDR_L32 (peer map only)
  12425. * Bits 31:0
  12426. * Purpose: Identifies which peer node the peer ID is for.
  12427. * Value: lower 4 bytes of peer node's MAC address
  12428. * - MAC_ADDR_U16 (peer map only)
  12429. * Bits 15:0
  12430. * Purpose: Identifies which peer node the peer ID is for.
  12431. * Value: upper 2 bytes of peer node's MAC address
  12432. * - HW_PEER_ID
  12433. * Bits 31:16
  12434. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12435. * address, so for rx frames marked for rx --> tx forwarding, the
  12436. * host can determine from the HW peer ID provided as meta-data with
  12437. * the rx frame which peer the frame is supposed to be forwarded to.
  12438. * Value: ID used by the MAC HW to identify the peer
  12439. */
  12440. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  12441. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  12442. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  12443. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  12444. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  12445. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  12446. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  12447. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  12448. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  12449. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  12450. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  12451. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  12452. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  12453. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  12454. do { \
  12455. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  12456. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  12457. } while (0)
  12458. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  12459. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  12460. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  12461. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  12462. do { \
  12463. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  12464. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  12465. } while (0)
  12466. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  12467. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  12468. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  12469. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  12470. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  12471. do { \
  12472. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  12473. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  12474. } while (0)
  12475. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  12476. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  12477. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  12478. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  12479. #define HTT_RX_PEER_MAP_BYTES 12
  12480. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  12481. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  12482. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  12483. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  12484. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  12485. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  12486. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  12487. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  12488. #define HTT_RX_PEER_UNMAP_BYTES 4
  12489. /**
  12490. * @brief target -> host rx peer map V2 message definition
  12491. *
  12492. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V2
  12493. *
  12494. * @details
  12495. * The following diagram shows the format of the rx peer map v2 message sent
  12496. * from the target to the host. This layout assumes the target operates
  12497. * as little-endian.
  12498. *
  12499. * This message always contains a SW peer ID. The main purpose of the
  12500. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  12501. * with, so that the host can use that peer ID to determine which peer
  12502. * transmitted the rx frame. This SW peer ID is sometimes also used for
  12503. * other purposes, such as identifying during tx completions which peer
  12504. * the tx frames in question were transmitted to.
  12505. *
  12506. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  12507. * is used during rx --> tx frame forwarding to identify which peer the
  12508. * frame needs to be forwarded to (i.e. the peer associated with the
  12509. * Destination MAC Address within the packet), and particularly which vdev
  12510. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  12511. * This DA-based peer ID that is provided for certain rx frames
  12512. * (the rx frames that need to be re-transmitted as tx frames)
  12513. * is the ID that the HW uses for referring to the peer in question,
  12514. * rather than the peer ID that the SW+FW use to refer to the peer.
  12515. *
  12516. * The HW peer id here is the same meaning as AST_INDEX_0.
  12517. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  12518. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  12519. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  12520. * AST is valid.
  12521. *
  12522. * |31 28|27 24|23 21|20|19 17|16|15 8|7 0|
  12523. * |-------------------------------------------------------------------------|
  12524. * | SW peer ID | VDEV ID | msg type |
  12525. * |-------------------------------------------------------------------------|
  12526. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12527. * |-------------------------------------------------------------------------|
  12528. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  12529. * |-------------------------------------------------------------------------|
  12530. * | Reserved_21_31 |OA|ASTVM|NH| AST Hash Value |
  12531. * |-------------------------------------------------------------------------|
  12532. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  12533. * |-------------------------------------------------------------------------|
  12534. * |TID valid low pri| TID valid hi pri | AST index 2 |
  12535. * |-------------------------------------------------------------------------|
  12536. * | LMAC/PMAC_RXPCU AST index | AST index 3 |
  12537. * |-------------------------------------------------------------------------|
  12538. * | Reserved_2 |
  12539. * |-------------------------------------------------------------------------|
  12540. * Where:
  12541. * NH = Next Hop
  12542. * ASTVM = AST valid mask
  12543. * OA = on-chip AST valid bit
  12544. * ASTFM = AST flow mask
  12545. *
  12546. * The following field definitions describe the format of the rx peer map v2
  12547. * messages sent from the target to the host.
  12548. * - MSG_TYPE
  12549. * Bits 7:0
  12550. * Purpose: identifies this as an rx peer map v2 message
  12551. * Value: peer map v2 -> 0x1e (HTT_T2H_MSG_TYPE_PEER_MAP_V2)
  12552. * - VDEV_ID
  12553. * Bits 15:8
  12554. * Purpose: Indicates which virtual device the peer is associated with.
  12555. * Value: vdev ID (used in the host to look up the vdev object)
  12556. * - SW_PEER_ID
  12557. * Bits 31:16
  12558. * Purpose: The peer ID (index) that WAL is allocating
  12559. * Value: (rx) peer ID
  12560. * - MAC_ADDR_L32
  12561. * Bits 31:0
  12562. * Purpose: Identifies which peer node the peer ID is for.
  12563. * Value: lower 4 bytes of peer node's MAC address
  12564. * - MAC_ADDR_U16
  12565. * Bits 15:0
  12566. * Purpose: Identifies which peer node the peer ID is for.
  12567. * Value: upper 2 bytes of peer node's MAC address
  12568. * - HW_PEER_ID / AST_INDEX_0
  12569. * Bits 31:16
  12570. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12571. * address, so for rx frames marked for rx --> tx forwarding, the
  12572. * host can determine from the HW peer ID provided as meta-data with
  12573. * the rx frame which peer the frame is supposed to be forwarded to.
  12574. * Value: ID used by the MAC HW to identify the peer
  12575. * - AST_HASH_VALUE
  12576. * Bits 15:0
  12577. * Purpose: Indicates AST Hash value is required for the TCL AST index
  12578. * override feature.
  12579. * - NEXT_HOP
  12580. * Bit 16
  12581. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  12582. * (Wireless Distribution System).
  12583. * - AST_VALID_MASK
  12584. * Bits 19:17
  12585. * Purpose: Indicate if the AST 1 through AST 3 are valid
  12586. * - ONCHIP_AST_VALID_FLAG
  12587. * Bit 20
  12588. * Purpose: Indicate if the on-chip AST index field (ONCHIP_AST_IDX)
  12589. * is valid.
  12590. * - AST_INDEX_1
  12591. * Bits 15:0
  12592. * Purpose: indicate the second AST index for this peer
  12593. * - AST_0_FLOW_MASK
  12594. * Bits 19:16
  12595. * Purpose: identify the which flow the AST 0 entry corresponds to.
  12596. * - AST_1_FLOW_MASK
  12597. * Bits 23:20
  12598. * Purpose: identify the which flow the AST 1 entry corresponds to.
  12599. * - AST_2_FLOW_MASK
  12600. * Bits 27:24
  12601. * Purpose: identify the which flow the AST 2 entry corresponds to.
  12602. * - AST_3_FLOW_MASK
  12603. * Bits 31:28
  12604. * Purpose: identify the which flow the AST 3 entry corresponds to.
  12605. * - AST_INDEX_2
  12606. * Bits 15:0
  12607. * Purpose: indicate the third AST index for this peer
  12608. * - TID_VALID_HI_PRI
  12609. * Bits 23:16
  12610. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  12611. * - TID_VALID_LOW_PRI
  12612. * Bits 31:24
  12613. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  12614. * - AST_INDEX_3
  12615. * Bits 15:0
  12616. * Purpose: indicate the fourth AST index for this peer
  12617. * - ONCHIP_AST_IDX / RESERVED
  12618. * Bits 31:16
  12619. * Purpose: This field is valid only when split AST feature is enabled.
  12620. * The ONCHIP_AST_VALID_FLAG identifies whether this field is valid.
  12621. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12622. * address, this ast_idx is used for LMAC modules for RXPCU.
  12623. * Value: ID used by the LMAC HW to identify the peer
  12624. */
  12625. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  12626. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  12627. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  12628. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  12629. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  12630. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  12631. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  12632. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  12633. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  12634. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  12635. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  12636. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  12637. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  12638. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  12639. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  12640. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  12641. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M 0x00100000
  12642. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S 20
  12643. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  12644. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  12645. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  12646. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  12647. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  12648. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  12649. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  12650. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  12651. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  12652. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  12653. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  12654. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  12655. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  12656. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  12657. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  12658. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  12659. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  12660. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  12661. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M 0xffff0000
  12662. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S 16
  12663. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  12664. do { \
  12665. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  12666. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  12667. } while (0)
  12668. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  12669. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  12670. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  12671. do { \
  12672. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  12673. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  12674. } while (0)
  12675. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  12676. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  12677. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  12678. do { \
  12679. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  12680. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  12681. } while (0)
  12682. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  12683. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  12684. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  12685. do { \
  12686. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  12687. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  12688. } while (0)
  12689. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  12690. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  12691. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_SET(word, value) \
  12692. do { \
  12693. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M, value); \
  12694. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S; \
  12695. } while (0)
  12696. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_GET(word) \
  12697. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S)
  12698. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  12699. do { \
  12700. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  12701. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  12702. } while (0)
  12703. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  12704. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  12705. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  12706. do { \
  12707. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  12708. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  12709. } while (0)
  12710. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  12711. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  12712. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12713. do { \
  12714. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M, value); \
  12715. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S; \
  12716. } while (0)
  12717. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_MASK_GET(word) \
  12718. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S)
  12719. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  12720. do { \
  12721. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  12722. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  12723. } while (0)
  12724. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  12725. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  12726. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  12727. do { \
  12728. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  12729. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  12730. } while (0)
  12731. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  12732. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  12733. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  12734. do { \
  12735. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  12736. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  12737. } while (0)
  12738. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  12739. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  12740. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  12741. do { \
  12742. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  12743. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  12744. } while (0)
  12745. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  12746. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  12747. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  12748. do { \
  12749. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  12750. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  12751. } while (0)
  12752. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  12753. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  12754. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  12755. do { \
  12756. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  12757. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  12758. } while (0)
  12759. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  12760. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  12761. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  12762. do { \
  12763. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  12764. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  12765. } while (0)
  12766. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  12767. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  12768. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  12769. do { \
  12770. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  12771. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  12772. } while (0)
  12773. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  12774. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  12775. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  12776. do { \
  12777. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  12778. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  12779. } while (0)
  12780. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  12781. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  12782. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12783. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  12784. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  12785. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  12786. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  12787. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  12788. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  12789. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  12790. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  12791. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  12792. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  12793. #define HTT_RX_PEER_MAP_V2_BYTES 32
  12794. /**
  12795. * @brief target -> host rx peer map V3 message definition
  12796. *
  12797. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V3
  12798. *
  12799. * @details
  12800. * The following diagram shows the format of the rx peer map v3 message sent
  12801. * from the target to the host.
  12802. * Format inherits HTT_T2H_MSG_TYPE_PEER_MAP_V2 published above
  12803. * This layout assumes the target operates as little-endian.
  12804. *
  12805. * |31 24|23 20|19|18|17|16|15 8|7 0|
  12806. * |-----------------+--------+--+--+--+--+-----------------+-----------------|
  12807. * | SW peer ID | VDEV ID | msg type |
  12808. * |-----------------+--------------------+-----------------+-----------------|
  12809. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12810. * |-----------------+--------------------+-----------------+-----------------|
  12811. * | Multicast SW peer ID | MAC addr 5 | MAC addr 4 |
  12812. * |-----------------+--------+-----------+-----------------+-----------------|
  12813. * | HTT_MSDU_IDX_ |RESERVED| CACHE_ | |
  12814. * | VALID_MASK |(4bits) | SET_NUM | HW peer ID / AST index |
  12815. * | (8bits) | | (4bits) | |
  12816. * |-----------------+--------+--+--+--+--------------------------------------|
  12817. * | RESERVED |E |O | | |
  12818. * | (13bits) |A |A |NH| on-Chip PMAC_RXPCU AST index |
  12819. * | |V |V | | |
  12820. * |-----------------+--------------------+-----------------------------------|
  12821. * | HTT_MSDU_IDX_ | RESERVED | |
  12822. * | VALID_MASK_EXT | (8bits) | EXT AST index |
  12823. * | (8bits) | | |
  12824. * |-----------------+--------------------+-----------------------------------|
  12825. * | Reserved_2 |
  12826. * |--------------------------------------------------------------------------|
  12827. * | Reserved_3 |
  12828. * |--------------------------------------------------------------------------|
  12829. *
  12830. * Where:
  12831. * EAV = EXT_AST_VALID flag, for "EXT AST index"
  12832. * OAV = ONCHIP_AST_VALID flag, for "on-Chip PMAC_RXPCU AST index"
  12833. * NH = Next Hop
  12834. * The following field definitions describe the format of the rx peer map v3
  12835. * messages sent from the target to the host.
  12836. * - MSG_TYPE
  12837. * Bits 7:0
  12838. * Purpose: identifies this as a peer map v3 message
  12839. * Value: 0x2b (HTT_T2H_MSG_TYPE_PEER_MAP_V3)
  12840. * - VDEV_ID
  12841. * Bits 15:8
  12842. * Purpose: Indicates which virtual device the peer is associated with.
  12843. * - SW_PEER_ID
  12844. * Bits 31:16
  12845. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  12846. * - MAC_ADDR_L32
  12847. * Bits 31:0
  12848. * Purpose: Identifies which peer node the peer ID is for.
  12849. * Value: lower 4 bytes of peer node's MAC address
  12850. * - MAC_ADDR_U16
  12851. * Bits 15:0
  12852. * Purpose: Identifies which peer node the peer ID is for.
  12853. * Value: upper 2 bytes of peer node's MAC address
  12854. * - MULTICAST_SW_PEER_ID
  12855. * Bits 31:16
  12856. * Purpose: The multicast peer ID (index)
  12857. * Value: set to HTT_INVALID_PEER if not valid
  12858. * - HW_PEER_ID / AST_INDEX
  12859. * Bits 15:0
  12860. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12861. * address, so for rx frames marked for rx --> tx forwarding, the
  12862. * host can determine from the HW peer ID provided as meta-data with
  12863. * the rx frame which peer the frame is supposed to be forwarded to.
  12864. * - CACHE_SET_NUM
  12865. * Bits 19:16
  12866. * Purpose: Cache Set Number for AST_INDEX
  12867. * Cache set number that should be used to cache the index based
  12868. * search results, for address and flow search.
  12869. * This value should be equal to LSB 4 bits of the hash value
  12870. * of match data, in case of search index points to an entry which
  12871. * may be used in content based search also. The value can be
  12872. * anything when the entry pointed by search index will not be
  12873. * used for content based search.
  12874. * - HTT_MSDU_IDX_VALID_MASK
  12875. * Bits 31:24
  12876. * Purpose: Shows MSDU indexes valid mask for AST_INDEX
  12877. * - ONCHIP_AST_IDX / RESERVED
  12878. * Bits 15:0
  12879. * Purpose: This field is valid only when split AST feature is enabled.
  12880. * The ONCHIP_AST_VALID flag identifies whether this field is valid.
  12881. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12882. * address, this ast_idx is used for LMAC modules for RXPCU.
  12883. * - NEXT_HOP
  12884. * Bits 16
  12885. * Purpose: Flag indicates next_hop AST entry used for WDS
  12886. * (Wireless Distribution System).
  12887. * - ONCHIP_AST_VALID
  12888. * Bits 17
  12889. * Purpose: Flag indicates valid data behind of the ONCHIP_AST_IDX field
  12890. * - EXT_AST_VALID
  12891. * Bits 18
  12892. * Purpose: Flag indicates valid data behind of the EXT_AST_INDEX field
  12893. * - EXT_AST_INDEX
  12894. * Bits 15:0
  12895. * Purpose: This field describes Extended AST index
  12896. * Valid if EXT_AST_VALID flag set
  12897. * - HTT_MSDU_IDX_VALID_MASK_EXT
  12898. * Bits 31:24
  12899. * Purpose: Shows MSDU indexes valid mask for EXT_AST_INDEX
  12900. */
  12901. /* dword 0 */
  12902. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_M 0xffff0000
  12903. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_S 16
  12904. #define HTT_RX_PEER_MAP_V3_VDEV_ID_M 0x0000ff00
  12905. #define HTT_RX_PEER_MAP_V3_VDEV_ID_S 8
  12906. /* dword 1 */
  12907. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_M 0xffffffff
  12908. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_S 0
  12909. /* dword 2 */
  12910. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_M 0x0000ffff
  12911. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_S 0
  12912. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M 0xffff0000
  12913. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S 16
  12914. /* dword 3 */
  12915. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M 0xff000000
  12916. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S 24
  12917. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M 0x000f0000
  12918. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S 16
  12919. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_M 0x0000ffff
  12920. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_S 0
  12921. /* dword 4 */
  12922. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M 0x00040000
  12923. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S 18
  12924. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M 0x00020000
  12925. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S 17
  12926. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_M 0x00010000
  12927. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_S 16
  12928. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M 0x0000ffff
  12929. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S 0
  12930. /* dword 5 */
  12931. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M 0xff000000
  12932. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S 24
  12933. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M 0x0000ffff
  12934. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S 0
  12935. #define HTT_RX_PEER_MAP_V3_VDEV_ID_SET(word, value) \
  12936. do { \
  12937. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_VDEV_ID, value); \
  12938. (word) |= (value) << HTT_RX_PEER_MAP_V3_VDEV_ID_S; \
  12939. } while (0)
  12940. #define HTT_RX_PEER_MAP_V3_VDEV_ID_GET(word) \
  12941. (((word) & HTT_RX_PEER_MAP_V3_VDEV_ID_M) >> HTT_RX_PEER_MAP_V3_VDEV_ID_S)
  12942. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_SET(word, value) \
  12943. do { \
  12944. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_SW_PEER_ID, value); \
  12945. (word) |= (value) << HTT_RX_PEER_MAP_V3_SW_PEER_ID_S; \
  12946. } while (0)
  12947. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_GET(word) \
  12948. (((word) & HTT_RX_PEER_MAP_V3_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_SW_PEER_ID_S)
  12949. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_SET(word, value) \
  12950. do { \
  12951. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID, value); \
  12952. (word) |= (value) << HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S; \
  12953. } while (0)
  12954. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_GET(word) \
  12955. (((word) & HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S)
  12956. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_SET(word, value) \
  12957. do { \
  12958. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_HW_PEER_ID, value); \
  12959. (word) |= (value) << HTT_RX_PEER_MAP_V3_HW_PEER_ID_S; \
  12960. } while (0)
  12961. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_GET(word) \
  12962. (((word) & HTT_RX_PEER_MAP_V3_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_HW_PEER_ID_S)
  12963. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_SET(word, value) \
  12964. do { \
  12965. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_CACHE_SET_NUM, value); \
  12966. (word) |= (value) << HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S; \
  12967. } while (0)
  12968. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_GET(word) \
  12969. (((word) & HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M) >> HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S)
  12970. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_SET(word, value) \
  12971. do { \
  12972. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST, value); \
  12973. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S; \
  12974. } while (0)
  12975. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_GET(word) \
  12976. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S)
  12977. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_SET(word, value) \
  12978. do { \
  12979. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX, value); \
  12980. (word) |= (value) << HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S; \
  12981. } while (0)
  12982. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_GET(word) \
  12983. (((word) & HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S)
  12984. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_SET(word, value) \
  12985. do { \
  12986. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_NEXT_HOP, value); \
  12987. (word) |= (value) << HTT_RX_PEER_MAP_V3_NEXT_HOP_S; \
  12988. } while (0)
  12989. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_GET(word) \
  12990. (((word) & HTT_RX_PEER_MAP_V3_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V3_NEXT_HOP_S)
  12991. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12992. do { \
  12993. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG, value); \
  12994. (word) |= (value) << HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S; \
  12995. } while (0)
  12996. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_GET(word) \
  12997. (((word) & HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S)
  12998. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_SET(word, value) \
  12999. do { \
  13000. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG, value); \
  13001. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S; \
  13002. } while (0)
  13003. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_GET(word) \
  13004. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S)
  13005. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_SET(word, value) \
  13006. do { \
  13007. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_IDX, value); \
  13008. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S; \
  13009. } while (0)
  13010. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_GET(word) \
  13011. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S)
  13012. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_SET(word, value) \
  13013. do { \
  13014. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST, value); \
  13015. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S; \
  13016. } while (0)
  13017. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_GET(word) \
  13018. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S)
  13019. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_OFFSET 4 /* bytes */
  13020. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_OFFSET 8 /* bytes */
  13021. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_OFFSET 12 /* bytes */
  13022. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_OFFSET 12 /* bytes */
  13023. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_OFFSET 12 /* bytes */
  13024. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_OFFSET 16 /* bytes */
  13025. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_OFFSET 16 /* bytes */
  13026. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_OFFSET 16 /* bytes */
  13027. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_OFFSET 16 /* bytes */
  13028. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_OFFSET 20 /* bytes */
  13029. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_OFFSET 20 /* bytes */
  13030. #define HTT_RX_PEER_MAP_V3_BYTES 32
  13031. /**
  13032. * @brief target -> host rx peer unmap V2 message definition
  13033. *
  13034. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP_V2
  13035. *
  13036. * The following diagram shows the format of the rx peer unmap message sent
  13037. * from the target to the host.
  13038. *
  13039. * |31 24|23 16|15 8|7 0|
  13040. * |-----------------------------------------------------------------------|
  13041. * | SW peer ID | VDEV ID | msg type |
  13042. * |-----------------------------------------------------------------------|
  13043. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  13044. * |-----------------------------------------------------------------------|
  13045. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  13046. * |-----------------------------------------------------------------------|
  13047. * | Peer Delete Duration |
  13048. * |-----------------------------------------------------------------------|
  13049. * | Reserved_0 | WDS Free Count |
  13050. * |-----------------------------------------------------------------------|
  13051. * | Reserved_1 |
  13052. * |-----------------------------------------------------------------------|
  13053. * | Reserved_2 |
  13054. * |-----------------------------------------------------------------------|
  13055. *
  13056. *
  13057. * The following field definitions describe the format of the rx peer unmap
  13058. * messages sent from the target to the host.
  13059. * - MSG_TYPE
  13060. * Bits 7:0
  13061. * Purpose: identifies this as an rx peer unmap v2 message
  13062. * Value: peer unmap v2 -> 0x1f (HTT_T2H_MSG_TYPE_PEER_UNMAP_V2)
  13063. * - VDEV_ID
  13064. * Bits 15:8
  13065. * Purpose: Indicates which virtual device the peer is associated
  13066. * with.
  13067. * Value: vdev ID (used in the host to look up the vdev object)
  13068. * - SW_PEER_ID
  13069. * Bits 31:16
  13070. * Purpose: The peer ID (index) that WAL is freeing
  13071. * Value: (rx) peer ID
  13072. * - MAC_ADDR_L32
  13073. * Bits 31:0
  13074. * Purpose: Identifies which peer node the peer ID is for.
  13075. * Value: lower 4 bytes of peer node's MAC address
  13076. * - MAC_ADDR_U16
  13077. * Bits 15:0
  13078. * Purpose: Identifies which peer node the peer ID is for.
  13079. * Value: upper 2 bytes of peer node's MAC address
  13080. * - NEXT_HOP
  13081. * Bits 16
  13082. * Purpose: Bit indicates next_hop AST entry used for WDS
  13083. * (Wireless Distribution System).
  13084. * - PEER_DELETE_DURATION
  13085. * Bits 31:0
  13086. * Purpose: Time taken to delete peer, in msec,
  13087. * Used for monitoring / debugging PEER delete response delay
  13088. * - PEER_WDS_FREE_COUNT
  13089. * Bits 15:0
  13090. * Purpose: Count of WDS entries deleted associated to peer deleted
  13091. */
  13092. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  13093. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  13094. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  13095. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  13096. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  13097. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  13098. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  13099. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  13100. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  13101. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  13102. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  13103. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  13104. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  13105. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  13106. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  13107. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  13108. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  13109. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  13110. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  13111. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  13112. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  13113. do { \
  13114. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  13115. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  13116. } while (0)
  13117. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  13118. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  13119. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  13120. do { \
  13121. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  13122. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  13123. } while (0)
  13124. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  13125. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  13126. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  13127. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  13128. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  13129. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  13130. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  13131. /**
  13132. * @brief target -> host rx peer mlo map message definition
  13133. *
  13134. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP
  13135. *
  13136. * @details
  13137. * The following diagram shows the format of the rx mlo peer map message sent
  13138. * from the target to the host. This layout assumes the target operates
  13139. * as little-endian.
  13140. *
  13141. * MCC:
  13142. * One HTT_MLO_PEER_MAP is sent after PEER_ASSOC received on first LINK for both STA and SAP.
  13143. *
  13144. * WIN:
  13145. * One HTT_MLO_PEER_MAP is sent after peers are created on all the links for both AP and STA.
  13146. * It will be sent on the Assoc Link.
  13147. *
  13148. * This message always contains a MLO peer ID. The main purpose of the
  13149. * MLO peer ID is to tell the host what peer ID rx packets will be tagged
  13150. * with, so that the host can use that MLO peer ID to determine which peer
  13151. * transmitted the rx frame.
  13152. *
  13153. * |31 |29 27|26 24|23 20|19 17|16|15 8|7 0|
  13154. * |-------------------------------------------------------------------------|
  13155. * |RSVD | PRC |NUMLINK| MLO peer ID | msg type |
  13156. * |-------------------------------------------------------------------------|
  13157. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  13158. * |-------------------------------------------------------------------------|
  13159. * | RSVD_16_31 | MAC addr 5 | MAC addr 4 |
  13160. * |-------------------------------------------------------------------------|
  13161. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 0 |
  13162. * |-------------------------------------------------------------------------|
  13163. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 1 |
  13164. * |-------------------------------------------------------------------------|
  13165. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 2 |
  13166. * |-------------------------------------------------------------------------|
  13167. * |RSVD |
  13168. * |-------------------------------------------------------------------------|
  13169. * |RSVD |
  13170. * |-------------------------------------------------------------------------|
  13171. * | htt_tlv_hdr_t |
  13172. * |-------------------------------------------------------------------------|
  13173. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  13174. * |-------------------------------------------------------------------------|
  13175. * | htt_tlv_hdr_t |
  13176. * |-------------------------------------------------------------------------|
  13177. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  13178. * |-------------------------------------------------------------------------|
  13179. * | htt_tlv_hdr_t |
  13180. * |-------------------------------------------------------------------------|
  13181. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  13182. * |-------------------------------------------------------------------------|
  13183. *
  13184. * Where:
  13185. * PRC - Primary REO CHIPID - 3 Bits Bit24,25,26
  13186. * NUMLINK - NUM_LOGICAL_LINKS - 3 Bits Bit27,28,29
  13187. * V (valid) - 1 Bit Bit17
  13188. * CHIPID - 3 Bits
  13189. * TIDMASK - 8 Bits
  13190. * CACHE_SET_NUM - 8 Bits
  13191. *
  13192. * The following field definitions describe the format of the rx MLO peer map
  13193. * messages sent from the target to the host.
  13194. * - MSG_TYPE
  13195. * Bits 7:0
  13196. * Purpose: identifies this as an rx mlo peer map message
  13197. * Value: 0x29 (HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP)
  13198. *
  13199. * - MLO_PEER_ID
  13200. * Bits 23:8
  13201. * Purpose: The MLO peer ID (index).
  13202. * For MCC, FW will allocate it. For WIN, Host will allocate it.
  13203. * Value: MLO peer ID
  13204. *
  13205. * - NUMLINK
  13206. * Bits: 26:24 (3Bits)
  13207. * Purpose: Indicate the max number of logical links supported per client.
  13208. * Value: number of logical links
  13209. *
  13210. * - PRC
  13211. * Bits: 29:27 (3Bits)
  13212. * Purpose: Indicate the Primary REO CHIPID. The ID can be used to indicate
  13213. * if there is migration of the primary chip.
  13214. * Value: Primary REO CHIPID
  13215. *
  13216. * - MAC_ADDR_L32
  13217. * Bits 31:0
  13218. * Purpose: Identifies which mlo peer node the mlo peer ID is for.
  13219. * Value: lower 4 bytes of peer node's MAC address
  13220. *
  13221. * - MAC_ADDR_U16
  13222. * Bits 15:0
  13223. * Purpose: Identifies which peer node the peer ID is for.
  13224. * Value: upper 2 bytes of peer node's MAC address
  13225. *
  13226. * - PRIMARY_TCL_AST_IDX
  13227. * Bits 15:0
  13228. * Purpose: Primary TCL AST index for this peer.
  13229. *
  13230. * - V
  13231. * 1 Bit Position 16
  13232. * Purpose: If the ast idx is valid.
  13233. *
  13234. * - CHIPID
  13235. * Bits 19:17
  13236. * Purpose: Identifies which chip id of PRIMARY_TCL_AST_IDX
  13237. *
  13238. * - TIDMASK
  13239. * Bits 27:20
  13240. * Purpose: LINK to TID mapping for PRIMARY_TCL_AST_IDX
  13241. *
  13242. * - CACHE_SET_NUM
  13243. * Bits 31:28
  13244. * Purpose: Cache Set Number for PRIMARY_TCL_AST_IDX
  13245. * Cache set number that should be used to cache the index based
  13246. * search results, for address and flow search.
  13247. * This value should be equal to LSB four bits of the hash value
  13248. * of match data, in case of search index points to an entry which
  13249. * may be used in content based search also. The value can be
  13250. * anything when the entry pointed by search index will not be
  13251. * used for content based search.
  13252. *
  13253. * - htt_tlv_hdr_t
  13254. * Purpose: Provide link specific chip,vdev and sw_peer IDs
  13255. *
  13256. * Bits 11:0
  13257. * Purpose: tag equal to MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS.
  13258. *
  13259. * Bits 23:12
  13260. * Purpose: Length, Length of the value that follows the header
  13261. *
  13262. * Bits 31:28
  13263. * Purpose: Reserved.
  13264. *
  13265. *
  13266. * - SW_PEER_ID
  13267. * Bits 15:0
  13268. * Purpose: The peer ID (index) that WAL is allocating
  13269. * Value: (rx) peer ID
  13270. *
  13271. * - VDEV_ID
  13272. * Bits 23:16
  13273. * Purpose: Indicates which virtual device the peer is associated with.
  13274. * Value: vdev ID (used in the host to look up the vdev object)
  13275. *
  13276. * - CHIPID
  13277. * Bits 26:24
  13278. * Purpose: Indicates which Chip id the peer is associated with.
  13279. * Value: chip ID (Provided by Host as part of QMI exchange)
  13280. */
  13281. typedef enum {
  13282. MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS,
  13283. } MLO_PEER_MAP_TLV_TAG_ID;
  13284. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M 0x00ffff00
  13285. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S 8
  13286. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M 0x07000000
  13287. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S 24
  13288. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M 0x38000000
  13289. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S 27
  13290. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  13291. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_S 0
  13292. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_M 0x0000ffff
  13293. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_S 0
  13294. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M 0x0000ffff
  13295. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S 0
  13296. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M 0x00010000
  13297. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S 16
  13298. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M 0x000E0000
  13299. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S 17
  13300. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M 0x00F00000
  13301. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S 20
  13302. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M 0xF0000000
  13303. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S 28
  13304. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_M 0x00000fff
  13305. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_S 0
  13306. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M 0x00fff000
  13307. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S 12
  13308. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M 0x0000ffff
  13309. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S 0
  13310. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_M 0x00ff0000
  13311. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_S 16
  13312. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_M 0x07000000
  13313. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_S 24
  13314. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET(word, value) \
  13315. do { \
  13316. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_MLO_PEER_ID, value); \
  13317. (word) |= (value) << HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S; \
  13318. } while (0)
  13319. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET(word) \
  13320. (((word) & HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S)
  13321. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_SET(word, value) \
  13322. do { \
  13323. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS, value); \
  13324. (word) |= (value) << HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S; \
  13325. } while (0)
  13326. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_GET(word) \
  13327. (((word) & HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M) >> HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S)
  13328. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_SET(word, value) \
  13329. do { \
  13330. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID, value); \
  13331. (word) |= (value) << HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S; \
  13332. } while (0)
  13333. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_GET(word) \
  13334. (((word) & HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M) >> HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S)
  13335. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_SET(word, value) \
  13336. do { \
  13337. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX, value); \
  13338. (word) |= (value) << HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S; \
  13339. } while (0)
  13340. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_GET(word) \
  13341. (((word) & HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S)
  13342. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_SET(word, value) \
  13343. do { \
  13344. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG, value); \
  13345. (word) |= (value) << HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S; \
  13346. } while (0)
  13347. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_GET(word) \
  13348. (((word) & HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M) >> HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S)
  13349. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_SET(word, value) \
  13350. do { \
  13351. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX, value); \
  13352. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S; \
  13353. } while (0)
  13354. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_GET(word) \
  13355. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S)
  13356. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_SET(word, value) \
  13357. do { \
  13358. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX, value); \
  13359. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S; \
  13360. } while (0)
  13361. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_GET(word) \
  13362. (((word) & HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S)
  13363. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_SET(word, value) \
  13364. do { \
  13365. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX, value); \
  13366. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S; \
  13367. } while (0)
  13368. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_GET(word) \
  13369. (((word) & HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S)
  13370. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_SET(word, value) \
  13371. do { \
  13372. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_TAG, value); \
  13373. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_TAG_S; \
  13374. } while (0)
  13375. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_GET(word) \
  13376. (((word) & HTT_RX_MLO_PEER_MAP_TLV_TAG_M) >> HTT_RX_MLO_PEER_MAP_TLV_TAG_S)
  13377. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_SET(word, value) \
  13378. do { \
  13379. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_LENGTH, value); \
  13380. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S; \
  13381. } while (0)
  13382. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_GET(word) \
  13383. (((word) & HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M) >> HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S)
  13384. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_SET(word, value) \
  13385. do { \
  13386. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_SW_PEER_ID, value); \
  13387. (word) |= (value) << HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S; \
  13388. } while (0)
  13389. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_GET(word) \
  13390. (((word) & HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S)
  13391. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_SET(word, value) \
  13392. do { \
  13393. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_VDEV_ID, value); \
  13394. (word) |= (value) << HTT_RX_MLO_PEER_MAP_VDEV_ID_S; \
  13395. } while (0)
  13396. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_GET(word) \
  13397. (((word) & HTT_RX_MLO_PEER_MAP_VDEV_ID_M) >> HTT_RX_MLO_PEER_MAP_VDEV_ID_S)
  13398. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_SET(word, value) \
  13399. do { \
  13400. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID, value); \
  13401. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_S; \
  13402. } while (0)
  13403. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_GET(word) \
  13404. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_S)
  13405. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  13406. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_0_OFFSET 12 /* bytes */
  13407. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_1_OFFSET 16 /* bytes */
  13408. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_2_OFFSET 20 /* bytes */
  13409. #define HTT_RX_MLO_PEER_MAP_TLV_OFFSET 32 /* bytes */
  13410. #define HTT_RX_MLO_PEER_MAP_FIXED_BYTES 8*4 /* 8 Dwords. Does not include the TLV header and the TLV */
  13411. /* MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP
  13412. *
  13413. * The following diagram shows the format of the rx mlo peer unmap message sent
  13414. * from the target to the host.
  13415. *
  13416. * |31 24|23 16|15 8|7 0|
  13417. * |-----------------------------------------------------------------------|
  13418. * | RSVD_24_31 | MLO peer ID | msg type |
  13419. * |-----------------------------------------------------------------------|
  13420. */
  13421. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_M HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M
  13422. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_S HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S
  13423. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_SET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET
  13424. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_GET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET
  13425. /**
  13426. * @brief target -> host peer extended event for additional information
  13427. *
  13428. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT
  13429. *
  13430. * @details
  13431. * The following diagram shows the format of the peer extended message sent
  13432. * from the target to the host. This layout assumes the target operates
  13433. * as little-endian.
  13434. *
  13435. * This message always contains a SW peer ID. The main purpose of the
  13436. * SW peer ID is to tell the host what peer ID logical link id will be tagged
  13437. * with, so that the host can use that peer ID to determine which link
  13438. * transmitted the rx/tx frame.
  13439. *
  13440. * This message also contains MLO logical link id assigned to peer
  13441. * with sw_peer_id if it is valid ML link peer.
  13442. *
  13443. *
  13444. * |31 28|27 24|23 20|19|18 16|15 8|7 0|
  13445. * |---------------------------------------------------------------------------|
  13446. * | VDEV_ID | SW peer ID | msg type |
  13447. * |---------------------------------------------------------------------------|
  13448. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  13449. * |---------------------------------------------------------------------------|
  13450. * | Reserved |V | LINK ID | MAC addr 5 | MAC addr 4 |
  13451. * |---------------------------------------------------------------------------|
  13452. * | Reserved |
  13453. * |---------------------------------------------------------------------------|
  13454. * | Reserved |
  13455. * |---------------------------------------------------------------------------|
  13456. *
  13457. * Where:
  13458. * LINK_ID (LOGICAL) - 3 Bits Bit16,17,18 of 3rd byte
  13459. * V (valid) - 1 Bit Bit19 of 3rd byte
  13460. *
  13461. * The following field definitions describe the format of the rx peer extended
  13462. * event messages sent from the target to the host.
  13463. * MSG_TYPE
  13464. * Bits 7:0
  13465. * Purpose: identifies this as an rx MLO peer extended information message
  13466. * Value: 0x39 (HTT_T2H_MSG_TYPE_PEER_EXTENDED_EVENT)
  13467. * - PEER_ID (a.k.a. SW_PEER_ID)
  13468. * Bits 8:23
  13469. * Purpose: The peer ID (index) that WAL has allocated
  13470. * Value: (rx) peer ID
  13471. * - VDEV_ID
  13472. * Bits 24:31
  13473. * Purpose: Gives the vdev id of peer with peer_id as above.
  13474. * Value: VDEV ID of wal_peer
  13475. *
  13476. * - MAC_ADDR_L32
  13477. * Bits 31:0
  13478. * Purpose: Identifies which peer node the peer ID is for.
  13479. * Value: lower 4 bytes of peer node's MAC address
  13480. *
  13481. * - MAC_ADDR_U16
  13482. * Bits 15:0
  13483. * Purpose: Identifies which peer node the peer ID is for.
  13484. * Value: upper 2 bytes of peer node's MAC address
  13485. * Rest all bits are reserved for future expansion
  13486. * - LOGICAL_LINK_ID
  13487. * Bits 18:16
  13488. * Purpose: Gives the logical link id of peer with peer_id as above. This
  13489. * field should be taken alongwith LOGICAL_LINK_ID_VALID
  13490. * Value: Logical link id used by wal_peer
  13491. * - LOGICAL_LINK_ID_VALID
  13492. * Bit 19
  13493. * Purpose: Clarifies whether the logical link id of peer with peer_id as
  13494. * is valid or not
  13495. * Value: 0/1 indicating LOGICAL_LINK_ID is valid or not
  13496. */
  13497. #define HTT_RX_PEER_EXTENDED_PEER_ID_M 0x00ffff00
  13498. #define HTT_RX_PEER_EXTENDED_PEER_ID_S 8
  13499. #define HTT_RX_PEER_EXTENDED_VDEV_ID_M 0xff000000
  13500. #define HTT_RX_PEER_EXTENDED_VDEV_ID_S 24
  13501. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_L32_M 0xffffffff
  13502. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_L32_S 0
  13503. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_U16_M 0x0000ffff
  13504. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_U16_S 0
  13505. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_M 0x00070000
  13506. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S 16
  13507. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_M 0x00080000
  13508. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S 19
  13509. #define HTT_RX_PEER_EXTENDED_PEER_ID_SET(word, value) \
  13510. do { \
  13511. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  13512. (word) |= (value) << HTT_RX_PEER_EXTENDED_PEER_ID_S; \
  13513. } while (0)
  13514. #define HTT_RX_PEER_EXTENDED_PEER_ID_GET(word) \
  13515. (((word) & HTT_RX_PEER_EXTENDED_PEER_ID_M) >> HTT_RX_PEER_EXTENDED_PEER_ID_S)
  13516. #define HTT_RX_PEER_EXTENDED_VDEV_ID_SET(word, value) \
  13517. do { \
  13518. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_VDEV_ID, value); \
  13519. (word) |= (value) << HTT_RX_PEER_EXTENDED_VDEV_ID_S; \
  13520. } while (0)
  13521. #define HTT_RX_PEER_EXTENDED_VDEV_ID_GET(word) \
  13522. (((word) & HTT_RX_PEER_EXTENDED_VDEV_ID_M) >> HTT_RX_PEER_EXTENDED_VDEV_ID_S)
  13523. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_SET(word, value) \
  13524. do { \
  13525. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID, value); \
  13526. (word) |= (value) << HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S; \
  13527. } while (0)
  13528. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_GET(word) \
  13529. (((word) & HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_S)
  13530. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_SET(word, value) \
  13531. do { \
  13532. HTT_CHECK_SET_VAL(HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID, value); \
  13533. (word) |= (value) << HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S; \
  13534. } while (0)
  13535. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_GET(word) \
  13536. (((word) & HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_M) >> HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_S)
  13537. #define HTT_RX_PEER_EXTENDED_MAC_ADDR_OFFSET 4 /* bytes */
  13538. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_OFFSET 8 /* bytes */
  13539. #define HTT_RX_PEER_EXTENDED_LOGICAL_LINK_ID_VALID_OFFSET 8 /* bytes */
  13540. #define HTT_RX_PEER_EXTENDED_EVENT_BYTES 20 /* bytes */
  13541. /**
  13542. * @brief target -> host message specifying security parameters
  13543. *
  13544. * MSG_TYPE => HTT_T2H_MSG_TYPE_SEC_IND
  13545. *
  13546. * @details
  13547. * The following diagram shows the format of the security specification
  13548. * message sent from the target to the host.
  13549. * This security specification message tells the host whether a PN check is
  13550. * necessary on rx data frames, and if so, how large the PN counter is.
  13551. * This message also tells the host about the security processing to apply
  13552. * to defragmented rx frames - specifically, whether a Message Integrity
  13553. * Check is required, and the Michael key to use.
  13554. *
  13555. * |31 24|23 16|15|14 8|7 0|
  13556. * |-----------------------------------------------------------------------|
  13557. * | peer ID | U| security type | msg type |
  13558. * |-----------------------------------------------------------------------|
  13559. * | Michael Key K0 |
  13560. * |-----------------------------------------------------------------------|
  13561. * | Michael Key K1 |
  13562. * |-----------------------------------------------------------------------|
  13563. * | WAPI RSC Low0 |
  13564. * |-----------------------------------------------------------------------|
  13565. * | WAPI RSC Low1 |
  13566. * |-----------------------------------------------------------------------|
  13567. * | WAPI RSC Hi0 |
  13568. * |-----------------------------------------------------------------------|
  13569. * | WAPI RSC Hi1 |
  13570. * |-----------------------------------------------------------------------|
  13571. *
  13572. * The following field definitions describe the format of the security
  13573. * indication message sent from the target to the host.
  13574. * - MSG_TYPE
  13575. * Bits 7:0
  13576. * Purpose: identifies this as a security specification message
  13577. * Value: 0xb (HTT_T2H_MSG_TYPE_SEC_IND)
  13578. * - SEC_TYPE
  13579. * Bits 14:8
  13580. * Purpose: specifies which type of security applies to the peer
  13581. * Value: htt_sec_type enum value
  13582. * - UNICAST
  13583. * Bit 15
  13584. * Purpose: whether this security is applied to unicast or multicast data
  13585. * Value: 1 -> unicast, 0 -> multicast
  13586. * - PEER_ID
  13587. * Bits 31:16
  13588. * Purpose: The ID number for the peer the security specification is for
  13589. * Value: peer ID
  13590. * - MICHAEL_KEY_K0
  13591. * Bits 31:0
  13592. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  13593. * Value: Michael Key K0 (if security type is TKIP)
  13594. * - MICHAEL_KEY_K1
  13595. * Bits 31:0
  13596. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  13597. * Value: Michael Key K1 (if security type is TKIP)
  13598. * - WAPI_RSC_LOW0
  13599. * Bits 31:0
  13600. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  13601. * Value: WAPI RSC Low0 (if security type is WAPI)
  13602. * - WAPI_RSC_LOW1
  13603. * Bits 31:0
  13604. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  13605. * Value: WAPI RSC Low1 (if security type is WAPI)
  13606. * - WAPI_RSC_HI0
  13607. * Bits 31:0
  13608. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  13609. * Value: WAPI RSC Hi0 (if security type is WAPI)
  13610. * - WAPI_RSC_HI1
  13611. * Bits 31:0
  13612. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  13613. * Value: WAPI RSC Hi1 (if security type is WAPI)
  13614. */
  13615. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  13616. #define HTT_SEC_IND_SEC_TYPE_S 8
  13617. #define HTT_SEC_IND_UNICAST_M 0x00008000
  13618. #define HTT_SEC_IND_UNICAST_S 15
  13619. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  13620. #define HTT_SEC_IND_PEER_ID_S 16
  13621. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  13622. do { \
  13623. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  13624. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  13625. } while (0)
  13626. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  13627. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  13628. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  13629. do { \
  13630. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  13631. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  13632. } while (0)
  13633. #define HTT_SEC_IND_UNICAST_GET(word) \
  13634. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  13635. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  13636. do { \
  13637. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  13638. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  13639. } while (0)
  13640. #define HTT_SEC_IND_PEER_ID_GET(word) \
  13641. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  13642. #define HTT_SEC_IND_BYTES 28
  13643. /**
  13644. * @brief target -> host rx ADDBA / DELBA message definitions
  13645. *
  13646. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA
  13647. *
  13648. * @details
  13649. * The following diagram shows the format of the rx ADDBA message sent
  13650. * from the target to the host:
  13651. *
  13652. * |31 20|19 16|15 8|7 0|
  13653. * |---------------------------------------------------------------------|
  13654. * | peer ID | TID | window size | msg type |
  13655. * |---------------------------------------------------------------------|
  13656. *
  13657. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA
  13658. *
  13659. * The following diagram shows the format of the rx DELBA message sent
  13660. * from the target to the host:
  13661. *
  13662. * |31 20|19 16|15 10|9 8|7 0|
  13663. * |---------------------------------------------------------------------|
  13664. * | peer ID | TID | window size | IR| msg type |
  13665. * |---------------------------------------------------------------------|
  13666. *
  13667. * The following field definitions describe the format of the rx ADDBA
  13668. * and DELBA messages sent from the target to the host.
  13669. * - MSG_TYPE
  13670. * Bits 7:0
  13671. * Purpose: identifies this as an rx ADDBA or DELBA message
  13672. * Value: ADDBA -> 0x5 (HTT_T2H_MSG_TYPE_RX_ADDBA),
  13673. * DELBA -> 0x6 (HTT_T2H_MSG_TYPE_RX_DELBA)
  13674. * - IR (initiator / recipient)
  13675. * Bits 9:8 (DELBA only)
  13676. * Purpose: specify whether the DELBA handshake was initiated by the
  13677. * local STA/AP, or by the peer STA/AP
  13678. * Value:
  13679. * 0 - unspecified
  13680. * 1 - initiator (a.k.a. originator)
  13681. * 2 - recipient (a.k.a. responder)
  13682. * 3 - unused / reserved
  13683. * - WIN_SIZE
  13684. * Bits 15:8 for ADDBA, bits 15:10 for DELBA
  13685. * Purpose: Specifies the length of the block ack window (max = 64).
  13686. * Value:
  13687. * block ack window length specified by the received ADDBA/DELBA
  13688. * management message.
  13689. * - TID
  13690. * Bits 19:16
  13691. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  13692. * Value:
  13693. * TID specified by the received ADDBA or DELBA management message.
  13694. * - PEER_ID
  13695. * Bits 31:20
  13696. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  13697. * Value:
  13698. * ID (hash value) used by the host for fast, direct lookup of
  13699. * host SW peer info, including rx reorder states.
  13700. */
  13701. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  13702. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  13703. #define HTT_RX_ADDBA_TID_M 0xf0000
  13704. #define HTT_RX_ADDBA_TID_S 16
  13705. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  13706. #define HTT_RX_ADDBA_PEER_ID_S 20
  13707. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  13708. do { \
  13709. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  13710. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  13711. } while (0)
  13712. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  13713. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  13714. #define HTT_RX_ADDBA_TID_SET(word, value) \
  13715. do { \
  13716. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  13717. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  13718. } while (0)
  13719. #define HTT_RX_ADDBA_TID_GET(word) \
  13720. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  13721. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  13722. do { \
  13723. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  13724. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  13725. } while (0)
  13726. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  13727. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  13728. #define HTT_RX_ADDBA_BYTES 4
  13729. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  13730. #define HTT_RX_DELBA_INITIATOR_S 8
  13731. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  13732. #define HTT_RX_DELBA_WIN_SIZE_S 10
  13733. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  13734. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  13735. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  13736. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  13737. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  13738. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  13739. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  13740. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  13741. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  13742. do { \
  13743. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  13744. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  13745. } while (0)
  13746. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  13747. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  13748. #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
  13749. do { \
  13750. HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
  13751. (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
  13752. } while (0)
  13753. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  13754. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  13755. #define HTT_RX_DELBA_BYTES 4
  13756. /**
  13757. * @brief target -> host rx ADDBA / DELBA message definitions
  13758. *
  13759. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN
  13760. *
  13761. * @details
  13762. * The following diagram shows the format of the rx ADDBA extn message sent
  13763. * from the target to the host:
  13764. *
  13765. * |31 20|19 16|15 13|12 8|7 0|
  13766. * |---------------------------------------------------------------------|
  13767. * | peer ID | TID | reserved | msg type |
  13768. * |---------------------------------------------------------------------|
  13769. * | reserved | window size |
  13770. * |---------------------------------------------------------------------|
  13771. *
  13772. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA_EXTN
  13773. *
  13774. * The following diagram shows the format of the rx DELBA message sent
  13775. * from the target to the host:
  13776. *
  13777. * |31 20|19 16|15 13|12 10|9 8|7 0|
  13778. * |---------------------------------------------------------------------|
  13779. * | peer ID | TID | reserved | IR| msg type |
  13780. * |---------------------------------------------------------------------|
  13781. * | reserved | window size |
  13782. * |---------------------------------------------------------------------|
  13783. *
  13784. * The following field definitions describe the format of the rx ADDBA
  13785. * and DELBA messages sent from the target to the host.
  13786. * - MSG_TYPE
  13787. * Bits 7:0
  13788. * Purpose: identifies this as an rx ADDBA or DELBA message
  13789. * Value: ADDBA -> 0x31 (HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN),
  13790. * DELBA -> 0x32 (HTT_T2H_MSG_TYPE_RX_DELBA_EXTN)
  13791. * - IR (initiator / recipient)
  13792. * Bits 9:8 (DELBA only)
  13793. * Purpose: specify whether the DELBA handshake was initiated by the
  13794. * local STA/AP, or by the peer STA/AP
  13795. * Value:
  13796. * 0 - unspecified
  13797. * 1 - initiator (a.k.a. originator)
  13798. * 2 - recipient (a.k.a. responder)
  13799. * 3 - unused / reserved
  13800. * Value:
  13801. * block ack window length specified by the received ADDBA/DELBA
  13802. * management message.
  13803. * - TID
  13804. * Bits 19:16
  13805. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  13806. * Value:
  13807. * TID specified by the received ADDBA or DELBA management message.
  13808. * - PEER_ID
  13809. * Bits 31:20
  13810. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  13811. * Value:
  13812. * ID (hash value) used by the host for fast, direct lookup of
  13813. * host SW peer info, including rx reorder states.
  13814. * == DWORD 1
  13815. * - WIN_SIZE
  13816. * Bits 12:0 for ADDBA, bits 12:0 for DELBA
  13817. * Purpose: Specifies the length of the block ack window (max = 8191).
  13818. */
  13819. #define HTT_RX_ADDBA_EXTN_TID_M 0xf0000
  13820. #define HTT_RX_ADDBA_EXTN_TID_S 16
  13821. #define HTT_RX_ADDBA_EXTN_PEER_ID_M 0xfff00000
  13822. #define HTT_RX_ADDBA_EXTN_PEER_ID_S 20
  13823. /*--- Dword 0 ---*/
  13824. #define HTT_RX_ADDBA_EXTN_TID_SET(word, value) \
  13825. do { \
  13826. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_TID, value); \
  13827. (word) |= (value) << HTT_RX_ADDBA_EXTN_TID_S; \
  13828. } while (0)
  13829. #define HTT_RX_ADDBA_EXTN_TID_GET(word) \
  13830. (((word) & HTT_RX_ADDBA_EXTN_TID_M) >> HTT_RX_ADDBA_EXTN_TID_S)
  13831. #define HTT_RX_ADDBA_EXTN_PEER_ID_SET(word, value) \
  13832. do { \
  13833. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_PEER_ID, value); \
  13834. (word) |= (value) << HTT_RX_ADDBA_EXTN_PEER_ID_S; \
  13835. } while (0)
  13836. #define HTT_RX_ADDBA_EXTN_PEER_ID_GET(word) \
  13837. (((word) & HTT_RX_ADDBA_EXTN_PEER_ID_M) >> HTT_RX_ADDBA_EXTN_PEER_ID_S)
  13838. /*--- Dword 1 ---*/
  13839. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_M 0x1fff
  13840. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_S 0
  13841. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_SET(word, value) \
  13842. do { \
  13843. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_WIN_SIZE, value); \
  13844. (word) |= (value) << HTT_RX_ADDBA_EXTN_WIN_SIZE_S; \
  13845. } while (0)
  13846. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_GET(word) \
  13847. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  13848. #define HTT_RX_ADDBA_EXTN_BYTES 8
  13849. #define HTT_RX_DELBA_EXTN_INITIATOR_M 0x00000300
  13850. #define HTT_RX_DELBA_EXTN_INITIATOR_S 8
  13851. #define HTT_RX_DELBA_EXTN_TID_M 0xf0000
  13852. #define HTT_RX_DELBA_EXTN_TID_S 16
  13853. #define HTT_RX_DELBA_EXTN_PEER_ID_M 0xfff00000
  13854. #define HTT_RX_DELBA_EXTN_PEER_ID_S 20
  13855. /*--- Dword 0 ---*/
  13856. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  13857. do { \
  13858. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  13859. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  13860. } while (0)
  13861. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  13862. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  13863. #define HTT_RX_DELBA_EXTN_TID_SET(word, value) \
  13864. do { \
  13865. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_TID, value); \
  13866. (word) |= (value) << HTT_RX_DELBA_EXTN_TID_S; \
  13867. } while (0)
  13868. #define HTT_RX_DELBA_EXTN_TID_GET(word) \
  13869. (((word) & HTT_RX_DELBA_EXTN_TID_M) >> HTT_RX_DELBA_EXTN_TID_S)
  13870. #define HTT_RX_DELBA_EXTN_PEER_ID_SET(word, value) \
  13871. do { \
  13872. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_PEER_ID, value); \
  13873. (word) |= (value) << HTT_RX_DELBA_EXTN_PEER_ID_S; \
  13874. } while (0)
  13875. #define HTT_RX_DELBA_EXTN_PEER_ID_GET(word) \
  13876. (((word) & HTT_RX_DELBA_EXTN_PEER_ID_M) >> HTT_RX_DELBA_EXTN_PEER_ID_S)
  13877. /*--- Dword 1 ---*/
  13878. #define HTT_RX_DELBA_EXTN_WIN_SIZE_M 0x1fff
  13879. #define HTT_RX_DELBA_EXTN_WIN_SIZE_S 0
  13880. #define HTT_RX_DELBA_EXTN_WIN_SIZE_SET(word, value) \
  13881. do { \
  13882. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_WIN_SIZE, value); \
  13883. (word) |= (value) << HTT_RX_DELBA_EXTN_WIN_SIZE_S; \
  13884. } while (0)
  13885. #define HTT_RX_DELBA_EXTN_WIN_SIZE_GET(word) \
  13886. (((word) & HTT_RX_DELBA_EXTN_WIN_SIZE_M) >> HTT_RX_DELBA_EXTN_WIN_SIZE_S)
  13887. #define HTT_RX_DELBA_EXTN_BYTES 8
  13888. /**
  13889. * @brief tx queue group information element definition
  13890. *
  13891. * @details
  13892. * The following diagram shows the format of the tx queue group
  13893. * information element, which can be included in target --> host
  13894. * messages to specify the number of tx "credits" (tx descriptors
  13895. * for LL, or tx buffers for HL) available to a particular group
  13896. * of host-side tx queues, and which host-side tx queues belong to
  13897. * the group.
  13898. *
  13899. * |31|30 24|23 16|15|14|13 0|
  13900. * |------------------------------------------------------------------------|
  13901. * | X| reserved | tx queue grp ID | A| S| credit count |
  13902. * |------------------------------------------------------------------------|
  13903. * | vdev ID mask | AC mask |
  13904. * |------------------------------------------------------------------------|
  13905. *
  13906. * The following definitions describe the fields within the tx queue group
  13907. * information element:
  13908. * - credit_count
  13909. * Bits 13:1
  13910. * Purpose: specify how many tx credits are available to the tx queue group
  13911. * Value: An absolute or relative, positive or negative credit value
  13912. * The 'A' bit specifies whether the value is absolute or relative.
  13913. * The 'S' bit specifies whether the value is positive or negative.
  13914. * A negative value can only be relative, not absolute.
  13915. * An absolute value replaces any prior credit value the host has for
  13916. * the tx queue group in question.
  13917. * A relative value is added to the prior credit value the host has for
  13918. * the tx queue group in question.
  13919. * - sign
  13920. * Bit 14
  13921. * Purpose: specify whether the credit count is positive or negative
  13922. * Value: 0 -> positive, 1 -> negative
  13923. * - absolute
  13924. * Bit 15
  13925. * Purpose: specify whether the credit count is absolute or relative
  13926. * Value: 0 -> relative, 1 -> absolute
  13927. * - txq_group_id
  13928. * Bits 23:16
  13929. * Purpose: indicate which tx queue group's credit and/or membership are
  13930. * being specified
  13931. * Value: 0 to max_tx_queue_groups-1
  13932. * - reserved
  13933. * Bits 30:16
  13934. * Value: 0x0
  13935. * - eXtension
  13936. * Bit 31
  13937. * Purpose: specify whether another tx queue group info element follows
  13938. * Value: 0 -> no more tx queue group information elements
  13939. * 1 -> another tx queue group information element immediately follows
  13940. * - ac_mask
  13941. * Bits 15:0
  13942. * Purpose: specify which Access Categories belong to the tx queue group
  13943. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  13944. * the tx queue group.
  13945. * The AC bit-mask values are obtained by left-shifting by the
  13946. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  13947. * - vdev_id_mask
  13948. * Bits 31:16
  13949. * Purpose: specify which vdev's tx queues belong to the tx queue group
  13950. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  13951. * belong to the tx queue group.
  13952. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  13953. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  13954. */
  13955. PREPACK struct htt_txq_group {
  13956. A_UINT32
  13957. credit_count: 14,
  13958. sign: 1,
  13959. absolute: 1,
  13960. tx_queue_group_id: 8,
  13961. reserved0: 7,
  13962. extension: 1;
  13963. A_UINT32
  13964. ac_mask: 16,
  13965. vdev_id_mask: 16;
  13966. } POSTPACK;
  13967. /* first word */
  13968. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  13969. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  13970. #define HTT_TXQ_GROUP_SIGN_S 14
  13971. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  13972. #define HTT_TXQ_GROUP_ABS_S 15
  13973. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  13974. #define HTT_TXQ_GROUP_ID_S 16
  13975. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  13976. #define HTT_TXQ_GROUP_EXT_S 31
  13977. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  13978. /* second word */
  13979. #define HTT_TXQ_GROUP_AC_MASK_S 0
  13980. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  13981. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  13982. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  13983. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  13984. do { \
  13985. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  13986. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  13987. } while (0)
  13988. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  13989. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  13990. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  13991. do { \
  13992. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  13993. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  13994. } while (0)
  13995. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  13996. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  13997. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  13998. do { \
  13999. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  14000. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  14001. } while (0)
  14002. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  14003. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  14004. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  14005. do { \
  14006. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  14007. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  14008. } while (0)
  14009. #define HTT_TXQ_GROUP_ID_GET(_info) \
  14010. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  14011. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  14012. do { \
  14013. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  14014. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  14015. } while (0)
  14016. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  14017. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  14018. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  14019. do { \
  14020. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  14021. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  14022. } while (0)
  14023. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  14024. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  14025. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  14026. do { \
  14027. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  14028. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  14029. } while (0)
  14030. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  14031. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  14032. /**
  14033. * @brief target -> host TX completion indication message definition
  14034. *
  14035. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_COMPL_IND
  14036. *
  14037. * @details
  14038. * The following diagram shows the format of the TX completion indication sent
  14039. * from the target to the host
  14040. *
  14041. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  14042. * |-------------------------------------------------------------------|
  14043. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  14044. * |-------------------------------------------------------------------|
  14045. * payload:| MSDU1 ID | MSDU0 ID |
  14046. * |-------------------------------------------------------------------|
  14047. * : MSDU3 ID | MSDU2 ID :
  14048. * |-------------------------------------------------------------------|
  14049. * | struct htt_tx_compl_ind_append_retries |
  14050. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  14051. * | struct htt_tx_compl_ind_append_tx_tstamp |
  14052. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  14053. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  14054. * |-------------------------------------------------------------------|
  14055. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  14056. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  14057. * | MSDU0 tx_tsf64_low |
  14058. * |-------------------------------------------------------------------|
  14059. * | MSDU0 tx_tsf64_high |
  14060. * |-------------------------------------------------------------------|
  14061. * | MSDU1 tx_tsf64_low |
  14062. * |-------------------------------------------------------------------|
  14063. * | MSDU1 tx_tsf64_high |
  14064. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  14065. * | phy_timestamp |
  14066. * |-------------------------------------------------------------------|
  14067. * | rate specs (see below) |
  14068. * |-------------------------------------------------------------------|
  14069. * | seqctrl | framectrl |
  14070. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  14071. * Where:
  14072. * A0 = append (a.k.a. append0)
  14073. * A1 = append1
  14074. * TP = MSDU tx power presence
  14075. * A2 = append2
  14076. * A3 = append3
  14077. * A4 = append4
  14078. *
  14079. * The following field definitions describe the format of the TX completion
  14080. * indication sent from the target to the host
  14081. * Header fields:
  14082. * - msg_type
  14083. * Bits 7:0
  14084. * Purpose: identifies this as HTT TX completion indication
  14085. * Value: 0x7 (HTT_T2H_MSG_TYPE_TX_COMPL_IND)
  14086. * - status
  14087. * Bits 10:8
  14088. * Purpose: the TX completion status of payload fragmentations descriptors
  14089. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  14090. * - tid
  14091. * Bits 14:11
  14092. * Purpose: the tid associated with those fragmentation descriptors. It is
  14093. * valid or not, depending on the tid_invalid bit.
  14094. * Value: 0 to 15
  14095. * - tid_invalid
  14096. * Bits 15:15
  14097. * Purpose: this bit indicates whether the tid field is valid or not
  14098. * Value: 0 indicates valid; 1 indicates invalid
  14099. * - num
  14100. * Bits 23:16
  14101. * Purpose: the number of payload in this indication
  14102. * Value: 1 to 255
  14103. * - append (a.k.a. append0)
  14104. * Bits 24:24
  14105. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  14106. * the number of tx retries for one MSDU at the end of this message
  14107. * Value: 0 indicates no appending; 1 indicates appending
  14108. * - append1
  14109. * Bits 25:25
  14110. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  14111. * contains the timestamp info for each TX msdu id in payload.
  14112. * The order of the timestamps matches the order of the MSDU IDs.
  14113. * Note that a big-endian host needs to account for the reordering
  14114. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  14115. * conversion) when determining which tx timestamp corresponds to
  14116. * which MSDU ID.
  14117. * Value: 0 indicates no appending; 1 indicates appending
  14118. * - msdu_tx_power_presence
  14119. * Bits 26:26
  14120. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  14121. * for each MSDU referenced by the TX_COMPL_IND message.
  14122. * The tx power is reported in 0.5 dBm units.
  14123. * The order of the per-MSDU tx power reports matches the order
  14124. * of the MSDU IDs.
  14125. * Note that a big-endian host needs to account for the reordering
  14126. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  14127. * conversion) when determining which Tx Power corresponds to
  14128. * which MSDU ID.
  14129. * Value: 0 indicates MSDU tx power reports are not appended,
  14130. * 1 indicates MSDU tx power reports are appended
  14131. * - append2
  14132. * Bits 27:27
  14133. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  14134. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  14135. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  14136. * same for all MSDUs within a single PPDU, the RSSI is duplicated
  14137. * for each MSDU, for convenience.
  14138. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  14139. * this append2 bit is set).
  14140. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  14141. * dB above the noise floor.
  14142. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  14143. * 1 indicates MSDU ACK RSSI values are appended.
  14144. * - append3
  14145. * Bits 28:28
  14146. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  14147. * contains the tx tsf info based on wlan global TSF for
  14148. * each TX msdu id in payload.
  14149. * The order of the tx tsf matches the order of the MSDU IDs.
  14150. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  14151. * values to indicate the the lower 32 bits and higher 32 bits of
  14152. * the tx tsf.
  14153. * The tx_tsf64 here represents the time MSDU was acked and the
  14154. * tx_tsf64 has microseconds units.
  14155. * Value: 0 indicates no appending; 1 indicates appending
  14156. * - append4
  14157. * Bits 29:29
  14158. * Purpose: Indicate whether data frame control fields and fields required
  14159. * for radio tap header are appended for each MSDU in TX_COMP_IND
  14160. * message. The order of the this message matches the order of
  14161. * the MSDU IDs.
  14162. * Value: 0 indicates frame control fields and fields required for
  14163. * radio tap header values are not appended,
  14164. * 1 indicates frame control fields and fields required for
  14165. * radio tap header values are appended.
  14166. * Payload fields:
  14167. * - hmsdu_id
  14168. * Bits 15:0
  14169. * Purpose: this ID is used to track the Tx buffer in host
  14170. * Value: 0 to "size of host MSDU descriptor pool - 1"
  14171. */
  14172. PREPACK struct htt_tx_data_hdr_information {
  14173. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  14174. A_UINT32 /* word 1 */
  14175. /* preamble:
  14176. * 0-OFDM,
  14177. * 1-CCk,
  14178. * 2-HT,
  14179. * 3-VHT
  14180. */
  14181. preamble: 2, /* [1:0] */
  14182. /* mcs:
  14183. * In case of HT preamble interpret
  14184. * MCS along with NSS.
  14185. * Valid values for HT are 0 to 7.
  14186. * HT mcs 0 with NSS 2 is mcs 8.
  14187. * Valid values for VHT are 0 to 9.
  14188. */
  14189. mcs: 4, /* [5:2] */
  14190. /* rate:
  14191. * This is applicable only for
  14192. * CCK and OFDM preamble type
  14193. * rate 0: OFDM 48 Mbps,
  14194. * 1: OFDM 24 Mbps,
  14195. * 2: OFDM 12 Mbps
  14196. * 3: OFDM 6 Mbps
  14197. * 4: OFDM 54 Mbps
  14198. * 5: OFDM 36 Mbps
  14199. * 6: OFDM 18 Mbps
  14200. * 7: OFDM 9 Mbps
  14201. * rate 0: CCK 11 Mbps Long
  14202. * 1: CCK 5.5 Mbps Long
  14203. * 2: CCK 2 Mbps Long
  14204. * 3: CCK 1 Mbps Long
  14205. * 4: CCK 11 Mbps Short
  14206. * 5: CCK 5.5 Mbps Short
  14207. * 6: CCK 2 Mbps Short
  14208. */
  14209. rate : 3, /* [ 8: 6] */
  14210. rssi : 8, /* [16: 9] units=dBm */
  14211. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  14212. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  14213. stbc : 1, /* [22] */
  14214. sgi : 1, /* [23] */
  14215. ldpc : 1, /* [24] */
  14216. beamformed: 1, /* [25] */
  14217. /* tx_retry_cnt:
  14218. * Indicates retry count of data tx frames provided by the host.
  14219. */
  14220. tx_retry_cnt: 6; /* [31:26] */
  14221. A_UINT32 /* word 2 */
  14222. framectrl:16, /* [15: 0] */
  14223. seqno:16; /* [31:16] */
  14224. } POSTPACK;
  14225. #define HTT_TX_COMPL_IND_STATUS_S 8
  14226. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  14227. #define HTT_TX_COMPL_IND_TID_S 11
  14228. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  14229. #define HTT_TX_COMPL_IND_TID_INV_S 15
  14230. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  14231. #define HTT_TX_COMPL_IND_NUM_S 16
  14232. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  14233. #define HTT_TX_COMPL_IND_APPEND_S 24
  14234. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  14235. #define HTT_TX_COMPL_IND_APPEND1_S 25
  14236. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  14237. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  14238. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  14239. #define HTT_TX_COMPL_IND_APPEND2_S 27
  14240. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  14241. #define HTT_TX_COMPL_IND_APPEND3_S 28
  14242. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  14243. #define HTT_TX_COMPL_IND_APPEND4_S 29
  14244. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  14245. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  14246. do { \
  14247. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  14248. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  14249. } while (0)
  14250. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  14251. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  14252. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  14253. do { \
  14254. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  14255. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  14256. } while (0)
  14257. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  14258. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  14259. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  14260. do { \
  14261. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  14262. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  14263. } while (0)
  14264. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  14265. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  14266. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  14267. do { \
  14268. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  14269. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  14270. } while (0)
  14271. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  14272. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  14273. HTT_TX_COMPL_IND_TID_INV_S)
  14274. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  14275. do { \
  14276. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  14277. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  14278. } while (0)
  14279. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  14280. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  14281. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  14282. do { \
  14283. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  14284. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  14285. } while (0)
  14286. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  14287. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  14288. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  14289. do { \
  14290. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  14291. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  14292. } while (0)
  14293. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  14294. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  14295. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  14296. do { \
  14297. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  14298. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  14299. } while (0)
  14300. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  14301. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  14302. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  14303. do { \
  14304. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  14305. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  14306. } while (0)
  14307. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  14308. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  14309. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  14310. do { \
  14311. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  14312. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  14313. } while (0)
  14314. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  14315. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  14316. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  14317. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  14318. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  14319. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  14320. #define HTT_TX_COMPL_IND_STAT_OK 0
  14321. /* DISCARD:
  14322. * current meaning:
  14323. * MSDUs were queued for transmission but filtered by HW or SW
  14324. * without any over the air attempts
  14325. * legacy meaning (HL Rome):
  14326. * MSDUs were discarded by the target FW without any over the air
  14327. * attempts due to lack of space
  14328. */
  14329. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  14330. /* NO_ACK:
  14331. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  14332. */
  14333. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  14334. /* POSTPONE:
  14335. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  14336. * be downloaded again later (in the appropriate order), when they are
  14337. * deliverable.
  14338. */
  14339. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  14340. /*
  14341. * The PEER_DEL tx completion status is used for HL cases
  14342. * where the peer the frame is for has been deleted.
  14343. * The host has already discarded its copy of the frame, but
  14344. * it still needs the tx completion to restore its credit.
  14345. */
  14346. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  14347. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  14348. #define HTT_TX_COMPL_IND_STAT_DROP 5
  14349. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  14350. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  14351. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  14352. PREPACK struct htt_tx_compl_ind_base {
  14353. A_UINT32 hdr;
  14354. A_UINT16 payload[1/*or more*/];
  14355. } POSTPACK;
  14356. PREPACK struct htt_tx_compl_ind_append_retries {
  14357. A_UINT16 msdu_id;
  14358. A_UINT8 tx_retries;
  14359. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  14360. 0: this is the last append_retries struct */
  14361. } POSTPACK;
  14362. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  14363. A_UINT32 timestamp[1/*or more*/];
  14364. } POSTPACK;
  14365. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  14366. A_UINT32 tx_tsf64_low;
  14367. A_UINT32 tx_tsf64_high;
  14368. } POSTPACK;
  14369. /* htt_tx_data_hdr_information payload extension fields: */
  14370. /* DWORD zero */
  14371. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  14372. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  14373. /* DWORD one */
  14374. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  14375. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  14376. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  14377. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  14378. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  14379. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  14380. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  14381. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  14382. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  14383. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  14384. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  14385. #define HTT_FW_TX_DATA_HDR_BW_S 19
  14386. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  14387. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  14388. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  14389. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  14390. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  14391. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  14392. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  14393. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  14394. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  14395. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  14396. /* DWORD two */
  14397. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  14398. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  14399. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  14400. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  14401. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  14402. do { \
  14403. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  14404. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  14405. } while (0)
  14406. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  14407. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  14408. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  14409. do { \
  14410. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  14411. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  14412. } while (0)
  14413. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  14414. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  14415. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  14416. do { \
  14417. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  14418. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  14419. } while (0)
  14420. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  14421. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  14422. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  14423. do { \
  14424. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  14425. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  14426. } while (0)
  14427. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  14428. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  14429. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  14430. do { \
  14431. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  14432. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  14433. } while (0)
  14434. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  14435. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  14436. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  14437. do { \
  14438. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  14439. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  14440. } while (0)
  14441. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  14442. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  14443. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  14444. do { \
  14445. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  14446. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  14447. } while (0)
  14448. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  14449. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  14450. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  14451. do { \
  14452. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  14453. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  14454. } while (0)
  14455. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  14456. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  14457. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  14458. do { \
  14459. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  14460. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  14461. } while (0)
  14462. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  14463. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  14464. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  14465. do { \
  14466. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  14467. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  14468. } while (0)
  14469. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  14470. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  14471. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  14472. do { \
  14473. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  14474. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  14475. } while (0)
  14476. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  14477. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  14478. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  14479. do { \
  14480. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  14481. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  14482. } while (0)
  14483. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  14484. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  14485. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  14486. do { \
  14487. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  14488. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  14489. } while (0)
  14490. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  14491. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  14492. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  14493. do { \
  14494. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  14495. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  14496. } while (0)
  14497. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  14498. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  14499. /**
  14500. * @brief target -> host software UMAC TX completion indication message
  14501. *
  14502. * MSG_TYPE => HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND
  14503. *
  14504. * @details
  14505. * The following diagram shows the format of the soft UMAC TX completion
  14506. * indication sent from the target to the host
  14507. *
  14508. * |31 30|29|28|27|26 20|19 17|16|15 12|11|10| 9|8|7 4|3 1|0|
  14509. * |-------------------------------------+----------------+------------|
  14510. * hdr: | rsvd | msdu_cnt | msg_type |
  14511. * pyld: |===================================================================|
  14512. * MSDU 0| buf addr low (bits 31:0) |
  14513. * |-----------------------------------------------+------+------------|
  14514. * | SW buffer cookie | RS | buf addr hi|
  14515. * |--------+--+--+-------------+--------+---------+------+------------|
  14516. * | rsvd0 | M| V| tx count | TID | SW peer ID |
  14517. * |--------+--+--+-------------+--------+----------------------+------|
  14518. * | frametype | TQM status number | RELR |
  14519. * |-----+-----+-----------------------------------+--+-+-+-----+------|
  14520. * |rsvd1| buffer timestamp | A|L|F| ACK RSSI |
  14521. * |-----+--+-------------------------+--+------+-----+--+-+-----+---+-|
  14522. * | rsvd2 | tones in RU |OF|tx MCS|txSGI|LC|S|PKTYP|BW |I|
  14523. * |--------+-------------------------+--+------+-----+--+-+-----+---+-|
  14524. * | PPDU transmission TSF |
  14525. * |-------------------------------------------------------------------|
  14526. * | rsvd3 |
  14527. * |===================================================================|
  14528. * MSDU 1| buf addr low (bits 31:0) |
  14529. * : ... :
  14530. * | rsvd3 |
  14531. * |===================================================================|
  14532. * etc.
  14533. *
  14534. * Where:
  14535. * RS = release source
  14536. * V = valid
  14537. * M = multicast
  14538. * RELR = release reason
  14539. * F = first MSDU
  14540. * L = last MSDU
  14541. * A = MSDU is part of A-MSDU
  14542. * I = rate info valid
  14543. * PKTYP = packet type
  14544. * S = STBC
  14545. * LC = LDPC
  14546. * OF = OFDMA transmission
  14547. */
  14548. typedef enum {
  14549. /* 0 (REASON_FRAME_ACKED):
  14550. * Corresponds to tqm_release_reason = <enum 0 tqm_rr_frame_acked>;
  14551. * frame is removed because an ACK of BA for it was received.
  14552. */
  14553. HTT_TX_MSDU_RELEASE_REASON_FRAME_ACKED,
  14554. /* 1 (REASON_REMOVE_CMD_FW):
  14555. * Corresponds to tqm_release_reason = <enum 1 tqm_rr_rem_cmd_rem>;
  14556. * frame is removed because a remove command of type "Remove_mpdus"
  14557. * initiated by SW.
  14558. */
  14559. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_FW,
  14560. /* 2 (REASON_REMOVE_CMD_TX):
  14561. * Corresponds to tqm_release_reason = <enum 2 tqm_rr_rem_cmd_tx>;
  14562. * frame is removed because a remove command of type
  14563. * "Remove_transmitted_mpdus" initiated by SW.
  14564. */
  14565. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_TX,
  14566. /* 3 (REASON_REMOVE_CMD_NOTX):
  14567. * Corresponds to tqm_release_reason = <enum 3 tqm_rr_rem_cmd_notx>;
  14568. * frame is removed because a remove command of type
  14569. * "Remove_untransmitted_mpdus" initiated by SW.
  14570. */
  14571. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_NOTX,
  14572. /* 4 (REASON_REMOVE_CMD_AGED):
  14573. * Corresponds to tqm_release_reason = <enum 4 tqm_rr_rem_cmd_aged>;
  14574. * frame is removed because a remove command of type "Remove_aged_mpdus"
  14575. * or "Remove_aged_msdus" initiated by SW.
  14576. */
  14577. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_AGED,
  14578. /* 5 (RELEASE_FW_REASON1):
  14579. * Corresponds to tqm_release_reason = <enum 5 tqm_fw_reason1>;
  14580. * frame is removed because a remove command where fw indicated that
  14581. * remove reason is fw_reason1.
  14582. */
  14583. HTT_TX_MSDU_RELEASE_FW_REASON1,
  14584. /* 6 (RELEASE_FW_REASON2):
  14585. * Corresponds to tqm_release_reason = <enum 6 tqm_fw_reason2>;
  14586. * frame is removed because a remove command where fw indicated that
  14587. * remove reason is fw_reason1.
  14588. */
  14589. HTT_TX_MSDU_RELEASE_FW_REASON2,
  14590. /* 7 (RELEASE_FW_REASON3):
  14591. * Corresponds to tqm_release_reason = <enum 7 tqm_fw_reason3>;
  14592. * frame is removed because a remove command where fw indicated that
  14593. * remove reason is fw_reason1.
  14594. */
  14595. HTT_TX_MSDU_RELEASE_FW_REASON3,
  14596. /* 8 (REASON_REMOVE_CMD_DISABLEQ):
  14597. * Corresponds to tqm_release_reason = <enum 8 tqm_rr_rem_cmd_disable_queue>
  14598. * frame is removed because a remove command of type
  14599. * "remove_mpdus_and_disable_queue" or "remove_msdus_and_disable_flow"
  14600. * initiated by SW.
  14601. */
  14602. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_DISABLEQ,
  14603. /* 9 (REASON_DROP_MISC):
  14604. * Corresponds to sw_release_reason = Packet dropped by FW due to
  14605. * any discard reason that is not categorized as MSDU TTL expired.
  14606. * Examples: TXDE ENQ layer dropped the packet due to peer delete,
  14607. * tid delete, no resource credit available.
  14608. */
  14609. HTT_TX_MSDU_RELEASE_REASON_DROP_MISC,
  14610. /* 10 (REASON_DROP_TTL):
  14611. * Corresponds to sw_release_reason = Packet dropped by FW due to
  14612. * discard reason that frame is not transmitted due to MSDU TTL expired.
  14613. */
  14614. HTT_TX_MSDU_RELEASE_REASON_DROP_TTL,
  14615. /* 11 - available for use */
  14616. /* 12 - available for use */
  14617. /* 13 - available for use */
  14618. /* 14 - available for use */
  14619. /* 15 - available for use */
  14620. HTT_TX_MSDU_RELEASE_REASON_MAX = 16
  14621. } htt_t2h_tx_msdu_release_reason_e;
  14622. typedef enum {
  14623. /* 0 (RELEASE_SOURCE_FW):
  14624. * MSDU released by FW even before the frame was queued to TQM-L HW.
  14625. */
  14626. HTT_TX_MSDU_RELEASE_SOURCE_FW,
  14627. /* 1 (RELEASE_SOURCE_TQM_LITE):
  14628. * MSDU released by TQM-L HW.
  14629. */
  14630. HTT_TX_MSDU_RELEASE_SOURCE_TQM_LITE,
  14631. HTT_TX_MSDU_RELEASE_SOURCE_MAX = 8
  14632. } htt_t2h_tx_msdu_release_source_e;
  14633. struct htt_t2h_tx_buffer_addr_info { /* 2 words */
  14634. A_UINT32 buffer_addr_31_0 : 32; /* [31:0] */
  14635. A_UINT32 buffer_addr_39_32 : 8, /* [7:0] */
  14636. /* release_source:
  14637. * holds a htt_t2h_tx_msdu_release_source_e enum value
  14638. */
  14639. release_source : 3, /* [10:8] */
  14640. sw_buffer_cookie : 21; /* [31:11] */
  14641. /* NOTE:
  14642. * To preserve backwards compatibility,
  14643. * no new fields can be added in this struct.
  14644. */
  14645. };
  14646. /* member definitions of htt_t2h_tx_buffer_addr_info */
  14647. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M 0xFFFFFFFF
  14648. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S 0
  14649. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_SET(word, value) \
  14650. do { \
  14651. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0, value); \
  14652. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S; \
  14653. } while (0)
  14654. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_GET(word) \
  14655. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S)
  14656. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M 0x000000FF
  14657. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S 0
  14658. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_SET(word, value) \
  14659. do { \
  14660. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32, value); \
  14661. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S; \
  14662. } while (0)
  14663. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_GET(word) \
  14664. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S)
  14665. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M 0x00000700
  14666. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S 8
  14667. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_SET(word, value) \
  14668. do { \
  14669. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE, value); \
  14670. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S; \
  14671. } while (0)
  14672. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_GET(word) \
  14673. (((word) & HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M) >> HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S)
  14674. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M 0xFFFFF800
  14675. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S 11
  14676. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  14677. do { \
  14678. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE, value); \
  14679. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S; \
  14680. } while (0)
  14681. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_GET(word) \
  14682. (((word) & HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M) >> HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S)
  14683. struct htt_t2h_tx_rate_stats_info { /* 2 words */
  14684. /* word 0 */
  14685. A_UINT32
  14686. /* tx_rate_stats_info_valid:
  14687. * Indicates if the tx rate stats below are valid.
  14688. */
  14689. tx_rate_stats_info_valid : 1, /* [0] */
  14690. /* transmit_bw:
  14691. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14692. * Indicates the BW of the upcoming transmission that shall likely
  14693. * start in about 3 -4 us on the medium:
  14694. * <enum 0 transmit_bw_20_MHz>
  14695. * <enum 1 transmit_bw_40_MHz>
  14696. * <enum 2 transmit_bw_80_MHz>
  14697. * <enum 3 transmit_bw_160_MHz>
  14698. * <enum 4 transmit_bw_320_MHz>
  14699. */
  14700. transmit_bw : 3, /* [3:1] */
  14701. /* transmit_pkt_type:
  14702. * same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14703. * Field filled in by PDG.
  14704. * Not valid when in SW transmit mode
  14705. * The packet type
  14706. * <enum_type PKT_TYPE_ENUM>
  14707. * Type: enum Definition Name: PKT_TYPE_ENUM
  14708. * enum number enum name Description
  14709. * ------------------------------------
  14710. * 0 dot11a 802.11a PPDU type
  14711. * 1 dot11b 802.11b PPDU type
  14712. * 2 dot11n_mm 802.11n Mixed Mode PPDU type
  14713. * 3 dot11ac 802.11ac PPDU type
  14714. * 4 dot11ax 802.11ax PPDU type
  14715. * 5 dot11ba 802.11ba (WUR) PPDU type
  14716. * 6 dot11be 802.11be PPDU type
  14717. * 7 dot11az 802.11az (ranging) PPDU type
  14718. */
  14719. transmit_pkt_type : 4, /* [7:4] */
  14720. /* transmit_stbc:
  14721. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14722. * Field filled in by PDG.
  14723. * Not valid when in SW transmit mode
  14724. * When set, STBC transmission rate was used.
  14725. */
  14726. transmit_stbc : 1, /* [8] */
  14727. /* transmit_ldpc:
  14728. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14729. * Field filled in by PDG.
  14730. * Not valid when in SW transmit mode
  14731. * When set, use LDPC transmission rates
  14732. */
  14733. transmit_ldpc : 1, /* [9] */
  14734. /* transmit_sgi:
  14735. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14736. * Field filled in by PDG.
  14737. * Not valid when in SW transmit mode
  14738. * <enum 0 0_8_us_sgi > Legacy normal GI. Can also be used for HE
  14739. * <enum 1 0_4_us_sgi > Legacy short GI. Can also be used for HE
  14740. * <enum 2 1_6_us_sgi > HE related GI
  14741. * <enum 3 3_2_us_sgi > HE related GI
  14742. * <legal 0 - 3>
  14743. */
  14744. transmit_sgi : 2, /* [11:10] */
  14745. /* transmit_mcs:
  14746. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14747. * Field filled in by PDG.
  14748. * Not valid when in SW transmit mode
  14749. *
  14750. * For details, refer to MCS_TYPE description
  14751. * <legal all>
  14752. * Pkt_type Related definition of MCS_TYPE
  14753. * dot11b This field is the rate:
  14754. * 0: CCK 11 Mbps Long
  14755. * 1: CCK 5.5 Mbps Long
  14756. * 2: CCK 2 Mbps Long
  14757. * 3: CCK 1 Mbps Long
  14758. * 4: CCK 11 Mbps Short
  14759. * 5: CCK 5.5 Mbps Short
  14760. * 6: CCK 2 Mbps Short
  14761. * NOTE: The numbering here is NOT the same as the as MAC gives
  14762. * in the "rate" field in the SIG given to the PHY.
  14763. * The MAC will do an internal translation.
  14764. *
  14765. * Dot11a This field is the rate:
  14766. * 0: OFDM 48 Mbps
  14767. * 1: OFDM 24 Mbps
  14768. * 2: OFDM 12 Mbps
  14769. * 3: OFDM 6 Mbps
  14770. * 4: OFDM 54 Mbps
  14771. * 5: OFDM 36 Mbps
  14772. * 6: OFDM 18 Mbps
  14773. * 7: OFDM 9 Mbps
  14774. * NOTE: The numbering here is NOT the same as the as MAC gives
  14775. * in the "rate" field in the SIG given to the PHY.
  14776. * The MAC will do an internal translation.
  14777. *
  14778. * Dot11n_mm (mixed mode) This field represends the MCS.
  14779. * 0: HT MCS 0 (BPSK 1/2)
  14780. * 1: HT MCS 1 (QPSK 1/2)
  14781. * 2: HT MCS 2 (QPSK 3/4)
  14782. * 3: HT MCS 3 (16-QAM 1/2)
  14783. * 4: HT MCS 4 (16-QAM 3/4)
  14784. * 5: HT MCS 5 (64-QAM 2/3)
  14785. * 6: HT MCS 6 (64-QAM 3/4)
  14786. * 7: HT MCS 7 (64-QAM 5/6)
  14787. * NOTE: To get higher MCS's use the nss field to indicate the
  14788. * number of spatial streams.
  14789. *
  14790. * Dot11ac This field represends the MCS.
  14791. * 0: VHT MCS 0 (BPSK 1/2)
  14792. * 1: VHT MCS 1 (QPSK 1/2)
  14793. * 2: VHT MCS 2 (QPSK 3/4)
  14794. * 3: VHT MCS 3 (16-QAM 1/2)
  14795. * 4: VHT MCS 4 (16-QAM 3/4)
  14796. * 5: VHT MCS 5 (64-QAM 2/3)
  14797. * 6: VHT MCS 6 (64-QAM 3/4)
  14798. * 7: VHT MCS 7 (64-QAM 5/6)
  14799. * 8: VHT MCS 8 (256-QAM 3/4)
  14800. * 9: VHT MCS 9 (256-QAM 5/6)
  14801. * 10: VHT MCS 10 (1024-QAM 3/4)
  14802. * 11: VHT MCS 11 (1024-QAM 5/6)
  14803. * NOTE: There are several illegal VHT rates due to fractional
  14804. * number of bits per symbol.
  14805. * Below are the illegal rates for 4 streams and lower:
  14806. * 20 MHz, 1 stream, MCS 9
  14807. * 20 MHz, 2 stream, MCS 9
  14808. * 20 MHz, 4 stream, MCS 9
  14809. * 80 MHz, 3 stream, MCS 6
  14810. * 160 MHz, 3 stream, MCS 9 (Unsupported)
  14811. * 160 MHz, 4 stream, MCS 7 (Unsupported)
  14812. *
  14813. * dot11ax This field represends the MCS.
  14814. * 0: HE MCS 0 (BPSK 1/2)
  14815. * 1: HE MCS 1 (QPSK 1/2)
  14816. * 2: HE MCS 2 (QPSK 3/4)
  14817. * 3: HE MCS 3 (16-QAM 1/2)
  14818. * 4: HE MCS 4 (16-QAM 3/4)
  14819. * 5: HE MCS 5 (64-QAM 2/3)
  14820. * 6: HE MCS 6 (64-QAM 3/4)
  14821. * 7: HE MCS 7 (64-QAM 5/6)
  14822. * 8: HE MCS 8 (256-QAM 3/4)
  14823. * 9: HE MCS 9 (256-QAM 5/6)
  14824. * 10: HE MCS 10 (1024-QAM 3/4)
  14825. * 11: HE MCS 11 (1024-QAM 5/6)
  14826. * 12: HE MCS 12 (4096-QAM 3/4)
  14827. * 13: HE MCS 13 (4096-QAM 5/6)
  14828. *
  14829. * dot11ba This field is the rate:
  14830. * 0: LDR
  14831. * 1: HDR
  14832. * 2: Exclusive rate
  14833. */
  14834. transmit_mcs : 4, /* [15:12] */
  14835. /* ofdma_transmission:
  14836. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14837. * Field filled in by PDG.
  14838. * Set when the transmission was an OFDMA transmission (DL or UL).
  14839. * <legal all>
  14840. */
  14841. ofdma_transmission : 1, /* [16] */
  14842. /* tones_in_ru:
  14843. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  14844. * Field filled in by PDG.
  14845. * Not valid when in SW transmit mode
  14846. * The number of tones in the RU used.
  14847. * <legal all>
  14848. */
  14849. tones_in_ru : 12, /* [28:17] */
  14850. rsvd2 : 3; /* [31:29] */
  14851. /* word 1 */
  14852. /* ppdu_transmission_tsf:
  14853. * Based on a HWSCH configuration register setting,
  14854. * this field either contains:
  14855. * Lower 32 bits of the TSF, snapshot of this value when transmission
  14856. * of the PPDU containing the frame finished.
  14857. * OR
  14858. * Lower 32 bits of the TSF, snapshot of this value when transmission
  14859. * of the PPDU containing the frame started.
  14860. * <legal all>
  14861. */
  14862. A_UINT32 ppdu_transmission_tsf;
  14863. /* NOTE:
  14864. * To preserve backwards compatibility,
  14865. * no new fields can be added in this struct.
  14866. */
  14867. };
  14868. /* member definitions of htt_t2h_tx_rate_stats_info */
  14869. #define HTT_TX_RATE_STATS_INFO_VALID_M 0x00000001
  14870. #define HTT_TX_RATE_STATS_INFO_VALID_S 0
  14871. #define HTT_TX_RATE_STATS_INFO_VALID_SET(word, value) \
  14872. do { \
  14873. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_VALID, value); \
  14874. (word) |= (value) << HTT_TX_RATE_STATS_INFO_VALID_S; \
  14875. } while (0)
  14876. #define HTT_TX_RATE_STATS_INFO_VALID_GET(word) \
  14877. (((word) & HTT_TX_RATE_STATS_INFO_VALID_M) >> HTT_TX_RATE_STATS_INFO_VALID_S)
  14878. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M 0x0000000E
  14879. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S 1
  14880. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_SET(word, value) \
  14881. do { \
  14882. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_BW, value); \
  14883. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S; \
  14884. } while (0)
  14885. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_GET(word) \
  14886. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S)
  14887. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M 0x000000F0
  14888. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S 4
  14889. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_SET(word, value) \
  14890. do { \
  14891. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE, value); \
  14892. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S; \
  14893. } while (0)
  14894. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_GET(word) \
  14895. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S)
  14896. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M 0x00000100
  14897. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S 8
  14898. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_SET(word, value) \
  14899. do { \
  14900. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC, value); \
  14901. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S; \
  14902. } while (0)
  14903. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_GET(word) \
  14904. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S)
  14905. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M 0x00000200
  14906. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S 9
  14907. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_SET(word, value) \
  14908. do { \
  14909. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC, value); \
  14910. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S; \
  14911. } while (0)
  14912. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_GET(word) \
  14913. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S)
  14914. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M 0x00000C00
  14915. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S 10
  14916. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_SET(word, value) \
  14917. do { \
  14918. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI, value); \
  14919. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S; \
  14920. } while (0)
  14921. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_GET(word) \
  14922. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S)
  14923. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M 0x0000F000
  14924. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S 12
  14925. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_SET(word, value) \
  14926. do { \
  14927. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS, value); \
  14928. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S; \
  14929. } while (0)
  14930. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_GET(word) \
  14931. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S)
  14932. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M 0x00010000
  14933. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S 16
  14934. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_SET(word, value) \
  14935. do { \
  14936. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION, value); \
  14937. (word) |= (value) << HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S; \
  14938. } while (0)
  14939. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_GET(word) \
  14940. (((word) & HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M) >> HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S)
  14941. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M 0x1FFE0000
  14942. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S 17
  14943. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_SET(word, value) \
  14944. do { \
  14945. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TONES_IN_RU, value); \
  14946. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S; \
  14947. } while (0)
  14948. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_GET(word) \
  14949. (((word) & HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M) >> HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S)
  14950. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M 0xFFFFFFFF
  14951. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S 0
  14952. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_SET(word, value) \
  14953. do { \
  14954. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF, value); \
  14955. (word) |= (value) << HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S; \
  14956. } while (0)
  14957. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_GET(word) \
  14958. (((word) & HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M) >> HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S)
  14959. struct htt_t2h_tx_msdu_info { /* 8 words */
  14960. /* words 0 + 1 */
  14961. struct htt_t2h_tx_buffer_addr_info addr_info;
  14962. /* word 2 */
  14963. A_UINT32
  14964. sw_peer_id : 16,
  14965. tid : 4,
  14966. transmit_cnt : 7,
  14967. valid : 1,
  14968. mcast : 1,
  14969. rsvd0 : 3;
  14970. /* word 3 */
  14971. A_UINT32
  14972. release_reason : 4, /* Refer to htt_t2h_tx_msdu_release_reason_e */
  14973. tqm_status_number : 24,
  14974. frame_type : 4; /* holds htt_tx_wbm_status_frame_type value */
  14975. /* word 4 */
  14976. A_UINT32
  14977. /* ack_frame_rssi:
  14978. * If this frame is removed as the result of the
  14979. * reception of an ACK or BA, this field indicates
  14980. * the RSSI of the received ACK or BA frame.
  14981. * When the frame is removed as result of a direct
  14982. * remove command from the SW, this field is set
  14983. * to 0x0 (which is never a valid value when real
  14984. * RSSI is available).
  14985. * Units: dB w.r.t noise floor
  14986. */
  14987. ack_frame_rssi : 8,
  14988. first_msdu : 1,
  14989. last_msdu : 1,
  14990. msdu_part_of_amsdu : 1,
  14991. buffer_timestamp : 19, /* units = TU = 1024 microseconds */
  14992. rsvd1 : 2;
  14993. /* words 5 + 6 */
  14994. struct htt_t2h_tx_rate_stats_info tx_rate_stats;
  14995. /* word 7 */
  14996. /* rsvd3:
  14997. * backup reserved field to add new parameters if [rsvd0, rsvd1, rsvd2]
  14998. * is not sufficient
  14999. */
  15000. A_UINT32 rsvd3;
  15001. /* NOTE:
  15002. * To preserve backwards compatibility,
  15003. * no new fields can be added in this struct.
  15004. */
  15005. };
  15006. /* member definitions of htt_t2h_tx_msdu_info */
  15007. #define HTT_TX_MSDU_INFO_SW_PEER_ID_M 0x0000FFFF
  15008. #define HTT_TX_MSDU_INFO_SW_PEER_ID_S 0
  15009. #define HTT_TX_MSDU_INFO_SW_PEER_ID_SET(word, value) \
  15010. do { \
  15011. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_SW_PEER_ID, value); \
  15012. (word) |= (value) << HTT_TX_MSDU_INFO_SW_PEER_ID_S; \
  15013. } while (0)
  15014. #define HTT_TX_MSDU_INFO_SW_PEER_ID_GET(word) \
  15015. (((word) & HTT_TX_MSDU_INFO_SW_PEER_ID_M) >> HTT_TX_MSDU_INFO_SW_PEER_ID_S)
  15016. #define HTT_TX_MSDU_INFO_TID_M 0x000F0000
  15017. #define HTT_TX_MSDU_INFO_TID_S 16
  15018. #define HTT_TX_MSDU_INFO_TID_SET(word, value) \
  15019. do { \
  15020. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TID, value); \
  15021. (word) |= (value) << HTT_TX_MSDU_INFO_TID_S; \
  15022. } while (0)
  15023. #define HTT_TX_MSDU_INFO_TID_GET(word) \
  15024. (((word) & HTT_TX_MSDU_INFO_TID_M) >> HTT_TX_MSDU_INFO_TID_S)
  15025. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_M 0x07F00000
  15026. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_S 20
  15027. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_SET(word, value) \
  15028. do { \
  15029. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TRANSMIT_CNT, value); \
  15030. (word) |= (value) << HTT_TX_MSDU_INFO_TRANSMIT_CNT_S; \
  15031. } while (0)
  15032. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_GET(word) \
  15033. (((word) & HTT_TX_MSDU_INFO_TRANSMIT_CNT_M) >> HTT_TX_MSDU_INFO_TRANSMIT_CNT_S)
  15034. #define HTT_TX_MSDU_INFO_VALID_M 0x08000000
  15035. #define HTT_TX_MSDU_INFO_VALID_S 27
  15036. #define HTT_TX_MSDU_INFO_VALID_SET(word, value) \
  15037. do { \
  15038. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_VALID, value); \
  15039. (word) |= (value) << HTT_TX_MSDU_INFO_VALID_S; \
  15040. } while (0)
  15041. #define HTT_TX_MSDU_INFO_VALID_GET(word) \
  15042. (((word) & HTT_TX_MSDU_INFO_VALID_M) >> HTT_TX_MSDU_INFO_VALID_S)
  15043. #define HTT_TX_MSDU_INFO_MCAST_M 0x10000000
  15044. #define HTT_TX_MSDU_INFO_MCAST_S 28
  15045. #define HTT_TX_MSDU_INFO_MCAST_SET(word, value) \
  15046. do { \
  15047. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MCAST, value); \
  15048. (word) |= (value) << HTT_TX_MSDU_INFO_MCAST_S; \
  15049. } while (0)
  15050. #define HTT_TX_MSDU_INFO_MCAST_GET(word) \
  15051. (((word) & HTT_TX_MSDU_INFO_MCAST_M) >> HTT_TX_MSDU_INFO_MCAST_S)
  15052. #define HTT_TX_MSDU_INFO_RELEASE_REASON_M 0x0000000F
  15053. #define HTT_TX_MSDU_INFO_RELEASE_REASON_S 0
  15054. #define HTT_TX_MSDU_INFO_RELEASE_REASON_SET(word, value) \
  15055. do { \
  15056. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_RELEASE_REASON, value); \
  15057. (word) |= (value) << HTT_TX_MSDU_INFO_RELEASE_REASON_S; \
  15058. } while (0)
  15059. #define HTT_TX_MSDU_INFO_RELEASE_REASON_GET(word) \
  15060. (((word) & HTT_TX_MSDU_INFO_RELEASE_REASON_M) >> HTT_TX_MSDU_INFO_RELEASE_REASON_S)
  15061. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M 0x0FFFFFF0
  15062. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S 4
  15063. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_SET(word, value) \
  15064. do { \
  15065. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER, value); \
  15066. (word) |= (value) << HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S; \
  15067. } while (0)
  15068. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_GET(word) \
  15069. (((word) & HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M) >> HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S)
  15070. #define HTT_TX_MSDU_INFO_FRAME_TYPE_M 0xF0000000
  15071. #define HTT_TX_MSDU_INFO_FRAME_TYPE_S 28
  15072. #define HTT_TX_MSDU_INFO_FRAME_TYPE_SET(word, value) \
  15073. do { \
  15074. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FRAME_TYPE, value); \
  15075. (word) |= (value) << HTT_TX_MSDU_INFO_FRAME_TYPE_S; \
  15076. } while (0)
  15077. #define HTT_TX_MSDU_INFO_FRAME_TYPE_GET(word) \
  15078. (((word) & HTT_TX_MSDU_INFO_FRAME_TYPE_M) >> HTT_TX_MSDU_INFO_FRAME_TYPE_S)
  15079. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M 0x000000FF
  15080. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S 0
  15081. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_SET(word, value) \
  15082. do { \
  15083. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_ACK_FRAME_RSSI, value); \
  15084. (word) |= (value) << HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S; \
  15085. } while (0)
  15086. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_GET(word) \
  15087. (((word) & HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M) >> HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S)
  15088. #define HTT_TX_MSDU_INFO_FIRST_MSDU_M 0x00000100
  15089. #define HTT_TX_MSDU_INFO_FIRST_MSDU_S 8
  15090. #define HTT_TX_MSDU_INFO_FIRST_MSDU_SET(word, value) \
  15091. do { \
  15092. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FIRST_MSDU, value); \
  15093. (word) |= (value) << HTT_TX_MSDU_INFO_FIRST_MSDU_S; \
  15094. } while (0)
  15095. #define HTT_TX_MSDU_INFO_FIRST_MSDU_GET(word) \
  15096. (((word) & HTT_TX_MSDU_INFO_FIRST_MSDU_M) >> HTT_TX_MSDU_INFO_FIRST_MSDU_S)
  15097. #define HTT_TX_MSDU_INFO_LAST_MSDU_M 0x00000200
  15098. #define HTT_TX_MSDU_INFO_LAST_MSDU_S 9
  15099. #define HTT_TX_MSDU_INFO_LAST_MSDU_SET(word, value) \
  15100. do { \
  15101. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_LAST_MSDU, value); \
  15102. (word) |= (value) << HTT_TX_MSDU_INFO_LAST_MSDU_S; \
  15103. } while (0)
  15104. #define HTT_TX_MSDU_INFO_LAST_MSDU_GET(word) \
  15105. (((word) & HTT_TX_MSDU_INFO_LAST_MSDU_M) >> HTT_TX_MSDU_INFO_LAST_MSDU_S)
  15106. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M 0x00000400
  15107. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S 10
  15108. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_SET(word, value) \
  15109. do { \
  15110. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU, value); \
  15111. (word) |= (value) << HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S; \
  15112. } while (0)
  15113. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_GET(word) \
  15114. (((word) & HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M) >> HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S)
  15115. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M 0x3FFFF800
  15116. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S 11
  15117. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_SET(word, value) \
  15118. do { \
  15119. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP, value); \
  15120. (word) |= (value) << HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S; \
  15121. } while (0)
  15122. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_GET(word) \
  15123. (((word) & HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M) >> HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S)
  15124. struct htt_t2h_soft_umac_tx_compl_ind {
  15125. A_UINT32 msg_type : 8, /* HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND */
  15126. msdu_cnt : 8, /* min: 0, max: 255 */
  15127. rsvd0 : 16;
  15128. /* NOTE:
  15129. * To preserve backwards compatibility,
  15130. * no new fields can be added in this struct.
  15131. */
  15132. /*
  15133. * append here:
  15134. * struct htt_t2h_tx_msdu_info payload[1(or more)]
  15135. * for all the msdu's that are part of this completion.
  15136. */
  15137. };
  15138. /* member definitions of htt_t2h_soft_umac_tx_compl_ind */
  15139. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M 0x0000FF00
  15140. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S 8
  15141. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_SET(word, value) \
  15142. do { \
  15143. HTT_CHECK_SET_VAL(HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT, value); \
  15144. (word) |= (value) << HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S; \
  15145. } while (0)
  15146. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_GET(word) \
  15147. (((word) & HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M) >> HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S)
  15148. /**
  15149. * @brief target -> host rate-control update indication message
  15150. *
  15151. * DEPRECATED (DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND)
  15152. *
  15153. * @details
  15154. * The following diagram shows the format of the RC Update message
  15155. * sent from the target to the host, while processing the tx-completion
  15156. * of a transmitted PPDU.
  15157. *
  15158. * |31 24|23 16|15 8|7 0|
  15159. * |-------------------------------------------------------------|
  15160. * | peer ID | vdev ID | msg_type |
  15161. * |-------------------------------------------------------------|
  15162. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  15163. * |-------------------------------------------------------------|
  15164. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  15165. * |-------------------------------------------------------------|
  15166. * | : |
  15167. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  15168. * | : |
  15169. * |-------------------------------------------------------------|
  15170. * | : |
  15171. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  15172. * | : |
  15173. * |-------------------------------------------------------------|
  15174. * : :
  15175. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  15176. *
  15177. */
  15178. typedef struct {
  15179. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  15180. A_UINT32 rate_code_flags;
  15181. A_UINT32 flags; /* Encodes information such as excessive
  15182. retransmission, aggregate, some info
  15183. from .11 frame control,
  15184. STBC, LDPC, (SGI and Tx Chain Mask
  15185. are encoded in ptx_rc->flags field),
  15186. AMPDU truncation (BT/time based etc.),
  15187. RTS/CTS attempt */
  15188. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  15189. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  15190. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  15191. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  15192. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  15193. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  15194. } HTT_RC_TX_DONE_PARAMS;
  15195. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  15196. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  15197. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  15198. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  15199. #define HTT_RC_UPDATE_VDEVID_S 8
  15200. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  15201. #define HTT_RC_UPDATE_PEERID_S 16
  15202. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  15203. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  15204. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  15205. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  15206. do { \
  15207. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  15208. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  15209. } while (0)
  15210. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  15211. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  15212. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  15213. do { \
  15214. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  15215. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  15216. } while (0)
  15217. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  15218. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  15219. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  15220. do { \
  15221. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  15222. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  15223. } while (0)
  15224. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  15225. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  15226. /**
  15227. * @brief target -> host rx fragment indication message definition
  15228. *
  15229. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FRAG_IND
  15230. *
  15231. * @details
  15232. * The following field definitions describe the format of the rx fragment
  15233. * indication message sent from the target to the host.
  15234. * The rx fragment indication message shares the format of the
  15235. * rx indication message, but not all fields from the rx indication message
  15236. * are relevant to the rx fragment indication message.
  15237. *
  15238. *
  15239. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  15240. * |-----------+-------------------+---------------------+-------------|
  15241. * | peer ID | |FV| ext TID | msg type |
  15242. * |-------------------------------------------------------------------|
  15243. * | | flush | flush |
  15244. * | | end | start |
  15245. * | | seq num | seq num |
  15246. * |-------------------------------------------------------------------|
  15247. * | reserved | FW rx desc bytes |
  15248. * |-------------------------------------------------------------------|
  15249. * | | FW MSDU Rx |
  15250. * | | desc B0 |
  15251. * |-------------------------------------------------------------------|
  15252. * Header fields:
  15253. * - MSG_TYPE
  15254. * Bits 7:0
  15255. * Purpose: identifies this as an rx fragment indication message
  15256. * Value: 0xa (HTT_T2H_MSG_TYPE_RX_FRAG_IND)
  15257. * - EXT_TID
  15258. * Bits 12:8
  15259. * Purpose: identify the traffic ID of the rx data, including
  15260. * special "extended" TID values for multicast, broadcast, and
  15261. * non-QoS data frames
  15262. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  15263. * - FLUSH_VALID (FV)
  15264. * Bit 13
  15265. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  15266. * is valid
  15267. * Value:
  15268. * 1 -> flush IE is valid and needs to be processed
  15269. * 0 -> flush IE is not valid and should be ignored
  15270. * - PEER_ID
  15271. * Bits 31:16
  15272. * Purpose: Identify, by ID, which peer sent the rx data
  15273. * Value: ID of the peer who sent the rx data
  15274. * - FLUSH_SEQ_NUM_START
  15275. * Bits 5:0
  15276. * Purpose: Indicate the start of a series of MPDUs to flush
  15277. * Not all MPDUs within this series are necessarily valid - the host
  15278. * must check each sequence number within this range to see if the
  15279. * corresponding MPDU is actually present.
  15280. * This field is only valid if the FV bit is set.
  15281. * Value:
  15282. * The sequence number for the first MPDUs to check to flush.
  15283. * The sequence number is masked by 0x3f.
  15284. * - FLUSH_SEQ_NUM_END
  15285. * Bits 11:6
  15286. * Purpose: Indicate the end of a series of MPDUs to flush
  15287. * Value:
  15288. * The sequence number one larger than the sequence number of the
  15289. * last MPDU to check to flush.
  15290. * The sequence number is masked by 0x3f.
  15291. * Not all MPDUs within this series are necessarily valid - the host
  15292. * must check each sequence number within this range to see if the
  15293. * corresponding MPDU is actually present.
  15294. * This field is only valid if the FV bit is set.
  15295. * Rx descriptor fields:
  15296. * - FW_RX_DESC_BYTES
  15297. * Bits 15:0
  15298. * Purpose: Indicate how many bytes in the Rx indication are used for
  15299. * FW Rx descriptors
  15300. * Value: 1
  15301. */
  15302. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  15303. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  15304. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  15305. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  15306. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  15307. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  15308. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  15309. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  15310. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  15311. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  15312. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  15313. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  15314. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  15315. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  15316. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  15317. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  15318. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  15319. #define HTT_RX_FRAG_IND_BYTES \
  15320. (4 /* msg hdr */ + \
  15321. 4 /* flush spec */ + \
  15322. 4 /* (unused) FW rx desc bytes spec */ + \
  15323. 4 /* FW rx desc */)
  15324. /**
  15325. * @brief target -> host test message definition
  15326. *
  15327. * MSG_TYPE => HTT_T2H_MSG_TYPE_TEST
  15328. *
  15329. * @details
  15330. * The following field definitions describe the format of the test
  15331. * message sent from the target to the host.
  15332. * The message consists of a 4-octet header, followed by a variable
  15333. * number of 32-bit integer values, followed by a variable number
  15334. * of 8-bit character values.
  15335. *
  15336. * |31 16|15 8|7 0|
  15337. * |-----------------------------------------------------------|
  15338. * | num chars | num ints | msg type |
  15339. * |-----------------------------------------------------------|
  15340. * | int 0 |
  15341. * |-----------------------------------------------------------|
  15342. * | int 1 |
  15343. * |-----------------------------------------------------------|
  15344. * | ... |
  15345. * |-----------------------------------------------------------|
  15346. * | char 3 | char 2 | char 1 | char 0 |
  15347. * |-----------------------------------------------------------|
  15348. * | | | ... | char 4 |
  15349. * |-----------------------------------------------------------|
  15350. * - MSG_TYPE
  15351. * Bits 7:0
  15352. * Purpose: identifies this as a test message
  15353. * Value: HTT_MSG_TYPE_TEST
  15354. * - NUM_INTS
  15355. * Bits 15:8
  15356. * Purpose: indicate how many 32-bit integers follow the message header
  15357. * - NUM_CHARS
  15358. * Bits 31:16
  15359. * Purpose: indicate how many 8-bit characters follow the series of integers
  15360. */
  15361. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  15362. #define HTT_RX_TEST_NUM_INTS_S 8
  15363. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  15364. #define HTT_RX_TEST_NUM_CHARS_S 16
  15365. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  15366. do { \
  15367. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  15368. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  15369. } while (0)
  15370. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  15371. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  15372. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  15373. do { \
  15374. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  15375. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  15376. } while (0)
  15377. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  15378. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  15379. /**
  15380. * @brief target -> host packet log message
  15381. *
  15382. * MSG_TYPE => HTT_T2H_MSG_TYPE_PKTLOG
  15383. *
  15384. * @details
  15385. * The following field definitions describe the format of the packet log
  15386. * message sent from the target to the host.
  15387. * The message consists of a 4-octet header,followed by a variable number
  15388. * of 32-bit character values.
  15389. *
  15390. * |31 16|15 12|11 10|9 8|7 0|
  15391. * |------------------------------------------------------------------|
  15392. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  15393. * |------------------------------------------------------------------|
  15394. * | payload |
  15395. * |------------------------------------------------------------------|
  15396. * - MSG_TYPE
  15397. * Bits 7:0
  15398. * Purpose: identifies this as a pktlog message
  15399. * Value: 0x8 (HTT_T2H_MSG_TYPE_PKTLOG)
  15400. * - mac_id
  15401. * Bits 9:8
  15402. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  15403. * Value: 0-3
  15404. * - pdev_id
  15405. * Bits 11:10
  15406. * Purpose: pdev_id
  15407. * Value: 0-3
  15408. * 0 (for rings at SOC level),
  15409. * 1/2/3 PDEV -> 0/1/2
  15410. * - payload_size
  15411. * Bits 31:16
  15412. * Purpose: explicitly specify the payload size
  15413. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  15414. */
  15415. PREPACK struct htt_pktlog_msg {
  15416. A_UINT32 header;
  15417. A_UINT32 payload[1/* or more */];
  15418. } POSTPACK;
  15419. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  15420. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  15421. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  15422. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  15423. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  15424. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  15425. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  15426. do { \
  15427. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  15428. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  15429. } while (0)
  15430. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  15431. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  15432. HTT_T2H_PKTLOG_MAC_ID_S)
  15433. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  15434. do { \
  15435. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  15436. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  15437. } while (0)
  15438. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  15439. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  15440. HTT_T2H_PKTLOG_PDEV_ID_S)
  15441. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  15442. do { \
  15443. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  15444. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  15445. } while (0)
  15446. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  15447. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  15448. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  15449. /*
  15450. * Rx reorder statistics
  15451. * NB: all the fields must be defined in 4 octets size.
  15452. */
  15453. struct rx_reorder_stats {
  15454. /* Non QoS MPDUs received */
  15455. A_UINT32 deliver_non_qos;
  15456. /* MPDUs received in-order */
  15457. A_UINT32 deliver_in_order;
  15458. /* Flush due to reorder timer expired */
  15459. A_UINT32 deliver_flush_timeout;
  15460. /* Flush due to move out of window */
  15461. A_UINT32 deliver_flush_oow;
  15462. /* Flush due to DELBA */
  15463. A_UINT32 deliver_flush_delba;
  15464. /* MPDUs dropped due to FCS error */
  15465. A_UINT32 fcs_error;
  15466. /* MPDUs dropped due to monitor mode non-data packet */
  15467. A_UINT32 mgmt_ctrl;
  15468. /* Unicast-data MPDUs dropped due to invalid peer */
  15469. A_UINT32 invalid_peer;
  15470. /* MPDUs dropped due to duplication (non aggregation) */
  15471. A_UINT32 dup_non_aggr;
  15472. /* MPDUs dropped due to processed before */
  15473. A_UINT32 dup_past;
  15474. /* MPDUs dropped due to duplicate in reorder queue */
  15475. A_UINT32 dup_in_reorder;
  15476. /* Reorder timeout happened */
  15477. A_UINT32 reorder_timeout;
  15478. /* invalid bar ssn */
  15479. A_UINT32 invalid_bar_ssn;
  15480. /* reorder reset due to bar ssn */
  15481. A_UINT32 ssn_reset;
  15482. /* Flush due to delete peer */
  15483. A_UINT32 deliver_flush_delpeer;
  15484. /* Flush due to offload*/
  15485. A_UINT32 deliver_flush_offload;
  15486. /* Flush due to out of buffer*/
  15487. A_UINT32 deliver_flush_oob;
  15488. /* MPDUs dropped due to PN check fail */
  15489. A_UINT32 pn_fail;
  15490. /* MPDUs dropped due to unable to allocate memory */
  15491. A_UINT32 store_fail;
  15492. /* Number of times the tid pool alloc succeeded */
  15493. A_UINT32 tid_pool_alloc_succ;
  15494. /* Number of times the MPDU pool alloc succeeded */
  15495. A_UINT32 mpdu_pool_alloc_succ;
  15496. /* Number of times the MSDU pool alloc succeeded */
  15497. A_UINT32 msdu_pool_alloc_succ;
  15498. /* Number of times the tid pool alloc failed */
  15499. A_UINT32 tid_pool_alloc_fail;
  15500. /* Number of times the MPDU pool alloc failed */
  15501. A_UINT32 mpdu_pool_alloc_fail;
  15502. /* Number of times the MSDU pool alloc failed */
  15503. A_UINT32 msdu_pool_alloc_fail;
  15504. /* Number of times the tid pool freed */
  15505. A_UINT32 tid_pool_free;
  15506. /* Number of times the MPDU pool freed */
  15507. A_UINT32 mpdu_pool_free;
  15508. /* Number of times the MSDU pool freed */
  15509. A_UINT32 msdu_pool_free;
  15510. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  15511. A_UINT32 msdu_queued;
  15512. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  15513. A_UINT32 msdu_recycled;
  15514. /* Number of MPDUs with invalid peer but A2 found in AST */
  15515. A_UINT32 invalid_peer_a2_in_ast;
  15516. /* Number of MPDUs with invalid peer but A3 found in AST */
  15517. A_UINT32 invalid_peer_a3_in_ast;
  15518. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  15519. A_UINT32 invalid_peer_bmc_mpdus;
  15520. /* Number of MSDUs with err attention word */
  15521. A_UINT32 rxdesc_err_att;
  15522. /* Number of MSDUs with flag of peer_idx_invalid */
  15523. A_UINT32 rxdesc_err_peer_idx_inv;
  15524. /* Number of MSDUs with flag of peer_idx_timeout */
  15525. A_UINT32 rxdesc_err_peer_idx_to;
  15526. /* Number of MSDUs with flag of overflow */
  15527. A_UINT32 rxdesc_err_ov;
  15528. /* Number of MSDUs with flag of msdu_length_err */
  15529. A_UINT32 rxdesc_err_msdu_len;
  15530. /* Number of MSDUs with flag of mpdu_length_err */
  15531. A_UINT32 rxdesc_err_mpdu_len;
  15532. /* Number of MSDUs with flag of tkip_mic_err */
  15533. A_UINT32 rxdesc_err_tkip_mic;
  15534. /* Number of MSDUs with flag of decrypt_err */
  15535. A_UINT32 rxdesc_err_decrypt;
  15536. /* Number of MSDUs with flag of fcs_err */
  15537. A_UINT32 rxdesc_err_fcs;
  15538. /* Number of Unicast (bc_mc bit is not set in attention word)
  15539. * frames with invalid peer handler
  15540. */
  15541. A_UINT32 rxdesc_uc_msdus_inv_peer;
  15542. /* Number of unicast frame directly (direct bit is set in attention word)
  15543. * to DUT with invalid peer handler
  15544. */
  15545. A_UINT32 rxdesc_direct_msdus_inv_peer;
  15546. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  15547. * frames with invalid peer handler
  15548. */
  15549. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  15550. /* Number of MSDUs dropped due to no first MSDU flag */
  15551. A_UINT32 rxdesc_no_1st_msdu;
  15552. /* Number of MSDUs dropped due to ring overflow */
  15553. A_UINT32 msdu_drop_ring_ov;
  15554. /* Number of MSDUs dropped due to FC mismatch */
  15555. A_UINT32 msdu_drop_fc_mismatch;
  15556. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  15557. A_UINT32 msdu_drop_mgmt_remote_ring;
  15558. /* Number of MSDUs dropped due to errors not reported in attention word */
  15559. A_UINT32 msdu_drop_misc;
  15560. /* Number of MSDUs go to offload before reorder */
  15561. A_UINT32 offload_msdu_wal;
  15562. /* Number of data frame dropped by offload after reorder */
  15563. A_UINT32 offload_msdu_reorder;
  15564. /* Number of MPDUs with sequence number in the past and within the BA window */
  15565. A_UINT32 dup_past_within_window;
  15566. /* Number of MPDUs with sequence number in the past and outside the BA window */
  15567. A_UINT32 dup_past_outside_window;
  15568. /* Number of MSDUs with decrypt/MIC error */
  15569. A_UINT32 rxdesc_err_decrypt_mic;
  15570. /* Number of data MSDUs received on both local and remote rings */
  15571. A_UINT32 data_msdus_on_both_rings;
  15572. /* MPDUs never filled */
  15573. A_UINT32 holes_not_filled;
  15574. };
  15575. /*
  15576. * Rx Remote buffer statistics
  15577. * NB: all the fields must be defined in 4 octets size.
  15578. */
  15579. struct rx_remote_buffer_mgmt_stats {
  15580. /* Total number of MSDUs reaped for Rx processing */
  15581. A_UINT32 remote_reaped;
  15582. /* MSDUs recycled within firmware */
  15583. A_UINT32 remote_recycled;
  15584. /* MSDUs stored by Data Rx */
  15585. A_UINT32 data_rx_msdus_stored;
  15586. /* Number of HTT indications from WAL Rx MSDU */
  15587. A_UINT32 wal_rx_ind;
  15588. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  15589. A_UINT32 wal_rx_ind_unconsumed;
  15590. /* Number of HTT indications from Data Rx MSDU */
  15591. A_UINT32 data_rx_ind;
  15592. /* Number of unconsumed HTT indications from Data Rx MSDU */
  15593. A_UINT32 data_rx_ind_unconsumed;
  15594. /* Number of HTT indications from ATHBUF */
  15595. A_UINT32 athbuf_rx_ind;
  15596. /* Number of remote buffers requested for refill */
  15597. A_UINT32 refill_buf_req;
  15598. /* Number of remote buffers filled by the host */
  15599. A_UINT32 refill_buf_rsp;
  15600. /* Number of times MAC hw_index = f/w write_index */
  15601. A_INT32 mac_no_bufs;
  15602. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  15603. A_INT32 fw_indices_equal;
  15604. /* Number of times f/w finds no buffers to post */
  15605. A_INT32 host_no_bufs;
  15606. };
  15607. /*
  15608. * TXBF MU/SU packets and NDPA statistics
  15609. * NB: all the fields must be defined in 4 octets size.
  15610. */
  15611. struct rx_txbf_musu_ndpa_pkts_stats {
  15612. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  15613. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  15614. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  15615. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  15616. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  15617. A_UINT32 reserved[3]; /* must be set to 0x0 */
  15618. };
  15619. /*
  15620. * htt_dbg_stats_status -
  15621. * present - The requested stats have been delivered in full.
  15622. * This indicates that either the stats information was contained
  15623. * in its entirety within this message, or else this message
  15624. * completes the delivery of the requested stats info that was
  15625. * partially delivered through earlier STATS_CONF messages.
  15626. * partial - The requested stats have been delivered in part.
  15627. * One or more subsequent STATS_CONF messages with the same
  15628. * cookie value will be sent to deliver the remainder of the
  15629. * information.
  15630. * error - The requested stats could not be delivered, for example due
  15631. * to a shortage of memory to construct a message holding the
  15632. * requested stats.
  15633. * invalid - The requested stat type is either not recognized, or the
  15634. * target is configured to not gather the stats type in question.
  15635. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  15636. * series_done - This special value indicates that no further stats info
  15637. * elements are present within a series of stats info elems
  15638. * (within a stats upload confirmation message).
  15639. */
  15640. enum htt_dbg_stats_status {
  15641. HTT_DBG_STATS_STATUS_PRESENT = 0,
  15642. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  15643. HTT_DBG_STATS_STATUS_ERROR = 2,
  15644. HTT_DBG_STATS_STATUS_INVALID = 3,
  15645. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  15646. };
  15647. /**
  15648. * @brief target -> host statistics upload
  15649. *
  15650. * MSG_TYPE => HTT_T2H_MSG_TYPE_STATS_CONF
  15651. *
  15652. * @details
  15653. * The following field definitions describe the format of the HTT target
  15654. * to host stats upload confirmation message.
  15655. * The message contains a cookie echoed from the HTT host->target stats
  15656. * upload request, which identifies which request the confirmation is
  15657. * for, and a series of tag-length-value stats information elements.
  15658. * The tag-length header for each stats info element also includes a
  15659. * status field, to indicate whether the request for the stat type in
  15660. * question was fully met, partially met, unable to be met, or invalid
  15661. * (if the stat type in question is disabled in the target).
  15662. * A special value of all 1's in this status field is used to indicate
  15663. * the end of the series of stats info elements.
  15664. *
  15665. *
  15666. * |31 16|15 8|7 5|4 0|
  15667. * |------------------------------------------------------------|
  15668. * | reserved | msg type |
  15669. * |------------------------------------------------------------|
  15670. * | cookie LSBs |
  15671. * |------------------------------------------------------------|
  15672. * | cookie MSBs |
  15673. * |------------------------------------------------------------|
  15674. * | stats entry length | reserved | S |stat type|
  15675. * |------------------------------------------------------------|
  15676. * | |
  15677. * | type-specific stats info |
  15678. * | |
  15679. * |------------------------------------------------------------|
  15680. * | stats entry length | reserved | S |stat type|
  15681. * |------------------------------------------------------------|
  15682. * | |
  15683. * | type-specific stats info |
  15684. * | |
  15685. * |------------------------------------------------------------|
  15686. * | n/a | reserved | 111 | n/a |
  15687. * |------------------------------------------------------------|
  15688. * Header fields:
  15689. * - MSG_TYPE
  15690. * Bits 7:0
  15691. * Purpose: identifies this is a statistics upload confirmation message
  15692. * Value: 0x9 (HTT_T2H_MSG_TYPE_STATS_CONF)
  15693. * - COOKIE_LSBS
  15694. * Bits 31:0
  15695. * Purpose: Provide a mechanism to match a target->host stats confirmation
  15696. * message with its preceding host->target stats request message.
  15697. * Value: LSBs of the opaque cookie specified by the host-side requestor
  15698. * - COOKIE_MSBS
  15699. * Bits 31:0
  15700. * Purpose: Provide a mechanism to match a target->host stats confirmation
  15701. * message with its preceding host->target stats request message.
  15702. * Value: MSBs of the opaque cookie specified by the host-side requestor
  15703. *
  15704. * Stats Information Element tag-length header fields:
  15705. * - STAT_TYPE
  15706. * Bits 4:0
  15707. * Purpose: identifies the type of statistics info held in the
  15708. * following information element
  15709. * Value: htt_dbg_stats_type
  15710. * - STATUS
  15711. * Bits 7:5
  15712. * Purpose: indicate whether the requested stats are present
  15713. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  15714. * the completion of the stats entry series
  15715. * - LENGTH
  15716. * Bits 31:16
  15717. * Purpose: indicate the stats information size
  15718. * Value: This field specifies the number of bytes of stats information
  15719. * that follows the element tag-length header.
  15720. * It is expected but not required that this length is a multiple of
  15721. * 4 bytes. Even if the length is not an integer multiple of 4, the
  15722. * subsequent stats entry header will begin on a 4-byte aligned
  15723. * boundary.
  15724. */
  15725. #define HTT_T2H_STATS_COOKIE_SIZE 8
  15726. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  15727. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  15728. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  15729. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  15730. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  15731. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  15732. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  15733. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  15734. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  15735. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  15736. do { \
  15737. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  15738. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  15739. } while (0)
  15740. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  15741. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  15742. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  15743. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  15744. do { \
  15745. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  15746. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  15747. } while (0)
  15748. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  15749. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  15750. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  15751. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  15752. do { \
  15753. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  15754. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  15755. } while (0)
  15756. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  15757. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  15758. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  15759. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  15760. #define HTT_MAX_AGGR 64
  15761. #define HTT_HL_MAX_AGGR 18
  15762. /**
  15763. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  15764. *
  15765. * MSG_TYPE => HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG
  15766. *
  15767. * @details
  15768. * The following field definitions describe the format of the HTT host
  15769. * to target frag_desc/msdu_ext bank configuration message.
  15770. * The message contains the based address and the min and max id of the
  15771. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  15772. * MSDU_EXT/FRAG_DESC.
  15773. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  15774. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  15775. * the hardware does the mapping/translation.
  15776. *
  15777. * Total banks that can be configured is configured to 16.
  15778. *
  15779. * This should be called before any TX has be initiated by the HTT
  15780. *
  15781. * |31 16|15 8|7 5|4 0|
  15782. * |------------------------------------------------------------|
  15783. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  15784. * |------------------------------------------------------------|
  15785. * | BANK0_BASE_ADDRESS (bits 31:0) |
  15786. #if HTT_PADDR64
  15787. * | BANK0_BASE_ADDRESS (bits 63:32) |
  15788. #endif
  15789. * |------------------------------------------------------------|
  15790. * | ... |
  15791. * |------------------------------------------------------------|
  15792. * | BANK15_BASE_ADDRESS (bits 31:0) |
  15793. #if HTT_PADDR64
  15794. * | BANK15_BASE_ADDRESS (bits 63:32) |
  15795. #endif
  15796. * |------------------------------------------------------------|
  15797. * | BANK0_MAX_ID | BANK0_MIN_ID |
  15798. * |------------------------------------------------------------|
  15799. * | ... |
  15800. * |------------------------------------------------------------|
  15801. * | BANK15_MAX_ID | BANK15_MIN_ID |
  15802. * |------------------------------------------------------------|
  15803. * Header fields:
  15804. * - MSG_TYPE
  15805. * Bits 7:0
  15806. * Value: 0x6 (HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG)
  15807. * for systems with 64-bit format for bus addresses:
  15808. * - BANKx_BASE_ADDRESS_LO
  15809. * Bits 31:0
  15810. * Purpose: Provide a mechanism to specify the base address of the
  15811. * MSDU_EXT bank physical/bus address.
  15812. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  15813. * - BANKx_BASE_ADDRESS_HI
  15814. * Bits 31:0
  15815. * Purpose: Provide a mechanism to specify the base address of the
  15816. * MSDU_EXT bank physical/bus address.
  15817. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  15818. * for systems with 32-bit format for bus addresses:
  15819. * - BANKx_BASE_ADDRESS
  15820. * Bits 31:0
  15821. * Purpose: Provide a mechanism to specify the base address of the
  15822. * MSDU_EXT bank physical/bus address.
  15823. * Value: MSDU_EXT bank physical / bus address
  15824. * - BANKx_MIN_ID
  15825. * Bits 15:0
  15826. * Purpose: Provide a mechanism to specify the min index that needs to
  15827. * mapped.
  15828. * - BANKx_MAX_ID
  15829. * Bits 31:16
  15830. * Purpose: Provide a mechanism to specify the max index that needs to
  15831. * mapped.
  15832. *
  15833. */
  15834. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  15835. * safe value.
  15836. * @note MAX supported banks is 16.
  15837. */
  15838. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  15839. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  15840. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  15841. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  15842. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  15843. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  15844. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  15845. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  15846. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  15847. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  15848. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  15849. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  15850. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  15851. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  15852. do { \
  15853. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  15854. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  15855. } while (0)
  15856. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  15857. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  15858. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  15859. do { \
  15860. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  15861. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  15862. } while (0)
  15863. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  15864. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  15865. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  15866. do { \
  15867. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  15868. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  15869. } while (0)
  15870. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  15871. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  15872. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  15873. do { \
  15874. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  15875. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  15876. } while (0)
  15877. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  15878. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  15879. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  15880. do { \
  15881. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  15882. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  15883. } while (0)
  15884. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  15885. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  15886. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  15887. do { \
  15888. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  15889. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  15890. } while (0)
  15891. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  15892. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  15893. /*
  15894. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  15895. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  15896. * addresses are stored in a XXX-bit field.
  15897. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  15898. * htt_tx_frag_desc64_bank_cfg_t structs.
  15899. */
  15900. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  15901. _paddr_bits_, \
  15902. _paddr__bank_base_address_) \
  15903. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  15904. /** word 0 \
  15905. * msg_type: 8, \
  15906. * pdev_id: 2, \
  15907. * swap: 1, \
  15908. * reserved0: 5, \
  15909. * num_banks: 8, \
  15910. * desc_size: 8; \
  15911. */ \
  15912. A_UINT32 word0; \
  15913. /* \
  15914. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  15915. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  15916. * the second A_UINT32). \
  15917. */ \
  15918. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15919. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15920. } POSTPACK
  15921. /* define htt_tx_frag_desc32_bank_cfg_t */
  15922. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  15923. /* define htt_tx_frag_desc64_bank_cfg_t */
  15924. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  15925. /*
  15926. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  15927. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  15928. */
  15929. #if HTT_PADDR64
  15930. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  15931. #else
  15932. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  15933. #endif
  15934. /**
  15935. * @brief target -> host HTT TX Credit total count update message definition
  15936. *
  15937. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND
  15938. *
  15939. *|31 16|15|14 9| 8 |7 0 |
  15940. *|---------------------+--+----------+-------+----------|
  15941. *|cur htt credit delta | Q| reserved | sign | msg type |
  15942. *|------------------------------------------------------|
  15943. *
  15944. * Header fields:
  15945. * - MSG_TYPE
  15946. * Bits 7:0
  15947. * Purpose: identifies this as a htt tx credit delta update message
  15948. * Value: 0xf (HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND)
  15949. * - SIGN
  15950. * Bits 8
  15951. * identifies whether credit delta is positive or negative
  15952. * Value:
  15953. * - 0x0: credit delta is positive, rebalance in some buffers
  15954. * - 0x1: credit delta is negative, rebalance out some buffers
  15955. * - reserved
  15956. * Bits 14:9
  15957. * Value: 0x0
  15958. * - TXQ_GRP
  15959. * Bit 15
  15960. * Purpose: indicates whether any tx queue group information elements
  15961. * are appended to the tx credit update message
  15962. * Value: 0 -> no tx queue group information element is present
  15963. * 1 -> a tx queue group information element immediately follows
  15964. * - DELTA_COUNT
  15965. * Bits 31:16
  15966. * Purpose: Specify current htt credit delta absolute count
  15967. */
  15968. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  15969. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  15970. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  15971. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  15972. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  15973. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  15974. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  15975. do { \
  15976. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  15977. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  15978. } while (0)
  15979. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  15980. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  15981. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  15982. do { \
  15983. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  15984. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  15985. } while (0)
  15986. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  15987. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  15988. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  15989. do { \
  15990. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  15991. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  15992. } while (0)
  15993. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  15994. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  15995. #define HTT_TX_CREDIT_MSG_BYTES 4
  15996. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  15997. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  15998. /**
  15999. * @brief HTT WDI_IPA Operation Response Message
  16000. *
  16001. * MSG_TYPE => HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE
  16002. *
  16003. * @details
  16004. * HTT WDI_IPA Operation Response message is sent by target
  16005. * to host confirming suspend or resume operation.
  16006. * |31 24|23 16|15 8|7 0|
  16007. * |----------------+----------------+----------------+----------------|
  16008. * | op_code | Rsvd | msg_type |
  16009. * |-------------------------------------------------------------------|
  16010. * | Rsvd | Response len |
  16011. * |-------------------------------------------------------------------|
  16012. * | |
  16013. * | Response-type specific info |
  16014. * | |
  16015. * | |
  16016. * |-------------------------------------------------------------------|
  16017. * Header fields:
  16018. * - MSG_TYPE
  16019. * Bits 7:0
  16020. * Purpose: Identifies this as WDI_IPA Operation Response message
  16021. * value: = 0x14 (HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE)
  16022. * - OP_CODE
  16023. * Bits 31:16
  16024. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  16025. * value: = enum htt_wdi_ipa_op_code
  16026. * - RSP_LEN
  16027. * Bits 16:0
  16028. * Purpose: length for the response-type specific info
  16029. * value: = length in bytes for response-type specific info
  16030. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  16031. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  16032. */
  16033. PREPACK struct htt_wdi_ipa_op_response_t
  16034. {
  16035. /* DWORD 0: flags and meta-data */
  16036. A_UINT32
  16037. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  16038. reserved1: 8,
  16039. op_code: 16;
  16040. A_UINT32
  16041. rsp_len: 16,
  16042. reserved2: 16;
  16043. } POSTPACK;
  16044. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  16045. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  16046. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  16047. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  16048. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  16049. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  16050. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  16051. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  16052. do { \
  16053. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  16054. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  16055. } while (0)
  16056. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  16057. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  16058. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  16059. do { \
  16060. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  16061. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  16062. } while (0)
  16063. enum htt_phy_mode {
  16064. htt_phy_mode_11a = 0,
  16065. htt_phy_mode_11g = 1,
  16066. htt_phy_mode_11b = 2,
  16067. htt_phy_mode_11g_only = 3,
  16068. htt_phy_mode_11na_ht20 = 4,
  16069. htt_phy_mode_11ng_ht20 = 5,
  16070. htt_phy_mode_11na_ht40 = 6,
  16071. htt_phy_mode_11ng_ht40 = 7,
  16072. htt_phy_mode_11ac_vht20 = 8,
  16073. htt_phy_mode_11ac_vht40 = 9,
  16074. htt_phy_mode_11ac_vht80 = 10,
  16075. htt_phy_mode_11ac_vht20_2g = 11,
  16076. htt_phy_mode_11ac_vht40_2g = 12,
  16077. htt_phy_mode_11ac_vht80_2g = 13,
  16078. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  16079. htt_phy_mode_11ac_vht160 = 15,
  16080. htt_phy_mode_max,
  16081. };
  16082. /**
  16083. * @brief target -> host HTT channel change indication
  16084. *
  16085. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CHANGE
  16086. *
  16087. * @details
  16088. * Specify when a channel change occurs.
  16089. * This allows the host to precisely determine which rx frames arrived
  16090. * on the old channel and which rx frames arrived on the new channel.
  16091. *
  16092. *|31 |7 0 |
  16093. *|-------------------------------------------+----------|
  16094. *| reserved | msg type |
  16095. *|------------------------------------------------------|
  16096. *| primary_chan_center_freq_mhz |
  16097. *|------------------------------------------------------|
  16098. *| contiguous_chan1_center_freq_mhz |
  16099. *|------------------------------------------------------|
  16100. *| contiguous_chan2_center_freq_mhz |
  16101. *|------------------------------------------------------|
  16102. *| phy_mode |
  16103. *|------------------------------------------------------|
  16104. *
  16105. * Header fields:
  16106. * - MSG_TYPE
  16107. * Bits 7:0
  16108. * Purpose: identifies this as a htt channel change indication message
  16109. * Value: 0x15 (HTT_T2H_MSG_TYPE_CHAN_CHANGE)
  16110. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  16111. * Bits 31:0
  16112. * Purpose: identify the (center of the) new 20 MHz primary channel
  16113. * Value: center frequency of the 20 MHz primary channel, in MHz units
  16114. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  16115. * Bits 31:0
  16116. * Purpose: identify the (center of the) contiguous frequency range
  16117. * comprising the new channel.
  16118. * For example, if the new channel is a 80 MHz channel extending
  16119. * 60 MHz beyond the primary channel, this field would be 30 larger
  16120. * than the primary channel center frequency field.
  16121. * Value: center frequency of the contiguous frequency range comprising
  16122. * the full channel in MHz units
  16123. * (80+80 channels also use the CONTIG_CHAN2 field)
  16124. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  16125. * Bits 31:0
  16126. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  16127. * within a VHT 80+80 channel.
  16128. * This field is only relevant for VHT 80+80 channels.
  16129. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  16130. * channel (arbitrary value for cases besides VHT 80+80)
  16131. * - PHY_MODE
  16132. * Bits 31:0
  16133. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  16134. * and band
  16135. * Value: htt_phy_mode enum value
  16136. */
  16137. PREPACK struct htt_chan_change_t
  16138. {
  16139. /* DWORD 0: flags and meta-data */
  16140. A_UINT32
  16141. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  16142. reserved1: 24;
  16143. A_UINT32 primary_chan_center_freq_mhz;
  16144. A_UINT32 contig_chan1_center_freq_mhz;
  16145. A_UINT32 contig_chan2_center_freq_mhz;
  16146. A_UINT32 phy_mode;
  16147. } POSTPACK;
  16148. /*
  16149. * Due to historical / backwards-compatibility reasons, maintain the
  16150. * below htt_chan_change_msg struct definition, which needs to be
  16151. * consistent with the above htt_chan_change_t struct definition
  16152. * (aside from the htt_chan_change_t definition including the msg_type
  16153. * dword within the message, and the htt_chan_change_msg only containing
  16154. * the payload of the message that follows the msg_type dword).
  16155. */
  16156. PREPACK struct htt_chan_change_msg {
  16157. A_UINT32 chan_mhz; /* frequency in mhz */
  16158. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz */
  16159. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  16160. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  16161. } POSTPACK;
  16162. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  16163. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  16164. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  16165. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  16166. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  16167. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  16168. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  16169. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  16170. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  16171. do { \
  16172. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  16173. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  16174. } while (0)
  16175. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  16176. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  16177. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  16178. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  16179. do { \
  16180. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  16181. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  16182. } while (0)
  16183. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  16184. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  16185. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  16186. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  16187. do { \
  16188. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  16189. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  16190. } while (0)
  16191. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  16192. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  16193. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  16194. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  16195. do { \
  16196. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  16197. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  16198. } while (0)
  16199. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  16200. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  16201. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  16202. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  16203. /**
  16204. * @brief rx offload packet error message
  16205. *
  16206. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR
  16207. *
  16208. * @details
  16209. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  16210. * of target payload like mic err.
  16211. *
  16212. * |31 24|23 16|15 8|7 0|
  16213. * |----------------+----------------+----------------+----------------|
  16214. * | tid | vdev_id | msg_sub_type | msg_type |
  16215. * |-------------------------------------------------------------------|
  16216. * : (sub-type dependent content) :
  16217. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  16218. * Header fields:
  16219. * - msg_type
  16220. * Bits 7:0
  16221. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  16222. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  16223. * - msg_sub_type
  16224. * Bits 15:8
  16225. * Purpose: Identifies which type of rx error is reported by this message
  16226. * value: htt_rx_ofld_pkt_err_type
  16227. * - vdev_id
  16228. * Bits 23:16
  16229. * Purpose: Identifies which vdev received the erroneous rx frame
  16230. * value:
  16231. * - tid
  16232. * Bits 31:24
  16233. * Purpose: Identifies the traffic type of the rx frame
  16234. * value:
  16235. *
  16236. * - The payload fields used if the sub-type == MIC error are shown below.
  16237. * Note - MIC err is per MSDU, while PN is per MPDU.
  16238. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  16239. * with MIC err in A-MSDU case, so FW will send only one HTT message
  16240. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  16241. * instead of sending separate HTT messages for each wrong MSDU within
  16242. * the MPDU.
  16243. *
  16244. * |31 24|23 16|15 8|7 0|
  16245. * |----------------+----------------+----------------+----------------|
  16246. * | Rsvd | key_id | peer_id |
  16247. * |-------------------------------------------------------------------|
  16248. * | receiver MAC addr 31:0 |
  16249. * |-------------------------------------------------------------------|
  16250. * | Rsvd | receiver MAC addr 47:32 |
  16251. * |-------------------------------------------------------------------|
  16252. * | transmitter MAC addr 31:0 |
  16253. * |-------------------------------------------------------------------|
  16254. * | Rsvd | transmitter MAC addr 47:32 |
  16255. * |-------------------------------------------------------------------|
  16256. * | PN 31:0 |
  16257. * |-------------------------------------------------------------------|
  16258. * | Rsvd | PN 47:32 |
  16259. * |-------------------------------------------------------------------|
  16260. * - peer_id
  16261. * Bits 15:0
  16262. * Purpose: identifies which peer is frame is from
  16263. * value:
  16264. * - key_id
  16265. * Bits 23:16
  16266. * Purpose: identifies key_id of rx frame
  16267. * value:
  16268. * - RA_31_0 (receiver MAC addr 31:0)
  16269. * Bits 31:0
  16270. * Purpose: identifies by MAC address which vdev received the frame
  16271. * value: MAC address lower 4 bytes
  16272. * - RA_47_32 (receiver MAC addr 47:32)
  16273. * Bits 15:0
  16274. * Purpose: identifies by MAC address which vdev received the frame
  16275. * value: MAC address upper 2 bytes
  16276. * - TA_31_0 (transmitter MAC addr 31:0)
  16277. * Bits 31:0
  16278. * Purpose: identifies by MAC address which peer transmitted the frame
  16279. * value: MAC address lower 4 bytes
  16280. * - TA_47_32 (transmitter MAC addr 47:32)
  16281. * Bits 15:0
  16282. * Purpose: identifies by MAC address which peer transmitted the frame
  16283. * value: MAC address upper 2 bytes
  16284. * - PN_31_0
  16285. * Bits 31:0
  16286. * Purpose: Identifies pn of rx frame
  16287. * value: PN lower 4 bytes
  16288. * - PN_47_32
  16289. * Bits 15:0
  16290. * Purpose: Identifies pn of rx frame
  16291. * value:
  16292. * TKIP or CCMP: PN upper 2 bytes
  16293. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  16294. */
  16295. enum htt_rx_ofld_pkt_err_type {
  16296. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  16297. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  16298. };
  16299. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  16300. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  16301. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  16302. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  16303. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  16304. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  16305. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  16306. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  16307. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  16308. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  16309. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  16310. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  16311. do { \
  16312. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  16313. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  16314. } while (0)
  16315. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  16316. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  16317. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  16318. do { \
  16319. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  16320. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  16321. } while (0)
  16322. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  16323. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  16324. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  16325. do { \
  16326. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  16327. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  16328. } while (0)
  16329. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  16330. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  16331. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  16332. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  16333. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  16334. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  16335. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  16336. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  16337. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  16338. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  16339. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  16340. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  16341. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  16342. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  16343. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  16344. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  16345. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  16346. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  16347. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  16348. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  16349. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  16350. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  16351. do { \
  16352. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  16353. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  16354. } while (0)
  16355. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  16356. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  16357. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  16358. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  16359. do { \
  16360. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  16361. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  16362. } while (0)
  16363. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  16364. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  16365. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  16366. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  16367. do { \
  16368. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  16369. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  16370. } while (0)
  16371. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  16372. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  16373. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  16374. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  16375. do { \
  16376. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  16377. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  16378. } while (0)
  16379. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  16380. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  16381. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  16382. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  16383. do { \
  16384. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  16385. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  16386. } while (0)
  16387. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  16388. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  16389. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  16390. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  16391. do { \
  16392. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  16393. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  16394. } while (0)
  16395. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  16396. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  16397. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  16398. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  16399. do { \
  16400. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  16401. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  16402. } while (0)
  16403. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  16404. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  16405. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  16406. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  16407. do { \
  16408. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  16409. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  16410. } while (0)
  16411. /**
  16412. * @brief target -> host peer rate report message
  16413. *
  16414. * MSG_TYPE => HTT_T2H_MSG_TYPE_RATE_REPORT
  16415. *
  16416. * @details
  16417. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  16418. * justified rate of all the peers.
  16419. *
  16420. * |31 24|23 16|15 8|7 0|
  16421. * |----------------+----------------+----------------+----------------|
  16422. * | peer_count | | msg_type |
  16423. * |-------------------------------------------------------------------|
  16424. * : Payload (variant number of peer rate report) :
  16425. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  16426. * Header fields:
  16427. * - msg_type
  16428. * Bits 7:0
  16429. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  16430. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  16431. * - reserved
  16432. * Bits 15:8
  16433. * Purpose:
  16434. * value:
  16435. * - peer_count
  16436. * Bits 31:16
  16437. * Purpose: Specify how many peer rate report elements are present in the payload.
  16438. * value:
  16439. *
  16440. * Payload:
  16441. * There are variant number of peer rate report follow the first 32 bits.
  16442. * The peer rate report is defined as follows.
  16443. *
  16444. * |31 20|19 16|15 0|
  16445. * |-----------------------+---------+---------------------------------|-
  16446. * | reserved | phy | peer_id | \
  16447. * |-------------------------------------------------------------------| -> report #0
  16448. * | rate | /
  16449. * |-----------------------+---------+---------------------------------|-
  16450. * | reserved | phy | peer_id | \
  16451. * |-------------------------------------------------------------------| -> report #1
  16452. * | rate | /
  16453. * |-----------------------+---------+---------------------------------|-
  16454. * | reserved | phy | peer_id | \
  16455. * |-------------------------------------------------------------------| -> report #2
  16456. * | rate | /
  16457. * |-------------------------------------------------------------------|-
  16458. * : :
  16459. * : :
  16460. * : :
  16461. * :-------------------------------------------------------------------:
  16462. *
  16463. * - peer_id
  16464. * Bits 15:0
  16465. * Purpose: identify the peer
  16466. * value:
  16467. * - phy
  16468. * Bits 19:16
  16469. * Purpose: identify which phy is in use
  16470. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  16471. * Please see enum htt_peer_report_phy_type for detail.
  16472. * - reserved
  16473. * Bits 31:20
  16474. * Purpose:
  16475. * value:
  16476. * - rate
  16477. * Bits 31:0
  16478. * Purpose: represent the justified rate of the peer specified by peer_id
  16479. * value:
  16480. */
  16481. enum htt_peer_rate_report_phy_type {
  16482. HTT_PEER_RATE_REPORT_11B = 0,
  16483. HTT_PEER_RATE_REPORT_11A_G,
  16484. HTT_PEER_RATE_REPORT_11N,
  16485. HTT_PEER_RATE_REPORT_11AC,
  16486. };
  16487. #define HTT_PEER_RATE_REPORT_SIZE 8
  16488. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  16489. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  16490. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  16491. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  16492. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  16493. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  16494. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  16495. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  16496. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  16497. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  16498. do { \
  16499. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  16500. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  16501. } while (0)
  16502. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  16503. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  16504. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  16505. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  16506. do { \
  16507. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  16508. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  16509. } while (0)
  16510. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  16511. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  16512. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  16513. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  16514. do { \
  16515. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  16516. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  16517. } while (0)
  16518. /**
  16519. * @brief target -> host flow pool map message
  16520. *
  16521. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  16522. *
  16523. * @details
  16524. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  16525. * a flow of descriptors.
  16526. *
  16527. * This message is in TLV format and indicates the parameters to be setup a
  16528. * flow in the host. Each entry indicates that a particular flow ID is ready to
  16529. * receive descriptors from a specified pool.
  16530. *
  16531. * The message would appear as follows:
  16532. *
  16533. * |31 24|23 16|15 8|7 0|
  16534. * |----------------+----------------+----------------+----------------|
  16535. * header | reserved | num_flows | msg_type |
  16536. * |-------------------------------------------------------------------|
  16537. * | |
  16538. * : payload :
  16539. * | |
  16540. * |-------------------------------------------------------------------|
  16541. *
  16542. * The header field is one DWORD long and is interpreted as follows:
  16543. * b'0:7 - msg_type: Set to 0x18 (HTT_T2H_MSG_TYPE_FLOW_POOL_MAP)
  16544. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  16545. * this message
  16546. * b'16-31 - reserved: These bits are reserved for future use
  16547. *
  16548. * Payload:
  16549. * The payload would contain multiple objects of the following structure. Each
  16550. * object represents a flow.
  16551. *
  16552. * |31 24|23 16|15 8|7 0|
  16553. * |----------------+----------------+----------------+----------------|
  16554. * header | reserved | num_flows | msg_type |
  16555. * |-------------------------------------------------------------------|
  16556. * payload0| flow_type |
  16557. * |-------------------------------------------------------------------|
  16558. * | flow_id |
  16559. * |-------------------------------------------------------------------|
  16560. * | reserved0 | flow_pool_id |
  16561. * |-------------------------------------------------------------------|
  16562. * | reserved1 | flow_pool_size |
  16563. * |-------------------------------------------------------------------|
  16564. * | reserved2 |
  16565. * |-------------------------------------------------------------------|
  16566. * payload1| flow_type |
  16567. * |-------------------------------------------------------------------|
  16568. * | flow_id |
  16569. * |-------------------------------------------------------------------|
  16570. * | reserved0 | flow_pool_id |
  16571. * |-------------------------------------------------------------------|
  16572. * | reserved1 | flow_pool_size |
  16573. * |-------------------------------------------------------------------|
  16574. * | reserved2 |
  16575. * |-------------------------------------------------------------------|
  16576. * | . |
  16577. * | . |
  16578. * | . |
  16579. * |-------------------------------------------------------------------|
  16580. *
  16581. * Each payload is 5 DWORDS long and is interpreted as follows:
  16582. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  16583. * this flow is associated. It can be VDEV, peer,
  16584. * or tid (AC). Based on enum htt_flow_type.
  16585. *
  16586. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  16587. * object. For flow_type vdev it is set to the
  16588. * vdevid, for peer it is peerid and for tid, it is
  16589. * tid_num.
  16590. *
  16591. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  16592. * in the host for this flow
  16593. * b'16:31 - reserved0: This field in reserved for the future. In case
  16594. * we have a hierarchical implementation (HCM) of
  16595. * pools, it can be used to indicate the ID of the
  16596. * parent-pool.
  16597. *
  16598. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  16599. * Descriptors for this flow will be
  16600. * allocated from this pool in the host.
  16601. * b'16:31 - reserved1: This field in reserved for the future. In case
  16602. * we have a hierarchical implementation of pools,
  16603. * it can be used to indicate the max number of
  16604. * descriptors in the pool. The b'0:15 can be used
  16605. * to indicate min number of descriptors in the
  16606. * HCM scheme.
  16607. *
  16608. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  16609. * we have a hierarchical implementation of pools,
  16610. * b'0:15 can be used to indicate the
  16611. * priority-based borrowing (PBB) threshold of
  16612. * the flow's pool. The b'16:31 are still left
  16613. * reserved.
  16614. */
  16615. enum htt_flow_type {
  16616. FLOW_TYPE_VDEV = 0,
  16617. /* Insert new flow types above this line */
  16618. };
  16619. PREPACK struct htt_flow_pool_map_payload_t {
  16620. A_UINT32 flow_type;
  16621. A_UINT32 flow_id;
  16622. A_UINT32 flow_pool_id:16,
  16623. reserved0:16;
  16624. A_UINT32 flow_pool_size:16,
  16625. reserved1:16;
  16626. A_UINT32 reserved2;
  16627. } POSTPACK;
  16628. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  16629. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  16630. (sizeof(struct htt_flow_pool_map_payload_t))
  16631. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  16632. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  16633. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  16634. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  16635. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  16636. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  16637. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  16638. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  16639. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  16640. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  16641. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  16642. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  16643. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  16644. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  16645. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  16646. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  16647. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  16648. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  16649. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  16650. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  16651. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  16652. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  16653. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  16654. do { \
  16655. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  16656. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  16657. } while (0)
  16658. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  16659. do { \
  16660. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  16661. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  16662. } while (0)
  16663. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  16664. do { \
  16665. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  16666. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  16667. } while (0)
  16668. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  16669. do { \
  16670. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  16671. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  16672. } while (0)
  16673. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  16674. do { \
  16675. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  16676. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  16677. } while (0)
  16678. /**
  16679. * @brief target -> host flow pool unmap message
  16680. *
  16681. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  16682. *
  16683. * @details
  16684. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  16685. * down a flow of descriptors.
  16686. * This message indicates that for the flow (whose ID is provided) is wanting
  16687. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  16688. * pool of descriptors from where descriptors are being allocated for this
  16689. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  16690. * be unmapped by the host.
  16691. *
  16692. * The message would appear as follows:
  16693. *
  16694. * |31 24|23 16|15 8|7 0|
  16695. * |----------------+----------------+----------------+----------------|
  16696. * | reserved0 | msg_type |
  16697. * |-------------------------------------------------------------------|
  16698. * | flow_type |
  16699. * |-------------------------------------------------------------------|
  16700. * | flow_id |
  16701. * |-------------------------------------------------------------------|
  16702. * | reserved1 | flow_pool_id |
  16703. * |-------------------------------------------------------------------|
  16704. *
  16705. * The message is interpreted as follows:
  16706. * dword0 - b'0:7 - msg_type: This will be set to 0x19
  16707. * (HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP)
  16708. * b'8:31 - reserved0: Reserved for future use
  16709. *
  16710. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  16711. * this flow is associated. It can be VDEV, peer,
  16712. * or tid (AC). Based on enum htt_flow_type.
  16713. *
  16714. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  16715. * object. For flow_type vdev it is set to the
  16716. * vdevid, for peer it is peerid and for tid, it is
  16717. * tid_num.
  16718. *
  16719. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  16720. * used in the host for this flow
  16721. * b'16:31 - reserved0: This field in reserved for the future.
  16722. *
  16723. */
  16724. PREPACK struct htt_flow_pool_unmap_t {
  16725. A_UINT32 msg_type:8,
  16726. reserved0:24;
  16727. A_UINT32 flow_type;
  16728. A_UINT32 flow_id;
  16729. A_UINT32 flow_pool_id:16,
  16730. reserved1:16;
  16731. } POSTPACK;
  16732. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  16733. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  16734. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  16735. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  16736. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  16737. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  16738. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  16739. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  16740. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  16741. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  16742. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  16743. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  16744. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  16745. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  16746. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  16747. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  16748. do { \
  16749. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  16750. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  16751. } while (0)
  16752. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  16753. do { \
  16754. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  16755. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  16756. } while (0)
  16757. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  16758. do { \
  16759. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  16760. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  16761. } while (0)
  16762. /**
  16763. * @brief target -> host SRING setup done message
  16764. *
  16765. * MSG_TYPE => HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  16766. *
  16767. * @details
  16768. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  16769. * SRNG ring setup is done
  16770. *
  16771. * This message indicates whether the last setup operation is successful.
  16772. * It will be sent to host when host set respose_required bit in
  16773. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  16774. * The message would appear as follows:
  16775. *
  16776. * |31 24|23 16|15 8|7 0|
  16777. * |--------------- +----------------+----------------+----------------|
  16778. * | setup_status | ring_id | pdev_id | msg_type |
  16779. * |-------------------------------------------------------------------|
  16780. *
  16781. * The message is interpreted as follows:
  16782. * dword0 - b'0:7 - msg_type: This will be set to 0x1a
  16783. * (HTT_T2H_MSG_TYPE_SRING_SETUP_DONE)
  16784. * b'8:15 - pdev_id:
  16785. * 0 (for rings at SOC/UMAC level),
  16786. * 1/2/3 mac id (for rings at LMAC level)
  16787. * b'16:23 - ring_id: Identify the ring which is set up
  16788. * More details can be got from enum htt_srng_ring_id
  16789. * b'24:31 - setup_status: Indicate status of setup operation
  16790. * Refer to htt_ring_setup_status
  16791. */
  16792. PREPACK struct htt_sring_setup_done_t {
  16793. A_UINT32 msg_type: 8,
  16794. pdev_id: 8,
  16795. ring_id: 8,
  16796. setup_status: 8;
  16797. } POSTPACK;
  16798. enum htt_ring_setup_status {
  16799. htt_ring_setup_status_ok = 0,
  16800. htt_ring_setup_status_error,
  16801. };
  16802. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  16803. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  16804. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  16805. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  16806. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  16807. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  16808. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  16809. do { \
  16810. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  16811. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  16812. } while (0)
  16813. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  16814. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  16815. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  16816. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  16817. HTT_SRING_SETUP_DONE_RING_ID_S)
  16818. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  16819. do { \
  16820. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  16821. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  16822. } while (0)
  16823. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  16824. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  16825. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  16826. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  16827. HTT_SRING_SETUP_DONE_STATUS_S)
  16828. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  16829. do { \
  16830. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  16831. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  16832. } while (0)
  16833. /**
  16834. * @brief target -> flow map flow info
  16835. *
  16836. * MSG_TYPE => HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  16837. *
  16838. * @details
  16839. * HTT TX map flow entry with tqm flow pointer
  16840. * Sent from firmware to host to add tqm flow pointer in corresponding
  16841. * flow search entry. Flow metadata is replayed back to host as part of this
  16842. * struct to enable host to find the specific flow search entry
  16843. *
  16844. * The message would appear as follows:
  16845. *
  16846. * |31 28|27 18|17 14|13 8|7 0|
  16847. * |-------+------------------------------------------+----------------|
  16848. * | rsvd0 | fse_hsh_idx | msg_type |
  16849. * |-------------------------------------------------------------------|
  16850. * | rsvd1 | tid | peer_id |
  16851. * |-------------------------------------------------------------------|
  16852. * | tqm_flow_pntr_lo |
  16853. * |-------------------------------------------------------------------|
  16854. * | tqm_flow_pntr_hi |
  16855. * |-------------------------------------------------------------------|
  16856. * | fse_meta_data |
  16857. * |-------------------------------------------------------------------|
  16858. *
  16859. * The message is interpreted as follows:
  16860. *
  16861. * dword0 - b'0:7 - msg_type: This will be set to 0x1b
  16862. * (HTT_T2H_MSG_TYPE_MAP_FLOW_INFO)
  16863. *
  16864. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  16865. * for this flow entry
  16866. *
  16867. * dword0 - b'28:31 - rsvd0: Reserved for future use
  16868. *
  16869. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  16870. *
  16871. * dword1 - b'14:17 - tid
  16872. *
  16873. * dword1 - b'18:31 - rsvd1: Reserved for future use
  16874. *
  16875. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  16876. *
  16877. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  16878. *
  16879. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  16880. * given by host
  16881. */
  16882. PREPACK struct htt_tx_map_flow_info {
  16883. A_UINT32
  16884. msg_type: 8,
  16885. fse_hsh_idx: 20,
  16886. rsvd0: 4;
  16887. A_UINT32
  16888. peer_id: 14,
  16889. tid: 4,
  16890. rsvd1: 14;
  16891. A_UINT32 tqm_flow_pntr_lo;
  16892. A_UINT32 tqm_flow_pntr_hi;
  16893. struct htt_tx_flow_metadata fse_meta_data;
  16894. } POSTPACK;
  16895. /* DWORD 0 */
  16896. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  16897. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  16898. /* DWORD 1 */
  16899. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  16900. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  16901. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  16902. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  16903. /* DWORD 0 */
  16904. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  16905. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  16906. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  16907. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  16908. do { \
  16909. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  16910. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  16911. } while (0)
  16912. /* DWORD 1 */
  16913. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  16914. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  16915. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  16916. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  16917. do { \
  16918. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  16919. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  16920. } while (0)
  16921. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  16922. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  16923. HTT_TX_MAP_FLOW_INFO_TID_S)
  16924. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  16925. do { \
  16926. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  16927. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  16928. } while (0)
  16929. /*
  16930. * htt_dbg_ext_stats_status -
  16931. * present - The requested stats have been delivered in full.
  16932. * This indicates that either the stats information was contained
  16933. * in its entirety within this message, or else this message
  16934. * completes the delivery of the requested stats info that was
  16935. * partially delivered through earlier STATS_CONF messages.
  16936. * partial - The requested stats have been delivered in part.
  16937. * One or more subsequent STATS_CONF messages with the same
  16938. * cookie value will be sent to deliver the remainder of the
  16939. * information.
  16940. * error - The requested stats could not be delivered, for example due
  16941. * to a shortage of memory to construct a message holding the
  16942. * requested stats.
  16943. * invalid - The requested stat type is either not recognized, or the
  16944. * target is configured to not gather the stats type in question.
  16945. */
  16946. enum htt_dbg_ext_stats_status {
  16947. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  16948. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  16949. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  16950. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  16951. };
  16952. /**
  16953. * @brief target -> host ppdu stats upload
  16954. *
  16955. * MSG_TYPE => HTT_T2H_MSG_TYPE_PPDU_STATS_IND
  16956. *
  16957. * @details
  16958. * The following field definitions describe the format of the HTT target
  16959. * to host ppdu stats indication message.
  16960. *
  16961. *
  16962. * |31 24|23 16|15 12|11 10|9 8|7 0 |
  16963. * |-----------------------------+-------+-------+--------+---------------|
  16964. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  16965. * |-------------+---------------+-------+-------+--------+---------------|
  16966. * | tgt_private | ppdu_id |
  16967. * |-------------+--------------------------------------------------------|
  16968. * | Timestamp in us |
  16969. * |----------------------------------------------------------------------|
  16970. * | reserved |
  16971. * |----------------------------------------------------------------------|
  16972. * | type-specific stats info |
  16973. * | (see htt_ppdu_stats.h) |
  16974. * |----------------------------------------------------------------------|
  16975. * Header fields:
  16976. * - MSG_TYPE
  16977. * Bits 7:0
  16978. * Purpose: Identifies this is a PPDU STATS indication
  16979. * message.
  16980. * Value: 0x1d (HTT_T2H_MSG_TYPE_PPDU_STATS_IND)
  16981. * - mac_id
  16982. * Bits 9:8
  16983. * Purpose: mac_id of this ppdu_id
  16984. * Value: 0-3
  16985. * - pdev_id
  16986. * Bits 11:10
  16987. * Purpose: pdev_id of this ppdu_id
  16988. * Value: 0-3
  16989. * 0 (for rings at SOC level),
  16990. * 1/2/3 PDEV -> 0/1/2
  16991. * - payload_size
  16992. * Bits 31:16
  16993. * Purpose: total tlv size
  16994. * Value: payload_size in bytes
  16995. */
  16996. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  16997. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  16998. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  16999. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  17000. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  17001. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  17002. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  17003. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0x00FFFFFF
  17004. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  17005. /* bits 31:24 are used by the target for internal purposes */
  17006. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  17007. do { \
  17008. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  17009. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  17010. } while (0)
  17011. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  17012. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  17013. HTT_T2H_PPDU_STATS_MAC_ID_S)
  17014. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  17015. do { \
  17016. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  17017. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  17018. } while (0)
  17019. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  17020. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  17021. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  17022. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  17023. do { \
  17024. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  17025. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  17026. } while (0)
  17027. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  17028. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  17029. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  17030. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  17031. do { \
  17032. /*HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value);*/ \
  17033. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  17034. } while (0)
  17035. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  17036. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  17037. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  17038. /* htt_t2h_ppdu_stats_ind_hdr_t
  17039. * This struct contains the fields within the header of the
  17040. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  17041. * stats info.
  17042. * This struct assumes little-endian layout, and thus is only
  17043. * suitable for use within processors known to be little-endian
  17044. * (such as the target).
  17045. * In contrast, the above macros provide endian-portable methods
  17046. * to get and set the bitfields within this PPDU_STATS_IND header.
  17047. */
  17048. typedef struct {
  17049. A_UINT32 msg_type: 8, /* bits 7:0 */
  17050. mac_id: 2, /* bits 9:8 */
  17051. pdev_id: 2, /* bits 11:10 */
  17052. reserved1: 4, /* bits 15:12 */
  17053. payload_size: 16; /* bits 31:16 */
  17054. A_UINT32 ppdu_id;
  17055. A_UINT32 timestamp_us;
  17056. A_UINT32 reserved2;
  17057. } htt_t2h_ppdu_stats_ind_hdr_t;
  17058. /**
  17059. * @brief target -> host extended statistics upload
  17060. *
  17061. * MSG_TYPE => HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  17062. *
  17063. * @details
  17064. * The following field definitions describe the format of the HTT target
  17065. * to host stats upload confirmation message.
  17066. * The message contains a cookie echoed from the HTT host->target stats
  17067. * upload request, which identifies which request the confirmation is
  17068. * for, and a single stats can span over multiple HTT stats indication
  17069. * due to the HTT message size limitation so every HTT ext stats indication
  17070. * will have tag-length-value stats information elements.
  17071. * The tag-length header for each HTT stats IND message also includes a
  17072. * status field, to indicate whether the request for the stat type in
  17073. * question was fully met, partially met, unable to be met, or invalid
  17074. * (if the stat type in question is disabled in the target).
  17075. * A Done bit 1's indicate the end of the of stats info elements.
  17076. *
  17077. *
  17078. * |31 16|15 12|11|10 8|7 5|4 0|
  17079. * |--------------------------------------------------------------|
  17080. * | reserved | msg type |
  17081. * |--------------------------------------------------------------|
  17082. * | cookie LSBs |
  17083. * |--------------------------------------------------------------|
  17084. * | cookie MSBs |
  17085. * |--------------------------------------------------------------|
  17086. * | stats entry length | rsvd | D| S | stat type |
  17087. * |--------------------------------------------------------------|
  17088. * | type-specific stats info |
  17089. * | (see htt_stats.h) |
  17090. * |--------------------------------------------------------------|
  17091. * Header fields:
  17092. * - MSG_TYPE
  17093. * Bits 7:0
  17094. * Purpose: Identifies this is a extended statistics upload confirmation
  17095. * message.
  17096. * Value: 0x1c (HTT_T2H_MSG_TYPE_EXT_STATS_CONF)
  17097. * - COOKIE_LSBS
  17098. * Bits 31:0
  17099. * Purpose: Provide a mechanism to match a target->host stats confirmation
  17100. * message with its preceding host->target stats request message.
  17101. * Value: LSBs of the opaque cookie specified by the host-side requestor
  17102. * - COOKIE_MSBS
  17103. * Bits 31:0
  17104. * Purpose: Provide a mechanism to match a target->host stats confirmation
  17105. * message with its preceding host->target stats request message.
  17106. * Value: MSBs of the opaque cookie specified by the host-side requestor
  17107. *
  17108. * Stats Information Element tag-length header fields:
  17109. * - STAT_TYPE
  17110. * Bits 7:0
  17111. * Purpose: identifies the type of statistics info held in the
  17112. * following information element
  17113. * Value: htt_dbg_ext_stats_type
  17114. * - STATUS
  17115. * Bits 10:8
  17116. * Purpose: indicate whether the requested stats are present
  17117. * Value: htt_dbg_ext_stats_status
  17118. * - DONE
  17119. * Bits 11
  17120. * Purpose:
  17121. * Indicates the completion of the stats entry, this will be the last
  17122. * stats conf HTT segment for the requested stats type.
  17123. * Value:
  17124. * 0 -> the stats retrieval is ongoing
  17125. * 1 -> the stats retrieval is complete
  17126. * - LENGTH
  17127. * Bits 31:16
  17128. * Purpose: indicate the stats information size
  17129. * Value: This field specifies the number of bytes of stats information
  17130. * that follows the element tag-length header.
  17131. * It is expected but not required that this length is a multiple of
  17132. * 4 bytes.
  17133. */
  17134. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  17135. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  17136. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  17137. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  17138. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  17139. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  17140. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  17141. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  17142. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  17143. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  17144. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  17145. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  17146. do { \
  17147. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  17148. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  17149. } while (0)
  17150. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  17151. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  17152. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  17153. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  17154. do { \
  17155. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  17156. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  17157. } while (0)
  17158. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  17159. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  17160. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  17161. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  17162. do { \
  17163. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  17164. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  17165. } while (0)
  17166. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  17167. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  17168. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  17169. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  17170. do { \
  17171. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  17172. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  17173. } while (0)
  17174. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  17175. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  17176. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  17177. /**
  17178. * @brief target -> host streaming statistics upload
  17179. *
  17180. * MSG_TYPE => HTT_T2H_MSG_TYPE_STREAMING_STATS_IND
  17181. *
  17182. * @details
  17183. * The following field definitions describe the format of the HTT target
  17184. * to host streaming stats upload indication message.
  17185. * The host can use a STREAMING_STATS_REQ message to enable the target to
  17186. * produce an ongoing series of STREAMING_STATS_IND messages, and can also
  17187. * use the STREAMING_STATS_REQ message to halt the target's production of
  17188. * STREAMING_STATS_IND messages.
  17189. * The STREAMING_STATS_IND message contains a payload of TLVs containing
  17190. * the stats enabled by the host's STREAMING_STATS_REQ message.
  17191. *
  17192. * |31 8|7 0|
  17193. * |--------------------------------------------------------------|
  17194. * | reserved | msg type |
  17195. * |--------------------------------------------------------------|
  17196. * | type-specific stats info |
  17197. * | (see htt_stats.h) |
  17198. * |--------------------------------------------------------------|
  17199. * Header fields:
  17200. * - MSG_TYPE
  17201. * Bits 7:0
  17202. * Purpose: Identifies this as a streaming statistics upload indication
  17203. * message.
  17204. * Value: 0x2f (HTT_T2H_MSG_TYPE_STREAMING_STATS_IND)
  17205. */
  17206. #define HTT_T2H_STREAMING_STATS_IND_HDR_SIZE 4
  17207. typedef enum {
  17208. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  17209. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  17210. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  17211. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  17212. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  17213. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  17214. /* Reserved from 128 - 255 for target internal use.*/
  17215. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  17216. } HTT_PEER_TYPE;
  17217. /** macro to convert MAC address from char array to HTT word format */
  17218. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  17219. (phtt_mac_addr)->mac_addr31to0 = \
  17220. (((c_macaddr)[0] << 0) | \
  17221. ((c_macaddr)[1] << 8) | \
  17222. ((c_macaddr)[2] << 16) | \
  17223. ((c_macaddr)[3] << 24)); \
  17224. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  17225. } while (0)
  17226. /**
  17227. * @brief target -> host monitor mac header indication message
  17228. *
  17229. * MSG_TYPE => HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND
  17230. *
  17231. * @details
  17232. * The following diagram shows the format of the monitor mac header message
  17233. * sent from the target to the host.
  17234. * This message is primarily sent when promiscuous rx mode is enabled.
  17235. * One message is sent per rx PPDU.
  17236. *
  17237. * |31 24|23 16|15 8|7 0|
  17238. * |-------------------------------------------------------------|
  17239. * | peer_id | reserved0 | msg_type |
  17240. * |-------------------------------------------------------------|
  17241. * | reserved1 | num_mpdu |
  17242. * |-------------------------------------------------------------|
  17243. * | struct hw_rx_desc |
  17244. * | (see wal_rx_desc.h) |
  17245. * |-------------------------------------------------------------|
  17246. * | struct ieee80211_frame_addr4 |
  17247. * | (see ieee80211_defs.h) |
  17248. * |-------------------------------------------------------------|
  17249. * | struct ieee80211_frame_addr4 |
  17250. * | (see ieee80211_defs.h) |
  17251. * |-------------------------------------------------------------|
  17252. * | ...... |
  17253. * |-------------------------------------------------------------|
  17254. *
  17255. * Header fields:
  17256. * - msg_type
  17257. * Bits 7:0
  17258. * Purpose: Identifies this is a monitor mac header indication message.
  17259. * Value: 0x20 (HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND)
  17260. * - peer_id
  17261. * Bits 31:16
  17262. * Purpose: Software peer id given by host during association,
  17263. * During promiscuous mode, the peer ID will be invalid (0xFF)
  17264. * for rx PPDUs received from unassociated peers.
  17265. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  17266. * - num_mpdu
  17267. * Bits 15:0
  17268. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  17269. * delivered within the message.
  17270. * Value: 1 to 32
  17271. * num_mpdu is limited to a maximum value of 32, due to buffer
  17272. * size limits. For PPDUs with more than 32 MPDUs, only the
  17273. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  17274. * the PPDU will be provided.
  17275. */
  17276. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  17277. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  17278. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  17279. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  17280. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  17281. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  17282. do { \
  17283. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  17284. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  17285. } while (0)
  17286. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  17287. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  17288. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  17289. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  17290. do { \
  17291. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  17292. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  17293. } while (0)
  17294. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  17295. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  17296. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  17297. /**
  17298. * @brief target -> host flow pool resize Message
  17299. *
  17300. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  17301. *
  17302. * @details
  17303. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  17304. * the flow pool associated with the specified ID is resized
  17305. *
  17306. * The message would appear as follows:
  17307. *
  17308. * |31 16|15 8|7 0|
  17309. * |---------------------------------+----------------+----------------|
  17310. * | reserved0 | Msg type |
  17311. * |-------------------------------------------------------------------|
  17312. * | flow pool new size | flow pool ID |
  17313. * |-------------------------------------------------------------------|
  17314. *
  17315. * The message is interpreted as follows:
  17316. * b'0:7 - msg_type: This will be set to 0x21
  17317. * (HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE)
  17318. *
  17319. * b'0:15 - flow pool ID: Existing flow pool ID
  17320. *
  17321. * b'16:31 - flow pool new size: new pool size for existing flow pool ID
  17322. *
  17323. */
  17324. PREPACK struct htt_flow_pool_resize_t {
  17325. A_UINT32 msg_type:8,
  17326. reserved0:24;
  17327. A_UINT32 flow_pool_id:16,
  17328. flow_pool_new_size:16;
  17329. } POSTPACK;
  17330. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  17331. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  17332. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  17333. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  17334. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  17335. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  17336. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  17337. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  17338. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  17339. do { \
  17340. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  17341. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  17342. } while (0)
  17343. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  17344. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  17345. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  17346. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  17347. do { \
  17348. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  17349. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  17350. } while (0)
  17351. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  17352. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  17353. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  17354. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  17355. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  17356. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  17357. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  17358. /*
  17359. * The read and write indices point to the data within the host buffer.
  17360. * Because the first 4 bytes of the host buffer is used for the read index and
  17361. * the next 4 bytes for the write index, the data itself starts at offset 8.
  17362. * The read index and write index are the byte offsets from the base of the
  17363. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  17364. * Refer the ASCII text picture below.
  17365. */
  17366. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  17367. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  17368. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  17369. /*
  17370. ***************************************************************************
  17371. *
  17372. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  17373. *
  17374. ***************************************************************************
  17375. *
  17376. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  17377. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  17378. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  17379. * written into the Host memory region mentioned below.
  17380. *
  17381. * Read index is updated by the Host. At any point of time, the read index will
  17382. * indicate the index that will next be read by the Host. The read index is
  17383. * in units of bytes offset from the base of the meta-data buffer.
  17384. *
  17385. * Write index is updated by the FW. At any point of time, the write index will
  17386. * indicate from where the FW can start writing any new data. The write index is
  17387. * in units of bytes offset from the base of the meta-data buffer.
  17388. *
  17389. * If the Host is not fast enough in reading the CFR data, any new capture data
  17390. * would be dropped if there is no space left to write the new captures.
  17391. *
  17392. * The last 4 bytes of the memory region will have the magic pattern
  17393. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  17394. * not overrun the host buffer.
  17395. *
  17396. * ,--------------------. read and write indices store the
  17397. * | | byte offset from the base of the
  17398. * | ,--------+--------. meta-data buffer to the next
  17399. * | | | | location within the data buffer
  17400. * | | v v that will be read / written
  17401. * ************************************************************************
  17402. * * Read * Write * * Magic *
  17403. * * index * index * CFR data1 ...... CFR data N * pattern *
  17404. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  17405. * ************************************************************************
  17406. * |<---------- data buffer ---------->|
  17407. *
  17408. * |<----------------- meta-data buffer allocated in Host ----------------|
  17409. *
  17410. * Note:
  17411. * - Considering the 4 bytes needed to store the Read index (R) and the
  17412. * Write index (W), the initial value is as follows:
  17413. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  17414. * - Buffer empty condition:
  17415. * R = W
  17416. *
  17417. * Regarding CFR data format:
  17418. * --------------------------
  17419. *
  17420. * Each CFR tone is stored in HW as 16-bits with the following format:
  17421. * {bits[15:12], bits[11:6], bits[5:0]} =
  17422. * {unsigned exponent (4 bits),
  17423. * signed mantissa_real (6 bits),
  17424. * signed mantissa_imag (6 bits)}
  17425. *
  17426. * CFR_real = mantissa_real * 2^(exponent-5)
  17427. * CFR_imag = mantissa_imag * 2^(exponent-5)
  17428. *
  17429. *
  17430. * The CFR data is written to the 16-bit unsigned output array (buff) in
  17431. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  17432. *
  17433. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  17434. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  17435. * .
  17436. * .
  17437. * .
  17438. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  17439. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  17440. */
  17441. /* Bandwidth of peer CFR captures */
  17442. typedef enum {
  17443. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  17444. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  17445. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  17446. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  17447. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  17448. HTT_PEER_CFR_CAPTURE_BW_MAX,
  17449. } HTT_PEER_CFR_CAPTURE_BW;
  17450. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  17451. * was captured
  17452. */
  17453. typedef enum {
  17454. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  17455. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  17456. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  17457. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  17458. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  17459. } HTT_PEER_CFR_CAPTURE_MODE;
  17460. typedef enum {
  17461. /* This message type is currently used for the below purpose:
  17462. *
  17463. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  17464. * wmi_peer_cfr_capture_cmd.
  17465. * If payload_present bit is set to 0 then the associated memory region
  17466. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  17467. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  17468. * message; the CFR dump will be present at the end of the message,
  17469. * after the chan_phy_mode.
  17470. */
  17471. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  17472. /* Always keep this last */
  17473. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  17474. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  17475. /**
  17476. * @brief target -> host CFR dump completion indication message definition
  17477. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  17478. *
  17479. * MSG_TYPE => HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  17480. *
  17481. * @details
  17482. * The following diagram shows the format of the Channel Frequency Response
  17483. * (CFR) dump completion indication. This inidcation is sent to the Host when
  17484. * the channel capture of a peer is copied by Firmware into the Host memory
  17485. *
  17486. * **************************************************************************
  17487. *
  17488. * Message format when the CFR capture message type is
  17489. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  17490. *
  17491. * **************************************************************************
  17492. *
  17493. * |31 16|15 |8|7 0|
  17494. * |----------------------------------------------------------------|
  17495. * header: | reserved |P| msg_type |
  17496. * word 0 | | | |
  17497. * |----------------------------------------------------------------|
  17498. * payload: | cfr_capture_msg_type |
  17499. * word 1 | |
  17500. * |----------------------------------------------------------------|
  17501. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  17502. * word 2 | | | | | | | | |
  17503. * |----------------------------------------------------------------|
  17504. * | mac_addr31to0 |
  17505. * word 3 | |
  17506. * |----------------------------------------------------------------|
  17507. * | unused / reserved | mac_addr47to32 |
  17508. * word 4 | | |
  17509. * |----------------------------------------------------------------|
  17510. * | index |
  17511. * word 5 | |
  17512. * |----------------------------------------------------------------|
  17513. * | length |
  17514. * word 6 | |
  17515. * |----------------------------------------------------------------|
  17516. * | timestamp |
  17517. * word 7 | |
  17518. * |----------------------------------------------------------------|
  17519. * | counter |
  17520. * word 8 | |
  17521. * |----------------------------------------------------------------|
  17522. * | chan_mhz |
  17523. * word 9 | |
  17524. * |----------------------------------------------------------------|
  17525. * | band_center_freq1 |
  17526. * word 10 | |
  17527. * |----------------------------------------------------------------|
  17528. * | band_center_freq2 |
  17529. * word 11 | |
  17530. * |----------------------------------------------------------------|
  17531. * | chan_phy_mode |
  17532. * word 12 | |
  17533. * |----------------------------------------------------------------|
  17534. * where,
  17535. * P - payload present bit (payload_present explained below)
  17536. * req_id - memory request id (mem_req_id explained below)
  17537. * S - status field (status explained below)
  17538. * capbw - capture bandwidth (capture_bw explained below)
  17539. * mode - mode of capture (mode explained below)
  17540. * sts - space time streams (sts_count explained below)
  17541. * chbw - channel bandwidth (channel_bw explained below)
  17542. * captype - capture type (cap_type explained below)
  17543. *
  17544. * The following field definitions describe the format of the CFR dump
  17545. * completion indication sent from the target to the host
  17546. *
  17547. * Header fields:
  17548. *
  17549. * Word 0
  17550. * - msg_type
  17551. * Bits 7:0
  17552. * Purpose: Identifies this as CFR TX completion indication
  17553. * Value: 0x22 (HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND)
  17554. * - payload_present
  17555. * Bit 8
  17556. * Purpose: Identifies how CFR data is sent to host
  17557. * Value: 0 - If CFR Payload is written to host memory
  17558. * 1 - If CFR Payload is sent as part of HTT message
  17559. * (This is the requirement for SDIO/USB where it is
  17560. * not possible to write CFR data to host memory)
  17561. * - reserved
  17562. * Bits 31:9
  17563. * Purpose: Reserved
  17564. * Value: 0
  17565. *
  17566. * Payload fields:
  17567. *
  17568. * Word 1
  17569. * - cfr_capture_msg_type
  17570. * Bits 31:0
  17571. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  17572. * to specify the format used for the remainder of the message
  17573. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17574. * (currently only MSG_TYPE_1 is defined)
  17575. *
  17576. * Word 2
  17577. * - mem_req_id
  17578. * Bits 6:0
  17579. * Purpose: Contain the mem request id of the region where the CFR capture
  17580. * has been stored - of type WMI_HOST_MEM_REQ_ID
  17581. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  17582. this value is invalid)
  17583. * - status
  17584. * Bit 7
  17585. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  17586. * Value: 1 (True) - Successful; 0 (False) - Not successful
  17587. * - capture_bw
  17588. * Bits 10:8
  17589. * Purpose: Carry the bandwidth of the CFR capture
  17590. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  17591. * - mode
  17592. * Bits 13:11
  17593. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  17594. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  17595. * - sts_count
  17596. * Bits 16:14
  17597. * Purpose: Carry the number of space time streams
  17598. * Value: Number of space time streams
  17599. * - channel_bw
  17600. * Bits 19:17
  17601. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  17602. * measurement
  17603. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  17604. * - cap_type
  17605. * Bits 23:20
  17606. * Purpose: Carry the type of the capture
  17607. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  17608. * - vdev_id
  17609. * Bits 31:24
  17610. * Purpose: Carry the virtual device id
  17611. * Value: vdev ID
  17612. *
  17613. * Word 3
  17614. * - mac_addr31to0
  17615. * Bits 31:0
  17616. * Purpose: Contain the bits 31:0 of the peer MAC address
  17617. * Value: Bits 31:0 of the peer MAC address
  17618. *
  17619. * Word 4
  17620. * - mac_addr47to32
  17621. * Bits 15:0
  17622. * Purpose: Contain the bits 47:32 of the peer MAC address
  17623. * Value: Bits 47:32 of the peer MAC address
  17624. *
  17625. * Word 5
  17626. * - index
  17627. * Bits 31:0
  17628. * Purpose: Contain the index at which this CFR dump was written in the Host
  17629. * allocated memory. This index is the number of bytes from the base address.
  17630. * Value: Index position
  17631. *
  17632. * Word 6
  17633. * - length
  17634. * Bits 31:0
  17635. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  17636. * Value: Length of the CFR capture of the peer
  17637. *
  17638. * Word 7
  17639. * - timestamp
  17640. * Bits 31:0
  17641. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  17642. * clock used for this timestamp is private to the target and not visible to
  17643. * the host i.e., Host can interpret only the relative timestamp deltas from
  17644. * one message to the next, but can't interpret the absolute timestamp from a
  17645. * single message.
  17646. * Value: Timestamp in microseconds
  17647. *
  17648. * Word 8
  17649. * - counter
  17650. * Bits 31:0
  17651. * Purpose: Carry the count of the current CFR capture from FW. This is
  17652. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  17653. * in host memory)
  17654. * Value: Count of the current CFR capture
  17655. *
  17656. * Word 9
  17657. * - chan_mhz
  17658. * Bits 31:0
  17659. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  17660. * Value: Primary 20 channel frequency
  17661. *
  17662. * Word 10
  17663. * - band_center_freq1
  17664. * Bits 31:0
  17665. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  17666. * Value: Center frequency 1 in MHz
  17667. *
  17668. * Word 11
  17669. * - band_center_freq2
  17670. * Bits 31:0
  17671. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  17672. * the VDEV
  17673. * 80plus80 mode
  17674. * Value: Center frequency 2 in MHz
  17675. *
  17676. * Word 12
  17677. * - chan_phy_mode
  17678. * Bits 31:0
  17679. * Purpose: Carry the phy mode of the channel, of the VDEV
  17680. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  17681. */
  17682. PREPACK struct htt_cfr_dump_ind_type_1 {
  17683. A_UINT32 mem_req_id:7,
  17684. status:1,
  17685. capture_bw:3,
  17686. mode:3,
  17687. sts_count:3,
  17688. channel_bw:3,
  17689. cap_type:4,
  17690. vdev_id:8;
  17691. htt_mac_addr addr;
  17692. A_UINT32 index;
  17693. A_UINT32 length;
  17694. A_UINT32 timestamp;
  17695. A_UINT32 counter;
  17696. struct htt_chan_change_msg chan;
  17697. } POSTPACK;
  17698. PREPACK struct htt_cfr_dump_compl_ind {
  17699. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  17700. union {
  17701. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  17702. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  17703. /* If there is a need to change the memory layout and its associated
  17704. * HTT indication format, a new CFR capture message type can be
  17705. * introduced and added into this union.
  17706. */
  17707. };
  17708. } POSTPACK;
  17709. /*
  17710. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  17711. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17712. */
  17713. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  17714. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  17715. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  17716. do { \
  17717. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  17718. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  17719. } while(0)
  17720. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  17721. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  17722. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  17723. /*
  17724. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  17725. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  17726. */
  17727. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  17728. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  17729. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  17730. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  17731. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  17732. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  17733. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  17734. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  17735. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  17736. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  17737. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  17738. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  17739. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  17740. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  17741. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  17742. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  17743. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  17744. do { \
  17745. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  17746. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  17747. } while (0)
  17748. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  17749. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  17750. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  17751. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  17752. do { \
  17753. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  17754. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  17755. } while (0)
  17756. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  17757. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  17758. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  17759. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  17760. do { \
  17761. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  17762. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  17763. } while (0)
  17764. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  17765. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  17766. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  17767. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  17768. do { \
  17769. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  17770. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  17771. } while (0)
  17772. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  17773. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  17774. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  17775. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  17776. do { \
  17777. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  17778. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  17779. } while (0)
  17780. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  17781. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  17782. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  17783. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  17784. do { \
  17785. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  17786. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  17787. } while (0)
  17788. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  17789. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  17790. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  17791. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  17792. do { \
  17793. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  17794. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  17795. } while (0)
  17796. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  17797. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  17798. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  17799. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  17800. do { \
  17801. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  17802. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  17803. } while (0)
  17804. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  17805. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  17806. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  17807. /**
  17808. * @brief target -> host peer (PPDU) stats message
  17809. *
  17810. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_STATS_IND
  17811. *
  17812. * @details
  17813. * This message is generated by FW when FW is sending stats to host
  17814. * about one or more PPDUs that the FW has transmitted to one or more peers.
  17815. * This message is sent autonomously by the target rather than upon request
  17816. * by the host.
  17817. * The following field definitions describe the format of the HTT target
  17818. * to host peer stats indication message.
  17819. *
  17820. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  17821. * or more PPDU stats records.
  17822. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  17823. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  17824. * then the message would start with the
  17825. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  17826. * below.
  17827. *
  17828. * |31 16|15|14|13 11|10 9|8|7 0|
  17829. * |-------------------------------------------------------------|
  17830. * | reserved |MSG_TYPE |
  17831. * |-------------------------------------------------------------|
  17832. * rec 0 | TLV header |
  17833. * rec 0 |-------------------------------------------------------------|
  17834. * rec 0 | ppdu successful bytes |
  17835. * rec 0 |-------------------------------------------------------------|
  17836. * rec 0 | ppdu retry bytes |
  17837. * rec 0 |-------------------------------------------------------------|
  17838. * rec 0 | ppdu failed bytes |
  17839. * rec 0 |-------------------------------------------------------------|
  17840. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  17841. * rec 0 |-------------------------------------------------------------|
  17842. * rec 0 | retried MSDUs | successful MSDUs |
  17843. * rec 0 |-------------------------------------------------------------|
  17844. * rec 0 | TX duration | failed MSDUs |
  17845. * rec 0 |-------------------------------------------------------------|
  17846. * ...
  17847. * |-------------------------------------------------------------|
  17848. * rec N | TLV header |
  17849. * rec N |-------------------------------------------------------------|
  17850. * rec N | ppdu successful bytes |
  17851. * rec N |-------------------------------------------------------------|
  17852. * rec N | ppdu retry bytes |
  17853. * rec N |-------------------------------------------------------------|
  17854. * rec N | ppdu failed bytes |
  17855. * rec N |-------------------------------------------------------------|
  17856. * rec N | peer id | S|SG| BW | BA |A|rate code|
  17857. * rec N |-------------------------------------------------------------|
  17858. * rec N | retried MSDUs | successful MSDUs |
  17859. * rec N |-------------------------------------------------------------|
  17860. * rec N | TX duration | failed MSDUs |
  17861. * rec N |-------------------------------------------------------------|
  17862. *
  17863. * where:
  17864. * A = is A-MPDU flag
  17865. * BA = block-ack failure flags
  17866. * BW = bandwidth spec
  17867. * SG = SGI enabled spec
  17868. * S = skipped rate ctrl
  17869. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  17870. *
  17871. * Header
  17872. * ------
  17873. * dword0 - b'0:7 - msg_type : 0x23 (HTT_T2H_MSG_TYPE_PEER_STATS_IND)
  17874. * dword0 - b'8:31 - reserved : Reserved for future use
  17875. *
  17876. * payload include below peer_stats information
  17877. * --------------------------------------------
  17878. * @TLV : HTT_PPDU_STATS_INFO_TLV
  17879. * @tx_success_bytes : total successful bytes in the PPDU.
  17880. * @tx_retry_bytes : total retried bytes in the PPDU.
  17881. * @tx_failed_bytes : total failed bytes in the PPDU.
  17882. * @tx_ratecode : rate code used for the PPDU.
  17883. * @is_ampdu : Indicates PPDU is AMPDU or not.
  17884. * @ba_ack_failed : BA/ACK failed for this PPDU
  17885. * b00 -> BA received
  17886. * b01 -> BA failed once
  17887. * b10 -> BA failed twice, when HW retry is enabled.
  17888. * @bw : BW
  17889. * b00 -> 20 MHz
  17890. * b01 -> 40 MHz
  17891. * b10 -> 80 MHz
  17892. * b11 -> 160 MHz (or 80+80)
  17893. * @sg : SGI enabled
  17894. * @s : skipped ratectrl
  17895. * @peer_id : peer id
  17896. * @tx_success_msdus : successful MSDUs
  17897. * @tx_retry_msdus : retried MSDUs
  17898. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  17899. * @tx_duration : Tx duration for the PPDU (microsecond units)
  17900. */
  17901. /**
  17902. * @brief target -> host backpressure event
  17903. *
  17904. * MSG_TYPE => HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  17905. *
  17906. * @details
  17907. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  17908. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  17909. * This message will only be sent if the backpressure condition has existed
  17910. * continuously for an initial period (100 ms).
  17911. * Repeat messages with updated information will be sent after each
  17912. * subsequent period (100 ms) as long as the backpressure remains unabated.
  17913. * This message indicates the ring id along with current head and tail index
  17914. * locations (i.e. write and read indices).
  17915. * The backpressure time indicates the time in ms for which continuous
  17916. * backpressure has been observed in the ring.
  17917. *
  17918. * The message format is as follows:
  17919. *
  17920. * |31 24|23 16|15 8|7 0|
  17921. * |----------------+----------------+----------------+----------------|
  17922. * | ring_id | ring_type | pdev_id | msg_type |
  17923. * |-------------------------------------------------------------------|
  17924. * | tail_idx | head_idx |
  17925. * |-------------------------------------------------------------------|
  17926. * | backpressure_time_ms |
  17927. * |-------------------------------------------------------------------|
  17928. *
  17929. * The message is interpreted as follows:
  17930. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  17931. * (HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND)
  17932. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  17933. * 1, 2, 3 indicates pdev_id 0,1,2 and
  17934. * the msg is for LMAC ring.
  17935. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  17936. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  17937. * htt_backpressure_lmac_ring_id. This represents
  17938. * the ring id for which continuous backpressure
  17939. * is seen
  17940. *
  17941. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  17942. * the ring indicated by the ring_id
  17943. *
  17944. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  17945. * the ring indicated by the ring id
  17946. *
  17947. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continuous
  17948. * backpressure has been seen in the ring
  17949. * indicated by the ring_id.
  17950. * Units = milliseconds
  17951. */
  17952. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  17953. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  17954. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  17955. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  17956. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  17957. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  17958. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  17959. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  17960. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  17961. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  17962. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  17963. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  17964. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  17965. do { \
  17966. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  17967. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  17968. } while (0)
  17969. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  17970. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  17971. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  17972. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  17973. do { \
  17974. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  17975. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  17976. } while (0)
  17977. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  17978. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  17979. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  17980. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  17981. do { \
  17982. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  17983. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  17984. } while (0)
  17985. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  17986. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  17987. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  17988. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  17989. do { \
  17990. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  17991. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  17992. } while (0)
  17993. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  17994. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  17995. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  17996. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  17997. do { \
  17998. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  17999. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  18000. } while (0)
  18001. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  18002. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  18003. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  18004. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  18005. do { \
  18006. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  18007. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  18008. } while (0)
  18009. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  18010. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  18011. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  18012. enum htt_backpressure_ring_type {
  18013. HTT_SW_RING_TYPE_UMAC,
  18014. HTT_SW_RING_TYPE_LMAC,
  18015. HTT_SW_RING_TYPE_MAX,
  18016. };
  18017. /* Ring id for which the message is sent to host */
  18018. enum htt_backpressure_umac_ringid {
  18019. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  18020. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  18021. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  18022. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  18023. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  18024. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  18025. HTT_SW_RING_IDX_REO_REO2FW_RING,
  18026. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  18027. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  18028. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  18029. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  18030. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  18031. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  18032. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  18033. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  18034. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  18035. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  18036. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  18037. HTT_SW_UMAC_RING_IDX_MAX,
  18038. };
  18039. enum htt_backpressure_lmac_ringid {
  18040. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  18041. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  18042. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  18043. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  18044. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  18045. HTT_SW_RING_IDX_RXDMA2FW_RING,
  18046. HTT_SW_RING_IDX_RXDMA2SW_RING,
  18047. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  18048. HTT_SW_RING_IDX_RXDMA2REO_RING,
  18049. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  18050. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  18051. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  18052. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  18053. HTT_SW_LMAC_RING_IDX_MAX,
  18054. };
  18055. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  18056. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  18057. pdev_id: 8,
  18058. ring_type: 8, /* htt_backpressure_ring_type */
  18059. /*
  18060. * ring_id holds an enum value from either
  18061. * htt_backpressure_umac_ringid or
  18062. * htt_backpressure_lmac_ringid, based on
  18063. * the ring_type setting.
  18064. */
  18065. ring_id: 8;
  18066. A_UINT16 head_idx;
  18067. A_UINT16 tail_idx;
  18068. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  18069. } POSTPACK;
  18070. /*
  18071. * Defines two 32 bit words that can be used by the target to indicate a per
  18072. * user RU allocation and rate information.
  18073. *
  18074. * This information is currently provided in the "sw_response_reference_ptr"
  18075. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  18076. * "rx_ppdu_end_user_stats" TLV.
  18077. *
  18078. * VALID:
  18079. * The consumer of these words must explicitly check the valid bit,
  18080. * and only attempt interpretation of any of the remaining fields if
  18081. * the valid bit is set to 1.
  18082. *
  18083. * VERSION:
  18084. * The consumer of these words must also explicitly check the version bit,
  18085. * and only use the V0 definition if the VERSION field is set to 0.
  18086. *
  18087. * Version 1 is currently undefined, with the exception of the VALID and
  18088. * VERSION fields.
  18089. *
  18090. * Version 0:
  18091. *
  18092. * The fields below are duplicated per BW.
  18093. *
  18094. * The consumer must determine which BW field to use, based on the UL OFDMA
  18095. * PPDU BW indicated by HW.
  18096. *
  18097. * RU_START: RU26 start index for the user.
  18098. * Note that this is always using the RU26 index, regardless
  18099. * of the actual RU assigned to the user
  18100. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  18101. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  18102. *
  18103. * For example, 20MHz (the value in the top row is RU_START)
  18104. *
  18105. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  18106. * RU Size 1 (52): | | | | | |
  18107. * RU Size 2 (106): | | | |
  18108. * RU Size 3 (242): | |
  18109. *
  18110. * RU_SIZE: Indicates the RU size, as defined by enum
  18111. * htt_ul_ofdma_user_info_ru_size.
  18112. *
  18113. * LDPC: LDPC enabled (if 0, BCC is used)
  18114. *
  18115. * DCM: DCM enabled
  18116. *
  18117. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  18118. * |---------------------------------+--------------------------------|
  18119. * |Ver|Valid| FW internal |
  18120. * |---------------------------------+--------------------------------|
  18121. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  18122. * |---------------------------------+--------------------------------|
  18123. */
  18124. enum htt_ul_ofdma_user_info_ru_size {
  18125. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  18126. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  18127. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  18128. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  18129. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  18130. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  18131. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  18132. };
  18133. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  18134. struct htt_ul_ofdma_user_info_v0 {
  18135. A_UINT32 word0;
  18136. A_UINT32 word1;
  18137. };
  18138. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  18139. A_UINT32 w0_fw_rsvd:29; \
  18140. A_UINT32 w0_manual_ulofdma_trig:1; \
  18141. A_UINT32 w0_valid:1; \
  18142. A_UINT32 w0_version:1;
  18143. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  18144. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  18145. };
  18146. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  18147. A_UINT32 w1_nss:3; \
  18148. A_UINT32 w1_mcs:4; \
  18149. A_UINT32 w1_ldpc:1; \
  18150. A_UINT32 w1_dcm:1; \
  18151. A_UINT32 w1_ru_start:7; \
  18152. A_UINT32 w1_ru_size:3; \
  18153. A_UINT32 w1_trig_type:4; \
  18154. A_UINT32 w1_unused:9;
  18155. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  18156. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  18157. };
  18158. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0 \
  18159. A_UINT32 w0_fw_rsvd:27; \
  18160. A_UINT32 w0_sub_version:3; /* set to a value of "0" on WKK/Beryllium targets (future expansion) */ \
  18161. A_UINT32 w0_valid:1; /* field aligns with V0 definition */ \
  18162. A_UINT32 w0_version:1; /* set to a value of "1" to indicate picking htt_ul_ofdma_user_info_v1_bitmap (field aligns with V0 definition) */
  18163. struct htt_ul_ofdma_user_info_v1_bitmap_w0 {
  18164. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  18165. };
  18166. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1 \
  18167. A_UINT32 w1_unused_0_to_18:19; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */ \
  18168. A_UINT32 w1_trig_type:4; \
  18169. A_UINT32 w1_unused_23_to_31:9; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */
  18170. struct htt_ul_ofdma_user_info_v1_bitmap_w1 {
  18171. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  18172. };
  18173. /* htt_ul_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  18174. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  18175. union {
  18176. A_UINT32 word0;
  18177. struct {
  18178. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  18179. };
  18180. };
  18181. union {
  18182. A_UINT32 word1;
  18183. struct {
  18184. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  18185. };
  18186. };
  18187. } POSTPACK;
  18188. /*
  18189. * htt_ul_ofdma_user_info_v1_bitmap bits are aligned to
  18190. * htt_ul_ofdma_user_info_v0_bitmap, based on the w0_version
  18191. * this should be picked.
  18192. */
  18193. PREPACK struct htt_ul_ofdma_user_info_v1_bitmap {
  18194. union {
  18195. A_UINT32 word0;
  18196. struct {
  18197. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  18198. };
  18199. };
  18200. union {
  18201. A_UINT32 word1;
  18202. struct {
  18203. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  18204. };
  18205. };
  18206. } POSTPACK;
  18207. enum HTT_UL_OFDMA_TRIG_TYPE {
  18208. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  18209. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  18210. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  18211. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  18212. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  18213. };
  18214. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  18215. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  18216. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  18217. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_M 0x20000000
  18218. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_S 29
  18219. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  18220. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  18221. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  18222. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  18223. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  18224. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  18225. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  18226. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  18227. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  18228. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  18229. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  18230. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  18231. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  18232. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  18233. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  18234. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  18235. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  18236. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  18237. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  18238. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  18239. /*--- word 0 ---*/
  18240. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  18241. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  18242. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  18243. do { \
  18244. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  18245. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  18246. } while (0)
  18247. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  18248. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  18249. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  18250. do { \
  18251. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  18252. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  18253. } while (0)
  18254. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  18255. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  18256. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  18257. do { \
  18258. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  18259. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  18260. } while (0)
  18261. /*--- word 1 ---*/
  18262. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  18263. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  18264. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  18265. do { \
  18266. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  18267. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  18268. } while (0)
  18269. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  18270. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  18271. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  18272. do { \
  18273. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  18274. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  18275. } while (0)
  18276. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  18277. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  18278. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  18279. do { \
  18280. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  18281. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  18282. } while (0)
  18283. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  18284. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  18285. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  18286. do { \
  18287. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  18288. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  18289. } while (0)
  18290. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  18291. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  18292. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  18293. do { \
  18294. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  18295. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  18296. } while (0)
  18297. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  18298. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  18299. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  18300. do { \
  18301. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  18302. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  18303. } while (0)
  18304. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  18305. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  18306. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  18307. do { \
  18308. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  18309. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  18310. } while (0)
  18311. /**
  18312. * @brief target -> host channel calibration data message
  18313. *
  18314. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CALDATA
  18315. *
  18316. * @brief host -> target channel calibration data message
  18317. *
  18318. * MSG_TYPE => HTT_H2T_MSG_TYPE_CHAN_CALDATA
  18319. *
  18320. * @details
  18321. * The following field definitions describe the format of the channel
  18322. * calibration data message sent from the target to the host when
  18323. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  18324. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  18325. * The message is defined as htt_chan_caldata_msg followed by a variable
  18326. * number of 32-bit character values.
  18327. *
  18328. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  18329. * |------------------------------------------------------------------|
  18330. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  18331. * |------------------------------------------------------------------|
  18332. * | payload size | mhz |
  18333. * |------------------------------------------------------------------|
  18334. * | center frequency 2 | center frequency 1 |
  18335. * |------------------------------------------------------------------|
  18336. * | check sum |
  18337. * |------------------------------------------------------------------|
  18338. * | payload |
  18339. * |------------------------------------------------------------------|
  18340. * message info field:
  18341. * - MSG_TYPE
  18342. * Bits 7:0
  18343. * Purpose: identifies this as a channel calibration data message
  18344. * Value: 0x25 (HTT_T2H_MSG_TYPE_CHAN_CALDATA)
  18345. * 0x14 (HTT_H2T_MSG_TYPE_CHAN_CALDATA)
  18346. * - SUB_TYPE
  18347. * Bits 11:8
  18348. * Purpose: T2H: indicates whether target is providing chan cal data
  18349. * to the host to store, or requesting that the host
  18350. * download previously-stored data.
  18351. * H2T: indicates whether the host is providing the requested
  18352. * channel cal data, or if it is rejecting the data
  18353. * request because it does not have the requested data.
  18354. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  18355. * - CHKSUM_VALID
  18356. * Bit 12
  18357. * Purpose: indicates if the checksum field is valid
  18358. * value:
  18359. * - FRAG
  18360. * Bit 19:16
  18361. * Purpose: indicates the fragment index for message
  18362. * value: 0 for first fragment, 1 for second fragment, ...
  18363. * - APPEND
  18364. * Bit 20
  18365. * Purpose: indicates if this is the last fragment
  18366. * value: 0 = final fragment, 1 = more fragments will be appended
  18367. *
  18368. * channel and payload size field
  18369. * - MHZ
  18370. * Bits 15:0
  18371. * Purpose: indicates the channel primary frequency
  18372. * Value:
  18373. * - PAYLOAD_SIZE
  18374. * Bits 31:16
  18375. * Purpose: indicates the bytes of calibration data in payload
  18376. * Value:
  18377. *
  18378. * center frequency field
  18379. * - CENTER FREQUENCY 1
  18380. * Bits 15:0
  18381. * Purpose: indicates the channel center frequency
  18382. * Value: channel center frequency, in MHz units
  18383. * - CENTER FREQUENCY 2
  18384. * Bits 31:16
  18385. * Purpose: indicates the secondary channel center frequency,
  18386. * only for 11acvht 80plus80 mode
  18387. * Value: secondary channel center frequency, in MHz units, if applicable
  18388. *
  18389. * checksum field
  18390. * - CHECK_SUM
  18391. * Bits 31:0
  18392. * Purpose: check the payload data, it is just for this fragment.
  18393. * This is intended for the target to check that the channel
  18394. * calibration data returned by the host is the unmodified data
  18395. * that was previously provided to the host by the target.
  18396. * value: checksum of fragment payload
  18397. */
  18398. PREPACK struct htt_chan_caldata_msg {
  18399. /* DWORD 0: message info */
  18400. A_UINT32
  18401. msg_type: 8,
  18402. sub_type: 4 ,
  18403. chksum_valid: 1, /** 1:valid, 0:invalid */
  18404. reserved1: 3,
  18405. frag_idx: 4, /** fragment index for calibration data */
  18406. appending: 1, /** 0: no fragment appending,
  18407. * 1: extra fragment appending */
  18408. reserved2: 11;
  18409. /* DWORD 1: channel and payload size */
  18410. A_UINT32
  18411. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  18412. payload_size: 16; /** unit: bytes */
  18413. /* DWORD 2: center frequency */
  18414. A_UINT32
  18415. band_center_freq1: 16, /** Center frequency 1 in MHz */
  18416. band_center_freq2: 16; /** Center frequency 2 in MHz,
  18417. * valid only for 11acvht 80plus80 mode */
  18418. /* DWORD 3: check sum */
  18419. A_UINT32 chksum;
  18420. /* variable length for calibration data */
  18421. A_UINT32 payload[1/* or more */];
  18422. } POSTPACK;
  18423. /* T2H SUBTYPE */
  18424. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  18425. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  18426. /* H2T SUBTYPE */
  18427. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  18428. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  18429. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  18430. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  18431. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  18432. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  18433. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  18434. do { \
  18435. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  18436. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  18437. } while (0)
  18438. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  18439. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  18440. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  18441. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  18442. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  18443. do { \
  18444. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  18445. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  18446. } while (0)
  18447. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  18448. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  18449. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  18450. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  18451. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  18452. do { \
  18453. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  18454. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  18455. } while (0)
  18456. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  18457. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  18458. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  18459. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  18460. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  18461. do { \
  18462. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  18463. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  18464. } while (0)
  18465. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  18466. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  18467. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  18468. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  18469. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  18470. do { \
  18471. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  18472. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  18473. } while (0)
  18474. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  18475. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  18476. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  18477. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  18478. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  18479. do { \
  18480. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  18481. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  18482. } while (0)
  18483. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  18484. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  18485. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  18486. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  18487. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  18488. do { \
  18489. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  18490. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  18491. } while (0)
  18492. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  18493. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  18494. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  18495. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  18496. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  18497. do { \
  18498. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  18499. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  18500. } while (0)
  18501. /**
  18502. * @brief target -> host FSE CMEM based send
  18503. *
  18504. * MSG_TYPE => HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
  18505. *
  18506. * @details
  18507. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
  18508. * FSE placement in CMEM is enabled.
  18509. *
  18510. * This message sends the non-secure CMEM base address.
  18511. * It will be sent to host in response to message
  18512. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
  18513. * The message would appear as follows:
  18514. *
  18515. * |31 24|23 16|15 8|7 0|
  18516. * |----------------+----------------+----------------+----------------|
  18517. * | reserved | num_entries | msg_type |
  18518. * |----------------+----------------+----------------+----------------|
  18519. * | base_address_lo |
  18520. * |----------------+----------------+----------------+----------------|
  18521. * | base_address_hi |
  18522. * |-------------------------------------------------------------------|
  18523. *
  18524. * The message is interpreted as follows:
  18525. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  18526. * (HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND)
  18527. * b'8:15 - number_entries: Indicated the number of entries
  18528. * programmed.
  18529. * b'16:31 - reserved.
  18530. * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
  18531. * CMEM base address
  18532. * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
  18533. * CMEM base address
  18534. */
  18535. PREPACK struct htt_cmem_base_send_t {
  18536. A_UINT32 msg_type: 8,
  18537. num_entries: 8,
  18538. reserved: 16;
  18539. A_UINT32 base_address_lo;
  18540. A_UINT32 base_address_hi;
  18541. } POSTPACK;
  18542. #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
  18543. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
  18544. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
  18545. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
  18546. (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
  18547. HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
  18548. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
  18549. do { \
  18550. HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
  18551. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  18552. } while (0)
  18553. /**
  18554. * @brief - HTT PPDU ID format
  18555. *
  18556. * @details
  18557. * The following field definitions describe the format of the PPDU ID.
  18558. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  18559. *
  18560. * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
  18561. * +--------------------------------------------------------------------------
  18562. * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
  18563. * +--------------------------------------------------------------------------
  18564. *
  18565. * sch id :Schedule command id
  18566. * Bits [11 : 0] : monotonically increasing counter to track the
  18567. * PPDU posted to a specific transmit queue.
  18568. *
  18569. * hwq_id: Hardware Queue ID.
  18570. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  18571. *
  18572. * mac_id: MAC ID
  18573. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  18574. *
  18575. * seq_idx: Sequence index.
  18576. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  18577. * a particular TXOP.
  18578. *
  18579. * tqm_cmd: HWSCH/TQM flag.
  18580. * Bit [23] : Always set to 0.
  18581. *
  18582. * seq_cmd_type: Sequence command type.
  18583. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  18584. * Refer to enum HTT_STATS_FTYPE for values.
  18585. */
  18586. PREPACK struct htt_ppdu_id {
  18587. A_UINT32
  18588. sch_id: 12,
  18589. hwq_id: 5,
  18590. mac_id: 2,
  18591. seq_idx: 2,
  18592. reserved1: 2,
  18593. tqm_cmd: 1,
  18594. seq_cmd_type: 6,
  18595. reserved2: 2;
  18596. } POSTPACK;
  18597. #define HTT_PPDU_ID_SCH_ID_S 0
  18598. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  18599. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  18600. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  18601. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  18602. do { \
  18603. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  18604. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  18605. } while (0)
  18606. #define HTT_PPDU_ID_HWQ_ID_S 12
  18607. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  18608. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  18609. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  18610. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  18611. do { \
  18612. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  18613. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  18614. } while (0)
  18615. #define HTT_PPDU_ID_MAC_ID_S 17
  18616. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  18617. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  18618. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  18619. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  18620. do { \
  18621. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  18622. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  18623. } while (0)
  18624. #define HTT_PPDU_ID_SEQ_IDX_S 19
  18625. #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
  18626. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  18627. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  18628. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  18629. do { \
  18630. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  18631. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  18632. } while (0)
  18633. #define HTT_PPDU_ID_TQM_CMD_S 23
  18634. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  18635. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  18636. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  18637. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  18638. do { \
  18639. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  18640. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  18641. } while (0)
  18642. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  18643. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  18644. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  18645. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  18646. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  18647. do { \
  18648. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  18649. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  18650. } while (0)
  18651. /**
  18652. * @brief target -> RX PEER METADATA V0 format
  18653. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18654. * message from target, and will confirm to the target which peer metadata
  18655. * version to use in the wmi_init message.
  18656. *
  18657. * The following diagram shows the format of the RX PEER METADATA.
  18658. *
  18659. * |31 24|23 16|15 8|7 0|
  18660. * |-----------------------------------------------------------------------|
  18661. * | Reserved | VDEV ID | PEER ID |
  18662. * |-----------------------------------------------------------------------|
  18663. */
  18664. PREPACK struct htt_rx_peer_metadata_v0 {
  18665. A_UINT32
  18666. peer_id: 16,
  18667. vdev_id: 8,
  18668. reserved1: 8;
  18669. } POSTPACK;
  18670. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
  18671. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
  18672. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
  18673. (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
  18674. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
  18675. do { \
  18676. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
  18677. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
  18678. } while (0)
  18679. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
  18680. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
  18681. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
  18682. (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
  18683. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
  18684. do { \
  18685. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
  18686. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
  18687. } while (0)
  18688. /**
  18689. * @brief target -> RX PEER METADATA V1 format
  18690. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18691. * message from target, and will confirm to the target which peer metadata
  18692. * version to use in the wmi_init message.
  18693. *
  18694. * The following diagram shows the format of the RX PEER METADATA V1 format.
  18695. *
  18696. * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
  18697. * |---------------------------------------------------------------------------|
  18698. * |Rsvd2|CHIP ID|LMAC ID|VDEV ID|logical_link_id|ML PEER|SW PEER ID/ML PEER ID|
  18699. * |---------------------------------------------------------------------------|
  18700. */
  18701. PREPACK struct htt_rx_peer_metadata_v1 {
  18702. A_UINT32
  18703. peer_id: 13,
  18704. ml_peer_valid: 1,
  18705. logical_link_id: 2,
  18706. vdev_id: 8,
  18707. lmac_id: 2,
  18708. chip_id: 3,
  18709. reserved2: 3;
  18710. } POSTPACK;
  18711. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
  18712. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
  18713. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
  18714. (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
  18715. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
  18716. do { \
  18717. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
  18718. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
  18719. } while (0)
  18720. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
  18721. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
  18722. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
  18723. (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
  18724. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
  18725. do { \
  18726. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
  18727. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
  18728. } while (0)
  18729. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
  18730. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
  18731. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
  18732. (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
  18733. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S 14
  18734. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M 0x0000c000
  18735. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_GET(_var) \
  18736. (((_var) & HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)
  18737. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_SET(_var, _val) \
  18738. do { \
  18739. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID, _val); \
  18740. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)); \
  18741. } while (0)
  18742. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
  18743. do { \
  18744. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
  18745. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
  18746. } while (0)
  18747. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
  18748. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
  18749. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
  18750. (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
  18751. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
  18752. do { \
  18753. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
  18754. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
  18755. } while (0)
  18756. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
  18757. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
  18758. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
  18759. (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
  18760. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
  18761. do { \
  18762. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
  18763. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
  18764. } while (0)
  18765. /**
  18766. * @brief target -> RX PEER METADATA V1A format
  18767. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18768. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  18769. * and will confirm to the target which peer metadata version to use in the
  18770. * wmi_init message.
  18771. *
  18772. * The following diagram shows the format of the RX PEER METADATA V1A format.
  18773. *
  18774. * |31 29|28 26|25 22|21 14| 13 |12 0|
  18775. * |-------------------------------------------------------------------|
  18776. * |Rsvd2|CHIP ID|logical_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  18777. * |-------------------------------------------------------------------|
  18778. */
  18779. PREPACK struct htt_rx_peer_metadata_v1a {
  18780. A_UINT32
  18781. peer_id: 13,
  18782. ml_peer_valid: 1,
  18783. vdev_id: 8,
  18784. logical_link_id: 4,
  18785. chip_id: 3,
  18786. qdata_refill: 1,
  18787. reserved2: 2;
  18788. } POSTPACK;
  18789. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_S 0
  18790. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_M 0x00001fff
  18791. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_GET(_var) \
  18792. (((_var) & HTT_RX_PEER_META_DATA_V1A_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)
  18793. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_SET(_var, _val) \
  18794. do { \
  18795. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_PEER_ID, _val); \
  18796. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)); \
  18797. } while (0)
  18798. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S 13
  18799. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M 0x00002000
  18800. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_GET(_var) \
  18801. (((_var) & HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)
  18802. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_SET(_var, _val) \
  18803. do { \
  18804. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID, _val); \
  18805. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)); \
  18806. } while (0)
  18807. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S 14
  18808. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M 0x003fc000
  18809. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_GET(_var) \
  18810. (((_var) & HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)
  18811. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_SET(_var, _val) \
  18812. do { \
  18813. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_VDEV_ID, _val); \
  18814. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)); \
  18815. } while (0)
  18816. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S 22
  18817. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M 0x03C00000
  18818. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_GET(_var) \
  18819. (((_var) & HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)
  18820. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_SET(_var, _val) \
  18821. do { \
  18822. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID, _val); \
  18823. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)); \
  18824. } while (0)
  18825. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S 26
  18826. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M 0x1c000000
  18827. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_GET(_var) \
  18828. (((_var) & HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)
  18829. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_SET(_var, _val) \
  18830. do { \
  18831. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_CHIP_ID, _val); \
  18832. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)); \
  18833. } while (0)
  18834. #define HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_S 29
  18835. #define HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_M 0x20000000
  18836. #define HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_GET(_var) \
  18837. (((_var) & HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_M) >> HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_S)
  18838. #define HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_SET(_var, _val) \
  18839. do { \
  18840. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL, _val); \
  18841. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_QDATA_REFILL_S)); \
  18842. } while (0)
  18843. /**
  18844. * @brief target -> RX PEER METADATA V1B format
  18845. * Host will know the peer metadata version from the wmi_service_ready_ext2
  18846. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  18847. * and will confirm to the target which peer metadata version to use in the
  18848. * wmi_init message.
  18849. *
  18850. * The following diagram shows the format of the RX PEER METADATA V1B format.
  18851. *
  18852. * |31 29|28 26|25 22|21 14| 13 |12 0|
  18853. * |--------------------------------------------------------------|
  18854. * |Rsvd2|CHIP ID|hw_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  18855. * |--------------------------------------------------------------|
  18856. */
  18857. PREPACK struct htt_rx_peer_metadata_v1b {
  18858. A_UINT32
  18859. peer_id: 13,
  18860. ml_peer_valid: 1,
  18861. vdev_id: 8,
  18862. hw_link_id: 4,
  18863. chip_id: 3,
  18864. reserved2: 3;
  18865. } POSTPACK;
  18866. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_S 0
  18867. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_M 0x00001fff
  18868. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_GET(_var) \
  18869. (((_var) & HTT_RX_PEER_META_DATA_V1B_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)
  18870. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_SET(_var, _val) \
  18871. do { \
  18872. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_PEER_ID, _val); \
  18873. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)); \
  18874. } while (0)
  18875. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S 13
  18876. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M 0x00002000
  18877. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_GET(_var) \
  18878. (((_var) & HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)
  18879. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_SET(_var, _val) \
  18880. do { \
  18881. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID, _val); \
  18882. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)); \
  18883. } while (0)
  18884. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S 14
  18885. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M 0x003fc000
  18886. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_GET(_var) \
  18887. (((_var) & HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)
  18888. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_SET(_var, _val) \
  18889. do { \
  18890. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_VDEV_ID, _val); \
  18891. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)); \
  18892. } while (0)
  18893. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S 22
  18894. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M 0x03C00000
  18895. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_GET(_var) \
  18896. (((_var) & HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)
  18897. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_SET(_var, _val) \
  18898. do { \
  18899. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID, _val); \
  18900. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)); \
  18901. } while (0)
  18902. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S 26
  18903. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M 0x1c000000
  18904. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_GET(_var) \
  18905. (((_var) & HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)
  18906. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_SET(_var, _val) \
  18907. do { \
  18908. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_CHIP_ID, _val); \
  18909. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)); \
  18910. } while (0)
  18911. /* generic variables for masks and shifts for various fields */
  18912. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_S;
  18913. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_M;
  18914. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_S;
  18915. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_M;
  18916. /* generic function pointers to get/set values from rx peer metadata v0/v1/v1a/v1b */
  18917. extern A_UINT32 (*HTT_RX_PEER_META_DATA_PEER_ID_GET) (A_UINT32 var);
  18918. extern void (*HTT_RX_PEER_META_DATA_PEER_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18919. extern A_UINT32 (*HTT_RX_PEER_META_DATA_VDEV_ID_GET) (A_UINT32 var);
  18920. extern void (*HTT_RX_PEER_META_DATA_VDEV_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18921. extern A_UINT32 (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_GET) (A_UINT32 var);
  18922. extern void (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_SET) (A_UINT32 *var, A_UINT32 val);
  18923. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_GET) (A_UINT32 var);
  18924. extern void (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18925. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LMAC_ID_GET) (A_UINT32 var);
  18926. extern void (*HTT_RX_PEER_META_DATA_LMAC_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18927. extern A_UINT32 (*HTT_RX_PEER_META_DATA_CHIP_ID_GET) (A_UINT32 var);
  18928. extern void (*HTT_RX_PEER_META_DATA_CHIP_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18929. extern A_UINT32 (*HTT_RX_PEER_META_DATA_HW_LINK_ID_GET) (A_UINT32 var);
  18930. extern void (*HTT_RX_PEER_META_DATA_HW_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18931. extern A_UINT32 (*HTT_RX_PEER_META_DATA_QDATA_REFILL_GET) (A_UINT32 var);
  18932. extern void (*HTT_RX_PEER_META_DATA_QDATA_REFILL_SET) (A_UINT32 *var, A_UINT32 val);
  18933. /*
  18934. * In some systems, the host SW wants to specify priorities between
  18935. * different MSDU / flow queues within the same peer-TID.
  18936. * The below enums are used for the host to identify to the target
  18937. * which MSDU queue's priority it wants to adjust.
  18938. */
  18939. /*
  18940. * The MSDUQ index describe index of TCL HW, where each index is
  18941. * used for queuing particular types of MSDUs.
  18942. * The different MSDU queue types are defined in HTT_MSDU_QTYPE.
  18943. */
  18944. enum HTT_MSDUQ_INDEX {
  18945. HTT_MSDUQ_INDEX_NON_UDP, /* NON UDP MSDUQ index */
  18946. HTT_MSDUQ_INDEX_UDP, /* UDP MSDUQ index */
  18947. HTT_MSDUQ_INDEX_CUSTOM_PRIO_0, /* Latency priority 0 index */
  18948. HTT_MSDUQ_INDEX_CUSTOM_PRIO_1, /* Latency priority 1 index */
  18949. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_0, /* High num TID cases/ MLO dedicate link cases */
  18950. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_1, /* High num TID cases/ MLO dedicate link cases */
  18951. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_2, /* High num TID cases/ MLO dedicate link cases */
  18952. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_3, /* High num TID cases/ MLO dedicate link cases */
  18953. HTT_MSDUQ_MAX_INDEX,
  18954. };
  18955. /* MSDU qtype definition */
  18956. enum HTT_MSDU_QTYPE {
  18957. /*
  18958. * The LATENCY_CRIT_0 and LATENCY_CRIT_1 queue types don't have a fixed
  18959. * relative priority. Instead, the relative priority of CRIT_0 versus
  18960. * CRIT_1 is controlled by the FW, through the configuration parameters
  18961. * it applies to the queues.
  18962. */
  18963. HTT_MSDU_QTYPE_LATENCY_CRIT_0, /* Specified MSDUQ index used for latency critical 0 */
  18964. HTT_MSDU_QTYPE_LATENCY_CRIT_1, /* Specified MSDUQ index used for latency critical 1 */
  18965. HTT_MSDU_QTYPE_UDP, /* Specifies MSDUQ index used for UDP flow */
  18966. HTT_MSDU_QTYPE_NON_UDP, /* Specifies MSDUQ index used for non-udp flow */
  18967. HTT_MSDU_QTYPE_HOL, /* Specified MSDUQ index used for Head of Line */
  18968. HTT_MSDU_QTYPE_USER_SPECIFIED, /* Specifies MSDUQ index used for advertising changeable flow type */
  18969. HTT_MSDU_QTYPE_HI_PRIO, /* Specifies MSDUQ index used for high priority flow type */
  18970. HTT_MSDU_QTYPE_LO_PRIO, /* Specifies MSDUQ index used for low priority flow type */
  18971. /* New MSDU_QTYPE should be added above this line */
  18972. /*
  18973. * Below QTYPE_MAX will increase if additional QTYPEs are defined
  18974. * in the future. Hence HTT_MSDU_QTYPE_MAX can't be used in
  18975. * any host/target message definitions. The QTYPE_MAX value can
  18976. * only be used internally within the host or within the target.
  18977. * If host or target find a qtype value is >= HTT_MSDU_QTYPE_MAX
  18978. * it must regard the unexpected value as a default qtype value,
  18979. * or ignore it.
  18980. */
  18981. HTT_MSDU_QTYPE_MAX,
  18982. HTT_MSDU_QTYPE_NOT_IN_USE = 255, /* corresponding MSDU index is not in use */
  18983. };
  18984. enum HTT_MSDUQ_LEGACY_FLOW_INDEX {
  18985. HTT_MSDUQ_LEGACY_HI_PRI_FLOW_INDEX = 0,
  18986. HTT_MSDUQ_LEGACY_LO_PRI_FLOW_INDEX = 1,
  18987. HTT_MSDUQ_LEGACY_UDP_FLOW_INDEX = 2,
  18988. HTT_MSDUQ_LEGACY_NON_UDP_FLOW_INDEX = 3,
  18989. };
  18990. /**
  18991. * @brief target -> host mlo timestamp offset indication
  18992. *
  18993. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18994. *
  18995. * @details
  18996. * The following field definitions describe the format of the HTT target
  18997. * to host mlo timestamp offset indication message.
  18998. *
  18999. *
  19000. * |31 16|15 12|11 10|9 8|7 0 |
  19001. * |----------------------------------------------------------------------|
  19002. * | mac_clk_freq_mhz | rsvd |chip_id|pdev_id| msg type |
  19003. * |----------------------------------------------------------------------|
  19004. * | Sync time stamp lo in us |
  19005. * |----------------------------------------------------------------------|
  19006. * | Sync time stamp hi in us |
  19007. * |----------------------------------------------------------------------|
  19008. * | mlo time stamp offset lo in us |
  19009. * |----------------------------------------------------------------------|
  19010. * | mlo time stamp offset hi in us |
  19011. * |----------------------------------------------------------------------|
  19012. * | mlo time stamp offset clocks in clock ticks |
  19013. * |----------------------------------------------------------------------|
  19014. * |31 26|25 16|15 0 |
  19015. * |rsvd2 | mlo time stamp | mlo time stamp compensation in us |
  19016. * | | compensation in clks | |
  19017. * |----------------------------------------------------------------------|
  19018. * |31 22|21 0 |
  19019. * | rsvd 3 | mlo time stamp comp timer period |
  19020. * |----------------------------------------------------------------------|
  19021. * The message is interpreted as follows:
  19022. *
  19023. * dword0 - b'0:7 - msg_type: This will be set to
  19024. * HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  19025. * value: 0x28
  19026. *
  19027. * dword0 - b'9:8 - pdev_id
  19028. *
  19029. * dword0 - b'11:10 - chip_id
  19030. *
  19031. * dword0 - b'15:12 - rsvd1: Reserved for future use
  19032. *
  19033. * dword0 - b'31:16 - mac clock frequency of the mac HW block in MHz
  19034. *
  19035. * dword1 - b'31:0 - lower 32 bits of the WLAN global time stamp (in us) at
  19036. * which last sync interrupt was received
  19037. *
  19038. * dword2 - b'31:0 - upper 32 bits of the WLAN global time stamp (in us) at
  19039. * which last sync interrupt was received
  19040. *
  19041. * dword3 - b'31:0 - lower 32 bits of the MLO time stamp offset in us
  19042. *
  19043. * dword4 - b'31:0 - upper 32 bits of the MLO time stamp offset in us
  19044. *
  19045. * dword5 - b'31:0 - MLO time stamp offset in clock ticks for sub us
  19046. *
  19047. * dword6 - b'15:0 - MLO time stamp compensation applied in us
  19048. *
  19049. * dword6 - b'25:16 - MLO time stamp compensation applied in clock ticks
  19050. * for sub us resolution
  19051. *
  19052. * dword6 - b'31:26 - rsvd2: Reserved for future use
  19053. *
  19054. * dword7 - b'21:0 - period of MLO compensation timer at which compensation
  19055. * is applied, in us
  19056. *
  19057. * dword7 - b'31:22 - rsvd3: Reserved for future use
  19058. */
  19059. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M 0x000000FF
  19060. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S 0
  19061. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M 0x00000300
  19062. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S 8
  19063. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M 0x00000C00
  19064. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S 10
  19065. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M 0xFFFF0000
  19066. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S 16
  19067. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M 0x0000FFFF
  19068. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S 0
  19069. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M 0x03FF0000
  19070. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S 16
  19071. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M 0x003FFFFF
  19072. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S 0
  19073. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_GET(_var) \
  19074. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)
  19075. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_SET(_var, _val) \
  19076. do { \
  19077. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE, _val); \
  19078. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)); \
  19079. } while (0)
  19080. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_GET(_var) \
  19081. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)
  19082. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_SET(_var, _val) \
  19083. do { \
  19084. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID, _val); \
  19085. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)); \
  19086. } while (0)
  19087. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_GET(_var) \
  19088. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)
  19089. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_SET(_var, _val) \
  19090. do { \
  19091. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID, _val); \
  19092. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)); \
  19093. } while (0)
  19094. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_GET(_var) \
  19095. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M) >> \
  19096. HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)
  19097. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_SET(_var, _val) \
  19098. do { \
  19099. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ, _val); \
  19100. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)); \
  19101. } while (0)
  19102. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_GET(_var) \
  19103. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M) >> \
  19104. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)
  19105. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_SET(_var, _val) \
  19106. do { \
  19107. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US, _val); \
  19108. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)); \
  19109. } while (0)
  19110. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_GET(_var) \
  19111. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M) >> \
  19112. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)
  19113. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_SET(_var, _val) \
  19114. do { \
  19115. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS, _val); \
  19116. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)); \
  19117. } while (0)
  19118. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_GET(_var) \
  19119. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M) >> \
  19120. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)
  19121. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_SET(_var, _val) \
  19122. do { \
  19123. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US, _val); \
  19124. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)); \
  19125. } while (0)
  19126. typedef struct {
  19127. A_UINT32 msg_type: 8, /* bits 7:0 */
  19128. pdev_id: 2, /* bits 9:8 */
  19129. chip_id: 2, /* bits 11:10 */
  19130. reserved1: 4, /* bits 15:12 */
  19131. mac_clk_freq_mhz: 16; /* bits 31:16 */
  19132. A_UINT32 sync_timestamp_lo_us;
  19133. A_UINT32 sync_timestamp_hi_us;
  19134. A_UINT32 mlo_timestamp_offset_lo_us;
  19135. A_UINT32 mlo_timestamp_offset_hi_us;
  19136. A_UINT32 mlo_timestamp_offset_clks;
  19137. A_UINT32 mlo_timestamp_comp_us: 16, /* bits 15:0 */
  19138. mlo_timestamp_comp_clks: 10, /* bits 25:16 */
  19139. reserved2: 6; /* bits 31:26 */
  19140. A_UINT32 mlo_timestamp_comp_timer_period_us: 22, /* bits 21:0 */
  19141. reserved3: 10; /* bits 31:22 */
  19142. } htt_t2h_mlo_offset_ind_t;
  19143. /*
  19144. * @brief target -> host VDEV TX RX STATS
  19145. *
  19146. * MSG_TYPE => HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND
  19147. *
  19148. * @details
  19149. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message is sent by the target
  19150. * every periodic interval programmed in HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG.
  19151. * After the host sends an initial HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  19152. * this HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message will be sent
  19153. * periodically by target even in the absence of any further HTT request
  19154. * messages from host.
  19155. *
  19156. * The message is formatted as follows:
  19157. *
  19158. * |31 16|15 8|7 0|
  19159. * |---------------------------------+----------------+----------------|
  19160. * | payload_size | pdev_id | msg_type |
  19161. * |---------------------------------+----------------+----------------|
  19162. * | reserved0 |
  19163. * |-------------------------------------------------------------------|
  19164. * | reserved1 |
  19165. * |-------------------------------------------------------------------|
  19166. * | reserved2 |
  19167. * |-------------------------------------------------------------------|
  19168. * | |
  19169. * | VDEV specific Tx Rx stats info |
  19170. * | |
  19171. * |-------------------------------------------------------------------|
  19172. *
  19173. * The message is interpreted as follows:
  19174. * dword0 - b'0:7 - msg_type: This will be set to 0x2c
  19175. * (HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND)
  19176. * b'8:15 - pdev_id
  19177. * b'16:31 - size in bytes of the payload that follows the 16-byte
  19178. * message header fields (msg_type through reserved2)
  19179. * dword1 - b'0:31 - reserved0.
  19180. * dword2 - b'0:31 - reserved1.
  19181. * dword3 - b'0:31 - reserved2.
  19182. */
  19183. typedef struct {
  19184. A_UINT32 msg_type: 8,
  19185. pdev_id: 8,
  19186. payload_size: 16;
  19187. A_UINT32 reserved0;
  19188. A_UINT32 reserved1;
  19189. A_UINT32 reserved2;
  19190. } htt_t2h_vdevs_txrx_stats_periodic_hdr_t;
  19191. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_HDR_SIZE 16
  19192. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M 0x0000FF00
  19193. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S 8
  19194. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  19195. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)
  19196. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  19197. do { \
  19198. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID, _val); \
  19199. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)); \
  19200. } while (0)
  19201. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M 0xFFFF0000
  19202. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S 16
  19203. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_GET(_var) \
  19204. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)
  19205. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_SET(_var, _val) \
  19206. do { \
  19207. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE, _val); \
  19208. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)); \
  19209. } while (0)
  19210. /* SOC related stats */
  19211. typedef struct {
  19212. htt_tlv_hdr_t tlv_hdr;
  19213. /* When TQM is not able to find the peers during Tx, then it drops the packets
  19214. * This can be due to either the peer is deleted or deletion is ongoing
  19215. * */
  19216. A_UINT32 inv_peers_msdu_drop_count_lo;
  19217. A_UINT32 inv_peers_msdu_drop_count_hi;
  19218. } htt_stats_soc_txrx_stats_common_tlv;
  19219. /* preserve old name alias for new name consistent with the tag name */
  19220. typedef htt_stats_soc_txrx_stats_common_tlv htt_t2h_soc_txrx_stats_common_tlv;
  19221. /* VDEV HW Tx/Rx stats */
  19222. typedef struct {
  19223. htt_tlv_hdr_t tlv_hdr;
  19224. A_UINT32 vdev_id;
  19225. /* Rx msdu byte cnt */
  19226. A_UINT32 rx_msdu_byte_cnt_lo;
  19227. A_UINT32 rx_msdu_byte_cnt_hi;
  19228. /* Rx msdu cnt */
  19229. A_UINT32 rx_msdu_cnt_lo;
  19230. A_UINT32 rx_msdu_cnt_hi;
  19231. /* tx msdu byte cnt */
  19232. A_UINT32 tx_msdu_byte_cnt_lo;
  19233. A_UINT32 tx_msdu_byte_cnt_hi;
  19234. /* tx msdu cnt */
  19235. A_UINT32 tx_msdu_cnt_lo;
  19236. A_UINT32 tx_msdu_cnt_hi;
  19237. /* tx excessive retry discarded msdu cnt */
  19238. A_UINT32 tx_msdu_excessive_retry_discard_cnt_lo;
  19239. A_UINT32 tx_msdu_excessive_retry_discard_cnt_hi;
  19240. /* TX congestion ctrl msdu drop cnt */
  19241. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_lo;
  19242. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_hi;
  19243. /* discarded tx msdus cnt coz of time to live expiry */
  19244. A_UINT32 tx_msdu_ttl_expire_drop_cnt_lo;
  19245. A_UINT32 tx_msdu_ttl_expire_drop_cnt_hi;
  19246. /* tx excessive retry discarded msdu byte cnt */
  19247. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_lo;
  19248. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_hi;
  19249. /* TX congestion ctrl msdu drop byte cnt */
  19250. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_lo;
  19251. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_hi;
  19252. /* discarded tx msdus byte cnt coz of time to live expiry */
  19253. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_lo;
  19254. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_hi;
  19255. /* TQM bypass frame cnt */
  19256. A_UINT32 tqm_bypass_frame_cnt_lo;
  19257. A_UINT32 tqm_bypass_frame_cnt_hi;
  19258. /* TQM bypass byte cnt */
  19259. A_UINT32 tqm_bypass_byte_cnt_lo;
  19260. A_UINT32 tqm_bypass_byte_cnt_hi;
  19261. } htt_stats_vdev_txrx_stats_hw_stats_tlv;
  19262. /* preserve old name alias for new name consistent with the tag name */
  19263. typedef htt_stats_vdev_txrx_stats_hw_stats_tlv
  19264. htt_t2h_vdev_txrx_stats_hw_stats_tlv;
  19265. /*
  19266. * MSG_TYPE => HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF
  19267. *
  19268. * @details
  19269. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF message is sent by the target in
  19270. * response to a SAWF_DEF_QUEUES_MAP_REPORT_REQ from the host.
  19271. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF will show which service class
  19272. * the default MSDU queues of each of the specified TIDs for the peer
  19273. * specified in the SAWF_DEF_QUEUES_MAP_REPORT_REQ message are linked to.
  19274. * If the default MSDU queues of a given TID within the peer are not linked
  19275. * to a service class, the svc_class_id field for that TID will have a
  19276. * 0xff HTT_SAWF_SVC_CLASS_INVALID_ID value to indicate the default MSDU
  19277. * queues for that TID are not mapped to any service class.
  19278. *
  19279. * |31 16|15 8|7 0|
  19280. * |------------------------------+--------------+--------------|
  19281. * | peer ID | reserved | msg type |
  19282. * |------------------------------+--------------+------+-------|
  19283. * | reserved | svc class ID | TID |
  19284. * |------------------------------------------------------------|
  19285. * ...
  19286. * |------------------------------------------------------------|
  19287. * | reserved | svc class ID | TID |
  19288. * |------------------------------------------------------------|
  19289. * Header fields:
  19290. * dword0 - b'7:0 - msg_type: This will be set to
  19291. * 0x2d (HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF)
  19292. * b'31:16 - peer ID
  19293. * dword1 - b'7:0 - TID
  19294. * b'15:8 - svc class ID
  19295. * (dword2, etc. same format as dword1)
  19296. */
  19297. #define HTT_SAWF_SVC_CLASS_INVALID_ID 0xff
  19298. PREPACK struct htt_t2h_sawf_def_queues_map_report_conf {
  19299. A_UINT32 msg_type :8,
  19300. reserved0 :8,
  19301. peer_id :16;
  19302. struct {
  19303. A_UINT32 tid :8,
  19304. svc_class_id :8,
  19305. reserved1 :16;
  19306. } tid_reports[1/*or more*/];
  19307. } POSTPACK;
  19308. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_HDR_BYTES 4 /* msg_type, peer_id */
  19309. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_ELEM_BYTES 4 /* TID, svc_class_id */
  19310. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M 0xFFFF0000
  19311. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S 16
  19312. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_GET(_var) \
  19313. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M) >> \
  19314. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)
  19315. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_SET(_var, _val) \
  19316. do { \
  19317. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID, _val); \
  19318. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)); \
  19319. } while (0)
  19320. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M 0x000000FF
  19321. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S 0
  19322. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_GET(_var) \
  19323. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M) >> \
  19324. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)
  19325. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_SET(_var, _val) \
  19326. do { \
  19327. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID, _val); \
  19328. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)); \
  19329. } while (0)
  19330. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M 0x0000FF00
  19331. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S 8
  19332. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_GET(_var) \
  19333. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M) >> \
  19334. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)
  19335. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_SET(_var, _val) \
  19336. do { \
  19337. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID, _val); \
  19338. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)); \
  19339. } while (0)
  19340. /*
  19341. * MSG_TYPE => HTT_T2H_SAWF_MSDUQ_INFO_IND
  19342. *
  19343. * @details
  19344. * When SAWF is enabled and a flow is mapped to a policy during the traffic
  19345. * flow if the flow is seen the associated service class is conveyed to the
  19346. * target via TCL Data Command. Target on the other hand internally creates the
  19347. * MSDUQ. Once the target creates the MSDUQ the target sends the information
  19348. * of the newly created MSDUQ and some other identifiers to uniquely identity
  19349. * the newly created MSDUQ
  19350. *
  19351. * |31 27| 24|23 16|15|14 11|10|9 8|7 4|3 0|
  19352. * |------------------------------+------------------------+--------------|
  19353. * | peer ID | HTT qtype | msg type |
  19354. * |---------------------------------+--------------+--+---+-------+------|
  19355. * | reserved |AST list index|FO|WC | HLOS | remap|
  19356. * | | | | | TID | TID |
  19357. * |---------------------+------------------------------------------------|
  19358. * | reserved1 | tgt_opaque_id |
  19359. * |---------------------+------------------------------------------------|
  19360. *
  19361. * Header fields:
  19362. *
  19363. * dword0 - b'7:0 - msg_type: This will be set to
  19364. * 0x2e (HTT_T2H_SAWF_MSDUQ_INFO_IND)
  19365. * b'15:8 - HTT qtype
  19366. * b'31:16 - peer ID
  19367. *
  19368. * dword1 - b'3:0 - remap TID, as assigned in firmware
  19369. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  19370. * hlos_tid : Common to Lithium and Beryllium
  19371. * b'9:8 - who_classify_info_sel (WC), as sent by host in
  19372. * TCL Data Command : Beryllium
  19373. * b10 - flow_override (FO), as sent by host in
  19374. * TCL Data Command: Beryllium
  19375. * b11:14 - ast_list_idx
  19376. * Array index into the list of extension AST entries
  19377. * (not the actual AST 16-bit index).
  19378. * The ast_list_idx is one-based, with the following
  19379. * range of values:
  19380. * - legacy targets supporting 16 user-defined
  19381. * MSDU queues: 1-2
  19382. * - legacy targets supporting 48 user-defined
  19383. * MSDU queues: 1-6
  19384. * - new targets: 0 (peer_id is used instead)
  19385. * Note that since ast_list_idx is one-based,
  19386. * the host will need to subtract 1 to use it as an
  19387. * index into a list of extension AST entries.
  19388. * b15:31 - reserved
  19389. *
  19390. * dword2 - b'23:0 - tgt_opaque_id Opaque Tx flow number which is a
  19391. * unique MSDUQ id in firmware
  19392. * b'24:31 - reserved1
  19393. */
  19394. PREPACK struct htt_t2h_sawf_msduq_event {
  19395. A_UINT32 msg_type : 8,
  19396. htt_qtype : 8,
  19397. peer_id :16;
  19398. A_UINT32 remap_tid : 4,
  19399. hlos_tid : 4,
  19400. who_classify_info_sel : 2,
  19401. flow_override : 1,
  19402. ast_list_idx : 4,
  19403. reserved :17;
  19404. A_UINT32 tgt_opaque_id :24,
  19405. reserved1 : 8;
  19406. } POSTPACK;
  19407. #define HTT_SAWF_MSDUQ_INFO_SIZE (sizeof(struct htt_t2h_sawf_msduq_event))
  19408. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M 0x0000FF00
  19409. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S 8
  19410. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_GET(_var) \
  19411. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M) >> \
  19412. HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S)
  19413. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_SET(_var, _val) \
  19414. do { \
  19415. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE, _val); \
  19416. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S));\
  19417. } while (0)
  19418. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M 0xFFFF0000
  19419. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S 16
  19420. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_GET(_var) \
  19421. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M) >> \
  19422. HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)
  19423. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_SET(_var, _val) \
  19424. do { \
  19425. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID, _val); \
  19426. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)); \
  19427. } while (0)
  19428. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M 0x0000000F
  19429. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S 0
  19430. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_GET(_var) \
  19431. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M) >> \
  19432. HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)
  19433. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_SET(_var, _val) \
  19434. do { \
  19435. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID, _val); \
  19436. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)); \
  19437. } while (0)
  19438. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M 0x000000F0
  19439. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S 4
  19440. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_GET(_var) \
  19441. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M) >> \
  19442. HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)
  19443. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_SET(_var, _val) \
  19444. do { \
  19445. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID, _val); \
  19446. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)); \
  19447. } while (0)
  19448. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M 0x00000300
  19449. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S 8
  19450. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_GET(_var) \
  19451. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M) >> \
  19452. HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)
  19453. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_SET(_var, _val) \
  19454. do { \
  19455. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL, _val); \
  19456. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)); \
  19457. } while (0)
  19458. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M 0x00000400
  19459. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S 10
  19460. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_GET(_var) \
  19461. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M) >> \
  19462. HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)
  19463. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_SET(_var, _val) \
  19464. do { \
  19465. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE, _val); \
  19466. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)); \
  19467. } while (0)
  19468. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M 0x00007800
  19469. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S 11
  19470. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_GET(_var) \
  19471. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M) >> \
  19472. HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)
  19473. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_SET(_var, _val) \
  19474. do { \
  19475. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX, _val); \
  19476. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)); \
  19477. } while (0)
  19478. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M 0x00FFFFFF
  19479. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S 0
  19480. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_GET(_var) \
  19481. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M) >> \
  19482. HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)
  19483. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_SET(_var, _val) \
  19484. do { \
  19485. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID, _val); \
  19486. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)); \
  19487. } while (0)
  19488. /**
  19489. * @brief target -> PPDU id format indication
  19490. *
  19491. * MSG_TYPE => HTT_T2H_PPDU_ID_FMT_IND
  19492. *
  19493. * @details
  19494. * The following field definitions describe the format of the HTT target
  19495. * to host PPDU ID format indication message.
  19496. * hwsch_cmd_id :- A number per ring, increases by one with each HWSCH command.
  19497. * ring_id :- HWSCH ring id in which this PPDU was enqueued.
  19498. * seq_idx :- Sequence control index of this PPDU.
  19499. * link_id :- HW link ID of the link in which the PPDU was enqueued.
  19500. * seq_cmd_type:- WHAL_TXSEND_FTYPE (SU Data, MU Data, SGEN frames etc.)
  19501. * tqm_cmd:-
  19502. *
  19503. * |31 27|26 22|21 17| 16 |15 11|10 8|7 6|5 1| 0 |
  19504. * |--------------------------------------------------+------------------------|
  19505. * | rsvd0 | msg type |
  19506. * |-----+----------+----------+---------+-----+----------+----------+---------|
  19507. * |rsvd2|ring_id OF|ring_id NB|ring_id V|rsvd1|cmd_id OF |cmd_id NB |cmd_id V |
  19508. * |-----+----------+----------+---------+-----+----------+----------+---------|
  19509. * |rsvd4|link_id OF|link_id NB|link_id V|rsvd3|seq_idx OF|seq_idx NB|seq_idx V|
  19510. * |-----+----------+----------+---------+-----+----------+----------+---------|
  19511. * |rsvd6|tqm_cmd OF|tqm_cmd NB|tqm_cmd V|rsvd5|seq_cmd OF|seq_cmd NB|seq_cmd V|
  19512. * |-----+----------+----------+---------+-----+----------+----------+---------|
  19513. * |rsvd8| crc OF | crc NB | crc V |rsvd7|mac_id OF |mac_id NB |mac_id V |
  19514. * |-----+----------+----------+---------+-----+----------+----------+---------|
  19515. * Where: OF = bit offset, NB = number of bits, V = valid
  19516. * The message is interpreted as follows:
  19517. *
  19518. * dword0 - b'7:0 - msg_type: This will be set to
  19519. * HTT_T2H_PPDU_ID_FMT_IND
  19520. * value: 0x30
  19521. *
  19522. * dword0 - b'31:8 - reserved
  19523. *
  19524. * dword1 - b'0:0 - field to indicate whether hwsch_cmd_id is valid or not
  19525. *
  19526. * dword1 - b'5:1 - number of bits in hwsch_cmd_id
  19527. *
  19528. * dword1 - b'10:6 - offset of hwsch_cmd_id (in number of bits)
  19529. *
  19530. * dword1 - b'15:11 - reserved for future use
  19531. *
  19532. * dword1 - b'16:16 - field to indicate whether ring_id is valid or not
  19533. *
  19534. * dword1 - b'21:17 - number of bits in ring_id
  19535. *
  19536. * dword1 - b'26:22 - offset of ring_id (in number of bits)
  19537. *
  19538. * dword1 - b'31:27 - reserved for future use
  19539. *
  19540. * dword2 - b'0:0 - field to indicate whether sequence index is valid or not
  19541. *
  19542. * dword2 - b'5:1 - number of bits in sequence index
  19543. *
  19544. * dword2 - b'10:6 - offset of sequence index (in number of bits)
  19545. *
  19546. * dword2 - b'15:11 - reserved for future use
  19547. *
  19548. * dword2 - b'16:16 - field to indicate whether link_id is valid or not
  19549. *
  19550. * dword2 - b'21:17 - number of bits in link_id
  19551. *
  19552. * dword2 - b'26:22 - offset of link_id (in number of bits)
  19553. *
  19554. * dword2 - b'31:27 - reserved for future use
  19555. *
  19556. * dword3 - b'0:0 - field to indicate whether seq_cmd_type is valid or not
  19557. *
  19558. * dword3 - b'5:1 - number of bits in seq_cmd_type
  19559. *
  19560. * dword3 - b'10:6 - offset of seq_cmd_type (in number of bits)
  19561. *
  19562. * dword3 - b'15:11 - reserved for future use
  19563. *
  19564. * dword3 - b'16:16 - field to indicate whether tqm_cmd is valid or not
  19565. *
  19566. * dword3 - b'21:17 - number of bits in tqm_cmd
  19567. *
  19568. * dword3 - b'26:22 - offset of tqm_cmd (in number of bits)
  19569. *
  19570. * dword3 - b'31:27 - reserved for future use
  19571. *
  19572. * dword4 - b'0:0 - field to indicate whether mac_id is valid or not
  19573. *
  19574. * dword4 - b'5:1 - number of bits in mac_id
  19575. *
  19576. * dword4 - b'10:6 - offset of mac_id (in number of bits)
  19577. *
  19578. * dword4 - b'15:11 - reserved for future use
  19579. *
  19580. * dword4 - b'16:16 - field to indicate whether crc is valid or not
  19581. *
  19582. * dword4 - b'21:17 - number of bits in crc
  19583. *
  19584. * dword4 - b'26:22 - offset of crc (in number of bits)
  19585. *
  19586. * dword4 - b'31:27 - reserved for future use
  19587. *
  19588. */
  19589. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M 0x00000001
  19590. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S 0
  19591. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M 0x0000003E
  19592. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S 1
  19593. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M 0x000007C0
  19594. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S 6
  19595. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M 0x00010000
  19596. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S 16
  19597. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M 0x003E0000
  19598. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S 17
  19599. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M 0x07C00000
  19600. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S 22
  19601. /* macros for accessing lower 16 bits in dword */
  19602. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0(word, value) \
  19603. do { \
  19604. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS15_0, value); \
  19605. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S; \
  19606. } while (0)
  19607. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS15_0(word) \
  19608. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S)
  19609. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0(word, value) \
  19610. do { \
  19611. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS15_0, value); \
  19612. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S; \
  19613. } while (0)
  19614. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS15_0(word) \
  19615. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S)
  19616. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0(word, value) \
  19617. do { \
  19618. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0, value); \
  19619. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S; \
  19620. } while (0)
  19621. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS15_0(word) \
  19622. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S)
  19623. /* macros for accessing upper 16 bits in dword */
  19624. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16(word, value) \
  19625. do { \
  19626. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS31_16, value); \
  19627. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S; \
  19628. } while (0)
  19629. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS31_16(word) \
  19630. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S)
  19631. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16(word, value) \
  19632. do { \
  19633. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS31_16, value); \
  19634. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S; \
  19635. } while (0)
  19636. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS31_16(word) \
  19637. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S)
  19638. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16(word, value) \
  19639. do { \
  19640. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16, value); \
  19641. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S; \
  19642. } while (0)
  19643. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS31_16(word) \
  19644. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S)
  19645. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_VALID_SET \
  19646. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19647. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_BITS_SET \
  19648. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19649. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET_SET \
  19650. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19651. #define HTT_PPDU_ID_FMT_IND_RING_ID_VALID_SET \
  19652. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19653. #define HTT_PPDU_ID_FMT_IND_RING_ID_BITS_SET \
  19654. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19655. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET_SET \
  19656. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19657. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_VALID_SET \
  19658. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19659. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_BITS_SET \
  19660. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19661. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET_SET \
  19662. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19663. #define HTT_PPDU_ID_FMT_IND_LINK_ID_VALID_SET \
  19664. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19665. #define HTT_PPDU_ID_FMT_IND_LINK_ID_BITS_SET \
  19666. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19667. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET_SET \
  19668. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19669. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_VALID_SET \
  19670. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19671. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_BITS_SET \
  19672. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19673. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET_SET \
  19674. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19675. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_VALID_SET \
  19676. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19677. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_BITS_SET \
  19678. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19679. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET_SET \
  19680. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19681. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_VALID_SET \
  19682. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  19683. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_BITS_SET \
  19684. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  19685. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_OFFSET_SET \
  19686. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  19687. #define HTT_PPDU_ID_FMT_IND_CRC_VALID_SET \
  19688. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  19689. #define HTT_PPDU_ID_FMT_IND_CRC_BITS_SET \
  19690. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  19691. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET_SET \
  19692. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  19693. /* offsets in number dwords */
  19694. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET 1
  19695. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET 1
  19696. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET 2
  19697. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET 2
  19698. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET 3
  19699. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET 3
  19700. #define HTT_PPDU_ID_FMT_IND_MAC_ID_OFFSET 4
  19701. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET 4
  19702. typedef struct {
  19703. A_UINT32 msg_type: 8, /* bits 7:0 */
  19704. rsvd0: 24;/* bits 31:8 */
  19705. A_UINT32 hwsch_cmd_id_valid: 1, /* bits 0:0 */
  19706. hwsch_cmd_id_bits: 5, /* bits 5:1 */
  19707. hwsch_cmd_id_offset: 5, /* bits 10:6 */
  19708. rsvd1: 5, /* bits 15:11 */
  19709. ring_id_valid: 1, /* bits 16:16 */
  19710. ring_id_bits: 5, /* bits 21:17 */
  19711. ring_id_offset: 5, /* bits 26:22 */
  19712. rsvd2: 5; /* bits 31:27 */
  19713. A_UINT32 seq_idx_valid: 1, /* bits 0:0 */
  19714. seq_idx_bits: 5, /* bits 5:1 */
  19715. seq_idx_offset: 5, /* bits 10:6 */
  19716. rsvd3: 5, /* bits 15:11 */
  19717. link_id_valid: 1, /* bits 16:16 */
  19718. link_id_bits: 5, /* bits 21:17 */
  19719. link_id_offset: 5, /* bits 26:22 */
  19720. rsvd4: 5; /* bits 31:27 */
  19721. A_UINT32 seq_cmd_type_valid: 1, /* bits 0:0 */
  19722. seq_cmd_type_bits: 5, /* bits 5:1 */
  19723. seq_cmd_type_offset: 5, /* bits 10:6 */
  19724. rsvd5: 5, /* bits 15:11 */
  19725. tqm_cmd_valid: 1, /* bits 16:16 */
  19726. tqm_cmd_bits: 5, /* bits 21:17 */
  19727. tqm_cmd_offset: 5, /* bits 26:12 */
  19728. rsvd6: 5; /* bits 31:27 */
  19729. A_UINT32 mac_id_valid: 1, /* bits 0:0 */
  19730. mac_id_bits: 5, /* bits 5:1 */
  19731. mac_id_offset: 5, /* bits 10:6 */
  19732. rsvd8: 5, /* bits 15:11 */
  19733. crc_valid: 1, /* bits 16:16 */
  19734. crc_bits: 5, /* bits 21:17 */
  19735. crc_offset: 5, /* bits 26:12 */
  19736. rsvd9: 5; /* bits 31:27 */
  19737. } htt_t2h_ppdu_id_fmt_ind_t;
  19738. /**
  19739. * @brief target -> host RX_CCE_SUPER_RULE setup done message
  19740. *
  19741. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE
  19742. *
  19743. * @details
  19744. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE message is sent by the target
  19745. * when RX_CCE_SUPER_RULE setup is done
  19746. *
  19747. * This message shows the configuration results after the setup operation.
  19748. * It will always be sent to host.
  19749. * The message would appear as follows:
  19750. *
  19751. * |31 24|23 16|15 8|7 0|
  19752. * |-----------------+-----------------+----------------+----------------|
  19753. * | result | response_type | pdev_id | msg_type |
  19754. * |---------------------------------------------------------------------|
  19755. *
  19756. * The message is interpreted as follows:
  19757. * dword0 - b'0:7 - msg_type: This will be set to 0x33
  19758. * (HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE)
  19759. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is setup on
  19760. * b'16:23 - response_type: Indicate the response type of this setup
  19761. * done msg
  19762. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE,
  19763. * response to HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  19764. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  19765. * response to HTT_RX_CCE_SUPER_RULE_INSTALL
  19766. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  19767. * response to HTT_RX_CCE_SUPER_RULE_RELEASE
  19768. * b'24:31 - result: Indicate result of setup operation
  19769. * For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE:
  19770. * b'24 - is_rule_enough: indicate if there are
  19771. * enough free cce rule slots
  19772. * 0: not enough
  19773. * 1: enough
  19774. * b'25:31 - avail_rule_num: indicate the number of
  19775. * remaining free cce rule slots, only makes sense
  19776. * when is_rule_enough = 0
  19777. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE:
  19778. * b'24 - cfg_result_0: indicate the config result
  19779. * of RX_CCE_SUPER_RULE_0
  19780. * 0: Install/Uninstall fails
  19781. * 1: Install/Uninstall succeeds
  19782. * b'25 - cfg_result_1: indicate the config result
  19783. * of RX_CCE_SUPER_RULE_1
  19784. * 0: Install/Uninstall fails
  19785. * 1: Install/Uninstall succeeds
  19786. * b'26:31 - reserved
  19787. * For HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE:
  19788. * b'24 - cfg_result_0: indicate the config result
  19789. * of RX_CCE_SUPER_RULE_0
  19790. * 0: Release fails
  19791. * 1: Release succeeds
  19792. * b'25 - cfg_result_1: indicate the config result
  19793. * of RX_CCE_SUPER_RULE_1
  19794. * 0: Release fails
  19795. * 1: Release succeeds
  19796. * b'26:31 - reserved
  19797. */
  19798. enum htt_rx_cce_super_rule_setup_done_response_type {
  19799. HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE = 0,
  19800. HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  19801. HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  19802. /*All reply type should be before this*/
  19803. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_RESPONSE,
  19804. };
  19805. PREPACK struct htt_rx_cce_super_rule_setup_done_t {
  19806. A_UINT8 msg_type;
  19807. A_UINT8 pdev_id;
  19808. A_UINT8 response_type;
  19809. union {
  19810. struct {
  19811. /* For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE */
  19812. A_UINT8 is_rule_enough: 1,
  19813. avail_rule_num: 7;
  19814. };
  19815. struct {
  19816. /*
  19817. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE and
  19818. * HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE
  19819. */
  19820. A_UINT8 cfg_result_0: 1,
  19821. cfg_result_1: 1,
  19822. rsvd: 6;
  19823. };
  19824. } result;
  19825. } POSTPACK;
  19826. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_SZ (sizeof(struct htt_rx_cce_super_rule_setup_done_t))
  19827. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M 0x0000ff00
  19828. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S 8
  19829. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_GET(_var) \
  19830. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M) >> \
  19831. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)
  19832. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  19833. do { \
  19834. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID, _val); \
  19835. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)); \
  19836. } while (0)
  19837. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M 0x00ff0000
  19838. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S 16
  19839. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_GET(_var) \
  19840. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M) >> \
  19841. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)
  19842. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_SET(_var, _val) \
  19843. do { \
  19844. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE, _val); \
  19845. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)); \
  19846. } while (0)
  19847. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M 0xff000000
  19848. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S 24
  19849. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_GET(_var) \
  19850. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M) >> \
  19851. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)
  19852. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_SET(_var, _val) \
  19853. do { \
  19854. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT, _val); \
  19855. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)); \
  19856. } while (0)
  19857. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M 0x01000000
  19858. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S 24
  19859. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_GET(_var) \
  19860. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M) >> \
  19861. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)
  19862. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_SET(_var, _val) \
  19863. do { \
  19864. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH, _val); \
  19865. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)); \
  19866. } while (0)
  19867. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M 0xFE000000
  19868. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S 25
  19869. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_GET(_var) \
  19870. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M) >> \
  19871. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)
  19872. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_SET(_var, _val) \
  19873. do { \
  19874. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM, _val); \
  19875. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)); \
  19876. } while (0)
  19877. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M 0x01000000
  19878. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S 24
  19879. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_GET(_var) \
  19880. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M) >> \
  19881. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)
  19882. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_SET(_var, _val) \
  19883. do { \
  19884. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0, _val); \
  19885. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)); \
  19886. } while (0)
  19887. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M 0x02000000
  19888. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S 25
  19889. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_GET(_var) \
  19890. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M) >> \
  19891. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)
  19892. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_SET(_var, _val) \
  19893. do { \
  19894. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1, _val); \
  19895. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)); \
  19896. } while (0)
  19897. /**
  19898. * @brief target -> host TX_LCE_SUPER_RULE setup done message
  19899. *
  19900. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP_DONE
  19901. *
  19902. * @details
  19903. * HTT_T2H_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP_DONE message is sent by the target
  19904. * when TX_SUPER_RULE setup is done.
  19905. *
  19906. * This message shows the configuration results after the setup operation.
  19907. * It will always be sent to host.
  19908. * The message would appear as follows:
  19909. *
  19910. * |31 24|23 16|15 8|7 0|
  19911. * |-----------------+-----------------+----------------+----------------|
  19912. * | reserved | response_type | pdev_id | msg_type |
  19913. * |---------------------------------------------------------------------|
  19914. * | tx_super_rule_result[0] |
  19915. * |---------------------------------------------------------------------|
  19916. * | tx_super_rule_result[1] |
  19917. * |---------------------------------------------------------------------|
  19918. * | tx_super_rule_result[2] |
  19919. * |---------------------------------------------------------------------|
  19920. *
  19921. * The message is interpreted as follows:
  19922. * dword0 - b'0:7 - msg_type: This will be set to 0x3b
  19923. * (HTT_T2H_MSG_TYPE_TX_LCE_SUPER_RULE_SETUP_DONE)
  19924. * b'8:15 - pdev_id: Identify which pdev TX_SUPER_RULE is setup on
  19925. * b'16:23 - response_type: Indicate the response type of this setup
  19926. * done msg
  19927. * 0: HTT_TX_LCE_SUPER_RULE_INSTALL_RESPONSE,
  19928. * response to HTT_TX_LCE_SUPER_RULE_INSTALL
  19929. * 1: HTT_TX_LCE_SUPER_RULE_RELEASE_RESPONSE,
  19930. * response to HTT_TX_LCE_SUPER_RULE_RELEASE or
  19931. * FW internal trigger on LCE rule release
  19932. * b'24:31 - reserved:
  19933. *
  19934. * Each tx_super_rule_result structure would appear as follows:
  19935. * |31 24|23 16|15 8|7 0|
  19936. * |---------------------------------------------------------------------|
  19937. * | is_valid | result | l4_dst_port |
  19938. * |---------------------------------------------------------------------|
  19939. *
  19940. * dword0 - b'0:15 - l4_dst_port: destination port corresponding to rule
  19941. * which is added/released
  19942. * b'16:23 - result: Indicate the result of the operation based on
  19943. * the message header's "response_type"
  19944. * For HTT_TX_LCE_SUPER_RULE_INSTALL_RESPONSE:
  19945. * 0: HTT_TX_LCE_SUPER_RULE_INSTALL_FAIL
  19946. * 1: HTT_TX_LCE_SUPER_RULE_INSTALL_SUCCESS
  19947. * For HTT_TX_LCE_SUPER_RULE_RELEASE_RESPONSE:
  19948. * 0: HTT_TX_LCE_SUPER_RULE_RELEASE_FAIL
  19949. * 1: HTT_TX_LCE_SUPER_RULE_RELEASE_SUCCESS
  19950. * 2: HTT_TX_LCE_SUPER_RULE_RELEASE_SUCCESS_HIGH_TPUT
  19951. *
  19952. * The tx_super_rule_result[1] structure is similar.
  19953. * The tx_super_rule_result[2] structure is similar.
  19954. */
  19955. enum htt_tx_lce_super_rule_setup_done_response_type {
  19956. /* Two LCE rules operation responses */
  19957. HTT_TX_LCE_SUPER_RULE_INSTALL_RESPONSE = 0,
  19958. HTT_TX_LCE_SUPER_RULE_RELEASE_RESPONSE,
  19959. /* All reply type should be before this */
  19960. HTT_TX_LCE_RULE_SETUP_INVALID_RESPONSE,
  19961. };
  19962. enum htt_tx_super_rule_install_response_result {
  19963. HTT_TX_LCE_SUPER_RULE_INSTALL_FAIL = 0,
  19964. HTT_TX_LCE_SUPER_RULE_INSTALL_SUCCESS,
  19965. };
  19966. enum htt_tx_super_rule_release_response_result{
  19967. HTT_TX_LCE_SUPER_RULE_RELEASE_FAIL = 0,
  19968. HTT_TX_LCE_SUPER_RULE_RELEASE_SUCCESS,
  19969. HTT_TX_LCE_SUPER_RULE_RELEASE_SUCCESS_HIGH_TPUT,
  19970. };
  19971. typedef struct {
  19972. A_UINT32 l4_dst_port: 16,
  19973. /* result:
  19974. * htt_tx_super_rule_install_response_result or
  19975. * htt_tx_super_rule_release_response_result
  19976. */
  19977. result: 8,
  19978. is_valid: 8;
  19979. } htt_tx_lce_super_rule_result_t;
  19980. PREPACK struct htt_tx_lce_super_rule_setup_done_t {
  19981. A_UINT8 msg_type;
  19982. A_UINT8 pdev_id;
  19983. A_UINT8 response_type; /* htt_tx_lce_super_rule_setup_done_response_type */
  19984. A_UINT8 reserved;
  19985. htt_tx_lce_super_rule_result_t tx_super_rule_result[HTT_TX_LCE_SUPER_RULE_SETUP_NUM];
  19986. } POSTPACK;
  19987. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_SZ (sizeof(struct htt_tx_lce_super_rule_setup_done_t))
  19988. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M 0x0000ff00
  19989. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S 8
  19990. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_GET(_var) \
  19991. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M) >> \
  19992. HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)
  19993. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  19994. do { \
  19995. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID, _val); \
  19996. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)); \
  19997. } while (0)
  19998. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M 0x00ff0000
  19999. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S 16
  20000. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_GET(_var) \
  20001. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M) >> \
  20002. HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)
  20003. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_SET(_var, _val) \
  20004. do { \
  20005. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE, _val); \
  20006. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)); \
  20007. } while (0)
  20008. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_M 0x0000ffff
  20009. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_S 0
  20010. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_GET(_var) \
  20011. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_M) >> \
  20012. HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_S)
  20013. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_SET(_var, _val) \
  20014. do { \
  20015. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT, _val); \
  20016. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_L4_DST_PORT_S)); \
  20017. } while (0)
  20018. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_M 0x00ff0000
  20019. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_S 16
  20020. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_GET(_var) \
  20021. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_M) >> \
  20022. HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_S)
  20023. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_SET(_var, _val) \
  20024. do { \
  20025. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT, _val); \
  20026. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_RESULT_S)); \
  20027. } while (0)
  20028. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_M 0xff000000
  20029. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_S 24
  20030. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_GET(_var) \
  20031. (((_var) & HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_M) >> \
  20032. HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_S)
  20033. #define HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_SET(_var, _val) \
  20034. do { \
  20035. HTT_CHECK_SET_VAL(HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID, _val); \
  20036. ((_var) |= ((_val) << HTT_TX_LCE_SUPER_RULE_SETUP_DONE_IS_VALID_S)); \
  20037. } while (0)
  20038. /**
  20039. * THE BELOW MESSAGE HAS BEEN DEPRECATED
  20040. *======================================
  20041. * @brief target -> host CoDel MSDU queue latencies array configuration
  20042. *
  20043. * MSG_TYPE => HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND
  20044. *
  20045. * @details
  20046. * The HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND message is used
  20047. * by the target to inform the host of the location and size of the DDR array of
  20048. * per MSDU queue latency metrics. This array is updated by the host and
  20049. * read by the target. The target uses these metric values to determine
  20050. * which MSDU queues have latencies exceeding their CoDel latency target.
  20051. *
  20052. * |31 16|15 8|7 0|
  20053. * |-------------------------------------------+----------|
  20054. * | number of array elements | reserved | MSG_TYPE |
  20055. * |-------------------------------------------+----------|
  20056. * | array physical address, low bits |
  20057. * |------------------------------------------------------|
  20058. * | array physical address, high bits |
  20059. * |------------------------------------------------------|
  20060. * Header fields:
  20061. * - MSG_TYPE
  20062. * Bits 7:0
  20063. * Purpose: Identifies this as a CoDel MSDU queue latencies
  20064. * array configuration message.
  20065. * Value: (HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND)
  20066. * - NUM_ELEM
  20067. * Bits 31:16
  20068. * Purpose: Inform the host of the length of the MSDU queue latencies array.
  20069. * Value: Specifies the number of elements in the MSDU queue latency
  20070. * metrics array. This value is the same as the maximum number of
  20071. * MSDU queues supported by the target.
  20072. * Since each array element is 16 bits, the size in bytes of the
  20073. * MSDU queue latency metrics array is twice the number of elements.
  20074. * - PADDR_LOW
  20075. * Bits 31:0
  20076. * Purpose: Inform the host of the MSDU queue latencies array's location.
  20077. * Value: Lower 32 bits of the physical address of the MSDU queue latency
  20078. * metrics array.
  20079. * - PADDR_HIGH
  20080. * Bits 31:0
  20081. * Purpose: Inform the host of the MSDU queue latencies array's location.
  20082. * Value: Upper 32 bits of the physical address of the MSDU queue latency
  20083. * metrics array.
  20084. */
  20085. typedef struct {
  20086. A_UINT32 msg_type: 8, /* bits 7:0 */
  20087. reserved: 8, /* bits 15:8 */
  20088. num_elem: 16; /* bits 31:16 */
  20089. A_UINT32 paddr_low;
  20090. A_UINT32 paddr_high;
  20091. } htt_t2h_codel_msduq_latencies_array_cfg_int_t; /* DEPRECATED */
  20092. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_SIZE 12 /* bytes */
  20093. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M 0xffff0000
  20094. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S 16
  20095. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_GET(_var) \
  20096. (((_var) & HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M) >> \
  20097. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)
  20098. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_SET(_var, _val) \
  20099. do { \
  20100. HTT_CHECK_SET_VAL( \
  20101. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM, _val); \
  20102. ((_var) |= ((_val) << \
  20103. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)); \
  20104. } while (0)
  20105. /*
  20106. * This CoDel MSDU queue latencies array whose location and number of
  20107. * elements are specified by this HTT_T2H message consists of 16-bit elements
  20108. * that each specify a statistical summary (min) of a MSDU queue's latency,
  20109. * using milliseconds units.
  20110. */
  20111. #define HTT_CODEL_MSDUQ_LATENCIES_ARRAY_ELEM_BYTES 2
  20112. /**
  20113. * @brief target -> host rx completion indication message definition
  20114. *
  20115. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DATA_IND
  20116. *
  20117. * @details
  20118. * The following diagram shows the format of the Rx completion indication sent
  20119. * from the target to the host
  20120. *
  20121. * |31|29|28 24|23 12|11 9|8| 7|6|5|4|3|2|1|0|
  20122. * |---------------+----------------------------+----------------|
  20123. * | vdev_id | peer_id | msg_type |
  20124. * hdr: |---------------+--------------------------+-+----------------|
  20125. * | rsvd0 |F| msdu_cnt |
  20126. * pyld: |==========================================+=+================|
  20127. * MSDU 0 | buf addr lo (bits 31:0) |
  20128. * |-----+--------------------------------------+----------------|
  20129. * |rsvd1| SW buffer cookie | buf addr hi |
  20130. * |--+--+-----------------------------+--------+--+-+-+-+-+-+-+-|
  20131. * |R2| W| MSDU length | TID |MC|D|S|C|L|F|R|M|
  20132. * |-------------------------------------------------+---------+-|
  20133. * | rsvd3 | err info|E|
  20134. * |=================================================+=========+=|
  20135. * MSDU 1 | buf addr lo (bits 31:0) |
  20136. * : ... :
  20137. * | rsvd3 | err info|E|
  20138. * |-------------------------------------------------------------|
  20139. * Where:
  20140. * F = fragment
  20141. * M = MPDU retry bit
  20142. * R = raw MPDU frame
  20143. * F = first MSDU in MPDU
  20144. * L = last MSDU in MPDU
  20145. * C = MSDU continuation
  20146. * S = Souce Addr is valid
  20147. * D = Dest Addr is valid
  20148. * MC = Dest Addr is multicast / broadcast
  20149. * W = is first MSDU after WoW wakeup
  20150. * R2 = rsvd2
  20151. * E = error valid
  20152. */
  20153. /* htt_t2h_rx_data_msdu_err:
  20154. * To be filled in "htt_t2h_rx_data_msdu_info.error_info" field
  20155. * when FW forwards MSDU to host.
  20156. */
  20157. typedef enum htt_t2h_rx_data_msdu_err {
  20158. /* ERR_DECRYPT:
  20159. * FW sets this when rxdma_error_code = <enum 3 rxdma_decrypt_err>.
  20160. * host maintains error stats, recycles buffer.
  20161. */
  20162. HTT_RXDATA_ERR_DECRYPT = 0,
  20163. /* ERR_TKIP_MIC:
  20164. * FW sets this when rxdma_error_code = <enum 4 rxdma_tkip_mic_err>.
  20165. * Host maintains error stats, recycles buffer, sends notification to
  20166. * middleware.
  20167. */
  20168. HTT_RXDATA_ERR_TKIP_MIC = 1,
  20169. /* ERR_UNENCRYPTED:
  20170. * FW sets this when rxdma_error_code = <enum 5 rxdma_unecrypted_err>.
  20171. * Host maintains error stats, recycles buffer.
  20172. */
  20173. HTT_RXDATA_ERR_UNENCRYPTED = 2,
  20174. /* ERR_MSDU_LIMIT:
  20175. * FW sets this when rxdma_error_code = <enum 7 rxdma_msdu_limit_err>.
  20176. * Host maintains error stats, recycles buffer.
  20177. */
  20178. HTT_RXDATA_ERR_MSDU_LIMIT = 3,
  20179. /* ERR_FLUSH_REQUEST:
  20180. * FW sets this when rxdma_error_code = <enum 13 rxdma_flush_request>.
  20181. * Host maintains error stats, recycles buffer.
  20182. */
  20183. HTT_RXDATA_ERR_FLUSH_REQUEST = 4,
  20184. /* ERR_OOR:
  20185. * FW full reorder layer maps this error to <enum 7 regular_frame_OOR>.
  20186. * Host maintains error stats, recycles buffer mainly for low
  20187. * TCP KPI debugging.
  20188. */
  20189. HTT_RXDATA_ERR_OOR = 5,
  20190. /* ERR_2K_JUMP:
  20191. * FW full reorder layer maps this error to <enum 5 regular_frame_2k_jump>.
  20192. * Host maintains error stats, recycles buffer mainly for low
  20193. * TCP KPI debugging.
  20194. */
  20195. HTT_RXDATA_ERR_2K_JUMP = 6,
  20196. /* ERR_ZERO_LEN_MSDU:
  20197. * FW sets this error flag for a 0 length MSDU.
  20198. * Host maintains error stats, recycles buffer.
  20199. */
  20200. HTT_RXDATA_ERR_ZERO_LEN_MSDU = 7,
  20201. /* ERR_INVALID_PEER:
  20202. * FW sets this error flag when MSDU is recived from invalid PEER
  20203. * HOST decides to send DEAUTH or not, recyles buffer.
  20204. */
  20205. HTT_RXDATA_ERR_INVALID_PEER = 8,
  20206. /* add new error codes here */
  20207. HTT_RXDATA_ERR_MAX = 32
  20208. } htt_t2h_rx_data_msdu_err_e;
  20209. struct htt_t2h_rx_data_ind_t
  20210. {
  20211. A_UINT32 /* word 0 */
  20212. /* msg_type:
  20213. * Set to Rx data indication i.e. HTT_T2H_MSG_TYPE_RX_DATA_IND.
  20214. */
  20215. msg_type: 8,
  20216. peer_id: 16, /* This will provide peer data */
  20217. vdev_id: 8; /* This will provide vdev id info */
  20218. A_UINT32 /* word 1 */
  20219. /* msdu_cnt:
  20220. * Total number of MSDUs (htt_t2h_rx_data_msdu_info items) in message.
  20221. */
  20222. msdu_cnt: 8,
  20223. frag: 1, /* this bit will be set for 802.11 frag MPDU */
  20224. rsvd0: 23;
  20225. /* NOTE:
  20226. * To preserve backwards compatibility,
  20227. * no new fields can be added in this struct.
  20228. */
  20229. };
  20230. struct htt_t2h_rx_data_msdu_info
  20231. {
  20232. A_UINT32 /* word 0 */
  20233. buffer_addr_low : 32;
  20234. A_UINT32 /* word 1 */
  20235. buffer_addr_high : 8,
  20236. sw_buffer_cookie : 21,
  20237. /* fw_offloads_inspected:
  20238. * When reo_destination_indication is 6 in reo_entrance_ring
  20239. * of the RXDMA2REO MPDU upload, all the MSDUs that are part
  20240. * of the MPDU are inspected by FW offloads layer, subsequently
  20241. * the MSDUs are qualified to be host interested.
  20242. * In such case the fw_offloads_inspected is set to 1, else 0.
  20243. * This will assist host to not consider such MSDUs for FISA
  20244. * flow addition.
  20245. */
  20246. fw_offloads_inspected : 1,
  20247. rsvd1 : 2;
  20248. A_UINT32 /* word 2 */
  20249. mpdu_retry_bit : 1, /* used for stats maintenance */
  20250. raw_mpdu_frame : 1, /* used for pkt drop and processing */
  20251. first_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  20252. last_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  20253. msdu_continuation : 1, /* used for MSDU scatter/gather support */
  20254. sa_is_valid : 1, /* used for HW issue check in
  20255. * is_sa_da_idx_valid() */
  20256. da_is_valid : 1, /* used for HW issue check and
  20257. * intra-BSS forwarding */
  20258. da_is_mcbc : 1,
  20259. tid_info : 8, /* used for stats maintenance */
  20260. msdu_length : 14,
  20261. is_first_pkt_after_wkp : 1, /* indicates this is the first rx MSDU
  20262. * provided by fw after WoW exit */
  20263. rsvd2 : 1;
  20264. A_UINT32 /* word 3 */
  20265. error_valid : 1, /* Set if the MSDU has any error */
  20266. error_info : 5, /* If error_valid is TRUE, then refer to
  20267. * "htt_t2h_rx_data_msdu_err_e" for
  20268. * checking error reason. */
  20269. rsvd3 : 26;
  20270. /* NOTE:
  20271. * To preserve backwards compatibility,
  20272. * no new fields can be added in this struct.
  20273. */
  20274. };
  20275. /* HTT_RX_DATA_IND_HDR_SIZE: 2 4-byte words
  20276. * This is the size of htt_t2h_rx_data_ind_t alone which is fixed overhead
  20277. * for every Rx DATA IND sent by FW to host.
  20278. */
  20279. #define HTT_RX_DATA_IND_HDR_SIZE (2*4)
  20280. /* HTT_RX_DATA_MSDU_INFO_SIZE: 4 4-bytes words
  20281. * This is the size of each MSDU detail that will be piggybacked with the
  20282. * RX IND header.
  20283. */
  20284. #define HTT_RX_DATA_MSDU_INFO_SIZE (4*4)
  20285. /* member definitions of htt_t2h_rx_data_ind_t */
  20286. #define HTT_RX_DATA_IND_PEER_ID_M 0x00ffff00
  20287. #define HTT_RX_DATA_IND_PEER_ID_S 8
  20288. #define HTT_RX_DATA_IND_PEER_ID_SET(word, value) \
  20289. do { \
  20290. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_PEER_ID, value); \
  20291. (word) |= (value) << HTT_RX_DATA_IND_PEER_ID_S; \
  20292. } while (0)
  20293. #define HTT_RX_DATA_IND_PEER_ID_GET(word) \
  20294. (((word) & HTT_RX_DATA_IND_PEER_ID_M) >> HTT_RX_DATA_IND_PEER_ID_S)
  20295. #define HTT_RX_DATA_IND_VDEV_ID_M 0xff000000
  20296. #define HTT_RX_DATA_IND_VDEV_ID_S 24
  20297. #define HTT_RX_DATA_IND_VDEV_ID_SET(word, value) \
  20298. do { \
  20299. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_VDEV_ID, value); \
  20300. (word) |= (value) << HTT_RX_DATA_IND_VDEV_ID_S; \
  20301. } while (0)
  20302. #define HTT_RX_DATA_IND_VDEV_ID_GET(word) \
  20303. (((word) & HTT_RX_DATA_IND_VDEV_ID_M) >> HTT_RX_DATA_IND_VDEV_ID_S)
  20304. #define HTT_RX_DATA_IND_MSDU_CNT_M 0x000000ff
  20305. #define HTT_RX_DATA_IND_MSDU_CNT_S 0
  20306. #define HTT_RX_DATA_IND_MSDU_CNT_SET(word, value) \
  20307. do { \
  20308. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_MSDU_CNT, value); \
  20309. (word) |= (value) << HTT_RX_DATA_IND_MSDU_CNT_S; \
  20310. } while (0)
  20311. #define HTT_RX_DATA_IND_MSDU_CNT_GET(word) \
  20312. (((word) & HTT_RX_DATA_IND_MSDU_CNT_M) >> HTT_RX_DATA_IND_MSDU_CNT_S)
  20313. #define HTT_RX_DATA_IND_FRAG_M 0x00000100
  20314. #define HTT_RX_DATA_IND_FRAG_S 8
  20315. #define HTT_RX_DATA_IND_FRAG_SET(word, value) \
  20316. do { \
  20317. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_FRAG, value); \
  20318. (word) |= (value) << HTT_RX_DATA_IND_FRAG_S; \
  20319. } while (0)
  20320. #define HTT_RX_DATA_IND_FRAG_GET(word) \
  20321. (((word) & HTT_RX_DATA_IND_FRAG_M) >> HTT_RX_DATA_IND_FRAG_S)
  20322. /* member definitions of htt_t2h_rx_data_msdu_info */
  20323. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M 0xFFFFFFFF
  20324. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S 0
  20325. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M 0x000000FF
  20326. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S 0
  20327. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_SET(word, value) \
  20328. do { \
  20329. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW, value); \
  20330. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S; \
  20331. } while (0)
  20332. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_GET(word) \
  20333. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S)
  20334. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_SET(word, value) \
  20335. do { \
  20336. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH, value); \
  20337. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S; \
  20338. } while (0)
  20339. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_GET(word) \
  20340. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S)
  20341. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M 0x1FFFFF00
  20342. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S 8
  20343. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  20344. do { \
  20345. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE, value); \
  20346. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S; \
  20347. } while (0)
  20348. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_GET(word) \
  20349. (((word) & HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M) >> HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S)
  20350. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M 0x20000000
  20351. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S 29
  20352. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_SET(word, value) \
  20353. do { \
  20354. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED, value); \
  20355. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S; \
  20356. } while (0)
  20357. #define HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_GET(word) \
  20358. (((word) & HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_M) >> HTT_RX_DATA_MSDU_INFO_FW_OFFLOADS_INSPECTED_S)
  20359. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M 0x00000001
  20360. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S 0
  20361. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_SET(word, value) \
  20362. do { \
  20363. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT, value); \
  20364. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S; \
  20365. } while (0)
  20366. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_GET(word) \
  20367. (((word) & HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M) >> HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S)
  20368. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M 0x00000002
  20369. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S 1
  20370. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_SET(word, value) \
  20371. do { \
  20372. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME, value); \
  20373. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S; \
  20374. } while (0)
  20375. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_GET(word) \
  20376. (((word) & HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M) >> HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S)
  20377. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M 0x00000004
  20378. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S 2
  20379. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_SET(word, value) \
  20380. do { \
  20381. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU, value); \
  20382. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S; \
  20383. } while (0)
  20384. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_GET(word) \
  20385. (((word) & HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S)
  20386. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M 0x00000008
  20387. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S 3
  20388. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_SET(word, value) \
  20389. do { \
  20390. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU, value); \
  20391. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S; \
  20392. } while (0)
  20393. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_GET(word) \
  20394. (((word) & HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S)
  20395. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M 0x00000010
  20396. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S 4
  20397. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_SET(word, value) \
  20398. do { \
  20399. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION, value); \
  20400. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S; \
  20401. } while (0)
  20402. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_GET(word) \
  20403. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S)
  20404. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M 0x00000020
  20405. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S 5
  20406. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_SET(word, value) \
  20407. do { \
  20408. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SA_IS_VALID, value); \
  20409. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S; \
  20410. } while (0)
  20411. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_GET(word) \
  20412. (((word) & HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S)
  20413. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M 0x00000040
  20414. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S 6
  20415. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_SET(word, value) \
  20416. do { \
  20417. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_VALID, value); \
  20418. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S; \
  20419. } while (0)
  20420. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_GET(word) \
  20421. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S)
  20422. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M 0x00000080
  20423. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S 7
  20424. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_SET(word, value) \
  20425. do { \
  20426. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC, value); \
  20427. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S; \
  20428. } while (0)
  20429. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_GET(word) \
  20430. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S)
  20431. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_M 0x0000FF00
  20432. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_S 8
  20433. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_SET(word, value) \
  20434. do { \
  20435. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_TID_INFO, value); \
  20436. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_TID_INFO_S; \
  20437. } while (0)
  20438. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_GET(word) \
  20439. (((word) & HTT_RX_DATA_MSDU_INFO_TID_INFO_M) >> HTT_RX_DATA_MSDU_INFO_TID_INFO_S)
  20440. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M 0x3FFF0000
  20441. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S 16
  20442. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_SET(word, value) \
  20443. do { \
  20444. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH, value); \
  20445. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S; \
  20446. } while (0)
  20447. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_GET(word) \
  20448. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S)
  20449. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M 0x40000000
  20450. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S 30
  20451. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_SET(word, value) \
  20452. do { \
  20453. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP, value); \
  20454. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S; \
  20455. } while (0)
  20456. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_GET(word) \
  20457. (((word) & HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M) >> HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S)
  20458. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M 0x00000001
  20459. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S 0
  20460. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_SET(word, value) \
  20461. do { \
  20462. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_VALID, value); \
  20463. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S; \
  20464. } while (0)
  20465. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_GET(word) \
  20466. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S)
  20467. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M 0x0000001E
  20468. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S 1
  20469. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_SET(word, value) \
  20470. do { \
  20471. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_INFO, value); \
  20472. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S; \
  20473. } while (0)
  20474. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_GET(word) \
  20475. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S)
  20476. /**
  20477. * @brief target -> Primary peer migration message to host
  20478. *
  20479. * MSG_TYPE => HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  20480. *
  20481. * @details
  20482. * HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND message is sent by target
  20483. * to host to flush & set-up the RX rings to new primary peer
  20484. *
  20485. * The message would appear as follows:
  20486. *
  20487. * |31 16|15 12|11 8|7 0|
  20488. * |-------------------------------+---------+---------+--------------|
  20489. * | vdev ID | pdev ID | chip ID | msg type |
  20490. * |-------------------------------+---------+---------+--------------|
  20491. * | ML peer ID | SW peer ID |
  20492. * |-------------------------------+----------------------------------|
  20493. *
  20494. * The message is interpreted as follows:
  20495. * dword0 - b'0:7 - msg_type: This will be set to 0x37
  20496. * (HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND)
  20497. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  20498. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  20499. * as primary
  20500. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  20501. * as primary
  20502. *
  20503. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  20504. * chosen as primary
  20505. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  20506. * primary peer belongs.
  20507. */
  20508. typedef struct {
  20509. A_UINT32 msg_type: 8, /* bits 7:0 */
  20510. chip_id: 4, /* bits 11:8 */
  20511. pdev_id: 4, /* bits 15:12 */
  20512. vdev_id: 16; /* bits 31:16 */
  20513. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  20514. ml_peer_id: 16; /* bits 31:16 */
  20515. } htt_t2h_primary_link_peer_migrate_ind_t;
  20516. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  20517. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  20518. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  20519. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  20520. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  20521. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  20522. do { \
  20523. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  20524. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  20525. } while (0)
  20526. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  20527. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  20528. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  20529. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  20530. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  20531. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  20532. do { \
  20533. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  20534. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  20535. } while (0)
  20536. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  20537. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  20538. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  20539. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  20540. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  20541. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  20542. do { \
  20543. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  20544. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  20545. } while (0)
  20546. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  20547. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  20548. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  20549. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  20550. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  20551. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  20552. do { \
  20553. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  20554. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  20555. } while (0)
  20556. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  20557. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  20558. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  20559. (((_var) & HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  20560. HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  20561. #define HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  20562. do { \
  20563. HTT_CHECK_SET_VAL(HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  20564. ((_var) |= ((_val) << HTT_T2H_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  20565. } while (0)
  20566. /**
  20567. * @brief target -> host rx peer AST override message defenition
  20568. *
  20569. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND
  20570. *
  20571. * @details
  20572. * Format inherits parts of the HTT_T2H_MSG_TYPE_PEER_MAP_V3 published above
  20573. * where in the dummy ast index is provided to the host.
  20574. * This new message below is sent to the host at run time from the TX_DE
  20575. * exception path when a SAWF flow is detected for a peer.
  20576. * This is sent up once per SAWF peer.
  20577. * This layout assumes the target operates as little-endian.
  20578. *
  20579. * |31 24|23 16|15 8|7 0|
  20580. * |--------------------------------------+-----------------+-----------------|
  20581. * | SW peer ID | vdev ID | msg type |
  20582. * |-----------------+--------------------+-----------------+-----------------|
  20583. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  20584. * |-----------------+--------------------+-----------------+-----------------|
  20585. * | dummy AST Index #1 | MAC addr 5 | MAC addr 4 |
  20586. * |--------------------------------------+-----------------+-----------------|
  20587. * | reserved | dummy AST Index #2 |
  20588. * |--------------------------------------+-----------------------------------|
  20589. *
  20590. * The following field definitions describe the format of the peer ast override
  20591. * index messages sent from the target to the host.
  20592. * - MSG_TYPE
  20593. * Bits 7:0
  20594. * Purpose: identifies this as a peer map v3 message
  20595. * Value: 0x38 (HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND)
  20596. * - VDEV_ID
  20597. * Bits 15:8
  20598. * Purpose: Indicates which virtual device the peer is associated with.
  20599. * - SW_PEER_ID
  20600. * Bits 31:16
  20601. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  20602. * - MAC_ADDR_L32
  20603. * Bits 31:0
  20604. * Purpose: Identifies which peer node the peer ID is for.
  20605. * Value: lower 4 bytes of peer node's MAC address
  20606. * - MAC_ADDR_U16
  20607. * Bits 15:0
  20608. * Purpose: Identifies which peer node the peer ID is for.
  20609. * Value: upper 2 bytes of peer node's MAC address
  20610. * - AST_INDEX1
  20611. * Bits 31:16
  20612. * Purpose: The 1st extra AST index used to identify user defined MSDUQ
  20613. * - AST_INDEX2
  20614. * Bits 15:0
  20615. * Purpose: The 2nd extra AST index used to identify user defined MSDUQ
  20616. */
  20617. /* dword 0 */
  20618. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M 0xffff0000
  20619. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S 16
  20620. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_M 0x0000ff00
  20621. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_S 8
  20622. /* dword 1 */
  20623. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M 0xffffffff
  20624. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S 0
  20625. /* dword 2 */
  20626. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M 0x0000ffff
  20627. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S 0
  20628. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_M 0xffff0000
  20629. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_S 16
  20630. /* dword 3 */
  20631. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_M 0x0000ffff
  20632. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_S 0
  20633. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_SET(word, value) \
  20634. do { \
  20635. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_VDEV_ID, value); \
  20636. (word) |= (value) << HTT_PEER_AST_OVERRIDE_VDEV_ID_S; \
  20637. } while (0)
  20638. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_GET(word) \
  20639. (((word) & HTT_PEER_AST_OVERRIDE_VDEV_ID_M) >> HTT_PEER_AST_OVERRIDE_VDEV_ID_S)
  20640. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_SET(word, value) \
  20641. do { \
  20642. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_SW_PEER_ID, value); \
  20643. (word) |= (value) << HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S; \
  20644. } while (0)
  20645. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_GET(word) \
  20646. (((word) & HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M) >> HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S)
  20647. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_SET(word, value) \
  20648. do { \
  20649. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32, value); \
  20650. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S; \
  20651. } while (0)
  20652. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_GET(word) \
  20653. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S)
  20654. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_SET(word, value) \
  20655. do { \
  20656. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16, value); \
  20657. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S; \
  20658. } while (0)
  20659. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_GET(word) \
  20660. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S)
  20661. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_SET(word, value) \
  20662. do { \
  20663. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX1, value); \
  20664. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX1_S; \
  20665. } while (0)
  20666. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_GET(word) \
  20667. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX1_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX1_S)
  20668. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_SET(word, value) \
  20669. do { \
  20670. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX2, value); \
  20671. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX2_S; \
  20672. } while (0)
  20673. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_GET(word) \
  20674. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX2_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX2_S)
  20675. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_WORD_BASE_OFFSET 4 /* bytes */
  20676. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST1_WORD_BASE_OFFSET 8 /* bytes */
  20677. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST2_WORD_BASE_OFFSET 12 /* bytes */
  20678. #define HTT_PEER_AST_OVERRIDE_INDEX_IND_BYTES 16
  20679. /**
  20680. * @brief target -> periodic report of tx latency to host
  20681. *
  20682. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND
  20683. *
  20684. * @details
  20685. * The message starts with a message header followed by one or more
  20686. * htt_t2h_peer_tx_latency_stats structs, one for each peer within the vdev.
  20687. * After each upload, these tx latency stats will be reset.
  20688. *
  20689. * |31 24|23 16|15 14|13 10|9 8|7 0|
  20690. * +-------------------------+-----+-----+---+----------|
  20691. * hdr | |pyld elem sz| | GR | P | msg type |
  20692. *- -|=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  20693. * pyld | peer ID |
  20694. * |----------------------------------------------------|
  20695. * | peer_tx_latency[0] |
  20696. * |----------------------------------------------------|
  20697. * 1st | peer_tx_latency[1] |
  20698. * peer |----------------------------------------------------|
  20699. * | peer_tx_latency[2] |
  20700. * |----------------------------------------------------|
  20701. * | peer_tx_latency[3] |
  20702. * |----------------------------------------------------|
  20703. * | avg latency |
  20704. * |=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  20705. * | peer ID |
  20706. * |----------------------------------------------------|
  20707. * | peer_tx_latency[0] |
  20708. * |----------------------------------------------------|
  20709. * 2nd | peer_tx_latency[1] |
  20710. * peer |----------------------------------------------------|
  20711. * | peer_tx_latency[2] |
  20712. * |----------------------------------------------------|
  20713. * | peer_tx_latency[3] |
  20714. * |----------------------------------------------------|
  20715. * | avg latency |
  20716. * |=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-=-|
  20717. * Where:
  20718. * P = pdev ID
  20719. * GR = granularity
  20720. *
  20721. * @details
  20722. * htt_t2h_tx_latency_stats_periodic_hdr_t:
  20723. * - msg_type
  20724. * Bits 7:0
  20725. * Purpose: identifies this as a tx latency report message
  20726. * Value: 0x3a (HTT_T2H_MSG_TYPE_TX_LATENCY_STATS_PERIODIC_IND)
  20727. * - pdev_id
  20728. * Bits 9:8
  20729. * Purpose: Indicates which pdev this message is associated with.
  20730. * - granularity
  20731. * Bits 13:10
  20732. * Purpose: specifies the granulairty of each tx latency bucket in MS.
  20733. * There are 4 buckets in total. E.g. if granularity is set to 5 ms,
  20734. * then the ranges for the 4 latency histogram buckets will be
  20735. * 0-5ms, 5ms-10ms, 10ms-15ms, 15ms-max, respectively.
  20736. * - payload_elem_size
  20737. * Bits 23:16
  20738. * Purpose: specifies the size of each element within the msg's payload
  20739. * In other words, this field specified the value of
  20740. * sizeof(htt_t2h_peer_tx_latency_stats) based on the target's
  20741. * revision of the htt_t2h_peer_tx_latency_stats definition.
  20742. * If the payload_elem_size reported in the message exceeds the
  20743. * sizeof(htt_t2h_peer_tx_latency_stats) based on the host's
  20744. * revision of the htt_t2h_peer_tx_latency_stats definition,
  20745. * the host shall ignore the excess data.
  20746. * Conversely, if the payload_elem_size reported in the message is
  20747. * less than sizeof(htt_t2h_peer_tx_latency_stats) based on the host's
  20748. * revision of the htt_t2h_peer_tx_latency_stats definition,
  20749. * the host shall use 0x0 values for the portion of the data not
  20750. * provided by the target.
  20751. * The host can compare the payload_elem_size to the total size of
  20752. * the message minus the size of the message header to determine
  20753. * how many peer payload elements are present in the message.
  20754. * - sw_peer_id
  20755. * Purpose: The peer to which the following stats belong
  20756. * - peer_tx_latency
  20757. * Purpose: tx latency histogram for this peer, with 4 buckets whose
  20758. * size (in milliseconds) is specified by the granularity field
  20759. * - avg_latency
  20760. * Purpose: average tx latency (in ms) for this peer in this report interval
  20761. */
  20762. typedef struct {
  20763. A_UINT32 msg_type: 8,
  20764. pdev_id: 2,
  20765. granularity: 4,
  20766. reserved1: 2,
  20767. payload_elem_size: 8,
  20768. reserved2: 8;
  20769. } htt_t2h_tx_latency_stats_periodic_hdr_t;
  20770. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_HDR_SIZE \
  20771. (sizeof(htt_t2h_tx_latency_stats_periodic_hdr_t))
  20772. #define HTT_PEER_TX_LATENCY_REPORT_BINS 4
  20773. typedef struct _htt_tx_latency_stats {
  20774. A_UINT32 peer_id;
  20775. A_UINT32 peer_tx_latency[HTT_PEER_TX_LATENCY_REPORT_BINS];
  20776. A_UINT32 avg_latency;
  20777. } htt_t2h_peer_tx_latency_stats;
  20778. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_M 0x00000300
  20779. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S 8
  20780. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  20781. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S)
  20782. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  20783. do { \
  20784. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID, _val); \
  20785. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PDEV_ID_S)); \
  20786. } while (0)
  20787. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_M 0x00003C00
  20788. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S 10
  20789. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_GET(_var) \
  20790. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S)
  20791. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_SET(_var, _val) \
  20792. do { \
  20793. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY, _val); \
  20794. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_GRANULARITY_S)); \
  20795. } while (0)
  20796. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_M 0x00FF0000
  20797. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S 16
  20798. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_GET(_var) \
  20799. (((_var) & HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_M) >> HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S)
  20800. #define HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_SET(_var, _val) \
  20801. do { \
  20802. HTT_CHECK_SET_VAL(HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE, _val); \
  20803. ((_var) |= ((_val) << HTT_T2H_TX_LATENCY_STATS_PERIODIC_IND_PAYLOAD_ELEM_SIZE_S)); \
  20804. } while (0)
  20805. /**
  20806. * @brief target -> host report showing MSDU queue configuration
  20807. *
  20808. * MSG_TYPE => HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND
  20809. *
  20810. * @details
  20811. *
  20812. * |31 24|23 16|15|14 11|10|9 8|7 0|
  20813. * |----------------+----------------+--+-----+--+---+----------------------|
  20814. * | peer_id | htt_qtype | msg type |
  20815. * |----------------+----------------+--+-----+--+---+----------+-----------|
  20816. * | error_code | svc_class_id | R| AST | F|WHO| hlos_tid | remap_tid |
  20817. * |----------------+----------------+--+-----+--+---+----------+-----------|
  20818. * | request_cookie | tgt_opaque_msduq_id |
  20819. * |------------------------------------------------------------------------|
  20820. * Where WHO = who_classify_info_sel
  20821. * F = flow_override
  20822. * AST = ast_list_idx
  20823. * R = reserved
  20824. *
  20825. * @details
  20826. * htt_t2h_msg_type_sdwf_msduq_cfg_ind_t:
  20827. *
  20828. * The message is interpreted as follows:
  20829. * dword0 - b'7:0 - msg_type: Identifies this as a MSDU queue cfg indication
  20830. * This will be set to 0x3c
  20831. * (HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND)
  20832. * b'15:8 - HTT qtype (refer to HTT_MSDU_QTYPE)
  20833. * b'31:16 - peer ID
  20834. *
  20835. * dword1 - b'3:0 - remap TID, as assigned in firmware
  20836. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  20837. * hlos_tid : Common to Lithium and Beryllium
  20838. * b'9:8 - who_classify_info_sel (WWHO, as sent by host in
  20839. * TCL Data Command : Beryllium
  20840. * b'10:10 - flow_override (F), as sent by host in
  20841. * TCL Data Command: Beryllium
  20842. * b'14:11 - ast_list_idx (AST)
  20843. * Array index into the list of extension AST entries
  20844. * (not the actual AST 16-bit index).
  20845. * The ast_list_idx is one-based, with the following
  20846. * range of values:
  20847. * - legacy targets supporting 16 user-defined
  20848. * MSDU queues: 1-2
  20849. * - legacy targets supporting 48 user-defined
  20850. * MSDU queues: 1-6
  20851. * - new targets: 0 (peer_id is used instead)
  20852. * Note that since ast_list_idx is one-based,
  20853. * the host will need to subtract 1 to use it as an
  20854. * index into a list of extension AST entries.
  20855. * b'15:15 - reserved
  20856. * b'23:16 - svc_class_id
  20857. * b'31:24 - error_code
  20858. *
  20859. * dword2 - b'23:0 - tgt_opaque_msduq_id: tx flow number that uniquely
  20860. * identifies the MSDU queue
  20861. * b'24:31 - request_cookie: Identifies which H2T SDWF_MSDUQ_RECFG_REQ
  20862. * request triggered this indication.
  20863. * This will be set to HTT_MSDUQ_CFG_REG_COOKIE_INVALID
  20864. * (0xFF) in any cases when the FW generates this
  20865. * indication autonomously rather than in response to
  20866. * a SDWF_MSDUQ_RECFG_REQ message from the host.
  20867. *
  20868. * The behavior of this indication is as follows:
  20869. * - svc_class_id is set to the service class that the specified MSDUQ is
  20870. * currently linked to.
  20871. * - error_code is set to a defined code if any errors arise.
  20872. * Otherwise a value of 0x00 (ERROR_NONE) indicates success.
  20873. */
  20874. /* HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND */
  20875. typedef enum {
  20876. HTT_SDWF_MSDUQ_CFG_IND_ERROR_NONE = 0x00,
  20877. HTT_SDWF_MSDUQ_CFG_IND_ERROR_PEER_DELETE_IN_PROG = 0x01,
  20878. HTT_SDWF_MSDUQ_CFG_IND_ERROR_SW_MSDUQ_NULL = 0x02,
  20879. HTT_SDWF_MSDUQ_CFG_IND_ERROR_MSDUQ_LOCATE_ERROR = 0x03,
  20880. HTT_SDWF_MSDUQ_CFG_IND_ERROR_QPEER_NULL = 0x04,
  20881. HTT_SDWF_MSDUQ_CFG_IND_ERROR_DEACTIVATED_MSDUQ = 0x05,
  20882. HTT_SDWF_MSDUQ_CFG_IND_ERROR_REACTIVATED_MSDUQ = 0x06,
  20883. HTT_SDWF_MSDUQ_CFG_IND_ERROR_INVALID_SVC_CLASS = 0x07,
  20884. HTT_SDWF_MSDUQ_CFG_IND_ERROR_TIDQ_LOCATE_ERROR = 0x08,
  20885. } HTT_SDWF_MSDUQ_CFG_IND_ERROR_CODE_E;
  20886. PREPACK struct htt_t2h_sdwf_msduq_cfg_ind {
  20887. A_UINT32 msg_type: 8, /* bits 7:0 */
  20888. htt_qtype: 8, /* bits 15:8 */
  20889. peer_id: 16; /* bits 31:16 */
  20890. A_UINT32 remap_tid: 4, /* bits 3:0 */
  20891. hlos_tid: 4, /* bits 7:4 */
  20892. who_classify_info_sel: 2, /* bits 9:8 */
  20893. flow_override: 1, /* bits 10:10 */
  20894. ast_list_idx: 4, /* bits 14:11 */
  20895. reserved: 1, /* bits 15:15 */
  20896. svc_class_id: 8, /* bits 23:16 */
  20897. error_code: 8; /* bits 31:24 */
  20898. A_UINT32 tgt_opaque_msduq_id: 24, /* bits 23:0 */
  20899. request_cookie: 8; /* bits 31:24 */
  20900. } POSTPACK;
  20901. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_M 0x0000FF00
  20902. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_S 8
  20903. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_GET(_var) \
  20904. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_M) >> \
  20905. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_S)
  20906. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_SET(_var, _val) \
  20907. do { \
  20908. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE, _val); \
  20909. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HTT_QTYPE_S)); \
  20910. } while (0)
  20911. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_M 0xFFFF0000
  20912. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_S 16
  20913. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_GET(_var) \
  20914. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_M) >> \
  20915. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_S)
  20916. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_SET(_var, _val) \
  20917. do { \
  20918. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID, _val); \
  20919. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_PEER_ID_S)); \
  20920. } while (0)
  20921. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_M 0x0000000F
  20922. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_S 0
  20923. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_GET(_var) \
  20924. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_M) >> \
  20925. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_S)
  20926. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_SET(_var, _val) \
  20927. do { \
  20928. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID, _val); \
  20929. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REMAP_TID_S)); \
  20930. } while (0)
  20931. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_M 0x000000F0
  20932. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_S 4
  20933. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_GET(_var) \
  20934. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_M) >> \
  20935. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_S)
  20936. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_SET(_var, _val) \
  20937. do { \
  20938. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID, _val); \
  20939. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_HLOS_TID_S)); \
  20940. } while (0)
  20941. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_M 0x00000300
  20942. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_S 8
  20943. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_GET(_var) \
  20944. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_M) >> \
  20945. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_S)
  20946. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_SET(_var, _val) \
  20947. do { \
  20948. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO, _val); \
  20949. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_WHO_CLASSIFY_INFO_S)); \
  20950. } while (0)
  20951. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_M 0x00000400
  20952. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_S 10
  20953. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_GET(_var) \
  20954. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_M) >> \
  20955. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_S)
  20956. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_SET(_var, _val) \
  20957. do { \
  20958. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE, _val); \
  20959. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_FLOW_OVERRIDE_S)); \
  20960. } while (0)
  20961. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_M 0x00007800
  20962. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_S 11
  20963. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_GET(_var) \
  20964. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_M) >> \
  20965. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_S)
  20966. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_SET(_var, _val) \
  20967. do { \
  20968. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX, _val); \
  20969. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_AST_LIST_IDX_S)); \
  20970. } while (0)
  20971. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_M 0x00FF0000
  20972. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_S 16
  20973. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_GET(_var) \
  20974. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_M) >> \
  20975. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_S)
  20976. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_SET(_var, _val) \
  20977. do { \
  20978. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID, _val); \
  20979. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_SVC_CLASS_ID_S)); \
  20980. } while (0)
  20981. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_M 0xFF000000
  20982. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_S 24
  20983. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_GET(_var) \
  20984. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_M) >> \
  20985. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_S)
  20986. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_SET(_var, _val) \
  20987. do { \
  20988. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE, _val); \
  20989. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_ERROR_CODE_S)); \
  20990. } while (0)
  20991. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_M 0x00FFFFFF
  20992. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_S 0
  20993. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_GET(_var) \
  20994. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_M) >> \
  20995. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_S)
  20996. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_SET(_var, _val) \
  20997. do { \
  20998. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID, _val); \
  20999. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_TGT_OPAQUE_MSDUQ_ID_S)); \
  21000. } while (0)
  21001. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_M 0xFF000000
  21002. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_S 24
  21003. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_GET(_var) \
  21004. (((_var) & HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_M) >> \
  21005. HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_S)
  21006. #define HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_SET(_var, _val) \
  21007. do { \
  21008. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE, _val); \
  21009. ((_var) |= ((_val) << HTT_T2H_MSG_TYPE_SDWF_MSDUQ_CFG_IND_REQUEST_COOKIE_S)); \
  21010. } while (0)
  21011. #endif