lpass-cdc-rx-macro.c 152 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <linux/pm_runtime.h>
  10. #include <sound/soc.h>
  11. #include <sound/pcm.h>
  12. #include <sound/pcm_params.h>
  13. #include <sound/soc-dapm.h>
  14. #include <sound/tlv.h>
  15. #include <soc/swr-common.h>
  16. #include <soc/swr-wcd.h>
  17. #include <asoc/msm-cdc-pinctrl.h>
  18. #include "lpass-cdc.h"
  19. #include "lpass-cdc-comp.h"
  20. #include "lpass-cdc-registers.h"
  21. #include "lpass-cdc-clk-rsc.h"
  22. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  23. #define LPASS_CDC_RX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  24. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  25. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  26. SNDRV_PCM_RATE_384000)
  27. /* Fractional Rates */
  28. #define LPASS_CDC_RX_MACRO_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  29. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  30. #define LPASS_CDC_RX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  31. SNDRV_PCM_FMTBIT_S24_LE |\
  32. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  33. #define LPASS_CDC_RX_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  34. SNDRV_PCM_RATE_48000)
  35. #define LPASS_CDC_RX_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  36. SNDRV_PCM_FMTBIT_S24_LE |\
  37. SNDRV_PCM_FMTBIT_S24_3LE)
  38. #define SAMPLING_RATE_44P1KHZ 44100
  39. #define SAMPLING_RATE_88P2KHZ 88200
  40. #define SAMPLING_RATE_176P4KHZ 176400
  41. #define SAMPLING_RATE_352P8KHZ 352800
  42. #define LPASS_CDC_RX_MACRO_MAX_OFFSET 0x1000
  43. #define LPASS_CDC_RX_MACRO_MAX_DMA_CH_PER_PORT 2
  44. #define RX_SWR_STRING_LEN 80
  45. #define LPASS_CDC_RX_MACRO_CHILD_DEVICES_MAX 3
  46. #define LPASS_CDC_RX_MACRO_INTERP_MUX_NUM_INPUTS 3
  47. #define LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX 5
  48. #define LPASS_CDC_RX_MACRO_FIR_COEFF_MAX 100
  49. #define LPASS_CDC_RX_MACRO_FIR_COEFF_ARRAY_MAX \
  50. (LPASS_CDC_RX_MACRO_FIR_COEFF_MAX + 1)
  51. /* first value represent number of coefficients in each 100 integer group */
  52. #define LPASS_CDC_RX_MACRO_FIR_FILTER_BYTES \
  53. (sizeof(u32) * LPASS_CDC_RX_MACRO_FIR_COEFF_ARRAY_MAX)
  54. #define STRING(name) #name
  55. #define LPASS_CDC_RX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  56. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  57. static const struct snd_kcontrol_new name##_mux = \
  58. SOC_DAPM_ENUM(STRING(name), name##_enum)
  59. #define LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  60. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  61. static const struct snd_kcontrol_new name##_mux = \
  62. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  63. #define LPASS_CDC_RX_MACRO_DAPM_MUX(name, shift, kctl) \
  64. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  65. #define LPASS_CDC_RX_MACRO_RX_PATH_OFFSET \
  66. (LPASS_CDC_RX_RX1_RX_PATH_CTL - LPASS_CDC_RX_RX0_RX_PATH_CTL)
  67. #define LPASS_CDC_RX_MACRO_COMP_OFFSET \
  68. (LPASS_CDC_RX_COMPANDER1_CTL0 - LPASS_CDC_RX_COMPANDER0_CTL0)
  69. #define MAX_IMPED_PARAMS 6
  70. #define LPASS_CDC_RX_MACRO_EC_MIX_TX0_MASK 0xf0
  71. #define LPASS_CDC_RX_MACRO_EC_MIX_TX1_MASK 0x0f
  72. #define LPASS_CDC_RX_MACRO_EC_MIX_TX2_MASK 0x0f
  73. #define LPASS_CDC_RX_MACRO_GAIN_MAX_VAL 0x28
  74. #define LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY 0x0
  75. /* Define macros to increase PA Gain by half */
  76. #define LPASS_CDC_RX_MACRO_MOD_GAIN (LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY + 6)
  77. #define COMP_MAX_COEFF 25
  78. struct wcd_imped_val {
  79. u32 imped_val;
  80. u8 index;
  81. };
  82. static const struct wcd_imped_val imped_index[] = {
  83. {4, 0},
  84. {5, 1},
  85. {6, 2},
  86. {7, 3},
  87. {8, 4},
  88. {9, 5},
  89. {10, 6},
  90. {11, 7},
  91. {12, 8},
  92. {13, 9},
  93. };
  94. enum {
  95. HPH_ULP,
  96. HPH_LOHIFI,
  97. HPH_MODE_MAX,
  98. };
  99. static struct comp_coeff_val
  100. comp_coeff_table [HPH_MODE_MAX][COMP_MAX_COEFF] = {
  101. {
  102. {0x40, 0x00},
  103. {0x4C, 0x00},
  104. {0x5A, 0x00},
  105. {0x6B, 0x00},
  106. {0x7F, 0x00},
  107. {0x97, 0x00},
  108. {0xB3, 0x00},
  109. {0xD5, 0x00},
  110. {0xFD, 0x00},
  111. {0x2D, 0x01},
  112. {0x66, 0x01},
  113. {0xA7, 0x01},
  114. {0xF8, 0x01},
  115. {0x57, 0x02},
  116. {0xC7, 0x02},
  117. {0x4B, 0x03},
  118. {0xE9, 0x03},
  119. {0xA3, 0x04},
  120. {0x7D, 0x05},
  121. {0x90, 0x06},
  122. {0xD1, 0x07},
  123. {0x49, 0x09},
  124. {0x00, 0x0B},
  125. {0x01, 0x0D},
  126. {0x59, 0x0F},
  127. },
  128. {
  129. {0x40, 0x00},
  130. {0x4C, 0x00},
  131. {0x5A, 0x00},
  132. {0x6B, 0x00},
  133. {0x80, 0x00},
  134. {0x98, 0x00},
  135. {0xB4, 0x00},
  136. {0xD5, 0x00},
  137. {0xFE, 0x00},
  138. {0x2E, 0x01},
  139. {0x66, 0x01},
  140. {0xA9, 0x01},
  141. {0xF8, 0x01},
  142. {0x56, 0x02},
  143. {0xC4, 0x02},
  144. {0x4F, 0x03},
  145. {0xF0, 0x03},
  146. {0xAE, 0x04},
  147. {0x8B, 0x05},
  148. {0x8E, 0x06},
  149. {0xBC, 0x07},
  150. {0x56, 0x09},
  151. {0x0F, 0x0B},
  152. {0x13, 0x0D},
  153. {0x6F, 0x0F},
  154. },
  155. };
  156. enum {
  157. RX_MODE_ULP,
  158. RX_MODE_LOHIFI,
  159. RX_MODE_EAR,
  160. RX_MODE_MAX
  161. };
  162. static struct lpass_cdc_comp_setting comp_setting_table[RX_MODE_MAX] =
  163. {
  164. {12, -60, 12},
  165. {0, -60, 12},
  166. {12, -36, 12},
  167. };
  168. struct lpass_cdc_rx_macro_reg_mask_val {
  169. u16 reg;
  170. u8 mask;
  171. u8 val;
  172. };
  173. static const struct lpass_cdc_rx_macro_reg_mask_val imped_table[][MAX_IMPED_PARAMS] = {
  174. {
  175. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf2},
  176. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf2},
  177. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  178. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf2},
  179. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf2},
  180. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  181. },
  182. {
  183. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf4},
  184. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf4},
  185. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  186. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf4},
  187. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf4},
  188. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  189. },
  190. {
  191. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf7},
  192. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf7},
  193. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x01},
  194. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf7},
  195. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf7},
  196. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x01},
  197. },
  198. {
  199. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf9},
  200. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf9},
  201. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  202. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf9},
  203. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf9},
  204. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  205. },
  206. {
  207. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfa},
  208. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfa},
  209. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  210. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfa},
  211. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfa},
  212. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  213. },
  214. {
  215. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfb},
  216. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfb},
  217. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  218. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfb},
  219. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfb},
  220. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  221. },
  222. {
  223. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfc},
  224. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfc},
  225. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  226. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfc},
  227. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfc},
  228. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  229. },
  230. {
  231. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfd},
  232. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfd},
  233. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  234. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfd},
  235. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  236. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  237. },
  238. {
  239. {LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfd},
  240. {LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfd},
  241. {LPASS_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x01},
  242. {LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfd},
  243. {LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  244. {LPASS_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x01},
  245. },
  246. };
  247. enum {
  248. INTERP_HPHL,
  249. INTERP_HPHR,
  250. INTERP_AUX,
  251. INTERP_MAX
  252. };
  253. enum {
  254. LPASS_CDC_RX_MACRO_RX0,
  255. LPASS_CDC_RX_MACRO_RX1,
  256. LPASS_CDC_RX_MACRO_RX2,
  257. LPASS_CDC_RX_MACRO_RX3,
  258. LPASS_CDC_RX_MACRO_RX4,
  259. LPASS_CDC_RX_MACRO_RX5,
  260. LPASS_CDC_RX_MACRO_PORTS_MAX
  261. };
  262. enum {
  263. LPASS_CDC_RX_MACRO_COMP1, /* HPH_L */
  264. LPASS_CDC_RX_MACRO_COMP2, /* HPH_R */
  265. LPASS_CDC_RX_MACRO_COMP_MAX
  266. };
  267. enum {
  268. LPASS_CDC_RX_MACRO_EC0_MUX = 0,
  269. LPASS_CDC_RX_MACRO_EC1_MUX,
  270. LPASS_CDC_RX_MACRO_EC2_MUX,
  271. LPASS_CDC_RX_MACRO_EC_MUX_MAX,
  272. };
  273. enum {
  274. INTn_1_INP_SEL_ZERO = 0,
  275. INTn_1_INP_SEL_DEC0,
  276. INTn_1_INP_SEL_DEC1,
  277. INTn_1_INP_SEL_IIR0,
  278. INTn_1_INP_SEL_IIR1,
  279. INTn_1_INP_SEL_RX0,
  280. INTn_1_INP_SEL_RX1,
  281. INTn_1_INP_SEL_RX2,
  282. INTn_1_INP_SEL_RX3,
  283. INTn_1_INP_SEL_RX4,
  284. INTn_1_INP_SEL_RX5,
  285. };
  286. enum {
  287. INTn_2_INP_SEL_ZERO = 0,
  288. INTn_2_INP_SEL_RX0,
  289. INTn_2_INP_SEL_RX1,
  290. INTn_2_INP_SEL_RX2,
  291. INTn_2_INP_SEL_RX3,
  292. INTn_2_INP_SEL_RX4,
  293. INTn_2_INP_SEL_RX5,
  294. };
  295. enum {
  296. INTERP_MAIN_PATH,
  297. INTERP_MIX_PATH,
  298. };
  299. /* Codec supports 2 IIR filters */
  300. enum {
  301. IIR0 = 0,
  302. IIR1,
  303. IIR_MAX,
  304. };
  305. /* Each IIR has 5 Filter Stages */
  306. enum {
  307. BAND1 = 0,
  308. BAND2,
  309. BAND3,
  310. BAND4,
  311. BAND5,
  312. BAND_MAX,
  313. };
  314. #define LPASS_CDC_RX_MACRO_IIR_FILTER_SIZE (sizeof(u32) * BAND_MAX)
  315. struct lpass_cdc_rx_macro_iir_filter_ctl {
  316. unsigned int iir_idx;
  317. unsigned int band_idx;
  318. struct soc_bytes_ext bytes_ext;
  319. };
  320. #define LPASS_CDC_RX_MACRO_IIR_FILTER_CTL(xname, iidx, bidx) \
  321. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  322. .info = lpass_cdc_rx_macro_iir_filter_info, \
  323. .get = lpass_cdc_rx_macro_iir_band_audio_mixer_get, \
  324. .put = lpass_cdc_rx_macro_iir_band_audio_mixer_put, \
  325. .private_value = (unsigned long)&(struct lpass_cdc_rx_macro_iir_filter_ctl) { \
  326. .iir_idx = iidx, \
  327. .band_idx = bidx, \
  328. .bytes_ext = {.max = LPASS_CDC_RX_MACRO_IIR_FILTER_SIZE, }, \
  329. } \
  330. }
  331. /* Codec supports 2 FIR filters Path */
  332. enum {
  333. RX0_PATH = 0,
  334. RX1_PATH,
  335. FIR_PATH_MAX,
  336. };
  337. /* Each RX Path has 2 group of coefficients */
  338. enum {
  339. GRP0 = 0,
  340. GRP1,
  341. GRP_MAX,
  342. };
  343. struct lpass_cdc_rx_macro_fir_filter_ctl {
  344. unsigned int path_idx;
  345. unsigned int grp_idx;
  346. struct soc_bytes_ext bytes_ext;
  347. };
  348. #define LPASS_CDC_RX_MACRO_FIR_FILTER_CTL(xname, pidx, gidx) \
  349. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  350. .info = lpass_cdc_rx_macro_fir_filter_info, \
  351. .get = lpass_cdc_rx_macro_fir_audio_mixer_get, \
  352. .put = lpass_cdc_rx_macro_fir_audio_mixer_put, \
  353. .private_value = (unsigned long)&(struct lpass_cdc_rx_macro_fir_filter_ctl) { \
  354. .path_idx = pidx, \
  355. .grp_idx = gidx, \
  356. .bytes_ext = {.max = LPASS_CDC_RX_MACRO_FIR_FILTER_BYTES, }, \
  357. } \
  358. }
  359. struct lpass_cdc_rx_macro_idle_detect_config {
  360. u8 hph_idle_thr;
  361. u8 hph_idle_detect_en;
  362. };
  363. struct interp_sample_rate {
  364. int sample_rate;
  365. int rate_val;
  366. };
  367. static struct interp_sample_rate sr_val_tbl[] = {
  368. {8000, 0x0}, {16000, 0x1}, {32000, 0x3}, {48000, 0x4}, {96000, 0x5},
  369. {192000, 0x6}, {384000, 0x7}, {44100, 0x9}, {88200, 0xA},
  370. {176400, 0xB}, {352800, 0xC},
  371. };
  372. static int lpass_cdc_rx_macro_core_vote(void *handle, bool enable);
  373. static int lpass_cdc_rx_macro_hw_params(struct snd_pcm_substream *substream,
  374. struct snd_pcm_hw_params *params,
  375. struct snd_soc_dai *dai);
  376. static int lpass_cdc_rx_macro_get_channel_map(struct snd_soc_dai *dai,
  377. unsigned int *tx_num, unsigned int *tx_slot,
  378. unsigned int *rx_num, unsigned int *rx_slot);
  379. static int lpass_cdc_rx_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream);
  380. static int lpass_cdc_rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  381. struct snd_ctl_elem_value *ucontrol);
  382. static int lpass_cdc_rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  383. struct snd_ctl_elem_value *ucontrol);
  384. static int lpass_cdc_rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  385. struct snd_ctl_elem_value *ucontrol);
  386. static int lpass_cdc_rx_macro_enable_interp_clk(struct snd_soc_component *component,
  387. int event, int interp_idx);
  388. /* Hold instance to soundwire platform device */
  389. struct rx_swr_ctrl_data {
  390. struct platform_device *rx_swr_pdev;
  391. };
  392. struct rx_swr_ctrl_platform_data {
  393. void *handle; /* holds codec private data */
  394. int (*read)(void *handle, int reg);
  395. int (*write)(void *handle, int reg, int val);
  396. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  397. int (*clk)(void *handle, bool enable);
  398. int (*core_vote)(void *handle, bool enable);
  399. int (*handle_irq)(void *handle,
  400. irqreturn_t (*swrm_irq_handler)(int irq,
  401. void *data),
  402. void *swrm_handle,
  403. int action);
  404. };
  405. enum {
  406. RX_MACRO_AIF_INVALID = 0,
  407. RX_MACRO_AIF1_PB,
  408. RX_MACRO_AIF2_PB,
  409. RX_MACRO_AIF3_PB,
  410. RX_MACRO_AIF4_PB,
  411. RX_MACRO_AIF_ECHO,
  412. RX_MACRO_AIF5_PB,
  413. RX_MACRO_AIF6_PB,
  414. LPASS_CDC_RX_MACRO_MAX_DAIS,
  415. };
  416. enum {
  417. RX_MACRO_AIF1_CAP = 0,
  418. RX_MACRO_AIF2_CAP,
  419. RX_MACRO_AIF3_CAP,
  420. LPASS_CDC_RX_MACRO_MAX_AIF_CAP_DAIS
  421. };
  422. /*
  423. * @dev: rx macro device pointer
  424. * @comp_enabled: compander enable mixer value set
  425. * @prim_int_users: Users of interpolator
  426. * @rx_mclk_users: RX MCLK users count
  427. * @vi_feed_value: VI sense mask
  428. * @swr_clk_lock: to lock swr master clock operations
  429. * @swr_ctrl_data: SoundWire data structure
  430. * @swr_plat_data: Soundwire platform data
  431. * @lpass_cdc_rx_macro_add_child_devices_work: work for adding child devices
  432. * @rx_swr_gpio_p: used by pinctrl API
  433. * @component: codec handle
  434. */
  435. struct lpass_cdc_rx_macro_priv {
  436. struct device *dev;
  437. int comp_enabled[LPASS_CDC_RX_MACRO_COMP_MAX];
  438. /* Main path clock users count */
  439. int main_clk_users[INTERP_MAX];
  440. int rx_port_value[LPASS_CDC_RX_MACRO_PORTS_MAX];
  441. u16 prim_int_users[INTERP_MAX];
  442. int rx_mclk_users;
  443. int swr_clk_users;
  444. bool dapm_mclk_enable;
  445. bool reset_swr;
  446. int clsh_users;
  447. int rx_mclk_cnt;
  448. u8 fir_total_coeff_num[FIR_PATH_MAX];
  449. bool is_native_on;
  450. bool is_ear_mode_on;
  451. bool is_fir_filter_on;
  452. bool is_fir_coeff_written[FIR_PATH_MAX][GRP_MAX];
  453. bool is_fir_capable;
  454. bool dev_up;
  455. bool hph_pwr_mode;
  456. bool hph_hd2_mode;
  457. struct mutex mclk_lock;
  458. struct mutex swr_clk_lock;
  459. struct rx_swr_ctrl_data *swr_ctrl_data;
  460. struct rx_swr_ctrl_platform_data swr_plat_data;
  461. struct work_struct lpass_cdc_rx_macro_add_child_devices_work;
  462. struct device_node *rx_swr_gpio_p;
  463. struct snd_soc_component *component;
  464. unsigned long active_ch_mask[LPASS_CDC_RX_MACRO_MAX_DAIS];
  465. unsigned long active_ch_cnt[LPASS_CDC_RX_MACRO_MAX_DAIS];
  466. u16 bit_width[LPASS_CDC_RX_MACRO_MAX_DAIS];
  467. char __iomem *rx_io_base;
  468. char __iomem *rx_mclk_mode_muxsel;
  469. struct lpass_cdc_rx_macro_idle_detect_config idle_det_cfg;
  470. u8 sidetone_coeff_array[IIR_MAX][BAND_MAX]
  471. [LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX * 4];
  472. /* NOT designed to always reflect the actual hardware value */
  473. u32 fir_coeff_array[FIR_PATH_MAX][GRP_MAX]
  474. [LPASS_CDC_RX_MACRO_FIR_COEFF_MAX];
  475. u32 num_fir_coeff[FIR_PATH_MAX][GRP_MAX];
  476. struct platform_device *pdev_child_devices
  477. [LPASS_CDC_RX_MACRO_CHILD_DEVICES_MAX];
  478. int child_count;
  479. int is_softclip_on;
  480. int is_aux_hpf_on;
  481. int softclip_clk_users;
  482. u16 clk_id;
  483. u16 default_clk_id;
  484. struct clk *hifi_fir_clk;
  485. int8_t rx0_gain_val;
  486. int8_t rx1_gain_val;
  487. };
  488. static struct snd_soc_dai_driver lpass_cdc_rx_macro_dai[];
  489. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  490. static const char * const rx_int_mix_mux_text[] = {
  491. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  492. };
  493. static const char * const rx_prim_mix_text[] = {
  494. "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
  495. "RX3", "RX4", "RX5"
  496. };
  497. static const char * const rx_sidetone_mix_text[] = {
  498. "ZERO", "SRC0", "SRC1", "SRC_SUM"
  499. };
  500. static const char * const iir_inp_mux_text[] = {
  501. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3",
  502. "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  503. };
  504. static const char * const rx_int_dem_inp_mux_text[] = {
  505. "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
  506. };
  507. static const char * const rx_int0_1_interp_mux_text[] = {
  508. "ZERO", "RX INT0_1 MIX1",
  509. };
  510. static const char * const rx_int1_1_interp_mux_text[] = {
  511. "ZERO", "RX INT1_1 MIX1",
  512. };
  513. static const char * const rx_int2_1_interp_mux_text[] = {
  514. "ZERO", "RX INT2_1 MIX1",
  515. };
  516. static const char * const rx_int0_2_interp_mux_text[] = {
  517. "ZERO", "RX INT0_2 MUX",
  518. };
  519. static const char * const rx_int1_2_interp_mux_text[] = {
  520. "ZERO", "RX INT1_2 MUX",
  521. };
  522. static const char * const rx_int2_2_interp_mux_text[] = {
  523. "ZERO", "RX INT2_2 MUX",
  524. };
  525. static const char *const lpass_cdc_rx_macro_mux_text[] = {
  526. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB"
  527. };
  528. static const char *const lpass_cdc_rx_macro_ear_mode_text[] = {"OFF", "ON"};
  529. static const struct soc_enum lpass_cdc_rx_macro_ear_mode_enum =
  530. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_ear_mode_text);
  531. static const char *const lpass_cdc_rx_macro_hph_hd2_mode_text[] = {"OFF", "ON"};
  532. static const struct soc_enum lpass_cdc_rx_macro_hph_hd2_mode_enum =
  533. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_hph_hd2_mode_text);
  534. static const char *const lpass_cdc_rx_macro_hph_pwr_mode_text[] = {"ULP", "LOHIFI"};
  535. static const struct soc_enum lpass_cdc_rx_macro_hph_pwr_mode_enum =
  536. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_hph_pwr_mode_text);
  537. static const char * const lpass_cdc_rx_macro_vbat_bcl_gsm_mode_text[] = {"OFF", "ON"};
  538. static const struct soc_enum lpass_cdc_rx_macro_vbat_bcl_gsm_mode_enum =
  539. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_vbat_bcl_gsm_mode_text);
  540. static const char *const lpass_cdc_rx_macro_fir_filter_text[] = {"OFF", "ON"};
  541. static const struct soc_enum lpass_cdc_rx_macro_fir_filter_enum =
  542. SOC_ENUM_SINGLE_EXT(2, lpass_cdc_rx_macro_fir_filter_text);
  543. static const struct snd_kcontrol_new rx_int2_1_vbat_mix_switch[] = {
  544. SOC_DAPM_SINGLE("RX AUX VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  545. };
  546. static const char * const hph_idle_detect_text[] = {"OFF", "ON"};
  547. static SOC_ENUM_SINGLE_EXT_DECL(hph_idle_detect_enum, hph_idle_detect_text);
  548. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_2, LPASS_CDC_RX_INP_MUX_RX_INT0_CFG1, 0,
  549. rx_int_mix_mux_text);
  550. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_2, LPASS_CDC_RX_INP_MUX_RX_INT1_CFG1, 0,
  551. rx_int_mix_mux_text);
  552. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_2, LPASS_CDC_RX_INP_MUX_RX_INT2_CFG1, 0,
  553. rx_int_mix_mux_text);
  554. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp0, LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0, 0,
  555. rx_prim_mix_text);
  556. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp1, LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0, 4,
  557. rx_prim_mix_text);
  558. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp2, LPASS_CDC_RX_INP_MUX_RX_INT0_CFG1, 4,
  559. rx_prim_mix_text);
  560. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp0, LPASS_CDC_RX_INP_MUX_RX_INT1_CFG0, 0,
  561. rx_prim_mix_text);
  562. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp1, LPASS_CDC_RX_INP_MUX_RX_INT1_CFG0, 4,
  563. rx_prim_mix_text);
  564. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp2, LPASS_CDC_RX_INP_MUX_RX_INT1_CFG1, 4,
  565. rx_prim_mix_text);
  566. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp0, LPASS_CDC_RX_INP_MUX_RX_INT2_CFG0, 0,
  567. rx_prim_mix_text);
  568. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp1, LPASS_CDC_RX_INP_MUX_RX_INT2_CFG0, 4,
  569. rx_prim_mix_text);
  570. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp2, LPASS_CDC_RX_INP_MUX_RX_INT2_CFG1, 4,
  571. rx_prim_mix_text);
  572. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_mix2_inp, LPASS_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2,
  573. rx_sidetone_mix_text);
  574. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_mix2_inp, LPASS_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4,
  575. rx_sidetone_mix_text);
  576. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_mix2_inp, LPASS_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6,
  577. rx_sidetone_mix_text);
  578. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir0_inp0, LPASS_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG0, 0,
  579. iir_inp_mux_text);
  580. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir0_inp1, LPASS_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG1, 0,
  581. iir_inp_mux_text);
  582. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir0_inp2, LPASS_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG2, 0,
  583. iir_inp_mux_text);
  584. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir0_inp3, LPASS_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG3, 0,
  585. iir_inp_mux_text);
  586. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir1_inp0, LPASS_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG0, 0,
  587. iir_inp_mux_text);
  588. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir1_inp1, LPASS_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG1, 0,
  589. iir_inp_mux_text);
  590. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir1_inp2, LPASS_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG2, 0,
  591. iir_inp_mux_text);
  592. LPASS_CDC_RX_MACRO_DAPM_ENUM(iir1_inp3, LPASS_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG3, 0,
  593. iir_inp_mux_text);
  594. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_1_interp, SND_SOC_NOPM, 0,
  595. rx_int0_1_interp_mux_text);
  596. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_1_interp, SND_SOC_NOPM, 0,
  597. rx_int1_1_interp_mux_text);
  598. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_1_interp, SND_SOC_NOPM, 0,
  599. rx_int2_1_interp_mux_text);
  600. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int0_2_interp, SND_SOC_NOPM, 0,
  601. rx_int0_2_interp_mux_text);
  602. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int1_2_interp, SND_SOC_NOPM, 0,
  603. rx_int1_2_interp_mux_text);
  604. LPASS_CDC_RX_MACRO_DAPM_ENUM(rx_int2_2_interp, SND_SOC_NOPM, 0,
  605. rx_int2_2_interp_mux_text);
  606. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(rx_int0_dem_inp, LPASS_CDC_RX_RX0_RX_PATH_CFG1, 0,
  607. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  608. lpass_cdc_rx_macro_int_dem_inp_mux_put);
  609. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(rx_int1_dem_inp, LPASS_CDC_RX_RX1_RX_PATH_CFG1, 0,
  610. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  611. lpass_cdc_rx_macro_int_dem_inp_mux_put);
  612. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx0, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  613. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  614. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx1, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  615. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  616. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx2, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  617. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  618. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx3, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  619. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  620. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx4, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  621. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  622. LPASS_CDC_RX_MACRO_DAPM_ENUM_EXT(lpass_cdc_rx_macro_rx5, SND_SOC_NOPM, 0, lpass_cdc_rx_macro_mux_text,
  623. lpass_cdc_rx_macro_mux_get, lpass_cdc_rx_macro_mux_put);
  624. static const char * const rx_echo_mux_text[] = {
  625. "ZERO", "RX_MIX0", "RX_MIX1", "RX_MIX2"
  626. };
  627. static const struct soc_enum rx_mix_tx2_mux_enum =
  628. SOC_ENUM_SINGLE(LPASS_CDC_RX_INP_MUX_RX_MIX_CFG5, 0, 4,
  629. rx_echo_mux_text);
  630. static const struct snd_kcontrol_new rx_mix_tx2_mux =
  631. SOC_DAPM_ENUM("RX MIX TX2_MUX Mux", rx_mix_tx2_mux_enum);
  632. static const struct soc_enum rx_mix_tx1_mux_enum =
  633. SOC_ENUM_SINGLE(LPASS_CDC_RX_INP_MUX_RX_MIX_CFG4, 0, 4,
  634. rx_echo_mux_text);
  635. static const struct snd_kcontrol_new rx_mix_tx1_mux =
  636. SOC_DAPM_ENUM("RX MIX TX1_MUX Mux", rx_mix_tx1_mux_enum);
  637. static const struct soc_enum rx_mix_tx0_mux_enum =
  638. SOC_ENUM_SINGLE(LPASS_CDC_RX_INP_MUX_RX_MIX_CFG4, 4, 4,
  639. rx_echo_mux_text);
  640. static const struct snd_kcontrol_new rx_mix_tx0_mux =
  641. SOC_DAPM_ENUM("RX MIX TX0_MUX Mux", rx_mix_tx0_mux_enum);
  642. static struct snd_soc_dai_ops lpass_cdc_rx_macro_dai_ops = {
  643. .hw_params = lpass_cdc_rx_macro_hw_params,
  644. .get_channel_map = lpass_cdc_rx_macro_get_channel_map,
  645. .mute_stream = lpass_cdc_rx_macro_mute_stream,
  646. };
  647. static struct snd_soc_dai_driver lpass_cdc_rx_macro_dai[] = {
  648. {
  649. .name = "rx_macro_rx1",
  650. .id = RX_MACRO_AIF1_PB,
  651. .playback = {
  652. .stream_name = "RX_MACRO_AIF1 Playback",
  653. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  654. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  655. .rate_max = 384000,
  656. .rate_min = 8000,
  657. .channels_min = 1,
  658. .channels_max = 2,
  659. },
  660. .ops = &lpass_cdc_rx_macro_dai_ops,
  661. },
  662. {
  663. .name = "rx_macro_rx2",
  664. .id = RX_MACRO_AIF2_PB,
  665. .playback = {
  666. .stream_name = "RX_MACRO_AIF2 Playback",
  667. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  668. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  669. .rate_max = 384000,
  670. .rate_min = 8000,
  671. .channels_min = 1,
  672. .channels_max = 2,
  673. },
  674. .ops = &lpass_cdc_rx_macro_dai_ops,
  675. },
  676. {
  677. .name = "rx_macro_rx3",
  678. .id = RX_MACRO_AIF3_PB,
  679. .playback = {
  680. .stream_name = "RX_MACRO_AIF3 Playback",
  681. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  682. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  683. .rate_max = 384000,
  684. .rate_min = 8000,
  685. .channels_min = 1,
  686. .channels_max = 2,
  687. },
  688. .ops = &lpass_cdc_rx_macro_dai_ops,
  689. },
  690. {
  691. .name = "rx_macro_rx4",
  692. .id = RX_MACRO_AIF4_PB,
  693. .playback = {
  694. .stream_name = "RX_MACRO_AIF4 Playback",
  695. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  696. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  697. .rate_max = 384000,
  698. .rate_min = 8000,
  699. .channels_min = 1,
  700. .channels_max = 2,
  701. },
  702. .ops = &lpass_cdc_rx_macro_dai_ops,
  703. },
  704. {
  705. .name = "rx_macro_echo",
  706. .id = RX_MACRO_AIF_ECHO,
  707. .capture = {
  708. .stream_name = "RX_AIF_ECHO Capture",
  709. .rates = LPASS_CDC_RX_MACRO_ECHO_RATES,
  710. .formats = LPASS_CDC_RX_MACRO_ECHO_FORMATS,
  711. .rate_max = 48000,
  712. .rate_min = 8000,
  713. .channels_min = 1,
  714. .channels_max = 3,
  715. },
  716. .ops = &lpass_cdc_rx_macro_dai_ops,
  717. },
  718. {
  719. .name = "rx_macro_rx5",
  720. .id = RX_MACRO_AIF5_PB,
  721. .playback = {
  722. .stream_name = "RX_MACRO_AIF5 Playback",
  723. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  724. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  725. .rate_max = 384000,
  726. .rate_min = 8000,
  727. .channels_min = 1,
  728. .channels_max = 4,
  729. },
  730. .ops = &lpass_cdc_rx_macro_dai_ops,
  731. },
  732. {
  733. .name = "rx_macro_rx6",
  734. .id = RX_MACRO_AIF6_PB,
  735. .playback = {
  736. .stream_name = "RX_MACRO_AIF6 Playback",
  737. .rates = LPASS_CDC_RX_MACRO_RATES | LPASS_CDC_RX_MACRO_FRAC_RATES,
  738. .formats = LPASS_CDC_RX_MACRO_FORMATS,
  739. .rate_max = 384000,
  740. .rate_min = 8000,
  741. .channels_min = 1,
  742. .channels_max = 4,
  743. },
  744. .ops = &lpass_cdc_rx_macro_dai_ops,
  745. },
  746. };
  747. static int get_impedance_index(int imped)
  748. {
  749. int i = 0;
  750. if (imped < imped_index[i].imped_val) {
  751. pr_debug("%s, detected impedance is less than %d Ohm\n",
  752. __func__, imped_index[i].imped_val);
  753. i = 0;
  754. goto ret;
  755. }
  756. if (imped >= imped_index[ARRAY_SIZE(imped_index) - 1].imped_val) {
  757. pr_debug("%s, detected impedance is greater than %d Ohm\n",
  758. __func__,
  759. imped_index[ARRAY_SIZE(imped_index) - 1].imped_val);
  760. i = ARRAY_SIZE(imped_index) - 1;
  761. goto ret;
  762. }
  763. for (i = 0; i < ARRAY_SIZE(imped_index) - 1; i++) {
  764. if (imped >= imped_index[i].imped_val &&
  765. imped < imped_index[i + 1].imped_val)
  766. break;
  767. }
  768. ret:
  769. pr_debug("%s: selected impedance index = %d\n",
  770. __func__, imped_index[i].index);
  771. return imped_index[i].index;
  772. }
  773. /*
  774. * lpass_cdc_rx_macro_wcd_clsh_imped_config -
  775. * This function updates HPHL and HPHR gain settings
  776. * according to the impedance value.
  777. *
  778. * @component: codec pointer handle
  779. * @imped: impedance value of HPHL/R
  780. * @reset: bool variable to reset registers when teardown
  781. */
  782. static void lpass_cdc_rx_macro_wcd_clsh_imped_config(struct snd_soc_component *component,
  783. int imped, bool reset)
  784. {
  785. int i;
  786. int index = 0;
  787. int table_size;
  788. static const struct lpass_cdc_rx_macro_reg_mask_val
  789. (*imped_table_ptr)[MAX_IMPED_PARAMS];
  790. table_size = ARRAY_SIZE(imped_table);
  791. imped_table_ptr = imped_table;
  792. /* reset = 1, which means request is to reset the register values */
  793. if (reset) {
  794. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  795. snd_soc_component_update_bits(component,
  796. imped_table_ptr[index][i].reg,
  797. imped_table_ptr[index][i].mask, 0);
  798. return;
  799. }
  800. index = get_impedance_index(imped);
  801. if (index >= (ARRAY_SIZE(imped_index) - 1)) {
  802. pr_debug("%s, impedance not in range = %d\n", __func__, imped);
  803. return;
  804. }
  805. if (index >= table_size) {
  806. pr_debug("%s, impedance index not in range = %d\n", __func__,
  807. index);
  808. return;
  809. }
  810. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  811. snd_soc_component_update_bits(component,
  812. imped_table_ptr[index][i].reg,
  813. imped_table_ptr[index][i].mask,
  814. imped_table_ptr[index][i].val);
  815. }
  816. static bool lpass_cdc_rx_macro_get_data(struct snd_soc_component *component,
  817. struct device **rx_dev,
  818. struct lpass_cdc_rx_macro_priv **rx_priv,
  819. const char *func_name)
  820. {
  821. *rx_dev = lpass_cdc_get_device_ptr(component->dev, RX_MACRO);
  822. if (!(*rx_dev)) {
  823. dev_err(component->dev,
  824. "%s: null device for macro!\n", func_name);
  825. return false;
  826. }
  827. *rx_priv = dev_get_drvdata((*rx_dev));
  828. if (!(*rx_priv)) {
  829. dev_err(component->dev,
  830. "%s: priv is null for macro!\n", func_name);
  831. return false;
  832. }
  833. if (!(*rx_priv)->component) {
  834. dev_err(component->dev,
  835. "%s: rx_priv component is not initialized!\n", func_name);
  836. return false;
  837. }
  838. return true;
  839. }
  840. static int lpass_cdc_rx_macro_set_port_map(struct snd_soc_component *component,
  841. u32 usecase, u32 size, void *data)
  842. {
  843. struct device *rx_dev = NULL;
  844. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  845. struct swrm_port_config port_cfg;
  846. int ret = 0;
  847. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  848. return -EINVAL;
  849. memset(&port_cfg, 0, sizeof(port_cfg));
  850. port_cfg.uc = usecase;
  851. port_cfg.size = size;
  852. port_cfg.params = data;
  853. if (rx_priv->swr_ctrl_data)
  854. ret = swrm_wcd_notify(
  855. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  856. SWR_SET_PORT_MAP, &port_cfg);
  857. return ret;
  858. }
  859. static int lpass_cdc_rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  860. struct snd_ctl_elem_value *ucontrol)
  861. {
  862. struct snd_soc_dapm_widget *widget =
  863. snd_soc_dapm_kcontrol_widget(kcontrol);
  864. struct snd_soc_component *component =
  865. snd_soc_dapm_to_component(widget->dapm);
  866. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  867. unsigned int val = 0;
  868. unsigned short look_ahead_dly_reg =
  869. LPASS_CDC_RX_RX0_RX_PATH_CFG0;
  870. val = ucontrol->value.enumerated.item[0];
  871. if (val >= e->items)
  872. return -EINVAL;
  873. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  874. widget->name, val);
  875. if (e->reg == LPASS_CDC_RX_RX0_RX_PATH_CFG1)
  876. look_ahead_dly_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG0;
  877. else if (e->reg == LPASS_CDC_RX_RX1_RX_PATH_CFG1)
  878. look_ahead_dly_reg = LPASS_CDC_RX_RX1_RX_PATH_CFG0;
  879. /* Set Look Ahead Delay */
  880. snd_soc_component_update_bits(component, look_ahead_dly_reg,
  881. 0x08, (val ? 0x08 : 0x00));
  882. /* Set DEM INP Select */
  883. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  884. }
  885. static int lpass_cdc_rx_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  886. u8 rate_reg_val,
  887. u32 sample_rate)
  888. {
  889. u8 int_1_mix1_inp = 0;
  890. u32 j = 0, port = 0;
  891. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  892. u16 int_fs_reg = 0;
  893. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  894. u8 inp0_sel = 0, inp1_sel = 0, inp2_sel = 0;
  895. struct snd_soc_component *component = dai->component;
  896. struct device *rx_dev = NULL;
  897. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  898. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  899. return -EINVAL;
  900. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  901. LPASS_CDC_RX_MACRO_PORTS_MAX) {
  902. int_1_mix1_inp = port;
  903. if ((int_1_mix1_inp < LPASS_CDC_RX_MACRO_RX0) ||
  904. (int_1_mix1_inp > LPASS_CDC_RX_MACRO_PORTS_MAX)) {
  905. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  906. __func__, dai->id);
  907. return -EINVAL;
  908. }
  909. int_mux_cfg0 = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0;
  910. /*
  911. * Loop through all interpolator MUX inputs and find out
  912. * to which interpolator input, the rx port
  913. * is connected
  914. */
  915. for (j = 0; j < INTERP_MAX; j++) {
  916. int_mux_cfg1 = int_mux_cfg0 + 4;
  917. int_mux_cfg0_val = snd_soc_component_read(
  918. component, int_mux_cfg0);
  919. int_mux_cfg1_val = snd_soc_component_read(
  920. component, int_mux_cfg1);
  921. inp0_sel = int_mux_cfg0_val & 0x0F;
  922. inp1_sel = (int_mux_cfg0_val >> 4) & 0x0F;
  923. inp2_sel = (int_mux_cfg1_val >> 4) & 0x0F;
  924. if ((inp0_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  925. (inp1_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0) ||
  926. (inp2_sel == int_1_mix1_inp + INTn_1_INP_SEL_RX0)) {
  927. int_fs_reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  928. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET * j;
  929. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  930. __func__, dai->id, j);
  931. pr_debug("%s: set INT%u_1 sample rate to %u\n",
  932. __func__, j, sample_rate);
  933. /* sample_rate is in Hz */
  934. snd_soc_component_update_bits(component,
  935. int_fs_reg,
  936. 0x0F, rate_reg_val);
  937. }
  938. int_mux_cfg0 += 8;
  939. }
  940. }
  941. return 0;
  942. }
  943. static int lpass_cdc_rx_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  944. u8 rate_reg_val,
  945. u32 sample_rate)
  946. {
  947. u8 int_2_inp = 0;
  948. u32 j = 0, port = 0;
  949. u16 int_mux_cfg1 = 0, int_fs_reg = 0;
  950. u8 int_mux_cfg1_val = 0;
  951. struct snd_soc_component *component = dai->component;
  952. struct device *rx_dev = NULL;
  953. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  954. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  955. return -EINVAL;
  956. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  957. LPASS_CDC_RX_MACRO_PORTS_MAX) {
  958. int_2_inp = port;
  959. if ((int_2_inp < LPASS_CDC_RX_MACRO_RX0) ||
  960. (int_2_inp > LPASS_CDC_RX_MACRO_PORTS_MAX)) {
  961. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  962. __func__, dai->id);
  963. return -EINVAL;
  964. }
  965. int_mux_cfg1 = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG1;
  966. for (j = 0; j < INTERP_MAX; j++) {
  967. int_mux_cfg1_val = snd_soc_component_read(
  968. component, int_mux_cfg1) &
  969. 0x0F;
  970. if (int_mux_cfg1_val == int_2_inp +
  971. INTn_2_INP_SEL_RX0) {
  972. int_fs_reg = LPASS_CDC_RX_RX0_RX_PATH_MIX_CTL +
  973. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET * j;
  974. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  975. __func__, dai->id, j);
  976. pr_debug("%s: set INT%u_2 sample rate to %u\n",
  977. __func__, j, sample_rate);
  978. snd_soc_component_update_bits(
  979. component, int_fs_reg,
  980. 0x0F, rate_reg_val);
  981. }
  982. int_mux_cfg1 += 8;
  983. }
  984. }
  985. return 0;
  986. }
  987. static bool lpass_cdc_rx_macro_is_fractional_sample_rate(u32 sample_rate)
  988. {
  989. switch (sample_rate) {
  990. case SAMPLING_RATE_44P1KHZ:
  991. case SAMPLING_RATE_88P2KHZ:
  992. case SAMPLING_RATE_176P4KHZ:
  993. case SAMPLING_RATE_352P8KHZ:
  994. return true;
  995. default:
  996. return false;
  997. }
  998. return false;
  999. }
  1000. static int lpass_cdc_rx_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  1001. u32 sample_rate)
  1002. {
  1003. struct snd_soc_component *component = dai->component;
  1004. int rate_val = 0;
  1005. int i = 0, ret = 0;
  1006. struct device *rx_dev = NULL;
  1007. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1008. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1009. return -EINVAL;
  1010. for (i = 0; i < ARRAY_SIZE(sr_val_tbl); i++) {
  1011. if (sample_rate == sr_val_tbl[i].sample_rate) {
  1012. rate_val = sr_val_tbl[i].rate_val;
  1013. if (lpass_cdc_rx_macro_is_fractional_sample_rate(sample_rate))
  1014. rx_priv->is_native_on = true;
  1015. else
  1016. rx_priv->is_native_on = false;
  1017. break;
  1018. }
  1019. }
  1020. if ((i == ARRAY_SIZE(sr_val_tbl)) || (rate_val < 0)) {
  1021. dev_err(component->dev, "%s: Unsupported sample rate: %d\n",
  1022. __func__, sample_rate);
  1023. return -EINVAL;
  1024. }
  1025. ret = lpass_cdc_rx_macro_set_prim_interpolator_rate(dai, (u8)rate_val, sample_rate);
  1026. if (ret)
  1027. return ret;
  1028. ret = lpass_cdc_rx_macro_set_mix_interpolator_rate(dai, (u8)rate_val, sample_rate);
  1029. if (ret)
  1030. return ret;
  1031. return ret;
  1032. }
  1033. static int lpass_cdc_rx_macro_hw_params(struct snd_pcm_substream *substream,
  1034. struct snd_pcm_hw_params *params,
  1035. struct snd_soc_dai *dai)
  1036. {
  1037. struct snd_soc_component *component = dai->component;
  1038. int ret = 0;
  1039. struct device *rx_dev = NULL;
  1040. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1041. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1042. return -EINVAL;
  1043. dev_dbg(component->dev,
  1044. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1045. dai->name, dai->id, params_rate(params),
  1046. params_channels(params));
  1047. switch (substream->stream) {
  1048. case SNDRV_PCM_STREAM_PLAYBACK:
  1049. ret = lpass_cdc_rx_macro_set_interpolator_rate(dai, params_rate(params));
  1050. if (ret) {
  1051. pr_err("%s: cannot set sample rate: %u\n",
  1052. __func__, params_rate(params));
  1053. return ret;
  1054. }
  1055. rx_priv->bit_width[dai->id] = params_width(params);
  1056. break;
  1057. case SNDRV_PCM_STREAM_CAPTURE:
  1058. default:
  1059. break;
  1060. }
  1061. return 0;
  1062. }
  1063. static int lpass_cdc_rx_macro_get_channel_map(struct snd_soc_dai *dai,
  1064. unsigned int *tx_num, unsigned int *tx_slot,
  1065. unsigned int *rx_num, unsigned int *rx_slot)
  1066. {
  1067. struct snd_soc_component *component = dai->component;
  1068. struct device *rx_dev = NULL;
  1069. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1070. unsigned int temp = 0, ch_mask = 0;
  1071. u16 val = 0, mask = 0, cnt = 0, i = 0;
  1072. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1073. return -EINVAL;
  1074. switch (dai->id) {
  1075. case RX_MACRO_AIF1_PB:
  1076. case RX_MACRO_AIF2_PB:
  1077. case RX_MACRO_AIF3_PB:
  1078. case RX_MACRO_AIF4_PB:
  1079. for_each_set_bit(temp, &rx_priv->active_ch_mask[dai->id],
  1080. LPASS_CDC_RX_MACRO_PORTS_MAX) {
  1081. ch_mask |= (1 << temp);
  1082. if (++i == LPASS_CDC_RX_MACRO_MAX_DMA_CH_PER_PORT)
  1083. break;
  1084. }
  1085. /*
  1086. * CDC_DMA_RX_0 port drives RX0/RX1 -- ch_mask 0x1/0x2/0x3
  1087. * CDC_DMA_RX_1 port drives RX2/RX3 -- ch_mask 0x1/0x2/0x3
  1088. * CDC_DMA_RX_2 port drives RX4 -- ch_mask 0x1
  1089. * CDC_DMA_RX_3 port drives RX5 -- ch_mask 0x1
  1090. * AIFn can pair to any CDC_DMA_RX_n port.
  1091. * In general, below convention is used::
  1092. * CDC_DMA_RX_0(AIF1)/CDC_DMA_RX_1(AIF2)/
  1093. * CDC_DMA_RX_2(AIF3)/CDC_DMA_RX_3(AIF4)
  1094. * Above is reflected in machine driver BE dailink
  1095. */
  1096. if (ch_mask & 0x0C)
  1097. ch_mask = ch_mask >> 2;
  1098. if ((ch_mask & 0x10) || (ch_mask & 0x20))
  1099. ch_mask = 0x1;
  1100. *rx_slot = ch_mask;
  1101. *rx_num = rx_priv->active_ch_cnt[dai->id];
  1102. dev_dbg(rx_priv->dev,
  1103. "%s: dai->id:%d, ch_mask:0x%x, active_ch_cnt:%d active_mask: 0x%x\n",
  1104. __func__, dai->id, *rx_slot, *rx_num, rx_priv->active_ch_mask[dai->id]);
  1105. break;
  1106. case RX_MACRO_AIF5_PB:
  1107. *rx_slot = 0x1;
  1108. *rx_num = 0x01;
  1109. dev_dbg(rx_priv->dev,
  1110. "%s: dai->id:%d, ch_mask:0x%x, active_ch_cnt:%d\n",
  1111. __func__, dai->id, *rx_slot, *rx_num);
  1112. break;
  1113. case RX_MACRO_AIF6_PB:
  1114. *rx_slot = 0x1;
  1115. *rx_num = 0x01;
  1116. dev_dbg(rx_priv->dev,
  1117. "%s: dai->id:%d, ch_mask:0x%x, active_ch_cnt:%d\n",
  1118. __func__, dai->id, *rx_slot, *rx_num);
  1119. break;
  1120. case RX_MACRO_AIF_ECHO:
  1121. val = snd_soc_component_read(component,
  1122. LPASS_CDC_RX_INP_MUX_RX_MIX_CFG4);
  1123. if (val & LPASS_CDC_RX_MACRO_EC_MIX_TX0_MASK) {
  1124. mask |= 0x1;
  1125. cnt++;
  1126. }
  1127. if (val & LPASS_CDC_RX_MACRO_EC_MIX_TX1_MASK) {
  1128. mask |= 0x2;
  1129. cnt++;
  1130. }
  1131. val = snd_soc_component_read(component,
  1132. LPASS_CDC_RX_INP_MUX_RX_MIX_CFG5);
  1133. if (val & LPASS_CDC_RX_MACRO_EC_MIX_TX2_MASK) {
  1134. mask |= 0x4;
  1135. cnt++;
  1136. }
  1137. *tx_slot = mask;
  1138. *tx_num = cnt;
  1139. break;
  1140. default:
  1141. dev_err(rx_dev, "%s: Invalid AIF\n", __func__);
  1142. break;
  1143. }
  1144. return 0;
  1145. }
  1146. static int lpass_cdc_rx_macro_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  1147. {
  1148. struct snd_soc_component *component = dai->component;
  1149. struct device *rx_dev = NULL;
  1150. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1151. uint16_t j = 0, reg = 0, mix_reg = 0, dsm_reg = 0;
  1152. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1153. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1154. if (mute)
  1155. return 0;
  1156. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1157. return -EINVAL;
  1158. switch (dai->id) {
  1159. case RX_MACRO_AIF1_PB:
  1160. case RX_MACRO_AIF2_PB:
  1161. case RX_MACRO_AIF3_PB:
  1162. case RX_MACRO_AIF4_PB:
  1163. for (j = 0; j < INTERP_MAX; j++) {
  1164. reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  1165. (j * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1166. mix_reg = LPASS_CDC_RX_RX0_RX_PATH_MIX_CTL +
  1167. (j * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1168. dsm_reg = LPASS_CDC_RX_RX0_RX_PATH_DSM_CTL +
  1169. (j * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1170. if (j == INTERP_AUX)
  1171. dsm_reg = LPASS_CDC_RX_RX2_RX_PATH_DSM_CTL;
  1172. int_mux_cfg0 = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0 + j * 8;
  1173. int_mux_cfg1 = int_mux_cfg0 + 4;
  1174. int_mux_cfg0_val = snd_soc_component_read(component,
  1175. int_mux_cfg0);
  1176. int_mux_cfg1_val = snd_soc_component_read(component,
  1177. int_mux_cfg1);
  1178. if (snd_soc_component_read(component, dsm_reg) & 0x01) {
  1179. if (int_mux_cfg0_val || (int_mux_cfg1_val & 0xF0))
  1180. snd_soc_component_update_bits(component,
  1181. reg, 0x20, 0x20);
  1182. if (int_mux_cfg1_val & 0x0F) {
  1183. snd_soc_component_update_bits(component,
  1184. reg, 0x20, 0x20);
  1185. snd_soc_component_update_bits(component,
  1186. mix_reg, 0x20, 0x20);
  1187. }
  1188. }
  1189. }
  1190. break;
  1191. default:
  1192. break;
  1193. }
  1194. return 0;
  1195. }
  1196. static int lpass_cdc_rx_macro_mclk_enable(
  1197. struct lpass_cdc_rx_macro_priv *rx_priv,
  1198. bool mclk_enable, bool dapm)
  1199. {
  1200. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  1201. int ret = 0;
  1202. if (regmap == NULL) {
  1203. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  1204. return -EINVAL;
  1205. }
  1206. dev_dbg(rx_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  1207. __func__, mclk_enable, dapm, rx_priv->rx_mclk_users);
  1208. mutex_lock(&rx_priv->mclk_lock);
  1209. if (mclk_enable) {
  1210. if (rx_priv->rx_mclk_users == 0) {
  1211. if (rx_priv->is_native_on)
  1212. rx_priv->clk_id = RX_CORE_CLK;
  1213. ret = lpass_cdc_rx_macro_core_vote(rx_priv, true);
  1214. if (ret < 0) {
  1215. dev_err(rx_priv->dev,
  1216. "%s: rx request core vote failed\n",
  1217. __func__);
  1218. goto exit;
  1219. }
  1220. ret = lpass_cdc_clk_rsc_request_clock(rx_priv->dev,
  1221. rx_priv->default_clk_id,
  1222. rx_priv->clk_id,
  1223. true);
  1224. lpass_cdc_rx_macro_core_vote(rx_priv, false);
  1225. if (ret < 0) {
  1226. dev_err(rx_priv->dev,
  1227. "%s: rx request clock enable failed\n",
  1228. __func__);
  1229. goto exit;
  1230. }
  1231. lpass_cdc_clk_rsc_fs_gen_request(rx_priv->dev,
  1232. true);
  1233. regcache_mark_dirty(regmap);
  1234. regcache_sync_region(regmap,
  1235. RX_START_OFFSET,
  1236. RX_MAX_OFFSET);
  1237. regmap_update_bits(regmap,
  1238. LPASS_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1239. 0x01, 0x01);
  1240. regmap_update_bits(regmap,
  1241. LPASS_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1242. 0x02, 0x02);
  1243. regmap_update_bits(regmap,
  1244. LPASS_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1245. 0x02, 0x00);
  1246. regmap_update_bits(regmap,
  1247. LPASS_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1248. 0x01, 0x01);
  1249. }
  1250. rx_priv->rx_mclk_users++;
  1251. } else {
  1252. if (rx_priv->rx_mclk_users <= 0) {
  1253. dev_err(rx_priv->dev, "%s: clock already disabled\n",
  1254. __func__);
  1255. rx_priv->rx_mclk_users = 0;
  1256. goto exit;
  1257. }
  1258. rx_priv->rx_mclk_users--;
  1259. if (rx_priv->rx_mclk_users == 0) {
  1260. regmap_update_bits(regmap,
  1261. LPASS_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1262. 0x01, 0x00);
  1263. regmap_update_bits(regmap,
  1264. LPASS_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1265. 0x02, 0x02);
  1266. regmap_update_bits(regmap,
  1267. LPASS_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1268. 0x02, 0x00);
  1269. regmap_update_bits(regmap,
  1270. LPASS_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  1271. 0x01, 0x00);
  1272. lpass_cdc_clk_rsc_fs_gen_request(rx_priv->dev,
  1273. false);
  1274. ret = lpass_cdc_rx_macro_core_vote(rx_priv, true);
  1275. if (ret < 0) {
  1276. dev_err(rx_priv->dev,
  1277. "%s: rx request core vote failed\n",
  1278. __func__);
  1279. }
  1280. lpass_cdc_clk_rsc_request_clock(rx_priv->dev,
  1281. rx_priv->default_clk_id,
  1282. rx_priv->clk_id,
  1283. false);
  1284. lpass_cdc_rx_macro_core_vote(rx_priv, false);
  1285. rx_priv->clk_id = rx_priv->default_clk_id;
  1286. }
  1287. }
  1288. exit:
  1289. trace_printk("%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  1290. __func__, mclk_enable, dapm, rx_priv->rx_mclk_users);
  1291. mutex_unlock(&rx_priv->mclk_lock);
  1292. return ret;
  1293. }
  1294. static int lpass_cdc_rx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  1295. struct snd_kcontrol *kcontrol, int event)
  1296. {
  1297. struct snd_soc_component *component =
  1298. snd_soc_dapm_to_component(w->dapm);
  1299. int ret = 0;
  1300. struct device *rx_dev = NULL;
  1301. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1302. int mclk_freq = MCLK_FREQ;
  1303. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1304. return -EINVAL;
  1305. dev_dbg(rx_dev, "%s: event = %d\n", __func__, event);
  1306. switch (event) {
  1307. case SND_SOC_DAPM_PRE_PMU:
  1308. if (rx_priv->is_native_on)
  1309. mclk_freq = MCLK_FREQ_NATIVE;
  1310. if (rx_priv->swr_ctrl_data)
  1311. swrm_wcd_notify(
  1312. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1313. SWR_CLK_FREQ, &mclk_freq);
  1314. ret = lpass_cdc_rx_macro_mclk_enable(rx_priv, 1, true);
  1315. if (ret)
  1316. rx_priv->dapm_mclk_enable = false;
  1317. else
  1318. rx_priv->dapm_mclk_enable = true;
  1319. break;
  1320. case SND_SOC_DAPM_POST_PMD:
  1321. if (rx_priv->dapm_mclk_enable)
  1322. ret = lpass_cdc_rx_macro_mclk_enable(rx_priv, 0, true);
  1323. break;
  1324. default:
  1325. dev_err(rx_priv->dev,
  1326. "%s: invalid DAPM event %d\n", __func__, event);
  1327. ret = -EINVAL;
  1328. }
  1329. return ret;
  1330. }
  1331. static int lpass_cdc_rx_macro_event_handler(struct snd_soc_component *component,
  1332. u16 event, u32 data)
  1333. {
  1334. u16 reg = 0, reg_mix = 0, rx_idx = 0, mute = 0x0, val = 0;
  1335. struct device *rx_dev = NULL;
  1336. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1337. int ret = 0;
  1338. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1339. return -EINVAL;
  1340. switch (event) {
  1341. case LPASS_CDC_MACRO_EVT_RX_MUTE:
  1342. rx_idx = data >> 0x10;
  1343. mute = data & 0xffff;
  1344. val = mute ? 0x10 : 0x00;
  1345. reg = LPASS_CDC_RX_RX0_RX_PATH_CTL + (rx_idx *
  1346. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1347. reg_mix = LPASS_CDC_RX_RX0_RX_PATH_MIX_CTL + (rx_idx *
  1348. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1349. snd_soc_component_update_bits(component, reg,
  1350. 0x10, val);
  1351. snd_soc_component_update_bits(component, reg_mix,
  1352. 0x10, val);
  1353. break;
  1354. case LPASS_CDC_MACRO_EVT_RX_COMPANDER_SOFT_RST:
  1355. rx_idx = data >> 0x10;
  1356. if (rx_idx == INTERP_AUX)
  1357. goto done;
  1358. reg = LPASS_CDC_RX_COMPANDER0_CTL0 +
  1359. (rx_idx * LPASS_CDC_RX_MACRO_COMP_OFFSET);
  1360. snd_soc_component_write(component, reg,
  1361. snd_soc_component_read(component, reg));
  1362. break;
  1363. case LPASS_CDC_MACRO_EVT_IMPED_TRUE:
  1364. lpass_cdc_rx_macro_wcd_clsh_imped_config(component, data, true);
  1365. break;
  1366. case LPASS_CDC_MACRO_EVT_IMPED_FALSE:
  1367. lpass_cdc_rx_macro_wcd_clsh_imped_config(component, data, false);
  1368. break;
  1369. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  1370. trace_printk("%s, enter SSR down\n", __func__);
  1371. rx_priv->dev_up = false;
  1372. if (rx_priv->swr_ctrl_data) {
  1373. swrm_wcd_notify(
  1374. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1375. SWR_DEVICE_SSR_DOWN, NULL);
  1376. }
  1377. if ((!pm_runtime_enabled(rx_dev) ||
  1378. !pm_runtime_suspended(rx_dev))) {
  1379. ret = lpass_cdc_runtime_suspend(rx_dev);
  1380. if (!ret) {
  1381. pm_runtime_disable(rx_dev);
  1382. pm_runtime_set_suspended(rx_dev);
  1383. pm_runtime_enable(rx_dev);
  1384. }
  1385. }
  1386. break;
  1387. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  1388. ret = lpass_cdc_rx_macro_core_vote(rx_priv, true);
  1389. if (ret < 0) {
  1390. dev_err(rx_priv->dev,
  1391. "%s: rx request core vote failed\n",
  1392. __func__);
  1393. break;
  1394. }
  1395. /* enable&disable RX_CORE_CLK to reset GFMUX reg */
  1396. ret = lpass_cdc_clk_rsc_request_clock(rx_priv->dev,
  1397. rx_priv->default_clk_id,
  1398. RX_CORE_CLK, true);
  1399. if (ret < 0)
  1400. dev_err_ratelimited(rx_priv->dev,
  1401. "%s, failed to enable clk, ret:%d\n",
  1402. __func__, ret);
  1403. else
  1404. lpass_cdc_clk_rsc_request_clock(rx_priv->dev,
  1405. rx_priv->default_clk_id,
  1406. RX_CORE_CLK, false);
  1407. lpass_cdc_rx_macro_core_vote(rx_priv, false);
  1408. break;
  1409. case LPASS_CDC_MACRO_EVT_SSR_UP:
  1410. trace_printk("%s, enter SSR up\n", __func__);
  1411. rx_priv->dev_up = true;
  1412. /* reset swr after ssr/pdr */
  1413. rx_priv->reset_swr = true;
  1414. if (rx_priv->swr_ctrl_data)
  1415. swrm_wcd_notify(
  1416. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1417. SWR_DEVICE_SSR_UP, NULL);
  1418. break;
  1419. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  1420. lpass_cdc_rsc_clk_reset(rx_dev, RX_CORE_CLK);
  1421. lpass_cdc_rsc_clk_reset(rx_dev, RX_TX_CORE_CLK);
  1422. break;
  1423. case LPASS_CDC_MACRO_EVT_RX_PA_GAIN_UPDATE:
  1424. rx_priv->rx0_gain_val = snd_soc_component_read(component,
  1425. LPASS_CDC_RX_RX0_RX_VOL_CTL);
  1426. rx_priv->rx1_gain_val = snd_soc_component_read(component,
  1427. LPASS_CDC_RX_RX1_RX_VOL_CTL);
  1428. if (data) {
  1429. /* Reduce gain by half only if its greater than -6DB */
  1430. if ((rx_priv->rx0_gain_val >= LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY)
  1431. && (rx_priv->rx0_gain_val <= LPASS_CDC_RX_MACRO_GAIN_MAX_VAL))
  1432. snd_soc_component_update_bits(component,
  1433. LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xFF,
  1434. (rx_priv->rx0_gain_val -
  1435. LPASS_CDC_RX_MACRO_MOD_GAIN));
  1436. if ((rx_priv->rx1_gain_val >= LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY)
  1437. && (rx_priv->rx1_gain_val <= LPASS_CDC_RX_MACRO_GAIN_MAX_VAL))
  1438. snd_soc_component_update_bits(component,
  1439. LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xFF,
  1440. (rx_priv->rx1_gain_val -
  1441. LPASS_CDC_RX_MACRO_MOD_GAIN));
  1442. }
  1443. else {
  1444. /* Reset gain value to default */
  1445. if ((rx_priv->rx0_gain_val >=
  1446. (LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY - LPASS_CDC_RX_MACRO_MOD_GAIN)) &&
  1447. (rx_priv->rx0_gain_val <= (LPASS_CDC_RX_MACRO_GAIN_MAX_VAL -
  1448. LPASS_CDC_RX_MACRO_MOD_GAIN)))
  1449. snd_soc_component_update_bits(component,
  1450. LPASS_CDC_RX_RX0_RX_VOL_CTL, 0xFF,
  1451. (rx_priv->rx0_gain_val +
  1452. LPASS_CDC_RX_MACRO_MOD_GAIN));
  1453. if ((rx_priv->rx1_gain_val >=
  1454. (LPASS_CDC_RX_MACRO_GAIN_VAL_UNITY - LPASS_CDC_RX_MACRO_MOD_GAIN)) &&
  1455. (rx_priv->rx1_gain_val <= (LPASS_CDC_RX_MACRO_GAIN_MAX_VAL -
  1456. LPASS_CDC_RX_MACRO_MOD_GAIN)))
  1457. snd_soc_component_update_bits(component,
  1458. LPASS_CDC_RX_RX1_RX_VOL_CTL, 0xFF,
  1459. (rx_priv->rx1_gain_val +
  1460. LPASS_CDC_RX_MACRO_MOD_GAIN));
  1461. }
  1462. break;
  1463. case LPASS_CDC_MACRO_EVT_HPHL_HD2_ENABLE:
  1464. /* Enable hd2 config for hphl*/
  1465. snd_soc_component_update_bits(component,
  1466. LPASS_CDC_RX_RX0_RX_PATH_CFG0, 0x04, data);
  1467. break;
  1468. case LPASS_CDC_MACRO_EVT_HPHR_HD2_ENABLE:
  1469. /* Enable hd2 config for hphr*/
  1470. snd_soc_component_update_bits(component,
  1471. LPASS_CDC_RX_RX1_RX_PATH_CFG0, 0x04, data);
  1472. break;
  1473. }
  1474. done:
  1475. return ret;
  1476. }
  1477. static int lpass_cdc_rx_macro_find_playback_dai_id_for_port(int port_id,
  1478. struct lpass_cdc_rx_macro_priv *rx_priv)
  1479. {
  1480. int i = 0;
  1481. for (i = RX_MACRO_AIF1_PB; i < LPASS_CDC_RX_MACRO_MAX_DAIS; i++) {
  1482. if (test_bit(port_id, &rx_priv->active_ch_mask[i]))
  1483. return i;
  1484. }
  1485. return -EINVAL;
  1486. }
  1487. static int lpass_cdc_rx_macro_set_idle_detect_thr(struct snd_soc_component *component,
  1488. struct lpass_cdc_rx_macro_priv *rx_priv,
  1489. int interp, int path_type)
  1490. {
  1491. int port_id[4] = { 0, 0, 0, 0 };
  1492. int *port_ptr = NULL;
  1493. int num_ports = 0;
  1494. int bit_width = 0, i = 0;
  1495. int mux_reg = 0, mux_reg_val = 0;
  1496. int dai_id = 0, idle_thr = 0;
  1497. if ((interp != INTERP_HPHL) && (interp != INTERP_HPHR))
  1498. return 0;
  1499. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  1500. return 0;
  1501. port_ptr = &port_id[0];
  1502. num_ports = 0;
  1503. /*
  1504. * Read interpolator MUX input registers and find
  1505. * which cdc_dma port is connected and store the port
  1506. * numbers in port_id array.
  1507. */
  1508. if (path_type == INTERP_MIX_PATH) {
  1509. mux_reg = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG1 +
  1510. 2 * interp;
  1511. mux_reg_val = snd_soc_component_read(component, mux_reg) &
  1512. 0x0f;
  1513. if ((mux_reg_val >= INTn_2_INP_SEL_RX0) &&
  1514. (mux_reg_val <= INTn_2_INP_SEL_RX5)) {
  1515. *port_ptr++ = mux_reg_val - 1;
  1516. num_ports++;
  1517. }
  1518. }
  1519. if (path_type == INTERP_MAIN_PATH) {
  1520. mux_reg = LPASS_CDC_RX_INP_MUX_RX_INT1_CFG0 +
  1521. 2 * (interp - 1);
  1522. mux_reg_val = snd_soc_component_read(component, mux_reg) &
  1523. 0x0f;
  1524. i = LPASS_CDC_RX_MACRO_INTERP_MUX_NUM_INPUTS;
  1525. while (i) {
  1526. if ((mux_reg_val >= INTn_1_INP_SEL_RX0) &&
  1527. (mux_reg_val <= INTn_1_INP_SEL_RX5)) {
  1528. *port_ptr++ = mux_reg_val -
  1529. INTn_1_INP_SEL_RX0;
  1530. num_ports++;
  1531. }
  1532. mux_reg_val =
  1533. (snd_soc_component_read(component, mux_reg) &
  1534. 0xf0) >> 4;
  1535. mux_reg += 1;
  1536. i--;
  1537. }
  1538. }
  1539. dev_dbg(component->dev, "%s: num_ports: %d, ports[%d %d %d %d]\n",
  1540. __func__, num_ports, port_id[0], port_id[1],
  1541. port_id[2], port_id[3]);
  1542. i = 0;
  1543. while (num_ports) {
  1544. dai_id = lpass_cdc_rx_macro_find_playback_dai_id_for_port(port_id[i++],
  1545. rx_priv);
  1546. if ((dai_id >= 0) && (dai_id < LPASS_CDC_RX_MACRO_MAX_DAIS)) {
  1547. dev_dbg(component->dev, "%s: dai_id: %d bit_width: %d\n",
  1548. __func__, dai_id,
  1549. rx_priv->bit_width[dai_id]);
  1550. if (rx_priv->bit_width[dai_id] > bit_width)
  1551. bit_width = rx_priv->bit_width[dai_id];
  1552. }
  1553. num_ports--;
  1554. }
  1555. switch (bit_width) {
  1556. case 16:
  1557. idle_thr = 0xff; /* F16 */
  1558. break;
  1559. case 24:
  1560. case 32:
  1561. idle_thr = 0x03; /* F22 */
  1562. break;
  1563. default:
  1564. idle_thr = 0x00;
  1565. break;
  1566. }
  1567. dev_dbg(component->dev, "%s: (new) idle_thr: %d, (cur) idle_thr: %d\n",
  1568. __func__, idle_thr, rx_priv->idle_det_cfg.hph_idle_thr);
  1569. if ((rx_priv->idle_det_cfg.hph_idle_thr == 0) ||
  1570. (idle_thr < rx_priv->idle_det_cfg.hph_idle_thr)) {
  1571. snd_soc_component_write(component,
  1572. LPASS_CDC_RX_IDLE_DETECT_CFG3, idle_thr);
  1573. rx_priv->idle_det_cfg.hph_idle_thr = idle_thr;
  1574. }
  1575. return 0;
  1576. }
  1577. static int lpass_cdc_rx_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1578. struct snd_kcontrol *kcontrol, int event)
  1579. {
  1580. struct snd_soc_component *component =
  1581. snd_soc_dapm_to_component(w->dapm);
  1582. u16 gain_reg = 0, mix_reg = 0;
  1583. struct device *rx_dev = NULL;
  1584. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1585. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1586. return -EINVAL;
  1587. if (w->shift >= INTERP_MAX) {
  1588. dev_err(component->dev, "%s: Invalid Interpolator value %d for name %s\n",
  1589. __func__, w->shift, w->name);
  1590. return -EINVAL;
  1591. }
  1592. gain_reg = LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL +
  1593. (w->shift * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1594. mix_reg = LPASS_CDC_RX_RX0_RX_PATH_MIX_CTL +
  1595. (w->shift * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1596. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1597. switch (event) {
  1598. case SND_SOC_DAPM_PRE_PMU:
  1599. lpass_cdc_rx_macro_set_idle_detect_thr(component, rx_priv, w->shift,
  1600. INTERP_MIX_PATH);
  1601. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  1602. break;
  1603. case SND_SOC_DAPM_POST_PMU:
  1604. snd_soc_component_write(component, gain_reg,
  1605. snd_soc_component_read(component, gain_reg));
  1606. break;
  1607. case SND_SOC_DAPM_POST_PMD:
  1608. /* Clk Disable */
  1609. snd_soc_component_update_bits(component, mix_reg, 0x20, 0x00);
  1610. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  1611. /* Reset enable and disable */
  1612. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x40);
  1613. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x00);
  1614. break;
  1615. }
  1616. return 0;
  1617. }
  1618. static bool lpass_cdc_rx_macro_adie_lb(struct snd_soc_component *component,
  1619. int interp_idx)
  1620. {
  1621. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  1622. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  1623. u8 int_n_inp0 = 0, int_n_inp1 = 0, int_n_inp2 = 0;
  1624. int_mux_cfg0 = LPASS_CDC_RX_INP_MUX_RX_INT0_CFG0 + interp_idx * 8;
  1625. int_mux_cfg1 = int_mux_cfg0 + 4;
  1626. int_mux_cfg0_val = snd_soc_component_read(component, int_mux_cfg0);
  1627. int_mux_cfg1_val = snd_soc_component_read(component, int_mux_cfg1);
  1628. int_n_inp0 = int_mux_cfg0_val & 0x0F;
  1629. if (int_n_inp0 == INTn_1_INP_SEL_DEC0 ||
  1630. int_n_inp0 == INTn_1_INP_SEL_DEC1 ||
  1631. int_n_inp0 == INTn_1_INP_SEL_IIR0 ||
  1632. int_n_inp0 == INTn_1_INP_SEL_IIR1)
  1633. return true;
  1634. int_n_inp1 = int_mux_cfg0_val >> 4;
  1635. if (int_n_inp1 == INTn_1_INP_SEL_DEC0 ||
  1636. int_n_inp1 == INTn_1_INP_SEL_DEC1 ||
  1637. int_n_inp1 == INTn_1_INP_SEL_IIR0 ||
  1638. int_n_inp1 == INTn_1_INP_SEL_IIR1)
  1639. return true;
  1640. int_n_inp2 = int_mux_cfg1_val >> 4;
  1641. if (int_n_inp2 == INTn_1_INP_SEL_DEC0 ||
  1642. int_n_inp2 == INTn_1_INP_SEL_DEC1 ||
  1643. int_n_inp2 == INTn_1_INP_SEL_IIR0 ||
  1644. int_n_inp2 == INTn_1_INP_SEL_IIR1)
  1645. return true;
  1646. return false;
  1647. }
  1648. static int lpass_cdc_rx_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1649. struct snd_kcontrol *kcontrol,
  1650. int event)
  1651. {
  1652. struct snd_soc_component *component =
  1653. snd_soc_dapm_to_component(w->dapm);
  1654. u16 gain_reg = 0;
  1655. u16 reg = 0;
  1656. struct device *rx_dev = NULL;
  1657. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1658. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1659. return -EINVAL;
  1660. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1661. if (w->shift >= INTERP_MAX) {
  1662. dev_err(component->dev, "%s: Invalid Interpolator value %d for name %s\n",
  1663. __func__, w->shift, w->name);
  1664. return -EINVAL;
  1665. }
  1666. reg = LPASS_CDC_RX_RX0_RX_PATH_CTL + (w->shift *
  1667. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1668. gain_reg = LPASS_CDC_RX_RX0_RX_VOL_CTL + (w->shift *
  1669. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1670. switch (event) {
  1671. case SND_SOC_DAPM_PRE_PMU:
  1672. lpass_cdc_rx_macro_set_idle_detect_thr(component, rx_priv, w->shift,
  1673. INTERP_MAIN_PATH);
  1674. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  1675. if (lpass_cdc_rx_macro_adie_lb(component, w->shift))
  1676. snd_soc_component_update_bits(component,
  1677. reg, 0x20, 0x20);
  1678. break;
  1679. case SND_SOC_DAPM_POST_PMU:
  1680. snd_soc_component_write(component, gain_reg,
  1681. snd_soc_component_read(component, gain_reg));
  1682. break;
  1683. case SND_SOC_DAPM_POST_PMD:
  1684. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  1685. break;
  1686. }
  1687. return 0;
  1688. }
  1689. static void lpass_cdc_rx_macro_droop_setting(struct snd_soc_component *component,
  1690. int interp_n, int event)
  1691. {
  1692. u8 pcm_rate = 0, val = 0;
  1693. u16 rx0_path_ctl_reg = 0, rx_path_cfg3_reg = 0;
  1694. rx_path_cfg3_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG3 +
  1695. (interp_n * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1696. rx0_path_ctl_reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  1697. (interp_n * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1698. pcm_rate = (snd_soc_component_read(component, rx0_path_ctl_reg)
  1699. & 0x0F);
  1700. if (pcm_rate < 0x06)
  1701. val = 0x03;
  1702. else if (pcm_rate < 0x08)
  1703. val = 0x01;
  1704. else if (pcm_rate < 0x0B)
  1705. val = 0x02;
  1706. else
  1707. val = 0x00;
  1708. if (SND_SOC_DAPM_EVENT_ON(event))
  1709. snd_soc_component_update_bits(component, rx_path_cfg3_reg,
  1710. 0x03, val);
  1711. if (SND_SOC_DAPM_EVENT_OFF(event))
  1712. snd_soc_component_update_bits(component, rx_path_cfg3_reg,
  1713. 0x03, 0x03);
  1714. }
  1715. static int lpass_cdc_rx_macro_config_compander(struct snd_soc_component *component,
  1716. struct lpass_cdc_rx_macro_priv *rx_priv,
  1717. int interp_n, int event)
  1718. {
  1719. int comp = 0;
  1720. u16 comp_ctl0_reg = 0, comp_ctl8_reg = 0, rx_path_cfg0_reg = 0;
  1721. u16 comp_coeff_lsb_reg = 0, comp_coeff_msb_reg = 0;
  1722. u16 mode = rx_priv->hph_pwr_mode;
  1723. /* AUX does not have compander */
  1724. if (interp_n == INTERP_AUX)
  1725. return 0;
  1726. comp = interp_n;
  1727. if (!rx_priv->comp_enabled[comp])
  1728. return 0;
  1729. if (rx_priv->is_ear_mode_on && interp_n == INTERP_HPHL)
  1730. mode = RX_MODE_EAR;
  1731. if (interp_n == INTERP_HPHL) {
  1732. comp_coeff_lsb_reg = LPASS_CDC_RX_TOP_HPHL_COMP_WR_LSB;
  1733. comp_coeff_msb_reg = LPASS_CDC_RX_TOP_HPHL_COMP_WR_MSB;
  1734. } else if (interp_n == INTERP_HPHR) {
  1735. comp_coeff_lsb_reg = LPASS_CDC_RX_TOP_HPHR_COMP_WR_LSB;
  1736. comp_coeff_msb_reg = LPASS_CDC_RX_TOP_HPHR_COMP_WR_MSB;
  1737. } else {
  1738. /* compander coefficients are loaded only for hph path */
  1739. return 0;
  1740. }
  1741. comp_ctl0_reg = LPASS_CDC_RX_COMPANDER0_CTL0 +
  1742. (comp * LPASS_CDC_RX_MACRO_COMP_OFFSET);
  1743. comp_ctl8_reg = LPASS_CDC_RX_COMPANDER0_CTL8 +
  1744. (comp * LPASS_CDC_RX_MACRO_COMP_OFFSET);
  1745. rx_path_cfg0_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG0 +
  1746. (comp * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  1747. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1748. lpass_cdc_load_compander_coeff(component,
  1749. comp_coeff_lsb_reg, comp_coeff_msb_reg,
  1750. comp_coeff_table[rx_priv->hph_pwr_mode],
  1751. COMP_MAX_COEFF);
  1752. lpass_cdc_update_compander_setting(component,
  1753. comp_ctl8_reg,
  1754. &comp_setting_table[mode]);
  1755. /* Enable Compander Clock */
  1756. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1757. 0x01, 0x01);
  1758. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1759. 0x02, 0x02);
  1760. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1761. 0x02, 0x00);
  1762. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1763. 0x02, 0x02);
  1764. }
  1765. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1766. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1767. 0x04, 0x04);
  1768. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1769. 0x02, 0x00);
  1770. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1771. 0x01, 0x00);
  1772. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1773. 0x04, 0x00);
  1774. }
  1775. return 0;
  1776. }
  1777. static void lpass_cdc_rx_macro_enable_softclip_clk(struct snd_soc_component *component,
  1778. struct lpass_cdc_rx_macro_priv *rx_priv,
  1779. bool enable)
  1780. {
  1781. if (enable) {
  1782. if (rx_priv->softclip_clk_users == 0)
  1783. snd_soc_component_update_bits(component,
  1784. LPASS_CDC_RX_SOFTCLIP_CRC,
  1785. 0x01, 0x01);
  1786. rx_priv->softclip_clk_users++;
  1787. } else {
  1788. rx_priv->softclip_clk_users--;
  1789. if (rx_priv->softclip_clk_users == 0)
  1790. snd_soc_component_update_bits(component,
  1791. LPASS_CDC_RX_SOFTCLIP_CRC,
  1792. 0x01, 0x00);
  1793. }
  1794. }
  1795. static int lpass_cdc_rx_macro_config_softclip(struct snd_soc_component *component,
  1796. struct lpass_cdc_rx_macro_priv *rx_priv,
  1797. int event)
  1798. {
  1799. dev_dbg(component->dev, "%s: event %d, enabled %d\n",
  1800. __func__, event, rx_priv->is_softclip_on);
  1801. if (!rx_priv->is_softclip_on)
  1802. return 0;
  1803. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1804. /* Enable Softclip clock */
  1805. lpass_cdc_rx_macro_enable_softclip_clk(component, rx_priv, true);
  1806. /* Enable Softclip control */
  1807. snd_soc_component_update_bits(component,
  1808. LPASS_CDC_RX_SOFTCLIP_SOFTCLIP_CTRL, 0x01, 0x01);
  1809. }
  1810. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1811. snd_soc_component_update_bits(component,
  1812. LPASS_CDC_RX_SOFTCLIP_SOFTCLIP_CTRL, 0x01, 0x00);
  1813. lpass_cdc_rx_macro_enable_softclip_clk(component, rx_priv, false);
  1814. }
  1815. return 0;
  1816. }
  1817. static int lpass_cdc_rx_macro_config_aux_hpf(struct snd_soc_component *component,
  1818. struct lpass_cdc_rx_macro_priv *rx_priv,
  1819. int event)
  1820. {
  1821. dev_dbg(component->dev, "%s: event %d, enabled %d\n",
  1822. __func__, event, rx_priv->is_aux_hpf_on);
  1823. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1824. /* Update Aux HPF control */
  1825. if (!rx_priv->is_aux_hpf_on)
  1826. snd_soc_component_update_bits(component,
  1827. LPASS_CDC_RX_RX2_RX_PATH_CFG1, 0x04, 0x00);
  1828. }
  1829. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1830. /* Reset to default (HPF=ON) */
  1831. snd_soc_component_update_bits(component,
  1832. LPASS_CDC_RX_RX2_RX_PATH_CFG1, 0x04, 0x04);
  1833. }
  1834. return 0;
  1835. }
  1836. static inline void
  1837. lpass_cdc_rx_macro_enable_clsh_block(struct lpass_cdc_rx_macro_priv *rx_priv, bool enable)
  1838. {
  1839. if ((enable && ++rx_priv->clsh_users == 1) ||
  1840. (!enable && --rx_priv->clsh_users == 0))
  1841. snd_soc_component_update_bits(rx_priv->component,
  1842. LPASS_CDC_RX_CLSH_CRC, 0x01,
  1843. (u8) enable);
  1844. if (rx_priv->clsh_users < 0)
  1845. rx_priv->clsh_users = 0;
  1846. dev_dbg(rx_priv->dev, "%s: clsh_users %d, enable %d", __func__,
  1847. rx_priv->clsh_users, enable);
  1848. }
  1849. static int lpass_cdc_rx_macro_config_classh(struct snd_soc_component *component,
  1850. struct lpass_cdc_rx_macro_priv *rx_priv,
  1851. int interp_n, int event)
  1852. {
  1853. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1854. lpass_cdc_rx_macro_enable_clsh_block(rx_priv, false);
  1855. return 0;
  1856. }
  1857. if (!SND_SOC_DAPM_EVENT_ON(event))
  1858. return 0;
  1859. lpass_cdc_rx_macro_enable_clsh_block(rx_priv, true);
  1860. if (interp_n == INTERP_HPHL ||
  1861. interp_n == INTERP_HPHR) {
  1862. /*
  1863. * These K1 values depend on the Headphone Impedance
  1864. * For now it is assumed to be 16 ohm
  1865. */
  1866. snd_soc_component_update_bits(component,
  1867. LPASS_CDC_RX_CLSH_K1_LSB,
  1868. 0xFF, 0xC0);
  1869. snd_soc_component_update_bits(component,
  1870. LPASS_CDC_RX_CLSH_K1_MSB,
  1871. 0x0F, 0x00);
  1872. }
  1873. switch (interp_n) {
  1874. case INTERP_HPHL:
  1875. if (rx_priv->is_ear_mode_on)
  1876. snd_soc_component_update_bits(component,
  1877. LPASS_CDC_RX_CLSH_HPH_V_PA,
  1878. 0x3F, 0x39);
  1879. else
  1880. snd_soc_component_update_bits(component,
  1881. LPASS_CDC_RX_CLSH_HPH_V_PA,
  1882. 0x3F, 0x1C);
  1883. snd_soc_component_update_bits(component,
  1884. LPASS_CDC_RX_CLSH_DECAY_CTRL,
  1885. 0x07, 0x00);
  1886. snd_soc_component_update_bits(component,
  1887. LPASS_CDC_RX_RX0_RX_PATH_CFG0,
  1888. 0x40, 0x40);
  1889. break;
  1890. case INTERP_HPHR:
  1891. if (rx_priv->is_ear_mode_on)
  1892. snd_soc_component_update_bits(component,
  1893. LPASS_CDC_RX_CLSH_HPH_V_PA,
  1894. 0x3F, 0x39);
  1895. else
  1896. snd_soc_component_update_bits(component,
  1897. LPASS_CDC_RX_CLSH_HPH_V_PA,
  1898. 0x3F, 0x1C);
  1899. snd_soc_component_update_bits(component,
  1900. LPASS_CDC_RX_CLSH_DECAY_CTRL,
  1901. 0x07, 0x00);
  1902. snd_soc_component_update_bits(component,
  1903. LPASS_CDC_RX_RX1_RX_PATH_CFG0,
  1904. 0x40, 0x40);
  1905. break;
  1906. case INTERP_AUX:
  1907. snd_soc_component_update_bits(component,
  1908. LPASS_CDC_RX_RX2_RX_PATH_CFG0,
  1909. 0x08, 0x08);
  1910. snd_soc_component_update_bits(component,
  1911. LPASS_CDC_RX_RX2_RX_PATH_CFG0,
  1912. 0x10, 0x10);
  1913. break;
  1914. }
  1915. return 0;
  1916. }
  1917. static void lpass_cdc_rx_macro_hd2_control(struct snd_soc_component *component,
  1918. u16 interp_idx, int event)
  1919. {
  1920. u16 hd2_scale_reg = 0;
  1921. u16 hd2_enable_reg = 0;
  1922. switch (interp_idx) {
  1923. case INTERP_HPHL:
  1924. hd2_scale_reg = LPASS_CDC_RX_RX0_RX_PATH_SEC3;
  1925. hd2_enable_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG0;
  1926. break;
  1927. case INTERP_HPHR:
  1928. hd2_scale_reg = LPASS_CDC_RX_RX1_RX_PATH_SEC3;
  1929. hd2_enable_reg = LPASS_CDC_RX_RX1_RX_PATH_CFG0;
  1930. break;
  1931. }
  1932. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1933. snd_soc_component_update_bits(component, hd2_scale_reg,
  1934. 0x3C, 0x14);
  1935. snd_soc_component_update_bits(component, hd2_enable_reg,
  1936. 0x04, 0x04);
  1937. }
  1938. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1939. snd_soc_component_update_bits(component, hd2_enable_reg,
  1940. 0x04, 0x00);
  1941. snd_soc_component_update_bits(component, hd2_scale_reg,
  1942. 0x3C, 0x00);
  1943. }
  1944. }
  1945. static int lpass_cdc_rx_macro_hph_idle_detect_get(struct snd_kcontrol *kcontrol,
  1946. struct snd_ctl_elem_value *ucontrol)
  1947. {
  1948. struct snd_soc_component *component =
  1949. snd_soc_kcontrol_component(kcontrol);
  1950. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1951. struct device *rx_dev = NULL;
  1952. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1953. return -EINVAL;
  1954. ucontrol->value.integer.value[0] =
  1955. rx_priv->idle_det_cfg.hph_idle_detect_en;
  1956. return 0;
  1957. }
  1958. static int lpass_cdc_rx_macro_hph_idle_detect_put(struct snd_kcontrol *kcontrol,
  1959. struct snd_ctl_elem_value *ucontrol)
  1960. {
  1961. struct snd_soc_component *component =
  1962. snd_soc_kcontrol_component(kcontrol);
  1963. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1964. struct device *rx_dev = NULL;
  1965. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1966. return -EINVAL;
  1967. rx_priv->idle_det_cfg.hph_idle_detect_en =
  1968. ucontrol->value.integer.value[0];
  1969. return 0;
  1970. }
  1971. static int lpass_cdc_rx_macro_get_compander(struct snd_kcontrol *kcontrol,
  1972. struct snd_ctl_elem_value *ucontrol)
  1973. {
  1974. struct snd_soc_component *component =
  1975. snd_soc_kcontrol_component(kcontrol);
  1976. int comp = ((struct soc_multi_mixer_control *)
  1977. kcontrol->private_value)->shift;
  1978. struct device *rx_dev = NULL;
  1979. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1980. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1981. return -EINVAL;
  1982. ucontrol->value.integer.value[0] = rx_priv->comp_enabled[comp];
  1983. return 0;
  1984. }
  1985. static int lpass_cdc_rx_macro_set_compander(struct snd_kcontrol *kcontrol,
  1986. struct snd_ctl_elem_value *ucontrol)
  1987. {
  1988. struct snd_soc_component *component =
  1989. snd_soc_kcontrol_component(kcontrol);
  1990. int comp = ((struct soc_multi_mixer_control *)
  1991. kcontrol->private_value)->shift;
  1992. int value = ucontrol->value.integer.value[0];
  1993. struct device *rx_dev = NULL;
  1994. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  1995. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1996. return -EINVAL;
  1997. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1998. __func__, comp + 1, rx_priv->comp_enabled[comp], value);
  1999. rx_priv->comp_enabled[comp] = value;
  2000. return 0;
  2001. }
  2002. static int lpass_cdc_rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  2003. struct snd_ctl_elem_value *ucontrol)
  2004. {
  2005. struct snd_soc_dapm_widget *widget =
  2006. snd_soc_dapm_kcontrol_widget(kcontrol);
  2007. struct snd_soc_component *component =
  2008. snd_soc_dapm_to_component(widget->dapm);
  2009. struct device *rx_dev = NULL;
  2010. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2011. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2012. return -EINVAL;
  2013. ucontrol->value.integer.value[0] =
  2014. rx_priv->rx_port_value[widget->shift];
  2015. return 0;
  2016. }
  2017. static int lpass_cdc_rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  2018. struct snd_ctl_elem_value *ucontrol)
  2019. {
  2020. struct snd_soc_dapm_widget *widget =
  2021. snd_soc_dapm_kcontrol_widget(kcontrol);
  2022. struct snd_soc_component *component =
  2023. snd_soc_dapm_to_component(widget->dapm);
  2024. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  2025. struct snd_soc_dapm_update *update = NULL;
  2026. u32 rx_port_value = ucontrol->value.integer.value[0];
  2027. u32 aif_rst = 0;
  2028. struct device *rx_dev = NULL;
  2029. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2030. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2031. return -EINVAL;
  2032. aif_rst = rx_priv->rx_port_value[widget->shift];
  2033. if (!rx_port_value) {
  2034. if (aif_rst == 0) {
  2035. dev_err(rx_dev, "%s:AIF reset already\n", __func__);
  2036. return 0;
  2037. }
  2038. if (aif_rst > RX_MACRO_AIF4_PB) {
  2039. dev_err(rx_dev, "%s: Invalid AIF reset\n", __func__);
  2040. return 0;
  2041. }
  2042. }
  2043. rx_priv->rx_port_value[widget->shift] = rx_port_value;
  2044. dev_dbg(rx_dev, "%s: mux input: %d, mux output: %d, aif_rst: %d\n",
  2045. __func__, rx_port_value, widget->shift, aif_rst);
  2046. switch (rx_port_value) {
  2047. case 0:
  2048. if (rx_priv->active_ch_cnt[aif_rst]) {
  2049. clear_bit(widget->shift,
  2050. &rx_priv->active_ch_mask[aif_rst]);
  2051. rx_priv->active_ch_cnt[aif_rst]--;
  2052. }
  2053. break;
  2054. case 1:
  2055. case 2:
  2056. case 3:
  2057. case 4:
  2058. set_bit(widget->shift,
  2059. &rx_priv->active_ch_mask[rx_port_value]);
  2060. rx_priv->active_ch_cnt[rx_port_value]++;
  2061. break;
  2062. default:
  2063. dev_err(component->dev,
  2064. "%s:Invalid AIF_ID for LPASS_CDC_RX_MACRO MUX %d\n",
  2065. __func__, rx_port_value);
  2066. goto err;
  2067. }
  2068. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  2069. rx_port_value, e, update);
  2070. return 0;
  2071. err:
  2072. return -EINVAL;
  2073. }
  2074. static int lpass_cdc_rx_macro_get_ear_mode(struct snd_kcontrol *kcontrol,
  2075. struct snd_ctl_elem_value *ucontrol)
  2076. {
  2077. struct snd_soc_component *component =
  2078. snd_soc_kcontrol_component(kcontrol);
  2079. struct device *rx_dev = NULL;
  2080. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2081. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2082. return -EINVAL;
  2083. ucontrol->value.integer.value[0] = rx_priv->is_ear_mode_on;
  2084. return 0;
  2085. }
  2086. static int lpass_cdc_rx_macro_put_ear_mode(struct snd_kcontrol *kcontrol,
  2087. struct snd_ctl_elem_value *ucontrol)
  2088. {
  2089. struct snd_soc_component *component =
  2090. snd_soc_kcontrol_component(kcontrol);
  2091. struct device *rx_dev = NULL;
  2092. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2093. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2094. return -EINVAL;
  2095. rx_priv->is_ear_mode_on =
  2096. (!ucontrol->value.integer.value[0] ? false : true);
  2097. return 0;
  2098. }
  2099. static int lpass_cdc_rx_macro_get_hph_hd2_mode(struct snd_kcontrol *kcontrol,
  2100. struct snd_ctl_elem_value *ucontrol)
  2101. {
  2102. struct snd_soc_component *component =
  2103. snd_soc_kcontrol_component(kcontrol);
  2104. struct device *rx_dev = NULL;
  2105. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2106. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2107. return -EINVAL;
  2108. ucontrol->value.integer.value[0] = rx_priv->hph_hd2_mode;
  2109. return 0;
  2110. }
  2111. static int lpass_cdc_rx_macro_put_hph_hd2_mode(struct snd_kcontrol *kcontrol,
  2112. struct snd_ctl_elem_value *ucontrol)
  2113. {
  2114. struct snd_soc_component *component =
  2115. snd_soc_kcontrol_component(kcontrol);
  2116. struct device *rx_dev = NULL;
  2117. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2118. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2119. return -EINVAL;
  2120. rx_priv->hph_hd2_mode = ucontrol->value.integer.value[0];
  2121. return 0;
  2122. }
  2123. static int lpass_cdc_rx_macro_get_hph_pwr_mode(struct snd_kcontrol *kcontrol,
  2124. struct snd_ctl_elem_value *ucontrol)
  2125. {
  2126. struct snd_soc_component *component =
  2127. snd_soc_kcontrol_component(kcontrol);
  2128. struct device *rx_dev = NULL;
  2129. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2130. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2131. return -EINVAL;
  2132. ucontrol->value.integer.value[0] = rx_priv->hph_pwr_mode;
  2133. return 0;
  2134. }
  2135. static int lpass_cdc_rx_macro_put_hph_pwr_mode(struct snd_kcontrol *kcontrol,
  2136. struct snd_ctl_elem_value *ucontrol)
  2137. {
  2138. struct snd_soc_component *component =
  2139. snd_soc_kcontrol_component(kcontrol);
  2140. struct device *rx_dev = NULL;
  2141. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2142. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2143. return -EINVAL;
  2144. rx_priv->hph_pwr_mode = ucontrol->value.integer.value[0];
  2145. return 0;
  2146. }
  2147. static int lpass_cdc_rx_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  2148. struct snd_ctl_elem_value *ucontrol)
  2149. {
  2150. struct snd_soc_component *component =
  2151. snd_soc_kcontrol_component(kcontrol);
  2152. ucontrol->value.integer.value[0] =
  2153. ((snd_soc_component_read(
  2154. component, LPASS_CDC_RX_BCL_VBAT_CFG) & 0x04) ?
  2155. 1 : 0);
  2156. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2157. ucontrol->value.integer.value[0]);
  2158. return 0;
  2159. }
  2160. static int lpass_cdc_rx_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  2161. struct snd_ctl_elem_value *ucontrol)
  2162. {
  2163. struct snd_soc_component *component =
  2164. snd_soc_kcontrol_component(kcontrol);
  2165. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  2166. ucontrol->value.integer.value[0]);
  2167. /* Set Vbat register configuration for GSM mode bit based on value */
  2168. if (ucontrol->value.integer.value[0])
  2169. snd_soc_component_update_bits(component,
  2170. LPASS_CDC_RX_BCL_VBAT_CFG,
  2171. 0x04, 0x04);
  2172. else
  2173. snd_soc_component_update_bits(component,
  2174. LPASS_CDC_RX_BCL_VBAT_CFG,
  2175. 0x04, 0x00);
  2176. return 0;
  2177. }
  2178. static int lpass_cdc_rx_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  2179. struct snd_ctl_elem_value *ucontrol)
  2180. {
  2181. struct snd_soc_component *component =
  2182. snd_soc_kcontrol_component(kcontrol);
  2183. struct device *rx_dev = NULL;
  2184. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2185. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2186. return -EINVAL;
  2187. ucontrol->value.integer.value[0] = rx_priv->is_softclip_on;
  2188. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2189. __func__, ucontrol->value.integer.value[0]);
  2190. return 0;
  2191. }
  2192. static int lpass_cdc_rx_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  2193. struct snd_ctl_elem_value *ucontrol)
  2194. {
  2195. struct snd_soc_component *component =
  2196. snd_soc_kcontrol_component(kcontrol);
  2197. struct device *rx_dev = NULL;
  2198. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2199. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2200. return -EINVAL;
  2201. rx_priv->is_softclip_on = ucontrol->value.integer.value[0];
  2202. dev_dbg(component->dev, "%s: soft clip enable = %d\n", __func__,
  2203. rx_priv->is_softclip_on);
  2204. return 0;
  2205. }
  2206. static int lpass_cdc_rx_macro_aux_hpf_mode_get(struct snd_kcontrol *kcontrol,
  2207. struct snd_ctl_elem_value *ucontrol)
  2208. {
  2209. struct snd_soc_component *component =
  2210. snd_soc_kcontrol_component(kcontrol);
  2211. struct device *rx_dev = NULL;
  2212. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2213. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2214. return -EINVAL;
  2215. ucontrol->value.integer.value[0] = rx_priv->is_aux_hpf_on;
  2216. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  2217. __func__, ucontrol->value.integer.value[0]);
  2218. return 0;
  2219. }
  2220. static int lpass_cdc_rx_macro_aux_hpf_mode_put(struct snd_kcontrol *kcontrol,
  2221. struct snd_ctl_elem_value *ucontrol)
  2222. {
  2223. struct snd_soc_component *component =
  2224. snd_soc_kcontrol_component(kcontrol);
  2225. struct device *rx_dev = NULL;
  2226. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2227. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2228. return -EINVAL;
  2229. rx_priv->is_aux_hpf_on = ucontrol->value.integer.value[0];
  2230. dev_dbg(component->dev, "%s: aux hpf enable = %d\n", __func__,
  2231. rx_priv->is_aux_hpf_on);
  2232. return 0;
  2233. }
  2234. static int lpass_cdc_rx_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  2235. struct snd_kcontrol *kcontrol,
  2236. int event)
  2237. {
  2238. struct snd_soc_component *component =
  2239. snd_soc_dapm_to_component(w->dapm);
  2240. struct device *rx_dev = NULL;
  2241. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2242. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  2243. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2244. return -EINVAL;
  2245. switch (event) {
  2246. case SND_SOC_DAPM_PRE_PMU:
  2247. /* Enable clock for VBAT block */
  2248. snd_soc_component_update_bits(component,
  2249. LPASS_CDC_RX_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  2250. /* Enable VBAT block */
  2251. snd_soc_component_update_bits(component,
  2252. LPASS_CDC_RX_BCL_VBAT_CFG, 0x01, 0x01);
  2253. /* Update interpolator with 384K path */
  2254. snd_soc_component_update_bits(component,
  2255. LPASS_CDC_RX_RX2_RX_PATH_CFG1, 0x80, 0x80);
  2256. /* Update DSM FS rate */
  2257. snd_soc_component_update_bits(component,
  2258. LPASS_CDC_RX_RX2_RX_PATH_SEC7, 0x02, 0x02);
  2259. /* Use attenuation mode */
  2260. snd_soc_component_update_bits(component,
  2261. LPASS_CDC_RX_BCL_VBAT_CFG, 0x02, 0x00);
  2262. /* BCL block needs softclip clock to be enabled */
  2263. lpass_cdc_rx_macro_enable_softclip_clk(component, rx_priv, true);
  2264. /* Enable VBAT at channel level */
  2265. snd_soc_component_update_bits(component,
  2266. LPASS_CDC_RX_RX2_RX_PATH_CFG1, 0x02, 0x02);
  2267. /* Set the ATTK1 gain */
  2268. snd_soc_component_update_bits(component,
  2269. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD1,
  2270. 0xFF, 0xFF);
  2271. snd_soc_component_update_bits(component,
  2272. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD2,
  2273. 0xFF, 0x03);
  2274. snd_soc_component_update_bits(component,
  2275. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD3,
  2276. 0xFF, 0x00);
  2277. /* Set the ATTK2 gain */
  2278. snd_soc_component_update_bits(component,
  2279. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD4,
  2280. 0xFF, 0xFF);
  2281. snd_soc_component_update_bits(component,
  2282. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD5,
  2283. 0xFF, 0x03);
  2284. snd_soc_component_update_bits(component,
  2285. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD6,
  2286. 0xFF, 0x00);
  2287. /* Set the ATTK3 gain */
  2288. snd_soc_component_update_bits(component,
  2289. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD7,
  2290. 0xFF, 0xFF);
  2291. snd_soc_component_update_bits(component,
  2292. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD8,
  2293. 0xFF, 0x03);
  2294. snd_soc_component_update_bits(component,
  2295. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD9,
  2296. 0xFF, 0x00);
  2297. /* Enable CB decode block clock */
  2298. snd_soc_component_update_bits(component,
  2299. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x01);
  2300. /* Enable BCL path */
  2301. snd_soc_component_update_bits(component,
  2302. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x01);
  2303. /* Request for BCL data */
  2304. snd_soc_component_update_bits(component,
  2305. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x01);
  2306. break;
  2307. case SND_SOC_DAPM_POST_PMD:
  2308. snd_soc_component_update_bits(component,
  2309. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL3, 0x01, 0x00);
  2310. snd_soc_component_update_bits(component,
  2311. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL2, 0x01, 0x00);
  2312. snd_soc_component_update_bits(component,
  2313. LPASS_CDC_RX_CB_DECODE_CB_DECODE_CTL1, 0x01, 0x00);
  2314. snd_soc_component_update_bits(component,
  2315. LPASS_CDC_RX_RX2_RX_PATH_CFG1,
  2316. 0x80, 0x00);
  2317. snd_soc_component_update_bits(component,
  2318. LPASS_CDC_RX_RX2_RX_PATH_SEC7,
  2319. 0x02, 0x00);
  2320. snd_soc_component_update_bits(component,
  2321. LPASS_CDC_RX_BCL_VBAT_CFG,
  2322. 0x02, 0x02);
  2323. snd_soc_component_update_bits(component,
  2324. LPASS_CDC_RX_RX2_RX_PATH_CFG1,
  2325. 0x02, 0x00);
  2326. snd_soc_component_update_bits(component,
  2327. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD1,
  2328. 0xFF, 0x00);
  2329. snd_soc_component_update_bits(component,
  2330. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD2,
  2331. 0xFF, 0x00);
  2332. snd_soc_component_update_bits(component,
  2333. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD3,
  2334. 0xFF, 0x00);
  2335. snd_soc_component_update_bits(component,
  2336. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD4,
  2337. 0xFF, 0x00);
  2338. snd_soc_component_update_bits(component,
  2339. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD5,
  2340. 0xFF, 0x00);
  2341. snd_soc_component_update_bits(component,
  2342. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD6,
  2343. 0xFF, 0x00);
  2344. snd_soc_component_update_bits(component,
  2345. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD7,
  2346. 0xFF, 0x00);
  2347. snd_soc_component_update_bits(component,
  2348. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD8,
  2349. 0xFF, 0x00);
  2350. snd_soc_component_update_bits(component,
  2351. LPASS_CDC_RX_BCL_VBAT_BCL_GAIN_UPD9,
  2352. 0xFF, 0x00);
  2353. lpass_cdc_rx_macro_enable_softclip_clk(component, rx_priv, false);
  2354. snd_soc_component_update_bits(component,
  2355. LPASS_CDC_RX_BCL_VBAT_CFG, 0x01, 0x00);
  2356. snd_soc_component_update_bits(component,
  2357. LPASS_CDC_RX_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  2358. break;
  2359. default:
  2360. dev_err(rx_dev, "%s: Invalid event %d\n", __func__, event);
  2361. break;
  2362. }
  2363. return 0;
  2364. }
  2365. static void lpass_cdc_rx_macro_idle_detect_control(struct snd_soc_component *component,
  2366. struct lpass_cdc_rx_macro_priv *rx_priv,
  2367. int interp, int event)
  2368. {
  2369. int reg = 0, mask = 0, val = 0;
  2370. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  2371. return;
  2372. if (interp == INTERP_HPHL) {
  2373. reg = LPASS_CDC_RX_IDLE_DETECT_PATH_CTL;
  2374. mask = 0x01;
  2375. val = 0x01;
  2376. }
  2377. if (interp == INTERP_HPHR) {
  2378. reg = LPASS_CDC_RX_IDLE_DETECT_PATH_CTL;
  2379. mask = 0x02;
  2380. val = 0x02;
  2381. }
  2382. if (reg && SND_SOC_DAPM_EVENT_ON(event))
  2383. snd_soc_component_update_bits(component, reg, mask, val);
  2384. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  2385. snd_soc_component_update_bits(component, reg, mask, 0x00);
  2386. rx_priv->idle_det_cfg.hph_idle_thr = 0;
  2387. snd_soc_component_write(component,
  2388. LPASS_CDC_RX_IDLE_DETECT_CFG3, 0x0);
  2389. }
  2390. }
  2391. static void lpass_cdc_rx_macro_hphdelay_lutbypass(struct snd_soc_component *component,
  2392. struct lpass_cdc_rx_macro_priv *rx_priv,
  2393. u16 interp_idx, int event)
  2394. {
  2395. u16 hph_lut_bypass_reg = 0;
  2396. u16 hph_comp_ctrl7 = 0;
  2397. switch (interp_idx) {
  2398. case INTERP_HPHL:
  2399. hph_lut_bypass_reg = LPASS_CDC_RX_TOP_HPHL_COMP_LUT;
  2400. hph_comp_ctrl7 = LPASS_CDC_RX_COMPANDER0_CTL7;
  2401. break;
  2402. case INTERP_HPHR:
  2403. hph_lut_bypass_reg = LPASS_CDC_RX_TOP_HPHR_COMP_LUT;
  2404. hph_comp_ctrl7 = LPASS_CDC_RX_COMPANDER1_CTL7;
  2405. break;
  2406. default:
  2407. break;
  2408. }
  2409. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  2410. if (interp_idx == INTERP_HPHL) {
  2411. if (rx_priv->is_ear_mode_on)
  2412. snd_soc_component_update_bits(component,
  2413. LPASS_CDC_RX_RX0_RX_PATH_CFG1,
  2414. 0x02, 0x02);
  2415. else
  2416. snd_soc_component_update_bits(component,
  2417. hph_lut_bypass_reg,
  2418. 0x80, 0x80);
  2419. } else {
  2420. snd_soc_component_update_bits(component,
  2421. hph_lut_bypass_reg,
  2422. 0x80, 0x80);
  2423. }
  2424. if (rx_priv->hph_pwr_mode)
  2425. snd_soc_component_update_bits(component,
  2426. hph_comp_ctrl7,
  2427. 0x20, 0x00);
  2428. }
  2429. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  2430. snd_soc_component_update_bits(component,
  2431. LPASS_CDC_RX_RX0_RX_PATH_CFG1,
  2432. 0x02, 0x00);
  2433. snd_soc_component_update_bits(component, hph_lut_bypass_reg,
  2434. 0x80, 0x00);
  2435. snd_soc_component_update_bits(component, hph_comp_ctrl7,
  2436. 0x20, 0x20);
  2437. }
  2438. }
  2439. static int lpass_cdc_rx_macro_enable_interp_clk(struct snd_soc_component *component,
  2440. int event, int interp_idx)
  2441. {
  2442. u16 main_reg = 0, dsm_reg = 0, rx_cfg2_reg = 0;
  2443. struct device *rx_dev = NULL;
  2444. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2445. if (!component) {
  2446. pr_err("%s: component is NULL\n", __func__);
  2447. return -EINVAL;
  2448. }
  2449. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2450. return -EINVAL;
  2451. main_reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  2452. (interp_idx * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  2453. dsm_reg = LPASS_CDC_RX_RX0_RX_PATH_DSM_CTL +
  2454. (interp_idx * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  2455. if (interp_idx == INTERP_AUX)
  2456. dsm_reg = LPASS_CDC_RX_RX2_RX_PATH_DSM_CTL;
  2457. rx_cfg2_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG2 +
  2458. (interp_idx * LPASS_CDC_RX_MACRO_RX_PATH_OFFSET);
  2459. if (SND_SOC_DAPM_EVENT_ON(event)) {
  2460. if (rx_priv->main_clk_users[interp_idx] == 0) {
  2461. /* Main path PGA mute enable */
  2462. snd_soc_component_update_bits(component, main_reg,
  2463. 0x10, 0x10);
  2464. snd_soc_component_update_bits(component, dsm_reg,
  2465. 0x01, 0x01);
  2466. snd_soc_component_update_bits(component, rx_cfg2_reg,
  2467. 0x03, 0x03);
  2468. lpass_cdc_rx_macro_idle_detect_control(component, rx_priv,
  2469. interp_idx, event);
  2470. if (rx_priv->hph_hd2_mode)
  2471. lpass_cdc_rx_macro_hd2_control(
  2472. component, interp_idx, event);
  2473. lpass_cdc_rx_macro_hphdelay_lutbypass(component, rx_priv,
  2474. interp_idx, event);
  2475. lpass_cdc_rx_macro_droop_setting(component,
  2476. interp_idx, event);
  2477. lpass_cdc_rx_macro_config_compander(component, rx_priv,
  2478. interp_idx, event);
  2479. if (interp_idx == INTERP_AUX) {
  2480. lpass_cdc_rx_macro_config_softclip(component, rx_priv,
  2481. event);
  2482. lpass_cdc_rx_macro_config_aux_hpf(component, rx_priv,
  2483. event);
  2484. }
  2485. lpass_cdc_rx_macro_config_classh(component, rx_priv,
  2486. interp_idx, event);
  2487. }
  2488. rx_priv->main_clk_users[interp_idx]++;
  2489. }
  2490. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  2491. rx_priv->main_clk_users[interp_idx]--;
  2492. if (rx_priv->main_clk_users[interp_idx] <= 0) {
  2493. rx_priv->main_clk_users[interp_idx] = 0;
  2494. /* Main path PGA mute enable */
  2495. snd_soc_component_update_bits(component, main_reg,
  2496. 0x10, 0x10);
  2497. /* Clk Disable */
  2498. snd_soc_component_update_bits(component, dsm_reg,
  2499. 0x01, 0x00);
  2500. snd_soc_component_update_bits(component, main_reg,
  2501. 0x20, 0x00);
  2502. /* Reset enable and disable */
  2503. snd_soc_component_update_bits(component, main_reg,
  2504. 0x40, 0x40);
  2505. snd_soc_component_update_bits(component, main_reg,
  2506. 0x40, 0x00);
  2507. /* Reset rate to 48K*/
  2508. snd_soc_component_update_bits(component, main_reg,
  2509. 0x0F, 0x04);
  2510. snd_soc_component_update_bits(component, rx_cfg2_reg,
  2511. 0x03, 0x00);
  2512. lpass_cdc_rx_macro_config_classh(component, rx_priv,
  2513. interp_idx, event);
  2514. lpass_cdc_rx_macro_config_compander(component, rx_priv,
  2515. interp_idx, event);
  2516. if (interp_idx == INTERP_AUX) {
  2517. lpass_cdc_rx_macro_config_softclip(component, rx_priv,
  2518. event);
  2519. lpass_cdc_rx_macro_config_aux_hpf(component, rx_priv,
  2520. event);
  2521. }
  2522. lpass_cdc_rx_macro_hphdelay_lutbypass(component, rx_priv,
  2523. interp_idx, event);
  2524. if (rx_priv->hph_hd2_mode)
  2525. lpass_cdc_rx_macro_hd2_control(component, interp_idx,
  2526. event);
  2527. lpass_cdc_rx_macro_idle_detect_control(component, rx_priv,
  2528. interp_idx, event);
  2529. }
  2530. }
  2531. dev_dbg(component->dev, "%s event %d main_clk_users %d\n",
  2532. __func__, event, rx_priv->main_clk_users[interp_idx]);
  2533. return rx_priv->main_clk_users[interp_idx];
  2534. }
  2535. static int lpass_cdc_rx_macro_enable_rx_path_clk(struct snd_soc_dapm_widget *w,
  2536. struct snd_kcontrol *kcontrol, int event)
  2537. {
  2538. struct snd_soc_component *component =
  2539. snd_soc_dapm_to_component(w->dapm);
  2540. u16 sidetone_reg = 0, fs_reg = 0;
  2541. dev_dbg(component->dev, "%s %d %d\n", __func__, event, w->shift);
  2542. sidetone_reg = LPASS_CDC_RX_RX0_RX_PATH_CFG1 +
  2543. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET * (w->shift);
  2544. fs_reg = LPASS_CDC_RX_RX0_RX_PATH_CTL +
  2545. LPASS_CDC_RX_MACRO_RX_PATH_OFFSET * (w->shift);
  2546. switch (event) {
  2547. case SND_SOC_DAPM_PRE_PMU:
  2548. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  2549. snd_soc_component_update_bits(component, sidetone_reg,
  2550. 0x10, 0x10);
  2551. snd_soc_component_update_bits(component, fs_reg,
  2552. 0x20, 0x20);
  2553. break;
  2554. case SND_SOC_DAPM_POST_PMD:
  2555. snd_soc_component_update_bits(component, sidetone_reg,
  2556. 0x10, 0x00);
  2557. lpass_cdc_rx_macro_enable_interp_clk(component, event, w->shift);
  2558. break;
  2559. default:
  2560. break;
  2561. };
  2562. return 0;
  2563. }
  2564. static void lpass_cdc_rx_macro_restore_iir_coeff(struct lpass_cdc_rx_macro_priv *rx_priv, int iir_idx,
  2565. int band_idx)
  2566. {
  2567. u16 reg_add = 0, coeff_idx = 0, idx = 0;
  2568. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  2569. if (regmap == NULL) {
  2570. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  2571. return;
  2572. }
  2573. regmap_write(regmap,
  2574. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2575. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  2576. reg_add = LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx;
  2577. /* 5 coefficients per band and 4 writes per coefficient */
  2578. for (coeff_idx = 0; coeff_idx < LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2579. coeff_idx++) {
  2580. /* Four 8 bit values(one 32 bit) per coefficient */
  2581. regmap_write(regmap, reg_add,
  2582. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2583. regmap_write(regmap, reg_add,
  2584. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2585. regmap_write(regmap, reg_add,
  2586. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2587. regmap_write(regmap, reg_add,
  2588. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2589. }
  2590. }
  2591. static int lpass_cdc_rx_macro_iir_enable_audio_mixer_get(struct snd_kcontrol *kcontrol,
  2592. struct snd_ctl_elem_value *ucontrol)
  2593. {
  2594. struct snd_soc_component *component =
  2595. snd_soc_kcontrol_component(kcontrol);
  2596. int iir_idx = ((struct soc_multi_mixer_control *)
  2597. kcontrol->private_value)->reg;
  2598. int band_idx = ((struct soc_multi_mixer_control *)
  2599. kcontrol->private_value)->shift;
  2600. /* IIR filter band registers are at integer multiples of 0x80 */
  2601. u16 iir_reg = LPASS_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  2602. ucontrol->value.integer.value[0] = (
  2603. snd_soc_component_read(component, iir_reg) &
  2604. (1 << band_idx)) != 0;
  2605. dev_dbg(component->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  2606. iir_idx, band_idx,
  2607. (uint32_t)ucontrol->value.integer.value[0]);
  2608. return 0;
  2609. }
  2610. static int lpass_cdc_rx_macro_iir_enable_audio_mixer_put(struct snd_kcontrol *kcontrol,
  2611. struct snd_ctl_elem_value *ucontrol)
  2612. {
  2613. struct snd_soc_component *component =
  2614. snd_soc_kcontrol_component(kcontrol);
  2615. int iir_idx = ((struct soc_multi_mixer_control *)
  2616. kcontrol->private_value)->reg;
  2617. int band_idx = ((struct soc_multi_mixer_control *)
  2618. kcontrol->private_value)->shift;
  2619. bool iir_band_en_status = 0;
  2620. int value = ucontrol->value.integer.value[0];
  2621. u16 iir_reg = LPASS_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  2622. struct device *rx_dev = NULL;
  2623. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2624. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2625. return -EINVAL;
  2626. lpass_cdc_rx_macro_restore_iir_coeff(rx_priv, iir_idx, band_idx);
  2627. /* Mask first 5 bits, 6-8 are reserved */
  2628. snd_soc_component_update_bits(component, iir_reg, (1 << band_idx),
  2629. (value << band_idx));
  2630. iir_band_en_status = ((snd_soc_component_read(component, iir_reg) &
  2631. (1 << band_idx)) != 0);
  2632. dev_dbg(component->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  2633. iir_idx, band_idx, iir_band_en_status);
  2634. return 0;
  2635. }
  2636. static uint32_t get_iir_band_coeff(struct snd_soc_component *component,
  2637. int iir_idx, int band_idx,
  2638. int coeff_idx)
  2639. {
  2640. uint32_t value = 0;
  2641. /* Address does not automatically update if reading */
  2642. snd_soc_component_write(component,
  2643. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2644. ((band_idx * BAND_MAX + coeff_idx)
  2645. * sizeof(uint32_t)) & 0x7F);
  2646. value |= snd_soc_component_read(component,
  2647. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx));
  2648. snd_soc_component_write(component,
  2649. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2650. ((band_idx * BAND_MAX + coeff_idx)
  2651. * sizeof(uint32_t) + 1) & 0x7F);
  2652. value |= (snd_soc_component_read(component,
  2653. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2654. 0x80 * iir_idx)) << 8);
  2655. snd_soc_component_write(component,
  2656. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2657. ((band_idx * BAND_MAX + coeff_idx)
  2658. * sizeof(uint32_t) + 2) & 0x7F);
  2659. value |= (snd_soc_component_read(component,
  2660. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2661. 0x80 * iir_idx)) << 16);
  2662. snd_soc_component_write(component,
  2663. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2664. ((band_idx * BAND_MAX + coeff_idx)
  2665. * sizeof(uint32_t) + 3) & 0x7F);
  2666. /* Mask bits top 2 bits since they are reserved */
  2667. value |= ((snd_soc_component_read(component,
  2668. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2669. 0x80 * iir_idx)) & 0x3F) << 24);
  2670. return value;
  2671. }
  2672. static int lpass_cdc_rx_macro_iir_filter_info(struct snd_kcontrol *kcontrol,
  2673. struct snd_ctl_elem_info *ucontrol)
  2674. {
  2675. struct lpass_cdc_rx_macro_iir_filter_ctl *ctl =
  2676. (struct lpass_cdc_rx_macro_iir_filter_ctl *)kcontrol->private_value;
  2677. struct soc_bytes_ext *params = &ctl->bytes_ext;
  2678. ucontrol->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2679. ucontrol->count = params->max;
  2680. return 0;
  2681. }
  2682. static int lpass_cdc_rx_macro_iir_band_audio_mixer_get(struct snd_kcontrol *kcontrol,
  2683. struct snd_ctl_elem_value *ucontrol)
  2684. {
  2685. struct snd_soc_component *component =
  2686. snd_soc_kcontrol_component(kcontrol);
  2687. struct lpass_cdc_rx_macro_iir_filter_ctl *ctl =
  2688. (struct lpass_cdc_rx_macro_iir_filter_ctl *)kcontrol->private_value;
  2689. struct soc_bytes_ext *params = &ctl->bytes_ext;
  2690. int iir_idx = ctl->iir_idx;
  2691. int band_idx = ctl->band_idx;
  2692. u32 coeff[BAND_MAX];
  2693. int coeff_idx = 0;
  2694. for (coeff_idx = 0; coeff_idx < LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2695. coeff_idx++) {
  2696. coeff[coeff_idx] =
  2697. get_iir_band_coeff(component, iir_idx, band_idx, coeff_idx);
  2698. }
  2699. memcpy(ucontrol->value.bytes.data, &coeff[0], params->max);
  2700. dev_dbg(component->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  2701. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2702. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2703. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2704. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2705. __func__, iir_idx, band_idx, coeff[0],
  2706. __func__, iir_idx, band_idx, coeff[1],
  2707. __func__, iir_idx, band_idx, coeff[2],
  2708. __func__, iir_idx, band_idx, coeff[3],
  2709. __func__, iir_idx, band_idx, coeff[4]);
  2710. return 0;
  2711. }
  2712. static void set_iir_band_coeff(struct snd_soc_component *component,
  2713. int iir_idx, int band_idx,
  2714. uint32_t value)
  2715. {
  2716. snd_soc_component_write(component,
  2717. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2718. (value & 0xFF));
  2719. snd_soc_component_write(component,
  2720. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2721. (value >> 8) & 0xFF);
  2722. snd_soc_component_write(component,
  2723. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2724. (value >> 16) & 0xFF);
  2725. /* Mask top 2 bits, 7-8 are reserved */
  2726. snd_soc_component_write(component,
  2727. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2728. (value >> 24) & 0x3F);
  2729. }
  2730. static int lpass_cdc_rx_macro_iir_band_audio_mixer_put(struct snd_kcontrol *kcontrol,
  2731. struct snd_ctl_elem_value *ucontrol)
  2732. {
  2733. struct snd_soc_component *component =
  2734. snd_soc_kcontrol_component(kcontrol);
  2735. struct lpass_cdc_rx_macro_iir_filter_ctl *ctl =
  2736. (struct lpass_cdc_rx_macro_iir_filter_ctl *)kcontrol->private_value;
  2737. struct soc_bytes_ext *params = &ctl->bytes_ext;
  2738. int iir_idx = ctl->iir_idx;
  2739. int band_idx = ctl->band_idx;
  2740. u32 coeff[BAND_MAX];
  2741. int coeff_idx, idx = 0;
  2742. struct device *rx_dev = NULL;
  2743. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2744. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2745. return -EINVAL;
  2746. memcpy(&coeff[0], ucontrol->value.bytes.data, params->max);
  2747. /*
  2748. * Mask top bit it is reserved
  2749. * Updates addr automatically for each B2 write
  2750. */
  2751. snd_soc_component_write(component,
  2752. (LPASS_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2753. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  2754. /* Store the coefficients in sidetone coeff array */
  2755. for (coeff_idx = 0; coeff_idx < LPASS_CDC_RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2756. coeff_idx++) {
  2757. uint32_t value = coeff[coeff_idx];
  2758. set_iir_band_coeff(component, iir_idx, band_idx, value);
  2759. /* Four 8 bit values(one 32 bit) per coefficient */
  2760. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2761. (value & 0xFF);
  2762. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2763. (value >> 8) & 0xFF;
  2764. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2765. (value >> 16) & 0xFF;
  2766. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2767. (value >> 24) & 0xFF;
  2768. }
  2769. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  2770. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2771. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2772. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2773. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2774. __func__, iir_idx, band_idx,
  2775. get_iir_band_coeff(component, iir_idx, band_idx, 0),
  2776. __func__, iir_idx, band_idx,
  2777. get_iir_band_coeff(component, iir_idx, band_idx, 1),
  2778. __func__, iir_idx, band_idx,
  2779. get_iir_band_coeff(component, iir_idx, band_idx, 2),
  2780. __func__, iir_idx, band_idx,
  2781. get_iir_band_coeff(component, iir_idx, band_idx, 3),
  2782. __func__, iir_idx, band_idx,
  2783. get_iir_band_coeff(component, iir_idx, band_idx, 4));
  2784. return 0;
  2785. }
  2786. static int lpass_cdc_rx_macro_set_iir_gain(struct snd_soc_dapm_widget *w,
  2787. struct snd_kcontrol *kcontrol, int event)
  2788. {
  2789. struct snd_soc_component *component =
  2790. snd_soc_dapm_to_component(w->dapm);
  2791. dev_dbg(component->dev, "%s: event = %d\n", __func__, event);
  2792. switch (event) {
  2793. case SND_SOC_DAPM_POST_PMU: /* fall through */
  2794. case SND_SOC_DAPM_PRE_PMD:
  2795. if (strnstr(w->name, "IIR0", sizeof("IIR0"))) {
  2796. snd_soc_component_write(component,
  2797. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
  2798. snd_soc_component_read(component,
  2799. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL));
  2800. snd_soc_component_write(component,
  2801. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL,
  2802. snd_soc_component_read(component,
  2803. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL));
  2804. snd_soc_component_write(component,
  2805. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL,
  2806. snd_soc_component_read(component,
  2807. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL));
  2808. snd_soc_component_write(component,
  2809. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL,
  2810. snd_soc_component_read(component,
  2811. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL));
  2812. } else {
  2813. snd_soc_component_write(component,
  2814. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
  2815. snd_soc_component_read(component,
  2816. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL));
  2817. snd_soc_component_write(component,
  2818. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL,
  2819. snd_soc_component_read(component,
  2820. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL));
  2821. snd_soc_component_write(component,
  2822. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL,
  2823. snd_soc_component_read(component,
  2824. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL));
  2825. snd_soc_component_write(component,
  2826. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL,
  2827. snd_soc_component_read(component,
  2828. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL));
  2829. }
  2830. break;
  2831. }
  2832. return 0;
  2833. }
  2834. static int lpass_cdc_rx_macro_fir_filter_enable_get(struct snd_kcontrol *kcontrol,
  2835. struct snd_ctl_elem_value *ucontrol)
  2836. {
  2837. struct snd_soc_component *component =
  2838. snd_soc_kcontrol_component(kcontrol);
  2839. struct device *rx_dev = NULL;
  2840. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2841. if (!component) {
  2842. pr_err("%s: component is NULL\n", __func__);
  2843. return -EINVAL;
  2844. }
  2845. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2846. return -EINVAL;
  2847. ucontrol->value.bytes.data[0] = (unsigned char)rx_priv->is_fir_filter_on;
  2848. return 0;
  2849. }
  2850. static int lpass_cdc_rx_macro_fir_filter_enable_put(struct snd_kcontrol *kcontrol,
  2851. struct snd_ctl_elem_value *ucontrol)
  2852. {
  2853. struct snd_soc_component *component =
  2854. snd_soc_kcontrol_component(kcontrol);
  2855. struct device *rx_dev = NULL;
  2856. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2857. int ret = 0;
  2858. if (!component) {
  2859. pr_err("%s: component is NULL\n", __func__);
  2860. return -EINVAL;
  2861. }
  2862. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2863. return -EINVAL;
  2864. if (!rx_priv->hifi_fir_clk) {
  2865. dev_dbg(rx_priv->dev, "%s: Undefined HIFI FIR Clock.\n",
  2866. __func__);
  2867. return 0;
  2868. }
  2869. if (!rx_priv->is_fir_capable) {
  2870. dev_dbg(rx_priv->dev, "%s: HIFI FIR is not supported.\n",
  2871. __func__);
  2872. return 0;
  2873. }
  2874. rx_priv->is_fir_filter_on =
  2875. (!ucontrol->value.bytes.data[0] ? false : true);
  2876. dev_dbg(rx_priv->dev, "%s:is_fir_filter_on=%d\n",
  2877. __func__, rx_priv->is_fir_filter_on);
  2878. if (rx_priv->is_fir_filter_on) {
  2879. ret = clk_prepare_enable(rx_priv->hifi_fir_clk);
  2880. if (ret < 0) {
  2881. dev_err_ratelimited(rx_priv->dev, "%s:hifi_fir_clk enable failed\n",
  2882. __func__);
  2883. return ret;
  2884. }
  2885. snd_soc_component_write(component, LPASS_CDC_RX_RX0_RX_FIR_CFG,
  2886. rx_priv->fir_total_coeff_num[RX0_PATH]);
  2887. dev_dbg(component->dev, "%s: HIFI FIR Path:%d total coefficients"
  2888. " number written: %d.\n",
  2889. __func__, RX0_PATH,
  2890. rx_priv->fir_total_coeff_num[RX0_PATH]);
  2891. snd_soc_component_write(component, LPASS_CDC_RX_RX1_RX_FIR_CFG,
  2892. rx_priv->fir_total_coeff_num[RX1_PATH]);
  2893. dev_dbg(component->dev, "%s: HIFI FIR Path:%d total coefficients"
  2894. " number written: %d.\n",
  2895. __func__, RX1_PATH,
  2896. rx_priv->fir_total_coeff_num[RX1_PATH]);
  2897. /* Enable HIFI_FEAT_EN bit */
  2898. snd_soc_component_update_bits(component, LPASS_CDC_RX_TOP_TOP_CFG1, 0x01, 0x01);
  2899. /* Enable FIR_CLK_EN */
  2900. snd_soc_component_update_bits(component, LPASS_CDC_RX_RX0_RX_PATH_CTL, 0x80, 0x80);
  2901. snd_soc_component_update_bits(component, LPASS_CDC_RX_RX1_RX_PATH_CTL, 0x80, 0x80);
  2902. /* Start the FIR filter */
  2903. snd_soc_component_update_bits(component, LPASS_CDC_RX_RX0_RX_FIR_CTL, 0x0D, 0x05);
  2904. snd_soc_component_update_bits(component, LPASS_CDC_RX_RX1_RX_FIR_CTL, 0x0D, 0x05);
  2905. } else {
  2906. /* Stop the FIR filter */
  2907. snd_soc_component_update_bits(component, LPASS_CDC_RX_RX0_RX_FIR_CTL, 0x0D, 0x00);
  2908. snd_soc_component_update_bits(component, LPASS_CDC_RX_RX1_RX_FIR_CTL, 0x0D, 0x00);
  2909. /* Disable FIR_CLK_EN */
  2910. snd_soc_component_update_bits(component, LPASS_CDC_RX_RX0_RX_PATH_CTL, 0x80, 0x00);
  2911. snd_soc_component_update_bits(component, LPASS_CDC_RX_RX1_RX_PATH_CTL, 0x80, 0x00);
  2912. /* Disable HIFI_FEAT_EN bit */
  2913. snd_soc_component_update_bits(component, LPASS_CDC_RX_TOP_TOP_CFG1, 0x01, 0x00);
  2914. clk_disable_unprepare(rx_priv->hifi_fir_clk);
  2915. }
  2916. return 0;
  2917. }
  2918. static int lpass_cdc_rx_macro_fir_filter_info(struct snd_kcontrol *kcontrol,
  2919. struct snd_ctl_elem_info *ucontrol)
  2920. {
  2921. struct lpass_cdc_rx_macro_fir_filter_ctl *ctl =
  2922. (struct lpass_cdc_rx_macro_fir_filter_ctl *)kcontrol->private_value;
  2923. struct soc_bytes_ext *params = &ctl->bytes_ext;
  2924. ucontrol->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2925. ucontrol->count = params->max;
  2926. return 0;
  2927. }
  2928. static int lpass_cdc_rx_macro_fir_audio_mixer_get(struct snd_kcontrol *kcontrol,
  2929. struct snd_ctl_elem_value *ucontrol)
  2930. {
  2931. struct snd_soc_component *component =
  2932. snd_soc_kcontrol_component(kcontrol);
  2933. struct lpass_cdc_rx_macro_fir_filter_ctl *ctl =
  2934. (struct lpass_cdc_rx_macro_fir_filter_ctl *)kcontrol->private_value;
  2935. unsigned int path_idx = ctl->path_idx;
  2936. unsigned int grp_idx = ctl->grp_idx;
  2937. u32 num_coeff_grp = 0;
  2938. u32 readArray[LPASS_CDC_RX_MACRO_FIR_COEFF_ARRAY_MAX];
  2939. unsigned int coeff_idx = 0, array_idx = 0;
  2940. unsigned int copy_size;
  2941. struct device *rx_dev = NULL;
  2942. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  2943. if (!component) {
  2944. pr_err("%s: component is NULL\n", __func__);
  2945. return -EINVAL;
  2946. }
  2947. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2948. return -EINVAL;
  2949. if (path_idx >= FIR_PATH_MAX) {
  2950. dev_err(rx_priv->dev, "%s: path_idx:%d is invalid\n", __func__, path_idx);
  2951. return -EINVAL;
  2952. }
  2953. if (grp_idx >= GRP_MAX) {
  2954. dev_err(rx_priv->dev, "%s: grp_idx:%d is invalid\n", __func__, grp_idx);
  2955. return -EINVAL;
  2956. }
  2957. num_coeff_grp = rx_priv->num_fir_coeff[path_idx][grp_idx];
  2958. readArray[array_idx++] = num_coeff_grp;
  2959. for (coeff_idx = 0; coeff_idx < num_coeff_grp; coeff_idx++) {
  2960. readArray[array_idx++] =
  2961. rx_priv->fir_coeff_array[path_idx][grp_idx][coeff_idx];
  2962. }
  2963. copy_size = array_idx;
  2964. memcpy(ucontrol->value.bytes.data, &readArray[0], sizeof(readArray[0]) * copy_size);
  2965. return 0;
  2966. }
  2967. static int set_fir_filter_coeff(struct snd_soc_component *component,
  2968. struct lpass_cdc_rx_macro_priv *rx_priv,
  2969. unsigned int path_idx)
  2970. {
  2971. int grp_idx = 0, coeff_idx = 0;
  2972. unsigned int ret = 0;
  2973. unsigned int max_coeff_num, num_coeff_grp;
  2974. unsigned int path_ctl_addr = 0, wdata0_addr = 0, coeff_addr = 0;
  2975. unsigned int fir_ctl_addr = 0;
  2976. bool all_coeff_written = true;
  2977. switch (path_idx) {
  2978. case RX0_PATH:
  2979. path_ctl_addr = LPASS_CDC_RX_RX0_RX_PATH_CTL;
  2980. wdata0_addr = LPASS_CDC_RX_RX0_RX_FIR_COEFF_WDATA0;
  2981. coeff_addr = LPASS_CDC_RX_RX0_RX_FIR_COEFF_ADDR;
  2982. fir_ctl_addr = LPASS_CDC_RX_RX0_RX_FIR_CTL;
  2983. break;
  2984. case RX1_PATH:
  2985. path_ctl_addr = LPASS_CDC_RX_RX1_RX_PATH_CTL;
  2986. wdata0_addr = LPASS_CDC_RX_RX1_RX_FIR_COEFF_WDATA0;
  2987. coeff_addr = LPASS_CDC_RX_RX1_RX_FIR_COEFF_ADDR;
  2988. fir_ctl_addr = LPASS_CDC_RX_RX1_RX_FIR_CTL;
  2989. break;
  2990. default:
  2991. dev_err(rx_priv->dev,
  2992. "%s: inavlid FIR ID: %d\n", __func__, path_idx);
  2993. ret = -EINVAL;
  2994. goto exit;
  2995. }
  2996. max_coeff_num = LPASS_CDC_RX_MACRO_FIR_COEFF_MAX;
  2997. for (grp_idx = 0; grp_idx < GRP_MAX; grp_idx++)
  2998. all_coeff_written = all_coeff_written &&
  2999. rx_priv->is_fir_coeff_written[path_idx][grp_idx];
  3000. if (all_coeff_written)
  3001. goto exit;
  3002. ret = lpass_cdc_rx_macro_mclk_enable(rx_priv, 1, false);
  3003. if (ret < 0) {
  3004. dev_err_ratelimited(rx_priv->dev, "%s:rx_macro_mclk enable failed\n",
  3005. __func__);
  3006. goto exit;
  3007. }
  3008. ret = clk_prepare_enable(rx_priv->hifi_fir_clk);
  3009. if (ret < 0) {
  3010. dev_err_ratelimited(rx_priv->dev, "%s:hifi_fir_clk enable failed\n",
  3011. __func__);
  3012. goto disable_mclk_block;
  3013. }
  3014. /* Enable HIFI_FEAT_EN bit */
  3015. snd_soc_component_update_bits(component, LPASS_CDC_RX_TOP_TOP_CFG1, 0x01, 0x01);
  3016. /* Enable FIR_CLK_EN, datapath reset */
  3017. snd_soc_component_update_bits(component, path_ctl_addr, 0xC0, 0xC0);
  3018. /* Enable FIR_CLK_EN, Release Reset */
  3019. snd_soc_component_update_bits(component, path_ctl_addr, 0xC0, 0x80);
  3020. /* wait for data ram initialization after enabling clock */
  3021. usleep_range(10, 11);
  3022. for (grp_idx = 0; grp_idx < GRP_MAX; grp_idx++) {
  3023. unsigned int coeff_idx_start = 0, array_idx = 0;
  3024. /* Skip if this group is written and no futher update */
  3025. if (rx_priv->is_fir_coeff_written[path_idx][grp_idx])
  3026. continue;
  3027. num_coeff_grp = rx_priv->num_fir_coeff[path_idx][grp_idx];
  3028. if (num_coeff_grp > max_coeff_num) {
  3029. dev_err(rx_priv->dev,
  3030. "%s: inavlid number of RX_FIR coefficients:%d"
  3031. " in path:%d, group:%d\n",
  3032. __func__, num_coeff_grp, path_idx, grp_idx);
  3033. ret = -EINVAL;
  3034. goto disable_FIR;
  3035. }
  3036. coeff_idx_start = grp_idx * max_coeff_num;
  3037. for (coeff_idx = coeff_idx_start;
  3038. coeff_idx < coeff_idx_start + num_coeff_grp / 2 * 2;
  3039. coeff_idx += 2) {
  3040. unsigned int addr_offset = coeff_idx / 2;
  3041. /* First coefficient in pair */
  3042. u32 value = rx_priv->fir_coeff_array[path_idx][grp_idx][array_idx++];
  3043. dev_dbg(rx_priv->dev, "%s: val of coeff_idx:%d, COEFF:0x%x\n",
  3044. __func__, coeff_idx, value);
  3045. snd_soc_component_write(component, wdata0_addr,
  3046. value & 0xFF);
  3047. snd_soc_component_write(component, wdata0_addr + 0x4,
  3048. (value >> 8) & 0xFF);
  3049. snd_soc_component_write(component, wdata0_addr + 0x8,
  3050. (value >> 16) & 0xFF);
  3051. snd_soc_component_write(component, wdata0_addr + 0xC,
  3052. (value >> 24) & 0xFF);
  3053. /* Second coefficient in pair */
  3054. value = rx_priv->fir_coeff_array[path_idx][grp_idx][array_idx++];
  3055. dev_dbg(rx_priv->dev, "%s: val of coeff_idx:%d, COEFF:0x%x\n",
  3056. __func__, coeff_idx, value);
  3057. snd_soc_component_write(component, wdata0_addr + 0x10,
  3058. value & 0xFF);
  3059. snd_soc_component_write(component, wdata0_addr + 0x14,
  3060. (value >> 8) & 0xFF);
  3061. snd_soc_component_write(component, wdata0_addr + 0x18,
  3062. (value >> 16) & 0xFF);
  3063. snd_soc_component_write(component, wdata0_addr + 0x1C,
  3064. (value >> 24) & 0xFF);
  3065. snd_soc_component_write(component, coeff_addr, addr_offset);
  3066. snd_soc_component_update_bits(component, fir_ctl_addr, 0x02, 0x02);
  3067. usleep_range(13, 15);
  3068. snd_soc_component_update_bits(component, fir_ctl_addr, 0x02, 0x00);
  3069. }
  3070. /* odd number of coefficients in this group, handle last one */
  3071. if (num_coeff_grp % 2 != 0) {
  3072. int addr_offset = coeff_idx / 2;
  3073. /* First coefficient in pair */
  3074. u32 value = rx_priv->fir_coeff_array[path_idx][grp_idx][array_idx++];
  3075. dev_dbg(rx_priv->dev, "%s: val of coeff_idx:%d, COEFF:0x%x\n",
  3076. __func__, coeff_idx, value);
  3077. snd_soc_component_write(component, wdata0_addr,
  3078. value & 0xFF);
  3079. snd_soc_component_write(component, wdata0_addr + 0x4,
  3080. (value >> 8) & 0xFF);
  3081. snd_soc_component_write(component, wdata0_addr + 0x8,
  3082. (value >> 16) & 0xFF);
  3083. snd_soc_component_write(component, wdata0_addr + 0xC,
  3084. (value >> 24) & 0xFF);
  3085. /* Second coefficient in pair */
  3086. dev_dbg(rx_priv->dev, "%s: val of coeff_idx:%d, COEFF:0x%x\n",
  3087. __func__, coeff_idx, 0x0);
  3088. snd_soc_component_write(component, wdata0_addr + 0x10, 0x0);
  3089. snd_soc_component_write(component, wdata0_addr + 0x14, 0x0);
  3090. snd_soc_component_write(component, wdata0_addr + 0x18, 0x0);
  3091. snd_soc_component_write(component, wdata0_addr + 0x1C, 0x0);
  3092. snd_soc_component_write(component, coeff_addr, addr_offset);
  3093. snd_soc_component_update_bits(component, fir_ctl_addr, 0x02, 0x02);
  3094. usleep_range(13, 15);
  3095. snd_soc_component_update_bits(component, fir_ctl_addr, 0x02, 0x00);
  3096. }
  3097. rx_priv->is_fir_coeff_written[path_idx][grp_idx] = true;
  3098. dev_dbg(component->dev, "%s: HIFI FIR Path:%d Group:%d coefficients"
  3099. " updated.\n",
  3100. __func__, path_idx, grp_idx);
  3101. }
  3102. disable_FIR:
  3103. /* disable FIR_CLK_EN */
  3104. snd_soc_component_update_bits(component, path_ctl_addr, 0x80, 0x00);
  3105. /* Disable HIFI_FEAT_EN bit */
  3106. snd_soc_component_update_bits(component, LPASS_CDC_RX_TOP_TOP_CFG1, 0x01, 0x00);
  3107. clk_disable_unprepare(rx_priv->hifi_fir_clk);
  3108. disable_mclk_block:
  3109. lpass_cdc_rx_macro_mclk_enable(rx_priv, 0, false);
  3110. exit:
  3111. return ret;
  3112. }
  3113. static int lpass_cdc_rx_macro_fir_audio_mixer_put(struct snd_kcontrol *kcontrol,
  3114. struct snd_ctl_elem_value *ucontrol)
  3115. {
  3116. struct snd_soc_component *component =
  3117. snd_soc_kcontrol_component(kcontrol);
  3118. struct lpass_cdc_rx_macro_fir_filter_ctl *ctl =
  3119. (struct lpass_cdc_rx_macro_fir_filter_ctl *)kcontrol->private_value;
  3120. unsigned int path_idx = ctl->path_idx;
  3121. unsigned int grp_idx = ctl->grp_idx;
  3122. u32 ele_size = 0, num_coeff_grp = 0;
  3123. u32 coeff[LPASS_CDC_RX_MACRO_FIR_COEFF_ARRAY_MAX];
  3124. int ret = 0;
  3125. unsigned int stored_total_num = 0;
  3126. unsigned int grp_iidx = 0, coeff_idx = 0, array_idx = 0;
  3127. struct device *rx_dev = NULL;
  3128. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3129. if (!component) {
  3130. pr_err("%s: component is NULL\n", __func__);
  3131. return -EINVAL;
  3132. }
  3133. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  3134. return -EINVAL;
  3135. if (path_idx >= FIR_PATH_MAX) {
  3136. dev_err(rx_priv->dev,"%s: path_idx:%d is invalid\n", __func__, path_idx);
  3137. return -EINVAL;
  3138. }
  3139. if (grp_idx >= GRP_MAX) {
  3140. dev_err(rx_priv->dev,"%s: grp_idx:%d is invalid\n", __func__, grp_idx);
  3141. return -EINVAL;
  3142. }
  3143. if (!rx_priv->hifi_fir_clk) {
  3144. dev_dbg(rx_priv->dev, "%s: Undefined HIFI FIR Clock.\n",
  3145. __func__);
  3146. return 0;
  3147. }
  3148. if (!rx_priv->is_fir_capable) {
  3149. dev_dbg(rx_priv->dev, "%s: HIFI FIR is not supported.\n",
  3150. __func__);
  3151. return 0;
  3152. }
  3153. ele_size = sizeof(coeff[0]);
  3154. memcpy(&coeff[0], ucontrol->value.bytes.data, ele_size);
  3155. num_coeff_grp = coeff[0];
  3156. dev_dbg(rx_priv->dev, "%s: bytes.data: path:%d, grp:%d, num_coeff_grp:%d\n",
  3157. __func__, path_idx, grp_idx, num_coeff_grp);
  3158. if (num_coeff_grp > LPASS_CDC_RX_MACRO_FIR_COEFF_MAX) {
  3159. dev_err(rx_priv->dev,
  3160. "%s: inavlid number of RX_FIR coefficients:%d in path:%d, group:%d\n",
  3161. __func__, num_coeff_grp, path_idx, grp_idx);
  3162. rx_priv->num_fir_coeff[path_idx][grp_idx] = 0;
  3163. return -EINVAL;
  3164. } else {
  3165. rx_priv->num_fir_coeff[path_idx][grp_idx] = num_coeff_grp;
  3166. }
  3167. memcpy(&coeff[1], &(ucontrol->value.bytes.data[ele_size]), ele_size * num_coeff_grp);
  3168. /* Store the coefficients in FIR coeff array */
  3169. array_idx = 1;
  3170. for (coeff_idx = 0; coeff_idx < num_coeff_grp; coeff_idx++)
  3171. rx_priv->fir_coeff_array[path_idx][grp_idx][coeff_idx] = coeff[array_idx++];
  3172. /* Clear the written flag so this group is ready to be written */
  3173. rx_priv->is_fir_coeff_written[path_idx][grp_idx] = false;
  3174. stored_total_num = 0;
  3175. for (grp_iidx = 0; grp_iidx < GRP_MAX; grp_iidx++) {
  3176. stored_total_num += rx_priv->num_fir_coeff[path_idx][grp_iidx];
  3177. }
  3178. /* Only write coeffs if total num matches, otherwise delay the write */
  3179. if (rx_priv->fir_total_coeff_num[path_idx] == stored_total_num)
  3180. ret = set_fir_filter_coeff(component, rx_priv, path_idx);
  3181. return ret;
  3182. }
  3183. static int lpass_cdc_rx_macro_fir_coeff_num_get(struct snd_kcontrol *kcontrol,
  3184. struct snd_ctl_elem_value *ucontrol)
  3185. {
  3186. struct snd_soc_component *component =
  3187. snd_soc_kcontrol_component(kcontrol);
  3188. unsigned int path_idx = ((struct soc_multi_mixer_control *)
  3189. kcontrol->private_value)->shift;
  3190. struct device *rx_dev = NULL;
  3191. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3192. if (!component) {
  3193. pr_err("%s: component is NULL\n", __func__);
  3194. return -EINVAL;
  3195. }
  3196. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  3197. return -EINVAL;
  3198. if (path_idx >= FIR_PATH_MAX) {
  3199. dev_err(rx_priv->dev,"%s: path_idx:%d is invalid\n", __func__, path_idx);
  3200. return -EINVAL;
  3201. }
  3202. ucontrol->value.bytes.data[0] = rx_priv->fir_total_coeff_num[path_idx];
  3203. return 0;
  3204. }
  3205. static int lpass_cdc_rx_macro_fir_coeff_num_put(struct snd_kcontrol *kcontrol,
  3206. struct snd_ctl_elem_value *ucontrol)
  3207. {
  3208. struct snd_soc_component *component =
  3209. snd_soc_kcontrol_component(kcontrol);
  3210. unsigned int path_idx = ((struct soc_multi_mixer_control *)
  3211. kcontrol->private_value)->shift;
  3212. u8 fir_total_coeff_num = ucontrol->value.bytes.data[0];
  3213. struct device *rx_dev = NULL;
  3214. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3215. unsigned int ret = 0;
  3216. unsigned int grp_idx, stored_total_num;
  3217. if (!component) {
  3218. pr_err("%s: component is NULL\n", __func__);
  3219. return -EINVAL;
  3220. }
  3221. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  3222. return -EINVAL;
  3223. if (fir_total_coeff_num > LPASS_CDC_RX_MACRO_FIR_COEFF_MAX * GRP_MAX) {
  3224. dev_err(rx_priv->dev,
  3225. "%s: inavlid total number of RX_FIR coefficients:%d"
  3226. " in path:%d\n",
  3227. __func__, fir_total_coeff_num, path_idx);
  3228. rx_priv->fir_total_coeff_num[path_idx] = 0;
  3229. return -EINVAL;
  3230. } else {
  3231. rx_priv->fir_total_coeff_num[path_idx] = fir_total_coeff_num;
  3232. }
  3233. dev_dbg(component->dev, "%s: HIFI FIR Path:%d total coefficients"
  3234. " number updated in private data: %d.\n",
  3235. __func__, path_idx, fir_total_coeff_num);
  3236. stored_total_num = 0;
  3237. for (grp_idx = 0; grp_idx < GRP_MAX; grp_idx++)
  3238. stored_total_num += rx_priv->num_fir_coeff[path_idx][grp_idx];
  3239. if (fir_total_coeff_num == stored_total_num)
  3240. ret = set_fir_filter_coeff(component, rx_priv, path_idx);
  3241. return ret;
  3242. }
  3243. static const struct snd_kcontrol_new lpass_cdc_rx_macro_snd_controls[] = {
  3244. SOC_SINGLE_S8_TLV("RX_RX0 Digital Volume",
  3245. LPASS_CDC_RX_RX0_RX_VOL_CTL,
  3246. -84, 40, digital_gain),
  3247. SOC_SINGLE_S8_TLV("RX_RX1 Digital Volume",
  3248. LPASS_CDC_RX_RX1_RX_VOL_CTL,
  3249. -84, 40, digital_gain),
  3250. SOC_SINGLE_S8_TLV("RX_RX2 Digital Volume",
  3251. LPASS_CDC_RX_RX2_RX_VOL_CTL,
  3252. -84, 40, digital_gain),
  3253. SOC_SINGLE_S8_TLV("RX_RX0 Mix Digital Volume",
  3254. LPASS_CDC_RX_RX0_RX_VOL_MIX_CTL,
  3255. -84, 40, digital_gain),
  3256. SOC_SINGLE_S8_TLV("RX_RX1 Mix Digital Volume",
  3257. LPASS_CDC_RX_RX1_RX_VOL_MIX_CTL,
  3258. -84, 40, digital_gain),
  3259. SOC_SINGLE_S8_TLV("RX_RX2 Mix Digital Volume",
  3260. LPASS_CDC_RX_RX2_RX_VOL_MIX_CTL,
  3261. -84, 40, digital_gain),
  3262. SOC_SINGLE_EXT("RX_COMP1 Switch", SND_SOC_NOPM, LPASS_CDC_RX_MACRO_COMP1, 1, 0,
  3263. lpass_cdc_rx_macro_get_compander, lpass_cdc_rx_macro_set_compander),
  3264. SOC_SINGLE_EXT("RX_COMP2 Switch", SND_SOC_NOPM, LPASS_CDC_RX_MACRO_COMP2, 1, 0,
  3265. lpass_cdc_rx_macro_get_compander, lpass_cdc_rx_macro_set_compander),
  3266. SOC_SINGLE_EXT("RX0 FIR Coeff Num", SND_SOC_NOPM, RX0_PATH,
  3267. (LPASS_CDC_RX_MACRO_FIR_COEFF_MAX * GRP_MAX), 0,
  3268. lpass_cdc_rx_macro_fir_coeff_num_get, lpass_cdc_rx_macro_fir_coeff_num_put),
  3269. SOC_SINGLE_EXT("RX1 FIR Coeff Num", SND_SOC_NOPM, RX1_PATH,
  3270. (LPASS_CDC_RX_MACRO_FIR_COEFF_MAX * GRP_MAX), 0,
  3271. lpass_cdc_rx_macro_fir_coeff_num_get, lpass_cdc_rx_macro_fir_coeff_num_put),
  3272. SOC_ENUM_EXT("HPH Idle Detect", hph_idle_detect_enum,
  3273. lpass_cdc_rx_macro_hph_idle_detect_get, lpass_cdc_rx_macro_hph_idle_detect_put),
  3274. SOC_ENUM_EXT("RX_EAR Mode", lpass_cdc_rx_macro_ear_mode_enum,
  3275. lpass_cdc_rx_macro_get_ear_mode, lpass_cdc_rx_macro_put_ear_mode),
  3276. SOC_ENUM_EXT("RX_FIR Filter", lpass_cdc_rx_macro_fir_filter_enum,
  3277. lpass_cdc_rx_macro_fir_filter_enable_get, lpass_cdc_rx_macro_fir_filter_enable_put),
  3278. SOC_ENUM_EXT("RX_HPH HD2 Mode", lpass_cdc_rx_macro_hph_hd2_mode_enum,
  3279. lpass_cdc_rx_macro_get_hph_hd2_mode, lpass_cdc_rx_macro_put_hph_hd2_mode),
  3280. SOC_ENUM_EXT("RX_HPH_PWR_MODE", lpass_cdc_rx_macro_hph_pwr_mode_enum,
  3281. lpass_cdc_rx_macro_get_hph_pwr_mode, lpass_cdc_rx_macro_put_hph_pwr_mode),
  3282. SOC_ENUM_EXT("RX_GSM mode Enable", lpass_cdc_rx_macro_vbat_bcl_gsm_mode_enum,
  3283. lpass_cdc_rx_macro_vbat_bcl_gsm_mode_func_get,
  3284. lpass_cdc_rx_macro_vbat_bcl_gsm_mode_func_put),
  3285. SOC_SINGLE_EXT("RX_Softclip Enable", SND_SOC_NOPM, 0, 1, 0,
  3286. lpass_cdc_rx_macro_soft_clip_enable_get,
  3287. lpass_cdc_rx_macro_soft_clip_enable_put),
  3288. SOC_SINGLE_EXT("AUX_HPF Enable", SND_SOC_NOPM, 0, 1, 0,
  3289. lpass_cdc_rx_macro_aux_hpf_mode_get,
  3290. lpass_cdc_rx_macro_aux_hpf_mode_put),
  3291. SOC_SINGLE_S8_TLV("IIR0 INP0 Volume",
  3292. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL, -84, 40,
  3293. digital_gain),
  3294. SOC_SINGLE_S8_TLV("IIR0 INP1 Volume",
  3295. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL, -84, 40,
  3296. digital_gain),
  3297. SOC_SINGLE_S8_TLV("IIR0 INP2 Volume",
  3298. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL, -84, 40,
  3299. digital_gain),
  3300. SOC_SINGLE_S8_TLV("IIR0 INP3 Volume",
  3301. LPASS_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL, -84, 40,
  3302. digital_gain),
  3303. SOC_SINGLE_S8_TLV("IIR1 INP0 Volume",
  3304. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL, -84, 40,
  3305. digital_gain),
  3306. SOC_SINGLE_S8_TLV("IIR1 INP1 Volume",
  3307. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL, -84, 40,
  3308. digital_gain),
  3309. SOC_SINGLE_S8_TLV("IIR1 INP2 Volume",
  3310. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL, -84, 40,
  3311. digital_gain),
  3312. SOC_SINGLE_S8_TLV("IIR1 INP3 Volume",
  3313. LPASS_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL, -84, 40,
  3314. digital_gain),
  3315. SOC_SINGLE_EXT("IIR0 Enable Band1", IIR0, BAND1, 1, 0,
  3316. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3317. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3318. SOC_SINGLE_EXT("IIR0 Enable Band2", IIR0, BAND2, 1, 0,
  3319. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3320. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3321. SOC_SINGLE_EXT("IIR0 Enable Band3", IIR0, BAND3, 1, 0,
  3322. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3323. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3324. SOC_SINGLE_EXT("IIR0 Enable Band4", IIR0, BAND4, 1, 0,
  3325. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3326. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3327. SOC_SINGLE_EXT("IIR0 Enable Band5", IIR0, BAND5, 1, 0,
  3328. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3329. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3330. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  3331. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3332. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3333. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  3334. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3335. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3336. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  3337. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3338. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3339. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  3340. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3341. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3342. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  3343. lpass_cdc_rx_macro_iir_enable_audio_mixer_get,
  3344. lpass_cdc_rx_macro_iir_enable_audio_mixer_put),
  3345. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR0 Band1", IIR0, BAND1),
  3346. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR0 Band2", IIR0, BAND2),
  3347. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR0 Band3", IIR0, BAND3),
  3348. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR0 Band4", IIR0, BAND4),
  3349. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR0 Band5", IIR0, BAND5),
  3350. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR1 Band1", IIR1, BAND1),
  3351. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR1 Band2", IIR1, BAND2),
  3352. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR1 Band3", IIR1, BAND3),
  3353. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR1 Band4", IIR1, BAND4),
  3354. LPASS_CDC_RX_MACRO_IIR_FILTER_CTL("IIR1 Band5", IIR1, BAND5),
  3355. LPASS_CDC_RX_MACRO_FIR_FILTER_CTL("RX0 FIR Coeff Group0", RX0_PATH, GRP0),
  3356. LPASS_CDC_RX_MACRO_FIR_FILTER_CTL("RX0 FIR Coeff Group1", RX0_PATH, GRP1),
  3357. LPASS_CDC_RX_MACRO_FIR_FILTER_CTL("RX1 FIR Coeff Group0", RX1_PATH, GRP0),
  3358. LPASS_CDC_RX_MACRO_FIR_FILTER_CTL("RX1 FIR Coeff Group1", RX1_PATH, GRP1),
  3359. };
  3360. static int lpass_cdc_rx_macro_enable_echo(struct snd_soc_dapm_widget *w,
  3361. struct snd_kcontrol *kcontrol,
  3362. int event)
  3363. {
  3364. struct snd_soc_component *component =
  3365. snd_soc_dapm_to_component(w->dapm);
  3366. struct device *rx_dev = NULL;
  3367. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3368. u16 val = 0, ec_hq_reg = 0;
  3369. int ec_tx = 0;
  3370. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  3371. return -EINVAL;
  3372. dev_dbg(rx_dev, "%s %d %s\n", __func__, event, w->name);
  3373. val = snd_soc_component_read(component,
  3374. LPASS_CDC_RX_INP_MUX_RX_MIX_CFG4);
  3375. if (!(strcmp(w->name, "RX MIX TX0 MUX")))
  3376. ec_tx = ((val & 0xf0) >> 0x4) - 1;
  3377. else if (!(strcmp(w->name, "RX MIX TX1 MUX")))
  3378. ec_tx = (val & 0x0f) - 1;
  3379. val = snd_soc_component_read(component,
  3380. LPASS_CDC_RX_INP_MUX_RX_MIX_CFG5);
  3381. if (!(strcmp(w->name, "RX MIX TX2 MUX")))
  3382. ec_tx = (val & 0x0f) - 1;
  3383. if (ec_tx < 0 || (ec_tx >= LPASS_CDC_RX_MACRO_EC_MUX_MAX)) {
  3384. dev_err(rx_dev, "%s: EC mix control not set correctly\n",
  3385. __func__);
  3386. return -EINVAL;
  3387. }
  3388. ec_hq_reg = LPASS_CDC_RX_EC_REF_HQ0_EC_REF_HQ_PATH_CTL +
  3389. 0x40 * ec_tx;
  3390. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  3391. ec_hq_reg = LPASS_CDC_RX_EC_REF_HQ0_EC_REF_HQ_CFG0 +
  3392. 0x40 * ec_tx;
  3393. /* default set to 48k */
  3394. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  3395. return 0;
  3396. }
  3397. static const struct snd_soc_dapm_widget lpass_cdc_rx_macro_dapm_widgets[] = {
  3398. SND_SOC_DAPM_AIF_IN("RX AIF1 PB", "RX_MACRO_AIF1 Playback", 0,
  3399. SND_SOC_NOPM, 0, 0),
  3400. SND_SOC_DAPM_AIF_IN("RX AIF2 PB", "RX_MACRO_AIF2 Playback", 0,
  3401. SND_SOC_NOPM, 0, 0),
  3402. SND_SOC_DAPM_AIF_IN("RX AIF3 PB", "RX_MACRO_AIF3 Playback", 0,
  3403. SND_SOC_NOPM, 0, 0),
  3404. SND_SOC_DAPM_AIF_IN("RX AIF4 PB", "RX_MACRO_AIF4 Playback", 0,
  3405. SND_SOC_NOPM, 0, 0),
  3406. SND_SOC_DAPM_AIF_OUT("RX AIF_ECHO", "RX_AIF_ECHO Capture", 0,
  3407. SND_SOC_NOPM, 0, 0),
  3408. SND_SOC_DAPM_AIF_IN("RX AIF5 PB", "RX_MACRO_AIF5 Playback", 0,
  3409. SND_SOC_NOPM, 0, 0),
  3410. SND_SOC_DAPM_AIF_IN("RX AIF6 PB", "RX_MACRO_AIF6 Playback", 0,
  3411. SND_SOC_NOPM, 0, 0),
  3412. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX0 MUX", LPASS_CDC_RX_MACRO_RX0, lpass_cdc_rx_macro_rx0),
  3413. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX1 MUX", LPASS_CDC_RX_MACRO_RX1, lpass_cdc_rx_macro_rx1),
  3414. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX2 MUX", LPASS_CDC_RX_MACRO_RX2, lpass_cdc_rx_macro_rx2),
  3415. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX3 MUX", LPASS_CDC_RX_MACRO_RX3, lpass_cdc_rx_macro_rx3),
  3416. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX4 MUX", LPASS_CDC_RX_MACRO_RX4, lpass_cdc_rx_macro_rx4),
  3417. LPASS_CDC_RX_MACRO_DAPM_MUX("RX_MACRO RX5 MUX", LPASS_CDC_RX_MACRO_RX5, lpass_cdc_rx_macro_rx5),
  3418. SND_SOC_DAPM_MIXER("RX_RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  3419. SND_SOC_DAPM_MIXER("RX_RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  3420. SND_SOC_DAPM_MIXER("RX_RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  3421. SND_SOC_DAPM_MIXER("RX_RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  3422. SND_SOC_DAPM_MIXER("RX_RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  3423. SND_SOC_DAPM_MIXER("RX_RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  3424. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR0 INP0 MUX", 0, iir0_inp0),
  3425. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR0 INP1 MUX", 0, iir0_inp1),
  3426. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR0 INP2 MUX", 0, iir0_inp2),
  3427. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR0 INP3 MUX", 0, iir0_inp3),
  3428. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR1 INP0 MUX", 0, iir1_inp0),
  3429. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR1 INP1 MUX", 0, iir1_inp1),
  3430. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR1 INP2 MUX", 0, iir1_inp2),
  3431. LPASS_CDC_RX_MACRO_DAPM_MUX("IIR1 INP3 MUX", 0, iir1_inp3),
  3432. SND_SOC_DAPM_MUX_E("RX MIX TX0 MUX", SND_SOC_NOPM,
  3433. LPASS_CDC_RX_MACRO_EC0_MUX, 0,
  3434. &rx_mix_tx0_mux, lpass_cdc_rx_macro_enable_echo,
  3435. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3436. SND_SOC_DAPM_MUX_E("RX MIX TX1 MUX", SND_SOC_NOPM,
  3437. LPASS_CDC_RX_MACRO_EC1_MUX, 0,
  3438. &rx_mix_tx1_mux, lpass_cdc_rx_macro_enable_echo,
  3439. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3440. SND_SOC_DAPM_MUX_E("RX MIX TX2 MUX", SND_SOC_NOPM,
  3441. LPASS_CDC_RX_MACRO_EC2_MUX, 0,
  3442. &rx_mix_tx2_mux, lpass_cdc_rx_macro_enable_echo,
  3443. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3444. SND_SOC_DAPM_MIXER_E("IIR0", LPASS_CDC_RX_SIDETONE_IIR0_IIR_PATH_CTL,
  3445. 4, 0, NULL, 0, lpass_cdc_rx_macro_set_iir_gain,
  3446. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  3447. SND_SOC_DAPM_MIXER_E("IIR1", LPASS_CDC_RX_SIDETONE_IIR1_IIR_PATH_CTL,
  3448. 4, 0, NULL, 0, lpass_cdc_rx_macro_set_iir_gain,
  3449. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  3450. SND_SOC_DAPM_MIXER("SRC0", LPASS_CDC_RX_SIDETONE_SRC0_ST_SRC_PATH_CTL,
  3451. 4, 0, NULL, 0),
  3452. SND_SOC_DAPM_MIXER("SRC1", LPASS_CDC_RX_SIDETONE_SRC1_ST_SRC_PATH_CTL,
  3453. 4, 0, NULL, 0),
  3454. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0 DEM MUX", 0, rx_int0_dem_inp),
  3455. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1 DEM MUX", 0, rx_int1_dem_inp),
  3456. SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", SND_SOC_NOPM, INTERP_HPHL, 0,
  3457. &rx_int0_2_mux, lpass_cdc_rx_macro_enable_mix_path,
  3458. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3459. SND_SOC_DAPM_POST_PMD),
  3460. SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", SND_SOC_NOPM, INTERP_HPHR, 0,
  3461. &rx_int1_2_mux, lpass_cdc_rx_macro_enable_mix_path,
  3462. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3463. SND_SOC_DAPM_POST_PMD),
  3464. SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", SND_SOC_NOPM, INTERP_AUX, 0,
  3465. &rx_int2_2_mux, lpass_cdc_rx_macro_enable_mix_path,
  3466. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3467. SND_SOC_DAPM_POST_PMD),
  3468. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP0", 0, rx_int0_1_mix_inp0),
  3469. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP1", 0, rx_int0_1_mix_inp1),
  3470. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP2", 0, rx_int0_1_mix_inp2),
  3471. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP0", 0, rx_int1_1_mix_inp0),
  3472. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP1", 0, rx_int1_1_mix_inp1),
  3473. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP2", 0, rx_int1_1_mix_inp2),
  3474. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP0", 0, rx_int2_1_mix_inp0),
  3475. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP1", 0, rx_int2_1_mix_inp1),
  3476. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP2", 0, rx_int2_1_mix_inp2),
  3477. SND_SOC_DAPM_MUX_E("RX INT0_1 INTERP", SND_SOC_NOPM, INTERP_HPHL, 0,
  3478. &rx_int0_1_interp_mux, lpass_cdc_rx_macro_enable_main_path,
  3479. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3480. SND_SOC_DAPM_POST_PMD),
  3481. SND_SOC_DAPM_MUX_E("RX INT1_1 INTERP", SND_SOC_NOPM, INTERP_HPHR, 0,
  3482. &rx_int1_1_interp_mux, lpass_cdc_rx_macro_enable_main_path,
  3483. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3484. SND_SOC_DAPM_POST_PMD),
  3485. SND_SOC_DAPM_MUX_E("RX INT2_1 INTERP", SND_SOC_NOPM, INTERP_AUX, 0,
  3486. &rx_int2_1_interp_mux, lpass_cdc_rx_macro_enable_main_path,
  3487. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  3488. SND_SOC_DAPM_POST_PMD),
  3489. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT0_2 INTERP", 0, rx_int0_2_interp),
  3490. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT1_2 INTERP", 0, rx_int1_2_interp),
  3491. LPASS_CDC_RX_MACRO_DAPM_MUX("RX INT2_2 INTERP", 0, rx_int2_2_interp),
  3492. SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  3493. SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  3494. SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  3495. SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  3496. SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  3497. SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  3498. SND_SOC_DAPM_MUX_E("RX INT0 MIX2 INP", SND_SOC_NOPM, INTERP_HPHL,
  3499. 0, &rx_int0_mix2_inp_mux, lpass_cdc_rx_macro_enable_rx_path_clk,
  3500. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3501. SND_SOC_DAPM_MUX_E("RX INT1 MIX2 INP", SND_SOC_NOPM, INTERP_HPHR,
  3502. 0, &rx_int1_mix2_inp_mux, lpass_cdc_rx_macro_enable_rx_path_clk,
  3503. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3504. SND_SOC_DAPM_MUX_E("RX INT2 MIX2 INP", SND_SOC_NOPM, INTERP_AUX,
  3505. 0, &rx_int2_mix2_inp_mux, lpass_cdc_rx_macro_enable_rx_path_clk,
  3506. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3507. SND_SOC_DAPM_MIXER_E("RX INT2_1 VBAT", SND_SOC_NOPM,
  3508. 0, 0, rx_int2_1_vbat_mix_switch,
  3509. ARRAY_SIZE(rx_int2_1_vbat_mix_switch),
  3510. lpass_cdc_rx_macro_enable_vbat,
  3511. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3512. SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  3513. SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  3514. SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  3515. SND_SOC_DAPM_OUTPUT("HPHL_OUT"),
  3516. SND_SOC_DAPM_OUTPUT("HPHR_OUT"),
  3517. SND_SOC_DAPM_OUTPUT("AUX_OUT"),
  3518. SND_SOC_DAPM_OUTPUT("PCM_OUT"),
  3519. SND_SOC_DAPM_INPUT("RX_TX DEC0_INP"),
  3520. SND_SOC_DAPM_INPUT("RX_TX DEC1_INP"),
  3521. SND_SOC_DAPM_INPUT("RX_TX DEC2_INP"),
  3522. SND_SOC_DAPM_INPUT("RX_TX DEC3_INP"),
  3523. SND_SOC_DAPM_SUPPLY_S("RX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  3524. lpass_cdc_rx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  3525. };
  3526. static const struct snd_soc_dapm_route rx_audio_map[] = {
  3527. {"RX AIF1 PB", NULL, "RX_MCLK"},
  3528. {"RX AIF2 PB", NULL, "RX_MCLK"},
  3529. {"RX AIF3 PB", NULL, "RX_MCLK"},
  3530. {"RX AIF4 PB", NULL, "RX_MCLK"},
  3531. {"RX AIF6 PB", NULL, "RX_MCLK"},
  3532. {"PCM_OUT", NULL, "RX AIF6 PB"},
  3533. {"RX_MACRO RX0 MUX", "AIF1_PB", "RX AIF1 PB"},
  3534. {"RX_MACRO RX1 MUX", "AIF1_PB", "RX AIF1 PB"},
  3535. {"RX_MACRO RX2 MUX", "AIF1_PB", "RX AIF1 PB"},
  3536. {"RX_MACRO RX3 MUX", "AIF1_PB", "RX AIF1 PB"},
  3537. {"RX_MACRO RX4 MUX", "AIF1_PB", "RX AIF1 PB"},
  3538. {"RX_MACRO RX5 MUX", "AIF1_PB", "RX AIF1 PB"},
  3539. {"RX_MACRO RX0 MUX", "AIF2_PB", "RX AIF2 PB"},
  3540. {"RX_MACRO RX1 MUX", "AIF2_PB", "RX AIF2 PB"},
  3541. {"RX_MACRO RX2 MUX", "AIF2_PB", "RX AIF2 PB"},
  3542. {"RX_MACRO RX3 MUX", "AIF2_PB", "RX AIF2 PB"},
  3543. {"RX_MACRO RX4 MUX", "AIF2_PB", "RX AIF2 PB"},
  3544. {"RX_MACRO RX5 MUX", "AIF2_PB", "RX AIF2 PB"},
  3545. {"RX_MACRO RX0 MUX", "AIF3_PB", "RX AIF3 PB"},
  3546. {"RX_MACRO RX1 MUX", "AIF3_PB", "RX AIF3 PB"},
  3547. {"RX_MACRO RX2 MUX", "AIF3_PB", "RX AIF3 PB"},
  3548. {"RX_MACRO RX3 MUX", "AIF3_PB", "RX AIF3 PB"},
  3549. {"RX_MACRO RX4 MUX", "AIF3_PB", "RX AIF3 PB"},
  3550. {"RX_MACRO RX5 MUX", "AIF3_PB", "RX AIF3 PB"},
  3551. {"RX_MACRO RX0 MUX", "AIF4_PB", "RX AIF4 PB"},
  3552. {"RX_MACRO RX1 MUX", "AIF4_PB", "RX AIF4 PB"},
  3553. {"RX_MACRO RX2 MUX", "AIF4_PB", "RX AIF4 PB"},
  3554. {"RX_MACRO RX3 MUX", "AIF4_PB", "RX AIF4 PB"},
  3555. {"RX_MACRO RX4 MUX", "AIF4_PB", "RX AIF4 PB"},
  3556. {"RX_MACRO RX5 MUX", "AIF4_PB", "RX AIF4 PB"},
  3557. {"RX_RX0", NULL, "RX_MACRO RX0 MUX"},
  3558. {"RX_RX1", NULL, "RX_MACRO RX1 MUX"},
  3559. {"RX_RX2", NULL, "RX_MACRO RX2 MUX"},
  3560. {"RX_RX3", NULL, "RX_MACRO RX3 MUX"},
  3561. {"RX_RX4", NULL, "RX_MACRO RX4 MUX"},
  3562. {"RX_RX5", NULL, "RX_MACRO RX5 MUX"},
  3563. {"RX INT0_1 MIX1 INP0", "RX0", "RX_RX0"},
  3564. {"RX INT0_1 MIX1 INP0", "RX1", "RX_RX1"},
  3565. {"RX INT0_1 MIX1 INP0", "RX2", "RX_RX2"},
  3566. {"RX INT0_1 MIX1 INP0", "RX3", "RX_RX3"},
  3567. {"RX INT0_1 MIX1 INP0", "RX4", "RX_RX4"},
  3568. {"RX INT0_1 MIX1 INP0", "RX5", "RX_RX5"},
  3569. {"RX INT0_1 MIX1 INP0", "IIR0", "IIR0"},
  3570. {"RX INT0_1 MIX1 INP0", "IIR1", "IIR1"},
  3571. {"RX INT0_1 MIX1 INP0", "DEC0", "RX_TX DEC0_INP"},
  3572. {"RX INT0_1 MIX1 INP0", "DEC1", "RX_TX DEC1_INP"},
  3573. {"RX INT0_1 MIX1 INP1", "RX0", "RX_RX0"},
  3574. {"RX INT0_1 MIX1 INP1", "RX1", "RX_RX1"},
  3575. {"RX INT0_1 MIX1 INP1", "RX2", "RX_RX2"},
  3576. {"RX INT0_1 MIX1 INP1", "RX3", "RX_RX3"},
  3577. {"RX INT0_1 MIX1 INP1", "RX4", "RX_RX4"},
  3578. {"RX INT0_1 MIX1 INP1", "RX5", "RX_RX5"},
  3579. {"RX INT0_1 MIX1 INP1", "IIR0", "IIR0"},
  3580. {"RX INT0_1 MIX1 INP1", "IIR1", "IIR1"},
  3581. {"RX INT0_1 MIX1 INP1", "DEC0", "RX_TX DEC0_INP"},
  3582. {"RX INT0_1 MIX1 INP1", "DEC1", "RX_TX DEC1_INP"},
  3583. {"RX INT0_1 MIX1 INP2", "RX0", "RX_RX0"},
  3584. {"RX INT0_1 MIX1 INP2", "RX1", "RX_RX1"},
  3585. {"RX INT0_1 MIX1 INP2", "RX2", "RX_RX2"},
  3586. {"RX INT0_1 MIX1 INP2", "RX3", "RX_RX3"},
  3587. {"RX INT0_1 MIX1 INP2", "RX4", "RX_RX4"},
  3588. {"RX INT0_1 MIX1 INP2", "RX5", "RX_RX5"},
  3589. {"RX INT0_1 MIX1 INP2", "IIR0", "IIR0"},
  3590. {"RX INT0_1 MIX1 INP2", "IIR1", "IIR1"},
  3591. {"RX INT0_1 MIX1 INP2", "DEC0", "RX_TX DEC0_INP"},
  3592. {"RX INT0_1 MIX1 INP2", "DEC1", "RX_TX DEC1_INP"},
  3593. {"RX INT1_1 MIX1 INP0", "RX0", "RX_RX0"},
  3594. {"RX INT1_1 MIX1 INP0", "RX1", "RX_RX1"},
  3595. {"RX INT1_1 MIX1 INP0", "RX2", "RX_RX2"},
  3596. {"RX INT1_1 MIX1 INP0", "RX3", "RX_RX3"},
  3597. {"RX INT1_1 MIX1 INP0", "RX4", "RX_RX4"},
  3598. {"RX INT1_1 MIX1 INP0", "RX5", "RX_RX5"},
  3599. {"RX INT1_1 MIX1 INP0", "IIR0", "IIR0"},
  3600. {"RX INT1_1 MIX1 INP0", "IIR1", "IIR1"},
  3601. {"RX INT1_1 MIX1 INP0", "DEC0", "RX_TX DEC0_INP"},
  3602. {"RX INT1_1 MIX1 INP0", "DEC1", "RX_TX DEC1_INP"},
  3603. {"RX INT1_1 MIX1 INP1", "RX0", "RX_RX0"},
  3604. {"RX INT1_1 MIX1 INP1", "RX1", "RX_RX1"},
  3605. {"RX INT1_1 MIX1 INP1", "RX2", "RX_RX2"},
  3606. {"RX INT1_1 MIX1 INP1", "RX3", "RX_RX3"},
  3607. {"RX INT1_1 MIX1 INP1", "RX4", "RX_RX4"},
  3608. {"RX INT1_1 MIX1 INP1", "RX5", "RX_RX5"},
  3609. {"RX INT1_1 MIX1 INP1", "IIR0", "IIR0"},
  3610. {"RX INT1_1 MIX1 INP1", "IIR1", "IIR1"},
  3611. {"RX INT1_1 MIX1 INP1", "DEC0", "RX_TX DEC0_INP"},
  3612. {"RX INT1_1 MIX1 INP1", "DEC1", "RX_TX DEC1_INP"},
  3613. {"RX INT1_1 MIX1 INP2", "RX0", "RX_RX0"},
  3614. {"RX INT1_1 MIX1 INP2", "RX1", "RX_RX1"},
  3615. {"RX INT1_1 MIX1 INP2", "RX2", "RX_RX2"},
  3616. {"RX INT1_1 MIX1 INP2", "RX3", "RX_RX3"},
  3617. {"RX INT1_1 MIX1 INP2", "RX4", "RX_RX4"},
  3618. {"RX INT1_1 MIX1 INP2", "RX5", "RX_RX5"},
  3619. {"RX INT1_1 MIX1 INP2", "IIR0", "IIR0"},
  3620. {"RX INT1_1 MIX1 INP2", "IIR1", "IIR1"},
  3621. {"RX INT1_1 MIX1 INP2", "DEC0", "RX_TX DEC0_INP"},
  3622. {"RX INT1_1 MIX1 INP2", "DEC1", "RX_TX DEC1_INP"},
  3623. {"RX INT2_1 MIX1 INP0", "RX0", "RX_RX0"},
  3624. {"RX INT2_1 MIX1 INP0", "RX1", "RX_RX1"},
  3625. {"RX INT2_1 MIX1 INP0", "RX2", "RX_RX2"},
  3626. {"RX INT2_1 MIX1 INP0", "RX3", "RX_RX3"},
  3627. {"RX INT2_1 MIX1 INP0", "RX4", "RX_RX4"},
  3628. {"RX INT2_1 MIX1 INP0", "RX5", "RX_RX5"},
  3629. {"RX INT2_1 MIX1 INP0", "IIR0", "IIR0"},
  3630. {"RX INT2_1 MIX1 INP0", "IIR1", "IIR1"},
  3631. {"RX INT2_1 MIX1 INP0", "DEC0", "RX_TX DEC0_INP"},
  3632. {"RX INT2_1 MIX1 INP0", "DEC1", "RX_TX DEC1_INP"},
  3633. {"RX INT2_1 MIX1 INP1", "RX0", "RX_RX0"},
  3634. {"RX INT2_1 MIX1 INP1", "RX1", "RX_RX1"},
  3635. {"RX INT2_1 MIX1 INP1", "RX2", "RX_RX2"},
  3636. {"RX INT2_1 MIX1 INP1", "RX3", "RX_RX3"},
  3637. {"RX INT2_1 MIX1 INP1", "RX4", "RX_RX4"},
  3638. {"RX INT2_1 MIX1 INP1", "RX5", "RX_RX5"},
  3639. {"RX INT2_1 MIX1 INP1", "IIR0", "IIR0"},
  3640. {"RX INT2_1 MIX1 INP1", "IIR1", "IIR1"},
  3641. {"RX INT2_1 MIX1 INP1", "DEC0", "RX_TX DEC0_INP"},
  3642. {"RX INT2_1 MIX1 INP1", "DEC1", "RX_TX DEC1_INP"},
  3643. {"RX INT2_1 MIX1 INP2", "RX0", "RX_RX0"},
  3644. {"RX INT2_1 MIX1 INP2", "RX1", "RX_RX1"},
  3645. {"RX INT2_1 MIX1 INP2", "RX2", "RX_RX2"},
  3646. {"RX INT2_1 MIX1 INP2", "RX3", "RX_RX3"},
  3647. {"RX INT2_1 MIX1 INP2", "RX4", "RX_RX4"},
  3648. {"RX INT2_1 MIX1 INP2", "RX5", "RX_RX5"},
  3649. {"RX INT2_1 MIX1 INP2", "IIR0", "IIR0"},
  3650. {"RX INT2_1 MIX1 INP2", "IIR1", "IIR1"},
  3651. {"RX INT2_1 MIX1 INP2", "DEC0", "RX_TX DEC0_INP"},
  3652. {"RX INT2_1 MIX1 INP2", "DEC1", "RX_TX DEC1_INP"},
  3653. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP0"},
  3654. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP1"},
  3655. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP2"},
  3656. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP0"},
  3657. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP1"},
  3658. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP2"},
  3659. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP0"},
  3660. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP1"},
  3661. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP2"},
  3662. {"RX MIX TX0 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  3663. {"RX MIX TX0 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  3664. {"RX MIX TX0 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  3665. {"RX MIX TX1 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  3666. {"RX MIX TX1 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  3667. {"RX MIX TX1 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  3668. {"RX MIX TX2 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  3669. {"RX MIX TX2 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  3670. {"RX MIX TX2 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  3671. {"RX AIF_ECHO", NULL, "RX MIX TX0 MUX"},
  3672. {"RX AIF_ECHO", NULL, "RX MIX TX1 MUX"},
  3673. {"RX AIF_ECHO", NULL, "RX MIX TX2 MUX"},
  3674. {"RX AIF_ECHO", NULL, "RX_MCLK"},
  3675. /* Mixing path INT0 */
  3676. {"RX INT0_2 MUX", "RX0", "RX_RX0"},
  3677. {"RX INT0_2 MUX", "RX1", "RX_RX1"},
  3678. {"RX INT0_2 MUX", "RX2", "RX_RX2"},
  3679. {"RX INT0_2 MUX", "RX3", "RX_RX3"},
  3680. {"RX INT0_2 MUX", "RX4", "RX_RX4"},
  3681. {"RX INT0_2 MUX", "RX5", "RX_RX5"},
  3682. {"RX INT0_2 INTERP", NULL, "RX INT0_2 MUX"},
  3683. {"RX INT0 SEC MIX", NULL, "RX INT0_2 INTERP"},
  3684. /* Mixing path INT1 */
  3685. {"RX INT1_2 MUX", "RX0", "RX_RX0"},
  3686. {"RX INT1_2 MUX", "RX1", "RX_RX1"},
  3687. {"RX INT1_2 MUX", "RX2", "RX_RX2"},
  3688. {"RX INT1_2 MUX", "RX3", "RX_RX3"},
  3689. {"RX INT1_2 MUX", "RX4", "RX_RX4"},
  3690. {"RX INT1_2 MUX", "RX5", "RX_RX5"},
  3691. {"RX INT1_2 INTERP", NULL, "RX INT1_2 MUX"},
  3692. {"RX INT1 SEC MIX", NULL, "RX INT1_2 INTERP"},
  3693. /* Mixing path INT2 */
  3694. {"RX INT2_2 MUX", "RX0", "RX_RX0"},
  3695. {"RX INT2_2 MUX", "RX1", "RX_RX1"},
  3696. {"RX INT2_2 MUX", "RX2", "RX_RX2"},
  3697. {"RX INT2_2 MUX", "RX3", "RX_RX3"},
  3698. {"RX INT2_2 MUX", "RX4", "RX_RX4"},
  3699. {"RX INT2_2 MUX", "RX5", "RX_RX5"},
  3700. {"RX INT2_2 INTERP", NULL, "RX INT2_2 MUX"},
  3701. {"RX INT2 SEC MIX", NULL, "RX INT2_2 INTERP"},
  3702. {"RX INT0_1 INTERP", NULL, "RX INT0_1 MIX1"},
  3703. {"RX INT0 SEC MIX", NULL, "RX INT0_1 INTERP"},
  3704. {"RX INT0 MIX2", NULL, "RX INT0 SEC MIX"},
  3705. {"RX INT0 MIX2", NULL, "RX INT0 MIX2 INP"},
  3706. {"RX INT0 DEM MUX", "CLSH_DSM_OUT", "RX INT0 MIX2"},
  3707. {"HPHL_OUT", NULL, "RX INT0 DEM MUX"},
  3708. {"HPHL_OUT", NULL, "RX_MCLK"},
  3709. {"RX INT1_1 INTERP", NULL, "RX INT1_1 MIX1"},
  3710. {"RX INT1 SEC MIX", NULL, "RX INT1_1 INTERP"},
  3711. {"RX INT1 MIX2", NULL, "RX INT1 SEC MIX"},
  3712. {"RX INT1 MIX2", NULL, "RX INT1 MIX2 INP"},
  3713. {"RX INT1 DEM MUX", "CLSH_DSM_OUT", "RX INT1 MIX2"},
  3714. {"HPHR_OUT", NULL, "RX INT1 DEM MUX"},
  3715. {"HPHR_OUT", NULL, "RX_MCLK"},
  3716. {"RX INT2_1 INTERP", NULL, "RX INT2_1 MIX1"},
  3717. {"RX INT2_1 VBAT", "RX AUX VBAT Enable", "RX INT2_1 INTERP"},
  3718. {"RX INT2 SEC MIX", NULL, "RX INT2_1 VBAT"},
  3719. {"RX INT2 SEC MIX", NULL, "RX INT2_1 INTERP"},
  3720. {"RX INT2 MIX2", NULL, "RX INT2 SEC MIX"},
  3721. {"RX INT2 MIX2", NULL, "RX INT2 MIX2 INP"},
  3722. {"AUX_OUT", NULL, "RX INT2 MIX2"},
  3723. {"AUX_OUT", NULL, "RX_MCLK"},
  3724. {"IIR0", NULL, "RX_MCLK"},
  3725. {"IIR0", NULL, "IIR0 INP0 MUX"},
  3726. {"IIR0 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  3727. {"IIR0 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  3728. {"IIR0 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  3729. {"IIR0 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  3730. {"IIR0 INP0 MUX", "RX0", "RX_RX0"},
  3731. {"IIR0 INP0 MUX", "RX1", "RX_RX1"},
  3732. {"IIR0 INP0 MUX", "RX2", "RX_RX2"},
  3733. {"IIR0 INP0 MUX", "RX3", "RX_RX3"},
  3734. {"IIR0 INP0 MUX", "RX4", "RX_RX4"},
  3735. {"IIR0 INP0 MUX", "RX5", "RX_RX5"},
  3736. {"IIR0", NULL, "IIR0 INP1 MUX"},
  3737. {"IIR0 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  3738. {"IIR0 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  3739. {"IIR0 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  3740. {"IIR0 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  3741. {"IIR0 INP1 MUX", "RX0", "RX_RX0"},
  3742. {"IIR0 INP1 MUX", "RX1", "RX_RX1"},
  3743. {"IIR0 INP1 MUX", "RX2", "RX_RX2"},
  3744. {"IIR0 INP1 MUX", "RX3", "RX_RX3"},
  3745. {"IIR0 INP1 MUX", "RX4", "RX_RX4"},
  3746. {"IIR0 INP1 MUX", "RX5", "RX_RX5"},
  3747. {"IIR0", NULL, "IIR0 INP2 MUX"},
  3748. {"IIR0 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  3749. {"IIR0 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  3750. {"IIR0 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  3751. {"IIR0 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  3752. {"IIR0 INP2 MUX", "RX0", "RX_RX0"},
  3753. {"IIR0 INP2 MUX", "RX1", "RX_RX1"},
  3754. {"IIR0 INP2 MUX", "RX2", "RX_RX2"},
  3755. {"IIR0 INP2 MUX", "RX3", "RX_RX3"},
  3756. {"IIR0 INP2 MUX", "RX4", "RX_RX4"},
  3757. {"IIR0 INP2 MUX", "RX5", "RX_RX5"},
  3758. {"IIR0", NULL, "IIR0 INP3 MUX"},
  3759. {"IIR0 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  3760. {"IIR0 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  3761. {"IIR0 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  3762. {"IIR0 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  3763. {"IIR0 INP3 MUX", "RX0", "RX_RX0"},
  3764. {"IIR0 INP3 MUX", "RX1", "RX_RX1"},
  3765. {"IIR0 INP3 MUX", "RX2", "RX_RX2"},
  3766. {"IIR0 INP3 MUX", "RX3", "RX_RX3"},
  3767. {"IIR0 INP3 MUX", "RX4", "RX_RX4"},
  3768. {"IIR0 INP3 MUX", "RX5", "RX_RX5"},
  3769. {"IIR1", NULL, "RX_MCLK"},
  3770. {"IIR1", NULL, "IIR1 INP0 MUX"},
  3771. {"IIR1 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  3772. {"IIR1 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  3773. {"IIR1 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  3774. {"IIR1 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  3775. {"IIR1 INP0 MUX", "RX0", "RX_RX0"},
  3776. {"IIR1 INP0 MUX", "RX1", "RX_RX1"},
  3777. {"IIR1 INP0 MUX", "RX2", "RX_RX2"},
  3778. {"IIR1 INP0 MUX", "RX3", "RX_RX3"},
  3779. {"IIR1 INP0 MUX", "RX4", "RX_RX4"},
  3780. {"IIR1 INP0 MUX", "RX5", "RX_RX5"},
  3781. {"IIR1", NULL, "IIR1 INP1 MUX"},
  3782. {"IIR1 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  3783. {"IIR1 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  3784. {"IIR1 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  3785. {"IIR1 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  3786. {"IIR1 INP1 MUX", "RX0", "RX_RX0"},
  3787. {"IIR1 INP1 MUX", "RX1", "RX_RX1"},
  3788. {"IIR1 INP1 MUX", "RX2", "RX_RX2"},
  3789. {"IIR1 INP1 MUX", "RX3", "RX_RX3"},
  3790. {"IIR1 INP1 MUX", "RX4", "RX_RX4"},
  3791. {"IIR1 INP1 MUX", "RX5", "RX_RX5"},
  3792. {"IIR1", NULL, "IIR1 INP2 MUX"},
  3793. {"IIR1 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  3794. {"IIR1 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  3795. {"IIR1 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  3796. {"IIR1 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  3797. {"IIR1 INP2 MUX", "RX0", "RX_RX0"},
  3798. {"IIR1 INP2 MUX", "RX1", "RX_RX1"},
  3799. {"IIR1 INP2 MUX", "RX2", "RX_RX2"},
  3800. {"IIR1 INP2 MUX", "RX3", "RX_RX3"},
  3801. {"IIR1 INP2 MUX", "RX4", "RX_RX4"},
  3802. {"IIR1 INP2 MUX", "RX5", "RX_RX5"},
  3803. {"IIR1", NULL, "IIR1 INP3 MUX"},
  3804. {"IIR1 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  3805. {"IIR1 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  3806. {"IIR1 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  3807. {"IIR1 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  3808. {"IIR1 INP3 MUX", "RX0", "RX_RX0"},
  3809. {"IIR1 INP3 MUX", "RX1", "RX_RX1"},
  3810. {"IIR1 INP3 MUX", "RX2", "RX_RX2"},
  3811. {"IIR1 INP3 MUX", "RX3", "RX_RX3"},
  3812. {"IIR1 INP3 MUX", "RX4", "RX_RX4"},
  3813. {"IIR1 INP3 MUX", "RX5", "RX_RX5"},
  3814. {"SRC0", NULL, "IIR0"},
  3815. {"SRC1", NULL, "IIR1"},
  3816. {"RX INT0 MIX2 INP", "SRC0", "SRC0"},
  3817. {"RX INT0 MIX2 INP", "SRC1", "SRC1"},
  3818. {"RX INT1 MIX2 INP", "SRC0", "SRC0"},
  3819. {"RX INT1 MIX2 INP", "SRC1", "SRC1"},
  3820. {"RX INT2 MIX2 INP", "SRC0", "SRC0"},
  3821. {"RX INT2 MIX2 INP", "SRC1", "SRC1"},
  3822. };
  3823. static int lpass_cdc_rx_macro_core_vote(void *handle, bool enable)
  3824. {
  3825. int rc = 0;
  3826. struct lpass_cdc_rx_macro_priv *rx_priv = (struct lpass_cdc_rx_macro_priv *) handle;
  3827. if (rx_priv == NULL) {
  3828. pr_err("%s: rx priv data is NULL\n", __func__);
  3829. return -EINVAL;
  3830. }
  3831. if (enable) {
  3832. pm_runtime_get_sync(rx_priv->dev);
  3833. if (lpass_cdc_check_core_votes(rx_priv->dev))
  3834. rc = 0;
  3835. else
  3836. rc = -ENOTSYNC;
  3837. } else {
  3838. pm_runtime_put_autosuspend(rx_priv->dev);
  3839. pm_runtime_mark_last_busy(rx_priv->dev);
  3840. }
  3841. return rc;
  3842. }
  3843. static int rx_swrm_clock(void *handle, bool enable)
  3844. {
  3845. struct lpass_cdc_rx_macro_priv *rx_priv = (struct lpass_cdc_rx_macro_priv *) handle;
  3846. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  3847. int ret = 0;
  3848. if (regmap == NULL) {
  3849. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  3850. return -EINVAL;
  3851. }
  3852. mutex_lock(&rx_priv->swr_clk_lock);
  3853. trace_printk("%s: swrm clock %s\n",
  3854. __func__, (enable ? "enable" : "disable"));
  3855. dev_dbg(rx_priv->dev, "%s: swrm clock %s\n",
  3856. __func__, (enable ? "enable" : "disable"));
  3857. if (enable) {
  3858. pm_runtime_get_sync(rx_priv->dev);
  3859. if (rx_priv->swr_clk_users == 0) {
  3860. ret = msm_cdc_pinctrl_select_active_state(
  3861. rx_priv->rx_swr_gpio_p);
  3862. if (ret < 0) {
  3863. dev_err(rx_priv->dev,
  3864. "%s: rx swr pinctrl enable failed\n",
  3865. __func__);
  3866. pm_runtime_mark_last_busy(rx_priv->dev);
  3867. pm_runtime_put_autosuspend(rx_priv->dev);
  3868. goto exit;
  3869. }
  3870. ret = lpass_cdc_rx_macro_mclk_enable(rx_priv, 1, true);
  3871. if (ret < 0) {
  3872. msm_cdc_pinctrl_select_sleep_state(
  3873. rx_priv->rx_swr_gpio_p);
  3874. dev_err(rx_priv->dev,
  3875. "%s: rx request clock enable failed\n",
  3876. __func__);
  3877. pm_runtime_mark_last_busy(rx_priv->dev);
  3878. pm_runtime_put_autosuspend(rx_priv->dev);
  3879. goto exit;
  3880. }
  3881. if (rx_priv->reset_swr)
  3882. regmap_update_bits(regmap,
  3883. LPASS_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3884. 0x02, 0x02);
  3885. regmap_update_bits(regmap,
  3886. LPASS_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3887. 0x01, 0x01);
  3888. if (rx_priv->reset_swr)
  3889. regmap_update_bits(regmap,
  3890. LPASS_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3891. 0x02, 0x00);
  3892. rx_priv->reset_swr = false;
  3893. }
  3894. pm_runtime_mark_last_busy(rx_priv->dev);
  3895. pm_runtime_put_autosuspend(rx_priv->dev);
  3896. rx_priv->swr_clk_users++;
  3897. } else {
  3898. if (rx_priv->swr_clk_users <= 0) {
  3899. dev_err(rx_priv->dev,
  3900. "%s: rx swrm clock users already reset\n",
  3901. __func__);
  3902. rx_priv->swr_clk_users = 0;
  3903. goto exit;
  3904. }
  3905. rx_priv->swr_clk_users--;
  3906. if (rx_priv->swr_clk_users == 0) {
  3907. regmap_update_bits(regmap,
  3908. LPASS_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  3909. 0x01, 0x00);
  3910. lpass_cdc_rx_macro_mclk_enable(rx_priv, 0, true);
  3911. ret = msm_cdc_pinctrl_select_sleep_state(
  3912. rx_priv->rx_swr_gpio_p);
  3913. if (ret < 0) {
  3914. dev_err(rx_priv->dev,
  3915. "%s: rx swr pinctrl disable failed\n",
  3916. __func__);
  3917. goto exit;
  3918. }
  3919. }
  3920. }
  3921. trace_printk("%s: swrm clock users %d\n",
  3922. __func__, rx_priv->swr_clk_users);
  3923. dev_dbg(rx_priv->dev, "%s: swrm clock users %d\n",
  3924. __func__, rx_priv->swr_clk_users);
  3925. exit:
  3926. mutex_unlock(&rx_priv->swr_clk_lock);
  3927. return ret;
  3928. }
  3929. /**
  3930. * lpass_cdc_rx_set_fir_capability - Set RX HIFI FIR Filter capability
  3931. *
  3932. * @component: Codec component ptr.
  3933. * @capable: if the target have RX HIFI FIR available.
  3934. *
  3935. * Set RX HIFI FIR capability, stored the capability into RX macro private data.
  3936. */
  3937. int lpass_cdc_rx_set_fir_capability(struct snd_soc_component *component, bool capable)
  3938. {
  3939. struct device *rx_dev = NULL;
  3940. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3941. if (!component) {
  3942. pr_err("%s: component is NULL\n", __func__);
  3943. return -EINVAL;
  3944. }
  3945. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  3946. return -EINVAL;
  3947. rx_priv->is_fir_capable = capable;
  3948. return 0;
  3949. }
  3950. EXPORT_SYMBOL(lpass_cdc_rx_set_fir_capability);
  3951. static const struct lpass_cdc_rx_macro_reg_mask_val
  3952. lpass_cdc_rx_macro_reg_init[] = {
  3953. {LPASS_CDC_RX_RX0_RX_PATH_SEC7, 0x07, 0x02},
  3954. {LPASS_CDC_RX_RX1_RX_PATH_SEC7, 0x07, 0x02},
  3955. {LPASS_CDC_RX_RX2_RX_PATH_SEC7, 0x07, 0x02},
  3956. {LPASS_CDC_RX_RX0_RX_PATH_CFG3, 0x03, 0x02},
  3957. {LPASS_CDC_RX_RX1_RX_PATH_CFG3, 0x03, 0x02},
  3958. {LPASS_CDC_RX_RX2_RX_PATH_CFG3, 0x03, 0x02},
  3959. };
  3960. static int lpass_cdc_rx_macro_init(struct snd_soc_component *component)
  3961. {
  3962. struct snd_soc_dapm_context *dapm =
  3963. snd_soc_component_get_dapm(component);
  3964. int ret = 0;
  3965. struct device *rx_dev = NULL;
  3966. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  3967. int i;
  3968. rx_dev = lpass_cdc_get_device_ptr(component->dev, RX_MACRO);
  3969. if (!rx_dev) {
  3970. dev_err(component->dev,
  3971. "%s: null device for macro!\n", __func__);
  3972. return -EINVAL;
  3973. }
  3974. rx_priv = dev_get_drvdata(rx_dev);
  3975. if (!rx_priv) {
  3976. dev_err(component->dev,
  3977. "%s: priv is null for macro!\n", __func__);
  3978. return -EINVAL;
  3979. }
  3980. ret = snd_soc_dapm_new_controls(dapm, lpass_cdc_rx_macro_dapm_widgets,
  3981. ARRAY_SIZE(lpass_cdc_rx_macro_dapm_widgets));
  3982. if (ret < 0) {
  3983. dev_err(rx_dev, "%s: failed to add controls\n", __func__);
  3984. return ret;
  3985. }
  3986. ret = snd_soc_dapm_add_routes(dapm, rx_audio_map,
  3987. ARRAY_SIZE(rx_audio_map));
  3988. if (ret < 0) {
  3989. dev_err(rx_dev, "%s: failed to add routes\n", __func__);
  3990. return ret;
  3991. }
  3992. ret = snd_soc_dapm_new_widgets(dapm->card);
  3993. if (ret < 0) {
  3994. dev_err(rx_dev, "%s: failed to add widgets\n", __func__);
  3995. return ret;
  3996. }
  3997. ret = snd_soc_add_component_controls(component, lpass_cdc_rx_macro_snd_controls,
  3998. ARRAY_SIZE(lpass_cdc_rx_macro_snd_controls));
  3999. if (ret < 0) {
  4000. dev_err(rx_dev, "%s: failed to add snd_ctls\n", __func__);
  4001. return ret;
  4002. }
  4003. rx_priv->dev_up = true;
  4004. rx_priv->rx0_gain_val = 0;
  4005. rx_priv->rx1_gain_val = 0;
  4006. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF1 Playback");
  4007. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF2 Playback");
  4008. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF3 Playback");
  4009. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF4 Playback");
  4010. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF5 Playback");
  4011. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF6 Playback");
  4012. snd_soc_dapm_ignore_suspend(dapm, "HPHL_OUT");
  4013. snd_soc_dapm_ignore_suspend(dapm, "HPHR_OUT");
  4014. snd_soc_dapm_ignore_suspend(dapm, "AUX_OUT");
  4015. snd_soc_dapm_ignore_suspend(dapm, "PCM_OUT");
  4016. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC0_INP");
  4017. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC1_INP");
  4018. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC2_INP");
  4019. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC3_INP");
  4020. snd_soc_dapm_sync(dapm);
  4021. for (i = 0; i < ARRAY_SIZE(lpass_cdc_rx_macro_reg_init); i++)
  4022. snd_soc_component_update_bits(component,
  4023. lpass_cdc_rx_macro_reg_init[i].reg,
  4024. lpass_cdc_rx_macro_reg_init[i].mask,
  4025. lpass_cdc_rx_macro_reg_init[i].val);
  4026. rx_priv->component = component;
  4027. return 0;
  4028. }
  4029. static int lpass_cdc_rx_macro_deinit(struct snd_soc_component *component)
  4030. {
  4031. struct device *rx_dev = NULL;
  4032. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  4033. if (!lpass_cdc_rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  4034. return -EINVAL;
  4035. rx_priv->component = NULL;
  4036. return 0;
  4037. }
  4038. static void lpass_cdc_rx_macro_add_child_devices(struct work_struct *work)
  4039. {
  4040. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  4041. struct platform_device *pdev = NULL;
  4042. struct device_node *node = NULL;
  4043. struct rx_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  4044. int ret = 0;
  4045. u16 count = 0, ctrl_num = 0;
  4046. struct rx_swr_ctrl_platform_data *platdata = NULL;
  4047. char plat_dev_name[RX_SWR_STRING_LEN] = "";
  4048. bool rx_swr_master_node = false;
  4049. rx_priv = container_of(work, struct lpass_cdc_rx_macro_priv,
  4050. lpass_cdc_rx_macro_add_child_devices_work);
  4051. if (!rx_priv) {
  4052. pr_err("%s: Memory for rx_priv does not exist\n",
  4053. __func__);
  4054. return;
  4055. }
  4056. if (!rx_priv->dev) {
  4057. pr_err("%s: RX device does not exist\n", __func__);
  4058. return;
  4059. }
  4060. if(!rx_priv->dev->of_node) {
  4061. dev_err(rx_priv->dev,
  4062. "%s: DT node for RX dev does not exist\n", __func__);
  4063. return;
  4064. }
  4065. platdata = &rx_priv->swr_plat_data;
  4066. rx_priv->child_count = 0;
  4067. for_each_available_child_of_node(rx_priv->dev->of_node, node) {
  4068. rx_swr_master_node = false;
  4069. if (strnstr(node->name, "rx_swr_master",
  4070. strlen("rx_swr_master")) != NULL)
  4071. rx_swr_master_node = true;
  4072. if(rx_swr_master_node)
  4073. strlcpy(plat_dev_name, "rx_swr_ctrl",
  4074. (RX_SWR_STRING_LEN - 1));
  4075. else
  4076. strlcpy(plat_dev_name, node->name,
  4077. (RX_SWR_STRING_LEN - 1));
  4078. pdev = platform_device_alloc(plat_dev_name, -1);
  4079. if (!pdev) {
  4080. dev_err(rx_priv->dev, "%s: pdev memory alloc failed\n",
  4081. __func__);
  4082. ret = -ENOMEM;
  4083. goto err;
  4084. }
  4085. pdev->dev.parent = rx_priv->dev;
  4086. pdev->dev.of_node = node;
  4087. if (rx_swr_master_node) {
  4088. ret = platform_device_add_data(pdev, platdata,
  4089. sizeof(*platdata));
  4090. if (ret) {
  4091. dev_err(&pdev->dev,
  4092. "%s: cannot add plat data ctrl:%d\n",
  4093. __func__, ctrl_num);
  4094. goto fail_pdev_add;
  4095. }
  4096. temp = krealloc(swr_ctrl_data,
  4097. (ctrl_num + 1) * sizeof(
  4098. struct rx_swr_ctrl_data),
  4099. GFP_KERNEL);
  4100. if (!temp) {
  4101. ret = -ENOMEM;
  4102. goto fail_pdev_add;
  4103. }
  4104. swr_ctrl_data = temp;
  4105. swr_ctrl_data[ctrl_num].rx_swr_pdev = pdev;
  4106. ctrl_num++;
  4107. dev_dbg(&pdev->dev,
  4108. "%s: Adding soundwire ctrl device(s)\n",
  4109. __func__);
  4110. rx_priv->swr_ctrl_data = swr_ctrl_data;
  4111. }
  4112. ret = platform_device_add(pdev);
  4113. if (ret) {
  4114. dev_err(&pdev->dev,
  4115. "%s: Cannot add platform device\n",
  4116. __func__);
  4117. goto fail_pdev_add;
  4118. }
  4119. if (rx_priv->child_count < LPASS_CDC_RX_MACRO_CHILD_DEVICES_MAX)
  4120. rx_priv->pdev_child_devices[
  4121. rx_priv->child_count++] = pdev;
  4122. else
  4123. goto err;
  4124. }
  4125. return;
  4126. fail_pdev_add:
  4127. for (count = 0; count < rx_priv->child_count; count++)
  4128. platform_device_put(rx_priv->pdev_child_devices[count]);
  4129. err:
  4130. return;
  4131. }
  4132. static void lpass_cdc_rx_macro_init_ops(struct macro_ops *ops, char __iomem *rx_io_base)
  4133. {
  4134. memset(ops, 0, sizeof(struct macro_ops));
  4135. ops->init = lpass_cdc_rx_macro_init;
  4136. ops->exit = lpass_cdc_rx_macro_deinit;
  4137. ops->io_base = rx_io_base;
  4138. ops->dai_ptr = lpass_cdc_rx_macro_dai;
  4139. ops->num_dais = ARRAY_SIZE(lpass_cdc_rx_macro_dai);
  4140. ops->event_handler = lpass_cdc_rx_macro_event_handler;
  4141. ops->set_port_map = lpass_cdc_rx_macro_set_port_map;
  4142. }
  4143. static int lpass_cdc_rx_macro_probe(struct platform_device *pdev)
  4144. {
  4145. struct macro_ops ops = {0};
  4146. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  4147. u32 rx_base_addr = 0, muxsel = 0;
  4148. char __iomem *rx_io_base = NULL, *muxsel_io = NULL;
  4149. int ret = 0;
  4150. u32 default_clk_id = 0;
  4151. struct clk *hifi_fir_clk = NULL;
  4152. u32 is_used_rx_swr_gpio = 1;
  4153. const char *is_used_rx_swr_gpio_dt = "qcom,is-used-swr-gpio";
  4154. if (!lpass_cdc_is_va_macro_registered(&pdev->dev)) {
  4155. dev_err(&pdev->dev,
  4156. "%s: va-macro not registered yet, defer\n", __func__);
  4157. return -EPROBE_DEFER;
  4158. }
  4159. rx_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_rx_macro_priv),
  4160. GFP_KERNEL);
  4161. if (!rx_priv)
  4162. return -ENOMEM;
  4163. rx_priv->dev = &pdev->dev;
  4164. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  4165. &rx_base_addr);
  4166. if (ret) {
  4167. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  4168. __func__, "reg");
  4169. return ret;
  4170. }
  4171. ret = of_property_read_u32(pdev->dev.of_node, "qcom,rx_mclk_mode_muxsel",
  4172. &muxsel);
  4173. if (ret) {
  4174. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  4175. __func__, "reg");
  4176. return ret;
  4177. }
  4178. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  4179. &default_clk_id);
  4180. if (ret) {
  4181. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  4182. __func__, "qcom,default-clk-id");
  4183. default_clk_id = RX_CORE_CLK;
  4184. }
  4185. if (of_find_property(pdev->dev.of_node, is_used_rx_swr_gpio_dt,
  4186. NULL)) {
  4187. ret = of_property_read_u32(pdev->dev.of_node,
  4188. is_used_rx_swr_gpio_dt,
  4189. &is_used_rx_swr_gpio);
  4190. if (ret) {
  4191. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  4192. __func__, is_used_rx_swr_gpio_dt);
  4193. is_used_rx_swr_gpio = 1;
  4194. }
  4195. }
  4196. rx_priv->rx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  4197. "qcom,rx-swr-gpios", 0);
  4198. if (!rx_priv->rx_swr_gpio_p && is_used_rx_swr_gpio) {
  4199. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  4200. __func__);
  4201. return -EINVAL;
  4202. }
  4203. if (msm_cdc_pinctrl_get_state(rx_priv->rx_swr_gpio_p) < 0 &&
  4204. is_used_rx_swr_gpio) {
  4205. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  4206. __func__);
  4207. return -EPROBE_DEFER;
  4208. }
  4209. msm_cdc_pinctrl_set_wakeup_capable(
  4210. rx_priv->rx_swr_gpio_p, false);
  4211. rx_io_base = devm_ioremap(&pdev->dev, rx_base_addr,
  4212. LPASS_CDC_RX_MACRO_MAX_OFFSET);
  4213. if (!rx_io_base) {
  4214. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  4215. return -ENOMEM;
  4216. }
  4217. rx_priv->rx_io_base = rx_io_base;
  4218. muxsel_io = devm_ioremap(&pdev->dev, muxsel, 0x4);
  4219. if (!muxsel_io) {
  4220. dev_err(&pdev->dev, "%s: ioremap failed for muxsel\n",
  4221. __func__);
  4222. return -ENOMEM;
  4223. }
  4224. rx_priv->rx_mclk_mode_muxsel = muxsel_io;
  4225. rx_priv->reset_swr = true;
  4226. INIT_WORK(&rx_priv->lpass_cdc_rx_macro_add_child_devices_work,
  4227. lpass_cdc_rx_macro_add_child_devices);
  4228. rx_priv->swr_plat_data.handle = (void *) rx_priv;
  4229. rx_priv->swr_plat_data.read = NULL;
  4230. rx_priv->swr_plat_data.write = NULL;
  4231. rx_priv->swr_plat_data.bulk_write = NULL;
  4232. rx_priv->swr_plat_data.clk = rx_swrm_clock;
  4233. rx_priv->swr_plat_data.core_vote = lpass_cdc_rx_macro_core_vote;
  4234. rx_priv->swr_plat_data.handle_irq = NULL;
  4235. rx_priv->clk_id = default_clk_id;
  4236. rx_priv->default_clk_id = default_clk_id;
  4237. ops.clk_id_req = rx_priv->clk_id;
  4238. ops.default_clk_id = default_clk_id;
  4239. hifi_fir_clk = devm_clk_get(&pdev->dev, "rx_mclk2_2x_clk");
  4240. if (IS_ERR(hifi_fir_clk)) {
  4241. ret = PTR_ERR(hifi_fir_clk);
  4242. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  4243. __func__, "rx_mclk2_2x_clk", ret);
  4244. hifi_fir_clk = NULL;
  4245. }
  4246. rx_priv->hifi_fir_clk = hifi_fir_clk;
  4247. rx_priv->is_aux_hpf_on = 1;
  4248. dev_set_drvdata(&pdev->dev, rx_priv);
  4249. mutex_init(&rx_priv->mclk_lock);
  4250. mutex_init(&rx_priv->swr_clk_lock);
  4251. lpass_cdc_rx_macro_init_ops(&ops, rx_io_base);
  4252. ret = lpass_cdc_register_macro(&pdev->dev, RX_MACRO, &ops);
  4253. if (ret) {
  4254. dev_err(&pdev->dev,
  4255. "%s: register macro failed\n", __func__);
  4256. goto err_reg_macro;
  4257. }
  4258. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  4259. pm_runtime_use_autosuspend(&pdev->dev);
  4260. pm_runtime_set_suspended(&pdev->dev);
  4261. pm_suspend_ignore_children(&pdev->dev, true);
  4262. pm_runtime_enable(&pdev->dev);
  4263. schedule_work(&rx_priv->lpass_cdc_rx_macro_add_child_devices_work);
  4264. return 0;
  4265. err_reg_macro:
  4266. mutex_destroy(&rx_priv->mclk_lock);
  4267. mutex_destroy(&rx_priv->swr_clk_lock);
  4268. return ret;
  4269. }
  4270. static int lpass_cdc_rx_macro_remove(struct platform_device *pdev)
  4271. {
  4272. struct lpass_cdc_rx_macro_priv *rx_priv = NULL;
  4273. u16 count = 0;
  4274. rx_priv = dev_get_drvdata(&pdev->dev);
  4275. if (!rx_priv)
  4276. return -EINVAL;
  4277. for (count = 0; count < rx_priv->child_count &&
  4278. count < LPASS_CDC_RX_MACRO_CHILD_DEVICES_MAX; count++)
  4279. platform_device_unregister(rx_priv->pdev_child_devices[count]);
  4280. pm_runtime_disable(&pdev->dev);
  4281. pm_runtime_set_suspended(&pdev->dev);
  4282. lpass_cdc_unregister_macro(&pdev->dev, RX_MACRO);
  4283. mutex_destroy(&rx_priv->mclk_lock);
  4284. mutex_destroy(&rx_priv->swr_clk_lock);
  4285. kfree(rx_priv->swr_ctrl_data);
  4286. return 0;
  4287. }
  4288. static const struct of_device_id lpass_cdc_rx_macro_dt_match[] = {
  4289. {.compatible = "qcom,lpass-cdc-rx-macro"},
  4290. {}
  4291. };
  4292. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  4293. SET_SYSTEM_SLEEP_PM_OPS(
  4294. pm_runtime_force_suspend,
  4295. pm_runtime_force_resume
  4296. )
  4297. SET_RUNTIME_PM_OPS(
  4298. lpass_cdc_runtime_suspend,
  4299. lpass_cdc_runtime_resume,
  4300. NULL
  4301. )
  4302. };
  4303. static struct platform_driver lpass_cdc_rx_macro_driver = {
  4304. .driver = {
  4305. .name = "lpass_cdc_rx_macro",
  4306. .owner = THIS_MODULE,
  4307. .pm = &lpass_cdc_dev_pm_ops,
  4308. .of_match_table = lpass_cdc_rx_macro_dt_match,
  4309. .suppress_bind_attrs = true,
  4310. },
  4311. .probe = lpass_cdc_rx_macro_probe,
  4312. .remove = lpass_cdc_rx_macro_remove,
  4313. };
  4314. module_platform_driver(lpass_cdc_rx_macro_driver);
  4315. MODULE_DESCRIPTION("RX macro driver");
  4316. MODULE_LICENSE("GPL v2");