hal_9224.c 87 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_mem.h"
  22. #include "qdf_nbuf.h"
  23. #include "qdf_module.h"
  24. #include "target_type.h"
  25. #include "wcss_version.h"
  26. #include "hal_be_hw_headers.h"
  27. #include "hal_internal.h"
  28. #include "hal_api.h"
  29. #include "hal_flow.h"
  30. #include "rx_flow_search_entry.h"
  31. #include "hal_rx_flow_info.h"
  32. #include "hal_be_api.h"
  33. #include "tcl_entrance_from_ppe_ring.h"
  34. #include "sw_monitor_ring.h"
  35. #include "wcss_seq_hwioreg_umac.h"
  36. #include "wfss_ce_reg_seq_hwioreg.h"
  37. #include <uniform_reo_status_header.h>
  38. #include <wbm_release_ring_tx.h>
  39. #include <phyrx_location.h>
  40. #ifdef QCA_MONITOR_2_0_SUPPORT
  41. #include <mon_ingress_ring.h>
  42. #include <mon_destination_ring.h>
  43. #endif
  44. #include "rx_reo_queue_1k.h"
  45. #include <hal_be_rx.h>
  46. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  47. RX_MPDU_START_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  48. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  49. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  50. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  51. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  52. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  53. RX_MPDU_DETAILS_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  54. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  55. REO_DESTINATION_RING_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  56. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  57. STATUS_HEADER_REO_STATUS_NUMBER
  58. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  59. STATUS_HEADER_TIMESTAMP
  60. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  61. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  62. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  63. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  64. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  65. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  66. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  67. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  68. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  69. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  70. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  71. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  72. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  73. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  74. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  75. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  76. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  77. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  78. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  79. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  80. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  81. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  82. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  83. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  85. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  86. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  87. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  88. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  89. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  90. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  91. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  92. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  93. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  94. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  95. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  96. #include "hal_be_api_mon.h"
  97. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  98. #define CMEM_REG_BASE 0x0010e000
  99. #define CMEM_WINDOW_ADDRESS_9224 \
  100. ((CMEM_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  101. #endif
  102. #define CE_WINDOW_ADDRESS_9224 \
  103. ((CE_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  104. #define UMAC_WINDOW_ADDRESS_9224 \
  105. ((UMAC_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  106. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  107. #define WINDOW_CONFIGURATION_VALUE_9224 \
  108. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  109. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  110. CMEM_WINDOW_ADDRESS_9224 | \
  111. WINDOW_ENABLE_BIT)
  112. #else
  113. #define WINDOW_CONFIGURATION_VALUE_9224 \
  114. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  115. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  116. WINDOW_ENABLE_BIT)
  117. #endif
  118. /* For Berryllium sw2rxdma ring size increased to 20 bits */
  119. #define HAL_RXDMA_MAX_RING_SIZE_BE 0xFFFFF
  120. #ifdef CONFIG_WORD_BASED_TLV
  121. #ifndef BIG_ENDIAN_HOST
  122. struct rx_msdu_end_compact_qca9224 {
  123. uint32_t rxpcu_mpdu_filter_in_category : 2, // [1:0]
  124. sw_frame_group_id : 7, // [8:2]
  125. reserved_0 : 7, // [15:9]
  126. phy_ppdu_id : 16; // [31:16]
  127. uint32_t ip_hdr_chksum : 16, // [15:0]
  128. reported_mpdu_length : 14, // [29:16]
  129. reserved_1a : 2; // [31:30]
  130. uint32_t key_id_octet : 8, // [7:0]
  131. cce_super_rule : 6, // [13:8]
  132. cce_classify_not_done_truncate : 1, // [14:14]
  133. cce_classify_not_done_cce_dis : 1, // [15:15]
  134. cumulative_l3_checksum : 16; // [31:16]
  135. uint32_t rule_indication_31_0 : 32; // [31:0]
  136. uint32_t rule_indication_63_32 : 32; // [31:0]
  137. uint32_t da_offset : 6, // [5:0]
  138. sa_offset : 6, // [11:6]
  139. da_offset_valid : 1, // [12:12]
  140. sa_offset_valid : 1, // [13:13]
  141. reserved_5a : 2, // [15:14]
  142. l3_type : 16; // [31:16]
  143. uint32_t ipv6_options_crc : 32; // [31:0]
  144. uint32_t tcp_seq_number : 32; // [31:0]
  145. uint32_t tcp_ack_number : 32; // [31:0]
  146. uint32_t tcp_flag : 9, // [8:0]
  147. lro_eligible : 1, // [9:9]
  148. reserved_9a : 6, // [15:10]
  149. window_size : 16; // [31:16]
  150. uint32_t tcp_udp_chksum : 16, // [15:0]
  151. sa_idx_timeout : 1, // [16:16]
  152. da_idx_timeout : 1, // [17:17]
  153. msdu_limit_error : 1, // [18:18]
  154. flow_idx_timeout : 1, // [19:19]
  155. flow_idx_invalid : 1, // [20:20]
  156. wifi_parser_error : 1, // [21:21]
  157. amsdu_parser_error : 1, // [22:22]
  158. sa_is_valid : 1, // [23:23]
  159. da_is_valid : 1, // [24:24]
  160. da_is_mcbc : 1, // [25:25]
  161. l3_header_padding : 2, // [27:26]
  162. first_msdu : 1, // [28:28]
  163. last_msdu : 1, // [29:29]
  164. tcp_udp_chksum_fail_copy : 1, // [30:30]
  165. ip_chksum_fail_copy : 1; // [31:31]
  166. uint32_t sa_idx : 16, // [15:0]
  167. da_idx_or_sw_peer_id : 16; // [31:16]
  168. uint32_t msdu_drop : 1, // [0:0]
  169. reo_destination_indication : 5, // [5:1]
  170. flow_idx : 20, // [25:6]
  171. use_ppe : 1, // [26:26]
  172. reserved_12a : 5; // [31:27]
  173. uint32_t fse_metadata : 32; // [31:0]
  174. uint32_t cce_metadata : 16, // [15:0]
  175. sa_sw_peer_id : 16; // [31:16]
  176. uint32_t aggregation_count : 8, // [7:0]
  177. flow_aggregation_continuation : 1, // [8:8]
  178. fisa_timeout : 1, // [9:9]
  179. reserved_15a : 22; // [31:10]
  180. uint32_t cumulative_l4_checksum : 16, // [15:0]
  181. cumulative_ip_length : 16; // [31:16]
  182. uint32_t reserved_17a : 6, // [5:0]
  183. service_code : 9, // [14:6]
  184. priority_valid : 1, // [15:15]
  185. intra_bss : 1, // [16:16]
  186. dest_chip_id : 2, // [18:17]
  187. multicast_echo : 1, // [19:19]
  188. wds_learning_event : 1, // [20:20]
  189. wds_roaming_event : 1, // [21:21]
  190. wds_keep_alive_event : 1, // [22:22]
  191. reserved_17b : 9; // [31:23]
  192. uint32_t msdu_length : 14, // [13:0]
  193. stbc : 1, // [14:14]
  194. ipsec_esp : 1, // [15:15]
  195. l3_offset : 7, // [22:16]
  196. ipsec_ah : 1, // [23:23]
  197. l4_offset : 8; // [31:24]
  198. uint32_t msdu_number : 8, // [7:0]
  199. decap_format : 2, // [9:8]
  200. ipv4_proto : 1, // [10:10]
  201. ipv6_proto : 1, // [11:11]
  202. tcp_proto : 1, // [12:12]
  203. udp_proto : 1, // [13:13]
  204. ip_frag : 1, // [14:14]
  205. tcp_only_ack : 1, // [15:15]
  206. da_is_bcast_mcast : 1, // [16:16]
  207. toeplitz_hash_sel : 2, // [18:17]
  208. ip_fixed_header_valid : 1, // [19:19]
  209. ip_extn_header_valid : 1, // [20:20]
  210. tcp_udp_header_valid : 1, // [21:21]
  211. mesh_control_present : 1, // [22:22]
  212. ldpc : 1, // [23:23]
  213. ip4_protocol_ip6_next_header : 8; // [31:24]
  214. uint32_t toeplitz_hash_2_or_4 : 32; // [31:0]
  215. uint32_t flow_id_toeplitz : 32; // [31:0]
  216. uint32_t user_rssi : 8, // [7:0]
  217. pkt_type : 4, // [11:8]
  218. sgi : 2, // [13:12]
  219. rate_mcs : 4, // [17:14]
  220. receive_bandwidth : 3, // [20:18]
  221. reception_type : 3, // [23:21]
  222. mimo_ss_bitmap : 8; // [31:24]
  223. uint32_t ppdu_start_timestamp_31_0 : 32; // [31:0]
  224. uint32_t ppdu_start_timestamp_63_32 : 32; // [31:0]
  225. uint32_t sw_phy_meta_data : 32; // [31:0]
  226. uint32_t vlan_ctag_ci : 16, // [15:0]
  227. vlan_stag_ci : 16; // [31:16]
  228. uint32_t reserved_27a : 32; // [31:0]
  229. uint32_t reserved_28a : 32; // [31:0]
  230. uint32_t reserved_29a : 32; // [31:0]
  231. uint32_t first_mpdu : 1, // [0:0]
  232. reserved_30a : 1, // [1:1]
  233. mcast_bcast : 1, // [2:2]
  234. ast_index_not_found : 1, // [3:3]
  235. ast_index_timeout : 1, // [4:4]
  236. power_mgmt : 1, // [5:5]
  237. non_qos : 1, // [6:6]
  238. null_data : 1, // [7:7]
  239. mgmt_type : 1, // [8:8]
  240. ctrl_type : 1, // [9:9]
  241. more_data : 1, // [10:10]
  242. eosp : 1, // [11:11]
  243. a_msdu_error : 1, // [12:12]
  244. fragment_flag : 1, // [13:13]
  245. order : 1, // [14:14]
  246. cce_match : 1, // [15:15]
  247. overflow_err : 1, // [16:16]
  248. msdu_length_err : 1, // [17:17]
  249. tcp_udp_chksum_fail : 1, // [18:18]
  250. ip_chksum_fail : 1, // [19:19]
  251. sa_idx_invalid : 1, // [20:20]
  252. da_idx_invalid : 1, // [21:21]
  253. reserved_30b : 1, // [22:22]
  254. rx_in_tx_decrypt_byp : 1, // [23:23]
  255. encrypt_required : 1, // [24:24]
  256. directed : 1, // [25:25]
  257. buffer_fragment : 1, // [26:26]
  258. mpdu_length_err : 1, // [27:27]
  259. tkip_mic_err : 1, // [28:28]
  260. decrypt_err : 1, // [29:29]
  261. unencrypted_frame_err : 1, // [30:30]
  262. fcs_err : 1; // [31:31]
  263. uint32_t reserved_31a : 10, // [9:0]
  264. decrypt_status_code : 3, // [12:10]
  265. rx_bitmap_not_updated : 1, // [13:13]
  266. reserved_31b : 17, // [30:14]
  267. msdu_done : 1; // [31:31]
  268. };
  269. struct rx_mpdu_start_compact_qca9224 {
  270. struct rxpt_classify_info rxpt_classify_info_details;
  271. uint32_t rx_reo_queue_desc_addr_31_0 : 32; // [31:0]
  272. uint32_t rx_reo_queue_desc_addr_39_32 : 8, // [7:0]
  273. receive_queue_number : 16, // [23:8]
  274. pre_delim_err_warning : 1, // [24:24]
  275. first_delim_err : 1, // [25:25]
  276. reserved_2a : 6; // [31:26]
  277. uint32_t pn_31_0 : 32; // [31:0]
  278. uint32_t pn_63_32 : 32; // [31:0]
  279. uint32_t pn_95_64 : 32; // [31:0]
  280. uint32_t pn_127_96 : 32; // [31:0]
  281. uint32_t epd_en : 1, // [0:0]
  282. all_frames_shall_be_encrypted : 1, // [1:1]
  283. encrypt_type : 4, // [5:2]
  284. wep_key_width_for_variable_key : 2, // [7:6]
  285. mesh_sta : 2, // [9:8]
  286. bssid_hit : 1, // [10:10]
  287. bssid_number : 4, // [14:11]
  288. tid : 4, // [18:15]
  289. reserved_7a : 13; // [31:19]
  290. uint32_t peer_meta_data : 32; // [31:0]
  291. uint32_t rxpcu_mpdu_filter_in_category : 2, // [1:0]
  292. sw_frame_group_id : 7, // [8:2]
  293. ndp_frame : 1, // [9:9]
  294. phy_err : 1, // [10:10]
  295. phy_err_during_mpdu_header : 1, // [11:11]
  296. protocol_version_err : 1, // [12:12]
  297. ast_based_lookup_valid : 1, // [13:13]
  298. ranging : 1, // [14:14]
  299. reserved_9a : 1, // [15:15]
  300. phy_ppdu_id : 16; // [31:16]
  301. uint32_t ast_index : 16, // [15:0]
  302. sw_peer_id : 16; // [31:16]
  303. uint32_t mpdu_frame_control_valid : 1, // [0:0]
  304. mpdu_duration_valid : 1, // [1:1]
  305. mac_addr_ad1_valid : 1, // [2:2]
  306. mac_addr_ad2_valid : 1, // [3:3]
  307. mac_addr_ad3_valid : 1, // [4:4]
  308. mac_addr_ad4_valid : 1, // [5:5]
  309. mpdu_sequence_control_valid : 1, // [6:6]
  310. mpdu_qos_control_valid : 1, // [7:7]
  311. mpdu_ht_control_valid : 1, // [8:8]
  312. frame_encryption_info_valid : 1, // [9:9]
  313. mpdu_fragment_number : 4, // [13:10]
  314. more_fragment_flag : 1, // [14:14]
  315. reserved_11a : 1, // [15:15]
  316. fr_ds : 1, // [16:16]
  317. to_ds : 1, // [17:17]
  318. encrypted : 1, // [18:18]
  319. mpdu_retry : 1, // [19:19]
  320. mpdu_sequence_number : 12; // [31:20]
  321. uint32_t key_id_octet : 8, // [7:0]
  322. new_peer_entry : 1, // [8:8]
  323. decrypt_needed : 1, // [9:9]
  324. decap_type : 2, // [11:10]
  325. rx_insert_vlan_c_tag_padding : 1, // [12:12]
  326. rx_insert_vlan_s_tag_padding : 1, // [13:13]
  327. strip_vlan_c_tag_decap : 1, // [14:14]
  328. strip_vlan_s_tag_decap : 1, // [15:15]
  329. pre_delim_count : 12, // [27:16]
  330. ampdu_flag : 1, // [28:28]
  331. bar_frame : 1, // [29:29]
  332. raw_mpdu : 1, // [30:30]
  333. reserved_12 : 1; // [31:31]
  334. uint32_t mpdu_length : 14, // [13:0]
  335. first_mpdu : 1, // [14:14]
  336. mcast_bcast : 1, // [15:15]
  337. ast_index_not_found : 1, // [16:16]
  338. ast_index_timeout : 1, // [17:17]
  339. power_mgmt : 1, // [18:18]
  340. non_qos : 1, // [19:19]
  341. null_data : 1, // [20:20]
  342. mgmt_type : 1, // [21:21]
  343. ctrl_type : 1, // [22:22]
  344. more_data : 1, // [23:23]
  345. eosp : 1, // [24:24]
  346. fragment_flag : 1, // [25:25]
  347. order : 1, // [26:26]
  348. u_apsd_trigger : 1, // [27:27]
  349. encrypt_required : 1, // [28:28]
  350. directed : 1, // [29:29]
  351. amsdu_present : 1, // [30:30]
  352. reserved_13 : 1; // [31:31]
  353. uint32_t mpdu_frame_control_field : 16, // [15:0]
  354. mpdu_duration_field : 16; // [31:16]
  355. uint32_t mac_addr_ad1_31_0 : 32; // [31:0]
  356. uint32_t mac_addr_ad1_47_32 : 16, // [15:0]
  357. mac_addr_ad2_15_0 : 16; // [31:16]
  358. uint32_t mac_addr_ad2_47_16 : 32; // [31:0]
  359. uint32_t mac_addr_ad3_31_0 : 32; // [31:0]
  360. uint32_t mac_addr_ad3_47_32 : 16, // [15:0]
  361. mpdu_sequence_control_field : 16; // [31:16]
  362. uint32_t mac_addr_ad4_31_0 : 32; // [31:0]
  363. uint32_t mac_addr_ad4_47_32 : 16, // [15:0]
  364. mpdu_qos_control_field : 16; // [31:16]
  365. uint32_t mpdu_ht_control_field : 32; // [31:0]
  366. uint32_t vdev_id : 8, // [7:0]
  367. service_code : 9, // [16:8]
  368. priority_valid : 1, // [17:17]
  369. src_info : 12, // [29:18]
  370. reserved_23a : 1, // [30:30]
  371. multi_link_addr_ad1_ad2_valid : 1; // [31:31]
  372. uint32_t multi_link_addr_ad1_31_0 : 32; // [31:0]
  373. uint32_t multi_link_addr_ad1_47_32 : 16, // [15:0]
  374. multi_link_addr_ad2_15_0 : 16; // [31:16]
  375. uint32_t multi_link_addr_ad2_47_16 : 32; // [31:0]
  376. uint32_t reserved_27a : 32; // [31:0]
  377. uint32_t reserved_28a : 32; // [31:0]
  378. uint32_t reserved_29a : 32; // [31:0]
  379. };
  380. #else
  381. struct rx_msdu_end_compact_qca9224 {
  382. uint32_t phy_ppdu_id : 16, // [31:16]
  383. reserved_0 : 7, // [15:9]
  384. sw_frame_group_id : 7, // [8:2]
  385. rxpcu_mpdu_filter_in_category : 2; // [1:0]
  386. uint32_t reserved_1a : 2, // [31:30]
  387. reported_mpdu_length : 14, // [29:16]
  388. ip_hdr_chksum : 16; // [15:0]
  389. uint32_t cumulative_l3_checksum : 16, // [31:16]
  390. cce_classify_not_done_cce_dis : 1, // [15:15]
  391. cce_classify_not_done_truncate : 1, // [14:14]
  392. cce_super_rule : 6, // [13:8]
  393. key_id_octet : 8; // [7:0]
  394. uint32_t rule_indication_31_0 : 32; // [31:0]
  395. uint32_t rule_indication_63_32 : 32; // [31:0]
  396. uint32_t l3_type : 16, // [31:16]
  397. reserved_5a : 2, // [15:14]
  398. sa_offset_valid : 1, // [13:13]
  399. da_offset_valid : 1, // [12:12]
  400. sa_offset : 6, // [11:6]
  401. da_offset : 6; // [5:0]
  402. uint32_t ipv6_options_crc : 32; // [31:0]
  403. uint32_t tcp_seq_number : 32; // [31:0]
  404. uint32_t tcp_ack_number : 32; // [31:0]
  405. uint32_t window_size : 16, // [31:16]
  406. reserved_9a : 6, // [15:10]
  407. lro_eligible : 1, // [9:9]
  408. tcp_flag : 9; // [8:0]
  409. uint32_t ip_chksum_fail_copy : 1, // [31:31]
  410. tcp_udp_chksum_fail_copy : 1, // [30:30]
  411. last_msdu : 1, // [29:29]
  412. first_msdu : 1, // [28:28]
  413. l3_header_padding : 2, // [27:26]
  414. da_is_mcbc : 1, // [25:25]
  415. da_is_valid : 1, // [24:24]
  416. sa_is_valid : 1, // [23:23]
  417. amsdu_parser_error : 1, // [22:22]
  418. wifi_parser_error : 1, // [21:21]
  419. flow_idx_invalid : 1, // [20:20]
  420. flow_idx_timeout : 1, // [19:19]
  421. msdu_limit_error : 1, // [18:18]
  422. da_idx_timeout : 1, // [17:17]
  423. sa_idx_timeout : 1, // [16:16]
  424. tcp_udp_chksum : 16; // [15:0]
  425. uint32_t da_idx_or_sw_peer_id : 16, // [31:16]
  426. sa_idx : 16; // [15:0]
  427. uint32_t reserved_12a : 5, // [31:27]
  428. use_ppe : 1, // [26:26]
  429. flow_idx : 20, // [25:6]
  430. reo_destination_indication : 5, // [5:1]
  431. msdu_drop : 1; // [0:0]
  432. uint32_t fse_metadata : 32; // [31:0]
  433. uint32_t sa_sw_peer_id : 16, // [31:16]
  434. cce_metadata : 16; // [15:0]
  435. uint32_t reserved_15a : 22, // [31:10]
  436. fisa_timeout : 1, // [9:9]
  437. flow_aggregation_continuation : 1, // [8:8]
  438. aggregation_count : 8; // [7:0]
  439. uint32_t cumulative_ip_length : 16, // [31:16]
  440. cumulative_l4_checksum : 16; // [15:0]
  441. uint32_t reserved_17b : 9, // [31:23]
  442. wds_keep_alive_event : 1, // [22:22]
  443. wds_roaming_event : 1, // [21:21]
  444. wds_learning_event : 1, // [20:20]
  445. multicast_echo : 1, // [19:19]
  446. dest_chip_id : 2, // [18:17]
  447. intra_bss : 1, // [16:16]
  448. priority_valid : 1, // [15:15]
  449. service_code : 9, // [14:6]
  450. reserved_17a : 6; // [5:0]
  451. uint32_t l4_offset : 8, // [31:24]
  452. ipsec_ah : 1, // [23:23]
  453. l3_offset : 7, // [22:16]
  454. ipsec_esp : 1, // [15:15]
  455. stbc : 1, // [14:14]
  456. msdu_length : 14; // [13:0]
  457. uint32_t ip4_protocol_ip6_next_header : 8, // [31:24]
  458. ldpc : 1, // [23:23]
  459. mesh_control_present : 1, // [22:22]
  460. tcp_udp_header_valid : 1, // [21:21]
  461. ip_extn_header_valid : 1, // [20:20]
  462. ip_fixed_header_valid : 1, // [19:19]
  463. toeplitz_hash_sel : 2, // [18:17]
  464. da_is_bcast_mcast : 1, // [16:16]
  465. tcp_only_ack : 1, // [15:15]
  466. ip_frag : 1, // [14:14]
  467. udp_proto : 1, // [13:13]
  468. tcp_proto : 1, // [12:12]
  469. ipv6_proto : 1, // [11:11]
  470. ipv4_proto : 1, // [10:10]
  471. decap_format : 2, // [9:8]
  472. msdu_number : 8; // [7:0]
  473. uint32_t toeplitz_hash_2_or_4 : 32; // [31:0]
  474. uint32_t flow_id_toeplitz : 32; // [31:0]
  475. uint32_t mimo_ss_bitmap : 8, // [31:24]
  476. reception_type : 3, // [23:21]
  477. receive_bandwidth : 3, // [20:18]
  478. rate_mcs : 4, // [17:14]
  479. sgi : 2, // [13:12]
  480. pkt_type : 4, // [11:8]
  481. user_rssi : 8; // [7:0]
  482. uint32_t ppdu_start_timestamp_31_0 : 32; // [31:0]
  483. uint32_t ppdu_start_timestamp_63_32 : 32; // [31:0]
  484. uint32_t sw_phy_meta_data : 32; // [31:0]
  485. uint32_t vlan_stag_ci : 16, // [31:16]
  486. vlan_ctag_ci : 16; // [15:0]
  487. uint32_t reserved_27a : 32; // [31:0]
  488. uint32_t reserved_28a : 32; // [31:0]
  489. uint32_t reserved_29a : 32; // [31:0]
  490. uint32_t fcs_err : 1, // [31:31]
  491. unencrypted_frame_err : 1, // [30:30]
  492. decrypt_err : 1, // [29:29]
  493. tkip_mic_err : 1, // [28:28]
  494. mpdu_length_err : 1, // [27:27]
  495. buffer_fragment : 1, // [26:26]
  496. directed : 1, // [25:25]
  497. encrypt_required : 1, // [24:24]
  498. rx_in_tx_decrypt_byp : 1, // [23:23]
  499. reserved_30b : 1, // [22:22]
  500. da_idx_invalid : 1, // [21:21]
  501. sa_idx_invalid : 1, // [20:20]
  502. ip_chksum_fail : 1, // [19:19]
  503. tcp_udp_chksum_fail : 1, // [18:18]
  504. msdu_length_err : 1, // [17:17]
  505. overflow_err : 1, // [16:16]
  506. cce_match : 1, // [15:15]
  507. order : 1, // [14:14]
  508. fragment_flag : 1, // [13:13]
  509. a_msdu_error : 1, // [12:12]
  510. eosp : 1, // [11:11]
  511. more_data : 1, // [10:10]
  512. ctrl_type : 1, // [9:9]
  513. mgmt_type : 1, // [8:8]
  514. null_data : 1, // [7:7]
  515. non_qos : 1, // [6:6]
  516. power_mgmt : 1, // [5:5]
  517. ast_index_timeout : 1, // [4:4]
  518. ast_index_not_found : 1, // [3:3]
  519. mcast_bcast : 1, // [2:2]
  520. reserved_30a : 1, // [1:1]
  521. first_mpdu : 1; // [0:0]
  522. uint32_t msdu_done : 1, // [31:31]
  523. reserved_31b : 17, // [30:14]
  524. rx_bitmap_not_updated : 1, // [13:13]
  525. decrypt_status_code : 3, // [12:10]
  526. reserved_31a : 10; // [9:0]
  527. };
  528. struct rx_mpdu_start_compact_qca9224 {
  529. struct rxpt_classify_info rxpt_classify_info_details;
  530. uint32_t rx_reo_queue_desc_addr_31_0 : 32; // [31:0]
  531. uint32_t reserved_2a : 6, // [31:26]
  532. first_delim_err : 1, // [25:25]
  533. pre_delim_err_warning : 1, // [24:24]
  534. receive_queue_number : 16, // [23:8]
  535. rx_reo_queue_desc_addr_39_32 : 8; // [7:0]
  536. uint32_t pn_31_0 : 32; // [31:0]
  537. uint32_t pn_63_32 : 32; // [31:0]
  538. uint32_t pn_95_64 : 32; // [31:0]
  539. uint32_t pn_127_96 : 32; // [31:0]
  540. uint32_t reserved_7a : 13, // [31:19]
  541. tid : 4, // [18:15]
  542. bssid_number : 4, // [14:11]
  543. bssid_hit : 1, // [10:10]
  544. mesh_sta : 2, // [9:8]
  545. wep_key_width_for_variable_key : 2, // [7:6]
  546. encrypt_type : 4, // [5:2]
  547. all_frames_shall_be_encrypted : 1, // [1:1]
  548. epd_en : 1; // [0:0]
  549. uint32_t peer_meta_data : 32; // [31:0]
  550. uint32_t phy_ppdu_id : 16, // [31:16]
  551. reserved_9a : 1, // [15:15]
  552. ranging : 1, // [14:14]
  553. ast_based_lookup_valid : 1, // [13:13]
  554. protocol_version_err : 1, // [12:12]
  555. phy_err_during_mpdu_header : 1, // [11:11]
  556. phy_err : 1, // [10:10]
  557. ndp_frame : 1, // [9:9]
  558. sw_frame_group_id : 7, // [8:2]
  559. rxpcu_mpdu_filter_in_category : 2; // [1:0]
  560. uint32_t sw_peer_id : 16, // [31:16]
  561. ast_index : 16; // [15:0]
  562. uint32_t mpdu_sequence_number : 12, // [31:20]
  563. mpdu_retry : 1, // [19:19]
  564. encrypted : 1, // [18:18]
  565. to_ds : 1, // [17:17]
  566. fr_ds : 1, // [16:16]
  567. reserved_11a : 1, // [15:15]
  568. more_fragment_flag : 1, // [14:14]
  569. mpdu_fragment_number : 4, // [13:10]
  570. frame_encryption_info_valid : 1, // [9:9]
  571. mpdu_ht_control_valid : 1, // [8:8]
  572. mpdu_qos_control_valid : 1, // [7:7]
  573. mpdu_sequence_control_valid : 1, // [6:6]
  574. mac_addr_ad4_valid : 1, // [5:5]
  575. mac_addr_ad3_valid : 1, // [4:4]
  576. mac_addr_ad2_valid : 1, // [3:3]
  577. mac_addr_ad1_valid : 1, // [2:2]
  578. mpdu_duration_valid : 1, // [1:1]
  579. mpdu_frame_control_valid : 1; // [0:0]
  580. uint32_t reserved_12 : 1, // [31:31]
  581. raw_mpdu : 1, // [30:30]
  582. bar_frame : 1, // [29:29]
  583. ampdu_flag : 1, // [28:28]
  584. pre_delim_count : 12, // [27:16]
  585. strip_vlan_s_tag_decap : 1, // [15:15]
  586. strip_vlan_c_tag_decap : 1, // [14:14]
  587. rx_insert_vlan_s_tag_padding : 1, // [13:13]
  588. rx_insert_vlan_c_tag_padding : 1, // [12:12]
  589. decap_type : 2, // [11:10]
  590. decrypt_needed : 1, // [9:9]
  591. new_peer_entry : 1, // [8:8]
  592. key_id_octet : 8; // [7:0]
  593. uint32_t reserved_13 : 1, // [31:31]
  594. amsdu_present : 1, // [30:30]
  595. directed : 1, // [29:29]
  596. encrypt_required : 1, // [28:28]
  597. u_apsd_trigger : 1, // [27:27]
  598. order : 1, // [26:26]
  599. fragment_flag : 1, // [25:25]
  600. eosp : 1, // [24:24]
  601. more_data : 1, // [23:23]
  602. ctrl_type : 1, // [22:22]
  603. mgmt_type : 1, // [21:21]
  604. null_data : 1, // [20:20]
  605. non_qos : 1, // [19:19]
  606. power_mgmt : 1, // [18:18]
  607. ast_index_timeout : 1, // [17:17]
  608. ast_index_not_found : 1, // [16:16]
  609. mcast_bcast : 1, // [15:15]
  610. first_mpdu : 1, // [14:14]
  611. mpdu_length : 14; // [13:0]
  612. uint32_t mpdu_duration_field : 16, // [31:16]
  613. mpdu_frame_control_field : 16; // [15:0]
  614. uint32_t mac_addr_ad1_31_0 : 32; // [31:0]
  615. uint32_t mac_addr_ad2_15_0 : 16, // [31:16]
  616. mac_addr_ad1_47_32 : 16; // [15:0]
  617. uint32_t mac_addr_ad2_47_16 : 32; // [31:0]
  618. uint32_t mac_addr_ad3_31_0 : 32; // [31:0]
  619. uint32_t mpdu_sequence_control_field : 16, // [31:16]
  620. mac_addr_ad3_47_32 : 16; // [15:0]
  621. uint32_t mac_addr_ad4_31_0 : 32; // [31:0]
  622. uint32_t mpdu_qos_control_field : 16, // [31:16]
  623. mac_addr_ad4_47_32 : 16; // [15:0]
  624. uint32_t mpdu_ht_control_field : 32; // [31:0]
  625. uint32_t multi_link_addr_ad1_ad2_valid : 1, // [31:31]
  626. reserved_23a : 1, // [30:30]
  627. src_info : 12, // [29:18]
  628. priority_valid : 1, // [17:17]
  629. service_code : 9, // [16:8]
  630. vdev_id : 8; // [7:0]
  631. uint32_t multi_link_addr_ad1_31_0 : 32; // [31:0]
  632. uint32_t multi_link_addr_ad2_15_0 : 16, // [31:16]
  633. multi_link_addr_ad1_47_32 : 16; // [15:0]
  634. uint32_t multi_link_addr_ad2_47_16 : 32; // [31:0]
  635. uint32_t reserved_27a : 32; // [31:0]
  636. uint32_t reserved_28a : 32; // [31:0]
  637. uint32_t reserved_29a : 32; // [31:0]
  638. };
  639. #endif /* BIG_ENDIAN_HOST */
  640. /* TLV struct for word based Tlv */
  641. typedef struct rx_mpdu_start_compact_qca9224 hal_rx_mpdu_start_t;
  642. typedef struct rx_msdu_end_compact_qca9224 hal_rx_msdu_end_t;
  643. #endif /* CONFIG_WORD_BASED_TLV */
  644. #include "hal_9224_rx.h"
  645. #include "hal_9224_tx.h"
  646. #include "hal_be_rx_tlv.h"
  647. #include <hal_be_generic_api.h>
  648. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  649. #define HAL_PPE_VP_ENTRIES_MAX 32
  650. /**
  651. * hal_get_link_desc_size_9224(): API to get the link desc size
  652. *
  653. * Return: uint32_t
  654. */
  655. static uint32_t hal_get_link_desc_size_9224(void)
  656. {
  657. return LINK_DESC_SIZE;
  658. }
  659. /**
  660. * hal_rx_get_tlv_9224(): API to get the tlv
  661. *
  662. * @rx_tlv: TLV data extracted from the rx packet
  663. * Return: uint8_t
  664. */
  665. static uint8_t hal_rx_get_tlv_9224(void *rx_tlv)
  666. {
  667. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  668. }
  669. /**
  670. * hal_rx_wbm_err_msdu_continuation_get_9224 () - API to check if WBM
  671. * msdu continuation bit is set
  672. *
  673. *@wbm_desc: wbm release ring descriptor
  674. *
  675. * Return: true if msdu continuation bit is set.
  676. */
  677. uint8_t hal_rx_wbm_err_msdu_continuation_get_9224(void *wbm_desc)
  678. {
  679. uint32_t comp_desc = *(uint32_t *)(((uint8_t *)wbm_desc) +
  680. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_OFFSET);
  681. return (comp_desc &
  682. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_MASK) >>
  683. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_LSB;
  684. }
  685. /**
  686. * hal_rx_proc_phyrx_other_receive_info_tlv_9224(): API to get tlv info
  687. *
  688. * Return: uint32_t
  689. */
  690. static inline
  691. void hal_rx_proc_phyrx_other_receive_info_tlv_9224(void *rx_tlv_hdr,
  692. void *ppdu_info_hdl)
  693. {
  694. uint32_t tlv_tag, tlv_len;
  695. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  696. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  697. void *other_tlv_hdr = NULL;
  698. void *other_tlv = NULL;
  699. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  700. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  701. temp_len = 0;
  702. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  703. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  704. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  705. temp_len += other_tlv_len;
  706. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  707. switch (other_tlv_tag) {
  708. default:
  709. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  710. "%s unhandled TLV type: %d, TLV len:%d",
  711. __func__, other_tlv_tag, other_tlv_len);
  712. break;
  713. }
  714. }
  715. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  716. static inline
  717. void hal_rx_get_bb_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  718. {
  719. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  720. ppdu_info->cfr_info.bb_captured_channel =
  721. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_CHANNEL);
  722. ppdu_info->cfr_info.bb_captured_timeout =
  723. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_TIMEOUT);
  724. ppdu_info->cfr_info.bb_captured_reason =
  725. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_REASON);
  726. }
  727. static inline
  728. void hal_rx_get_rtt_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  729. {
  730. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  731. ppdu_info->cfr_info.rx_location_info_valid =
  732. HAL_RX_GET(rx_tlv, PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  733. RX_LOCATION_INFO_VALID);
  734. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  735. HAL_RX_GET(rx_tlv,
  736. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  737. RTT_CHE_BUFFER_POINTER_LOW32);
  738. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  739. HAL_RX_GET(rx_tlv,
  740. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  741. RTT_CHE_BUFFER_POINTER_HIGH8);
  742. ppdu_info->cfr_info.chan_capture_status =
  743. HAL_GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv);
  744. ppdu_info->cfr_info.rx_start_ts =
  745. HAL_RX_GET(rx_tlv,
  746. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  747. RX_START_TS);
  748. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  749. HAL_RX_GET(rx_tlv,
  750. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  751. RTT_CFO_MEASUREMENT);
  752. ppdu_info->cfr_info.agc_gain_info0 =
  753. HAL_RX_GET(rx_tlv,
  754. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  755. GAIN_CHAIN0);
  756. ppdu_info->cfr_info.agc_gain_info0 |=
  757. (((uint32_t)HAL_RX_GET(rx_tlv,
  758. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  759. GAIN_CHAIN1)) << 16);
  760. ppdu_info->cfr_info.agc_gain_info1 =
  761. HAL_RX_GET(rx_tlv,
  762. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  763. GAIN_CHAIN2);
  764. ppdu_info->cfr_info.agc_gain_info1 |=
  765. (((uint32_t)HAL_RX_GET(rx_tlv,
  766. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  767. GAIN_CHAIN3)) << 16);
  768. ppdu_info->cfr_info.agc_gain_info2 = 0;
  769. ppdu_info->cfr_info.agc_gain_info3 = 0;
  770. }
  771. #endif
  772. /**
  773. * hal_rx_dump_mpdu_start_tlv_9224: dump RX mpdu_start TLV in structured
  774. * human readable format.
  775. * @mpdu_start: pointer the rx_attention TLV in pkt.
  776. * @dbg_level: log level.
  777. *
  778. * Return: void
  779. */
  780. static inline void hal_rx_dump_mpdu_start_tlv_9224(void *mpdustart,
  781. uint8_t dbg_level)
  782. {
  783. #ifdef CONFIG_WORD_BASED_TLV
  784. struct rx_mpdu_start_compact_qca9224 *mpdu_info =
  785. (struct rx_mpdu_start_compact_qca9224 *)mpdustart;
  786. #else
  787. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  788. struct rx_mpdu_info *mpdu_info =
  789. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  790. #endif
  791. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  792. "rx_mpdu_start tlv (1/5) - "
  793. "rx_reo_queue_desc_addr_31_0 :%x"
  794. "rx_reo_queue_desc_addr_39_32 :%x"
  795. "receive_queue_number:%x "
  796. "pre_delim_err_warning:%x "
  797. "first_delim_err:%x "
  798. "reserved_2a:%x "
  799. "pn_31_0:%x "
  800. "pn_63_32:%x "
  801. "pn_95_64:%x "
  802. "pn_127_96:%x "
  803. "epd_en:%x "
  804. "all_frames_shall_be_encrypted :%x"
  805. "encrypt_type:%x "
  806. "wep_key_width_for_variable_key :%x"
  807. "mesh_sta:%x "
  808. "bssid_hit:%x "
  809. "bssid_number:%x "
  810. "tid:%x "
  811. "reserved_7a:%x ",
  812. mpdu_info->rx_reo_queue_desc_addr_31_0,
  813. mpdu_info->rx_reo_queue_desc_addr_39_32,
  814. mpdu_info->receive_queue_number,
  815. mpdu_info->pre_delim_err_warning,
  816. mpdu_info->first_delim_err,
  817. mpdu_info->reserved_2a,
  818. mpdu_info->pn_31_0,
  819. mpdu_info->pn_63_32,
  820. mpdu_info->pn_95_64,
  821. mpdu_info->pn_127_96,
  822. mpdu_info->epd_en,
  823. mpdu_info->all_frames_shall_be_encrypted,
  824. mpdu_info->encrypt_type,
  825. mpdu_info->wep_key_width_for_variable_key,
  826. mpdu_info->mesh_sta,
  827. mpdu_info->bssid_hit,
  828. mpdu_info->bssid_number,
  829. mpdu_info->tid,
  830. mpdu_info->reserved_7a);
  831. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  832. "rx_mpdu_start tlv (2/5) - "
  833. "ast_index:%x "
  834. "sw_peer_id:%x "
  835. "mpdu_frame_control_valid:%x "
  836. "mpdu_duration_valid:%x "
  837. "mac_addr_ad1_valid:%x "
  838. "mac_addr_ad2_valid:%x "
  839. "mac_addr_ad3_valid:%x "
  840. "mac_addr_ad4_valid:%x "
  841. "mpdu_sequence_control_valid :%x"
  842. "mpdu_qos_control_valid:%x "
  843. "mpdu_ht_control_valid:%x "
  844. "frame_encryption_info_valid :%x",
  845. mpdu_info->ast_index,
  846. mpdu_info->sw_peer_id,
  847. mpdu_info->mpdu_frame_control_valid,
  848. mpdu_info->mpdu_duration_valid,
  849. mpdu_info->mac_addr_ad1_valid,
  850. mpdu_info->mac_addr_ad2_valid,
  851. mpdu_info->mac_addr_ad3_valid,
  852. mpdu_info->mac_addr_ad4_valid,
  853. mpdu_info->mpdu_sequence_control_valid,
  854. mpdu_info->mpdu_qos_control_valid,
  855. mpdu_info->mpdu_ht_control_valid,
  856. mpdu_info->frame_encryption_info_valid);
  857. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  858. "rx_mpdu_start tlv (3/5) - "
  859. "mpdu_fragment_number:%x "
  860. "more_fragment_flag:%x "
  861. "reserved_11a:%x "
  862. "fr_ds:%x "
  863. "to_ds:%x "
  864. "encrypted:%x "
  865. "mpdu_retry:%x "
  866. "mpdu_sequence_number:%x ",
  867. mpdu_info->mpdu_fragment_number,
  868. mpdu_info->more_fragment_flag,
  869. mpdu_info->reserved_11a,
  870. mpdu_info->fr_ds,
  871. mpdu_info->to_ds,
  872. mpdu_info->encrypted,
  873. mpdu_info->mpdu_retry,
  874. mpdu_info->mpdu_sequence_number);
  875. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  876. "rx_mpdu_start tlv (4/5) - "
  877. "mpdu_frame_control_field:%x "
  878. "mpdu_duration_field:%x ",
  879. mpdu_info->mpdu_frame_control_field,
  880. mpdu_info->mpdu_duration_field);
  881. QDF_TRACE(QDF_MODULE_ID_HAL, dbg_level,
  882. "rx_mpdu_start tlv (5/5) - "
  883. "mac_addr_ad1_31_0:%x "
  884. "mac_addr_ad1_47_32:%x "
  885. "mac_addr_ad2_15_0:%x "
  886. "mac_addr_ad2_47_16:%x "
  887. "mac_addr_ad3_31_0:%x "
  888. "mac_addr_ad3_47_32:%x "
  889. "mpdu_sequence_control_field :%x"
  890. "mac_addr_ad4_31_0:%x "
  891. "mac_addr_ad4_47_32:%x "
  892. "mpdu_qos_control_field:%x ",
  893. mpdu_info->mac_addr_ad1_31_0,
  894. mpdu_info->mac_addr_ad1_47_32,
  895. mpdu_info->mac_addr_ad2_15_0,
  896. mpdu_info->mac_addr_ad2_47_16,
  897. mpdu_info->mac_addr_ad3_31_0,
  898. mpdu_info->mac_addr_ad3_47_32,
  899. mpdu_info->mpdu_sequence_control_field,
  900. mpdu_info->mac_addr_ad4_31_0,
  901. mpdu_info->mac_addr_ad4_47_32,
  902. mpdu_info->mpdu_qos_control_field);
  903. }
  904. /**
  905. * hal_rx_dump_msdu_end_tlv_9224: dump RX msdu_end TLV in structured
  906. * human readable format.
  907. * @ msdu_end: pointer the msdu_end TLV in pkt.
  908. * @ dbg_level: log level.
  909. *
  910. * Return: void
  911. */
  912. static void hal_rx_dump_msdu_end_tlv_9224(void *msduend,
  913. uint8_t dbg_level)
  914. {
  915. #ifdef CONFIG_WORD_BASED_TLV
  916. struct rx_msdu_end_compact_qca9224 *msdu_end =
  917. (struct rx_msdu_end_compact_qca9224 *)msduend;
  918. #else
  919. struct rx_msdu_end *msdu_end =
  920. (struct rx_msdu_end *)msduend;
  921. #endif
  922. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  923. "rx_msdu_end tlv - "
  924. "key_id_octet: %d "
  925. "cce_super_rule: %d "
  926. "cce_classify_not_done_truncat: %d "
  927. "cce_classify_not_done_cce_dis: %d "
  928. "rule_indication_31_0: %d "
  929. "tcp_udp_chksum: %d "
  930. "sa_idx_timeout: %d "
  931. "da_idx_timeout: %d "
  932. "msdu_limit_error: %d "
  933. "flow_idx_timeout: %d "
  934. "flow_idx_invalid: %d "
  935. "wifi_parser_error: %d "
  936. "sa_is_valid: %d "
  937. "da_is_valid: %d "
  938. "da_is_mcbc: %d "
  939. "l3_header_padding: %d "
  940. "first_msdu: %d "
  941. "last_msdu: %d "
  942. "sa_idx: %d "
  943. "msdu_drop: %d "
  944. "reo_destination_indication: %d "
  945. "flow_idx: %d "
  946. "fse_metadata: %d "
  947. "cce_metadata: %d "
  948. "sa_sw_peer_id: %d ",
  949. msdu_end->key_id_octet,
  950. msdu_end->cce_super_rule,
  951. msdu_end->cce_classify_not_done_truncate,
  952. msdu_end->cce_classify_not_done_cce_dis,
  953. msdu_end->rule_indication_31_0,
  954. msdu_end->tcp_udp_chksum,
  955. msdu_end->sa_idx_timeout,
  956. msdu_end->da_idx_timeout,
  957. msdu_end->msdu_limit_error,
  958. msdu_end->flow_idx_timeout,
  959. msdu_end->flow_idx_invalid,
  960. msdu_end->wifi_parser_error,
  961. msdu_end->sa_is_valid,
  962. msdu_end->da_is_valid,
  963. msdu_end->da_is_mcbc,
  964. msdu_end->l3_header_padding,
  965. msdu_end->first_msdu,
  966. msdu_end->last_msdu,
  967. msdu_end->sa_idx,
  968. msdu_end->msdu_drop,
  969. msdu_end->reo_destination_indication,
  970. msdu_end->flow_idx,
  971. msdu_end->fse_metadata,
  972. msdu_end->cce_metadata,
  973. msdu_end->sa_sw_peer_id);
  974. }
  975. /**
  976. * hal_reo_status_get_header_9224 - Process reo desc info
  977. * @d - Pointer to reo descriptior
  978. * @b - tlv type info
  979. * @h1 - Pointer to hal_reo_status_header where info to be stored
  980. *
  981. * Return - none.
  982. *
  983. */
  984. static void hal_reo_status_get_header_9224(hal_ring_desc_t ring_desc,
  985. int b, void *h1)
  986. {
  987. uint64_t *d = (uint64_t *)ring_desc;
  988. uint64_t val1 = 0;
  989. struct hal_reo_status_header *h =
  990. (struct hal_reo_status_header *)h1;
  991. /* Offsets of descriptor fields defined in HW headers start
  992. * from the field after TLV header
  993. */
  994. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  995. switch (b) {
  996. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  997. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  998. STATUS_HEADER_REO_STATUS_NUMBER)];
  999. break;
  1000. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1001. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1002. STATUS_HEADER_REO_STATUS_NUMBER)];
  1003. break;
  1004. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1005. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1006. STATUS_HEADER_REO_STATUS_NUMBER)];
  1007. break;
  1008. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1009. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1010. STATUS_HEADER_REO_STATUS_NUMBER)];
  1011. break;
  1012. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1013. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1014. STATUS_HEADER_REO_STATUS_NUMBER)];
  1015. break;
  1016. case HAL_REO_DESC_THRES_STATUS_TLV:
  1017. val1 =
  1018. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1019. STATUS_HEADER_REO_STATUS_NUMBER)];
  1020. break;
  1021. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1022. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1023. STATUS_HEADER_REO_STATUS_NUMBER)];
  1024. break;
  1025. default:
  1026. qdf_nofl_err("ERROR: Unknown tlv\n");
  1027. break;
  1028. }
  1029. h->cmd_num =
  1030. HAL_GET_FIELD(
  1031. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  1032. val1);
  1033. h->exec_time =
  1034. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1035. CMD_EXECUTION_TIME, val1);
  1036. h->status =
  1037. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1038. REO_CMD_EXECUTION_STATUS, val1);
  1039. switch (b) {
  1040. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1041. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1042. STATUS_HEADER_TIMESTAMP)];
  1043. break;
  1044. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1045. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1046. STATUS_HEADER_TIMESTAMP)];
  1047. break;
  1048. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1049. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1050. STATUS_HEADER_TIMESTAMP)];
  1051. break;
  1052. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1053. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1054. STATUS_HEADER_TIMESTAMP)];
  1055. break;
  1056. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1057. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1058. STATUS_HEADER_TIMESTAMP)];
  1059. break;
  1060. case HAL_REO_DESC_THRES_STATUS_TLV:
  1061. val1 =
  1062. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1063. STATUS_HEADER_TIMESTAMP)];
  1064. break;
  1065. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1066. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1067. STATUS_HEADER_TIMESTAMP)];
  1068. break;
  1069. default:
  1070. qdf_nofl_err("ERROR: Unknown tlv\n");
  1071. break;
  1072. }
  1073. h->tstamp =
  1074. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  1075. }
  1076. static
  1077. void *hal_rx_msdu0_buffer_addr_lsb_9224(void *link_desc_va)
  1078. {
  1079. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1080. }
  1081. static
  1082. void *hal_rx_msdu_desc_info_ptr_get_9224(void *msdu0)
  1083. {
  1084. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1085. }
  1086. static
  1087. void *hal_ent_mpdu_desc_info_9224(void *ent_ring_desc)
  1088. {
  1089. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1090. }
  1091. static
  1092. void *hal_dst_mpdu_desc_info_9224(void *dst_ring_desc)
  1093. {
  1094. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1095. }
  1096. /**
  1097. * hal_reo_config_9224(): Set reo config parameters
  1098. * @soc: hal soc handle
  1099. * @reg_val: value to be set
  1100. * @reo_params: reo parameters
  1101. *
  1102. * Return: void
  1103. */
  1104. static void
  1105. hal_reo_config_9224(struct hal_soc *soc,
  1106. uint32_t reg_val,
  1107. struct hal_reo_params *reo_params)
  1108. {
  1109. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1110. }
  1111. /**
  1112. * hal_rx_msdu_desc_info_get_ptr_9224() - Get msdu desc info ptr
  1113. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1114. *
  1115. * Return - Pointer to rx_msdu_desc_info structure.
  1116. *
  1117. */
  1118. static void *hal_rx_msdu_desc_info_get_ptr_9224(void *msdu_details_ptr)
  1119. {
  1120. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1121. }
  1122. /**
  1123. * hal_rx_link_desc_msdu0_ptr_9224 - Get pointer to rx_msdu details
  1124. * @link_desc - Pointer to link desc
  1125. *
  1126. * Return - Pointer to rx_msdu_details structure
  1127. *
  1128. */
  1129. static void *hal_rx_link_desc_msdu0_ptr_9224(void *link_desc)
  1130. {
  1131. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1132. }
  1133. /**
  1134. * hal_get_window_address_9224(): Function to get hp/tp address
  1135. * @hal_soc: Pointer to hal_soc
  1136. * @addr: address offset of register
  1137. *
  1138. * Return: modified address offset of register
  1139. */
  1140. static inline qdf_iomem_t hal_get_window_address_9224(struct hal_soc *hal_soc,
  1141. qdf_iomem_t addr)
  1142. {
  1143. uint32_t offset = addr - hal_soc->dev_base_addr;
  1144. qdf_iomem_t new_offset;
  1145. /*
  1146. * If offset lies within DP register range, use 3rd window to write
  1147. * into DP region.
  1148. */
  1149. if ((offset ^ UMAC_BASE) < WINDOW_RANGE_MASK) {
  1150. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1151. (offset & WINDOW_RANGE_MASK));
  1152. /*
  1153. * If offset lies within CE register range, use 2nd window to write
  1154. * into CE region.
  1155. */
  1156. } else if ((offset ^ CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1157. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1158. (offset & WINDOW_RANGE_MASK));
  1159. } else {
  1160. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1161. "%s: ERROR: Accessing Wrong register\n", __func__);
  1162. qdf_assert_always(0);
  1163. return 0;
  1164. }
  1165. return new_offset;
  1166. }
  1167. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1168. {
  1169. /* Write value into window configuration register */
  1170. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1171. WINDOW_CONFIGURATION_VALUE_9224);
  1172. }
  1173. static
  1174. void hal_compute_reo_remap_ix2_ix3_9224(uint32_t *ring, uint32_t num_rings,
  1175. uint32_t *remap1, uint32_t *remap2)
  1176. {
  1177. switch (num_rings) {
  1178. case 1:
  1179. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1180. HAL_REO_REMAP_IX2(ring[0], 17) |
  1181. HAL_REO_REMAP_IX2(ring[0], 18) |
  1182. HAL_REO_REMAP_IX2(ring[0], 19) |
  1183. HAL_REO_REMAP_IX2(ring[0], 20) |
  1184. HAL_REO_REMAP_IX2(ring[0], 21) |
  1185. HAL_REO_REMAP_IX2(ring[0], 22) |
  1186. HAL_REO_REMAP_IX2(ring[0], 23);
  1187. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1188. HAL_REO_REMAP_IX3(ring[0], 25) |
  1189. HAL_REO_REMAP_IX3(ring[0], 26) |
  1190. HAL_REO_REMAP_IX3(ring[0], 27) |
  1191. HAL_REO_REMAP_IX3(ring[0], 28) |
  1192. HAL_REO_REMAP_IX3(ring[0], 29) |
  1193. HAL_REO_REMAP_IX3(ring[0], 30) |
  1194. HAL_REO_REMAP_IX3(ring[0], 31);
  1195. break;
  1196. case 2:
  1197. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1198. HAL_REO_REMAP_IX2(ring[0], 17) |
  1199. HAL_REO_REMAP_IX2(ring[1], 18) |
  1200. HAL_REO_REMAP_IX2(ring[1], 19) |
  1201. HAL_REO_REMAP_IX2(ring[0], 20) |
  1202. HAL_REO_REMAP_IX2(ring[0], 21) |
  1203. HAL_REO_REMAP_IX2(ring[1], 22) |
  1204. HAL_REO_REMAP_IX2(ring[1], 23);
  1205. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1206. HAL_REO_REMAP_IX3(ring[0], 25) |
  1207. HAL_REO_REMAP_IX3(ring[1], 26) |
  1208. HAL_REO_REMAP_IX3(ring[1], 27) |
  1209. HAL_REO_REMAP_IX3(ring[0], 28) |
  1210. HAL_REO_REMAP_IX3(ring[0], 29) |
  1211. HAL_REO_REMAP_IX3(ring[1], 30) |
  1212. HAL_REO_REMAP_IX3(ring[1], 31);
  1213. break;
  1214. case 3:
  1215. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1216. HAL_REO_REMAP_IX2(ring[1], 17) |
  1217. HAL_REO_REMAP_IX2(ring[2], 18) |
  1218. HAL_REO_REMAP_IX2(ring[0], 19) |
  1219. HAL_REO_REMAP_IX2(ring[1], 20) |
  1220. HAL_REO_REMAP_IX2(ring[2], 21) |
  1221. HAL_REO_REMAP_IX2(ring[0], 22) |
  1222. HAL_REO_REMAP_IX2(ring[1], 23);
  1223. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1224. HAL_REO_REMAP_IX3(ring[0], 25) |
  1225. HAL_REO_REMAP_IX3(ring[1], 26) |
  1226. HAL_REO_REMAP_IX3(ring[2], 27) |
  1227. HAL_REO_REMAP_IX3(ring[0], 28) |
  1228. HAL_REO_REMAP_IX3(ring[1], 29) |
  1229. HAL_REO_REMAP_IX3(ring[2], 30) |
  1230. HAL_REO_REMAP_IX3(ring[0], 31);
  1231. break;
  1232. case 4:
  1233. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1234. HAL_REO_REMAP_IX2(ring[1], 17) |
  1235. HAL_REO_REMAP_IX2(ring[2], 18) |
  1236. HAL_REO_REMAP_IX2(ring[3], 19) |
  1237. HAL_REO_REMAP_IX2(ring[0], 20) |
  1238. HAL_REO_REMAP_IX2(ring[1], 21) |
  1239. HAL_REO_REMAP_IX2(ring[2], 22) |
  1240. HAL_REO_REMAP_IX2(ring[3], 23);
  1241. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1242. HAL_REO_REMAP_IX3(ring[1], 25) |
  1243. HAL_REO_REMAP_IX3(ring[2], 26) |
  1244. HAL_REO_REMAP_IX3(ring[3], 27) |
  1245. HAL_REO_REMAP_IX3(ring[0], 28) |
  1246. HAL_REO_REMAP_IX3(ring[1], 29) |
  1247. HAL_REO_REMAP_IX3(ring[2], 30) |
  1248. HAL_REO_REMAP_IX3(ring[3], 31);
  1249. break;
  1250. }
  1251. }
  1252. /**
  1253. * hal_rx_flow_setup_fse_9224() - Setup a flow search entry in HW FST
  1254. * @fst: Pointer to the Rx Flow Search Table
  1255. * @table_offset: offset into the table where the flow is to be setup
  1256. * @flow: Flow Parameters
  1257. *
  1258. * Return: Success/Failure
  1259. */
  1260. static void *
  1261. hal_rx_flow_setup_fse_9224(uint8_t *rx_fst, uint32_t table_offset,
  1262. uint8_t *rx_flow)
  1263. {
  1264. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1265. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1266. uint8_t *fse;
  1267. bool fse_valid;
  1268. if (table_offset >= fst->max_entries) {
  1269. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1270. "HAL FSE table offset %u exceeds max entries %u",
  1271. table_offset, fst->max_entries);
  1272. return NULL;
  1273. }
  1274. fse = (uint8_t *)fst->base_vaddr +
  1275. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1276. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1277. if (fse_valid) {
  1278. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1279. "HAL FSE %pK already valid", fse);
  1280. return NULL;
  1281. }
  1282. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1283. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1284. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1285. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1286. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1287. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1288. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1289. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1290. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1291. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1292. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1293. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1294. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1295. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1296. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1297. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1298. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1299. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1300. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1301. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1302. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1303. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1304. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1305. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1306. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1307. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1308. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1309. (flow->tuple_info.dest_port));
  1310. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1311. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1312. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1313. (flow->tuple_info.src_port));
  1314. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1315. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1316. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1317. flow->tuple_info.l4_protocol);
  1318. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1319. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1320. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1321. flow->reo_destination_handler);
  1322. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1323. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1324. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1325. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1326. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1327. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1328. flow->fse_metadata);
  1329. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1330. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1331. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1332. REO_DESTINATION_INDICATION,
  1333. flow->reo_destination_indication);
  1334. /* Reset all the other fields in FSE */
  1335. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1336. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1337. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1338. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1339. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1340. return fse;
  1341. }
  1342. /**
  1343. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  1344. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  1345. * @ dbg_level: log level.
  1346. *
  1347. * Return: void
  1348. */
  1349. static inline void hal_rx_dump_pkt_hdr_tlv_9224(struct rx_pkt_tlvs *pkt_tlvs,
  1350. uint8_t dbg_level)
  1351. {
  1352. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  1353. hal_verbose_debug("\n---------------\n"
  1354. "rx_pkt_hdr_tlv\n"
  1355. "---------------\n"
  1356. "phy_ppdu_id %llu ",
  1357. pkt_hdr_tlv->phy_ppdu_id);
  1358. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  1359. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  1360. }
  1361. /*
  1362. * hal_tx_dump_ppe_vp_entry_9224()
  1363. * @hal_soc_hdl: HAL SoC handle
  1364. *
  1365. * Return: void
  1366. */
  1367. static inline
  1368. void hal_tx_dump_ppe_vp_entry_9224(hal_soc_handle_t hal_soc_hdl)
  1369. {
  1370. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  1371. uint32_t reg_addr, reg_val = 0, i;
  1372. for (i = 0; i < HAL_PPE_VP_ENTRIES_MAX; i++) {
  1373. reg_addr =
  1374. HWIO_TCL_R0_PPE_VP_CONFIG_TABLE_n_ADDR(
  1375. MAC_TCL_REG_REG_BASE,
  1376. i);
  1377. reg_val = HAL_REG_READ(soc, reg_addr);
  1378. hal_verbose_debug("%d: 0x%x\n", i, reg_val);
  1379. }
  1380. }
  1381. /**
  1382. * hal_rx_dump_pkt_tlvs_9224(): API to print RX Pkt TLVS QCN9224
  1383. * @hal_soc_hdl: hal_soc handle
  1384. * @buf: pointer the pkt buffer
  1385. * @dbg_level: log level
  1386. *
  1387. * Return: void
  1388. */
  1389. #ifdef CONFIG_WORD_BASED_TLV
  1390. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1391. uint8_t *buf, uint8_t dbg_level)
  1392. {
  1393. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1394. struct rx_msdu_end_compact_qca9224 *msdu_end =
  1395. &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1396. struct rx_mpdu_start_compact_qca9224 *mpdu_start =
  1397. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1398. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1399. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1400. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1401. }
  1402. #else
  1403. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1404. uint8_t *buf, uint8_t dbg_level)
  1405. {
  1406. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1407. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1408. struct rx_mpdu_start *mpdu_start =
  1409. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1410. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1411. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1412. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1413. }
  1414. #endif
  1415. #define HAL_NUM_TCL_BANKS_9224 48
  1416. /**
  1417. * hal_cmem_write_9224() - function for CMEM buffer writing
  1418. * @hal_soc_hdl: HAL SOC handle
  1419. * @offset: CMEM address
  1420. * @value: value to write
  1421. *
  1422. * Return: None.
  1423. */
  1424. static void hal_cmem_write_9224(hal_soc_handle_t hal_soc_hdl,
  1425. uint32_t offset,
  1426. uint32_t value)
  1427. {
  1428. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1429. pld_reg_write(hal->qdf_dev->dev, offset, value);
  1430. }
  1431. /**
  1432. * hal_tx_get_num_tcl_banks_9224() - Get number of banks in target
  1433. *
  1434. * Returns: number of bank
  1435. */
  1436. static uint8_t hal_tx_get_num_tcl_banks_9224(void)
  1437. {
  1438. return HAL_NUM_TCL_BANKS_9224;
  1439. }
  1440. static void hal_reo_setup_9224(struct hal_soc *soc, void *reoparams)
  1441. {
  1442. uint32_t reg_val;
  1443. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1444. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1445. REO_REG_REG_BASE));
  1446. hal_reo_config_9224(soc, reg_val, reo_params);
  1447. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1448. /* TODO: Setup destination ring mapping if enabled */
  1449. /* TODO: Error destination ring setting is left to default.
  1450. * Default setting is to send all errors to release ring.
  1451. */
  1452. /* Set the reo descriptor swap bits in case of BIG endian platform */
  1453. hal_setup_reo_swap(soc);
  1454. HAL_REG_WRITE(soc,
  1455. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(REO_REG_REG_BASE),
  1456. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1457. HAL_REG_WRITE(soc,
  1458. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(REO_REG_REG_BASE),
  1459. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1460. HAL_REG_WRITE(soc,
  1461. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(REO_REG_REG_BASE),
  1462. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1463. HAL_REG_WRITE(soc,
  1464. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(REO_REG_REG_BASE),
  1465. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1466. /*
  1467. * When hash based routing is enabled, routing of the rx packet
  1468. * is done based on the following value: 1 _ _ _ _ The last 4
  1469. * bits are based on hash[3:0]. This means the possible values
  1470. * are 0x10 to 0x1f. This value is used to look-up the
  1471. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1472. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1473. * registers need to be configured to set-up the 16 entries to
  1474. * map the hash values to a ring number. There are 3 bits per
  1475. * hash entry – which are mapped as follows:
  1476. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1477. * 7: NOT_USED.
  1478. */
  1479. if (reo_params->rx_hash_enabled) {
  1480. HAL_REG_WRITE(soc,
  1481. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR
  1482. (REO_REG_REG_BASE), reo_params->remap0);
  1483. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1484. HAL_REG_READ(soc,
  1485. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR(
  1486. REO_REG_REG_BASE)));
  1487. HAL_REG_WRITE(soc,
  1488. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR
  1489. (REO_REG_REG_BASE), reo_params->remap1);
  1490. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1491. HAL_REG_READ(soc,
  1492. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1493. REO_REG_REG_BASE)));
  1494. HAL_REG_WRITE(soc,
  1495. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR
  1496. (REO_REG_REG_BASE), reo_params->remap2);
  1497. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  1498. HAL_REG_READ(soc,
  1499. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1500. REO_REG_REG_BASE)));
  1501. }
  1502. /* TODO: Check if the following registers shoould be setup by host:
  1503. * AGING_CONTROL
  1504. * HIGH_MEMORY_THRESHOLD
  1505. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1506. * GLOBAL_LINK_DESC_COUNT_CTRL
  1507. */
  1508. hal_reo_shared_qaddr_init((hal_soc_handle_t)soc);
  1509. }
  1510. /**
  1511. * hal_qcn9224_get_reo_qdesc_size()- Get the reo queue descriptor size
  1512. * from the give Block-Ack window size
  1513. * Return: reo queue descriptor size
  1514. */
  1515. static uint32_t hal_qcn9224_get_reo_qdesc_size(uint32_t ba_window_size, int tid)
  1516. {
  1517. /* Hardcode the ba_window_size to HAL_RX_MAX_BA_WINDOW for
  1518. * NON_QOS_TID until HW issues are resolved.
  1519. */
  1520. #define HAL_RX_MAX_BA_WINDOW_BE 1024
  1521. if (tid != HAL_NON_QOS_TID)
  1522. ba_window_size = HAL_RX_MAX_BA_WINDOW_BE;
  1523. /* Return descriptor size corresponding to window size of 2 since
  1524. * we set ba_window_size to 2 while setting up REO descriptors as
  1525. * a WAR to get 2k jump exception aggregates are received without
  1526. * a BA session.
  1527. */
  1528. if (ba_window_size <= 1) {
  1529. if (tid != HAL_NON_QOS_TID)
  1530. return sizeof(struct rx_reo_queue) +
  1531. sizeof(struct rx_reo_queue_ext);
  1532. else
  1533. return sizeof(struct rx_reo_queue);
  1534. }
  1535. if (ba_window_size <= 105)
  1536. return sizeof(struct rx_reo_queue) +
  1537. sizeof(struct rx_reo_queue_ext);
  1538. if (ba_window_size <= 210)
  1539. return sizeof(struct rx_reo_queue) +
  1540. (2 * sizeof(struct rx_reo_queue_ext));
  1541. if (ba_window_size <= 256)
  1542. return sizeof(struct rx_reo_queue) +
  1543. (3 * sizeof(struct rx_reo_queue_ext));
  1544. return sizeof(struct rx_reo_queue) +
  1545. (10 * sizeof(struct rx_reo_queue_ext)) +
  1546. sizeof(struct rx_reo_queue_1k);
  1547. }
  1548. /*
  1549. * hal_tx_dump_ppe_vp_entry_9224()
  1550. * @hal_soc_hdl: HAL SoC handle
  1551. *
  1552. * Return: Number of PPE VP entries
  1553. */
  1554. static
  1555. uint32_t hal_tx_get_num_ppe_vp_tbl_entries_9224(hal_soc_handle_t hal_soc_hdl)
  1556. {
  1557. return HAL_PPE_VP_ENTRIES_MAX;
  1558. }
  1559. /**
  1560. * hal_rx_tlv_msdu_done_copy_get_9224() - Get msdu done copy bit from rx_tlv
  1561. *
  1562. * Returns: msdu done copy bit
  1563. */
  1564. static inline uint32_t hal_rx_tlv_msdu_done_copy_get_9224(uint8_t *buf)
  1565. {
  1566. return HAL_RX_TLV_MSDU_DONE_COPY_GET(buf);
  1567. }
  1568. static void hal_hw_txrx_ops_attach_qcn9224(struct hal_soc *hal_soc)
  1569. {
  1570. /* init and setup */
  1571. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1572. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1573. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1574. hal_soc->ops->hal_get_window_address = hal_get_window_address_9224;
  1575. hal_soc->ops->hal_cmem_write = hal_cmem_write_9224;
  1576. /* tx */
  1577. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_9224;
  1578. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_9224;
  1579. hal_soc->ops->hal_tx_comp_get_status =
  1580. hal_tx_comp_get_status_generic_be;
  1581. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1582. hal_tx_init_cmd_credit_ring_9224;
  1583. hal_soc->ops->hal_tx_set_ppe_cmn_cfg =
  1584. hal_tx_set_ppe_cmn_config_9224;
  1585. hal_soc->ops->hal_tx_set_ppe_vp_entry =
  1586. hal_tx_set_ppe_vp_entry_9224;
  1587. hal_soc->ops->hal_tx_set_ppe_pri2tid =
  1588. hal_tx_set_ppe_pri2tid_map_9224;
  1589. hal_soc->ops->hal_tx_update_ppe_pri2tid =
  1590. hal_tx_update_ppe_pri2tid_9224;
  1591. hal_soc->ops->hal_tx_dump_ppe_vp_entry =
  1592. hal_tx_dump_ppe_vp_entry_9224;
  1593. hal_soc->ops->hal_tx_get_num_ppe_vp_tbl_entries =
  1594. hal_tx_get_num_ppe_vp_tbl_entries_9224;
  1595. hal_soc->ops->hal_tx_enable_pri2tid_map =
  1596. hal_tx_enable_pri2tid_map_9224;
  1597. /* rx */
  1598. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1599. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1600. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1601. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_9224;
  1602. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1603. hal_rx_proc_phyrx_other_receive_info_tlv_9224;
  1604. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_9224;
  1605. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1606. hal_rx_dump_mpdu_start_tlv_9224;
  1607. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_9224;
  1608. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_9224;
  1609. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1610. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1611. hal_rx_tlv_reception_type_get_be;
  1612. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1613. hal_rx_msdu_end_da_idx_get_be;
  1614. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1615. hal_rx_msdu_desc_info_get_ptr_9224;
  1616. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1617. hal_rx_link_desc_msdu0_ptr_9224;
  1618. hal_soc->ops->hal_reo_status_get_header =
  1619. hal_reo_status_get_header_9224;
  1620. hal_soc->ops->hal_rx_status_get_tlv_info =
  1621. hal_rx_status_get_tlv_info_wrapper_be;
  1622. hal_soc->ops->hal_rx_wbm_err_info_get =
  1623. hal_rx_wbm_err_info_get_generic_be;
  1624. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1625. hal_tx_set_pcp_tid_map_generic_be;
  1626. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1627. hal_tx_update_pcp_tid_generic_be;
  1628. hal_soc->ops->hal_tx_set_tidmap_prty =
  1629. hal_tx_update_tidmap_prty_generic_be;
  1630. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1631. hal_rx_get_rx_fragment_number_be,
  1632. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1633. hal_rx_tlv_da_is_mcbc_get_be;
  1634. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1635. hal_rx_tlv_sa_is_valid_get_be;
  1636. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be;
  1637. hal_soc->ops->hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_be;
  1638. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1639. hal_rx_tlv_l3_hdr_padding_get_be;
  1640. hal_soc->ops->hal_rx_encryption_info_valid =
  1641. hal_rx_encryption_info_valid_be;
  1642. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1643. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1644. hal_rx_tlv_first_msdu_get_be;
  1645. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1646. hal_rx_tlv_da_is_valid_get_be;
  1647. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1648. hal_rx_tlv_last_msdu_get_be;
  1649. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1650. hal_rx_get_mpdu_mac_ad4_valid_be;
  1651. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1652. hal_rx_mpdu_start_sw_peer_id_get_be;
  1653. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1654. hal_rx_mpdu_peer_meta_data_get_be;
  1655. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1656. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1657. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1658. hal_rx_get_mpdu_frame_control_valid_be;
  1659. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1660. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1661. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1662. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1663. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1664. hal_rx_get_mpdu_sequence_control_valid_be;
  1665. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1666. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1667. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1668. hal_rx_hw_desc_get_ppduid_get_be;
  1669. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1670. hal_rx_mpdu_start_mpdu_qos_control_valid_get_be;
  1671. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1672. hal_rx_msdu_end_sa_sw_peer_id_get_be;
  1673. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1674. hal_rx_msdu0_buffer_addr_lsb_9224;
  1675. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1676. hal_rx_msdu_desc_info_ptr_get_9224;
  1677. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_9224;
  1678. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_9224;
  1679. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1680. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1681. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1682. hal_rx_get_mac_addr2_valid_be;
  1683. hal_soc->ops->hal_rx_get_filter_category =
  1684. hal_rx_get_filter_category_be;
  1685. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1686. hal_soc->ops->hal_reo_config = hal_reo_config_9224;
  1687. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1688. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1689. hal_rx_msdu_flow_idx_invalid_be;
  1690. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1691. hal_rx_msdu_flow_idx_timeout_be;
  1692. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1693. hal_rx_msdu_fse_metadata_get_be;
  1694. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1695. hal_rx_msdu_cce_match_get_be;
  1696. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1697. hal_rx_msdu_cce_metadata_get_be;
  1698. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1699. hal_rx_msdu_get_flow_params_be;
  1700. hal_soc->ops->hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_be;
  1701. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1702. #if defined(QCA_WIFI_QCA9224) && defined(WLAN_CFR_ENABLE) && \
  1703. defined(WLAN_ENH_CFR_ENABLE)
  1704. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_9224;
  1705. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_9224;
  1706. #else
  1707. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1708. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1709. #endif
  1710. /* rx - msdu fast path info fields */
  1711. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1712. hal_rx_msdu_packet_metadata_get_generic_be;
  1713. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1714. hal_rx_mpdu_start_tlv_tag_valid_be;
  1715. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1716. hal_rx_wbm_err_msdu_continuation_get_9224;
  1717. /* rx - TLV struct offsets */
  1718. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1719. hal_rx_msdu_end_offset_get_generic;
  1720. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1721. hal_rx_mpdu_start_offset_get_generic;
  1722. #ifndef NO_RX_PKT_HDR_TLV
  1723. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1724. hal_rx_pkt_tlv_offset_get_generic;
  1725. #endif
  1726. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_9224;
  1727. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1728. hal_rx_flow_get_tuple_info_be;
  1729. hal_soc->ops->hal_rx_flow_delete_entry =
  1730. hal_rx_flow_delete_entry_be;
  1731. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_be;
  1732. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1733. hal_compute_reo_remap_ix2_ix3_9224;
  1734. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1735. hal_rx_msdu_get_reo_destination_indication_be;
  1736. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1737. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1738. hal_rx_msdu_is_wlan_mcast_generic_be;
  1739. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_9224;
  1740. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1741. hal_rx_tlv_decap_format_get_be;
  1742. #ifdef RECEIVE_OFFLOAD
  1743. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1744. hal_rx_tlv_get_offload_info_be;
  1745. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1746. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1747. #endif
  1748. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1749. hal_rx_attn_phy_ppdu_id_get_be;
  1750. hal_soc->ops->hal_rx_tlv_msdu_done_get =
  1751. hal_rx_tlv_msdu_done_copy_get_9224;
  1752. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1753. hal_rx_msdu_start_msdu_len_get_be;
  1754. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1755. hal_rx_get_frame_ctrl_field_be;
  1756. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1757. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1758. hal_rx_mpdu_info_ampdu_flag_get_be;
  1759. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1760. hal_rx_msdu_start_msdu_len_set_be;
  1761. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1762. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1763. hal_soc->ops->hal_rx_tlv_bw_get = hal_rx_tlv_bw_get_be;
  1764. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1765. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1766. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1767. hal_rx_tlv_decrypt_err_get_be;
  1768. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1769. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1770. hal_rx_tlv_get_is_decrypted_be;
  1771. hal_soc->ops->hal_rx_msdu_get_keyid = hal_rx_msdu_get_keyid_be;
  1772. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1773. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1774. hal_rx_priv_info_set_in_tlv_be;
  1775. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1776. hal_rx_priv_info_get_from_tlv_be;
  1777. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1778. hal_soc->ops->hal_reo_setup = hal_reo_setup_9224;
  1779. #ifdef REO_SHARED_QREF_TABLE_EN
  1780. hal_soc->ops->hal_reo_shared_qaddr_setup = hal_reo_shared_qaddr_setup_be;
  1781. hal_soc->ops->hal_reo_shared_qaddr_init = hal_reo_shared_qaddr_init_be;
  1782. hal_soc->ops->hal_reo_shared_qaddr_detach = hal_reo_shared_qaddr_detach_be;
  1783. hal_soc->ops->hal_reo_shared_qaddr_write = hal_reo_shared_qaddr_write_be;
  1784. #endif
  1785. /* Overwrite the default BE ops */
  1786. hal_soc->ops->hal_get_reo_qdesc_size = hal_qcn9224_get_reo_qdesc_size;
  1787. /* TX MONITOR */
  1788. #ifdef QCA_MONITOR_2_0_SUPPORT
  1789. hal_soc->ops->hal_txmon_status_parse_tlv =
  1790. hal_txmon_status_parse_tlv_generic_be;
  1791. hal_soc->ops->hal_txmon_status_get_num_users =
  1792. hal_txmon_status_get_num_users_generic_be;
  1793. hal_soc->ops->hal_txmon_status_free_buffer =
  1794. hal_txmon_status_free_buffer_generic_be;
  1795. #endif /* QCA_MONITOR_2_0_SUPPORT */
  1796. hal_soc->ops->hal_compute_reo_remap_ix0 = NULL;
  1797. };
  1798. struct hal_hw_srng_config hw_srng_table_9224[] = {
  1799. /* TODO: max_rings can populated by querying HW capabilities */
  1800. { /* REO_DST */
  1801. .start_ring_id = HAL_SRNG_REO2SW1,
  1802. .max_rings = 8,
  1803. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1804. .lmac_ring = FALSE,
  1805. .ring_dir = HAL_SRNG_DST_RING,
  1806. .reg_start = {
  1807. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1808. REO_REG_REG_BASE),
  1809. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1810. REO_REG_REG_BASE)
  1811. },
  1812. .reg_size = {
  1813. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1814. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1815. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1816. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1817. },
  1818. .max_size =
  1819. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1820. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1821. },
  1822. { /* REO_EXCEPTION */
  1823. /* Designating REO2SW0 ring as exception ring. This ring is
  1824. * similar to other REO2SW rings though it is named as REO2SW0.
  1825. * Any of theREO2SW rings can be used as exception ring.
  1826. */
  1827. .start_ring_id = HAL_SRNG_REO2SW0,
  1828. .max_rings = 1,
  1829. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1830. .lmac_ring = FALSE,
  1831. .ring_dir = HAL_SRNG_DST_RING,
  1832. .reg_start = {
  1833. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  1834. REO_REG_REG_BASE),
  1835. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  1836. REO_REG_REG_BASE)
  1837. },
  1838. /* Single ring - provide ring size if multiple rings of this
  1839. * type are supported
  1840. */
  1841. .reg_size = {},
  1842. .max_size =
  1843. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  1844. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  1845. },
  1846. { /* REO_REINJECT */
  1847. .start_ring_id = HAL_SRNG_SW2REO,
  1848. .max_rings = 4,
  1849. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1850. .lmac_ring = FALSE,
  1851. .ring_dir = HAL_SRNG_SRC_RING,
  1852. .reg_start = {
  1853. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1854. REO_REG_REG_BASE),
  1855. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1856. REO_REG_REG_BASE)
  1857. },
  1858. /* Single ring - provide ring size if multiple rings of this
  1859. * type are supported
  1860. */
  1861. .reg_size = {
  1862. HWIO_REO_R0_SW2REO1_RING_BASE_LSB_ADDR(0) -
  1863. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(0),
  1864. HWIO_REO_R2_SW2REO1_RING_HP_ADDR(0) -
  1865. HWIO_REO_R2_SW2REO_RING_HP_ADDR(0)
  1866. },
  1867. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1868. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1869. },
  1870. { /* REO_CMD */
  1871. .start_ring_id = HAL_SRNG_REO_CMD,
  1872. .max_rings = 1,
  1873. .entry_size = (sizeof(struct tlv_32_hdr) +
  1874. sizeof(struct reo_get_queue_stats)) >> 2,
  1875. .lmac_ring = FALSE,
  1876. .ring_dir = HAL_SRNG_SRC_RING,
  1877. .reg_start = {
  1878. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1879. REO_REG_REG_BASE),
  1880. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1881. REO_REG_REG_BASE),
  1882. },
  1883. /* Single ring - provide ring size if multiple rings of this
  1884. * type are supported
  1885. */
  1886. .reg_size = {},
  1887. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1888. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1889. },
  1890. { /* REO_STATUS */
  1891. .start_ring_id = HAL_SRNG_REO_STATUS,
  1892. .max_rings = 1,
  1893. .entry_size = (sizeof(struct tlv_32_hdr) +
  1894. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1895. .lmac_ring = FALSE,
  1896. .ring_dir = HAL_SRNG_DST_RING,
  1897. .reg_start = {
  1898. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1899. REO_REG_REG_BASE),
  1900. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1901. REO_REG_REG_BASE),
  1902. },
  1903. /* Single ring - provide ring size if multiple rings of this
  1904. * type are supported
  1905. */
  1906. .reg_size = {},
  1907. .max_size =
  1908. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1909. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1910. },
  1911. { /* TCL_DATA */
  1912. .start_ring_id = HAL_SRNG_SW2TCL1,
  1913. .max_rings = 6,
  1914. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1915. .lmac_ring = FALSE,
  1916. .ring_dir = HAL_SRNG_SRC_RING,
  1917. .reg_start = {
  1918. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1919. MAC_TCL_REG_REG_BASE),
  1920. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1921. MAC_TCL_REG_REG_BASE),
  1922. },
  1923. .reg_size = {
  1924. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1925. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1926. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1927. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1928. },
  1929. .max_size =
  1930. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1931. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1932. },
  1933. { /* TCL_CMD/CREDIT */
  1934. /* qca8074v2 and qcn9224 uses this ring for data commands */
  1935. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1936. .max_rings = 1,
  1937. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1938. .lmac_ring = FALSE,
  1939. .ring_dir = HAL_SRNG_SRC_RING,
  1940. .reg_start = {
  1941. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1942. MAC_TCL_REG_REG_BASE),
  1943. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1944. MAC_TCL_REG_REG_BASE),
  1945. },
  1946. /* Single ring - provide ring size if multiple rings of this
  1947. * type are supported
  1948. */
  1949. .reg_size = {},
  1950. .max_size =
  1951. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1952. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1953. },
  1954. { /* TCL_STATUS */
  1955. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1956. .max_rings = 1,
  1957. .entry_size = (sizeof(struct tlv_32_hdr) +
  1958. sizeof(struct tcl_status_ring)) >> 2,
  1959. .lmac_ring = FALSE,
  1960. .ring_dir = HAL_SRNG_DST_RING,
  1961. .reg_start = {
  1962. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1963. MAC_TCL_REG_REG_BASE),
  1964. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1965. MAC_TCL_REG_REG_BASE),
  1966. },
  1967. /* Single ring - provide ring size if multiple rings of this
  1968. * type are supported
  1969. */
  1970. .reg_size = {},
  1971. .max_size =
  1972. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1973. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1974. },
  1975. { /* CE_SRC */
  1976. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1977. .max_rings = 16,
  1978. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1979. .lmac_ring = FALSE,
  1980. .ring_dir = HAL_SRNG_SRC_RING,
  1981. .reg_start = {
  1982. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR(
  1983. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1984. HWIO_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR(
  1985. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1986. },
  1987. .reg_size = {
  1988. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1989. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1990. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1991. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1992. },
  1993. .max_size =
  1994. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  1995. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  1996. },
  1997. { /* CE_DST */
  1998. .start_ring_id = HAL_SRNG_CE_0_DST,
  1999. .max_rings = 16,
  2000. .entry_size = 8 >> 2,
  2001. /*TODO: entry_size above should actually be
  2002. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  2003. * of struct ce_dst_desc in HW header files
  2004. */
  2005. .lmac_ring = FALSE,
  2006. .ring_dir = HAL_SRNG_SRC_RING,
  2007. .reg_start = {
  2008. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  2009. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  2010. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  2011. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  2012. },
  2013. .reg_size = {
  2014. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2015. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2016. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2017. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2018. },
  2019. .max_size =
  2020. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  2021. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  2022. },
  2023. { /* CE_DST_STATUS */
  2024. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  2025. .max_rings = 16,
  2026. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  2027. .lmac_ring = FALSE,
  2028. .ring_dir = HAL_SRNG_DST_RING,
  2029. .reg_start = {
  2030. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  2031. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  2032. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  2033. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  2034. },
  2035. /* TODO: check destination status ring registers */
  2036. .reg_size = {
  2037. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2038. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2039. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  2040. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  2041. },
  2042. .max_size =
  2043. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  2044. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  2045. },
  2046. { /* WBM_IDLE_LINK */
  2047. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  2048. .max_rings = 1,
  2049. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  2050. .lmac_ring = FALSE,
  2051. .ring_dir = HAL_SRNG_SRC_RING,
  2052. .reg_start = {
  2053. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2054. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  2055. },
  2056. /* Single ring - provide ring size if multiple rings of this
  2057. * type are supported
  2058. */
  2059. .reg_size = {},
  2060. .max_size =
  2061. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  2062. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  2063. },
  2064. { /* SW2WBM_RELEASE */
  2065. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  2066. .max_rings = 2,
  2067. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2068. .lmac_ring = FALSE,
  2069. .ring_dir = HAL_SRNG_SRC_RING,
  2070. .reg_start = {
  2071. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2072. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2073. },
  2074. .reg_size = {
  2075. HWIO_WBM_R0_SW1_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE) -
  2076. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2077. HWIO_WBM_R2_SW1_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE) -
  2078. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE)
  2079. },
  2080. .max_size =
  2081. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2082. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2083. },
  2084. { /* WBM2SW_RELEASE */
  2085. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2086. .max_rings = 8,
  2087. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2088. .lmac_ring = FALSE,
  2089. .ring_dir = HAL_SRNG_DST_RING,
  2090. .reg_start = {
  2091. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  2092. WBM_REG_REG_BASE),
  2093. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  2094. WBM_REG_REG_BASE),
  2095. },
  2096. .reg_size = {
  2097. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(
  2098. WBM_REG_REG_BASE) -
  2099. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  2100. WBM_REG_REG_BASE),
  2101. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(
  2102. WBM_REG_REG_BASE) -
  2103. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  2104. WBM_REG_REG_BASE),
  2105. },
  2106. .max_size =
  2107. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2108. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2109. },
  2110. { /* RXDMA_BUF */
  2111. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2112. #ifdef IPA_OFFLOAD
  2113. .max_rings = 3,
  2114. #else
  2115. .max_rings = 3,
  2116. #endif
  2117. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2118. .lmac_ring = TRUE,
  2119. .ring_dir = HAL_SRNG_SRC_RING,
  2120. /* reg_start is not set because LMAC rings are not accessed
  2121. * from host
  2122. */
  2123. .reg_start = {},
  2124. .reg_size = {},
  2125. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2126. },
  2127. { /* RXDMA_DST */
  2128. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2129. .max_rings = 0,
  2130. .entry_size = 0/*sizeof(struct reo_entrance_ring) >> 2*/,
  2131. .lmac_ring = TRUE,
  2132. .ring_dir = HAL_SRNG_DST_RING,
  2133. /* reg_start is not set because LMAC rings are not accessed
  2134. * from host
  2135. */
  2136. .reg_start = {},
  2137. .reg_size = {},
  2138. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2139. },
  2140. #ifdef QCA_MONITOR_2_0_SUPPORT
  2141. { /* RXDMA_MONITOR_BUF */
  2142. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2143. .max_rings = 1,
  2144. .entry_size = sizeof(struct mon_ingress_ring) >> 2,
  2145. .lmac_ring = TRUE,
  2146. .ring_dir = HAL_SRNG_SRC_RING,
  2147. /* reg_start is not set because LMAC rings are not accessed
  2148. * from host
  2149. */
  2150. .reg_start = {},
  2151. .reg_size = {},
  2152. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2153. },
  2154. #else
  2155. {},
  2156. #endif
  2157. { /* RXDMA_MONITOR_STATUS */
  2158. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2159. .max_rings = 0,
  2160. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2161. .lmac_ring = TRUE,
  2162. .ring_dir = HAL_SRNG_SRC_RING,
  2163. /* reg_start is not set because LMAC rings are not accessed
  2164. * from host
  2165. */
  2166. .reg_start = {},
  2167. .reg_size = {},
  2168. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2169. },
  2170. #ifdef QCA_MONITOR_2_0_SUPPORT
  2171. { /* RXDMA_MONITOR_DST */
  2172. .start_ring_id = HAL_SRNG_WMAC1_RXMON2SW0,
  2173. .max_rings = 1,
  2174. .entry_size = sizeof(struct mon_destination_ring) >> 2,
  2175. .lmac_ring = TRUE,
  2176. .ring_dir = HAL_SRNG_DST_RING,
  2177. /* reg_start is not set because LMAC rings are not accessed
  2178. * from host
  2179. */
  2180. .reg_start = {},
  2181. .reg_size = {},
  2182. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2183. },
  2184. #else
  2185. {},
  2186. #endif
  2187. { /* RXDMA_MONITOR_DESC */
  2188. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2189. .max_rings = 0,
  2190. .entry_size = 0/*sizeof(struct sw_monitor_ring) >> 2*/,
  2191. .lmac_ring = TRUE,
  2192. .ring_dir = HAL_SRNG_DST_RING,
  2193. /* reg_start is not set because LMAC rings are not accessed
  2194. * from host
  2195. */
  2196. .reg_start = {},
  2197. .reg_size = {},
  2198. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2199. },
  2200. { /* DIR_BUF_RX_DMA_SRC */
  2201. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2202. /* one ring for spectral and one ring for cfr */
  2203. .max_rings = 2,
  2204. .entry_size = 2,
  2205. .lmac_ring = TRUE,
  2206. .ring_dir = HAL_SRNG_SRC_RING,
  2207. /* reg_start is not set because LMAC rings are not accessed
  2208. * from host
  2209. */
  2210. .reg_start = {},
  2211. .reg_size = {},
  2212. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2213. },
  2214. #ifdef WLAN_FEATURE_CIF_CFR
  2215. { /* WIFI_POS_SRC */
  2216. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2217. .max_rings = 1,
  2218. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2219. .lmac_ring = TRUE,
  2220. .ring_dir = HAL_SRNG_SRC_RING,
  2221. /* reg_start is not set because LMAC rings are not accessed
  2222. * from host
  2223. */
  2224. .reg_start = {},
  2225. .reg_size = {},
  2226. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2227. },
  2228. #endif
  2229. { /* REO2PPE */
  2230. .start_ring_id = HAL_SRNG_REO2PPE,
  2231. .max_rings = 1,
  2232. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  2233. .lmac_ring = FALSE,
  2234. .ring_dir = HAL_SRNG_DST_RING,
  2235. .reg_start = {
  2236. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_ADDR(
  2237. REO_REG_REG_BASE),
  2238. HWIO_REO_R2_REO2PPE_RING_HP_ADDR(
  2239. REO_REG_REG_BASE),
  2240. },
  2241. /* Single ring - provide ring size if multiple rings of this
  2242. * type are supported
  2243. */
  2244. .reg_size = {},
  2245. .max_size =
  2246. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK >>
  2247. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT,
  2248. },
  2249. { /* PPE2TCL */
  2250. .start_ring_id = HAL_SRNG_PPE2TCL1,
  2251. .max_rings = 1,
  2252. .entry_size = sizeof(struct tcl_entrance_from_ppe_ring) >> 2,
  2253. .lmac_ring = FALSE,
  2254. .ring_dir = HAL_SRNG_SRC_RING,
  2255. .reg_start = {
  2256. HWIO_TCL_R0_PPE2TCL1_RING_BASE_LSB_ADDR(
  2257. MAC_TCL_REG_REG_BASE),
  2258. HWIO_TCL_R2_PPE2TCL1_RING_HP_ADDR(
  2259. MAC_TCL_REG_REG_BASE),
  2260. },
  2261. .reg_size = {},
  2262. .max_size =
  2263. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2264. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  2265. },
  2266. { /* PPE_RELEASE */
  2267. .start_ring_id = HAL_SRNG_WBM_PPE_RELEASE,
  2268. .max_rings = 1,
  2269. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2270. .lmac_ring = FALSE,
  2271. .ring_dir = HAL_SRNG_SRC_RING,
  2272. .reg_start = {
  2273. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2274. HWIO_WBM_R2_PPE_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2275. },
  2276. .reg_size = {},
  2277. .max_size =
  2278. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2279. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2280. },
  2281. #ifdef QCA_MONITOR_2_0_SUPPORT
  2282. { /* TX_MONITOR_BUF */
  2283. .start_ring_id = HAL_SRNG_SW2TXMON_BUF0,
  2284. .max_rings = 1,
  2285. .entry_size = sizeof(struct mon_ingress_ring) >> 2,
  2286. .lmac_ring = TRUE,
  2287. .ring_dir = HAL_SRNG_SRC_RING,
  2288. /* reg_start is not set because LMAC rings are not accessed
  2289. * from host
  2290. */
  2291. .reg_start = {},
  2292. .reg_size = {},
  2293. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2294. },
  2295. { /* TX_MONITOR_DST */
  2296. .start_ring_id = HAL_SRNG_WMAC1_TXMON2SW0,
  2297. .max_rings = 1,
  2298. .entry_size = sizeof(struct mon_destination_ring) >> 2,
  2299. .lmac_ring = TRUE,
  2300. .ring_dir = HAL_SRNG_DST_RING,
  2301. /* reg_start is not set because LMAC rings are not accessed
  2302. * from host
  2303. */
  2304. .reg_start = {},
  2305. .reg_size = {},
  2306. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2307. },
  2308. #else
  2309. {},
  2310. {},
  2311. #endif
  2312. { /* SW2RXDMA */
  2313. .start_ring_id = HAL_SRNG_SW2RXDMA_BUF0,
  2314. .max_rings = 3,
  2315. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2316. .lmac_ring = TRUE,
  2317. .ring_dir = HAL_SRNG_SRC_RING,
  2318. /* reg_start is not set because LMAC rings are not accessed
  2319. * from host
  2320. */
  2321. .reg_start = {},
  2322. .reg_size = {},
  2323. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2324. },
  2325. };
  2326. /**
  2327. * hal_srng_hw_reg_offset_init_qcn9224() - Initialize the HW srng reg offset
  2328. * applicable only for QCN9224
  2329. * @hal_soc: HAL Soc handle
  2330. *
  2331. * Return: None
  2332. */
  2333. static inline void hal_srng_hw_reg_offset_init_qcn9224(struct hal_soc *hal_soc)
  2334. {
  2335. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  2336. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  2337. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  2338. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  2339. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  2340. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  2341. }
  2342. /**
  2343. * hal_qcn9224_attach()- Attach 9224 target specific hal_soc ops,
  2344. * offset and srng table
  2345. * Return: void
  2346. */
  2347. void hal_qcn9224_attach(struct hal_soc *hal_soc)
  2348. {
  2349. hal_soc->hw_srng_table = hw_srng_table_9224;
  2350. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2351. hal_srng_hw_reg_offset_init_qcn9224(hal_soc);
  2352. hal_hw_txrx_default_ops_attach_be(hal_soc);
  2353. hal_hw_txrx_ops_attach_qcn9224(hal_soc);
  2354. if (hal_soc->static_window_map)
  2355. hal_write_window_register(hal_soc);
  2356. hal_soc->dmac_cmn_src_rxbuf_ring = true;
  2357. }