hal_rx.h 109 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_internal.h>
  21. /**
  22. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  23. *
  24. * @reo_psh_rsn: REO push reason
  25. * @reo_err_code: REO Error code
  26. * @rxdma_psh_rsn: RXDMA push reason
  27. * @rxdma_err_code: RXDMA Error code
  28. * @reserved_1: Reserved bits
  29. * @wbm_err_src: WBM error source
  30. * @pool_id: pool ID, indicates which rxdma pool
  31. * @reserved_2: Reserved bits
  32. */
  33. struct hal_wbm_err_desc_info {
  34. uint16_t reo_psh_rsn:2,
  35. reo_err_code:5,
  36. rxdma_psh_rsn:2,
  37. rxdma_err_code:5,
  38. reserved_1:2;
  39. uint8_t wbm_err_src:3,
  40. pool_id:2,
  41. reserved_2:3;
  42. };
  43. /**
  44. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  45. *
  46. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  47. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  48. */
  49. enum hal_reo_error_status {
  50. HAL_REO_ERROR_DETECTED = 0,
  51. HAL_REO_ROUTING_INSTRUCTION = 1,
  52. };
  53. /**
  54. * @msdu_flags: [0] first_msdu_in_mpdu
  55. * [1] last_msdu_in_mpdu
  56. * [2] msdu_continuation - MSDU spread across buffers
  57. * [23] sa_is_valid - SA match in peer table
  58. * [24] sa_idx_timeout - Timeout while searching for SA match
  59. * [25] da_is_valid - Used to identtify intra-bss forwarding
  60. * [26] da_is_MCBC
  61. * [27] da_idx_timeout - Timeout while searching for DA match
  62. *
  63. */
  64. struct hal_rx_msdu_desc_info {
  65. uint32_t msdu_flags;
  66. uint16_t msdu_len; /* 14 bits for length */
  67. };
  68. /**
  69. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  70. *
  71. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  72. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  73. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  74. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  75. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  76. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  77. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  78. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  79. */
  80. enum hal_rx_msdu_desc_flags {
  81. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  82. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  83. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  84. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  85. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  86. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  87. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  88. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  89. };
  90. /*
  91. * @msdu_count: no. of msdus in the MPDU
  92. * @mpdu_seq: MPDU sequence number
  93. * @mpdu_flags [0] Fragment flag
  94. * [1] MPDU_retry_bit
  95. * [2] AMPDU flag
  96. * [3] raw_ampdu
  97. * @peer_meta_data: Upper bits containing peer id, vdev id
  98. */
  99. struct hal_rx_mpdu_desc_info {
  100. uint16_t msdu_count;
  101. uint16_t mpdu_seq; /* 12 bits for length */
  102. uint32_t mpdu_flags;
  103. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  104. };
  105. /**
  106. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  107. *
  108. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  109. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  110. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  111. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  112. */
  113. enum hal_rx_mpdu_desc_flags {
  114. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  115. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  116. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  117. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  118. };
  119. /**
  120. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  121. * BUFFER_ADDR_INFO structure
  122. *
  123. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  124. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  125. * descriptor list
  126. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  127. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  128. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  129. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  130. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  131. */
  132. enum hal_rx_ret_buf_manager {
  133. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  134. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  135. HAL_RX_BUF_RBM_FW_BM = 2,
  136. HAL_RX_BUF_RBM_SW0_BM = 3,
  137. HAL_RX_BUF_RBM_SW1_BM = 4,
  138. HAL_RX_BUF_RBM_SW2_BM = 5,
  139. HAL_RX_BUF_RBM_SW3_BM = 6,
  140. };
  141. /*
  142. * Given the offset of a field in bytes, returns uint8_t *
  143. */
  144. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  145. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  146. /*
  147. * Given the offset of a field in bytes, returns uint32_t *
  148. */
  149. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  150. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  151. #define _HAL_MS(_word, _mask, _shift) \
  152. (((_word) & (_mask)) >> (_shift))
  153. /*
  154. * macro to set the LSW of the nbuf data physical address
  155. * to the rxdma ring entry
  156. */
  157. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  158. ((*(((unsigned int *) buff_addr_info) + \
  159. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  160. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  161. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  162. /*
  163. * macro to set the LSB of MSW of the nbuf data physical address
  164. * to the rxdma ring entry
  165. */
  166. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  167. ((*(((unsigned int *) buff_addr_info) + \
  168. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  169. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  170. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  171. /*
  172. * macro to set the cookie into the rxdma ring entry
  173. */
  174. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  175. ((*(((unsigned int *) buff_addr_info) + \
  176. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  177. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  178. ((*(((unsigned int *) buff_addr_info) + \
  179. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  180. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  181. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  182. /*
  183. * macro to set the LSW of the nbuf data physical address
  184. * to the WBM ring entry
  185. */
  186. #define HAL_WBM_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  187. ((*(((unsigned int *) buff_addr_info) + \
  188. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  189. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  190. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  191. /*
  192. * macro to set the LSB of MSW of the nbuf data physical address
  193. * to the WBM ring entry
  194. */
  195. #define HAL_WBM_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  196. ((*(((unsigned int *) buff_addr_info) + \
  197. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  198. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  199. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  200. /*
  201. * macro to set the manager into the rxdma ring entry
  202. */
  203. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  204. ((*(((unsigned int *) buff_addr_info) + \
  205. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  206. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  207. ((*(((unsigned int *) buff_addr_info) + \
  208. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  209. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  210. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  211. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  212. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  213. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  214. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  215. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  216. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  217. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  218. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  219. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  220. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  221. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  222. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  223. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  224. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  225. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  226. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  227. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  228. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  229. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  230. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  231. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  232. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  233. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  234. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  235. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  236. /* TODO: Convert the following structure fields accesseses to offsets */
  237. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  238. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  239. (((struct reo_destination_ring *) \
  240. reo_desc)->buf_or_link_desc_addr_info)))
  241. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  242. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  243. (((struct reo_destination_ring *) \
  244. reo_desc)->buf_or_link_desc_addr_info)))
  245. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  246. (HAL_RX_BUF_COOKIE_GET(& \
  247. (((struct reo_destination_ring *) \
  248. reo_desc)->buf_or_link_desc_addr_info)))
  249. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  250. ((mpdu_info_ptr \
  251. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  252. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  253. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  254. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  255. ((mpdu_info_ptr \
  256. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  257. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  258. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  259. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  260. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  261. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  262. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  263. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  264. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  265. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  266. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  267. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  268. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  269. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  270. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  271. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  272. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  273. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  274. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  275. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  276. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  277. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  278. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  279. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  280. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  281. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  282. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  283. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  284. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  285. /*
  286. * NOTE: None of the following _GET macros need a right
  287. * shift by the corresponding _LSB. This is because, they are
  288. * finally taken and "OR'ed" into a single word again.
  289. */
  290. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  291. ((*(((uint32_t *)msdu_info_ptr) + \
  292. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  293. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  294. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  295. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  296. ((*(((uint32_t *)msdu_info_ptr) + \
  297. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  298. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  299. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  300. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  301. ((*(((uint32_t *)msdu_info_ptr) + \
  302. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  303. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  304. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  305. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  306. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  307. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  308. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  309. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  310. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  311. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  312. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  313. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  314. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  315. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  316. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  317. #define HAL_RX_MSDU_REO_DST_IND_GET(msdu_info_ptr) \
  318. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  319. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_OFFSET)), \
  320. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_MASK, \
  321. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_LSB))
  322. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  323. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  324. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  325. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  326. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  327. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  328. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  329. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  330. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  331. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  332. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  333. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  334. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  335. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  336. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  337. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  338. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  339. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  340. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  341. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  342. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  343. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  344. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  345. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  346. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  347. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  348. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  349. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  350. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  351. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  352. ((struct rx_msdu_desc_info *) \
  353. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  354. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  355. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  356. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  357. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  358. RX_MPDU_INFO_4_PN_31_0_MASK, \
  359. RX_MPDU_INFO_4_PN_31_0_LSB))
  360. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  361. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  362. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  363. RX_MPDU_INFO_5_PN_63_32_MASK, \
  364. RX_MPDU_INFO_5_PN_63_32_LSB))
  365. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  366. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  367. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  368. RX_MPDU_INFO_6_PN_95_64_MASK, \
  369. RX_MPDU_INFO_6_PN_95_64_LSB))
  370. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  371. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  372. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  373. RX_MPDU_INFO_7_PN_127_96_MASK, \
  374. RX_MPDU_INFO_7_PN_127_96_LSB))
  375. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  376. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  377. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  378. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  379. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  380. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  381. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  382. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  383. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  384. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  385. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  386. (*(uint32_t *)(((uint8_t *)_ptr) + \
  387. _wrd ## _ ## _field ## _OFFSET) |= \
  388. ((_val << _wrd ## _ ## _field ## _LSB) & \
  389. _wrd ## _ ## _field ## _MASK))
  390. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  391. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  392. _field, _val)
  393. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  394. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  395. _field, _val)
  396. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  397. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  398. _field, _val)
  399. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  400. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  401. {
  402. struct reo_destination_ring *reo_dst_ring;
  403. uint32_t mpdu_info[NUM_OF_DWORDS_RX_MPDU_DESC_INFO];
  404. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  405. qdf_mem_copy(&mpdu_info,
  406. (const void *)&reo_dst_ring->rx_mpdu_desc_info_details,
  407. sizeof(struct rx_mpdu_desc_info));
  408. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  409. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  410. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  411. mpdu_desc_info->peer_meta_data =
  412. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  413. }
  414. /*
  415. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  416. * @ Specifically flags needed are:
  417. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  418. * @ msdu_continuation, sa_is_valid,
  419. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  420. * @ da_is_MCBC
  421. *
  422. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  423. * @ descriptor
  424. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  425. * @ Return: void
  426. */
  427. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  428. struct hal_rx_msdu_desc_info *msdu_desc_info)
  429. {
  430. struct reo_destination_ring *reo_dst_ring;
  431. uint32_t msdu_info[NUM_OF_DWORDS_RX_MSDU_DESC_INFO];
  432. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  433. qdf_mem_copy(&msdu_info,
  434. (const void *)&reo_dst_ring->rx_msdu_desc_info_details,
  435. sizeof(struct rx_msdu_desc_info));
  436. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  437. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  438. }
  439. /*
  440. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  441. * rxdma ring entry.
  442. * @rxdma_entry: descriptor entry
  443. * @paddr: physical address of nbuf data pointer.
  444. * @cookie: SW cookie used as a index to SW rx desc.
  445. * @manager: who owns the nbuf (host, NSS, etc...).
  446. *
  447. */
  448. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  449. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  450. {
  451. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  452. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  453. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  454. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  455. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  456. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  457. }
  458. /*
  459. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  460. * pre-header.
  461. */
  462. /*
  463. * Every Rx packet starts at an offset from the top of the buffer.
  464. * If the host hasn't subscribed to any specific TLV, there is
  465. * still space reserved for the following TLV's from the start of
  466. * the buffer:
  467. * -- RX ATTENTION
  468. * -- RX MPDU START
  469. * -- RX MSDU START
  470. * -- RX MSDU END
  471. * -- RX MPDU END
  472. * -- RX PACKET HEADER (802.11)
  473. * If the host subscribes to any of the TLV's above, that TLV
  474. * if populated by the HW
  475. */
  476. #define NUM_DWORDS_TAG 1
  477. /* By default the packet header TLV is 128 bytes */
  478. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  479. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  480. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  481. #define RX_PKT_OFFSET_WORDS \
  482. ( \
  483. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  484. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  485. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  486. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  487. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  488. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  489. )
  490. #define RX_PKT_OFFSET_BYTES \
  491. (RX_PKT_OFFSET_WORDS << 2)
  492. #define RX_PKT_HDR_TLV_LEN 120
  493. /*
  494. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  495. */
  496. struct rx_attention_tlv {
  497. uint32_t tag;
  498. struct rx_attention rx_attn;
  499. };
  500. struct rx_mpdu_start_tlv {
  501. uint32_t tag;
  502. struct rx_mpdu_start rx_mpdu_start;
  503. };
  504. struct rx_msdu_start_tlv {
  505. uint32_t tag;
  506. struct rx_msdu_start rx_msdu_start;
  507. };
  508. struct rx_msdu_end_tlv {
  509. uint32_t tag;
  510. struct rx_msdu_end rx_msdu_end;
  511. };
  512. struct rx_mpdu_end_tlv {
  513. uint32_t tag;
  514. struct rx_mpdu_end rx_mpdu_end;
  515. };
  516. struct rx_pkt_hdr_tlv {
  517. uint32_t tag; /* 4 B */
  518. uint32_t phy_ppdu_id; /* 4 B */
  519. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  520. };
  521. #define RXDMA_OPTIMIZATION
  522. #ifdef RXDMA_OPTIMIZATION
  523. /*
  524. * The RX_PADDING_BYTES is required so that the TLV's don't
  525. * spread across the 128 byte boundary
  526. * RXDMA optimization requires:
  527. * 1) MSDU_END & ATTENTION TLV's follow in that order
  528. * 2) TLV's don't span across 128 byte lines
  529. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  530. */
  531. #if defined(WCSS_VERSION) && \
  532. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  533. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  534. #define RX_PADDING0_BYTES 4
  535. #endif
  536. #define RX_PADDING1_BYTES 16
  537. struct rx_pkt_tlvs {
  538. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  539. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  540. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  541. #if defined(WCSS_VERSION) && \
  542. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  543. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  544. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  545. #endif
  546. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  547. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  548. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  549. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  550. };
  551. #else /* RXDMA_OPTIMIZATION */
  552. struct rx_pkt_tlvs {
  553. struct rx_attention_tlv attn_tlv;
  554. struct rx_mpdu_start_tlv mpdu_start_tlv;
  555. struct rx_msdu_start_tlv msdu_start_tlv;
  556. struct rx_msdu_end_tlv msdu_end_tlv;
  557. struct rx_mpdu_end_tlv mpdu_end_tlv;
  558. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  559. };
  560. #endif /* RXDMA_OPTIMIZATION */
  561. #define RX_PKT_TLVS_LEN (sizeof(struct rx_pkt_tlvs))
  562. static inline uint8_t
  563. *hal_rx_pkt_hdr_get(uint8_t *buf)
  564. {
  565. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  566. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  567. }
  568. static inline uint8_t
  569. *hal_rx_padding0_get(uint8_t *buf)
  570. {
  571. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  572. return pkt_tlvs->rx_padding0;
  573. }
  574. /*
  575. * @ hal_rx_encryption_info_valid: Returns encryption type.
  576. *
  577. * @ buf: rx_tlv_hdr of the received packet
  578. * @ Return: encryption type
  579. */
  580. static inline uint32_t
  581. hal_rx_encryption_info_valid(uint8_t *buf)
  582. {
  583. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  584. struct rx_mpdu_start *mpdu_start =
  585. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  586. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  587. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  588. return encryption_info;
  589. }
  590. /*
  591. * @ hal_rx_print_pn: Prints the PN of rx packet.
  592. *
  593. * @ buf: rx_tlv_hdr of the received packet
  594. * @ Return: void
  595. */
  596. static inline void
  597. hal_rx_print_pn(uint8_t *buf)
  598. {
  599. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  600. struct rx_mpdu_start *mpdu_start =
  601. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  602. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  603. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  604. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  605. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  606. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  607. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  608. "PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x \n",
  609. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  610. }
  611. /*
  612. * Get msdu_done bit from the RX_ATTENTION TLV
  613. */
  614. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  615. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  616. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  617. RX_ATTENTION_2_MSDU_DONE_MASK, \
  618. RX_ATTENTION_2_MSDU_DONE_LSB))
  619. static inline uint32_t
  620. hal_rx_attn_msdu_done_get(uint8_t *buf)
  621. {
  622. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  623. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  624. uint32_t msdu_done;
  625. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  626. return msdu_done;
  627. }
  628. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  629. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  630. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  631. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  632. RX_ATTENTION_1_FIRST_MPDU_LSB))
  633. /*
  634. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  635. * @buf: pointer to rx_pkt_tlvs
  636. *
  637. * reutm: uint32_t(first_msdu)
  638. */
  639. static inline uint32_t
  640. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  641. {
  642. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  643. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  644. uint32_t first_mpdu;
  645. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  646. return first_mpdu;
  647. }
  648. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  649. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  650. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  651. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  652. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  653. /*
  654. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  655. * from rx attention
  656. * @buf: pointer to rx_pkt_tlvs
  657. *
  658. * Return: tcp_udp_cksum_fail
  659. */
  660. static inline bool
  661. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  662. {
  663. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  664. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  665. bool tcp_udp_cksum_fail;
  666. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  667. return tcp_udp_cksum_fail;
  668. }
  669. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  670. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  671. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  672. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  673. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  674. /*
  675. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  676. * from rx attention
  677. * @buf: pointer to rx_pkt_tlvs
  678. *
  679. * Return: ip_cksum_fail
  680. */
  681. static inline bool
  682. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  683. {
  684. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  685. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  686. bool ip_cksum_fail;
  687. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  688. return ip_cksum_fail;
  689. }
  690. #define HAL_RX_ATTN_PHY_PPDU_ID_GET(_rx_attn) \
  691. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  692. RX_ATTENTION_0_PHY_PPDU_ID_OFFSET)), \
  693. RX_ATTENTION_0_PHY_PPDU_ID_MASK, \
  694. RX_ATTENTION_0_PHY_PPDU_ID_LSB))
  695. /*
  696. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  697. * from rx attention
  698. * @buf: pointer to rx_pkt_tlvs
  699. *
  700. * Return: phy_ppdu_id
  701. */
  702. static inline uint16_t
  703. hal_rx_attn_phy_ppdu_id_get(uint8_t *buf)
  704. {
  705. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  706. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  707. uint16_t phy_ppdu_id;
  708. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  709. return phy_ppdu_id;
  710. }
  711. /*
  712. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  713. */
  714. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  715. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  716. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  717. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  718. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  719. static inline uint32_t
  720. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  721. {
  722. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  723. struct rx_mpdu_start *mpdu_start =
  724. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  725. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  726. uint32_t peer_meta_data;
  727. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  728. return peer_meta_data;
  729. }
  730. #define HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(_rx_mpdu_info) \
  731. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  732. RX_MPDU_INFO_12_AMPDU_FLAG_OFFSET)), \
  733. RX_MPDU_INFO_12_AMPDU_FLAG_MASK, \
  734. RX_MPDU_INFO_12_AMPDU_FLAG_LSB))
  735. /**
  736. * hal_rx_mpdu_info_ampdu_flag_get(): get ampdu flag bit
  737. * from rx mpdu info
  738. * @buf: pointer to rx_pkt_tlvs
  739. *
  740. * Return: ampdu flag
  741. */
  742. static inline bool
  743. hal_rx_mpdu_info_ampdu_flag_get(uint8_t *buf)
  744. {
  745. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  746. struct rx_mpdu_start *mpdu_start =
  747. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  748. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  749. bool ampdu_flag;
  750. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  751. return ampdu_flag;
  752. }
  753. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  754. ((*(((uint32_t *)_rx_mpdu_info) + \
  755. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  756. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  757. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  758. /*
  759. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  760. *
  761. * @ buf: rx_tlv_hdr of the received packet
  762. * @ peer_mdata: peer meta data to be set.
  763. * @ Return: void
  764. */
  765. static inline void
  766. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  767. {
  768. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  769. struct rx_mpdu_start *mpdu_start =
  770. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  771. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  772. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  773. }
  774. #if defined(WCSS_VERSION) && \
  775. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  776. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  777. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  778. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  779. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  780. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  781. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  782. #else
  783. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  784. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  785. RX_MSDU_END_9_L3_HEADER_PADDING_OFFSET)), \
  786. RX_MSDU_END_9_L3_HEADER_PADDING_MASK, \
  787. RX_MSDU_END_9_L3_HEADER_PADDING_LSB))
  788. #endif
  789. /**
  790. * LRO information needed from the TLVs
  791. */
  792. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  793. (_HAL_MS( \
  794. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  795. msdu_end_tlv.rx_msdu_end), \
  796. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  797. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  798. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  799. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  800. (_HAL_MS( \
  801. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  802. msdu_end_tlv.rx_msdu_end), \
  803. RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
  804. RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
  805. RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
  806. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  807. (_HAL_MS( \
  808. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  809. msdu_end_tlv.rx_msdu_end), \
  810. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  811. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  812. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  813. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  814. (_HAL_MS( \
  815. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  816. msdu_end_tlv.rx_msdu_end), \
  817. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  818. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  819. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  820. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  821. (_HAL_MS( \
  822. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  823. msdu_end_tlv.rx_msdu_end), \
  824. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  825. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  826. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  827. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  828. (_HAL_MS( \
  829. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  830. msdu_start_tlv.rx_msdu_start), \
  831. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  832. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  833. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  834. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  835. (_HAL_MS( \
  836. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  837. msdu_start_tlv.rx_msdu_start), \
  838. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  839. RX_MSDU_START_2_TCP_PROTO_MASK, \
  840. RX_MSDU_START_2_TCP_PROTO_LSB))
  841. #define HAL_RX_TLV_GET_IPV6(buf) \
  842. (_HAL_MS( \
  843. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  844. msdu_start_tlv.rx_msdu_start), \
  845. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  846. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  847. RX_MSDU_START_2_IPV6_PROTO_LSB))
  848. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  849. (_HAL_MS( \
  850. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  851. msdu_start_tlv.rx_msdu_start), \
  852. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  853. RX_MSDU_START_1_L3_OFFSET_MASK, \
  854. RX_MSDU_START_1_L3_OFFSET_LSB))
  855. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  856. (_HAL_MS( \
  857. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  858. msdu_start_tlv.rx_msdu_start), \
  859. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  860. RX_MSDU_START_1_L4_OFFSET_MASK, \
  861. RX_MSDU_START_1_L4_OFFSET_LSB))
  862. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  863. (_HAL_MS( \
  864. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  865. msdu_start_tlv.rx_msdu_start), \
  866. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  867. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  868. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  869. /**
  870. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  871. * l3_header padding from rx_msdu_end TLV
  872. *
  873. * @ buf: pointer to the start of RX PKT TLV headers
  874. * Return: number of l3 header padding bytes
  875. */
  876. static inline uint32_t
  877. hal_rx_msdu_end_l3_hdr_padding_get(uint8_t *buf)
  878. {
  879. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  880. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  881. uint32_t l3_header_padding;
  882. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  883. return l3_header_padding;
  884. }
  885. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  886. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  887. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  888. RX_MSDU_END_13_SA_IDX_MASK, \
  889. RX_MSDU_END_13_SA_IDX_LSB))
  890. /**
  891. * hal_rx_msdu_end_sa_idx_get(): API to get the
  892. * sa_idx from rx_msdu_end TLV
  893. *
  894. * @ buf: pointer to the start of RX PKT TLV headers
  895. * Return: sa_idx (SA AST index)
  896. */
  897. static inline uint16_t
  898. hal_rx_msdu_end_sa_idx_get(uint8_t *buf)
  899. {
  900. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  901. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  902. uint16_t sa_idx;
  903. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  904. return sa_idx;
  905. }
  906. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  907. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  908. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  909. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  910. RX_MSDU_END_5_SA_IS_VALID_LSB))
  911. /**
  912. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  913. * sa_is_valid bit from rx_msdu_end TLV
  914. *
  915. * @ buf: pointer to the start of RX PKT TLV headers
  916. * Return: sa_is_valid bit
  917. */
  918. static inline uint8_t
  919. hal_rx_msdu_end_sa_is_valid_get(uint8_t *buf)
  920. {
  921. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  922. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  923. uint8_t sa_is_valid;
  924. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  925. return sa_is_valid;
  926. }
  927. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  928. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  929. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  930. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  931. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  932. /**
  933. * hal_rx_msdu_end_sa_sw_peer_id_get(): API to get the
  934. * sa_sw_peer_id from rx_msdu_end TLV
  935. *
  936. * @ buf: pointer to the start of RX PKT TLV headers
  937. * Return: sa_sw_peer_id index
  938. */
  939. static inline uint32_t
  940. hal_rx_msdu_end_sa_sw_peer_id_get(uint8_t *buf)
  941. {
  942. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  943. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  944. uint32_t sa_sw_peer_id;
  945. sa_sw_peer_id = HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  946. return sa_sw_peer_id;
  947. }
  948. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  949. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  950. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  951. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  952. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  953. /**
  954. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  955. * from rx_msdu_start TLV
  956. *
  957. * @ buf: pointer to the start of RX PKT TLV headers
  958. * Return: msdu length
  959. */
  960. static inline uint32_t
  961. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  962. {
  963. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  964. struct rx_msdu_start *msdu_start =
  965. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  966. uint32_t msdu_len;
  967. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  968. return msdu_len;
  969. }
  970. /**
  971. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  972. * from rx_msdu_start TLV
  973. *
  974. * @buf: pointer to the start of RX PKT TLV headers
  975. * @len: msdu length
  976. *
  977. * Return: none
  978. */
  979. static inline void
  980. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  981. {
  982. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  983. struct rx_msdu_start *msdu_start =
  984. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  985. void *wrd1;
  986. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  987. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  988. *(uint32_t *)wrd1 |= len;
  989. }
  990. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  991. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  992. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  993. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  994. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  995. /*
  996. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  997. * Interval from rx_msdu_start
  998. *
  999. * @buf: pointer to the start of RX PKT TLV header
  1000. * Return: uint32_t(bw)
  1001. */
  1002. static inline uint32_t
  1003. hal_rx_msdu_start_bw_get(uint8_t *buf)
  1004. {
  1005. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1006. struct rx_msdu_start *msdu_start =
  1007. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1008. uint32_t bw;
  1009. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  1010. return bw;
  1011. }
  1012. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  1013. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  1014. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  1015. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  1016. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  1017. /*
  1018. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  1019. * Interval from rx_msdu_start
  1020. *
  1021. * @buf: pointer to the start of RX PKT TLV header
  1022. * Return: uint32_t(reception_type)
  1023. */
  1024. static inline uint32_t
  1025. hal_rx_msdu_start_reception_type_get(uint8_t *buf)
  1026. {
  1027. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1028. struct rx_msdu_start *msdu_start =
  1029. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1030. uint32_t reception_type;
  1031. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  1032. return reception_type;
  1033. }
  1034. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  1035. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1036. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  1037. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  1038. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  1039. /**
  1040. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  1041. * from rx_msdu_start TLV
  1042. *
  1043. * @ buf: pointer to the start of RX PKT TLV headers
  1044. * Return: toeplitz hash
  1045. */
  1046. static inline uint32_t
  1047. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  1048. {
  1049. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1050. struct rx_msdu_start *msdu_start =
  1051. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1052. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  1053. }
  1054. /*
  1055. * Get qos_control_valid from RX_MPDU_START
  1056. */
  1057. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  1058. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1059. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  1060. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  1061. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  1062. static inline uint32_t
  1063. hal_rx_mpdu_start_mpdu_qos_control_valid_get(uint8_t *buf)
  1064. {
  1065. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1066. struct rx_mpdu_start *mpdu_start =
  1067. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1068. uint32_t qos_control_valid;
  1069. qos_control_valid = HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1070. &(mpdu_start->rx_mpdu_info_details));
  1071. return qos_control_valid;
  1072. }
  1073. /*
  1074. * Get tid from RX_MPDU_START
  1075. */
  1076. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  1077. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1078. RX_MPDU_INFO_3_TID_OFFSET)), \
  1079. RX_MPDU_INFO_3_TID_MASK, \
  1080. RX_MPDU_INFO_3_TID_LSB))
  1081. static inline uint32_t
  1082. hal_rx_mpdu_start_tid_get(uint8_t *buf)
  1083. {
  1084. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1085. struct rx_mpdu_start *mpdu_start =
  1086. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1087. uint32_t tid;
  1088. tid = HAL_RX_MPDU_INFO_TID_GET(
  1089. &(mpdu_start->rx_mpdu_info_details));
  1090. return tid;
  1091. }
  1092. /*
  1093. * Get SW peer id from RX_MPDU_START
  1094. */
  1095. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  1096. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  1097. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  1098. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  1099. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  1100. static inline uint32_t
  1101. hal_rx_mpdu_start_sw_peer_id_get(uint8_t *buf)
  1102. {
  1103. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1104. struct rx_mpdu_start *mpdu_start =
  1105. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1106. uint32_t sw_peer_id;
  1107. sw_peer_id = HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  1108. &(mpdu_start->rx_mpdu_info_details));
  1109. return sw_peer_id;
  1110. }
  1111. #if defined(WCSS_VERSION) && \
  1112. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1113. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1114. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1115. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1116. RX_MSDU_START_5_SGI_OFFSET)), \
  1117. RX_MSDU_START_5_SGI_MASK, \
  1118. RX_MSDU_START_5_SGI_LSB))
  1119. #else
  1120. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1121. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1122. RX_MSDU_START_6_SGI_OFFSET)), \
  1123. RX_MSDU_START_6_SGI_MASK, \
  1124. RX_MSDU_START_6_SGI_LSB))
  1125. #endif
  1126. /**
  1127. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1128. * Interval from rx_msdu_start TLV
  1129. *
  1130. * @buf: pointer to the start of RX PKT TLV headers
  1131. * Return: uint32_t(sgi)
  1132. */
  1133. static inline uint32_t
  1134. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1135. {
  1136. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1137. struct rx_msdu_start *msdu_start =
  1138. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1139. uint32_t sgi;
  1140. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1141. return sgi;
  1142. }
  1143. #if defined(WCSS_VERSION) && \
  1144. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1145. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1146. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1147. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1148. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1149. RX_MSDU_START_5_RATE_MCS_MASK, \
  1150. RX_MSDU_START_5_RATE_MCS_LSB))
  1151. #else
  1152. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1153. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1154. RX_MSDU_START_6_RATE_MCS_OFFSET)), \
  1155. RX_MSDU_START_6_RATE_MCS_MASK, \
  1156. RX_MSDU_START_6_RATE_MCS_LSB))
  1157. #endif
  1158. /**
  1159. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1160. * from rx_msdu_start TLV
  1161. *
  1162. * @buf: pointer to the start of RX PKT TLV headers
  1163. * Return: uint32_t(rate_mcs)
  1164. */
  1165. static inline uint32_t
  1166. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1167. {
  1168. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1169. struct rx_msdu_start *msdu_start =
  1170. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1171. uint32_t rate_mcs;
  1172. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1173. return rate_mcs;
  1174. }
  1175. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1176. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1177. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1178. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1179. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1180. /*
  1181. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1182. * packet from rx_attention
  1183. *
  1184. * @buf: pointer to the start of RX PKT TLV header
  1185. * Return: uint32_t(decryt status)
  1186. */
  1187. static inline uint32_t
  1188. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1189. {
  1190. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1191. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1192. uint32_t is_decrypt = 0;
  1193. uint32_t decrypt_status;
  1194. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1195. if (!decrypt_status)
  1196. is_decrypt = 1;
  1197. return is_decrypt;
  1198. }
  1199. /*
  1200. * Get key index from RX_MSDU_END
  1201. */
  1202. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1203. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1204. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1205. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1206. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1207. /*
  1208. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1209. * from rx_msdu_end
  1210. *
  1211. * @buf: pointer to the start of RX PKT TLV header
  1212. * Return: uint32_t(key id)
  1213. */
  1214. static inline uint32_t
  1215. hal_rx_msdu_get_keyid(uint8_t *buf)
  1216. {
  1217. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1218. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1219. uint32_t keyid_octet;
  1220. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1221. return keyid_octet & 0x3;
  1222. }
  1223. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1224. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1225. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1226. RX_MSDU_START_5_USER_RSSI_MASK, \
  1227. RX_MSDU_START_5_USER_RSSI_LSB))
  1228. /*
  1229. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1230. * from rx_msdu_start
  1231. *
  1232. * @buf: pointer to the start of RX PKT TLV header
  1233. * Return: uint32_t(rssi)
  1234. */
  1235. static inline uint32_t
  1236. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1237. {
  1238. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1239. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1240. uint32_t rssi;
  1241. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1242. return rssi;
  1243. }
  1244. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1245. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1246. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1247. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1248. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1249. /*
  1250. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1251. * from rx_msdu_start
  1252. *
  1253. * @buf: pointer to the start of RX PKT TLV header
  1254. * Return: uint32_t(frequency)
  1255. */
  1256. static inline uint32_t
  1257. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1258. {
  1259. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1260. struct rx_msdu_start *msdu_start =
  1261. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1262. uint32_t freq;
  1263. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1264. return freq;
  1265. }
  1266. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1267. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1268. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1269. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1270. RX_MSDU_START_5_PKT_TYPE_LSB))
  1271. /*
  1272. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1273. * from rx_msdu_start
  1274. *
  1275. * @buf: pointer to the start of RX PKT TLV header
  1276. * Return: uint32_t(pkt type)
  1277. */
  1278. static inline uint32_t
  1279. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1280. {
  1281. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1282. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1283. uint32_t pkt_type;
  1284. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1285. return pkt_type;
  1286. }
  1287. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  1288. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1289. RX_MSDU_START_5_NSS_OFFSET)), \
  1290. RX_MSDU_START_5_NSS_MASK, \
  1291. RX_MSDU_START_5_NSS_LSB))
  1292. /*
  1293. * hal_rx_msdu_start_nss_get(): API to get the NSS
  1294. * Interval from rx_msdu_start
  1295. *
  1296. * @buf: pointer to the start of RX PKT TLV header
  1297. * Return: uint32_t(nss)
  1298. */
  1299. #if !defined(QCA_WIFI_QCA6290_11AX)
  1300. static inline uint32_t
  1301. hal_rx_msdu_start_nss_get(uint8_t *buf)
  1302. {
  1303. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1304. struct rx_msdu_start *msdu_start =
  1305. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1306. uint32_t nss;
  1307. nss = HAL_RX_MSDU_START_NSS_GET(msdu_start);
  1308. return nss;
  1309. }
  1310. #else
  1311. #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start) \
  1312. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1313. RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
  1314. RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
  1315. RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
  1316. static inline uint32_t
  1317. hal_rx_msdu_start_nss_get(uint8_t *buf)
  1318. {
  1319. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1320. struct rx_msdu_start *msdu_start =
  1321. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1322. uint8_t mimo_ss_bitmap;
  1323. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  1324. return qdf_get_hweight8(mimo_ss_bitmap);
  1325. }
  1326. #endif
  1327. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  1328. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1329. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  1330. RX_MPDU_INFO_2_TO_DS_MASK, \
  1331. RX_MPDU_INFO_2_TO_DS_LSB))
  1332. /*
  1333. * hal_rx_mpdu_get_tods(): API to get the tods info
  1334. * from rx_mpdu_start
  1335. *
  1336. * @buf: pointer to the start of RX PKT TLV header
  1337. * Return: uint32_t(to_ds)
  1338. */
  1339. static inline uint32_t
  1340. hal_rx_mpdu_get_to_ds(uint8_t *buf)
  1341. {
  1342. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1343. struct rx_mpdu_start *mpdu_start =
  1344. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1345. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1346. uint32_t to_ds;
  1347. to_ds = HAL_RX_MPDU_GET_TODS(mpdu_info);
  1348. return to_ds;
  1349. }
  1350. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  1351. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1352. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  1353. RX_MPDU_INFO_2_FR_DS_MASK, \
  1354. RX_MPDU_INFO_2_FR_DS_LSB))
  1355. /*
  1356. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1357. * from rx_mpdu_start
  1358. *
  1359. * @buf: pointer to the start of RX PKT TLV header
  1360. * Return: uint32_t(fr_ds)
  1361. */
  1362. static inline uint32_t
  1363. hal_rx_mpdu_get_fr_ds(uint8_t *buf)
  1364. {
  1365. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1366. struct rx_mpdu_start *mpdu_start =
  1367. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1368. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1369. uint32_t fr_ds;
  1370. fr_ds = HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  1371. return fr_ds;
  1372. }
  1373. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  1374. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1375. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  1376. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  1377. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  1378. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  1379. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1380. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  1381. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  1382. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  1383. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  1384. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1385. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
  1386. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \
  1387. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
  1388. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  1389. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1390. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  1391. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  1392. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  1393. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  1394. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1395. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  1396. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  1397. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  1398. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  1399. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1400. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  1401. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  1402. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  1403. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  1404. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1405. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  1406. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  1407. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  1408. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  1409. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1410. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  1411. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  1412. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  1413. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  1414. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1415. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  1416. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  1417. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  1418. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  1419. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1420. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  1421. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  1422. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  1423. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  1424. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1425. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  1426. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  1427. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  1428. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  1429. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1430. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  1431. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  1432. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  1433. /*
  1434. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1435. *
  1436. * @buf: pointer to the start of RX PKT TLV headera
  1437. * @mac_addr: pointer to mac address
  1438. * Return: success/failure
  1439. */
  1440. static inline
  1441. QDF_STATUS hal_rx_mpdu_get_addr1(uint8_t *buf, uint8_t *mac_addr)
  1442. {
  1443. struct __attribute__((__packed__)) hal_addr1 {
  1444. uint32_t ad1_31_0;
  1445. uint16_t ad1_47_32;
  1446. };
  1447. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1448. struct rx_mpdu_start *mpdu_start =
  1449. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1450. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1451. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  1452. uint32_t mac_addr_ad1_valid;
  1453. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  1454. if (mac_addr_ad1_valid) {
  1455. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  1456. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  1457. return QDF_STATUS_SUCCESS;
  1458. }
  1459. return QDF_STATUS_E_FAILURE;
  1460. }
  1461. /*
  1462. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1463. * in the packet
  1464. *
  1465. * @buf: pointer to the start of RX PKT TLV header
  1466. * @mac_addr: pointer to mac address
  1467. * Return: success/failure
  1468. */
  1469. static inline
  1470. QDF_STATUS hal_rx_mpdu_get_addr2(uint8_t *buf, uint8_t *mac_addr)
  1471. {
  1472. struct __attribute__((__packed__)) hal_addr2 {
  1473. uint16_t ad2_15_0;
  1474. uint32_t ad2_47_16;
  1475. };
  1476. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1477. struct rx_mpdu_start *mpdu_start =
  1478. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1479. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1480. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  1481. uint32_t mac_addr_ad2_valid;
  1482. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  1483. if (mac_addr_ad2_valid) {
  1484. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  1485. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  1486. return QDF_STATUS_SUCCESS;
  1487. }
  1488. return QDF_STATUS_E_FAILURE;
  1489. }
  1490. /*
  1491. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1492. * in the packet
  1493. *
  1494. * @buf: pointer to the start of RX PKT TLV header
  1495. * @mac_addr: pointer to mac address
  1496. * Return: success/failure
  1497. */
  1498. static inline
  1499. QDF_STATUS hal_rx_mpdu_get_addr3(uint8_t *buf, uint8_t *mac_addr)
  1500. {
  1501. struct __attribute__((__packed__)) hal_addr3 {
  1502. uint32_t ad3_31_0;
  1503. uint16_t ad3_47_32;
  1504. };
  1505. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1506. struct rx_mpdu_start *mpdu_start =
  1507. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1508. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1509. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  1510. uint32_t mac_addr_ad3_valid;
  1511. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  1512. if (mac_addr_ad3_valid) {
  1513. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  1514. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  1515. return QDF_STATUS_SUCCESS;
  1516. }
  1517. return QDF_STATUS_E_FAILURE;
  1518. }
  1519. /*
  1520. * hal_rx_mpdu_get_addr4(): API to get address4 of the mpdu
  1521. * in the packet
  1522. *
  1523. * @buf: pointer to the start of RX PKT TLV header
  1524. * @mac_addr: pointer to mac address
  1525. * Return: success/failure
  1526. */
  1527. static inline
  1528. QDF_STATUS hal_rx_mpdu_get_addr4(uint8_t *buf, uint8_t *mac_addr)
  1529. {
  1530. struct __attribute__((__packed__)) hal_addr4 {
  1531. uint32_t ad4_31_0;
  1532. uint16_t ad4_47_32;
  1533. };
  1534. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1535. struct rx_mpdu_start *mpdu_start =
  1536. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1537. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1538. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  1539. uint32_t mac_addr_ad4_valid;
  1540. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  1541. if (mac_addr_ad4_valid) {
  1542. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  1543. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  1544. return QDF_STATUS_SUCCESS;
  1545. }
  1546. return QDF_STATUS_E_FAILURE;
  1547. }
  1548. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  1549. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1550. RX_MSDU_END_13_DA_IDX_OFFSET)), \
  1551. RX_MSDU_END_13_DA_IDX_MASK, \
  1552. RX_MSDU_END_13_DA_IDX_LSB))
  1553. /**
  1554. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1555. * from rx_msdu_end TLV
  1556. *
  1557. * @ buf: pointer to the start of RX PKT TLV headers
  1558. * Return: da index
  1559. */
  1560. static inline uint16_t
  1561. hal_rx_msdu_end_da_idx_get(uint8_t *buf)
  1562. {
  1563. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1564. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1565. uint16_t da_idx;
  1566. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1567. return da_idx;
  1568. }
  1569. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  1570. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1571. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  1572. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  1573. RX_MSDU_END_5_DA_IS_VALID_LSB))
  1574. /**
  1575. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1576. * from rx_msdu_end TLV
  1577. *
  1578. * @ buf: pointer to the start of RX PKT TLV headers
  1579. * Return: da_is_valid
  1580. */
  1581. static inline uint8_t
  1582. hal_rx_msdu_end_da_is_valid_get(uint8_t *buf)
  1583. {
  1584. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1585. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1586. uint8_t da_is_valid;
  1587. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  1588. return da_is_valid;
  1589. }
  1590. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  1591. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1592. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  1593. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  1594. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  1595. /**
  1596. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1597. * from rx_msdu_end TLV
  1598. *
  1599. * @ buf: pointer to the start of RX PKT TLV headers
  1600. * Return: da_is_mcbc
  1601. */
  1602. static inline uint8_t
  1603. hal_rx_msdu_end_da_is_mcbc_get(uint8_t *buf)
  1604. {
  1605. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1606. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1607. uint8_t da_is_mcbc;
  1608. da_is_mcbc = HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  1609. return da_is_mcbc;
  1610. }
  1611. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  1612. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1613. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  1614. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  1615. RX_MSDU_END_5_FIRST_MSDU_LSB))
  1616. /**
  1617. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1618. * from rx_msdu_end TLV
  1619. *
  1620. * @ buf: pointer to the start of RX PKT TLV headers
  1621. * Return: first_msdu
  1622. */
  1623. static inline uint8_t
  1624. hal_rx_msdu_end_first_msdu_get(uint8_t *buf)
  1625. {
  1626. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1627. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1628. uint8_t first_msdu;
  1629. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  1630. return first_msdu;
  1631. }
  1632. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  1633. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1634. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  1635. RX_MSDU_END_5_LAST_MSDU_MASK, \
  1636. RX_MSDU_END_5_LAST_MSDU_LSB))
  1637. /**
  1638. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1639. * from rx_msdu_end TLV
  1640. *
  1641. * @ buf: pointer to the start of RX PKT TLV headers
  1642. * Return: last_msdu
  1643. */
  1644. static inline uint8_t
  1645. hal_rx_msdu_end_last_msdu_get(uint8_t *buf)
  1646. {
  1647. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1648. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1649. uint8_t last_msdu;
  1650. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  1651. return last_msdu;
  1652. }
  1653. /*******************************************************************************
  1654. * RX ERROR APIS
  1655. ******************************************************************************/
  1656. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1657. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1658. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1659. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1660. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1661. /**
  1662. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1663. * from rx_mpdu_end TLV
  1664. *
  1665. * @buf: pointer to the start of RX PKT TLV headers
  1666. * Return: uint32_t(decrypt_err)
  1667. */
  1668. static inline uint32_t
  1669. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1670. {
  1671. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1672. struct rx_mpdu_end *mpdu_end =
  1673. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1674. uint32_t decrypt_err;
  1675. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1676. return decrypt_err;
  1677. }
  1678. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1679. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1680. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1681. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1682. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1683. /**
  1684. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1685. * from rx_mpdu_end TLV
  1686. *
  1687. * @buf: pointer to the start of RX PKT TLV headers
  1688. * Return: uint32_t(mic_err)
  1689. */
  1690. static inline uint32_t
  1691. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1692. {
  1693. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1694. struct rx_mpdu_end *mpdu_end =
  1695. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1696. uint32_t mic_err;
  1697. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1698. return mic_err;
  1699. }
  1700. /*******************************************************************************
  1701. * RX REO ERROR APIS
  1702. ******************************************************************************/
  1703. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  1704. ((struct rx_msdu_details *) \
  1705. _OFFSET_TO_BYTE_PTR((link_desc),\
  1706. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  1707. #define HAL_RX_NUM_MSDU_DESC 6
  1708. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1709. /* TODO: rework the structure */
  1710. struct hal_rx_msdu_list {
  1711. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1712. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1713. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1714. };
  1715. struct hal_buf_info {
  1716. uint64_t paddr;
  1717. uint32_t sw_cookie;
  1718. };
  1719. /* This special cookie value will be used to indicate FW allocated buffers
  1720. * received through RXDMA2SW ring for RXDMA WARs */
  1721. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1722. /**
  1723. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1724. * from the MSDU link descriptor
  1725. *
  1726. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1727. * MSDU link descriptor (struct rx_msdu_link)
  1728. *
  1729. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1730. *
  1731. * @num_msdus: Number of MSDUs in the MPDU
  1732. *
  1733. * Return: void
  1734. */
  1735. static inline void hal_rx_msdu_list_get(void *msdu_link_desc,
  1736. struct hal_rx_msdu_list *msdu_list, uint16_t *num_msdus)
  1737. {
  1738. struct rx_msdu_details *msdu_details;
  1739. struct rx_msdu_desc_info *msdu_desc_info;
  1740. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1741. int i;
  1742. msdu_details = HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link);
  1743. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1744. "[%s][%d] msdu_link=%pK msdu_details=%pK\n",
  1745. __func__, __LINE__, msdu_link, msdu_details);
  1746. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1747. /* num_msdus received in mpdu descriptor may be incorrect
  1748. * sometimes due to HW issue. Check msdu buffer address also */
  1749. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1750. &msdu_details[i].buffer_addr_info_details) == 0) {
  1751. /* set the last msdu bit in the prev msdu_desc_info */
  1752. msdu_desc_info =
  1753. HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[i - 1]);
  1754. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1755. break;
  1756. }
  1757. msdu_desc_info = HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[i]);
  1758. /* set first MSDU bit or the last MSDU bit */
  1759. if (!i)
  1760. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1761. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1762. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1763. msdu_list->msdu_info[i].msdu_flags =
  1764. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1765. msdu_list->msdu_info[i].msdu_len =
  1766. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1767. msdu_list->sw_cookie[i] =
  1768. HAL_RX_BUF_COOKIE_GET(
  1769. &msdu_details[i].buffer_addr_info_details);
  1770. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1771. &msdu_details[i].buffer_addr_info_details);
  1772. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1773. "[%s][%d] i=%d sw_cookie=%d\n",
  1774. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1775. }
  1776. *num_msdus = i;
  1777. }
  1778. /**
  1779. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  1780. * destination ring ID from the msdu desc info
  1781. *
  1782. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1783. * the current descriptor
  1784. *
  1785. * Return: dst_ind (REO destination ring ID)
  1786. */
  1787. static inline uint32_t
  1788. hal_rx_msdu_reo_dst_ind_get(void *msdu_link_desc)
  1789. {
  1790. struct rx_msdu_details *msdu_details;
  1791. struct rx_msdu_desc_info *msdu_desc_info;
  1792. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1793. uint32_t dst_ind;
  1794. msdu_details = HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link);
  1795. /* The first msdu in the link should exsist */
  1796. msdu_desc_info = HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[0]);
  1797. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1798. return dst_ind;
  1799. }
  1800. /**
  1801. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1802. * cookie from the REO destination ring element
  1803. *
  1804. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1805. * the current descriptor
  1806. * @ buf_info: structure to return the buffer information
  1807. * Return: void
  1808. */
  1809. static inline void hal_rx_reo_buf_paddr_get(void *rx_desc,
  1810. struct hal_buf_info *buf_info)
  1811. {
  1812. struct reo_destination_ring *reo_ring =
  1813. (struct reo_destination_ring *)rx_desc;
  1814. buf_info->paddr =
  1815. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1816. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1817. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1818. }
  1819. /**
  1820. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1821. *
  1822. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1823. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1824. * descriptor
  1825. */
  1826. enum hal_rx_reo_buf_type {
  1827. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1828. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1829. };
  1830. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1831. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1832. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1833. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1834. /**
  1835. * enum hal_reo_error_code: Error code describing the type of error detected
  1836. *
  1837. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1838. * REO_ENTRANCE ring is set to 0
  1839. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1840. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1841. * having been setup
  1842. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1843. * Retry bit set: duplicate frame
  1844. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1845. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1846. * received with 2K jump in SN
  1847. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1848. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1849. * with SN falling within the OOR window
  1850. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1851. * OOR window
  1852. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1853. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1854. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1855. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1856. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1857. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1858. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1859. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1860. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1861. * in the process of making updates to this descriptor
  1862. */
  1863. enum hal_reo_error_code {
  1864. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1865. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1866. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1867. HAL_REO_ERR_NON_BA_DUPLICATE,
  1868. HAL_REO_ERR_BA_DUPLICATE,
  1869. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1870. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1871. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1872. HAL_REO_ERR_BAR_FRAME_OOR,
  1873. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1874. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1875. HAL_REO_ERR_PN_CHECK_FAILED,
  1876. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1877. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1878. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1879. HAL_REO_ERR_MAX
  1880. };
  1881. /**
  1882. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1883. *
  1884. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1885. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1886. * overflow
  1887. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1888. * incomplete
  1889. * MPDU from the PHY
  1890. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1891. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1892. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1893. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1894. * encrypted but wasn’t
  1895. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1896. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1897. * the max allowed
  1898. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1899. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1900. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1901. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1902. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1903. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1904. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1905. */
  1906. enum hal_rxdma_error_code {
  1907. HAL_RXDMA_ERR_OVERFLOW = 0,
  1908. HAL_RXDMA_ERR_MPDU_LENGTH,
  1909. HAL_RXDMA_ERR_FCS,
  1910. HAL_RXDMA_ERR_DECRYPT,
  1911. HAL_RXDMA_ERR_TKIP_MIC,
  1912. HAL_RXDMA_ERR_UNENCRYPTED,
  1913. HAL_RXDMA_ERR_MSDU_LEN,
  1914. HAL_RXDMA_ERR_MSDU_LIMIT,
  1915. HAL_RXDMA_ERR_WIFI_PARSE,
  1916. HAL_RXDMA_ERR_AMSDU_PARSE,
  1917. HAL_RXDMA_ERR_SA_TIMEOUT,
  1918. HAL_RXDMA_ERR_DA_TIMEOUT,
  1919. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1920. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1921. HAL_RXDMA_ERR_WAR = 31,
  1922. HAL_RXDMA_ERR_MAX
  1923. };
  1924. /**
  1925. * HW BM action settings in WBM release ring
  1926. */
  1927. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1928. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1929. /**
  1930. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1931. * release of this buffer or descriptor
  1932. *
  1933. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1934. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1935. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1936. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1937. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1938. */
  1939. enum hal_rx_wbm_error_source {
  1940. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1941. HAL_RX_WBM_ERR_SRC_RXDMA,
  1942. HAL_RX_WBM_ERR_SRC_REO,
  1943. HAL_RX_WBM_ERR_SRC_FW,
  1944. HAL_RX_WBM_ERR_SRC_SW,
  1945. };
  1946. /**
  1947. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1948. * released
  1949. *
  1950. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1951. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1952. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1953. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1954. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1955. */
  1956. enum hal_rx_wbm_buf_type {
  1957. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1958. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1959. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1960. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1961. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1962. };
  1963. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1964. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1965. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1966. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1967. /**
  1968. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1969. * PN check failure
  1970. *
  1971. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1972. *
  1973. * Return: true: error caused by PN check, false: other error
  1974. */
  1975. static inline bool hal_rx_reo_is_pn_error(void *rx_desc)
  1976. {
  1977. struct reo_destination_ring *reo_desc =
  1978. (struct reo_destination_ring *)rx_desc;
  1979. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1980. HAL_REO_ERR_PN_CHECK_FAILED) |
  1981. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1982. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1983. true : false;
  1984. }
  1985. /**
  1986. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1987. * the sequence number
  1988. *
  1989. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1990. *
  1991. * Return: true: error caused by 2K jump, false: other error
  1992. */
  1993. static inline bool hal_rx_reo_is_2k_jump(void *rx_desc)
  1994. {
  1995. struct reo_destination_ring *reo_desc =
  1996. (struct reo_destination_ring *)rx_desc;
  1997. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1998. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1999. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  2000. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  2001. true : false;
  2002. }
  2003. /**
  2004. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  2005. *
  2006. * @ soc : HAL version of the SOC pointer
  2007. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  2008. * @ buf_addr_info : void pointer to the buffer_addr_info
  2009. * @ bm_action : put in IDLE list or release to MSDU_LIST
  2010. *
  2011. * Return: void
  2012. */
  2013. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  2014. static inline void hal_rx_msdu_link_desc_set(struct hal_soc *soc,
  2015. void *src_srng_desc, void *buf_addr_info,
  2016. uint8_t bm_action)
  2017. {
  2018. struct wbm_release_ring *wbm_rel_srng =
  2019. (struct wbm_release_ring *)src_srng_desc;
  2020. /* Structure copy !!! */
  2021. wbm_rel_srng->released_buff_or_desc_addr_info =
  2022. *((struct buffer_addr_info *)buf_addr_info);
  2023. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  2024. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  2025. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  2026. bm_action);
  2027. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  2028. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  2029. }
  2030. /*
  2031. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  2032. * REO entrance ring
  2033. *
  2034. * @ soc: HAL version of the SOC pointer
  2035. * @ pa: Physical address of the MSDU Link Descriptor
  2036. * @ cookie: SW cookie to get to the virtual address
  2037. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  2038. * to the error enabled REO queue
  2039. *
  2040. * Return: void
  2041. */
  2042. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  2043. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  2044. {
  2045. /* TODO */
  2046. }
  2047. /**
  2048. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  2049. * BUFFER_ADDR_INFO, give the RX descriptor
  2050. * (Assumption -- BUFFER_ADDR_INFO is the
  2051. * first field in the descriptor structure)
  2052. */
  2053. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) ((void *)(ring_desc))
  2054. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2055. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  2056. /**
  2057. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  2058. * from the BUFFER_ADDR_INFO structure
  2059. * given a REO destination ring descriptor.
  2060. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  2061. *
  2062. * Return: uint8_t (value of the return_buffer_manager)
  2063. */
  2064. static inline
  2065. uint8_t hal_rx_ret_buf_manager_get(void *ring_desc)
  2066. {
  2067. /*
  2068. * The following macro takes buf_addr_info as argument,
  2069. * but since buf_addr_info is the first field in ring_desc
  2070. * Hence the following call is OK
  2071. */
  2072. return HAL_RX_BUF_RBM_GET(ring_desc);
  2073. }
  2074. /*******************************************************************************
  2075. * RX WBM ERROR APIS
  2076. ******************************************************************************/
  2077. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2078. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  2079. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  2080. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  2081. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2082. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  2083. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  2084. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  2085. /**
  2086. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  2087. * the frame to this release ring
  2088. *
  2089. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  2090. * frame to this queue
  2091. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  2092. * received routing instructions. No error within REO was detected
  2093. */
  2094. enum hal_rx_wbm_reo_push_reason {
  2095. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  2096. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  2097. };
  2098. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2099. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  2100. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  2101. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  2102. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  2103. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  2104. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  2105. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  2106. /**
  2107. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  2108. * this release ring
  2109. *
  2110. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  2111. * this frame to this queue
  2112. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  2113. * per received routing instructions. No error within RXDMA was detected
  2114. */
  2115. enum hal_rx_wbm_rxdma_push_reason {
  2116. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  2117. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  2118. };
  2119. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  2120. (((*(((uint32_t *) wbm_desc) + \
  2121. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  2122. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  2123. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  2124. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  2125. (((*(((uint32_t *) wbm_desc) + \
  2126. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  2127. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  2128. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  2129. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  2130. (((*(((uint32_t *) wbm_desc) + \
  2131. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  2132. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  2133. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  2134. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  2135. (((*(((uint32_t *) wbm_desc) + \
  2136. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  2137. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  2138. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  2139. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  2140. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  2141. wbm_desc)->released_buff_or_desc_addr_info)
  2142. /**
  2143. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  2144. * humman readable format.
  2145. * @ rx_attn: pointer the rx_attention TLV in pkt.
  2146. * @ dbg_level: log level.
  2147. *
  2148. * Return: void
  2149. */
  2150. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  2151. uint8_t dbg_level)
  2152. {
  2153. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2154. "\n--------------------\n"
  2155. "rx_attention tlv \n"
  2156. "\n--------------------\n"
  2157. "rxpcu_mpdu_filter_in_category : %d\n"
  2158. "sw_frame_group_id : %d\n"
  2159. "reserved_0 : %d\n"
  2160. "phy_ppdu_id : %d\n"
  2161. "first_mpdu : %d\n"
  2162. "reserved_1a : %d\n"
  2163. "mcast_bcast : %d\n"
  2164. "ast_index_not_found : %d\n"
  2165. "ast_index_timeout : %d\n"
  2166. "power_mgmt : %d\n"
  2167. "non_qos : %d\n"
  2168. "null_data : %d\n"
  2169. "mgmt_type : %d\n"
  2170. "ctrl_type : %d\n"
  2171. "more_data : %d\n"
  2172. "eosp : %d\n"
  2173. "a_msdu_error : %d\n"
  2174. "fragment_flag : %d\n"
  2175. "order : %d\n"
  2176. "cce_match : %d\n"
  2177. "overflow_err : %d\n"
  2178. "msdu_length_err : %d\n"
  2179. "tcp_udp_chksum_fail : %d\n"
  2180. "ip_chksum_fail : %d\n"
  2181. "sa_idx_invalid : %d\n"
  2182. "da_idx_invalid : %d\n"
  2183. "reserved_1b : %d\n"
  2184. "rx_in_tx_decrypt_byp : %d\n"
  2185. "encrypt_required : %d\n"
  2186. "directed : %d\n"
  2187. "buffer_fragment : %d\n"
  2188. "mpdu_length_err : %d\n"
  2189. "tkip_mic_err : %d\n"
  2190. "decrypt_err : %d\n"
  2191. "unencrypted_frame_err : %d\n"
  2192. "fcs_err : %d\n"
  2193. "flow_idx_timeout : %d\n"
  2194. "flow_idx_invalid : %d\n"
  2195. "wifi_parser_error : %d\n"
  2196. "amsdu_parser_error : %d\n"
  2197. "sa_idx_timeout : %d\n"
  2198. "da_idx_timeout : %d\n"
  2199. "msdu_limit_error : %d\n"
  2200. "da_is_valid : %d\n"
  2201. "da_is_mcbc : %d\n"
  2202. "sa_is_valid : %d\n"
  2203. "decrypt_status_code : %d\n"
  2204. "rx_bitmap_not_updated : %d\n"
  2205. "reserved_2 : %d\n"
  2206. "msdu_done : %d\n",
  2207. rx_attn->rxpcu_mpdu_filter_in_category,
  2208. rx_attn->sw_frame_group_id,
  2209. rx_attn->reserved_0,
  2210. rx_attn->phy_ppdu_id,
  2211. rx_attn->first_mpdu,
  2212. rx_attn->reserved_1a,
  2213. rx_attn->mcast_bcast,
  2214. rx_attn->ast_index_not_found,
  2215. rx_attn->ast_index_timeout,
  2216. rx_attn->power_mgmt,
  2217. rx_attn->non_qos,
  2218. rx_attn->null_data,
  2219. rx_attn->mgmt_type,
  2220. rx_attn->ctrl_type,
  2221. rx_attn->more_data,
  2222. rx_attn->eosp,
  2223. rx_attn->a_msdu_error,
  2224. rx_attn->fragment_flag,
  2225. rx_attn->order,
  2226. rx_attn->cce_match,
  2227. rx_attn->overflow_err,
  2228. rx_attn->msdu_length_err,
  2229. rx_attn->tcp_udp_chksum_fail,
  2230. rx_attn->ip_chksum_fail,
  2231. rx_attn->sa_idx_invalid,
  2232. rx_attn->da_idx_invalid,
  2233. rx_attn->reserved_1b,
  2234. rx_attn->rx_in_tx_decrypt_byp,
  2235. rx_attn->encrypt_required,
  2236. rx_attn->directed,
  2237. rx_attn->buffer_fragment,
  2238. rx_attn->mpdu_length_err,
  2239. rx_attn->tkip_mic_err,
  2240. rx_attn->decrypt_err,
  2241. rx_attn->unencrypted_frame_err,
  2242. rx_attn->fcs_err,
  2243. rx_attn->flow_idx_timeout,
  2244. rx_attn->flow_idx_invalid,
  2245. rx_attn->wifi_parser_error,
  2246. rx_attn->amsdu_parser_error,
  2247. rx_attn->sa_idx_timeout,
  2248. rx_attn->da_idx_timeout,
  2249. rx_attn->msdu_limit_error,
  2250. rx_attn->da_is_valid,
  2251. rx_attn->da_is_mcbc,
  2252. rx_attn->sa_is_valid,
  2253. rx_attn->decrypt_status_code,
  2254. rx_attn->rx_bitmap_not_updated,
  2255. rx_attn->reserved_2,
  2256. rx_attn->msdu_done);
  2257. }
  2258. /**
  2259. * hal_rx_dump_mpdu_start_tlv: dump RX mpdu_start TLV in structured
  2260. * human readable format.
  2261. * @ mpdu_start: pointer the rx_attention TLV in pkt.
  2262. * @ dbg_level: log level.
  2263. *
  2264. * Return: void
  2265. */
  2266. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2267. uint8_t dbg_level)
  2268. {
  2269. struct rx_mpdu_info *mpdu_info =
  2270. (struct rx_mpdu_info *) &mpdu_start->rx_mpdu_info_details;
  2271. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2272. "\n--------------------\n"
  2273. "rx_mpdu_start tlv \n"
  2274. "--------------------\n"
  2275. "rxpcu_mpdu_filter_in_category: %d\n"
  2276. "sw_frame_group_id: %d\n"
  2277. "ndp_frame: %d\n"
  2278. "phy_err: %d\n"
  2279. "phy_err_during_mpdu_header: %d\n"
  2280. "protocol_version_err: %d\n"
  2281. "ast_based_lookup_valid: %d\n"
  2282. "phy_ppdu_id: %d\n"
  2283. "ast_index: %d\n"
  2284. "sw_peer_id: %d\n"
  2285. "mpdu_frame_control_valid: %d\n"
  2286. "mpdu_duration_valid: %d\n"
  2287. "mac_addr_ad1_valid: %d\n"
  2288. "mac_addr_ad2_valid: %d\n"
  2289. "mac_addr_ad3_valid: %d\n"
  2290. "mac_addr_ad4_valid: %d\n"
  2291. "mpdu_sequence_control_valid: %d\n"
  2292. "mpdu_qos_control_valid: %d\n"
  2293. "mpdu_ht_control_valid: %d\n"
  2294. "frame_encryption_info_valid: %d\n"
  2295. "fr_ds: %d\n"
  2296. "to_ds: %d\n"
  2297. "encrypted: %d\n"
  2298. "mpdu_retry: %d\n"
  2299. "mpdu_sequence_number: %d\n"
  2300. "epd_en: %d\n"
  2301. "all_frames_shall_be_encrypted: %d\n"
  2302. "encrypt_type: %d\n"
  2303. "mesh_sta: %d\n"
  2304. "bssid_hit: %d\n"
  2305. "bssid_number: %d\n"
  2306. "tid: %d\n"
  2307. "pn_31_0: %d\n"
  2308. "pn_63_32: %d\n"
  2309. "pn_95_64: %d\n"
  2310. "pn_127_96: %d\n"
  2311. "peer_meta_data: %d\n"
  2312. "rxpt_classify_info.reo_destination_indication: %d\n"
  2313. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %d\n"
  2314. "rx_reo_queue_desc_addr_31_0: %d\n"
  2315. "rx_reo_queue_desc_addr_39_32: %d\n"
  2316. "receive_queue_number: %d\n"
  2317. "pre_delim_err_warning: %d\n"
  2318. "first_delim_err: %d\n"
  2319. "key_id_octet: %d\n"
  2320. "new_peer_entry: %d\n"
  2321. "decrypt_needed: %d\n"
  2322. "decap_type: %d\n"
  2323. "rx_insert_vlan_c_tag_padding: %d\n"
  2324. "rx_insert_vlan_s_tag_padding: %d\n"
  2325. "strip_vlan_c_tag_decap: %d\n"
  2326. "strip_vlan_s_tag_decap: %d\n"
  2327. "pre_delim_count: %d\n"
  2328. "ampdu_flag: %d\n"
  2329. "bar_frame: %d\n"
  2330. "mpdu_length: %d\n"
  2331. "first_mpdu: %d\n"
  2332. "mcast_bcast: %d\n"
  2333. "ast_index_not_found: %d\n"
  2334. "ast_index_timeout: %d\n"
  2335. "power_mgmt: %d\n"
  2336. "non_qos: %d\n"
  2337. "null_data: %d\n"
  2338. "mgmt_type: %d\n"
  2339. "ctrl_type: %d\n"
  2340. "more_data: %d\n"
  2341. "eosp: %d\n"
  2342. "fragment_flag: %d\n"
  2343. "order: %d\n"
  2344. "u_apsd_trigger: %d\n"
  2345. "encrypt_required: %d\n"
  2346. "directed: %d\n"
  2347. "mpdu_frame_control_field: %d\n"
  2348. "mpdu_duration_field: %d\n"
  2349. "mac_addr_ad1_31_0: %d\n"
  2350. "mac_addr_ad1_47_32: %d\n"
  2351. "mac_addr_ad2_15_0: %d\n"
  2352. "mac_addr_ad2_47_16: %d\n"
  2353. "mac_addr_ad3_31_0: %d\n"
  2354. "mac_addr_ad3_47_32: %d\n"
  2355. "mpdu_sequence_control_field: %d\n"
  2356. "mac_addr_ad4_31_0: %d\n"
  2357. "mac_addr_ad4_47_32: %d\n"
  2358. "mpdu_qos_control_field: %d\n"
  2359. "mpdu_ht_control_field: %d\n",
  2360. mpdu_info->rxpcu_mpdu_filter_in_category,
  2361. mpdu_info->sw_frame_group_id,
  2362. mpdu_info->ndp_frame,
  2363. mpdu_info->phy_err,
  2364. mpdu_info->phy_err_during_mpdu_header,
  2365. mpdu_info->protocol_version_err,
  2366. mpdu_info->ast_based_lookup_valid,
  2367. mpdu_info->phy_ppdu_id,
  2368. mpdu_info->ast_index,
  2369. mpdu_info->sw_peer_id,
  2370. mpdu_info->mpdu_frame_control_valid,
  2371. mpdu_info->mpdu_duration_valid,
  2372. mpdu_info->mac_addr_ad1_valid,
  2373. mpdu_info->mac_addr_ad2_valid,
  2374. mpdu_info->mac_addr_ad3_valid,
  2375. mpdu_info->mac_addr_ad4_valid,
  2376. mpdu_info->mpdu_sequence_control_valid,
  2377. mpdu_info->mpdu_qos_control_valid,
  2378. mpdu_info->mpdu_ht_control_valid,
  2379. mpdu_info->frame_encryption_info_valid,
  2380. mpdu_info->fr_ds,
  2381. mpdu_info->to_ds,
  2382. mpdu_info->encrypted,
  2383. mpdu_info->mpdu_retry,
  2384. mpdu_info->mpdu_sequence_number,
  2385. mpdu_info->epd_en,
  2386. mpdu_info->all_frames_shall_be_encrypted,
  2387. mpdu_info->encrypt_type,
  2388. mpdu_info->mesh_sta,
  2389. mpdu_info->bssid_hit,
  2390. mpdu_info->bssid_number,
  2391. mpdu_info->tid,
  2392. mpdu_info->pn_31_0,
  2393. mpdu_info->pn_63_32,
  2394. mpdu_info->pn_95_64,
  2395. mpdu_info->pn_127_96,
  2396. mpdu_info->peer_meta_data,
  2397. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  2398. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  2399. mpdu_info->rx_reo_queue_desc_addr_31_0,
  2400. mpdu_info->rx_reo_queue_desc_addr_39_32,
  2401. mpdu_info->receive_queue_number,
  2402. mpdu_info->pre_delim_err_warning,
  2403. mpdu_info->first_delim_err,
  2404. mpdu_info->key_id_octet,
  2405. mpdu_info->new_peer_entry,
  2406. mpdu_info->decrypt_needed,
  2407. mpdu_info->decap_type,
  2408. mpdu_info->rx_insert_vlan_c_tag_padding,
  2409. mpdu_info->rx_insert_vlan_s_tag_padding,
  2410. mpdu_info->strip_vlan_c_tag_decap,
  2411. mpdu_info->strip_vlan_s_tag_decap,
  2412. mpdu_info->pre_delim_count,
  2413. mpdu_info->ampdu_flag,
  2414. mpdu_info->bar_frame,
  2415. mpdu_info->mpdu_length,
  2416. mpdu_info->first_mpdu,
  2417. mpdu_info->mcast_bcast,
  2418. mpdu_info->ast_index_not_found,
  2419. mpdu_info->ast_index_timeout,
  2420. mpdu_info->power_mgmt,
  2421. mpdu_info->non_qos,
  2422. mpdu_info->null_data,
  2423. mpdu_info->mgmt_type,
  2424. mpdu_info->ctrl_type,
  2425. mpdu_info->more_data,
  2426. mpdu_info->eosp,
  2427. mpdu_info->fragment_flag,
  2428. mpdu_info->order,
  2429. mpdu_info->u_apsd_trigger,
  2430. mpdu_info->encrypt_required,
  2431. mpdu_info->directed,
  2432. mpdu_info->mpdu_frame_control_field,
  2433. mpdu_info->mpdu_duration_field,
  2434. mpdu_info->mac_addr_ad1_31_0,
  2435. mpdu_info->mac_addr_ad1_47_32,
  2436. mpdu_info->mac_addr_ad2_15_0,
  2437. mpdu_info->mac_addr_ad2_47_16,
  2438. mpdu_info->mac_addr_ad3_31_0,
  2439. mpdu_info->mac_addr_ad3_47_32,
  2440. mpdu_info->mpdu_sequence_control_field,
  2441. mpdu_info->mac_addr_ad4_31_0,
  2442. mpdu_info->mac_addr_ad4_47_32,
  2443. mpdu_info->mpdu_qos_control_field,
  2444. mpdu_info->mpdu_ht_control_field);
  2445. }
  2446. /**
  2447. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2448. * human readable format.
  2449. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2450. * @ dbg_level: log level.
  2451. *
  2452. * Return: void
  2453. */
  2454. static void hal_rx_dump_msdu_start_tlv(struct rx_msdu_start *msdu_start,
  2455. uint8_t dbg_level)
  2456. {
  2457. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2458. "\n--------------------\n"
  2459. "rx_msdu_start tlv \n"
  2460. "--------------------\n"
  2461. "rxpcu_mpdu_filter_in_category: %d\n"
  2462. "sw_frame_group_id: %d\n"
  2463. "phy_ppdu_id: %d\n"
  2464. "msdu_length: %d\n"
  2465. "ipsec_esp: %d\n"
  2466. "l3_offset: %d\n"
  2467. "ipsec_ah: %d\n"
  2468. "l4_offset: %d\n"
  2469. "msdu_number: %d\n"
  2470. "decap_format: %d\n"
  2471. "ipv4_proto: %d\n"
  2472. "ipv6_proto: %d\n"
  2473. "tcp_proto: %d\n"
  2474. "udp_proto: %d\n"
  2475. "ip_frag: %d\n"
  2476. "tcp_only_ack: %d\n"
  2477. "da_is_bcast_mcast: %d\n"
  2478. "ip4_protocol_ip6_next_header: %d\n"
  2479. "toeplitz_hash_2_or_4: %d\n"
  2480. "flow_id_toeplitz: %d\n"
  2481. "user_rssi: %d\n"
  2482. "pkt_type: %d\n"
  2483. "stbc: %d\n"
  2484. "sgi: %d\n"
  2485. "rate_mcs: %d\n"
  2486. "receive_bandwidth: %d\n"
  2487. "reception_type: %d\n"
  2488. #if !defined(QCA_WIFI_QCA6290_11AX)
  2489. "toeplitz_hash: %d\n"
  2490. "nss: %d\n"
  2491. #endif
  2492. "ppdu_start_timestamp: %d\n"
  2493. "sw_phy_meta_data: %d\n",
  2494. msdu_start->rxpcu_mpdu_filter_in_category,
  2495. msdu_start->sw_frame_group_id,
  2496. msdu_start->phy_ppdu_id,
  2497. msdu_start->msdu_length,
  2498. msdu_start->ipsec_esp,
  2499. msdu_start->l3_offset,
  2500. msdu_start->ipsec_ah,
  2501. msdu_start->l4_offset,
  2502. msdu_start->msdu_number,
  2503. msdu_start->decap_format,
  2504. msdu_start->ipv4_proto,
  2505. msdu_start->ipv6_proto,
  2506. msdu_start->tcp_proto,
  2507. msdu_start->udp_proto,
  2508. msdu_start->ip_frag,
  2509. msdu_start->tcp_only_ack,
  2510. msdu_start->da_is_bcast_mcast,
  2511. msdu_start->ip4_protocol_ip6_next_header,
  2512. msdu_start->toeplitz_hash_2_or_4,
  2513. msdu_start->flow_id_toeplitz,
  2514. msdu_start->user_rssi,
  2515. msdu_start->pkt_type,
  2516. msdu_start->stbc,
  2517. msdu_start->sgi,
  2518. msdu_start->rate_mcs,
  2519. msdu_start->receive_bandwidth,
  2520. msdu_start->reception_type,
  2521. #if !defined(QCA_WIFI_QCA6290_11AX)
  2522. msdu_start->toeplitz_hash,
  2523. msdu_start->nss,
  2524. #endif
  2525. msdu_start->ppdu_start_timestamp,
  2526. msdu_start->sw_phy_meta_data);
  2527. }
  2528. /**
  2529. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2530. * human readable format.
  2531. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2532. * @ dbg_level: log level.
  2533. *
  2534. * Return: void
  2535. */
  2536. static inline void hal_rx_dump_msdu_end_tlv(struct rx_msdu_end *msdu_end,
  2537. uint8_t dbg_level)
  2538. {
  2539. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2540. "\n--------------------\n"
  2541. "rx_msdu_end tlv \n"
  2542. "--------------------\n"
  2543. "rxpcu_mpdu_filter_in_category: %d\n"
  2544. "sw_frame_group_id: %d\n"
  2545. "phy_ppdu_id: %d\n"
  2546. "ip_hdr_chksum: %d\n"
  2547. "tcp_udp_chksum: %d\n"
  2548. "key_id_octet: %d\n"
  2549. "cce_super_rule: %d\n"
  2550. "cce_classify_not_done_truncat: %d\n"
  2551. "cce_classify_not_done_cce_dis: %d\n"
  2552. "ext_wapi_pn_63_48: %d\n"
  2553. "ext_wapi_pn_95_64: %d\n"
  2554. "ext_wapi_pn_127_96: %d\n"
  2555. "reported_mpdu_length: %d\n"
  2556. "first_msdu: %d\n"
  2557. "last_msdu: %d\n"
  2558. "sa_idx_timeout: %d\n"
  2559. "da_idx_timeout: %d\n"
  2560. "msdu_limit_error: %d\n"
  2561. "flow_idx_timeout: %d\n"
  2562. "flow_idx_invalid: %d\n"
  2563. "wifi_parser_error: %d\n"
  2564. "amsdu_parser_error: %d\n"
  2565. "sa_is_valid: %d\n"
  2566. "da_is_valid: %d\n"
  2567. "da_is_mcbc: %d\n"
  2568. "l3_header_padding: %d\n"
  2569. "ipv6_options_crc: %d\n"
  2570. "tcp_seq_number: %d\n"
  2571. "tcp_ack_number: %d\n"
  2572. "tcp_flag: %d\n"
  2573. "lro_eligible: %d\n"
  2574. "window_size: %d\n"
  2575. "da_offset: %d\n"
  2576. "sa_offset: %d\n"
  2577. "da_offset_valid: %d\n"
  2578. "sa_offset_valid: %d\n"
  2579. "rule_indication_31_0: %d\n"
  2580. "rule_indication_63_32: %d\n"
  2581. "sa_idx: %d\n"
  2582. "da_idx: %d\n"
  2583. "msdu_drop: %d\n"
  2584. "reo_destination_indication: %d\n"
  2585. "flow_idx: %d\n"
  2586. "fse_metadata: %d\n"
  2587. "cce_metadata: %d\n"
  2588. "sa_sw_peer_id: %d\n",
  2589. msdu_end->rxpcu_mpdu_filter_in_category,
  2590. msdu_end->sw_frame_group_id,
  2591. msdu_end->phy_ppdu_id,
  2592. msdu_end->ip_hdr_chksum,
  2593. msdu_end->tcp_udp_chksum,
  2594. msdu_end->key_id_octet,
  2595. msdu_end->cce_super_rule,
  2596. msdu_end->cce_classify_not_done_truncate,
  2597. msdu_end->cce_classify_not_done_cce_dis,
  2598. msdu_end->ext_wapi_pn_63_48,
  2599. msdu_end->ext_wapi_pn_95_64,
  2600. msdu_end->ext_wapi_pn_127_96,
  2601. msdu_end->reported_mpdu_length,
  2602. msdu_end->first_msdu,
  2603. msdu_end->last_msdu,
  2604. msdu_end->sa_idx_timeout,
  2605. msdu_end->da_idx_timeout,
  2606. msdu_end->msdu_limit_error,
  2607. msdu_end->flow_idx_timeout,
  2608. msdu_end->flow_idx_invalid,
  2609. msdu_end->wifi_parser_error,
  2610. msdu_end->amsdu_parser_error,
  2611. msdu_end->sa_is_valid,
  2612. msdu_end->da_is_valid,
  2613. msdu_end->da_is_mcbc,
  2614. msdu_end->l3_header_padding,
  2615. msdu_end->ipv6_options_crc,
  2616. msdu_end->tcp_seq_number,
  2617. msdu_end->tcp_ack_number,
  2618. msdu_end->tcp_flag,
  2619. msdu_end->lro_eligible,
  2620. msdu_end->window_size,
  2621. msdu_end->da_offset,
  2622. msdu_end->sa_offset,
  2623. msdu_end->da_offset_valid,
  2624. msdu_end->sa_offset_valid,
  2625. msdu_end->rule_indication_31_0,
  2626. msdu_end->rule_indication_63_32,
  2627. msdu_end->sa_idx,
  2628. msdu_end->da_idx,
  2629. msdu_end->msdu_drop,
  2630. msdu_end->reo_destination_indication,
  2631. msdu_end->flow_idx,
  2632. msdu_end->fse_metadata,
  2633. msdu_end->cce_metadata,
  2634. msdu_end->sa_sw_peer_id);
  2635. }
  2636. /**
  2637. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2638. * human readable format.
  2639. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2640. * @ dbg_level: log level.
  2641. *
  2642. * Return: void
  2643. */
  2644. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2645. uint8_t dbg_level)
  2646. {
  2647. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2648. "\n--------------------\n"
  2649. "rx_mpdu_end tlv \n"
  2650. "--------------------\n"
  2651. "rxpcu_mpdu_filter_in_category: %d\n"
  2652. "sw_frame_group_id: %d\n"
  2653. "phy_ppdu_id: %d\n"
  2654. "unsup_ktype_short_frame: %d\n"
  2655. "rx_in_tx_decrypt_byp: %d\n"
  2656. "overflow_err: %d\n"
  2657. "mpdu_length_err: %d\n"
  2658. "tkip_mic_err: %d\n"
  2659. "decrypt_err: %d\n"
  2660. "unencrypted_frame_err: %d\n"
  2661. "pn_fields_contain_valid_info: %d\n"
  2662. "fcs_err: %d\n"
  2663. "msdu_length_err: %d\n"
  2664. "rxdma0_destination_ring: %d\n"
  2665. "rxdma1_destination_ring: %d\n"
  2666. "decrypt_status_code: %d\n"
  2667. "rx_bitmap_not_updated: %d\n",
  2668. mpdu_end->rxpcu_mpdu_filter_in_category,
  2669. mpdu_end->sw_frame_group_id,
  2670. mpdu_end->phy_ppdu_id,
  2671. mpdu_end->unsup_ktype_short_frame,
  2672. mpdu_end->rx_in_tx_decrypt_byp,
  2673. mpdu_end->overflow_err,
  2674. mpdu_end->mpdu_length_err,
  2675. mpdu_end->tkip_mic_err,
  2676. mpdu_end->decrypt_err,
  2677. mpdu_end->unencrypted_frame_err,
  2678. mpdu_end->pn_fields_contain_valid_info,
  2679. mpdu_end->fcs_err,
  2680. mpdu_end->msdu_length_err,
  2681. mpdu_end->rxdma0_destination_ring,
  2682. mpdu_end->rxdma1_destination_ring,
  2683. mpdu_end->decrypt_status_code,
  2684. mpdu_end->rx_bitmap_not_updated);
  2685. }
  2686. /**
  2687. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2688. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2689. * @ dbg_level: log level.
  2690. *
  2691. * Return: void
  2692. */
  2693. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_hdr_tlv *pkt_hdr_tlv,
  2694. uint8_t dbg_level)
  2695. {
  2696. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2697. "\n---------------\n"
  2698. "rx_pkt_hdr_tlv \n"
  2699. "---------------\n"
  2700. "phy_ppdu_id %d \n",
  2701. pkt_hdr_tlv->phy_ppdu_id);
  2702. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, dbg_level,
  2703. pkt_hdr_tlv->rx_pkt_hdr, 128);
  2704. }
  2705. /**
  2706. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2707. * RX TLVs
  2708. * @ buf: pointer the pkt buffer.
  2709. * @ dbg_level: log level.
  2710. *
  2711. * Return: void
  2712. */
  2713. static inline void hal_rx_dump_pkt_tlvs(uint8_t *buf, uint8_t dbg_level)
  2714. {
  2715. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *) buf;
  2716. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2717. struct rx_mpdu_start *mpdu_start =
  2718. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2719. struct rx_msdu_start *msdu_start =
  2720. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2721. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2722. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2723. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2724. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2725. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2726. hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2727. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2728. hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2729. hal_rx_dump_pkt_hdr_tlv(pkt_hdr_tlv, dbg_level);
  2730. }
  2731. /**
  2732. * hal_srng_ring_id_get: API to retrieve ring id from hal ring
  2733. * structure
  2734. * @hal_ring: pointer to hal_srng structure
  2735. *
  2736. * Return: ring_id
  2737. */
  2738. static inline uint8_t hal_srng_ring_id_get(void *hal_ring)
  2739. {
  2740. return ((struct hal_srng *)hal_ring)->ring_id;
  2741. }
  2742. /* Rx MSDU link pointer info */
  2743. struct hal_rx_msdu_link_ptr_info {
  2744. struct rx_msdu_link msdu_link;
  2745. struct hal_buf_info msdu_link_buf_info;
  2746. };
  2747. /**
  2748. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2749. *
  2750. * @nbuf: Pointer to data buffer field
  2751. * Returns: pointer to rx_pkt_tlvs
  2752. */
  2753. static inline
  2754. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2755. {
  2756. return (struct rx_pkt_tlvs *)rx_buf_start;
  2757. }
  2758. /**
  2759. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2760. *
  2761. * @pkt_tlvs: Pointer to pkt_tlvs
  2762. * Returns: pointer to rx_mpdu_info structure
  2763. */
  2764. static inline
  2765. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2766. {
  2767. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2768. }
  2769. /**
  2770. * hal_rx_get_rx_sequence(): Function to retrieve rx sequence number
  2771. *
  2772. * @nbuf: Network buffer
  2773. * Returns: rx sequence number
  2774. */
  2775. #define DOT11_SEQ_FRAG_MASK 0x000f
  2776. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2777. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  2778. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2779. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  2780. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  2781. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  2782. static inline
  2783. uint16_t hal_rx_get_rx_sequence(uint8_t *buf)
  2784. {
  2785. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2786. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2787. uint16_t seq_number = 0;
  2788. seq_number =
  2789. HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) >> 4;
  2790. /* Skip first 4-bits for fragment number */
  2791. return seq_number;
  2792. }
  2793. /**
  2794. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2795. *
  2796. * @nbuf: Network buffer
  2797. * Returns: rx fragment number
  2798. */
  2799. static inline
  2800. uint8_t hal_rx_get_rx_fragment_number(uint8_t *buf)
  2801. {
  2802. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2803. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2804. uint8_t frag_number = 0;
  2805. frag_number = HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  2806. DOT11_SEQ_FRAG_MASK;
  2807. /* Return first 4 bits as fragment number */
  2808. return frag_number;
  2809. }
  2810. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2811. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2812. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2813. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2814. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2815. /**
  2816. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2817. *
  2818. * @nbuf: Network buffer
  2819. * Returns: rx more fragment bit
  2820. */
  2821. static inline
  2822. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2823. {
  2824. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2825. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2826. uint16_t frame_ctrl = 0;
  2827. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2828. DOT11_FC1_MORE_FRAG_OFFSET;
  2829. /* more fragment bit if at offset bit 4 */
  2830. return frame_ctrl;
  2831. }
  2832. /**
  2833. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2834. *
  2835. * @nbuf: Network buffer
  2836. * Returns: rx more fragment bit
  2837. *
  2838. */
  2839. static inline
  2840. uint16_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2841. {
  2842. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2843. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2844. uint16_t frame_ctrl = 0;
  2845. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2846. return frame_ctrl;
  2847. }
  2848. /*
  2849. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2850. *
  2851. * @nbuf: Network buffer
  2852. * Returns: flag to indicate whether the nbuf has MC/BC address
  2853. */
  2854. static inline
  2855. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2856. {
  2857. uint8 *buf = qdf_nbuf_data(nbuf);
  2858. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2859. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2860. return rx_attn->mcast_bcast;
  2861. }
  2862. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  2863. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2864. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  2865. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  2866. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  2867. /*
  2868. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2869. *
  2870. * @nbuf: Network buffer
  2871. * Returns: value of sequence control valid field
  2872. */
  2873. static inline
  2874. uint8_t hal_rx_get_mpdu_sequence_control_valid(uint8_t *buf)
  2875. {
  2876. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2877. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2878. uint8_t seq_ctrl_valid = 0;
  2879. seq_ctrl_valid =
  2880. HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  2881. return seq_ctrl_valid;
  2882. }
  2883. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  2884. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2885. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  2886. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  2887. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  2888. /*
  2889. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2890. *
  2891. * @nbuf: Network buffer
  2892. * Returns: value of frame control valid field
  2893. */
  2894. static inline
  2895. uint8_t hal_rx_get_mpdu_frame_control_valid(uint8_t *buf)
  2896. {
  2897. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2898. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2899. uint8_t frm_ctrl_valid = 0;
  2900. frm_ctrl_valid =
  2901. HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  2902. return frm_ctrl_valid;
  2903. }
  2904. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  2905. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2906. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  2907. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  2908. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  2909. /*
  2910. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2911. *
  2912. * @nbuf: Network buffer
  2913. * Returns: value of mpdu 4th address valid field
  2914. */
  2915. static inline
  2916. bool hal_rx_get_mpdu_mac_ad4_valid(uint8_t *buf)
  2917. {
  2918. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2919. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2920. bool ad4_valid = 0;
  2921. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  2922. return ad4_valid;
  2923. }
  2924. /*
  2925. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2926. *
  2927. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2928. * Returns: None
  2929. */
  2930. static inline
  2931. void hal_rx_clear_mpdu_desc_info(
  2932. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2933. {
  2934. qdf_mem_zero(rx_mpdu_desc_info,
  2935. sizeof(*rx_mpdu_desc_info));
  2936. }
  2937. /*
  2938. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2939. *
  2940. * @msdu_link_ptr: HAL view of msdu link ptr
  2941. * @size: number of msdu link pointers
  2942. * Returns: None
  2943. */
  2944. static inline
  2945. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2946. int size)
  2947. {
  2948. qdf_mem_zero(msdu_link_ptr,
  2949. (sizeof(*msdu_link_ptr) * size));
  2950. }
  2951. /*
  2952. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2953. * @msdu_link_ptr: msdu link pointer
  2954. * @mpdu_desc_info: mpdu descriptor info
  2955. *
  2956. * Build a list of msdus using msdu link pointer. If the
  2957. * number of msdus are more, chain them together
  2958. *
  2959. * Returns: Number of processed msdus
  2960. */
  2961. static inline
  2962. int hal_rx_chain_msdu_links(qdf_nbuf_t msdu,
  2963. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2964. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2965. {
  2966. int j;
  2967. struct rx_msdu_link *msdu_link_ptr =
  2968. &msdu_link_ptr_info->msdu_link;
  2969. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2970. struct rx_msdu_details *msdu_details =
  2971. HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link_ptr);
  2972. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2973. struct rx_msdu_desc_info *msdu_desc_info;
  2974. uint8_t fragno, more_frag;
  2975. uint8_t *rx_desc_info;
  2976. struct hal_rx_msdu_list msdu_list;
  2977. for (j = 0; j < num_msdus; j++) {
  2978. msdu_desc_info =
  2979. HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[j]);
  2980. msdu_list.msdu_info[j].msdu_flags =
  2981. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2982. msdu_list.msdu_info[j].msdu_len =
  2983. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2984. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2985. &msdu_details[j].buffer_addr_info_details);
  2986. }
  2987. /* Chain msdu links together */
  2988. if (prev_msdu_link_ptr) {
  2989. /* 31-0 bits of the physical address */
  2990. prev_msdu_link_ptr->
  2991. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2992. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2993. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2994. /* 39-32 bits of the physical address */
  2995. prev_msdu_link_ptr->
  2996. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2997. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2998. >> 32) &&
  2999. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  3000. prev_msdu_link_ptr->
  3001. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  3002. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  3003. }
  3004. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  3005. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  3006. /* mark first and last MSDUs */
  3007. rx_desc_info = qdf_nbuf_data(msdu);
  3008. fragno = hal_rx_get_rx_fragment_number(rx_desc_info);
  3009. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  3010. /* TODO: create skb->fragslist[] */
  3011. if (more_frag == 0) {
  3012. msdu_list.msdu_info[num_msdus].msdu_flags |=
  3013. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  3014. } else if (fragno == 1) {
  3015. msdu_list.msdu_info[num_msdus].msdu_flags |=
  3016. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  3017. msdu_list.msdu_info[num_msdus].msdu_flags |=
  3018. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  3019. }
  3020. num_msdus++;
  3021. /* Number of MSDUs per mpdu descriptor is updated */
  3022. mpdu_desc_info->msdu_count += num_msdus;
  3023. } else {
  3024. num_msdus = 0;
  3025. prev_msdu_link_ptr = msdu_link_ptr;
  3026. }
  3027. return num_msdus;
  3028. }
  3029. /*
  3030. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  3031. *
  3032. * @ring_desc: HAL view of ring descriptor
  3033. * @mpdu_des_info: saved mpdu desc info
  3034. * @msdu_link_ptr: saved msdu link ptr
  3035. *
  3036. * API used explicitly for rx defrag to update ring desc with
  3037. * mpdu desc info and msdu link ptr before reinjecting the
  3038. * packet back to REO
  3039. *
  3040. * Returns: None
  3041. */
  3042. static inline
  3043. void hal_rx_defrag_update_src_ring_desc(void *ring_desc,
  3044. void *saved_mpdu_desc_info,
  3045. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  3046. {
  3047. struct reo_entrance_ring *reo_ent_ring;
  3048. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  3049. struct hal_buf_info buf_info;
  3050. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  3051. reo_ring_mpdu_desc_info = &reo_ent_ring->
  3052. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  3053. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  3054. sizeof(*reo_ring_mpdu_desc_info));
  3055. /*
  3056. * TODO: Check for additional fields that need configuration in
  3057. * reo_ring_mpdu_desc_info
  3058. */
  3059. /* Update msdu_link_ptr in the reo entrance ring */
  3060. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  3061. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  3062. buf_info.sw_cookie =
  3063. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  3064. }
  3065. /*
  3066. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  3067. *
  3068. * @msdu_link_desc_va: msdu link descriptor handle
  3069. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  3070. *
  3071. * API used to save msdu link information along with physical
  3072. * address. The API also copues the sw cookie.
  3073. *
  3074. * Returns: None
  3075. */
  3076. static inline
  3077. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  3078. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  3079. struct hal_buf_info *hbi)
  3080. {
  3081. struct rx_msdu_link *msdu_link_ptr =
  3082. (struct rx_msdu_link *)msdu_link_desc_va;
  3083. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  3084. sizeof(struct rx_msdu_link));
  3085. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  3086. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  3087. }
  3088. /*
  3089. * hal_rx_get_desc_len(): Returns rx descriptor length
  3090. *
  3091. * Returns the size of rx_pkt_tlvs which follows the
  3092. * data in the nbuf
  3093. *
  3094. * Returns: Length of rx descriptor
  3095. */
  3096. static inline
  3097. uint16_t hal_rx_get_desc_len(void)
  3098. {
  3099. return sizeof(struct rx_pkt_tlvs);
  3100. }
  3101. /*
  3102. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  3103. * reo_entrance_ring descriptor
  3104. *
  3105. * @reo_ent_desc: reo_entrance_ring descriptor
  3106. * Returns: value of rxdma_push_reason
  3107. */
  3108. static inline
  3109. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(void *reo_ent_desc)
  3110. {
  3111. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  3112. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  3113. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  3114. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  3115. }
  3116. /**
  3117. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  3118. * reo_entrance_ring descriptor
  3119. * @reo_ent_desc: reo_entrance_ring descriptor
  3120. * Return: value of rxdma_error_code
  3121. */
  3122. static inline
  3123. uint8_t hal_rx_reo_ent_rxdma_error_code_get(void *reo_ent_desc)
  3124. {
  3125. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  3126. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  3127. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  3128. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  3129. }
  3130. /**
  3131. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  3132. * save it to hal_wbm_err_desc_info structure passed by caller
  3133. * @wbm_desc: wbm ring descriptor
  3134. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  3135. * Return: void
  3136. */
  3137. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  3138. struct hal_wbm_err_desc_info *wbm_er_info)
  3139. {
  3140. wbm_er_info->wbm_err_src = HAL_RX_WBM_ERR_SRC_GET(wbm_desc);
  3141. wbm_er_info->reo_psh_rsn = HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc);
  3142. wbm_er_info->reo_err_code = HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc);
  3143. wbm_er_info->rxdma_psh_rsn = HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc);
  3144. wbm_er_info->rxdma_err_code = HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc);
  3145. }
  3146. /**
  3147. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  3148. * the reserved bytes of rx_tlv_hdr
  3149. * @buf: start of rx_tlv_hdr
  3150. * @wbm_er_info: hal_wbm_err_desc_info structure
  3151. * Return: void
  3152. */
  3153. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  3154. struct hal_wbm_err_desc_info *wbm_er_info)
  3155. {
  3156. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  3157. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  3158. sizeof(struct hal_wbm_err_desc_info));
  3159. }
  3160. /**
  3161. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  3162. * the reserved bytes of rx_tlv_hdr.
  3163. * @buf: start of rx_tlv_hdr
  3164. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  3165. * Return: void
  3166. */
  3167. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  3168. struct hal_wbm_err_desc_info *wbm_er_info)
  3169. {
  3170. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  3171. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  3172. sizeof(struct hal_wbm_err_desc_info));
  3173. }
  3174. #endif /* _HAL_RX_H */