msm_vidc_internal.h 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #ifndef _MSM_VIDC_INTERNAL_H_
  7. #define _MSM_VIDC_INTERNAL_H_
  8. #include <linux/version.h>
  9. #include <linux/bits.h>
  10. #include <linux/workqueue.h>
  11. #include <linux/spinlock.h>
  12. #include <linux/sync_file.h>
  13. #include <linux/dma-fence.h>
  14. #include <media/v4l2-dev.h>
  15. #include <media/v4l2-device.h>
  16. #include <media/v4l2-ioctl.h>
  17. #include <media/v4l2-event.h>
  18. #include <media/v4l2-ctrls.h>
  19. #include <media/v4l2-mem2mem.h>
  20. #include <media/videobuf2-core.h>
  21. #include <media/videobuf2-v4l2.h>
  22. struct msm_vidc_inst;
  23. /* TODO : remove once available in mainline kernel */
  24. #ifndef V4L2_MPEG_VIDEO_HEVC_PROFILE_MAIN_10_STILL_PICTURE
  25. #define V4L2_MPEG_VIDEO_HEVC_PROFILE_MAIN_10_STILL_PICTURE (3)
  26. #endif
  27. enum msm_vidc_blur_types {
  28. MSM_VIDC_BLUR_NONE = 0x0,
  29. MSM_VIDC_BLUR_EXTERNAL = 0x1,
  30. MSM_VIDC_BLUR_ADAPTIVE = 0x2,
  31. };
  32. /* various Metadata - encoder & decoder */
  33. enum msm_vidc_metadata_bits {
  34. MSM_VIDC_META_DISABLE = 0x0,
  35. MSM_VIDC_META_ENABLE = 0x1,
  36. MSM_VIDC_META_TX_INPUT = 0x2,
  37. MSM_VIDC_META_TX_OUTPUT = 0x4,
  38. MSM_VIDC_META_RX_INPUT = 0x8,
  39. MSM_VIDC_META_RX_OUTPUT = 0x10,
  40. MSM_VIDC_META_DYN_ENABLE = 0x20,
  41. MSM_VIDC_META_MAX = 0x40,
  42. };
  43. #define MSM_VIDC_METADATA_SIZE (4 * 4096) /* 16 KB */
  44. #define ENCODE_INPUT_METADATA_SIZE (512 * 4096) /* 2 MB */
  45. #define DECODE_INPUT_METADATA_SIZE MSM_VIDC_METADATA_SIZE
  46. #define MSM_VIDC_METADATA_DOLBY_RPU_SIZE (41 * 1024) /* 41 KB */
  47. #define MAX_NAME_LENGTH 128
  48. #define VENUS_VERSION_LENGTH 128
  49. #define MAX_MATRIX_COEFFS 9
  50. #define MAX_BIAS_COEFFS 3
  51. #define MAX_LIMIT_COEFFS 6
  52. #define MAX_DEBUGFS_NAME 50
  53. #define DEFAULT_HEIGHT 240
  54. #define DEFAULT_WIDTH 320
  55. #define DEFAULT_FPS 30
  56. #define MAXIMUM_VP9_FPS 60
  57. #define NRT_PRIORITY_OFFSET 2
  58. #define RT_DEC_DOWN_PRORITY_OFFSET 1
  59. #define MAX_SUPPORTED_INSTANCES 16
  60. #define DEFAULT_BSE_VPP_DELAY 2
  61. #define MAX_CAP_PARENTS 20
  62. #define MAX_CAP_CHILDREN 20
  63. #define DEFAULT_MAX_HOST_BUF_COUNT 64
  64. #define DEFAULT_MAX_HOST_BURST_BUF_COUNT 256
  65. #define BIT_DEPTH_8 (8 << 16 | 8)
  66. #define BIT_DEPTH_10 (10 << 16 | 10)
  67. #define CODED_FRAMES_PROGRESSIVE 0x0
  68. #define CODED_FRAMES_INTERLACE 0x1
  69. #define MAX_VP9D_INST_COUNT 6
  70. /* TODO: move below macros to waipio.c */
  71. #define MAX_ENH_LAYER_HB 3
  72. #define MAX_HEVC_VBR_ENH_LAYER_SLIDING_WINDOW 5
  73. #define MAX_HEVC_NON_VBR_ENH_LAYER_SLIDING_WINDOW 3
  74. #define MAX_AVC_ENH_LAYER_SLIDING_WINDOW 3
  75. #define MAX_AVC_ENH_LAYER_HYBRID_HP 5
  76. #define INVALID_DEFAULT_MARK_OR_USE_LTR -1
  77. #define MAX_SLICES_PER_FRAME 10
  78. #define MAX_SLICES_FRAME_RATE 60
  79. #define MAX_MB_SLICE_WIDTH 4096
  80. #define MAX_MB_SLICE_HEIGHT 2160
  81. #define MAX_BYTES_SLICE_WIDTH 1920
  82. #define MAX_BYTES_SLICE_HEIGHT 1088
  83. #define MIN_HEVC_SLICE_WIDTH 384
  84. #define MIN_AVC_SLICE_WIDTH 192
  85. #define MIN_SLICE_HEIGHT 128
  86. #define MAX_BITRATE_BOOST 25
  87. #define MAX_SUPPORTED_MIN_QUALITY 70
  88. #define MIN_CHROMA_QP_OFFSET -12
  89. #define MAX_CHROMA_QP_OFFSET 0
  90. #define MIN_QP_10BIT -11
  91. #define MIN_QP_8BIT 1
  92. #define INVALID_FD -1
  93. #define INVALID_CLIENT_ID -1
  94. #define MAX_ENCODING_REFERNCE_FRAMES 7
  95. #define MAX_LTR_FRAME_COUNT_5 5
  96. #define MAX_LTR_FRAME_COUNT_2 2
  97. #define MAX_ENC_RING_BUF_COUNT 5 /* to be tuned */
  98. #define MAX_TRANSCODING_STATS_FRAME_RATE 60
  99. #define MAX_TRANSCODING_STATS_WIDTH 4096
  100. #define MAX_TRANSCODING_STATS_HEIGHT 2304
  101. #define DCVS_WINDOW 16
  102. #define ENC_FPS_WINDOW 3
  103. #define DEC_FPS_WINDOW 10
  104. #define INPUT_TIMER_LIST_SIZE 30
  105. #define DEFAULT_COMPLEXITY 50
  106. #define INPUT_MPLANE V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE
  107. #define OUTPUT_MPLANE V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE
  108. #define INPUT_META_PLANE V4L2_BUF_TYPE_META_OUTPUT
  109. #define OUTPUT_META_PLANE V4L2_BUF_TYPE_META_CAPTURE
  110. #define VIDC_IFACEQ_MAX_PKT_SIZE 1024
  111. #define VIDC_IFACEQ_MED_PKT_SIZE 768
  112. #define VIDC_IFACEQ_MIN_PKT_SIZE 8
  113. #define VIDC_IFACEQ_VAR_SMALL_PKT_SIZE 100
  114. #define VIDC_IFACEQ_VAR_LARGE_PKT_SIZE 512
  115. #define VIDC_IFACEQ_VAR_HUGE_PKT_SIZE (1024*4)
  116. #define NUM_MBS_PER_SEC(__height, __width, __fps) \
  117. (NUM_MBS_PER_FRAME(__height, __width) * __fps)
  118. #define NUM_MBS_PER_FRAME(__height, __width) \
  119. ((ALIGN(__height, 16) / 16) * (ALIGN(__width, 16) / 16))
  120. #ifdef V4L2_CTRL_CLASS_CODEC
  121. #define IS_PRIV_CTRL(idx) ( \
  122. (V4L2_CTRL_ID2WHICH(idx) == V4L2_CTRL_CLASS_CODEC) && \
  123. V4L2_CTRL_DRIVER_PRIV(idx))
  124. #else
  125. #define IS_PRIV_CTRL(idx) ( \
  126. (V4L2_CTRL_ID2WHICH(idx) == V4L2_CTRL_CLASS_MPEG) && \
  127. V4L2_CTRL_DRIVER_PRIV(idx))
  128. #endif
  129. #define BUFFER_ALIGNMENT_SIZE(x) x
  130. #define NUM_MBS_360P (((480 + 15) >> 4) * ((360 + 15) >> 4))
  131. #define NUM_MBS_720P (((1280 + 15) >> 4) * ((720 + 15) >> 4))
  132. #define NUM_MBS_4k (((4096 + 15) >> 4) * ((2304 + 15) >> 4))
  133. #define MB_SIZE_IN_PIXEL (16 * 16)
  134. #define DB_H264_DISABLE_SLICE_BOUNDARY \
  135. V4L2_MPEG_VIDEO_H264_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  136. #define DB_HEVC_DISABLE_SLICE_BOUNDARY \
  137. V4L2_MPEG_VIDEO_HEVC_LOOP_FILTER_MODE_DISABLED_AT_SLICE_BOUNDARY
  138. /*
  139. * Convert Q16 number into Integer and Fractional part upto 2 places.
  140. * Ex : 105752 / 65536 = 1.61; 1.61 in Q16 = 105752;
  141. * Integer part = 105752 / 65536 = 1;
  142. * Reminder = 105752 * 0xFFFF = 40216; Last 16 bits.
  143. * Fractional part = 40216 * 100 / 65536 = 61;
  144. * Now convert to FP(1, 61, 100).
  145. */
  146. #define Q16_INT(q) ((q) >> 16)
  147. #define Q16_FRAC(q) ((((q) & 0xFFFF) * 100) >> 16)
  148. /* define timeout values */
  149. #define HW_RESPONSE_TIMEOUT_VALUE (1000)
  150. #define SW_PC_DELAY_VALUE (HW_RESPONSE_TIMEOUT_VALUE + 500)
  151. #define FW_UNLOAD_DELAY_VALUE (SW_PC_DELAY_VALUE + 1500)
  152. #define MAX_MAP_OUTPUT_COUNT 64
  153. #define MAX_DPB_COUNT 32
  154. /*
  155. * max dpb count in firmware = 16
  156. * each dpb: 4 words - <base_address, addr_offset, data_offset>
  157. * dpb list array size = 16 * 4
  158. * dpb payload size = 16 * 4 * 4
  159. */
  160. #define MAX_DPB_LIST_ARRAY_SIZE (16 * 4)
  161. #define MAX_DPB_LIST_PAYLOAD_SIZE (16 * 4 * 4)
  162. #define GENERATE_ENUM(ENUM) ENUM,
  163. #define GENERATE_STRING(STRING) (#STRING),
  164. /* append MSM_VIDC_ to prepare enum */
  165. #define GENERATE_MSM_VIDC_ENUM(ENUM) MSM_VIDC_##ENUM,
  166. /* append MSM_VIDC_BUF_ to prepare enum */
  167. #define GENERATE_MSM_VIDC_BUF_ENUM(ENUM) MSM_VIDC_BUF_##ENUM,
  168. /**
  169. * msm_vidc_prepare_dependency_list() api will prepare caps_list by looping over
  170. * enums(msm_vidc_inst_capability_type) from 0 to INST_CAP_MAX and arranges the
  171. * node in such a way that parents willbe at the front and dependent children
  172. * in the back.
  173. *
  174. * caps_list preparation may become CPU intensive task, so to save CPU cycles,
  175. * organize enum in proper order(leaf caps at the beginning and dependent parent caps
  176. * at back), so that during caps_list preparation num CPU cycles spent will reduce.
  177. *
  178. * Note: It will work, if enum kept at different places, but not efficient.
  179. *
  180. * - place all metadata cap(META_*) af the front.
  181. * - place all leaf(no child) enums before PROFILE cap.
  182. * - place all intermittent(having both parent and child) enums before FRAME_WIDTH cap.
  183. * - place all root(no parent) enums before INST_CAP_MAX cap.
  184. */
  185. #define FOREACH_CAP(CAP) { \
  186. CAP(INST_CAP_NONE) \
  187. CAP(META_SEQ_HDR_NAL) \
  188. CAP(META_BITSTREAM_RESOLUTION) \
  189. CAP(META_CROP_OFFSETS) \
  190. CAP(META_DPB_MISR) \
  191. CAP(META_OPB_MISR) \
  192. CAP(META_INTERLACE) \
  193. CAP(META_OUTBUF_FENCE) \
  194. CAP(META_LTR_MARK_USE) \
  195. CAP(META_TIMESTAMP) \
  196. CAP(META_CONCEALED_MB_CNT) \
  197. CAP(META_HIST_INFO) \
  198. CAP(META_PICTURE_TYPE) \
  199. CAP(META_SEI_MASTERING_DISP) \
  200. CAP(META_SEI_CLL) \
  201. CAP(META_HDR10PLUS) \
  202. CAP(META_BUF_TAG) \
  203. CAP(META_DPB_TAG_LIST) \
  204. CAP(META_SUBFRAME_OUTPUT) \
  205. CAP(META_ENC_QP_METADATA) \
  206. CAP(META_DEC_QP_METADATA) \
  207. CAP(META_MAX_NUM_REORDER_FRAMES) \
  208. CAP(META_EVA_STATS) \
  209. CAP(META_ROI_INFO) \
  210. CAP(META_SALIENCY_INFO) \
  211. CAP(META_TRANSCODING_STAT_INFO) \
  212. CAP(META_DOLBY_RPU) \
  213. CAP(MIN_FRAME_QP) \
  214. CAP(MAX_FRAME_QP) \
  215. CAP(I_FRAME_QP) \
  216. CAP(P_FRAME_QP) \
  217. CAP(B_FRAME_QP) \
  218. CAP(TIME_DELTA_BASED_RC) \
  219. CAP(CONSTANT_QUALITY) \
  220. CAP(VBV_DELAY) \
  221. CAP(PEAK_BITRATE) \
  222. CAP(ENTROPY_MODE) \
  223. CAP(TRANSFORM_8X8) \
  224. CAP(STAGE) \
  225. CAP(LTR_COUNT) \
  226. CAP(IR_PERIOD) \
  227. CAP(BITRATE_BOOST) \
  228. CAP(BLUR_RESOLUTION) \
  229. CAP(OUTPUT_ORDER) \
  230. CAP(INPUT_BUF_HOST_MAX_COUNT) \
  231. CAP(OUTPUT_BUF_HOST_MAX_COUNT) \
  232. CAP(DELIVERY_MODE) \
  233. CAP(VUI_TIMING_INFO) \
  234. CAP(SLICE_DECODE) \
  235. CAP(PROFILE) \
  236. CAP(ENH_LAYER_COUNT) \
  237. CAP(BIT_RATE) \
  238. CAP(LOWLATENCY_MODE) \
  239. CAP(GOP_SIZE) \
  240. CAP(B_FRAME) \
  241. CAP(ALL_INTRA) \
  242. CAP(MIN_QUALITY) \
  243. CAP(CONTENT_ADAPTIVE_CODING) \
  244. CAP(BLUR_TYPES) \
  245. CAP(REQUEST_PREPROCESS) \
  246. CAP(SLICE_MODE) \
  247. CAP(FRAME_WIDTH) \
  248. CAP(LOSSLESS_FRAME_WIDTH) \
  249. CAP(SECURE_FRAME_WIDTH) \
  250. CAP(FRAME_HEIGHT) \
  251. CAP(LOSSLESS_FRAME_HEIGHT) \
  252. CAP(SECURE_FRAME_HEIGHT) \
  253. CAP(PIX_FMTS) \
  254. CAP(MIN_BUFFERS_INPUT) \
  255. CAP(MIN_BUFFERS_OUTPUT) \
  256. CAP(MBPF) \
  257. CAP(BATCH_MBPF) \
  258. CAP(BATCH_FPS) \
  259. CAP(LOSSLESS_MBPF) \
  260. CAP(SECURE_MBPF) \
  261. CAP(FRAME_RATE) \
  262. CAP(OPERATING_RATE) \
  263. CAP(INPUT_RATE) \
  264. CAP(TIMESTAMP_RATE) \
  265. CAP(SCALE_FACTOR) \
  266. CAP(MB_CYCLES_VSP) \
  267. CAP(MB_CYCLES_VPP) \
  268. CAP(MB_CYCLES_LP) \
  269. CAP(MB_CYCLES_FW) \
  270. CAP(MB_CYCLES_FW_VPP) \
  271. CAP(ENC_RING_BUFFER_COUNT) \
  272. CAP(CLIENT_ID) \
  273. CAP(SECURE_MODE) \
  274. CAP(FENCE_ID) \
  275. CAP(FENCE_FD) \
  276. CAP(TS_REORDER) \
  277. CAP(HFLIP) \
  278. CAP(VFLIP) \
  279. CAP(ROTATION) \
  280. CAP(SUPER_FRAME) \
  281. CAP(HEADER_MODE) \
  282. CAP(PREPEND_SPSPPS_TO_IDR) \
  283. CAP(WITHOUT_STARTCODE) \
  284. CAP(NAL_LENGTH_FIELD) \
  285. CAP(REQUEST_I_FRAME) \
  286. CAP(BITRATE_MODE) \
  287. CAP(LOSSLESS) \
  288. CAP(FRAME_SKIP_MODE) \
  289. CAP(FRAME_RC_ENABLE) \
  290. CAP(GOP_CLOSURE) \
  291. CAP(CSC) \
  292. CAP(CSC_CUSTOM_MATRIX) \
  293. CAP(USE_LTR) \
  294. CAP(MARK_LTR) \
  295. CAP(BASELAYER_PRIORITY) \
  296. CAP(IR_TYPE) \
  297. CAP(AU_DELIMITER) \
  298. CAP(GRID) \
  299. CAP(I_FRAME_MIN_QP) \
  300. CAP(P_FRAME_MIN_QP) \
  301. CAP(B_FRAME_MIN_QP) \
  302. CAP(I_FRAME_MAX_QP) \
  303. CAP(P_FRAME_MAX_QP) \
  304. CAP(B_FRAME_MAX_QP) \
  305. CAP(LAYER_TYPE) \
  306. CAP(LAYER_ENABLE) \
  307. CAP(L0_BR) \
  308. CAP(L1_BR) \
  309. CAP(L2_BR) \
  310. CAP(L3_BR) \
  311. CAP(L4_BR) \
  312. CAP(L5_BR) \
  313. CAP(LEVEL) \
  314. CAP(HEVC_TIER) \
  315. CAP(AV1_TIER) \
  316. CAP(DISPLAY_DELAY_ENABLE) \
  317. CAP(DISPLAY_DELAY) \
  318. CAP(CONCEAL_COLOR_8BIT) \
  319. CAP(CONCEAL_COLOR_10BIT) \
  320. CAP(LF_MODE) \
  321. CAP(LF_ALPHA) \
  322. CAP(LF_BETA) \
  323. CAP(SLICE_MAX_BYTES) \
  324. CAP(SLICE_MAX_MB) \
  325. CAP(MB_RC) \
  326. CAP(CHROMA_QP_INDEX_OFFSET) \
  327. CAP(PIPE) \
  328. CAP(POC) \
  329. CAP(CODED_FRAMES) \
  330. CAP(BIT_DEPTH) \
  331. CAP(CODEC_CONFIG) \
  332. CAP(BITSTREAM_SIZE_OVERWRITE) \
  333. CAP(THUMBNAIL_MODE) \
  334. CAP(DEFAULT_HEADER) \
  335. CAP(RAP_FRAME) \
  336. CAP(SEQ_CHANGE_AT_SYNC_FRAME) \
  337. CAP(QUALITY_MODE) \
  338. CAP(PRIORITY) \
  339. CAP(FIRMWARE_PRIORITY_OFFSET) \
  340. CAP(CRITICAL_PRIORITY) \
  341. CAP(RESERVE_DURATION) \
  342. CAP(DPB_LIST) \
  343. CAP(FILM_GRAIN) \
  344. CAP(SUPER_BLOCK) \
  345. CAP(DRAP) \
  346. CAP(ENC_IP_CR) \
  347. CAP(COMPLEXITY) \
  348. CAP(CABAC_MAX_BITRATE) \
  349. CAP(CAVLC_MAX_BITRATE) \
  350. CAP(ALLINTRA_MAX_BITRATE) \
  351. CAP(LOWLATENCY_MAX_BITRATE) \
  352. CAP(LAST_FLAG_EVENT_ENABLE) \
  353. CAP(NUM_COMV) \
  354. CAP(SIGNAL_COLOR_INFO) \
  355. CAP(INST_CAP_MAX) \
  356. }
  357. #define FOREACH_BUF_TYPE(BUF_TYPE) { \
  358. BUF_TYPE(NONE) \
  359. BUF_TYPE(INPUT) \
  360. BUF_TYPE(OUTPUT) \
  361. BUF_TYPE(INPUT_META) \
  362. BUF_TYPE(OUTPUT_META) \
  363. BUF_TYPE(READ_ONLY) \
  364. BUF_TYPE(INTERFACE_QUEUE) \
  365. BUF_TYPE(BIN) \
  366. BUF_TYPE(ARP) \
  367. BUF_TYPE(COMV) \
  368. BUF_TYPE(NON_COMV) \
  369. BUF_TYPE(LINE) \
  370. BUF_TYPE(DPB) \
  371. BUF_TYPE(PERSIST) \
  372. BUF_TYPE(VPSS) \
  373. BUF_TYPE(PARTIAL_DATA) \
  374. }
  375. #define FOREACH_ALLOW(ALLOW) { \
  376. ALLOW(MSM_VIDC_DISALLOW) \
  377. ALLOW(MSM_VIDC_ALLOW) \
  378. ALLOW(MSM_VIDC_DEFER) \
  379. ALLOW(MSM_VIDC_DISCARD) \
  380. ALLOW(MSM_VIDC_IGNORE) \
  381. }
  382. enum msm_vidc_domain_type {
  383. MSM_VIDC_ENCODER = BIT(0),
  384. MSM_VIDC_DECODER = BIT(1),
  385. };
  386. enum msm_vidc_codec_type {
  387. MSM_VIDC_H264 = BIT(0),
  388. MSM_VIDC_HEVC = BIT(1),
  389. MSM_VIDC_VP9 = BIT(2),
  390. MSM_VIDC_HEIC = BIT(3),
  391. MSM_VIDC_AV1 = BIT(4),
  392. };
  393. enum msm_vidc_colorformat_type {
  394. MSM_VIDC_FMT_NONE = 0,
  395. MSM_VIDC_FMT_NV12C = BIT(0),
  396. MSM_VIDC_FMT_NV12 = BIT(1),
  397. MSM_VIDC_FMT_NV21 = BIT(2),
  398. MSM_VIDC_FMT_TP10C = BIT(3),
  399. MSM_VIDC_FMT_P010 = BIT(4),
  400. MSM_VIDC_FMT_RGBA8888C = BIT(5),
  401. MSM_VIDC_FMT_RGBA8888 = BIT(6),
  402. MSM_VIDC_FMT_META = BIT(31),
  403. };
  404. enum msm_vidc_buffer_type FOREACH_BUF_TYPE(GENERATE_MSM_VIDC_BUF_ENUM);
  405. /* always match with v4l2 flags V4L2_BUF_FLAG_* */
  406. enum msm_vidc_buffer_flags {
  407. MSM_VIDC_BUF_FLAG_KEYFRAME = 0x00000008,
  408. MSM_VIDC_BUF_FLAG_PFRAME = 0x00000010,
  409. MSM_VIDC_BUF_FLAG_BFRAME = 0x00000020,
  410. MSM_VIDC_BUF_FLAG_ERROR = 0x00000040,
  411. MSM_VIDC_BUF_FLAG_LAST = 0x00100000,
  412. /* codec config is a vendor specific flag */
  413. MSM_VIDC_BUF_FLAG_CODECCONFIG = 0x01000000,
  414. /* sub frame is a vendor specific flag */
  415. MSM_VIDC_BUF_FLAG_SUBFRAME = 0x02000000,
  416. };
  417. enum msm_vidc_buffer_attributes {
  418. MSM_VIDC_ATTR_DEFERRED = BIT(0),
  419. MSM_VIDC_ATTR_READ_ONLY = BIT(1),
  420. MSM_VIDC_ATTR_PENDING_RELEASE = BIT(2),
  421. MSM_VIDC_ATTR_QUEUED = BIT(3),
  422. MSM_VIDC_ATTR_DEQUEUED = BIT(4),
  423. MSM_VIDC_ATTR_BUFFER_DONE = BIT(5),
  424. };
  425. enum msm_vidc_buffer_region {
  426. MSM_VIDC_REGION_NONE = 0,
  427. MSM_VIDC_NON_SECURE,
  428. MSM_VIDC_NON_SECURE_PIXEL,
  429. MSM_VIDC_SECURE_PIXEL,
  430. MSM_VIDC_SECURE_NONPIXEL,
  431. MSM_VIDC_SECURE_BITSTREAM,
  432. MSM_VIDC_REGION_MAX,
  433. };
  434. enum msm_vidc_device_region {
  435. MSM_VIDC_DEVICE_REGION_NONE = 0,
  436. MSM_VIDC_AON,
  437. MSM_VIDC_PROTOCOL_FENCE_CLIENT_VPU,
  438. MSM_VIDC_QTIMER,
  439. MSM_VIDC_DEVICE_REGION_MAX,
  440. };
  441. enum msm_vidc_port_type {
  442. INPUT_PORT = 0,
  443. OUTPUT_PORT,
  444. INPUT_META_PORT,
  445. OUTPUT_META_PORT,
  446. PORT_NONE,
  447. MAX_PORT,
  448. };
  449. enum msm_vidc_stage_type {
  450. MSM_VIDC_STAGE_NONE = 0,
  451. MSM_VIDC_STAGE_1 = 1,
  452. MSM_VIDC_STAGE_2 = 2,
  453. };
  454. enum msm_vidc_pipe_type {
  455. MSM_VIDC_PIPE_NONE = 0,
  456. MSM_VIDC_PIPE_1 = 1,
  457. MSM_VIDC_PIPE_2 = 2,
  458. MSM_VIDC_PIPE_4 = 4,
  459. };
  460. enum msm_vidc_quality_mode {
  461. MSM_VIDC_MAX_QUALITY_MODE = 0x1,
  462. MSM_VIDC_POWER_SAVE_MODE = 0x2,
  463. };
  464. enum msm_vidc_color_primaries {
  465. MSM_VIDC_PRIMARIES_RESERVED = 0,
  466. MSM_VIDC_PRIMARIES_BT709 = 1,
  467. MSM_VIDC_PRIMARIES_UNSPECIFIED = 2,
  468. MSM_VIDC_PRIMARIES_BT470_SYSTEM_M = 4,
  469. MSM_VIDC_PRIMARIES_BT470_SYSTEM_BG = 5,
  470. MSM_VIDC_PRIMARIES_BT601_525 = 6,
  471. MSM_VIDC_PRIMARIES_SMPTE_ST240M = 7,
  472. MSM_VIDC_PRIMARIES_GENERIC_FILM = 8,
  473. MSM_VIDC_PRIMARIES_BT2020 = 9,
  474. MSM_VIDC_PRIMARIES_SMPTE_ST428_1 = 10,
  475. MSM_VIDC_PRIMARIES_SMPTE_RP431_2 = 11,
  476. MSM_VIDC_PRIMARIES_SMPTE_EG431_1 = 12,
  477. MSM_VIDC_PRIMARIES_SMPTE_EBU_TECH = 22,
  478. };
  479. enum msm_vidc_transfer_characteristics {
  480. MSM_VIDC_TRANSFER_RESERVED = 0,
  481. MSM_VIDC_TRANSFER_BT709 = 1,
  482. MSM_VIDC_TRANSFER_UNSPECIFIED = 2,
  483. MSM_VIDC_TRANSFER_BT470_SYSTEM_M = 4,
  484. MSM_VIDC_TRANSFER_BT470_SYSTEM_BG = 5,
  485. MSM_VIDC_TRANSFER_BT601_525_OR_625 = 6,
  486. MSM_VIDC_TRANSFER_SMPTE_ST240M = 7,
  487. MSM_VIDC_TRANSFER_LINEAR = 8,
  488. MSM_VIDC_TRANSFER_LOG_100_1 = 9,
  489. MSM_VIDC_TRANSFER_LOG_SQRT = 10,
  490. MSM_VIDC_TRANSFER_XVYCC = 11,
  491. MSM_VIDC_TRANSFER_BT1361_0 = 12,
  492. MSM_VIDC_TRANSFER_SRGB_SYCC = 13,
  493. MSM_VIDC_TRANSFER_BT2020_14 = 14,
  494. MSM_VIDC_TRANSFER_BT2020_15 = 15,
  495. MSM_VIDC_TRANSFER_SMPTE_ST2084_PQ = 16,
  496. MSM_VIDC_TRANSFER_SMPTE_ST428_1 = 17,
  497. MSM_VIDC_TRANSFER_BT2100_2_HLG = 18,
  498. };
  499. enum msm_vidc_matrix_coefficients {
  500. MSM_VIDC_MATRIX_COEFF_SRGB_SMPTE_ST428_1 = 0,
  501. MSM_VIDC_MATRIX_COEFF_BT709 = 1,
  502. MSM_VIDC_MATRIX_COEFF_UNSPECIFIED = 2,
  503. MSM_VIDC_MATRIX_COEFF_RESERVED = 3,
  504. MSM_VIDC_MATRIX_COEFF_FCC_TITLE_47 = 4,
  505. MSM_VIDC_MATRIX_COEFF_BT470_SYS_BG_OR_BT601_625 = 5,
  506. MSM_VIDC_MATRIX_COEFF_BT601_525_BT1358_525_OR_625 = 6,
  507. MSM_VIDC_MATRIX_COEFF_SMPTE_ST240 = 7,
  508. MSM_VIDC_MATRIX_COEFF_YCGCO = 8,
  509. MSM_VIDC_MATRIX_COEFF_BT2020_NON_CONSTANT = 9,
  510. MSM_VIDC_MATRIX_COEFF_BT2020_CONSTANT = 10,
  511. MSM_VIDC_MATRIX_COEFF_SMPTE_ST2085 = 11,
  512. MSM_VIDC_MATRIX_COEFF_SMPTE_CHROM_DERV_NON_CONSTANT = 12,
  513. MSM_VIDC_MATRIX_COEFF_SMPTE_CHROM_DERV_CONSTANT = 13,
  514. MSM_VIDC_MATRIX_COEFF_BT2100 = 14,
  515. };
  516. enum msm_vidc_preprocess_type {
  517. MSM_VIDC_PREPROCESS_NONE = BIT(0),
  518. MSM_VIDC_PREPROCESS_TYPE0 = BIT(1),
  519. };
  520. enum msm_vidc_core_capability_type {
  521. CORE_CAP_NONE = 0,
  522. ENC_CODECS,
  523. DEC_CODECS,
  524. MAX_SESSION_COUNT,
  525. MAX_NUM_720P_SESSIONS,
  526. MAX_NUM_1080P_SESSIONS,
  527. MAX_NUM_4K_SESSIONS,
  528. MAX_NUM_8K_SESSIONS,
  529. MAX_SECURE_SESSION_COUNT,
  530. MAX_LOAD,
  531. MAX_RT_MBPF,
  532. MAX_MBPF,
  533. MAX_MBPS,
  534. MAX_IMAGE_MBPF,
  535. MAX_MBPF_HQ,
  536. MAX_MBPS_HQ,
  537. MAX_MBPF_B_FRAME,
  538. MAX_MBPS_B_FRAME,
  539. MAX_MBPS_ALL_INTRA,
  540. MAX_ENH_LAYER_COUNT,
  541. NUM_VPP_PIPE,
  542. SW_PC,
  543. SW_PC_DELAY,
  544. FW_UNLOAD,
  545. FW_UNLOAD_DELAY,
  546. HW_RESPONSE_TIMEOUT,
  547. PREFIX_BUF_COUNT_PIX,
  548. PREFIX_BUF_SIZE_PIX,
  549. PREFIX_BUF_COUNT_NON_PIX,
  550. PREFIX_BUF_SIZE_NON_PIX,
  551. PAGEFAULT_NON_FATAL,
  552. PAGETABLE_CACHING,
  553. DCVS,
  554. DECODE_BATCH,
  555. DECODE_BATCH_TIMEOUT,
  556. STATS_TIMEOUT_MS,
  557. AV_SYNC_WINDOW_SIZE,
  558. CLK_FREQ_THRESHOLD,
  559. NON_FATAL_FAULTS,
  560. ENC_AUTO_FRAMERATE,
  561. DEVICE_CAPS,
  562. SUPPORTS_REQUESTS,
  563. SUPPORTS_SYNX_FENCE,
  564. CORE_CAP_MAX,
  565. };
  566. enum msm_vidc_inst_capability_type FOREACH_CAP(GENERATE_ENUM);
  567. enum msm_vidc_inst_capability_flags {
  568. CAP_FLAG_NONE = 0,
  569. CAP_FLAG_DYNAMIC_ALLOWED = BIT(0),
  570. CAP_FLAG_MENU = BIT(1),
  571. CAP_FLAG_INPUT_PORT = BIT(2),
  572. CAP_FLAG_OUTPUT_PORT = BIT(3),
  573. CAP_FLAG_CLIENT_SET = BIT(4),
  574. CAP_FLAG_BITMASK = BIT(5),
  575. CAP_FLAG_VOLATILE = BIT(6),
  576. CAP_FLAG_META = BIT(7),
  577. };
  578. struct msm_vidc_inst_cap {
  579. enum msm_vidc_inst_capability_type cap_id;
  580. s32 min;
  581. s32 max;
  582. u32 step_or_mask;
  583. s32 value;
  584. u32 v4l2_id;
  585. u32 hfi_id;
  586. enum msm_vidc_inst_capability_flags flags;
  587. enum msm_vidc_inst_capability_type children[MAX_CAP_CHILDREN];
  588. int (*adjust)(void *inst,
  589. struct v4l2_ctrl *ctrl);
  590. int (*set)(void *inst,
  591. enum msm_vidc_inst_capability_type cap_id);
  592. };
  593. struct msm_vidc_inst_capability {
  594. enum msm_vidc_domain_type domain;
  595. enum msm_vidc_codec_type codec;
  596. struct msm_vidc_inst_cap cap[INST_CAP_MAX+1];
  597. };
  598. struct msm_vidc_core_capability {
  599. enum msm_vidc_core_capability_type type;
  600. u32 value;
  601. };
  602. struct msm_vidc_inst_cap_entry {
  603. /* list of struct msm_vidc_inst_cap_entry */
  604. struct list_head list;
  605. enum msm_vidc_inst_capability_type cap_id;
  606. };
  607. struct msm_vidc_event_data {
  608. union {
  609. bool bval;
  610. u32 uval;
  611. u64 uval64;
  612. s32 val;
  613. s64 val64;
  614. void *ptr;
  615. } edata;
  616. };
  617. struct debug_buf_count {
  618. u64 etb;
  619. u64 ftb;
  620. u64 fbd;
  621. u64 ebd;
  622. };
  623. struct msm_vidc_statistics {
  624. struct debug_buf_count count;
  625. u64 data_size;
  626. u64 time_ms;
  627. };
  628. enum efuse_purpose {
  629. SKU_VERSION = 0,
  630. };
  631. enum sku_version {
  632. SKU_VERSION_0 = 0,
  633. SKU_VERSION_1,
  634. SKU_VERSION_2,
  635. };
  636. enum msm_vidc_ssr_trigger_type {
  637. SSR_ERR_FATAL = 1,
  638. SSR_SW_DIV_BY_ZERO,
  639. SSR_HW_WDOG_IRQ,
  640. };
  641. enum msm_vidc_stability_trigger_type {
  642. STABILITY_VCODEC_HUNG = 1,
  643. STABILITY_ENC_BUFFER_FULL,
  644. };
  645. enum msm_vidc_cache_op {
  646. MSM_VIDC_CACHE_CLEAN,
  647. MSM_VIDC_CACHE_INVALIDATE,
  648. MSM_VIDC_CACHE_CLEAN_INVALIDATE,
  649. };
  650. enum msm_vidc_dcvs_flags {
  651. MSM_VIDC_DCVS_INCR = BIT(0),
  652. MSM_VIDC_DCVS_DECR = BIT(1),
  653. };
  654. enum msm_vidc_clock_properties {
  655. CLOCK_PROP_HAS_SCALING = BIT(0),
  656. CLOCK_PROP_HAS_MEM_RETENTION = BIT(1),
  657. };
  658. enum profiling_points {
  659. FRAME_PROCESSING = 0,
  660. MAX_PROFILING_POINTS,
  661. };
  662. enum signal_session_response {
  663. SIGNAL_CMD_STOP_INPUT = 0,
  664. SIGNAL_CMD_STOP_OUTPUT,
  665. SIGNAL_CMD_CLOSE,
  666. MAX_SIGNAL,
  667. };
  668. struct profile_data {
  669. u64 start;
  670. u64 stop;
  671. u64 cumulative;
  672. char name[64];
  673. u32 sampling;
  674. u64 average;
  675. };
  676. struct msm_vidc_debug {
  677. struct profile_data pdata[MAX_PROFILING_POINTS];
  678. u32 profile;
  679. u32 samples;
  680. };
  681. struct msm_vidc_input_cr_data {
  682. struct list_head list;
  683. u32 index;
  684. u32 input_cr;
  685. };
  686. struct msm_vidc_session_idle {
  687. bool idle;
  688. u64 last_activity_time_ns;
  689. };
  690. struct msm_vidc_color_info {
  691. u32 colorspace;
  692. u32 ycbcr_enc;
  693. u32 xfer_func;
  694. u32 quantization;
  695. };
  696. struct msm_vidc_rectangle {
  697. u32 left;
  698. u32 top;
  699. u32 width;
  700. u32 height;
  701. };
  702. struct msm_vidc_subscription_params {
  703. u32 bitstream_resolution;
  704. u32 crop_offsets[2];
  705. u32 bit_depth;
  706. u32 coded_frames;
  707. u32 fw_min_count;
  708. u32 pic_order_cnt;
  709. u32 color_info;
  710. u32 profile;
  711. u32 level;
  712. u32 tier;
  713. u32 av1_film_grain_present;
  714. u32 av1_super_block_enabled;
  715. u32 dpb_list_enabled;
  716. };
  717. struct msm_vidc_hfi_frame_info {
  718. u32 picture_type;
  719. u32 no_output;
  720. u32 subframe_input;
  721. u32 cr;
  722. u32 cf;
  723. u32 data_corrupt;
  724. u32 overflow;
  725. u32 fence_id;
  726. };
  727. struct msm_vidc_decode_vpp_delay {
  728. bool enable;
  729. u32 size;
  730. };
  731. struct msm_vidc_decode_batch {
  732. bool enable;
  733. u32 size;
  734. struct delayed_work work;
  735. };
  736. enum msm_vidc_power_mode {
  737. VIDC_POWER_NORMAL = 0,
  738. VIDC_POWER_LOW,
  739. VIDC_POWER_TURBO,
  740. };
  741. struct vidc_bus_vote_data {
  742. enum msm_vidc_domain_type domain;
  743. enum msm_vidc_codec_type codec;
  744. enum msm_vidc_power_mode power_mode;
  745. u32 color_formats[2];
  746. int num_formats; /* 1 = DPB-OPB unified; 2 = split */
  747. int input_height, input_width, bitrate;
  748. int output_height, output_width;
  749. int rotation;
  750. int compression_ratio;
  751. int complexity_factor;
  752. int input_cr;
  753. u32 lcu_size;
  754. u32 fps;
  755. u32 work_mode;
  756. bool use_sys_cache;
  757. bool b_frames_enabled;
  758. u64 calc_bw_ddr;
  759. u64 calc_bw_llcc;
  760. u32 num_vpp_pipes;
  761. bool vpss_preprocessing_enabled;
  762. };
  763. struct msm_vidc_power {
  764. enum msm_vidc_power_mode power_mode;
  765. u32 buffer_counter;
  766. u32 min_threshold;
  767. u32 nom_threshold;
  768. u32 max_threshold;
  769. bool dcvs_mode;
  770. u32 dcvs_window;
  771. u64 min_freq;
  772. u64 curr_freq;
  773. u32 ddr_bw;
  774. u32 sys_cache_bw;
  775. u32 dcvs_flags;
  776. u32 fw_cr;
  777. u32 fw_cf;
  778. };
  779. struct msm_vidc_fence_context {
  780. char name[MAX_NAME_LENGTH];
  781. u64 ctx_num;
  782. u64 seq_num;
  783. };
  784. struct msm_vidc_fence {
  785. struct list_head list;
  786. struct dma_fence dma_fence;
  787. char name[MAX_NAME_LENGTH];
  788. spinlock_t lock;
  789. struct sync_file *sync_file;
  790. int fd;
  791. u64 fence_id;
  792. void *session;
  793. };
  794. struct msm_vidc_mem {
  795. struct list_head list;
  796. enum msm_vidc_buffer_type type;
  797. enum msm_vidc_buffer_region region;
  798. u32 size;
  799. u8 secure:1;
  800. u8 map_kernel:1;
  801. struct dma_buf *dmabuf;
  802. /*
  803. * Kalama uses Kernel Version 5.15.x,
  804. * Pineapple uses Kernel version 5.18.x
  805. */
  806. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5,16,0))
  807. struct iosys_map dmabuf_map;
  808. #elif (LINUX_VERSION_CODE >= KERNEL_VERSION(5,15,0))
  809. struct dma_buf_map dmabuf_map;
  810. #endif
  811. void *kvaddr;
  812. dma_addr_t device_addr;
  813. unsigned long attrs;
  814. u32 refcount;
  815. struct sg_table *table;
  816. struct dma_buf_attachment *attach;
  817. phys_addr_t phys_addr;
  818. enum dma_data_direction direction;
  819. };
  820. struct msm_vidc_mem_list {
  821. struct list_head list; // list of "struct msm_vidc_mem"
  822. };
  823. struct msm_vidc_buffer {
  824. struct list_head list;
  825. struct msm_vidc_inst *inst;
  826. enum msm_vidc_buffer_type type;
  827. enum msm_vidc_buffer_region region;
  828. u32 index;
  829. int fd;
  830. u32 buffer_size;
  831. u32 data_offset;
  832. u32 data_size;
  833. u64 device_addr;
  834. u32 flags;
  835. u64 timestamp;
  836. enum msm_vidc_buffer_attributes attr;
  837. void *dmabuf;
  838. struct sg_table *sg_table;
  839. struct dma_buf_attachment *attach;
  840. u32 dbuf_get:1;
  841. u64 fence_id;
  842. u32 start_time_ms;
  843. u32 end_time_ms;
  844. };
  845. struct msm_vidc_buffers {
  846. struct list_head list; // list of "struct msm_vidc_buffer"
  847. u32 min_count;
  848. u32 extra_count;
  849. u32 actual_count;
  850. u32 size;
  851. bool reuse;
  852. };
  853. struct msm_vidc_buffer_stats {
  854. struct list_head list;
  855. u32 frame_num;
  856. u64 timestamp;
  857. u32 etb_time_ms;
  858. u32 ebd_time_ms;
  859. u32 ftb_time_ms;
  860. u32 fbd_time_ms;
  861. u32 data_size;
  862. u32 flags;
  863. u32 ts_offset;
  864. };
  865. enum msm_vidc_buffer_stats_flag {
  866. MSM_VIDC_STATS_FLAG_CORRUPT = BIT(0),
  867. MSM_VIDC_STATS_FLAG_OVERFLOW = BIT(1),
  868. MSM_VIDC_STATS_FLAG_NO_OUTPUT = BIT(2),
  869. MSM_VIDC_STATS_FLAG_SUBFRAME_INPUT = BIT(3),
  870. };
  871. struct msm_vidc_sort {
  872. struct list_head list;
  873. s64 val;
  874. };
  875. struct msm_vidc_timestamp {
  876. struct msm_vidc_sort sort;
  877. u64 rank;
  878. };
  879. struct msm_vidc_timestamps {
  880. struct list_head list;
  881. u32 count;
  882. u64 rank;
  883. };
  884. struct msm_vidc_input_timer {
  885. struct list_head list;
  886. u64 time_us;
  887. };
  888. enum msm_vidc_allow FOREACH_ALLOW(GENERATE_ENUM);
  889. struct msm_vidc_ssr {
  890. enum msm_vidc_ssr_trigger_type ssr_type;
  891. u32 sub_client_id;
  892. u32 test_addr;
  893. };
  894. struct msm_vidc_stability {
  895. enum msm_vidc_stability_trigger_type stability_type;
  896. u32 sub_client_id;
  897. u32 value;
  898. };
  899. struct msm_vidc_sfr {
  900. u32 bufSize;
  901. u8 rg_data[1];
  902. };
  903. #endif // _MSM_VIDC_INTERNAL_H_