sde_encoder.c 155 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #include "sde_vm.h"
  43. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  44. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  45. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  48. (p) ? (p)->parent->base.id : -1, \
  49. (p) ? (p)->intf_idx - INTF_0 : -1, \
  50. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  51. ##__VA_ARGS__)
  52. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  53. (p) ? (p)->parent->base.id : -1, \
  54. (p) ? (p)->intf_idx - INTF_0 : -1, \
  55. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  56. ##__VA_ARGS__)
  57. #define SEC_TO_MILLI_SEC 1000
  58. #define MISR_BUFF_SIZE 256
  59. #define IDLE_SHORT_TIMEOUT 1
  60. #define EVT_TIME_OUT_SPLIT 2
  61. /* worst case poll time for delay_kickoff to be cleared */
  62. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  63. /* Maximum number of VSYNC wait attempts for RSC state transition */
  64. #define MAX_RSC_WAIT 5
  65. /**
  66. * enum sde_enc_rc_events - events for resource control state machine
  67. * @SDE_ENC_RC_EVENT_KICKOFF:
  68. * This event happens at NORMAL priority.
  69. * Event that signals the start of the transfer. When this event is
  70. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  71. * Regardless of the previous state, the resource should be in ON state
  72. * at the end of this event. At the end of this event, a delayed work is
  73. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  74. * ktime.
  75. * @SDE_ENC_RC_EVENT_PRE_STOP:
  76. * This event happens at NORMAL priority.
  77. * This event, when received during the ON state, set RSC to IDLE, and
  78. * and leave the RC STATE in the PRE_OFF state.
  79. * It should be followed by the STOP event as part of encoder disable.
  80. * If received during IDLE or OFF states, it will do nothing.
  81. * @SDE_ENC_RC_EVENT_STOP:
  82. * This event happens at NORMAL priority.
  83. * When this event is received, disable all the MDP/DSI core clocks, and
  84. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  85. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  86. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  87. * Resource state should be in OFF at the end of the event.
  88. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  89. * This event happens at NORMAL priority from a work item.
  90. * Event signals that there is a seamless mode switch is in prgoress. A
  91. * client needs to leave clocks ON to reduce the mode switch latency.
  92. * @SDE_ENC_RC_EVENT_POST_MODESET:
  93. * This event happens at NORMAL priority from a work item.
  94. * Event signals that seamless mode switch is complete and resources are
  95. * acquired. Clients wants to update the rsc with new vtotal and update
  96. * pm_qos vote.
  97. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there were no frame updates for
  100. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  101. * and request RSC with IDLE state and change the resource state to IDLE.
  102. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  103. * This event is triggered from the input event thread when touch event is
  104. * received from the input device. On receiving this event,
  105. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  106. clocks and enable RSC.
  107. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  108. * off work since a new commit is imminent.
  109. */
  110. enum sde_enc_rc_events {
  111. SDE_ENC_RC_EVENT_KICKOFF = 1,
  112. SDE_ENC_RC_EVENT_PRE_STOP,
  113. SDE_ENC_RC_EVENT_STOP,
  114. SDE_ENC_RC_EVENT_PRE_MODESET,
  115. SDE_ENC_RC_EVENT_POST_MODESET,
  116. SDE_ENC_RC_EVENT_ENTER_IDLE,
  117. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  118. };
  119. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  120. {
  121. struct sde_encoder_virt *sde_enc;
  122. int i;
  123. sde_enc = to_sde_encoder_virt(drm_enc);
  124. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  125. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  126. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  127. SDE_EVT32(DRMID(drm_enc), enable);
  128. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  129. }
  130. }
  131. }
  132. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  133. {
  134. struct sde_encoder_virt *sde_enc;
  135. struct sde_encoder_phys *cur_master;
  136. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  137. ktime_t tvblank, cur_time;
  138. struct intf_status intf_status = {0};
  139. u32 fps;
  140. sde_enc = to_sde_encoder_virt(drm_enc);
  141. cur_master = sde_enc->cur_master;
  142. fps = sde_encoder_get_fps(drm_enc);
  143. if (!cur_master || !cur_master->hw_intf || !fps
  144. || !cur_master->hw_intf->ops.get_vsync_timestamp
  145. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  146. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  147. return 0;
  148. /*
  149. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  150. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  151. */
  152. if (cur_master->hw_intf->ops.get_status) {
  153. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  154. if (intf_status.is_prog_fetch_en)
  155. return 0;
  156. }
  157. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  158. qtmr_counter = arch_timer_read_counter();
  159. cur_time = ktime_get_ns();
  160. /* check for counter rollover between the two timestamps [56 bits] */
  161. if (qtmr_counter < vsync_counter) {
  162. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  163. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  164. qtmr_counter >> 32, qtmr_counter, hw_diff,
  165. fps, SDE_EVTLOG_FUNC_CASE1);
  166. } else {
  167. hw_diff = qtmr_counter - vsync_counter;
  168. }
  169. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  170. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  171. /* avoid setting timestamp, if diff is more than one vsync */
  172. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  173. tvblank = 0;
  174. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  175. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  176. fps, SDE_EVTLOG_ERROR);
  177. } else {
  178. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  179. }
  180. SDE_DEBUG_ENC(sde_enc,
  181. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  182. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  183. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  184. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  185. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  186. return tvblank;
  187. }
  188. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  189. {
  190. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  191. struct msm_drm_private *priv;
  192. struct sde_kms *sde_kms;
  193. struct device *cpu_dev;
  194. struct cpumask *cpu_mask = NULL;
  195. int cpu = 0;
  196. u32 cpu_dma_latency;
  197. priv = drm_enc->dev->dev_private;
  198. sde_kms = to_sde_kms(priv->kms);
  199. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  200. return;
  201. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  202. cpumask_clear(&sde_enc->valid_cpu_mask);
  203. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  204. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  205. if (!cpu_mask &&
  206. sde_encoder_check_curr_mode(drm_enc,
  207. MSM_DISPLAY_CMD_MODE))
  208. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  209. if (!cpu_mask)
  210. return;
  211. for_each_cpu(cpu, cpu_mask) {
  212. cpu_dev = get_cpu_device(cpu);
  213. if (!cpu_dev) {
  214. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  215. cpu);
  216. return;
  217. }
  218. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  219. dev_pm_qos_add_request(cpu_dev,
  220. &sde_enc->pm_qos_cpu_req[cpu],
  221. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  222. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  223. }
  224. }
  225. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  226. {
  227. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  228. struct device *cpu_dev;
  229. int cpu = 0;
  230. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  231. cpu_dev = get_cpu_device(cpu);
  232. if (!cpu_dev) {
  233. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  234. cpu);
  235. continue;
  236. }
  237. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  238. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  239. }
  240. cpumask_clear(&sde_enc->valid_cpu_mask);
  241. }
  242. static bool _sde_encoder_is_autorefresh_enabled(
  243. struct sde_encoder_virt *sde_enc)
  244. {
  245. struct drm_connector *drm_conn;
  246. if (!sde_enc->cur_master ||
  247. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  248. return false;
  249. drm_conn = sde_enc->cur_master->connector;
  250. if (!drm_conn || !drm_conn->state)
  251. return false;
  252. return sde_connector_get_property(drm_conn->state,
  253. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  254. }
  255. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  256. struct sde_hw_qdss *hw_qdss,
  257. struct sde_encoder_phys *phys, bool enable)
  258. {
  259. if (sde_enc->qdss_status == enable)
  260. return;
  261. sde_enc->qdss_status = enable;
  262. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  263. sde_enc->qdss_status);
  264. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  265. }
  266. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  267. s64 timeout_ms, struct sde_encoder_wait_info *info)
  268. {
  269. int rc = 0;
  270. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  271. ktime_t cur_ktime;
  272. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  273. do {
  274. rc = wait_event_timeout(*(info->wq),
  275. atomic_read(info->atomic_cnt) == info->count_check,
  276. wait_time_jiffies);
  277. cur_ktime = ktime_get();
  278. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  279. timeout_ms, atomic_read(info->atomic_cnt),
  280. info->count_check);
  281. /* If we timed out, counter is valid and time is less, wait again */
  282. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  283. (rc == 0) &&
  284. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  285. return rc;
  286. }
  287. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  288. {
  289. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  290. return sde_enc &&
  291. (sde_enc->disp_info.display_type ==
  292. SDE_CONNECTOR_PRIMARY);
  293. }
  294. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  295. {
  296. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  297. return sde_enc &&
  298. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  299. }
  300. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  301. {
  302. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  303. return sde_enc && sde_enc->cur_master &&
  304. sde_enc->cur_master->cont_splash_enabled;
  305. }
  306. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  307. enum sde_intr_idx intr_idx)
  308. {
  309. SDE_EVT32(DRMID(phys_enc->parent),
  310. phys_enc->intf_idx - INTF_0,
  311. phys_enc->hw_pp->idx - PINGPONG_0,
  312. intr_idx);
  313. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  314. if (phys_enc->parent_ops.handle_frame_done)
  315. phys_enc->parent_ops.handle_frame_done(
  316. phys_enc->parent, phys_enc,
  317. SDE_ENCODER_FRAME_EVENT_ERROR);
  318. }
  319. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  320. enum sde_intr_idx intr_idx,
  321. struct sde_encoder_wait_info *wait_info)
  322. {
  323. struct sde_encoder_irq *irq;
  324. u32 irq_status;
  325. int ret, i;
  326. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  327. SDE_ERROR("invalid params\n");
  328. return -EINVAL;
  329. }
  330. irq = &phys_enc->irq[intr_idx];
  331. /* note: do master / slave checking outside */
  332. /* return EWOULDBLOCK since we know the wait isn't necessary */
  333. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  334. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  335. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  336. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  337. return -EWOULDBLOCK;
  338. }
  339. if (irq->irq_idx < 0) {
  340. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  341. irq->name, irq->hw_idx);
  342. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  343. irq->irq_idx);
  344. return 0;
  345. }
  346. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  347. atomic_read(wait_info->atomic_cnt));
  348. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  349. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  350. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  351. /*
  352. * Some module X may disable interrupt for longer duration
  353. * and it may trigger all interrupts including timer interrupt
  354. * when module X again enable the interrupt.
  355. * That may cause interrupt wait timeout API in this API.
  356. * It is handled by split the wait timer in two halves.
  357. */
  358. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  359. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  360. irq->hw_idx,
  361. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  362. wait_info);
  363. if (ret)
  364. break;
  365. }
  366. if (ret <= 0) {
  367. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  368. irq->irq_idx, true);
  369. if (irq_status) {
  370. unsigned long flags;
  371. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  372. irq->hw_idx, irq->irq_idx,
  373. phys_enc->hw_pp->idx - PINGPONG_0,
  374. atomic_read(wait_info->atomic_cnt));
  375. SDE_DEBUG_PHYS(phys_enc,
  376. "done but irq %d not triggered\n",
  377. irq->irq_idx);
  378. local_irq_save(flags);
  379. irq->cb.func(phys_enc, irq->irq_idx);
  380. local_irq_restore(flags);
  381. ret = 0;
  382. } else {
  383. ret = -ETIMEDOUT;
  384. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  385. irq->hw_idx, irq->irq_idx,
  386. phys_enc->hw_pp->idx - PINGPONG_0,
  387. atomic_read(wait_info->atomic_cnt), irq_status,
  388. SDE_EVTLOG_ERROR);
  389. }
  390. } else {
  391. ret = 0;
  392. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  393. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  394. atomic_read(wait_info->atomic_cnt));
  395. }
  396. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  397. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  398. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  399. return ret;
  400. }
  401. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  402. enum sde_intr_idx intr_idx)
  403. {
  404. struct sde_encoder_irq *irq;
  405. int ret = 0;
  406. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  407. SDE_ERROR("invalid params\n");
  408. return -EINVAL;
  409. }
  410. irq = &phys_enc->irq[intr_idx];
  411. if (irq->irq_idx >= 0) {
  412. SDE_DEBUG_PHYS(phys_enc,
  413. "skipping already registered irq %s type %d\n",
  414. irq->name, irq->intr_type);
  415. return 0;
  416. }
  417. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  418. irq->intr_type, irq->hw_idx);
  419. if (irq->irq_idx < 0) {
  420. SDE_ERROR_PHYS(phys_enc,
  421. "failed to lookup IRQ index for %s type:%d\n",
  422. irq->name, irq->intr_type);
  423. return -EINVAL;
  424. }
  425. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  426. &irq->cb);
  427. if (ret) {
  428. SDE_ERROR_PHYS(phys_enc,
  429. "failed to register IRQ callback for %s\n",
  430. irq->name);
  431. irq->irq_idx = -EINVAL;
  432. return ret;
  433. }
  434. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  435. if (ret) {
  436. SDE_ERROR_PHYS(phys_enc,
  437. "enable IRQ for intr:%s failed, irq_idx %d\n",
  438. irq->name, irq->irq_idx);
  439. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  440. irq->irq_idx, &irq->cb);
  441. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  442. irq->irq_idx, SDE_EVTLOG_ERROR);
  443. irq->irq_idx = -EINVAL;
  444. return ret;
  445. }
  446. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  447. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  448. irq->name, irq->irq_idx);
  449. return ret;
  450. }
  451. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  452. enum sde_intr_idx intr_idx)
  453. {
  454. struct sde_encoder_irq *irq;
  455. int ret;
  456. if (!phys_enc) {
  457. SDE_ERROR("invalid encoder\n");
  458. return -EINVAL;
  459. }
  460. irq = &phys_enc->irq[intr_idx];
  461. /* silently skip irqs that weren't registered */
  462. if (irq->irq_idx < 0) {
  463. SDE_ERROR(
  464. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  465. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  466. irq->irq_idx);
  467. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  468. irq->irq_idx, SDE_EVTLOG_ERROR);
  469. return 0;
  470. }
  471. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  472. if (ret)
  473. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  474. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  475. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  476. &irq->cb);
  477. if (ret)
  478. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  479. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  480. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  481. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  482. irq->irq_idx = -EINVAL;
  483. return 0;
  484. }
  485. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  486. struct sde_encoder_hw_resources *hw_res,
  487. struct drm_connector_state *conn_state)
  488. {
  489. struct sde_encoder_virt *sde_enc = NULL;
  490. int ret, i = 0;
  491. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  492. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  493. -EINVAL, !drm_enc, !hw_res, !conn_state,
  494. hw_res ? !hw_res->comp_info : 0);
  495. return;
  496. }
  497. sde_enc = to_sde_encoder_virt(drm_enc);
  498. SDE_DEBUG_ENC(sde_enc, "\n");
  499. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  500. hw_res->display_type = sde_enc->disp_info.display_type;
  501. /* Query resources used by phys encs, expected to be without overlap */
  502. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  503. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  504. if (phys && phys->ops.get_hw_resources)
  505. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  506. }
  507. /*
  508. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  509. * called from atomic_check phase. Use the below API to get mode
  510. * information of the temporary conn_state passed
  511. */
  512. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  513. if (ret)
  514. SDE_ERROR("failed to get topology ret %d\n", ret);
  515. ret = sde_connector_state_get_compression_info(conn_state,
  516. hw_res->comp_info);
  517. if (ret)
  518. SDE_ERROR("failed to get compression info ret %d\n", ret);
  519. }
  520. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  521. {
  522. struct sde_encoder_virt *sde_enc = NULL;
  523. int i = 0;
  524. unsigned int num_encs;
  525. if (!drm_enc) {
  526. SDE_ERROR("invalid encoder\n");
  527. return;
  528. }
  529. sde_enc = to_sde_encoder_virt(drm_enc);
  530. SDE_DEBUG_ENC(sde_enc, "\n");
  531. num_encs = sde_enc->num_phys_encs;
  532. mutex_lock(&sde_enc->enc_lock);
  533. sde_rsc_client_destroy(sde_enc->rsc_client);
  534. for (i = 0; i < num_encs; i++) {
  535. struct sde_encoder_phys *phys;
  536. phys = sde_enc->phys_vid_encs[i];
  537. if (phys && phys->ops.destroy) {
  538. phys->ops.destroy(phys);
  539. --sde_enc->num_phys_encs;
  540. sde_enc->phys_vid_encs[i] = NULL;
  541. }
  542. phys = sde_enc->phys_cmd_encs[i];
  543. if (phys && phys->ops.destroy) {
  544. phys->ops.destroy(phys);
  545. --sde_enc->num_phys_encs;
  546. sde_enc->phys_cmd_encs[i] = NULL;
  547. }
  548. phys = sde_enc->phys_encs[i];
  549. if (phys && phys->ops.destroy) {
  550. phys->ops.destroy(phys);
  551. --sde_enc->num_phys_encs;
  552. sde_enc->phys_encs[i] = NULL;
  553. }
  554. }
  555. if (sde_enc->num_phys_encs)
  556. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  557. sde_enc->num_phys_encs);
  558. sde_enc->num_phys_encs = 0;
  559. mutex_unlock(&sde_enc->enc_lock);
  560. drm_encoder_cleanup(drm_enc);
  561. mutex_destroy(&sde_enc->enc_lock);
  562. kfree(sde_enc->input_handler);
  563. sde_enc->input_handler = NULL;
  564. kfree(sde_enc);
  565. }
  566. void sde_encoder_helper_update_intf_cfg(
  567. struct sde_encoder_phys *phys_enc)
  568. {
  569. struct sde_encoder_virt *sde_enc;
  570. struct sde_hw_intf_cfg_v1 *intf_cfg;
  571. enum sde_3d_blend_mode mode_3d;
  572. if (!phys_enc || !phys_enc->hw_pp) {
  573. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  574. return;
  575. }
  576. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  577. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  578. SDE_DEBUG_ENC(sde_enc,
  579. "intf_cfg updated for %d at idx %d\n",
  580. phys_enc->intf_idx,
  581. intf_cfg->intf_count);
  582. /* setup interface configuration */
  583. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  584. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  585. return;
  586. }
  587. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  588. if (phys_enc == sde_enc->cur_master) {
  589. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  590. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  591. else
  592. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  593. }
  594. /* configure this interface as master for split display */
  595. if (phys_enc->split_role == ENC_ROLE_MASTER)
  596. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  597. /* setup which pp blk will connect to this intf */
  598. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  599. phys_enc->hw_intf->ops.bind_pingpong_blk(
  600. phys_enc->hw_intf,
  601. true,
  602. phys_enc->hw_pp->idx);
  603. /*setup merge_3d configuration */
  604. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  605. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  606. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  607. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  608. phys_enc->hw_pp->merge_3d->idx;
  609. if (phys_enc->hw_pp->ops.setup_3d_mode)
  610. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  611. mode_3d);
  612. }
  613. void sde_encoder_helper_split_config(
  614. struct sde_encoder_phys *phys_enc,
  615. enum sde_intf interface)
  616. {
  617. struct sde_encoder_virt *sde_enc;
  618. struct split_pipe_cfg *cfg;
  619. struct sde_hw_mdp *hw_mdptop;
  620. enum sde_rm_topology_name topology;
  621. struct msm_display_info *disp_info;
  622. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  623. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  624. return;
  625. }
  626. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  627. hw_mdptop = phys_enc->hw_mdptop;
  628. disp_info = &sde_enc->disp_info;
  629. cfg = &phys_enc->hw_intf->cfg;
  630. memset(cfg, 0, sizeof(*cfg));
  631. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  632. return;
  633. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  634. cfg->split_link_en = true;
  635. /**
  636. * disable split modes since encoder will be operating in as the only
  637. * encoder, either for the entire use case in the case of, for example,
  638. * single DSI, or for this frame in the case of left/right only partial
  639. * update.
  640. */
  641. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  642. if (hw_mdptop->ops.setup_split_pipe)
  643. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  644. if (hw_mdptop->ops.setup_pp_split)
  645. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  646. return;
  647. }
  648. cfg->en = true;
  649. cfg->mode = phys_enc->intf_mode;
  650. cfg->intf = interface;
  651. if (cfg->en && phys_enc->ops.needs_single_flush &&
  652. phys_enc->ops.needs_single_flush(phys_enc))
  653. cfg->split_flush_en = true;
  654. topology = sde_connector_get_topology_name(phys_enc->connector);
  655. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  656. cfg->pp_split_slave = cfg->intf;
  657. else
  658. cfg->pp_split_slave = INTF_MAX;
  659. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  660. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  661. if (hw_mdptop->ops.setup_split_pipe)
  662. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  663. } else if (sde_enc->hw_pp[0]) {
  664. /*
  665. * slave encoder
  666. * - determine split index from master index,
  667. * assume master is first pp
  668. */
  669. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  670. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  671. cfg->pp_split_index);
  672. if (hw_mdptop->ops.setup_pp_split)
  673. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  674. }
  675. }
  676. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  677. {
  678. struct sde_encoder_virt *sde_enc;
  679. int i = 0;
  680. if (!drm_enc)
  681. return false;
  682. sde_enc = to_sde_encoder_virt(drm_enc);
  683. if (!sde_enc)
  684. return false;
  685. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  686. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  687. if (phys && phys->in_clone_mode)
  688. return true;
  689. }
  690. return false;
  691. }
  692. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  693. struct drm_crtc *crtc)
  694. {
  695. struct sde_encoder_virt *sde_enc;
  696. int i;
  697. if (!drm_enc)
  698. return false;
  699. sde_enc = to_sde_encoder_virt(drm_enc);
  700. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  701. return false;
  702. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  703. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  704. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  705. return true;
  706. }
  707. return false;
  708. }
  709. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  710. struct drm_crtc_state *crtc_state)
  711. {
  712. struct sde_encoder_virt *sde_enc;
  713. struct sde_crtc_state *sde_crtc_state;
  714. int i = 0;
  715. if (!drm_enc || !crtc_state) {
  716. SDE_DEBUG("invalid params\n");
  717. return;
  718. }
  719. sde_enc = to_sde_encoder_virt(drm_enc);
  720. sde_crtc_state = to_sde_crtc_state(crtc_state);
  721. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  722. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  723. return;
  724. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  725. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  726. if (phys) {
  727. phys->in_clone_mode = true;
  728. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  729. }
  730. }
  731. sde_crtc_state->cwb_enc_mask = 0;
  732. }
  733. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  734. struct drm_crtc_state *crtc_state,
  735. struct drm_connector_state *conn_state)
  736. {
  737. const struct drm_display_mode *mode;
  738. struct drm_display_mode *adj_mode;
  739. int i = 0;
  740. int ret = 0;
  741. mode = &crtc_state->mode;
  742. adj_mode = &crtc_state->adjusted_mode;
  743. /* perform atomic check on the first physical encoder (master) */
  744. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  745. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  746. if (phys && phys->ops.atomic_check)
  747. ret = phys->ops.atomic_check(phys, crtc_state,
  748. conn_state);
  749. else if (phys && phys->ops.mode_fixup)
  750. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  751. ret = -EINVAL;
  752. if (ret) {
  753. SDE_ERROR_ENC(sde_enc,
  754. "mode unsupported, phys idx %d\n", i);
  755. break;
  756. }
  757. }
  758. return ret;
  759. }
  760. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  761. struct drm_crtc_state *crtc_state,
  762. struct drm_connector_state *conn_state,
  763. struct sde_connector_state *sde_conn_state,
  764. struct sde_crtc_state *sde_crtc_state)
  765. {
  766. int ret = 0;
  767. if (crtc_state->mode_changed || crtc_state->active_changed) {
  768. struct sde_rect mode_roi, roi;
  769. mode_roi.x = 0;
  770. mode_roi.y = 0;
  771. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  772. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  773. if (sde_conn_state->rois.num_rects) {
  774. sde_kms_rect_merge_rectangles(
  775. &sde_conn_state->rois, &roi);
  776. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  777. SDE_ERROR_ENC(sde_enc,
  778. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  779. roi.x, roi.y, roi.w, roi.h);
  780. ret = -EINVAL;
  781. }
  782. }
  783. if (sde_crtc_state->user_roi_list.num_rects) {
  784. sde_kms_rect_merge_rectangles(
  785. &sde_crtc_state->user_roi_list, &roi);
  786. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  787. SDE_ERROR_ENC(sde_enc,
  788. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  789. roi.x, roi.y, roi.w, roi.h);
  790. ret = -EINVAL;
  791. }
  792. }
  793. }
  794. return ret;
  795. }
  796. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  797. struct drm_crtc_state *crtc_state,
  798. struct drm_connector_state *conn_state,
  799. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  800. struct sde_connector *sde_conn,
  801. struct sde_connector_state *sde_conn_state)
  802. {
  803. int ret = 0;
  804. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  805. struct msm_sub_mode sub_mode;
  806. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  807. struct msm_display_topology *topology = NULL;
  808. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  809. CONNECTOR_PROP_DSC_MODE);
  810. ret = sde_connector_get_mode_info(&sde_conn->base,
  811. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  812. if (ret) {
  813. SDE_ERROR_ENC(sde_enc,
  814. "failed to get mode info, rc = %d\n", ret);
  815. return ret;
  816. }
  817. if (sde_conn_state->mode_info.comp_info.comp_type &&
  818. sde_conn_state->mode_info.comp_info.comp_ratio >=
  819. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  820. SDE_ERROR_ENC(sde_enc,
  821. "invalid compression ratio: %d\n",
  822. sde_conn_state->mode_info.comp_info.comp_ratio);
  823. ret = -EINVAL;
  824. return ret;
  825. }
  826. /* Reserve dynamic resources, indicating atomic_check phase */
  827. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  828. conn_state, true);
  829. if (ret) {
  830. if (ret != -EAGAIN)
  831. SDE_ERROR_ENC(sde_enc,
  832. "RM failed to reserve resources, rc = %d\n", ret);
  833. return ret;
  834. }
  835. /**
  836. * Update connector state with the topology selected for the
  837. * resource set validated. Reset the topology if we are
  838. * de-activating crtc.
  839. */
  840. if (crtc_state->active) {
  841. topology = &sde_conn_state->mode_info.topology;
  842. ret = sde_rm_update_topology(&sde_kms->rm,
  843. conn_state, topology);
  844. if (ret) {
  845. SDE_ERROR_ENC(sde_enc,
  846. "RM failed to update topology, rc: %d\n", ret);
  847. return ret;
  848. }
  849. }
  850. ret = sde_connector_set_blob_data(conn_state->connector,
  851. conn_state,
  852. CONNECTOR_PROP_SDE_INFO);
  853. if (ret) {
  854. SDE_ERROR_ENC(sde_enc,
  855. "connector failed to update info, rc: %d\n",
  856. ret);
  857. return ret;
  858. }
  859. }
  860. return ret;
  861. }
  862. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  863. u32 *qsync_fps, struct drm_connector_state *conn_state)
  864. {
  865. struct sde_encoder_virt *sde_enc;
  866. int rc = 0;
  867. struct sde_connector *sde_conn;
  868. if (!qsync_fps)
  869. return;
  870. *qsync_fps = 0;
  871. if (!drm_enc) {
  872. SDE_ERROR("invalid drm encoder\n");
  873. return;
  874. }
  875. sde_enc = to_sde_encoder_virt(drm_enc);
  876. if (!sde_enc->cur_master) {
  877. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  878. return;
  879. }
  880. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  881. if (sde_conn->ops.get_qsync_min_fps)
  882. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  883. if (rc < 0) {
  884. SDE_ERROR("invalid qsync min fps %d\n", rc);
  885. return;
  886. }
  887. *qsync_fps = rc;
  888. }
  889. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  890. struct sde_connector_state *sde_conn_state, u32 step)
  891. {
  892. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  893. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  894. u32 min_fps, req_fps = 0;
  895. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  896. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  897. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  898. CONNECTOR_PROP_QSYNC_MODE);
  899. if (has_panel_req) {
  900. if (!sde_conn->ops.get_avr_step_req) {
  901. SDE_ERROR("unable to retrieve required step rate\n");
  902. return -EINVAL;
  903. }
  904. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  905. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  906. if (qsync_mode && req_fps != step) {
  907. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  908. step, req_fps, nom_fps);
  909. return -EINVAL;
  910. }
  911. }
  912. if (!step)
  913. return 0;
  914. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  915. &sde_conn_state->base);
  916. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  917. (vtotal * nom_fps) % step) {
  918. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  919. min_fps, step, vtotal);
  920. return -EINVAL;
  921. }
  922. return 0;
  923. }
  924. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  925. struct sde_connector_state *sde_conn_state)
  926. {
  927. int rc = 0;
  928. u32 avr_step;
  929. bool qsync_dirty, has_modeset;
  930. struct drm_connector_state *conn_state = &sde_conn_state->base;
  931. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  932. CONNECTOR_PROP_QSYNC_MODE);
  933. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  934. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  935. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  936. if (has_modeset && qsync_dirty &&
  937. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  938. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  939. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  940. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  941. sde_conn_state->msm_mode.private_flags);
  942. return -EINVAL;
  943. }
  944. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  945. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  946. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  947. return rc;
  948. }
  949. static int sde_encoder_virt_atomic_check(
  950. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  951. struct drm_connector_state *conn_state)
  952. {
  953. struct sde_encoder_virt *sde_enc;
  954. struct sde_kms *sde_kms;
  955. const struct drm_display_mode *mode;
  956. struct drm_display_mode *adj_mode;
  957. struct sde_connector *sde_conn = NULL;
  958. struct sde_connector_state *sde_conn_state = NULL;
  959. struct sde_crtc_state *sde_crtc_state = NULL;
  960. enum sde_rm_topology_name old_top;
  961. enum sde_rm_topology_name top_name;
  962. struct msm_display_info *disp_info;
  963. int ret = 0;
  964. if (!drm_enc || !crtc_state || !conn_state) {
  965. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  966. !drm_enc, !crtc_state, !conn_state);
  967. return -EINVAL;
  968. }
  969. sde_enc = to_sde_encoder_virt(drm_enc);
  970. disp_info = &sde_enc->disp_info;
  971. SDE_DEBUG_ENC(sde_enc, "\n");
  972. sde_kms = sde_encoder_get_kms(drm_enc);
  973. if (!sde_kms)
  974. return -EINVAL;
  975. mode = &crtc_state->mode;
  976. adj_mode = &crtc_state->adjusted_mode;
  977. sde_conn = to_sde_connector(conn_state->connector);
  978. sde_conn_state = to_sde_connector_state(conn_state);
  979. sde_crtc_state = to_sde_crtc_state(crtc_state);
  980. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  981. if (ret)
  982. return ret;
  983. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  984. crtc_state->active_changed, crtc_state->connectors_changed);
  985. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  986. conn_state);
  987. if (ret)
  988. return ret;
  989. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  990. conn_state, sde_conn_state, sde_crtc_state);
  991. if (ret)
  992. return ret;
  993. /**
  994. * record topology in previous atomic state to be able to handle
  995. * topology transitions correctly.
  996. */
  997. old_top = sde_connector_get_property(conn_state,
  998. CONNECTOR_PROP_TOPOLOGY_NAME);
  999. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1000. if (ret)
  1001. return ret;
  1002. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1003. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1004. if (ret)
  1005. return ret;
  1006. top_name = sde_connector_get_property(conn_state,
  1007. CONNECTOR_PROP_TOPOLOGY_NAME);
  1008. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1009. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1010. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1011. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1012. top_name);
  1013. return -EINVAL;
  1014. }
  1015. }
  1016. ret = sde_connector_roi_v1_check_roi(conn_state);
  1017. if (ret) {
  1018. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1019. ret);
  1020. return ret;
  1021. }
  1022. drm_mode_set_crtcinfo(adj_mode, 0);
  1023. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1024. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1025. sde_conn_state->msm_mode.private_flags,
  1026. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1027. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1028. return ret;
  1029. }
  1030. static void _sde_encoder_get_connector_roi(
  1031. struct sde_encoder_virt *sde_enc,
  1032. struct sde_rect *merged_conn_roi)
  1033. {
  1034. struct drm_connector *drm_conn;
  1035. struct sde_connector_state *c_state;
  1036. if (!sde_enc || !merged_conn_roi)
  1037. return;
  1038. drm_conn = sde_enc->phys_encs[0]->connector;
  1039. if (!drm_conn || !drm_conn->state)
  1040. return;
  1041. c_state = to_sde_connector_state(drm_conn->state);
  1042. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1043. }
  1044. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1045. {
  1046. struct sde_encoder_virt *sde_enc;
  1047. struct drm_connector *drm_conn;
  1048. struct drm_display_mode *adj_mode;
  1049. struct sde_rect roi;
  1050. if (!drm_enc) {
  1051. SDE_ERROR("invalid encoder parameter\n");
  1052. return -EINVAL;
  1053. }
  1054. sde_enc = to_sde_encoder_virt(drm_enc);
  1055. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1056. SDE_ERROR("invalid crtc parameter\n");
  1057. return -EINVAL;
  1058. }
  1059. if (!sde_enc->cur_master) {
  1060. SDE_ERROR("invalid cur_master parameter\n");
  1061. return -EINVAL;
  1062. }
  1063. adj_mode = &sde_enc->cur_master->cached_mode;
  1064. drm_conn = sde_enc->cur_master->connector;
  1065. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1066. if (sde_kms_rect_is_null(&roi)) {
  1067. roi.w = adj_mode->hdisplay;
  1068. roi.h = adj_mode->vdisplay;
  1069. }
  1070. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1071. sizeof(sde_enc->prv_conn_roi));
  1072. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1073. return 0;
  1074. }
  1075. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1076. {
  1077. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1078. struct sde_kms *sde_kms;
  1079. struct sde_hw_mdp *hw_mdptop;
  1080. struct sde_encoder_virt *sde_enc;
  1081. int i;
  1082. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1083. if (!sde_enc) {
  1084. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1085. return;
  1086. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1087. SDE_ERROR("invalid num phys enc %d/%d\n",
  1088. sde_enc->num_phys_encs,
  1089. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1090. return;
  1091. }
  1092. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1093. if (!sde_kms) {
  1094. SDE_ERROR("invalid sde_kms\n");
  1095. return;
  1096. }
  1097. hw_mdptop = sde_kms->hw_mdp;
  1098. if (!hw_mdptop) {
  1099. SDE_ERROR("invalid mdptop\n");
  1100. return;
  1101. }
  1102. if (hw_mdptop->ops.setup_vsync_source) {
  1103. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1104. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1105. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1106. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1107. vsync_cfg.vsync_source = vsync_source;
  1108. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1109. }
  1110. }
  1111. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1112. struct msm_display_info *disp_info)
  1113. {
  1114. struct sde_encoder_phys *phys;
  1115. struct sde_connector *sde_conn;
  1116. int i;
  1117. u32 vsync_source;
  1118. if (!sde_enc || !disp_info) {
  1119. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1120. sde_enc != NULL, disp_info != NULL);
  1121. return;
  1122. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1123. SDE_ERROR("invalid num phys enc %d/%d\n",
  1124. sde_enc->num_phys_encs,
  1125. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1126. return;
  1127. }
  1128. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1129. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1130. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1131. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1132. else
  1133. vsync_source = sde_enc->te_source;
  1134. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1135. disp_info->is_te_using_watchdog_timer);
  1136. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1137. phys = sde_enc->phys_encs[i];
  1138. if (phys && phys->ops.setup_vsync_source)
  1139. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1140. }
  1141. }
  1142. }
  1143. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1144. bool watchdog_te)
  1145. {
  1146. struct sde_encoder_virt *sde_enc;
  1147. struct msm_display_info disp_info;
  1148. if (!drm_enc) {
  1149. pr_err("invalid drm encoder\n");
  1150. return -EINVAL;
  1151. }
  1152. sde_enc = to_sde_encoder_virt(drm_enc);
  1153. sde_encoder_control_te(drm_enc, false);
  1154. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1155. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1156. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1157. sde_encoder_control_te(drm_enc, true);
  1158. return 0;
  1159. }
  1160. static int _sde_encoder_rsc_client_update_vsync_wait(
  1161. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1162. int wait_vblank_crtc_id)
  1163. {
  1164. int wait_refcount = 0, ret = 0;
  1165. int pipe = -1;
  1166. int wait_count = 0;
  1167. struct drm_crtc *primary_crtc;
  1168. struct drm_crtc *crtc;
  1169. crtc = sde_enc->crtc;
  1170. if (wait_vblank_crtc_id)
  1171. wait_refcount =
  1172. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1173. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1174. SDE_EVTLOG_FUNC_ENTRY);
  1175. if (crtc->base.id != wait_vblank_crtc_id) {
  1176. primary_crtc = drm_crtc_find(drm_enc->dev,
  1177. NULL, wait_vblank_crtc_id);
  1178. if (!primary_crtc) {
  1179. SDE_ERROR_ENC(sde_enc,
  1180. "failed to find primary crtc id %d\n",
  1181. wait_vblank_crtc_id);
  1182. return -EINVAL;
  1183. }
  1184. pipe = drm_crtc_index(primary_crtc);
  1185. }
  1186. /**
  1187. * note: VBLANK is expected to be enabled at this point in
  1188. * resource control state machine if on primary CRTC
  1189. */
  1190. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1191. if (sde_rsc_client_is_state_update_complete(
  1192. sde_enc->rsc_client))
  1193. break;
  1194. if (crtc->base.id == wait_vblank_crtc_id)
  1195. ret = sde_encoder_wait_for_event(drm_enc,
  1196. MSM_ENC_VBLANK);
  1197. else
  1198. drm_wait_one_vblank(drm_enc->dev, pipe);
  1199. if (ret) {
  1200. SDE_ERROR_ENC(sde_enc,
  1201. "wait for vblank failed ret:%d\n", ret);
  1202. /**
  1203. * rsc hardware may hang without vsync. avoid rsc hang
  1204. * by generating the vsync from watchdog timer.
  1205. */
  1206. if (crtc->base.id == wait_vblank_crtc_id)
  1207. sde_encoder_helper_switch_vsync(drm_enc, true);
  1208. }
  1209. }
  1210. if (wait_count >= MAX_RSC_WAIT)
  1211. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1212. SDE_EVTLOG_ERROR);
  1213. if (wait_refcount)
  1214. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1215. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1216. SDE_EVTLOG_FUNC_EXIT);
  1217. return ret;
  1218. }
  1219. static int _sde_encoder_update_rsc_client(
  1220. struct drm_encoder *drm_enc, bool enable)
  1221. {
  1222. struct sde_encoder_virt *sde_enc;
  1223. struct drm_crtc *crtc;
  1224. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1225. struct sde_rsc_cmd_config *rsc_config;
  1226. int ret;
  1227. struct msm_display_info *disp_info;
  1228. struct msm_mode_info *mode_info;
  1229. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1230. u32 qsync_mode = 0, v_front_porch;
  1231. struct drm_display_mode *mode;
  1232. bool is_vid_mode;
  1233. struct drm_encoder *enc;
  1234. if (!drm_enc || !drm_enc->dev) {
  1235. SDE_ERROR("invalid encoder arguments\n");
  1236. return -EINVAL;
  1237. }
  1238. sde_enc = to_sde_encoder_virt(drm_enc);
  1239. mode_info = &sde_enc->mode_info;
  1240. crtc = sde_enc->crtc;
  1241. if (!sde_enc->crtc) {
  1242. SDE_ERROR("invalid crtc parameter\n");
  1243. return -EINVAL;
  1244. }
  1245. disp_info = &sde_enc->disp_info;
  1246. rsc_config = &sde_enc->rsc_config;
  1247. if (!sde_enc->rsc_client) {
  1248. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1249. return 0;
  1250. }
  1251. /**
  1252. * only primary command mode panel without Qsync can request CMD state.
  1253. * all other panels/displays can request for VID state including
  1254. * secondary command mode panel.
  1255. * Clone mode encoder can request CLK STATE only.
  1256. */
  1257. if (sde_enc->cur_master) {
  1258. qsync_mode = sde_connector_get_qsync_mode(
  1259. sde_enc->cur_master->connector);
  1260. sde_enc->autorefresh_solver_disable =
  1261. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1262. }
  1263. /* left primary encoder keep vote */
  1264. if (sde_encoder_in_clone_mode(drm_enc)) {
  1265. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1266. return 0;
  1267. }
  1268. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1269. (disp_info->display_type && qsync_mode) ||
  1270. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1271. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1272. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1273. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1274. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1275. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1276. drm_for_each_encoder(enc, drm_enc->dev) {
  1277. if (enc->base.id != drm_enc->base.id &&
  1278. sde_encoder_in_cont_splash(enc))
  1279. rsc_state = SDE_RSC_CLK_STATE;
  1280. }
  1281. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1282. MSM_DISPLAY_VIDEO_MODE);
  1283. mode = &sde_enc->crtc->state->mode;
  1284. v_front_porch = mode->vsync_start - mode->vdisplay;
  1285. /* compare specific items and reconfigure the rsc */
  1286. if ((rsc_config->fps != mode_info->frame_rate) ||
  1287. (rsc_config->vtotal != mode_info->vtotal) ||
  1288. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1289. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1290. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1291. rsc_config->fps = mode_info->frame_rate;
  1292. rsc_config->vtotal = mode_info->vtotal;
  1293. /*
  1294. * for video mode, prefill lines should not go beyond vertical
  1295. * front porch for RSCC configuration. This will ensure bw
  1296. * downvotes are not sent within the active region. Additional
  1297. * -1 is to give one line time for rscc mode min_threshold.
  1298. */
  1299. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1300. rsc_config->prefill_lines = v_front_porch - 1;
  1301. else
  1302. rsc_config->prefill_lines = mode_info->prefill_lines;
  1303. rsc_config->jitter_numer = mode_info->jitter_numer;
  1304. rsc_config->jitter_denom = mode_info->jitter_denom;
  1305. sde_enc->rsc_state_init = false;
  1306. }
  1307. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1308. rsc_config->fps, sde_enc->rsc_state_init);
  1309. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1310. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1311. /* update it only once */
  1312. sde_enc->rsc_state_init = true;
  1313. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1314. rsc_state, rsc_config, crtc->base.id,
  1315. &wait_vblank_crtc_id);
  1316. } else {
  1317. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1318. rsc_state, NULL, crtc->base.id,
  1319. &wait_vblank_crtc_id);
  1320. }
  1321. /**
  1322. * if RSC performed a state change that requires a VBLANK wait, it will
  1323. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1324. *
  1325. * if we are the primary display, we will need to enable and wait
  1326. * locally since we hold the commit thread
  1327. *
  1328. * if we are an external display, we must send a signal to the primary
  1329. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1330. * by the primary panel's VBLANK signals
  1331. */
  1332. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1333. if (ret) {
  1334. SDE_ERROR_ENC(sde_enc,
  1335. "sde rsc client update failed ret:%d\n", ret);
  1336. return ret;
  1337. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1338. return ret;
  1339. }
  1340. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1341. sde_enc, wait_vblank_crtc_id);
  1342. return ret;
  1343. }
  1344. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1345. {
  1346. struct sde_encoder_virt *sde_enc;
  1347. int i;
  1348. if (!drm_enc) {
  1349. SDE_ERROR("invalid encoder\n");
  1350. return;
  1351. }
  1352. sde_enc = to_sde_encoder_virt(drm_enc);
  1353. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1354. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1355. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1356. if (phys && phys->ops.irq_control)
  1357. phys->ops.irq_control(phys, enable);
  1358. }
  1359. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1360. }
  1361. /* keep track of the userspace vblank during modeset */
  1362. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1363. u32 sw_event)
  1364. {
  1365. struct sde_encoder_virt *sde_enc;
  1366. bool enable;
  1367. int i;
  1368. if (!drm_enc) {
  1369. SDE_ERROR("invalid encoder\n");
  1370. return;
  1371. }
  1372. sde_enc = to_sde_encoder_virt(drm_enc);
  1373. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1374. sw_event, sde_enc->vblank_enabled);
  1375. /* nothing to do if vblank not enabled by userspace */
  1376. if (!sde_enc->vblank_enabled)
  1377. return;
  1378. /* disable vblank on pre_modeset */
  1379. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1380. enable = false;
  1381. /* enable vblank on post_modeset */
  1382. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1383. enable = true;
  1384. else
  1385. return;
  1386. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1387. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1388. if (phys && phys->ops.control_vblank_irq)
  1389. phys->ops.control_vblank_irq(phys, enable);
  1390. }
  1391. }
  1392. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1393. {
  1394. struct sde_encoder_virt *sde_enc;
  1395. if (!drm_enc)
  1396. return NULL;
  1397. sde_enc = to_sde_encoder_virt(drm_enc);
  1398. return sde_enc->rsc_client;
  1399. }
  1400. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1401. bool enable)
  1402. {
  1403. struct sde_kms *sde_kms;
  1404. struct sde_encoder_virt *sde_enc;
  1405. int rc;
  1406. sde_enc = to_sde_encoder_virt(drm_enc);
  1407. sde_kms = sde_encoder_get_kms(drm_enc);
  1408. if (!sde_kms)
  1409. return -EINVAL;
  1410. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1411. SDE_EVT32(DRMID(drm_enc), enable);
  1412. if (!sde_enc->cur_master) {
  1413. SDE_ERROR("encoder master not set\n");
  1414. return -EINVAL;
  1415. }
  1416. if (enable) {
  1417. /* enable SDE core clks */
  1418. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1419. if (rc < 0) {
  1420. SDE_ERROR("failed to enable power resource %d\n", rc);
  1421. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1422. return rc;
  1423. }
  1424. sde_enc->elevated_ahb_vote = true;
  1425. /* enable DSI clks */
  1426. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1427. true);
  1428. if (rc) {
  1429. SDE_ERROR("failed to enable clk control %d\n", rc);
  1430. pm_runtime_put_sync(drm_enc->dev->dev);
  1431. return rc;
  1432. }
  1433. /* enable all the irq */
  1434. sde_encoder_irq_control(drm_enc, true);
  1435. _sde_encoder_pm_qos_add_request(drm_enc);
  1436. } else {
  1437. _sde_encoder_pm_qos_remove_request(drm_enc);
  1438. /* disable all the irq */
  1439. sde_encoder_irq_control(drm_enc, false);
  1440. /* disable DSI clks */
  1441. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1442. /* disable SDE core clks */
  1443. pm_runtime_put_sync(drm_enc->dev->dev);
  1444. }
  1445. return 0;
  1446. }
  1447. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1448. bool enable, u32 frame_count)
  1449. {
  1450. struct sde_encoder_virt *sde_enc;
  1451. int i;
  1452. if (!drm_enc) {
  1453. SDE_ERROR("invalid encoder\n");
  1454. return;
  1455. }
  1456. sde_enc = to_sde_encoder_virt(drm_enc);
  1457. if (!sde_enc->misr_reconfigure)
  1458. return;
  1459. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1460. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1461. if (!phys || !phys->ops.setup_misr)
  1462. continue;
  1463. phys->ops.setup_misr(phys, enable, frame_count);
  1464. }
  1465. sde_enc->misr_reconfigure = false;
  1466. }
  1467. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1468. unsigned int type, unsigned int code, int value)
  1469. {
  1470. struct drm_encoder *drm_enc = NULL;
  1471. struct sde_encoder_virt *sde_enc = NULL;
  1472. struct msm_drm_thread *disp_thread = NULL;
  1473. struct msm_drm_private *priv = NULL;
  1474. if (!handle || !handle->handler || !handle->handler->private) {
  1475. SDE_ERROR("invalid encoder for the input event\n");
  1476. return;
  1477. }
  1478. drm_enc = (struct drm_encoder *)handle->handler->private;
  1479. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1480. SDE_ERROR("invalid parameters\n");
  1481. return;
  1482. }
  1483. priv = drm_enc->dev->dev_private;
  1484. sde_enc = to_sde_encoder_virt(drm_enc);
  1485. if (!sde_enc->crtc || (sde_enc->crtc->index
  1486. >= ARRAY_SIZE(priv->disp_thread))) {
  1487. SDE_DEBUG_ENC(sde_enc,
  1488. "invalid cached CRTC: %d or crtc index: %d\n",
  1489. sde_enc->crtc == NULL,
  1490. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1491. return;
  1492. }
  1493. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1494. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1495. kthread_queue_work(&disp_thread->worker,
  1496. &sde_enc->input_event_work);
  1497. }
  1498. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1499. {
  1500. struct sde_encoder_virt *sde_enc;
  1501. if (!drm_enc) {
  1502. SDE_ERROR("invalid encoder\n");
  1503. return;
  1504. }
  1505. sde_enc = to_sde_encoder_virt(drm_enc);
  1506. /* return early if there is no state change */
  1507. if (sde_enc->idle_pc_enabled == enable)
  1508. return;
  1509. sde_enc->idle_pc_enabled = enable;
  1510. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1511. SDE_EVT32(sde_enc->idle_pc_enabled);
  1512. }
  1513. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1514. u32 sw_event)
  1515. {
  1516. struct drm_encoder *drm_enc = &sde_enc->base;
  1517. struct msm_drm_private *priv;
  1518. unsigned int lp, idle_pc_duration;
  1519. struct msm_drm_thread *disp_thread;
  1520. /* return early if called from esd thread */
  1521. if (sde_enc->delay_kickoff)
  1522. return;
  1523. /* set idle timeout based on master connector's lp value */
  1524. if (sde_enc->cur_master)
  1525. lp = sde_connector_get_lp(
  1526. sde_enc->cur_master->connector);
  1527. else
  1528. lp = SDE_MODE_DPMS_ON;
  1529. if (lp == SDE_MODE_DPMS_LP2)
  1530. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1531. else
  1532. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1533. priv = drm_enc->dev->dev_private;
  1534. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1535. kthread_mod_delayed_work(
  1536. &disp_thread->worker,
  1537. &sde_enc->delayed_off_work,
  1538. msecs_to_jiffies(idle_pc_duration));
  1539. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1540. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1541. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1542. sw_event);
  1543. }
  1544. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1545. u32 sw_event)
  1546. {
  1547. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1548. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1549. sw_event);
  1550. }
  1551. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1552. {
  1553. struct sde_encoder_virt *sde_enc;
  1554. if (!encoder)
  1555. return;
  1556. sde_enc = to_sde_encoder_virt(encoder);
  1557. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1558. }
  1559. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1560. u32 sw_event)
  1561. {
  1562. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1563. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1564. else
  1565. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1566. }
  1567. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1568. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1569. {
  1570. int ret = 0;
  1571. mutex_lock(&sde_enc->rc_lock);
  1572. /* return if the resource control is already in ON state */
  1573. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1574. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1575. sw_event);
  1576. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1577. SDE_EVTLOG_FUNC_CASE1);
  1578. goto end;
  1579. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1580. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1581. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1582. sw_event, sde_enc->rc_state);
  1583. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1584. SDE_EVTLOG_ERROR);
  1585. goto end;
  1586. }
  1587. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1588. sde_encoder_irq_control(drm_enc, true);
  1589. _sde_encoder_pm_qos_add_request(drm_enc);
  1590. } else {
  1591. /* enable all the clks and resources */
  1592. ret = _sde_encoder_resource_control_helper(drm_enc,
  1593. true);
  1594. if (ret) {
  1595. SDE_ERROR_ENC(sde_enc,
  1596. "sw_event:%d, rc in state %d\n",
  1597. sw_event, sde_enc->rc_state);
  1598. SDE_EVT32(DRMID(drm_enc), sw_event,
  1599. sde_enc->rc_state,
  1600. SDE_EVTLOG_ERROR);
  1601. goto end;
  1602. }
  1603. _sde_encoder_update_rsc_client(drm_enc, true);
  1604. }
  1605. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1606. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1607. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1608. end:
  1609. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1610. mutex_unlock(&sde_enc->rc_lock);
  1611. return ret;
  1612. }
  1613. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1614. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1615. {
  1616. /* cancel delayed off work, if any */
  1617. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1618. mutex_lock(&sde_enc->rc_lock);
  1619. if (is_vid_mode &&
  1620. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1621. sde_encoder_irq_control(drm_enc, true);
  1622. }
  1623. /* skip if is already OFF or IDLE, resources are off already */
  1624. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1625. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1626. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1627. sw_event, sde_enc->rc_state);
  1628. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1629. SDE_EVTLOG_FUNC_CASE3);
  1630. goto end;
  1631. }
  1632. /**
  1633. * IRQs are still enabled currently, which allows wait for
  1634. * VBLANK which RSC may require to correctly transition to OFF
  1635. */
  1636. _sde_encoder_update_rsc_client(drm_enc, false);
  1637. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1638. SDE_ENC_RC_STATE_PRE_OFF,
  1639. SDE_EVTLOG_FUNC_CASE3);
  1640. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1641. end:
  1642. mutex_unlock(&sde_enc->rc_lock);
  1643. return 0;
  1644. }
  1645. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1646. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1647. {
  1648. int ret = 0;
  1649. mutex_lock(&sde_enc->rc_lock);
  1650. /* return if the resource control is already in OFF state */
  1651. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1652. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1653. sw_event);
  1654. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1655. SDE_EVTLOG_FUNC_CASE4);
  1656. goto end;
  1657. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1658. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1659. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1660. sw_event, sde_enc->rc_state);
  1661. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1662. SDE_EVTLOG_ERROR);
  1663. ret = -EINVAL;
  1664. goto end;
  1665. }
  1666. /**
  1667. * expect to arrive here only if in either idle state or pre-off
  1668. * and in IDLE state the resources are already disabled
  1669. */
  1670. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1671. _sde_encoder_resource_control_helper(drm_enc, false);
  1672. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1673. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1674. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1675. end:
  1676. mutex_unlock(&sde_enc->rc_lock);
  1677. return ret;
  1678. }
  1679. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1680. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1681. {
  1682. int ret = 0;
  1683. mutex_lock(&sde_enc->rc_lock);
  1684. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1685. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1686. sw_event);
  1687. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1688. SDE_EVTLOG_FUNC_CASE5);
  1689. goto end;
  1690. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1691. /* enable all the clks and resources */
  1692. ret = _sde_encoder_resource_control_helper(drm_enc,
  1693. true);
  1694. if (ret) {
  1695. SDE_ERROR_ENC(sde_enc,
  1696. "sw_event:%d, rc in state %d\n",
  1697. sw_event, sde_enc->rc_state);
  1698. SDE_EVT32(DRMID(drm_enc), sw_event,
  1699. sde_enc->rc_state,
  1700. SDE_EVTLOG_ERROR);
  1701. goto end;
  1702. }
  1703. _sde_encoder_update_rsc_client(drm_enc, true);
  1704. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1705. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1706. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1707. }
  1708. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1709. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1710. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1711. _sde_encoder_pm_qos_remove_request(drm_enc);
  1712. end:
  1713. mutex_unlock(&sde_enc->rc_lock);
  1714. return ret;
  1715. }
  1716. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1717. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1718. {
  1719. int ret = 0;
  1720. mutex_lock(&sde_enc->rc_lock);
  1721. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1722. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1723. sw_event);
  1724. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1725. SDE_EVTLOG_FUNC_CASE5);
  1726. goto end;
  1727. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1728. SDE_ERROR_ENC(sde_enc,
  1729. "sw_event:%d, rc:%d !MODESET state\n",
  1730. sw_event, sde_enc->rc_state);
  1731. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1732. SDE_EVTLOG_ERROR);
  1733. ret = -EINVAL;
  1734. goto end;
  1735. }
  1736. _sde_encoder_update_rsc_client(drm_enc, true);
  1737. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1738. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1739. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1740. _sde_encoder_pm_qos_add_request(drm_enc);
  1741. end:
  1742. mutex_unlock(&sde_enc->rc_lock);
  1743. return ret;
  1744. }
  1745. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1746. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1747. {
  1748. struct msm_drm_private *priv;
  1749. struct sde_kms *sde_kms;
  1750. struct drm_crtc *crtc = drm_enc->crtc;
  1751. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1752. struct sde_connector *sde_conn;
  1753. priv = drm_enc->dev->dev_private;
  1754. sde_kms = to_sde_kms(priv->kms);
  1755. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1756. mutex_lock(&sde_enc->rc_lock);
  1757. if (sde_conn->panel_dead) {
  1758. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1759. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1760. goto end;
  1761. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1762. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1763. sw_event, sde_enc->rc_state);
  1764. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1765. goto end;
  1766. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1767. sde_crtc->kickoff_in_progress) {
  1768. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1769. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1770. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1771. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1772. goto end;
  1773. }
  1774. if (is_vid_mode) {
  1775. sde_encoder_irq_control(drm_enc, false);
  1776. _sde_encoder_pm_qos_remove_request(drm_enc);
  1777. } else {
  1778. /* disable all the clks and resources */
  1779. _sde_encoder_update_rsc_client(drm_enc, false);
  1780. _sde_encoder_resource_control_helper(drm_enc, false);
  1781. if (!sde_kms->perf.bw_vote_mode)
  1782. memset(&sde_crtc->cur_perf, 0,
  1783. sizeof(struct sde_core_perf_params));
  1784. }
  1785. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1786. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1787. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1788. end:
  1789. mutex_unlock(&sde_enc->rc_lock);
  1790. return 0;
  1791. }
  1792. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1793. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1794. struct msm_drm_private *priv, bool is_vid_mode)
  1795. {
  1796. bool autorefresh_enabled = false;
  1797. struct msm_drm_thread *disp_thread;
  1798. int ret = 0;
  1799. if (!sde_enc->crtc ||
  1800. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1801. SDE_DEBUG_ENC(sde_enc,
  1802. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1803. sde_enc->crtc == NULL,
  1804. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1805. sw_event);
  1806. return -EINVAL;
  1807. }
  1808. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1809. mutex_lock(&sde_enc->rc_lock);
  1810. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1811. if (sde_enc->cur_master &&
  1812. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1813. autorefresh_enabled =
  1814. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1815. sde_enc->cur_master);
  1816. if (autorefresh_enabled) {
  1817. SDE_DEBUG_ENC(sde_enc,
  1818. "not handling early wakeup since auto refresh is enabled\n");
  1819. goto end;
  1820. }
  1821. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1822. kthread_mod_delayed_work(&disp_thread->worker,
  1823. &sde_enc->delayed_off_work,
  1824. msecs_to_jiffies(
  1825. IDLE_POWERCOLLAPSE_DURATION));
  1826. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1827. /* enable all the clks and resources */
  1828. ret = _sde_encoder_resource_control_helper(drm_enc,
  1829. true);
  1830. if (ret) {
  1831. SDE_ERROR_ENC(sde_enc,
  1832. "sw_event:%d, rc in state %d\n",
  1833. sw_event, sde_enc->rc_state);
  1834. SDE_EVT32(DRMID(drm_enc), sw_event,
  1835. sde_enc->rc_state,
  1836. SDE_EVTLOG_ERROR);
  1837. goto end;
  1838. }
  1839. _sde_encoder_update_rsc_client(drm_enc, true);
  1840. /*
  1841. * In some cases, commit comes with slight delay
  1842. * (> 80 ms)after early wake up, prevent clock switch
  1843. * off to avoid jank in next update. So, increase the
  1844. * command mode idle timeout sufficiently to prevent
  1845. * such case.
  1846. */
  1847. kthread_mod_delayed_work(&disp_thread->worker,
  1848. &sde_enc->delayed_off_work,
  1849. msecs_to_jiffies(
  1850. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1851. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1852. }
  1853. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1854. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1855. end:
  1856. mutex_unlock(&sde_enc->rc_lock);
  1857. return ret;
  1858. }
  1859. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1860. u32 sw_event)
  1861. {
  1862. struct sde_encoder_virt *sde_enc;
  1863. struct msm_drm_private *priv;
  1864. int ret = 0;
  1865. bool is_vid_mode = false;
  1866. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1867. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1868. sw_event);
  1869. return -EINVAL;
  1870. }
  1871. sde_enc = to_sde_encoder_virt(drm_enc);
  1872. priv = drm_enc->dev->dev_private;
  1873. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1874. is_vid_mode = true;
  1875. /*
  1876. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1877. * events and return early for other events (ie wb display).
  1878. */
  1879. if (!sde_enc->idle_pc_enabled &&
  1880. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1881. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1882. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1883. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1884. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1885. return 0;
  1886. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1887. sw_event, sde_enc->idle_pc_enabled);
  1888. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1889. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1890. switch (sw_event) {
  1891. case SDE_ENC_RC_EVENT_KICKOFF:
  1892. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1893. is_vid_mode);
  1894. break;
  1895. case SDE_ENC_RC_EVENT_PRE_STOP:
  1896. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1897. is_vid_mode);
  1898. break;
  1899. case SDE_ENC_RC_EVENT_STOP:
  1900. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1901. break;
  1902. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1903. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1904. break;
  1905. case SDE_ENC_RC_EVENT_POST_MODESET:
  1906. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1907. break;
  1908. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1909. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1910. is_vid_mode);
  1911. break;
  1912. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1913. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1914. priv, is_vid_mode);
  1915. break;
  1916. default:
  1917. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1918. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1919. break;
  1920. }
  1921. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1922. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1923. return ret;
  1924. }
  1925. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1926. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1927. {
  1928. int i = 0;
  1929. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1930. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1931. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1932. if (poms_to_vid)
  1933. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1934. else if (poms_to_cmd)
  1935. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1936. _sde_encoder_update_rsc_client(drm_enc, true);
  1937. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1938. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1939. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1940. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1941. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1942. SDE_EVTLOG_FUNC_CASE1);
  1943. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1944. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1945. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1946. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1947. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1948. SDE_EVTLOG_FUNC_CASE2);
  1949. }
  1950. }
  1951. struct drm_connector *sde_encoder_get_connector(
  1952. struct drm_device *dev, struct drm_encoder *drm_enc)
  1953. {
  1954. struct drm_connector_list_iter conn_iter;
  1955. struct drm_connector *conn = NULL, *conn_search;
  1956. drm_connector_list_iter_begin(dev, &conn_iter);
  1957. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1958. if (conn_search->encoder == drm_enc) {
  1959. conn = conn_search;
  1960. break;
  1961. }
  1962. }
  1963. drm_connector_list_iter_end(&conn_iter);
  1964. return conn;
  1965. }
  1966. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1967. {
  1968. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1969. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1970. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1971. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1972. struct sde_rm_hw_request request_hw;
  1973. int i, j;
  1974. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1975. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1976. sde_enc->hw_pp[i] = NULL;
  1977. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1978. break;
  1979. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1980. }
  1981. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1982. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1983. if (phys) {
  1984. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1985. SDE_HW_BLK_QDSS);
  1986. for (j = 0; j < QDSS_MAX; j++) {
  1987. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1988. phys->hw_qdss =
  1989. (struct sde_hw_qdss *)qdss_iter.hw;
  1990. break;
  1991. }
  1992. }
  1993. }
  1994. }
  1995. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1996. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1997. sde_enc->hw_dsc[i] = NULL;
  1998. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1999. break;
  2000. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2001. }
  2002. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2003. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2004. sde_enc->hw_vdc[i] = NULL;
  2005. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2006. break;
  2007. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  2008. }
  2009. /* Get PP for DSC configuration */
  2010. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2011. struct sde_hw_pingpong *pp = NULL;
  2012. unsigned long features = 0;
  2013. if (!sde_enc->hw_dsc[i])
  2014. continue;
  2015. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2016. request_hw.type = SDE_HW_BLK_PINGPONG;
  2017. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2018. break;
  2019. pp = (struct sde_hw_pingpong *) request_hw.hw;
  2020. features = pp->ops.get_hw_caps(pp);
  2021. if (test_bit(SDE_PINGPONG_DSC, &features))
  2022. sde_enc->hw_dsc_pp[i] = pp;
  2023. else
  2024. sde_enc->hw_dsc_pp[i] = NULL;
  2025. }
  2026. }
  2027. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2028. struct msm_display_mode *msm_mode, bool pre_modeset)
  2029. {
  2030. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2031. enum sde_intf_mode intf_mode;
  2032. int ret;
  2033. bool is_cmd_mode = false;
  2034. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2035. is_cmd_mode = true;
  2036. if (pre_modeset) {
  2037. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2038. if (msm_is_mode_seamless_dms(msm_mode) ||
  2039. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2040. is_cmd_mode)) {
  2041. /* restore resource state before releasing them */
  2042. ret = sde_encoder_resource_control(drm_enc,
  2043. SDE_ENC_RC_EVENT_PRE_MODESET);
  2044. if (ret) {
  2045. SDE_ERROR_ENC(sde_enc,
  2046. "sde resource control failed: %d\n",
  2047. ret);
  2048. return ret;
  2049. }
  2050. /*
  2051. * Disable dce before switching the mode and after pre-
  2052. * modeset to guarantee previous kickoff has finished.
  2053. */
  2054. sde_encoder_dce_disable(sde_enc);
  2055. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2056. _sde_encoder_modeset_helper_locked(drm_enc,
  2057. SDE_ENC_RC_EVENT_PRE_MODESET);
  2058. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2059. msm_mode);
  2060. }
  2061. } else {
  2062. if (msm_is_mode_seamless_dms(msm_mode) ||
  2063. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2064. is_cmd_mode))
  2065. sde_encoder_resource_control(&sde_enc->base,
  2066. SDE_ENC_RC_EVENT_POST_MODESET);
  2067. else if (msm_is_mode_seamless_poms(msm_mode))
  2068. _sde_encoder_modeset_helper_locked(drm_enc,
  2069. SDE_ENC_RC_EVENT_POST_MODESET);
  2070. }
  2071. return 0;
  2072. }
  2073. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2074. struct drm_display_mode *mode,
  2075. struct drm_display_mode *adj_mode)
  2076. {
  2077. struct sde_encoder_virt *sde_enc;
  2078. struct sde_kms *sde_kms;
  2079. struct drm_connector *conn;
  2080. struct sde_connector_state *c_state;
  2081. struct msm_display_mode *msm_mode;
  2082. int i = 0, ret;
  2083. int num_lm, num_intf, num_pp_per_intf;
  2084. if (!drm_enc) {
  2085. SDE_ERROR("invalid encoder\n");
  2086. return;
  2087. }
  2088. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2089. SDE_ERROR("power resource is not enabled\n");
  2090. return;
  2091. }
  2092. sde_kms = sde_encoder_get_kms(drm_enc);
  2093. if (!sde_kms)
  2094. return;
  2095. sde_enc = to_sde_encoder_virt(drm_enc);
  2096. SDE_DEBUG_ENC(sde_enc, "\n");
  2097. SDE_EVT32(DRMID(drm_enc));
  2098. /*
  2099. * cache the crtc in sde_enc on enable for duration of use case
  2100. * for correctly servicing asynchronous irq events and timers
  2101. */
  2102. if (!drm_enc->crtc) {
  2103. SDE_ERROR("invalid crtc\n");
  2104. return;
  2105. }
  2106. sde_enc->crtc = drm_enc->crtc;
  2107. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2108. /* get and store the mode_info */
  2109. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2110. if (!conn) {
  2111. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2112. return;
  2113. } else if (!conn->state) {
  2114. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2115. return;
  2116. }
  2117. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2118. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2119. c_state = to_sde_connector_state(conn->state);
  2120. if (!c_state) {
  2121. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2122. return;
  2123. }
  2124. /* cancel delayed off work, if any */
  2125. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2126. /* release resources before seamless mode change */
  2127. msm_mode = &c_state->msm_mode;
  2128. ret = sde_encoder_virt_modeset_rc(drm_enc, msm_mode, true);
  2129. if (ret)
  2130. return;
  2131. /* reserve dynamic resources now, indicating non test-only */
  2132. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2133. if (ret) {
  2134. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2135. return;
  2136. }
  2137. /* assign the reserved HW blocks to this encoder */
  2138. _sde_encoder_virt_populate_hw_res(drm_enc);
  2139. /* determine left HW PP block to map to INTF */
  2140. num_lm = sde_enc->mode_info.topology.num_lm;
  2141. num_intf = sde_enc->mode_info.topology.num_intf;
  2142. num_pp_per_intf = num_lm / num_intf;
  2143. if (!num_pp_per_intf)
  2144. num_pp_per_intf = 1;
  2145. /* perform mode_set on phys_encs */
  2146. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2147. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2148. if (phys) {
  2149. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2150. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2151. i, num_pp_per_intf);
  2152. return;
  2153. }
  2154. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2155. phys->connector = conn;
  2156. if (phys->ops.mode_set)
  2157. phys->ops.mode_set(phys, mode, adj_mode);
  2158. }
  2159. }
  2160. /* update resources after seamless mode change */
  2161. sde_encoder_virt_modeset_rc(drm_enc, msm_mode, false);
  2162. }
  2163. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2164. {
  2165. struct sde_encoder_virt *sde_enc;
  2166. struct sde_encoder_phys *phys;
  2167. int i;
  2168. if (!drm_enc) {
  2169. SDE_ERROR("invalid parameters\n");
  2170. return;
  2171. }
  2172. sde_enc = to_sde_encoder_virt(drm_enc);
  2173. if (!sde_enc) {
  2174. SDE_ERROR("invalid sde encoder\n");
  2175. return;
  2176. }
  2177. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2178. phys = sde_enc->phys_encs[i];
  2179. if (phys && phys->ops.control_te)
  2180. phys->ops.control_te(phys, enable);
  2181. }
  2182. }
  2183. static int _sde_encoder_input_connect(struct input_handler *handler,
  2184. struct input_dev *dev, const struct input_device_id *id)
  2185. {
  2186. struct input_handle *handle;
  2187. int rc = 0;
  2188. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2189. if (!handle)
  2190. return -ENOMEM;
  2191. handle->dev = dev;
  2192. handle->handler = handler;
  2193. handle->name = handler->name;
  2194. rc = input_register_handle(handle);
  2195. if (rc) {
  2196. pr_err("failed to register input handle\n");
  2197. goto error;
  2198. }
  2199. rc = input_open_device(handle);
  2200. if (rc) {
  2201. pr_err("failed to open input device\n");
  2202. goto error_unregister;
  2203. }
  2204. return 0;
  2205. error_unregister:
  2206. input_unregister_handle(handle);
  2207. error:
  2208. kfree(handle);
  2209. return rc;
  2210. }
  2211. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2212. {
  2213. input_close_device(handle);
  2214. input_unregister_handle(handle);
  2215. kfree(handle);
  2216. }
  2217. /**
  2218. * Structure for specifying event parameters on which to receive callbacks.
  2219. * This structure will trigger a callback in case of a touch event (specified by
  2220. * EV_ABS) where there is a change in X and Y coordinates,
  2221. */
  2222. static const struct input_device_id sde_input_ids[] = {
  2223. {
  2224. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2225. .evbit = { BIT_MASK(EV_ABS) },
  2226. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2227. BIT_MASK(ABS_MT_POSITION_X) |
  2228. BIT_MASK(ABS_MT_POSITION_Y) },
  2229. },
  2230. { },
  2231. };
  2232. static void _sde_encoder_input_handler_register(
  2233. struct drm_encoder *drm_enc)
  2234. {
  2235. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2236. int rc;
  2237. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2238. !sde_enc->input_event_enabled)
  2239. return;
  2240. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2241. sde_enc->input_handler->private = sde_enc;
  2242. /* register input handler if not already registered */
  2243. rc = input_register_handler(sde_enc->input_handler);
  2244. if (rc) {
  2245. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2246. rc);
  2247. kfree(sde_enc->input_handler);
  2248. }
  2249. }
  2250. }
  2251. static void _sde_encoder_input_handler_unregister(
  2252. struct drm_encoder *drm_enc)
  2253. {
  2254. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2255. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2256. !sde_enc->input_event_enabled)
  2257. return;
  2258. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2259. input_unregister_handler(sde_enc->input_handler);
  2260. sde_enc->input_handler->private = NULL;
  2261. }
  2262. }
  2263. static int _sde_encoder_input_handler(
  2264. struct sde_encoder_virt *sde_enc)
  2265. {
  2266. struct input_handler *input_handler = NULL;
  2267. int rc = 0;
  2268. if (sde_enc->input_handler) {
  2269. SDE_ERROR_ENC(sde_enc,
  2270. "input_handle is active. unexpected\n");
  2271. return -EINVAL;
  2272. }
  2273. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2274. if (!input_handler)
  2275. return -ENOMEM;
  2276. input_handler->event = sde_encoder_input_event_handler;
  2277. input_handler->connect = _sde_encoder_input_connect;
  2278. input_handler->disconnect = _sde_encoder_input_disconnect;
  2279. input_handler->name = "sde";
  2280. input_handler->id_table = sde_input_ids;
  2281. sde_enc->input_handler = input_handler;
  2282. return rc;
  2283. }
  2284. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2285. {
  2286. struct sde_encoder_virt *sde_enc = NULL;
  2287. struct sde_kms *sde_kms;
  2288. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2289. SDE_ERROR("invalid parameters\n");
  2290. return;
  2291. }
  2292. sde_kms = sde_encoder_get_kms(drm_enc);
  2293. if (!sde_kms)
  2294. return;
  2295. sde_enc = to_sde_encoder_virt(drm_enc);
  2296. if (!sde_enc || !sde_enc->cur_master) {
  2297. SDE_DEBUG("invalid sde encoder/master\n");
  2298. return;
  2299. }
  2300. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2301. sde_enc->cur_master->hw_mdptop &&
  2302. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2303. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2304. sde_enc->cur_master->hw_mdptop);
  2305. if (sde_enc->cur_master->hw_mdptop &&
  2306. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2307. !sde_in_trusted_vm(sde_kms))
  2308. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2309. sde_enc->cur_master->hw_mdptop,
  2310. sde_kms->catalog);
  2311. if (sde_enc->cur_master->hw_ctl &&
  2312. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2313. !sde_enc->cur_master->cont_splash_enabled)
  2314. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2315. sde_enc->cur_master->hw_ctl,
  2316. &sde_enc->cur_master->intf_cfg_v1);
  2317. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2318. sde_encoder_control_te(drm_enc, true);
  2319. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2320. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2321. }
  2322. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2323. {
  2324. struct sde_kms *sde_kms;
  2325. void *dither_cfg = NULL;
  2326. int ret = 0, i = 0;
  2327. size_t len = 0;
  2328. enum sde_rm_topology_name topology;
  2329. struct drm_encoder *drm_enc;
  2330. struct msm_display_dsc_info *dsc = NULL;
  2331. struct sde_encoder_virt *sde_enc;
  2332. struct sde_hw_pingpong *hw_pp;
  2333. u32 bpp, bpc;
  2334. int num_lm;
  2335. if (!phys || !phys->connector || !phys->hw_pp ||
  2336. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2337. return;
  2338. sde_kms = sde_encoder_get_kms(phys->parent);
  2339. if (!sde_kms)
  2340. return;
  2341. topology = sde_connector_get_topology_name(phys->connector);
  2342. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2343. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2344. (phys->split_role == ENC_ROLE_SLAVE)))
  2345. return;
  2346. drm_enc = phys->parent;
  2347. sde_enc = to_sde_encoder_virt(drm_enc);
  2348. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2349. bpc = dsc->config.bits_per_component;
  2350. bpp = dsc->config.bits_per_pixel;
  2351. /* disable dither for 10 bpp or 10bpc dsc config */
  2352. if (bpp == 10 || bpc == 10) {
  2353. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2354. return;
  2355. }
  2356. ret = sde_connector_get_dither_cfg(phys->connector,
  2357. phys->connector->state, &dither_cfg,
  2358. &len, sde_enc->idle_pc_restore);
  2359. /* skip reg writes when return values are invalid or no data */
  2360. if (ret && ret == -ENODATA)
  2361. return;
  2362. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2363. for (i = 0; i < num_lm; i++) {
  2364. hw_pp = sde_enc->hw_pp[i];
  2365. phys->hw_pp->ops.setup_dither(hw_pp,
  2366. dither_cfg, len);
  2367. }
  2368. }
  2369. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2370. {
  2371. struct sde_encoder_virt *sde_enc = NULL;
  2372. int i;
  2373. if (!drm_enc) {
  2374. SDE_ERROR("invalid encoder\n");
  2375. return;
  2376. }
  2377. sde_enc = to_sde_encoder_virt(drm_enc);
  2378. if (!sde_enc->cur_master) {
  2379. SDE_DEBUG("virt encoder has no master\n");
  2380. return;
  2381. }
  2382. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2383. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2384. sde_enc->idle_pc_restore = true;
  2385. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2386. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2387. if (!phys)
  2388. continue;
  2389. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2390. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2391. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2392. phys->ops.restore(phys);
  2393. _sde_encoder_setup_dither(phys);
  2394. }
  2395. if (sde_enc->cur_master->ops.restore)
  2396. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2397. _sde_encoder_virt_enable_helper(drm_enc);
  2398. }
  2399. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2400. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2401. {
  2402. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2403. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2404. int i;
  2405. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2406. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2407. if (!phys)
  2408. continue;
  2409. phys->comp_type = comp_info->comp_type;
  2410. phys->comp_ratio = comp_info->comp_ratio;
  2411. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2412. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2413. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2414. phys->dsc_extra_pclk_cycle_cnt =
  2415. comp_info->dsc_info.pclk_per_line;
  2416. phys->dsc_extra_disp_width =
  2417. comp_info->dsc_info.extra_width;
  2418. phys->dce_bytes_per_line =
  2419. comp_info->dsc_info.bytes_per_pkt *
  2420. comp_info->dsc_info.pkt_per_line;
  2421. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2422. phys->dce_bytes_per_line =
  2423. comp_info->vdc_info.bytes_per_pkt *
  2424. comp_info->vdc_info.pkt_per_line;
  2425. }
  2426. if (phys != sde_enc->cur_master) {
  2427. /**
  2428. * on DMS request, the encoder will be enabled
  2429. * already. Invoke restore to reconfigure the
  2430. * new mode.
  2431. */
  2432. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2433. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2434. phys->ops.restore)
  2435. phys->ops.restore(phys);
  2436. else if (phys->ops.enable)
  2437. phys->ops.enable(phys);
  2438. }
  2439. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2440. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2441. phys->ops.setup_misr(phys, true,
  2442. sde_enc->misr_frame_count);
  2443. }
  2444. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2445. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2446. sde_enc->cur_master->ops.restore)
  2447. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2448. else if (sde_enc->cur_master->ops.enable)
  2449. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2450. }
  2451. static void sde_encoder_off_work(struct kthread_work *work)
  2452. {
  2453. struct sde_encoder_virt *sde_enc = container_of(work,
  2454. struct sde_encoder_virt, delayed_off_work.work);
  2455. struct drm_encoder *drm_enc;
  2456. if (!sde_enc) {
  2457. SDE_ERROR("invalid sde encoder\n");
  2458. return;
  2459. }
  2460. drm_enc = &sde_enc->base;
  2461. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2462. sde_encoder_idle_request(drm_enc);
  2463. SDE_ATRACE_END("sde_encoder_off_work");
  2464. }
  2465. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2466. {
  2467. struct sde_encoder_virt *sde_enc = NULL;
  2468. bool has_master_enc = false;
  2469. int i, ret = 0;
  2470. struct sde_connector_state *c_state;
  2471. struct drm_display_mode *cur_mode = NULL;
  2472. struct msm_display_mode *msm_mode;
  2473. if (!drm_enc || !drm_enc->crtc) {
  2474. SDE_ERROR("invalid encoder\n");
  2475. return;
  2476. }
  2477. sde_enc = to_sde_encoder_virt(drm_enc);
  2478. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2479. SDE_ERROR("power resource is not enabled\n");
  2480. return;
  2481. }
  2482. if (!sde_enc->crtc)
  2483. sde_enc->crtc = drm_enc->crtc;
  2484. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2485. SDE_DEBUG_ENC(sde_enc, "\n");
  2486. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2487. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2488. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2489. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2490. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2491. sde_enc->cur_master = phys;
  2492. has_master_enc = true;
  2493. break;
  2494. }
  2495. }
  2496. if (!has_master_enc) {
  2497. sde_enc->cur_master = NULL;
  2498. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2499. return;
  2500. }
  2501. _sde_encoder_input_handler_register(drm_enc);
  2502. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2503. if (!c_state) {
  2504. SDE_ERROR("invalid connector state\n");
  2505. return;
  2506. }
  2507. msm_mode = &c_state->msm_mode;
  2508. if ((drm_enc->crtc->state->connectors_changed &&
  2509. sde_encoder_in_clone_mode(drm_enc)) ||
  2510. !(msm_is_mode_seamless_vrr(msm_mode)
  2511. || msm_is_mode_seamless_dms(msm_mode)
  2512. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2513. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2514. sde_encoder_off_work);
  2515. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2516. if (ret) {
  2517. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2518. ret);
  2519. return;
  2520. }
  2521. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2522. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2523. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2524. _sde_encoder_virt_enable_helper(drm_enc);
  2525. }
  2526. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2527. {
  2528. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2529. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2530. int i = 0;
  2531. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2532. if (sde_enc->phys_encs[i]) {
  2533. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2534. sde_enc->phys_encs[i]->connector = NULL;
  2535. }
  2536. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2537. }
  2538. sde_enc->cur_master = NULL;
  2539. /*
  2540. * clear the cached crtc in sde_enc on use case finish, after all the
  2541. * outstanding events and timers have been completed
  2542. */
  2543. sde_enc->crtc = NULL;
  2544. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2545. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2546. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2547. }
  2548. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2549. {
  2550. struct sde_encoder_virt *sde_enc = NULL;
  2551. struct sde_kms *sde_kms;
  2552. enum sde_intf_mode intf_mode;
  2553. int ret, i = 0;
  2554. if (!drm_enc) {
  2555. SDE_ERROR("invalid encoder\n");
  2556. return;
  2557. } else if (!drm_enc->dev) {
  2558. SDE_ERROR("invalid dev\n");
  2559. return;
  2560. } else if (!drm_enc->dev->dev_private) {
  2561. SDE_ERROR("invalid dev_private\n");
  2562. return;
  2563. }
  2564. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2565. SDE_ERROR("power resource is not enabled\n");
  2566. return;
  2567. }
  2568. sde_enc = to_sde_encoder_virt(drm_enc);
  2569. SDE_DEBUG_ENC(sde_enc, "\n");
  2570. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2571. if (!sde_kms)
  2572. return;
  2573. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2574. SDE_EVT32(DRMID(drm_enc));
  2575. /* wait for idle */
  2576. if (!sde_encoder_in_clone_mode(drm_enc))
  2577. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2578. _sde_encoder_input_handler_unregister(drm_enc);
  2579. /*
  2580. * For primary command mode and video mode encoders, execute the
  2581. * resource control pre-stop operations before the physical encoders
  2582. * are disabled, to allow the rsc to transition its states properly.
  2583. *
  2584. * For other encoder types, rsc should not be enabled until after
  2585. * they have been fully disabled, so delay the pre-stop operations
  2586. * until after the physical disable calls have returned.
  2587. */
  2588. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2589. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2590. sde_encoder_resource_control(drm_enc,
  2591. SDE_ENC_RC_EVENT_PRE_STOP);
  2592. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2593. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2594. if (phys && phys->ops.disable)
  2595. phys->ops.disable(phys);
  2596. }
  2597. } else {
  2598. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2599. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2600. if (phys && phys->ops.disable)
  2601. phys->ops.disable(phys);
  2602. }
  2603. sde_encoder_resource_control(drm_enc,
  2604. SDE_ENC_RC_EVENT_PRE_STOP);
  2605. }
  2606. /*
  2607. * disable dce after the transfer is complete (for command mode)
  2608. * and after physical encoder is disabled, to make sure timing
  2609. * engine is already disabled (for video mode).
  2610. */
  2611. if (!sde_in_trusted_vm(sde_kms))
  2612. sde_encoder_dce_disable(sde_enc);
  2613. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2614. /* reset connector topology name property */
  2615. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2616. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2617. ret = sde_rm_update_topology(&sde_kms->rm,
  2618. sde_enc->cur_master->connector->state, NULL);
  2619. if (ret) {
  2620. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2621. return;
  2622. }
  2623. }
  2624. if (!sde_encoder_in_clone_mode(drm_enc))
  2625. sde_encoder_virt_reset(drm_enc);
  2626. }
  2627. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2628. struct sde_encoder_phys_wb *wb_enc)
  2629. {
  2630. struct sde_encoder_virt *sde_enc;
  2631. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2632. struct sde_ctl_flush_cfg cfg;
  2633. int i;
  2634. ctl->ops.reset(ctl);
  2635. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2636. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2637. if (wb_enc) {
  2638. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2639. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2640. false, phys_enc->hw_pp->idx);
  2641. if (ctl->ops.update_bitmask)
  2642. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2643. wb_enc->hw_wb->idx, true);
  2644. }
  2645. } else {
  2646. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2647. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2648. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2649. sde_enc->phys_encs[i]->hw_intf, false,
  2650. sde_enc->phys_encs[i]->hw_pp->idx);
  2651. if (ctl->ops.update_bitmask)
  2652. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2653. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2654. }
  2655. }
  2656. }
  2657. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2658. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2659. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2660. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2661. phys_enc->hw_pp->merge_3d->idx, true);
  2662. }
  2663. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2664. phys_enc->hw_pp) {
  2665. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2666. false, phys_enc->hw_pp->idx);
  2667. if (ctl->ops.update_bitmask)
  2668. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2669. phys_enc->hw_cdm->idx, true);
  2670. }
  2671. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2672. ctl->ops.reset_post_disable)
  2673. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2674. phys_enc->hw_pp->merge_3d ?
  2675. phys_enc->hw_pp->merge_3d->idx : 0);
  2676. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2677. ctl->ops.get_pending_flush(ctl, &cfg);
  2678. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2679. ctl->ops.trigger_flush(ctl);
  2680. ctl->ops.trigger_start(ctl);
  2681. ctl->ops.clear_pending_flush(ctl);
  2682. }
  2683. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2684. {
  2685. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2686. struct sde_ctl_flush_cfg cfg;
  2687. ctl->ops.reset(ctl);
  2688. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2689. ctl->ops.get_pending_flush(ctl, &cfg);
  2690. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2691. ctl->ops.trigger_flush(ctl);
  2692. ctl->ops.trigger_start(ctl);
  2693. }
  2694. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2695. enum sde_intf_type type, u32 controller_id)
  2696. {
  2697. int i = 0;
  2698. for (i = 0; i < catalog->intf_count; i++) {
  2699. if (catalog->intf[i].type == type
  2700. && catalog->intf[i].controller_id == controller_id) {
  2701. return catalog->intf[i].id;
  2702. }
  2703. }
  2704. return INTF_MAX;
  2705. }
  2706. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2707. enum sde_intf_type type, u32 controller_id)
  2708. {
  2709. if (controller_id < catalog->wb_count)
  2710. return catalog->wb[controller_id].id;
  2711. return WB_MAX;
  2712. }
  2713. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2714. struct drm_crtc *crtc)
  2715. {
  2716. struct sde_hw_uidle *uidle;
  2717. struct sde_uidle_cntr cntr;
  2718. struct sde_uidle_status status;
  2719. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2720. pr_err("invalid params %d %d\n",
  2721. !sde_kms, !crtc);
  2722. return;
  2723. }
  2724. /* check if perf counters are enabled and setup */
  2725. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2726. return;
  2727. uidle = sde_kms->hw_uidle;
  2728. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2729. && uidle->ops.uidle_get_status) {
  2730. uidle->ops.uidle_get_status(uidle, &status);
  2731. trace_sde_perf_uidle_status(
  2732. crtc->base.id,
  2733. status.uidle_danger_status_0,
  2734. status.uidle_danger_status_1,
  2735. status.uidle_safe_status_0,
  2736. status.uidle_safe_status_1,
  2737. status.uidle_idle_status_0,
  2738. status.uidle_idle_status_1,
  2739. status.uidle_fal_status_0,
  2740. status.uidle_fal_status_1,
  2741. status.uidle_status,
  2742. status.uidle_en_fal10);
  2743. }
  2744. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2745. && uidle->ops.uidle_get_cntr) {
  2746. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2747. trace_sde_perf_uidle_cntr(
  2748. crtc->base.id,
  2749. cntr.fal1_gate_cntr,
  2750. cntr.fal10_gate_cntr,
  2751. cntr.fal_wait_gate_cntr,
  2752. cntr.fal1_num_transitions_cntr,
  2753. cntr.fal10_num_transitions_cntr,
  2754. cntr.min_gate_cntr,
  2755. cntr.max_gate_cntr);
  2756. }
  2757. }
  2758. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2759. struct sde_encoder_phys *phy_enc)
  2760. {
  2761. struct sde_encoder_virt *sde_enc = NULL;
  2762. unsigned long lock_flags;
  2763. ktime_t ts = 0;
  2764. if (!drm_enc || !phy_enc)
  2765. return;
  2766. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2767. sde_enc = to_sde_encoder_virt(drm_enc);
  2768. /*
  2769. * calculate accurate vsync timestamp when available
  2770. * set current time otherwise
  2771. */
  2772. if (phy_enc->sde_kms && phy_enc->sde_kms->catalog->has_precise_vsync_ts)
  2773. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2774. if (!ts)
  2775. ts = ktime_get();
  2776. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2777. phy_enc->last_vsync_timestamp = ts;
  2778. atomic_inc(&phy_enc->vsync_cnt);
  2779. if (sde_enc->crtc_vblank_cb)
  2780. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2781. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2782. if (phy_enc->sde_kms &&
  2783. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2784. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2785. SDE_ATRACE_END("encoder_vblank_callback");
  2786. }
  2787. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2788. struct sde_encoder_phys *phy_enc)
  2789. {
  2790. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2791. if (!phy_enc)
  2792. return;
  2793. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2794. atomic_inc(&phy_enc->underrun_cnt);
  2795. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2796. if (sde_enc->cur_master &&
  2797. sde_enc->cur_master->ops.get_underrun_line_count)
  2798. sde_enc->cur_master->ops.get_underrun_line_count(
  2799. sde_enc->cur_master);
  2800. trace_sde_encoder_underrun(DRMID(drm_enc),
  2801. atomic_read(&phy_enc->underrun_cnt));
  2802. if (phy_enc->sde_kms &&
  2803. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2804. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2805. SDE_DBG_CTRL("stop_ftrace");
  2806. SDE_DBG_CTRL("panic_underrun");
  2807. SDE_ATRACE_END("encoder_underrun_callback");
  2808. }
  2809. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2810. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2811. {
  2812. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2813. unsigned long lock_flags;
  2814. bool enable;
  2815. int i;
  2816. enable = vbl_cb ? true : false;
  2817. if (!drm_enc) {
  2818. SDE_ERROR("invalid encoder\n");
  2819. return;
  2820. }
  2821. SDE_DEBUG_ENC(sde_enc, "\n");
  2822. SDE_EVT32(DRMID(drm_enc), enable);
  2823. if (sde_encoder_in_clone_mode(drm_enc)) {
  2824. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2825. return;
  2826. }
  2827. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2828. sde_enc->crtc_vblank_cb = vbl_cb;
  2829. sde_enc->crtc_vblank_cb_data = vbl_data;
  2830. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2831. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2832. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2833. if (phys && phys->ops.control_vblank_irq)
  2834. phys->ops.control_vblank_irq(phys, enable);
  2835. }
  2836. sde_enc->vblank_enabled = enable;
  2837. }
  2838. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2839. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2840. struct drm_crtc *crtc)
  2841. {
  2842. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2843. unsigned long lock_flags;
  2844. bool enable;
  2845. enable = frame_event_cb ? true : false;
  2846. if (!drm_enc) {
  2847. SDE_ERROR("invalid encoder\n");
  2848. return;
  2849. }
  2850. SDE_DEBUG_ENC(sde_enc, "\n");
  2851. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2852. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2853. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2854. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2855. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2856. }
  2857. static void sde_encoder_frame_done_callback(
  2858. struct drm_encoder *drm_enc,
  2859. struct sde_encoder_phys *ready_phys, u32 event)
  2860. {
  2861. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2862. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2863. unsigned int i;
  2864. bool trigger = true;
  2865. bool is_cmd_mode = false;
  2866. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2867. ktime_t ts = 0;
  2868. if (!sde_kms || !sde_enc->cur_master) {
  2869. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2870. sde_kms, sde_enc->cur_master);
  2871. return;
  2872. }
  2873. sde_enc->crtc_frame_event_cb_data.connector =
  2874. sde_enc->cur_master->connector;
  2875. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2876. is_cmd_mode = true;
  2877. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2878. if (sde_kms->catalog->has_precise_vsync_ts
  2879. && (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2880. && (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2881. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2882. /*
  2883. * get current ktime for other events and when precise timestamp is not
  2884. * available for retire-fence
  2885. */
  2886. if (!ts)
  2887. ts = ktime_get();
  2888. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2889. | SDE_ENCODER_FRAME_EVENT_ERROR
  2890. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2891. if (ready_phys->connector)
  2892. topology = sde_connector_get_topology_name(
  2893. ready_phys->connector);
  2894. /* One of the physical encoders has become idle */
  2895. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2896. if (sde_enc->phys_encs[i] == ready_phys) {
  2897. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2898. atomic_read(&sde_enc->frame_done_cnt[i]));
  2899. if (!atomic_add_unless(
  2900. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2901. SDE_EVT32(DRMID(drm_enc), event,
  2902. ready_phys->intf_idx,
  2903. SDE_EVTLOG_ERROR);
  2904. SDE_ERROR_ENC(sde_enc,
  2905. "intf idx:%d, event:%d\n",
  2906. ready_phys->intf_idx, event);
  2907. return;
  2908. }
  2909. }
  2910. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2911. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2912. trigger = false;
  2913. }
  2914. if (trigger) {
  2915. if (sde_enc->crtc_frame_event_cb)
  2916. sde_enc->crtc_frame_event_cb(
  2917. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2918. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2919. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2920. -1, 0);
  2921. }
  2922. } else if (sde_enc->crtc_frame_event_cb) {
  2923. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2924. }
  2925. }
  2926. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2927. {
  2928. struct sde_encoder_virt *sde_enc;
  2929. if (!drm_enc) {
  2930. SDE_ERROR("invalid drm encoder\n");
  2931. return -EINVAL;
  2932. }
  2933. sde_enc = to_sde_encoder_virt(drm_enc);
  2934. sde_encoder_resource_control(&sde_enc->base,
  2935. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2936. return 0;
  2937. }
  2938. /**
  2939. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2940. * drm_enc: Pointer to drm encoder structure
  2941. * phys: Pointer to physical encoder structure
  2942. * extra_flush: Additional bit mask to include in flush trigger
  2943. * config_changed: if true new config is applied, avoid increment of retire
  2944. * count if false
  2945. */
  2946. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2947. struct sde_encoder_phys *phys,
  2948. struct sde_ctl_flush_cfg *extra_flush,
  2949. bool config_changed)
  2950. {
  2951. struct sde_hw_ctl *ctl;
  2952. unsigned long lock_flags;
  2953. struct sde_encoder_virt *sde_enc;
  2954. int pend_ret_fence_cnt;
  2955. struct sde_connector *c_conn;
  2956. if (!drm_enc || !phys) {
  2957. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2958. !drm_enc, !phys);
  2959. return;
  2960. }
  2961. sde_enc = to_sde_encoder_virt(drm_enc);
  2962. c_conn = to_sde_connector(phys->connector);
  2963. if (!phys->hw_pp) {
  2964. SDE_ERROR("invalid pingpong hw\n");
  2965. return;
  2966. }
  2967. ctl = phys->hw_ctl;
  2968. if (!ctl || !phys->ops.trigger_flush) {
  2969. SDE_ERROR("missing ctl/trigger cb\n");
  2970. return;
  2971. }
  2972. if (phys->split_role == ENC_ROLE_SKIP) {
  2973. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2974. "skip flush pp%d ctl%d\n",
  2975. phys->hw_pp->idx - PINGPONG_0,
  2976. ctl->idx - CTL_0);
  2977. return;
  2978. }
  2979. /* update pending counts and trigger kickoff ctl flush atomically */
  2980. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2981. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  2982. atomic_inc(&phys->pending_retire_fence_cnt);
  2983. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2984. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2985. ctl->ops.update_bitmask) {
  2986. /* perform peripheral flush on every frame update for dp dsc */
  2987. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2988. phys->comp_ratio && c_conn->ops.update_pps) {
  2989. c_conn->ops.update_pps(phys->connector, NULL,
  2990. c_conn->display);
  2991. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2992. phys->hw_intf->idx, 1);
  2993. }
  2994. if (sde_enc->dynamic_hdr_updated)
  2995. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2996. phys->hw_intf->idx, 1);
  2997. }
  2998. if ((extra_flush && extra_flush->pending_flush_mask)
  2999. && ctl->ops.update_pending_flush)
  3000. ctl->ops.update_pending_flush(ctl, extra_flush);
  3001. phys->ops.trigger_flush(phys);
  3002. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3003. if (ctl->ops.get_pending_flush) {
  3004. struct sde_ctl_flush_cfg pending_flush = {0,};
  3005. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3006. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3007. ctl->idx - CTL_0,
  3008. pending_flush.pending_flush_mask,
  3009. pend_ret_fence_cnt);
  3010. } else {
  3011. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3012. ctl->idx - CTL_0,
  3013. pend_ret_fence_cnt);
  3014. }
  3015. }
  3016. /**
  3017. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3018. * phys: Pointer to physical encoder structure
  3019. */
  3020. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3021. {
  3022. struct sde_hw_ctl *ctl;
  3023. struct sde_encoder_virt *sde_enc;
  3024. if (!phys) {
  3025. SDE_ERROR("invalid argument(s)\n");
  3026. return;
  3027. }
  3028. if (!phys->hw_pp) {
  3029. SDE_ERROR("invalid pingpong hw\n");
  3030. return;
  3031. }
  3032. if (!phys->parent) {
  3033. SDE_ERROR("invalid parent\n");
  3034. return;
  3035. }
  3036. /* avoid ctrl start for encoder in clone mode */
  3037. if (phys->in_clone_mode)
  3038. return;
  3039. ctl = phys->hw_ctl;
  3040. sde_enc = to_sde_encoder_virt(phys->parent);
  3041. if (phys->split_role == ENC_ROLE_SKIP) {
  3042. SDE_DEBUG_ENC(sde_enc,
  3043. "skip start pp%d ctl%d\n",
  3044. phys->hw_pp->idx - PINGPONG_0,
  3045. ctl->idx - CTL_0);
  3046. return;
  3047. }
  3048. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3049. phys->ops.trigger_start(phys);
  3050. }
  3051. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3052. {
  3053. struct sde_hw_ctl *ctl;
  3054. if (!phys_enc) {
  3055. SDE_ERROR("invalid encoder\n");
  3056. return;
  3057. }
  3058. ctl = phys_enc->hw_ctl;
  3059. if (ctl && ctl->ops.trigger_flush)
  3060. ctl->ops.trigger_flush(ctl);
  3061. }
  3062. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3063. {
  3064. struct sde_hw_ctl *ctl;
  3065. if (!phys_enc) {
  3066. SDE_ERROR("invalid encoder\n");
  3067. return;
  3068. }
  3069. ctl = phys_enc->hw_ctl;
  3070. if (ctl && ctl->ops.trigger_start) {
  3071. ctl->ops.trigger_start(ctl);
  3072. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3073. }
  3074. }
  3075. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3076. {
  3077. struct sde_encoder_virt *sde_enc;
  3078. struct sde_connector *sde_con;
  3079. void *sde_con_disp;
  3080. struct sde_hw_ctl *ctl;
  3081. int rc;
  3082. if (!phys_enc) {
  3083. SDE_ERROR("invalid encoder\n");
  3084. return;
  3085. }
  3086. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3087. ctl = phys_enc->hw_ctl;
  3088. if (!ctl || !ctl->ops.reset)
  3089. return;
  3090. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3091. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3092. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3093. phys_enc->connector) {
  3094. sde_con = to_sde_connector(phys_enc->connector);
  3095. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3096. if (sde_con->ops.soft_reset) {
  3097. rc = sde_con->ops.soft_reset(sde_con_disp);
  3098. if (rc) {
  3099. SDE_ERROR_ENC(sde_enc,
  3100. "connector soft reset failure\n");
  3101. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3102. }
  3103. }
  3104. }
  3105. phys_enc->enable_state = SDE_ENC_ENABLED;
  3106. }
  3107. /**
  3108. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3109. * Iterate through the physical encoders and perform consolidated flush
  3110. * and/or control start triggering as needed. This is done in the virtual
  3111. * encoder rather than the individual physical ones in order to handle
  3112. * use cases that require visibility into multiple physical encoders at
  3113. * a time.
  3114. * sde_enc: Pointer to virtual encoder structure
  3115. * config_changed: if true new config is applied. Avoid regdma_flush and
  3116. * incrementing the retire count if false.
  3117. */
  3118. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3119. bool config_changed)
  3120. {
  3121. struct sde_hw_ctl *ctl;
  3122. uint32_t i;
  3123. struct sde_ctl_flush_cfg pending_flush = {0,};
  3124. u32 pending_kickoff_cnt;
  3125. struct msm_drm_private *priv = NULL;
  3126. struct sde_kms *sde_kms = NULL;
  3127. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3128. bool is_regdma_blocking = false, is_vid_mode = false;
  3129. struct sde_crtc *sde_crtc;
  3130. if (!sde_enc) {
  3131. SDE_ERROR("invalid encoder\n");
  3132. return;
  3133. }
  3134. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3135. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3136. is_vid_mode = true;
  3137. is_regdma_blocking = (is_vid_mode ||
  3138. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3139. /* don't perform flush/start operations for slave encoders */
  3140. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3141. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3142. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3143. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3144. continue;
  3145. ctl = phys->hw_ctl;
  3146. if (!ctl)
  3147. continue;
  3148. if (phys->connector)
  3149. topology = sde_connector_get_topology_name(
  3150. phys->connector);
  3151. if (!phys->ops.needs_single_flush ||
  3152. !phys->ops.needs_single_flush(phys)) {
  3153. if (config_changed && ctl->ops.reg_dma_flush)
  3154. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3155. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3156. config_changed);
  3157. } else if (ctl->ops.get_pending_flush) {
  3158. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3159. }
  3160. }
  3161. /* for split flush, combine pending flush masks and send to master */
  3162. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3163. ctl = sde_enc->cur_master->hw_ctl;
  3164. if (config_changed && ctl->ops.reg_dma_flush)
  3165. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3166. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3167. &pending_flush,
  3168. config_changed);
  3169. }
  3170. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3171. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3172. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3173. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3174. continue;
  3175. if (!phys->ops.needs_single_flush ||
  3176. !phys->ops.needs_single_flush(phys)) {
  3177. pending_kickoff_cnt =
  3178. sde_encoder_phys_inc_pending(phys);
  3179. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3180. } else {
  3181. pending_kickoff_cnt =
  3182. sde_encoder_phys_inc_pending(phys);
  3183. SDE_EVT32(pending_kickoff_cnt,
  3184. pending_flush.pending_flush_mask,
  3185. SDE_EVTLOG_FUNC_CASE2);
  3186. }
  3187. }
  3188. if (sde_enc->misr_enable)
  3189. sde_encoder_misr_configure(&sde_enc->base, true,
  3190. sde_enc->misr_frame_count);
  3191. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3192. if (crtc_misr_info.misr_enable && sde_crtc &&
  3193. sde_crtc->misr_reconfigure) {
  3194. sde_crtc_misr_setup(sde_enc->crtc, true,
  3195. crtc_misr_info.misr_frame_count);
  3196. sde_crtc->misr_reconfigure = false;
  3197. }
  3198. _sde_encoder_trigger_start(sde_enc->cur_master);
  3199. if (sde_enc->elevated_ahb_vote) {
  3200. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3201. priv = sde_enc->base.dev->dev_private;
  3202. if (sde_kms != NULL) {
  3203. sde_power_scale_reg_bus(&priv->phandle,
  3204. VOTE_INDEX_LOW,
  3205. false);
  3206. }
  3207. sde_enc->elevated_ahb_vote = false;
  3208. }
  3209. }
  3210. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3211. struct drm_encoder *drm_enc,
  3212. unsigned long *affected_displays,
  3213. int num_active_phys)
  3214. {
  3215. struct sde_encoder_virt *sde_enc;
  3216. struct sde_encoder_phys *master;
  3217. enum sde_rm_topology_name topology;
  3218. bool is_right_only;
  3219. if (!drm_enc || !affected_displays)
  3220. return;
  3221. sde_enc = to_sde_encoder_virt(drm_enc);
  3222. master = sde_enc->cur_master;
  3223. if (!master || !master->connector)
  3224. return;
  3225. topology = sde_connector_get_topology_name(master->connector);
  3226. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3227. return;
  3228. /*
  3229. * For pingpong split, the slave pingpong won't generate IRQs. For
  3230. * right-only updates, we can't swap pingpongs, or simply swap the
  3231. * master/slave assignment, we actually have to swap the interfaces
  3232. * so that the master physical encoder will use a pingpong/interface
  3233. * that generates irqs on which to wait.
  3234. */
  3235. is_right_only = !test_bit(0, affected_displays) &&
  3236. test_bit(1, affected_displays);
  3237. if (is_right_only && !sde_enc->intfs_swapped) {
  3238. /* right-only update swap interfaces */
  3239. swap(sde_enc->phys_encs[0]->intf_idx,
  3240. sde_enc->phys_encs[1]->intf_idx);
  3241. sde_enc->intfs_swapped = true;
  3242. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3243. /* left-only or full update, swap back */
  3244. swap(sde_enc->phys_encs[0]->intf_idx,
  3245. sde_enc->phys_encs[1]->intf_idx);
  3246. sde_enc->intfs_swapped = false;
  3247. }
  3248. SDE_DEBUG_ENC(sde_enc,
  3249. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3250. is_right_only, sde_enc->intfs_swapped,
  3251. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3252. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3253. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3254. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3255. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3256. *affected_displays);
  3257. /* ppsplit always uses master since ppslave invalid for irqs*/
  3258. if (num_active_phys == 1)
  3259. *affected_displays = BIT(0);
  3260. }
  3261. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3262. struct sde_encoder_kickoff_params *params)
  3263. {
  3264. struct sde_encoder_virt *sde_enc;
  3265. struct sde_encoder_phys *phys;
  3266. int i, num_active_phys;
  3267. bool master_assigned = false;
  3268. if (!drm_enc || !params)
  3269. return;
  3270. sde_enc = to_sde_encoder_virt(drm_enc);
  3271. if (sde_enc->num_phys_encs <= 1)
  3272. return;
  3273. /* count bits set */
  3274. num_active_phys = hweight_long(params->affected_displays);
  3275. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3276. params->affected_displays, num_active_phys);
  3277. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3278. num_active_phys);
  3279. /* for left/right only update, ppsplit master switches interface */
  3280. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3281. &params->affected_displays, num_active_phys);
  3282. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3283. enum sde_enc_split_role prv_role, new_role;
  3284. bool active = false;
  3285. phys = sde_enc->phys_encs[i];
  3286. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3287. continue;
  3288. active = test_bit(i, &params->affected_displays);
  3289. prv_role = phys->split_role;
  3290. if (active && num_active_phys == 1)
  3291. new_role = ENC_ROLE_SOLO;
  3292. else if (active && !master_assigned)
  3293. new_role = ENC_ROLE_MASTER;
  3294. else if (active)
  3295. new_role = ENC_ROLE_SLAVE;
  3296. else
  3297. new_role = ENC_ROLE_SKIP;
  3298. phys->ops.update_split_role(phys, new_role);
  3299. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3300. sde_enc->cur_master = phys;
  3301. master_assigned = true;
  3302. }
  3303. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3304. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3305. phys->split_role, active);
  3306. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3307. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3308. phys->split_role, active, num_active_phys);
  3309. }
  3310. }
  3311. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3312. {
  3313. struct sde_encoder_virt *sde_enc;
  3314. struct msm_display_info *disp_info;
  3315. if (!drm_enc) {
  3316. SDE_ERROR("invalid encoder\n");
  3317. return false;
  3318. }
  3319. sde_enc = to_sde_encoder_virt(drm_enc);
  3320. disp_info = &sde_enc->disp_info;
  3321. return (disp_info->curr_panel_mode == mode);
  3322. }
  3323. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3324. {
  3325. struct sde_encoder_virt *sde_enc;
  3326. struct sde_encoder_phys *phys;
  3327. unsigned int i;
  3328. struct sde_hw_ctl *ctl;
  3329. if (!drm_enc) {
  3330. SDE_ERROR("invalid encoder\n");
  3331. return;
  3332. }
  3333. sde_enc = to_sde_encoder_virt(drm_enc);
  3334. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3335. phys = sde_enc->phys_encs[i];
  3336. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3337. sde_encoder_check_curr_mode(drm_enc,
  3338. MSM_DISPLAY_CMD_MODE)) {
  3339. ctl = phys->hw_ctl;
  3340. if (ctl->ops.trigger_pending)
  3341. /* update only for command mode primary ctl */
  3342. ctl->ops.trigger_pending(ctl);
  3343. }
  3344. }
  3345. sde_enc->idle_pc_restore = false;
  3346. }
  3347. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3348. {
  3349. struct sde_encoder_virt *sde_enc = container_of(work,
  3350. struct sde_encoder_virt, esd_trigger_work);
  3351. if (!sde_enc) {
  3352. SDE_ERROR("invalid sde encoder\n");
  3353. return;
  3354. }
  3355. sde_encoder_resource_control(&sde_enc->base,
  3356. SDE_ENC_RC_EVENT_KICKOFF);
  3357. }
  3358. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3359. {
  3360. struct sde_encoder_virt *sde_enc = container_of(work,
  3361. struct sde_encoder_virt, input_event_work);
  3362. if (!sde_enc) {
  3363. SDE_ERROR("invalid sde encoder\n");
  3364. return;
  3365. }
  3366. sde_encoder_resource_control(&sde_enc->base,
  3367. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3368. }
  3369. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3370. {
  3371. struct sde_encoder_virt *sde_enc = container_of(work,
  3372. struct sde_encoder_virt, early_wakeup_work);
  3373. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3374. sde_vm_lock(sde_kms);
  3375. if (!sde_vm_owns_hw(sde_kms)) {
  3376. sde_vm_unlock(sde_kms);
  3377. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3378. DRMID(&sde_enc->base));
  3379. return;
  3380. }
  3381. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3382. sde_encoder_resource_control(&sde_enc->base,
  3383. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3384. SDE_ATRACE_END("encoder_early_wakeup");
  3385. sde_vm_unlock(sde_kms);
  3386. }
  3387. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3388. {
  3389. struct sde_encoder_virt *sde_enc = NULL;
  3390. struct msm_drm_thread *disp_thread = NULL;
  3391. struct msm_drm_private *priv = NULL;
  3392. priv = drm_enc->dev->dev_private;
  3393. sde_enc = to_sde_encoder_virt(drm_enc);
  3394. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3395. SDE_DEBUG_ENC(sde_enc,
  3396. "should only early wake up command mode display\n");
  3397. return;
  3398. }
  3399. if (!sde_enc->crtc || (sde_enc->crtc->index
  3400. >= ARRAY_SIZE(priv->event_thread))) {
  3401. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3402. sde_enc->crtc == NULL,
  3403. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3404. return;
  3405. }
  3406. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3407. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3408. kthread_queue_work(&disp_thread->worker,
  3409. &sde_enc->early_wakeup_work);
  3410. SDE_ATRACE_END("queue_early_wakeup_work");
  3411. }
  3412. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3413. {
  3414. static const uint64_t timeout_us = 50000;
  3415. static const uint64_t sleep_us = 20;
  3416. struct sde_encoder_virt *sde_enc;
  3417. ktime_t cur_ktime, exp_ktime;
  3418. uint32_t line_count, tmp, i;
  3419. if (!drm_enc) {
  3420. SDE_ERROR("invalid encoder\n");
  3421. return -EINVAL;
  3422. }
  3423. sde_enc = to_sde_encoder_virt(drm_enc);
  3424. if (!sde_enc->cur_master ||
  3425. !sde_enc->cur_master->ops.get_line_count) {
  3426. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3427. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3428. return -EINVAL;
  3429. }
  3430. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3431. line_count = sde_enc->cur_master->ops.get_line_count(
  3432. sde_enc->cur_master);
  3433. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3434. tmp = line_count;
  3435. line_count = sde_enc->cur_master->ops.get_line_count(
  3436. sde_enc->cur_master);
  3437. if (line_count < tmp) {
  3438. SDE_EVT32(DRMID(drm_enc), line_count);
  3439. return 0;
  3440. }
  3441. cur_ktime = ktime_get();
  3442. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3443. break;
  3444. usleep_range(sleep_us / 2, sleep_us);
  3445. }
  3446. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3447. return -ETIMEDOUT;
  3448. }
  3449. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3450. {
  3451. struct drm_encoder *drm_enc;
  3452. struct sde_rm_hw_iter rm_iter;
  3453. bool lm_valid = false;
  3454. bool intf_valid = false;
  3455. if (!phys_enc || !phys_enc->parent) {
  3456. SDE_ERROR("invalid encoder\n");
  3457. return -EINVAL;
  3458. }
  3459. drm_enc = phys_enc->parent;
  3460. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3461. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3462. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3463. phys_enc->has_intf_te)) {
  3464. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3465. SDE_HW_BLK_INTF);
  3466. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3467. struct sde_hw_intf *hw_intf =
  3468. (struct sde_hw_intf *)rm_iter.hw;
  3469. if (!hw_intf)
  3470. continue;
  3471. if (phys_enc->hw_ctl->ops.update_bitmask)
  3472. phys_enc->hw_ctl->ops.update_bitmask(
  3473. phys_enc->hw_ctl,
  3474. SDE_HW_FLUSH_INTF,
  3475. hw_intf->idx, 1);
  3476. intf_valid = true;
  3477. }
  3478. if (!intf_valid) {
  3479. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3480. "intf not found to flush\n");
  3481. return -EFAULT;
  3482. }
  3483. } else {
  3484. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3485. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3486. struct sde_hw_mixer *hw_lm =
  3487. (struct sde_hw_mixer *)rm_iter.hw;
  3488. if (!hw_lm)
  3489. continue;
  3490. /* update LM flush for HW without INTF TE */
  3491. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3492. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3493. phys_enc->hw_ctl,
  3494. hw_lm->idx, 1);
  3495. lm_valid = true;
  3496. }
  3497. if (!lm_valid) {
  3498. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3499. "lm not found to flush\n");
  3500. return -EFAULT;
  3501. }
  3502. }
  3503. return 0;
  3504. }
  3505. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3506. struct sde_encoder_virt *sde_enc)
  3507. {
  3508. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3509. struct sde_hw_mdp *mdptop = NULL;
  3510. sde_enc->dynamic_hdr_updated = false;
  3511. if (sde_enc->cur_master) {
  3512. mdptop = sde_enc->cur_master->hw_mdptop;
  3513. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3514. sde_enc->cur_master->connector);
  3515. }
  3516. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3517. return;
  3518. if (mdptop->ops.set_hdr_plus_metadata) {
  3519. sde_enc->dynamic_hdr_updated = true;
  3520. mdptop->ops.set_hdr_plus_metadata(
  3521. mdptop, dhdr_meta->dynamic_hdr_payload,
  3522. dhdr_meta->dynamic_hdr_payload_size,
  3523. sde_enc->cur_master->intf_idx == INTF_0 ?
  3524. 0 : 1);
  3525. }
  3526. }
  3527. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3528. {
  3529. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3530. struct sde_encoder_phys *phys;
  3531. int i;
  3532. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3533. phys = sde_enc->phys_encs[i];
  3534. if (phys && phys->ops.hw_reset)
  3535. phys->ops.hw_reset(phys);
  3536. }
  3537. }
  3538. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3539. struct sde_encoder_kickoff_params *params)
  3540. {
  3541. struct sde_encoder_virt *sde_enc;
  3542. struct sde_encoder_phys *phys;
  3543. struct sde_kms *sde_kms = NULL;
  3544. struct sde_crtc *sde_crtc;
  3545. bool needs_hw_reset = false, is_cmd_mode;
  3546. int i, rc, ret = 0;
  3547. struct msm_display_info *disp_info;
  3548. if (!drm_enc || !params || !drm_enc->dev ||
  3549. !drm_enc->dev->dev_private) {
  3550. SDE_ERROR("invalid args\n");
  3551. return -EINVAL;
  3552. }
  3553. sde_enc = to_sde_encoder_virt(drm_enc);
  3554. sde_kms = sde_encoder_get_kms(drm_enc);
  3555. if (!sde_kms)
  3556. return -EINVAL;
  3557. disp_info = &sde_enc->disp_info;
  3558. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3559. SDE_DEBUG_ENC(sde_enc, "\n");
  3560. SDE_EVT32(DRMID(drm_enc));
  3561. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3562. MSM_DISPLAY_CMD_MODE);
  3563. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3564. && is_cmd_mode)
  3565. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3566. sde_enc->cur_master->connector->state,
  3567. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3568. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3569. /* prepare for next kickoff, may include waiting on previous kickoff */
  3570. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3571. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3572. phys = sde_enc->phys_encs[i];
  3573. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3574. params->recovery_events_enabled =
  3575. sde_enc->recovery_events_enabled;
  3576. if (phys) {
  3577. if (phys->ops.prepare_for_kickoff) {
  3578. rc = phys->ops.prepare_for_kickoff(
  3579. phys, params);
  3580. if (rc)
  3581. ret = rc;
  3582. }
  3583. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3584. needs_hw_reset = true;
  3585. _sde_encoder_setup_dither(phys);
  3586. if (sde_enc->cur_master &&
  3587. sde_connector_is_qsync_updated(
  3588. sde_enc->cur_master->connector))
  3589. _helper_flush_qsync(phys);
  3590. }
  3591. }
  3592. if (is_cmd_mode && sde_enc->cur_master &&
  3593. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3594. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3595. _sde_encoder_update_rsc_client(drm_enc, true);
  3596. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3597. if (rc) {
  3598. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3599. ret = rc;
  3600. goto end;
  3601. }
  3602. /* if any phys needs reset, reset all phys, in-order */
  3603. if (needs_hw_reset)
  3604. sde_encoder_needs_hw_reset(drm_enc);
  3605. _sde_encoder_update_master(drm_enc, params);
  3606. _sde_encoder_update_roi(drm_enc);
  3607. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3608. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3609. if (rc) {
  3610. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3611. sde_enc->cur_master->connector->base.id,
  3612. rc);
  3613. ret = rc;
  3614. }
  3615. }
  3616. if (sde_enc->cur_master &&
  3617. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3618. !sde_enc->cur_master->cont_splash_enabled)) {
  3619. rc = sde_encoder_dce_setup(sde_enc, params);
  3620. if (rc) {
  3621. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3622. ret = rc;
  3623. }
  3624. }
  3625. sde_encoder_dce_flush(sde_enc);
  3626. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3627. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3628. sde_enc->cur_master, sde_kms->qdss_enabled);
  3629. end:
  3630. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3631. return ret;
  3632. }
  3633. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3634. {
  3635. struct sde_encoder_virt *sde_enc;
  3636. struct sde_encoder_phys *phys;
  3637. unsigned int i;
  3638. if (!drm_enc) {
  3639. SDE_ERROR("invalid encoder\n");
  3640. return;
  3641. }
  3642. SDE_ATRACE_BEGIN("encoder_kickoff");
  3643. sde_enc = to_sde_encoder_virt(drm_enc);
  3644. SDE_DEBUG_ENC(sde_enc, "\n");
  3645. if (sde_enc->delay_kickoff) {
  3646. u32 loop_count = 20;
  3647. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3648. for (i = 0; i < loop_count; i++) {
  3649. usleep_range(sleep, sleep * 2);
  3650. if (!sde_enc->delay_kickoff)
  3651. break;
  3652. }
  3653. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3654. }
  3655. /* All phys encs are ready to go, trigger the kickoff */
  3656. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3657. /* allow phys encs to handle any post-kickoff business */
  3658. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3659. phys = sde_enc->phys_encs[i];
  3660. if (phys && phys->ops.handle_post_kickoff)
  3661. phys->ops.handle_post_kickoff(phys);
  3662. }
  3663. if (sde_enc->autorefresh_solver_disable &&
  3664. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3665. _sde_encoder_update_rsc_client(drm_enc, true);
  3666. SDE_ATRACE_END("encoder_kickoff");
  3667. }
  3668. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3669. struct sde_hw_pp_vsync_info *info)
  3670. {
  3671. struct sde_encoder_virt *sde_enc;
  3672. struct sde_encoder_phys *phys;
  3673. int i, ret;
  3674. if (!drm_enc || !info)
  3675. return;
  3676. sde_enc = to_sde_encoder_virt(drm_enc);
  3677. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3678. phys = sde_enc->phys_encs[i];
  3679. if (phys && phys->hw_intf && phys->hw_pp
  3680. && phys->hw_intf->ops.get_vsync_info) {
  3681. ret = phys->hw_intf->ops.get_vsync_info(
  3682. phys->hw_intf, &info[i]);
  3683. if (!ret) {
  3684. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3685. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3686. }
  3687. }
  3688. }
  3689. }
  3690. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3691. u32 *transfer_time_us)
  3692. {
  3693. struct sde_encoder_virt *sde_enc;
  3694. struct msm_mode_info *info;
  3695. if (!drm_enc || !transfer_time_us) {
  3696. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3697. !transfer_time_us);
  3698. return;
  3699. }
  3700. sde_enc = to_sde_encoder_virt(drm_enc);
  3701. info = &sde_enc->mode_info;
  3702. *transfer_time_us = info->mdp_transfer_time_us;
  3703. }
  3704. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3705. {
  3706. struct drm_encoder *src_enc = drm_enc;
  3707. struct sde_encoder_virt *sde_enc;
  3708. u32 fps;
  3709. if (!drm_enc) {
  3710. SDE_ERROR("invalid encoder\n");
  3711. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3712. }
  3713. if (sde_encoder_in_clone_mode(drm_enc))
  3714. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3715. if (!src_enc)
  3716. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3717. sde_enc = to_sde_encoder_virt(src_enc);
  3718. fps = sde_enc->mode_info.frame_rate;
  3719. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3720. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3721. else
  3722. return (SEC_TO_MILLI_SEC / fps) * 2;
  3723. }
  3724. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3725. {
  3726. struct sde_encoder_virt *sde_enc;
  3727. struct sde_encoder_phys *master;
  3728. bool is_vid_mode;
  3729. if (!drm_enc)
  3730. return -EINVAL;
  3731. sde_enc = to_sde_encoder_virt(drm_enc);
  3732. master = sde_enc->cur_master;
  3733. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3734. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3735. return -ENODATA;
  3736. if (!master->hw_intf->ops.get_avr_status)
  3737. return -EOPNOTSUPP;
  3738. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3739. }
  3740. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3741. struct drm_framebuffer *fb)
  3742. {
  3743. struct drm_encoder *drm_enc;
  3744. struct sde_hw_mixer_cfg mixer;
  3745. struct sde_rm_hw_iter lm_iter;
  3746. bool lm_valid = false;
  3747. if (!phys_enc || !phys_enc->parent) {
  3748. SDE_ERROR("invalid encoder\n");
  3749. return -EINVAL;
  3750. }
  3751. drm_enc = phys_enc->parent;
  3752. memset(&mixer, 0, sizeof(mixer));
  3753. /* reset associated CTL/LMs */
  3754. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3755. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3756. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3757. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3758. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3759. if (!hw_lm)
  3760. continue;
  3761. /* need to flush LM to remove it */
  3762. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3763. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3764. phys_enc->hw_ctl,
  3765. hw_lm->idx, 1);
  3766. if (fb) {
  3767. /* assume a single LM if targeting a frame buffer */
  3768. if (lm_valid)
  3769. continue;
  3770. mixer.out_height = fb->height;
  3771. mixer.out_width = fb->width;
  3772. if (hw_lm->ops.setup_mixer_out)
  3773. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3774. }
  3775. lm_valid = true;
  3776. /* only enable border color on LM */
  3777. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3778. phys_enc->hw_ctl->ops.setup_blendstage(
  3779. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3780. }
  3781. if (!lm_valid) {
  3782. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3783. return -EFAULT;
  3784. }
  3785. return 0;
  3786. }
  3787. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3788. {
  3789. struct sde_encoder_virt *sde_enc;
  3790. struct sde_encoder_phys *phys;
  3791. int i, rc = 0, ret = 0;
  3792. struct sde_hw_ctl *ctl;
  3793. if (!drm_enc) {
  3794. SDE_ERROR("invalid encoder\n");
  3795. return -EINVAL;
  3796. }
  3797. sde_enc = to_sde_encoder_virt(drm_enc);
  3798. /* update the qsync parameters for the current frame */
  3799. if (sde_enc->cur_master)
  3800. sde_connector_set_qsync_params(
  3801. sde_enc->cur_master->connector);
  3802. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3803. phys = sde_enc->phys_encs[i];
  3804. if (phys && phys->ops.prepare_commit)
  3805. phys->ops.prepare_commit(phys);
  3806. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3807. ret = -ETIMEDOUT;
  3808. if (phys && phys->hw_ctl) {
  3809. ctl = phys->hw_ctl;
  3810. /*
  3811. * avoid clearing the pending flush during the first
  3812. * frame update after idle power collpase as the
  3813. * restore path would have updated the pending flush
  3814. */
  3815. if (!sde_enc->idle_pc_restore &&
  3816. ctl->ops.clear_pending_flush)
  3817. ctl->ops.clear_pending_flush(ctl);
  3818. }
  3819. }
  3820. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3821. rc = sde_connector_prepare_commit(
  3822. sde_enc->cur_master->connector);
  3823. if (rc)
  3824. SDE_ERROR_ENC(sde_enc,
  3825. "prepare commit failed conn %d rc %d\n",
  3826. sde_enc->cur_master->connector->base.id,
  3827. rc);
  3828. }
  3829. return ret;
  3830. }
  3831. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3832. bool enable, u32 frame_count)
  3833. {
  3834. if (!phys_enc)
  3835. return;
  3836. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3837. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3838. enable, frame_count);
  3839. }
  3840. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3841. bool nonblock, u32 *misr_value)
  3842. {
  3843. if (!phys_enc)
  3844. return -EINVAL;
  3845. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3846. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3847. nonblock, misr_value) : -ENOTSUPP;
  3848. }
  3849. #ifdef CONFIG_DEBUG_FS
  3850. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3851. {
  3852. struct sde_encoder_virt *sde_enc;
  3853. int i;
  3854. if (!s || !s->private)
  3855. return -EINVAL;
  3856. sde_enc = s->private;
  3857. mutex_lock(&sde_enc->enc_lock);
  3858. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3859. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3860. if (!phys)
  3861. continue;
  3862. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3863. phys->intf_idx - INTF_0,
  3864. atomic_read(&phys->vsync_cnt),
  3865. atomic_read(&phys->underrun_cnt));
  3866. switch (phys->intf_mode) {
  3867. case INTF_MODE_VIDEO:
  3868. seq_puts(s, "mode: video\n");
  3869. break;
  3870. case INTF_MODE_CMD:
  3871. seq_puts(s, "mode: command\n");
  3872. break;
  3873. case INTF_MODE_WB_BLOCK:
  3874. seq_puts(s, "mode: wb block\n");
  3875. break;
  3876. case INTF_MODE_WB_LINE:
  3877. seq_puts(s, "mode: wb line\n");
  3878. break;
  3879. default:
  3880. seq_puts(s, "mode: ???\n");
  3881. break;
  3882. }
  3883. }
  3884. mutex_unlock(&sde_enc->enc_lock);
  3885. return 0;
  3886. }
  3887. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3888. struct file *file)
  3889. {
  3890. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3891. }
  3892. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3893. const char __user *user_buf, size_t count, loff_t *ppos)
  3894. {
  3895. struct sde_encoder_virt *sde_enc;
  3896. char buf[MISR_BUFF_SIZE + 1];
  3897. size_t buff_copy;
  3898. u32 frame_count, enable;
  3899. struct sde_kms *sde_kms = NULL;
  3900. struct drm_encoder *drm_enc;
  3901. if (!file || !file->private_data)
  3902. return -EINVAL;
  3903. sde_enc = file->private_data;
  3904. if (!sde_enc)
  3905. return -EINVAL;
  3906. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3907. if (!sde_kms)
  3908. return -EINVAL;
  3909. drm_enc = &sde_enc->base;
  3910. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3911. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3912. return -ENOTSUPP;
  3913. }
  3914. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3915. if (copy_from_user(buf, user_buf, buff_copy))
  3916. return -EINVAL;
  3917. buf[buff_copy] = 0; /* end of string */
  3918. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3919. return -EINVAL;
  3920. sde_enc->misr_enable = enable;
  3921. sde_enc->misr_reconfigure = true;
  3922. sde_enc->misr_frame_count = frame_count;
  3923. return count;
  3924. }
  3925. static ssize_t _sde_encoder_misr_read(struct file *file,
  3926. char __user *user_buff, size_t count, loff_t *ppos)
  3927. {
  3928. struct sde_encoder_virt *sde_enc;
  3929. struct sde_kms *sde_kms = NULL;
  3930. struct drm_encoder *drm_enc;
  3931. int i = 0, len = 0;
  3932. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3933. int rc;
  3934. if (*ppos)
  3935. return 0;
  3936. if (!file || !file->private_data)
  3937. return -EINVAL;
  3938. sde_enc = file->private_data;
  3939. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3940. if (!sde_kms)
  3941. return -EINVAL;
  3942. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3943. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3944. return -ENOTSUPP;
  3945. }
  3946. drm_enc = &sde_enc->base;
  3947. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3948. if (rc < 0)
  3949. return rc;
  3950. sde_vm_lock(sde_kms);
  3951. if (!sde_vm_owns_hw(sde_kms)) {
  3952. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3953. rc = -EOPNOTSUPP;
  3954. goto end;
  3955. }
  3956. if (!sde_enc->misr_enable) {
  3957. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3958. "disabled\n");
  3959. goto buff_check;
  3960. }
  3961. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3962. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3963. u32 misr_value = 0;
  3964. if (!phys || !phys->ops.collect_misr) {
  3965. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3966. "invalid\n");
  3967. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3968. continue;
  3969. }
  3970. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3971. if (rc) {
  3972. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3973. "invalid\n");
  3974. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3975. rc);
  3976. continue;
  3977. } else {
  3978. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3979. "Intf idx:%d\n",
  3980. phys->intf_idx - INTF_0);
  3981. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3982. "0x%x\n", misr_value);
  3983. }
  3984. }
  3985. buff_check:
  3986. if (count <= len) {
  3987. len = 0;
  3988. goto end;
  3989. }
  3990. if (copy_to_user(user_buff, buf, len)) {
  3991. len = -EFAULT;
  3992. goto end;
  3993. }
  3994. *ppos += len; /* increase offset */
  3995. end:
  3996. sde_vm_unlock(sde_kms);
  3997. pm_runtime_put_sync(drm_enc->dev->dev);
  3998. return len;
  3999. }
  4000. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4001. {
  4002. struct sde_encoder_virt *sde_enc;
  4003. struct sde_kms *sde_kms;
  4004. int i;
  4005. static const struct file_operations debugfs_status_fops = {
  4006. .open = _sde_encoder_debugfs_status_open,
  4007. .read = seq_read,
  4008. .llseek = seq_lseek,
  4009. .release = single_release,
  4010. };
  4011. static const struct file_operations debugfs_misr_fops = {
  4012. .open = simple_open,
  4013. .read = _sde_encoder_misr_read,
  4014. .write = _sde_encoder_misr_setup,
  4015. };
  4016. char name[SDE_NAME_SIZE];
  4017. if (!drm_enc) {
  4018. SDE_ERROR("invalid encoder\n");
  4019. return -EINVAL;
  4020. }
  4021. sde_enc = to_sde_encoder_virt(drm_enc);
  4022. sde_kms = sde_encoder_get_kms(drm_enc);
  4023. if (!sde_kms) {
  4024. SDE_ERROR("invalid sde_kms\n");
  4025. return -EINVAL;
  4026. }
  4027. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4028. /* create overall sub-directory for the encoder */
  4029. sde_enc->debugfs_root = debugfs_create_dir(name,
  4030. drm_enc->dev->primary->debugfs_root);
  4031. if (!sde_enc->debugfs_root)
  4032. return -ENOMEM;
  4033. /* don't error check these */
  4034. debugfs_create_file("status", 0400,
  4035. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4036. debugfs_create_file("misr_data", 0600,
  4037. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4038. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4039. &sde_enc->idle_pc_enabled);
  4040. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4041. &sde_enc->frame_trigger_mode);
  4042. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4043. if (sde_enc->phys_encs[i] &&
  4044. sde_enc->phys_encs[i]->ops.late_register)
  4045. sde_enc->phys_encs[i]->ops.late_register(
  4046. sde_enc->phys_encs[i],
  4047. sde_enc->debugfs_root);
  4048. return 0;
  4049. }
  4050. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4051. {
  4052. struct sde_encoder_virt *sde_enc;
  4053. if (!drm_enc)
  4054. return;
  4055. sde_enc = to_sde_encoder_virt(drm_enc);
  4056. debugfs_remove_recursive(sde_enc->debugfs_root);
  4057. }
  4058. #else
  4059. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4060. {
  4061. return 0;
  4062. }
  4063. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4064. {
  4065. }
  4066. #endif
  4067. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4068. {
  4069. return _sde_encoder_init_debugfs(encoder);
  4070. }
  4071. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4072. {
  4073. _sde_encoder_destroy_debugfs(encoder);
  4074. }
  4075. static int sde_encoder_virt_add_phys_encs(
  4076. struct msm_display_info *disp_info,
  4077. struct sde_encoder_virt *sde_enc,
  4078. struct sde_enc_phys_init_params *params)
  4079. {
  4080. struct sde_encoder_phys *enc = NULL;
  4081. u32 display_caps = disp_info->capabilities;
  4082. SDE_DEBUG_ENC(sde_enc, "\n");
  4083. /*
  4084. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4085. * in this function, check up-front.
  4086. */
  4087. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4088. ARRAY_SIZE(sde_enc->phys_encs)) {
  4089. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4090. sde_enc->num_phys_encs);
  4091. return -EINVAL;
  4092. }
  4093. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4094. enc = sde_encoder_phys_vid_init(params);
  4095. if (IS_ERR_OR_NULL(enc)) {
  4096. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4097. PTR_ERR(enc));
  4098. return !enc ? -EINVAL : PTR_ERR(enc);
  4099. }
  4100. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4101. }
  4102. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4103. enc = sde_encoder_phys_cmd_init(params);
  4104. if (IS_ERR_OR_NULL(enc)) {
  4105. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4106. PTR_ERR(enc));
  4107. return !enc ? -EINVAL : PTR_ERR(enc);
  4108. }
  4109. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4110. }
  4111. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4112. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4113. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4114. else
  4115. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4116. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4117. ++sde_enc->num_phys_encs;
  4118. return 0;
  4119. }
  4120. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4121. struct sde_enc_phys_init_params *params)
  4122. {
  4123. struct sde_encoder_phys *enc = NULL;
  4124. if (!sde_enc) {
  4125. SDE_ERROR("invalid encoder\n");
  4126. return -EINVAL;
  4127. }
  4128. SDE_DEBUG_ENC(sde_enc, "\n");
  4129. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4130. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4131. sde_enc->num_phys_encs);
  4132. return -EINVAL;
  4133. }
  4134. enc = sde_encoder_phys_wb_init(params);
  4135. if (IS_ERR_OR_NULL(enc)) {
  4136. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4137. PTR_ERR(enc));
  4138. return !enc ? -EINVAL : PTR_ERR(enc);
  4139. }
  4140. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4141. ++sde_enc->num_phys_encs;
  4142. return 0;
  4143. }
  4144. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4145. struct sde_kms *sde_kms,
  4146. struct msm_display_info *disp_info,
  4147. int *drm_enc_mode)
  4148. {
  4149. int ret = 0;
  4150. int i = 0;
  4151. enum sde_intf_type intf_type;
  4152. struct sde_encoder_virt_ops parent_ops = {
  4153. sde_encoder_vblank_callback,
  4154. sde_encoder_underrun_callback,
  4155. sde_encoder_frame_done_callback,
  4156. _sde_encoder_get_qsync_fps_callback,
  4157. };
  4158. struct sde_enc_phys_init_params phys_params;
  4159. if (!sde_enc || !sde_kms) {
  4160. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4161. !sde_enc, !sde_kms);
  4162. return -EINVAL;
  4163. }
  4164. memset(&phys_params, 0, sizeof(phys_params));
  4165. phys_params.sde_kms = sde_kms;
  4166. phys_params.parent = &sde_enc->base;
  4167. phys_params.parent_ops = parent_ops;
  4168. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4169. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4170. SDE_DEBUG("\n");
  4171. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4172. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4173. intf_type = INTF_DSI;
  4174. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4175. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4176. intf_type = INTF_HDMI;
  4177. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4178. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4179. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4180. else
  4181. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4182. intf_type = INTF_DP;
  4183. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4184. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4185. intf_type = INTF_WB;
  4186. } else {
  4187. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4188. return -EINVAL;
  4189. }
  4190. WARN_ON(disp_info->num_of_h_tiles < 1);
  4191. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4192. sde_enc->te_source = disp_info->te_source;
  4193. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4194. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4195. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4196. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4197. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4198. mutex_lock(&sde_enc->enc_lock);
  4199. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4200. /*
  4201. * Left-most tile is at index 0, content is controller id
  4202. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4203. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4204. */
  4205. u32 controller_id = disp_info->h_tile_instance[i];
  4206. if (disp_info->num_of_h_tiles > 1) {
  4207. if (i == 0)
  4208. phys_params.split_role = ENC_ROLE_MASTER;
  4209. else
  4210. phys_params.split_role = ENC_ROLE_SLAVE;
  4211. } else {
  4212. phys_params.split_role = ENC_ROLE_SOLO;
  4213. }
  4214. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4215. i, controller_id, phys_params.split_role);
  4216. if (intf_type == INTF_WB) {
  4217. phys_params.intf_idx = INTF_MAX;
  4218. phys_params.wb_idx = sde_encoder_get_wb(
  4219. sde_kms->catalog,
  4220. intf_type, controller_id);
  4221. if (phys_params.wb_idx == WB_MAX) {
  4222. SDE_ERROR_ENC(sde_enc,
  4223. "could not get wb: type %d, id %d\n",
  4224. intf_type, controller_id);
  4225. ret = -EINVAL;
  4226. }
  4227. } else {
  4228. phys_params.wb_idx = WB_MAX;
  4229. phys_params.intf_idx = sde_encoder_get_intf(
  4230. sde_kms->catalog, intf_type,
  4231. controller_id);
  4232. if (phys_params.intf_idx == INTF_MAX) {
  4233. SDE_ERROR_ENC(sde_enc,
  4234. "could not get wb: type %d, id %d\n",
  4235. intf_type, controller_id);
  4236. ret = -EINVAL;
  4237. }
  4238. }
  4239. if (!ret) {
  4240. if (intf_type == INTF_WB)
  4241. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4242. &phys_params);
  4243. else
  4244. ret = sde_encoder_virt_add_phys_encs(
  4245. disp_info,
  4246. sde_enc,
  4247. &phys_params);
  4248. if (ret)
  4249. SDE_ERROR_ENC(sde_enc,
  4250. "failed to add phys encs\n");
  4251. }
  4252. }
  4253. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4254. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4255. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4256. if (vid_phys) {
  4257. atomic_set(&vid_phys->vsync_cnt, 0);
  4258. atomic_set(&vid_phys->underrun_cnt, 0);
  4259. }
  4260. if (cmd_phys) {
  4261. atomic_set(&cmd_phys->vsync_cnt, 0);
  4262. atomic_set(&cmd_phys->underrun_cnt, 0);
  4263. }
  4264. }
  4265. mutex_unlock(&sde_enc->enc_lock);
  4266. return ret;
  4267. }
  4268. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4269. .mode_set = sde_encoder_virt_mode_set,
  4270. .disable = sde_encoder_virt_disable,
  4271. .enable = sde_encoder_virt_enable,
  4272. .atomic_check = sde_encoder_virt_atomic_check,
  4273. };
  4274. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4275. .destroy = sde_encoder_destroy,
  4276. .late_register = sde_encoder_late_register,
  4277. .early_unregister = sde_encoder_early_unregister,
  4278. };
  4279. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4280. {
  4281. struct msm_drm_private *priv = dev->dev_private;
  4282. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4283. struct drm_encoder *drm_enc = NULL;
  4284. struct sde_encoder_virt *sde_enc = NULL;
  4285. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4286. char name[SDE_NAME_SIZE];
  4287. int ret = 0, i, intf_index = INTF_MAX;
  4288. struct sde_encoder_phys *phys = NULL;
  4289. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4290. if (!sde_enc) {
  4291. ret = -ENOMEM;
  4292. goto fail;
  4293. }
  4294. mutex_init(&sde_enc->enc_lock);
  4295. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4296. &drm_enc_mode);
  4297. if (ret)
  4298. goto fail;
  4299. sde_enc->cur_master = NULL;
  4300. spin_lock_init(&sde_enc->enc_spinlock);
  4301. mutex_init(&sde_enc->vblank_ctl_lock);
  4302. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4303. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4304. drm_enc = &sde_enc->base;
  4305. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4306. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4307. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4308. phys = sde_enc->phys_encs[i];
  4309. if (!phys)
  4310. continue;
  4311. if (phys->ops.is_master && phys->ops.is_master(phys))
  4312. intf_index = phys->intf_idx - INTF_0;
  4313. }
  4314. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4315. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4316. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4317. SDE_RSC_PRIMARY_DISP_CLIENT :
  4318. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4319. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4320. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4321. PTR_ERR(sde_enc->rsc_client));
  4322. sde_enc->rsc_client = NULL;
  4323. }
  4324. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4325. sde_enc->input_event_enabled) {
  4326. ret = _sde_encoder_input_handler(sde_enc);
  4327. if (ret)
  4328. SDE_ERROR(
  4329. "input handler registration failed, rc = %d\n", ret);
  4330. }
  4331. mutex_init(&sde_enc->rc_lock);
  4332. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4333. sde_encoder_off_work);
  4334. sde_enc->vblank_enabled = false;
  4335. sde_enc->qdss_status = false;
  4336. kthread_init_work(&sde_enc->input_event_work,
  4337. sde_encoder_input_event_work_handler);
  4338. kthread_init_work(&sde_enc->early_wakeup_work,
  4339. sde_encoder_early_wakeup_work_handler);
  4340. kthread_init_work(&sde_enc->esd_trigger_work,
  4341. sde_encoder_esd_trigger_work_handler);
  4342. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4343. SDE_DEBUG_ENC(sde_enc, "created\n");
  4344. return drm_enc;
  4345. fail:
  4346. SDE_ERROR("failed to create encoder\n");
  4347. if (drm_enc)
  4348. sde_encoder_destroy(drm_enc);
  4349. return ERR_PTR(ret);
  4350. }
  4351. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4352. enum msm_event_wait event)
  4353. {
  4354. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4355. struct sde_encoder_virt *sde_enc = NULL;
  4356. int i, ret = 0;
  4357. char atrace_buf[32];
  4358. if (!drm_enc) {
  4359. SDE_ERROR("invalid encoder\n");
  4360. return -EINVAL;
  4361. }
  4362. sde_enc = to_sde_encoder_virt(drm_enc);
  4363. SDE_DEBUG_ENC(sde_enc, "\n");
  4364. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4365. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4366. switch (event) {
  4367. case MSM_ENC_COMMIT_DONE:
  4368. fn_wait = phys->ops.wait_for_commit_done;
  4369. break;
  4370. case MSM_ENC_TX_COMPLETE:
  4371. fn_wait = phys->ops.wait_for_tx_complete;
  4372. break;
  4373. case MSM_ENC_VBLANK:
  4374. fn_wait = phys->ops.wait_for_vblank;
  4375. break;
  4376. case MSM_ENC_ACTIVE_REGION:
  4377. fn_wait = phys->ops.wait_for_active;
  4378. break;
  4379. default:
  4380. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4381. event);
  4382. return -EINVAL;
  4383. }
  4384. if (phys && fn_wait) {
  4385. snprintf(atrace_buf, sizeof(atrace_buf),
  4386. "wait_completion_event_%d", event);
  4387. SDE_ATRACE_BEGIN(atrace_buf);
  4388. ret = fn_wait(phys);
  4389. SDE_ATRACE_END(atrace_buf);
  4390. if (ret)
  4391. return ret;
  4392. }
  4393. }
  4394. return ret;
  4395. }
  4396. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4397. u64 *l_bound, u64 *u_bound)
  4398. {
  4399. struct sde_encoder_virt *sde_enc;
  4400. u64 jitter_ns, frametime_ns;
  4401. struct msm_mode_info *info;
  4402. if (!drm_enc) {
  4403. SDE_ERROR("invalid encoder\n");
  4404. return;
  4405. }
  4406. sde_enc = to_sde_encoder_virt(drm_enc);
  4407. info = &sde_enc->mode_info;
  4408. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4409. jitter_ns = info->jitter_numer * frametime_ns;
  4410. do_div(jitter_ns, info->jitter_denom * 100);
  4411. *l_bound = frametime_ns - jitter_ns;
  4412. *u_bound = frametime_ns + jitter_ns;
  4413. }
  4414. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4415. {
  4416. struct sde_encoder_virt *sde_enc;
  4417. if (!drm_enc) {
  4418. SDE_ERROR("invalid encoder\n");
  4419. return 0;
  4420. }
  4421. sde_enc = to_sde_encoder_virt(drm_enc);
  4422. return sde_enc->mode_info.frame_rate;
  4423. }
  4424. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4425. {
  4426. struct sde_encoder_virt *sde_enc = NULL;
  4427. int i;
  4428. if (!encoder) {
  4429. SDE_ERROR("invalid encoder\n");
  4430. return INTF_MODE_NONE;
  4431. }
  4432. sde_enc = to_sde_encoder_virt(encoder);
  4433. if (sde_enc->cur_master)
  4434. return sde_enc->cur_master->intf_mode;
  4435. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4436. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4437. if (phys)
  4438. return phys->intf_mode;
  4439. }
  4440. return INTF_MODE_NONE;
  4441. }
  4442. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4443. {
  4444. struct sde_encoder_virt *sde_enc = NULL;
  4445. struct sde_encoder_phys *phys;
  4446. if (!encoder) {
  4447. SDE_ERROR("invalid encoder\n");
  4448. return 0;
  4449. }
  4450. sde_enc = to_sde_encoder_virt(encoder);
  4451. phys = sde_enc->cur_master;
  4452. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4453. }
  4454. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4455. ktime_t *tvblank)
  4456. {
  4457. struct sde_encoder_virt *sde_enc = NULL;
  4458. struct sde_encoder_phys *phys;
  4459. if (!encoder) {
  4460. SDE_ERROR("invalid encoder\n");
  4461. return false;
  4462. }
  4463. sde_enc = to_sde_encoder_virt(encoder);
  4464. phys = sde_enc->cur_master;
  4465. if (!phys)
  4466. return false;
  4467. *tvblank = phys->last_vsync_timestamp;
  4468. return *tvblank ? true : false;
  4469. }
  4470. static void _sde_encoder_cache_hw_res_cont_splash(
  4471. struct drm_encoder *encoder,
  4472. struct sde_kms *sde_kms)
  4473. {
  4474. int i, idx;
  4475. struct sde_encoder_virt *sde_enc;
  4476. struct sde_encoder_phys *phys_enc;
  4477. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4478. sde_enc = to_sde_encoder_virt(encoder);
  4479. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4480. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4481. sde_enc->hw_pp[i] = NULL;
  4482. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4483. break;
  4484. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4485. }
  4486. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4487. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4488. sde_enc->hw_dsc[i] = NULL;
  4489. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4490. break;
  4491. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4492. }
  4493. /*
  4494. * If we have multiple phys encoders with one controller, make
  4495. * sure to populate the controller pointer in both phys encoders.
  4496. */
  4497. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4498. phys_enc = sde_enc->phys_encs[idx];
  4499. phys_enc->hw_ctl = NULL;
  4500. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4501. SDE_HW_BLK_CTL);
  4502. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4503. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4504. phys_enc->hw_ctl =
  4505. (struct sde_hw_ctl *) ctl_iter.hw;
  4506. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4507. phys_enc->intf_idx, phys_enc->hw_ctl);
  4508. }
  4509. }
  4510. }
  4511. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4512. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4513. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4514. phys->hw_intf = NULL;
  4515. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4516. break;
  4517. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4518. }
  4519. }
  4520. /**
  4521. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4522. * device bootup when cont_splash is enabled
  4523. * @drm_enc: Pointer to drm encoder structure
  4524. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4525. * @enable: boolean indicates enable or displae state of splash
  4526. * @Return: true if successful in updating the encoder structure
  4527. */
  4528. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4529. struct sde_splash_display *splash_display, bool enable)
  4530. {
  4531. struct sde_encoder_virt *sde_enc;
  4532. struct msm_drm_private *priv;
  4533. struct sde_kms *sde_kms;
  4534. struct drm_connector *conn = NULL;
  4535. struct sde_connector *sde_conn = NULL;
  4536. struct sde_connector_state *sde_conn_state = NULL;
  4537. struct drm_display_mode *drm_mode = NULL;
  4538. struct sde_encoder_phys *phys_enc;
  4539. struct drm_bridge *bridge;
  4540. int ret = 0, i;
  4541. struct msm_sub_mode sub_mode;
  4542. if (!encoder) {
  4543. SDE_ERROR("invalid drm enc\n");
  4544. return -EINVAL;
  4545. }
  4546. sde_enc = to_sde_encoder_virt(encoder);
  4547. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4548. if (!sde_kms) {
  4549. SDE_ERROR("invalid sde_kms\n");
  4550. return -EINVAL;
  4551. }
  4552. priv = encoder->dev->dev_private;
  4553. if (!priv->num_connectors) {
  4554. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4555. return -EINVAL;
  4556. }
  4557. SDE_DEBUG_ENC(sde_enc,
  4558. "num of connectors: %d\n", priv->num_connectors);
  4559. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4560. if (!enable) {
  4561. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4562. phys_enc = sde_enc->phys_encs[i];
  4563. if (phys_enc)
  4564. phys_enc->cont_splash_enabled = false;
  4565. }
  4566. return ret;
  4567. }
  4568. if (!splash_display) {
  4569. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4570. return -EINVAL;
  4571. }
  4572. for (i = 0; i < priv->num_connectors; i++) {
  4573. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4574. priv->connectors[i]->base.id);
  4575. sde_conn = to_sde_connector(priv->connectors[i]);
  4576. if (!sde_conn->encoder) {
  4577. SDE_DEBUG_ENC(sde_enc,
  4578. "encoder not attached to connector\n");
  4579. continue;
  4580. }
  4581. if (sde_conn->encoder->base.id
  4582. == encoder->base.id) {
  4583. conn = (priv->connectors[i]);
  4584. break;
  4585. }
  4586. }
  4587. if (!conn || !conn->state) {
  4588. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4589. return -EINVAL;
  4590. }
  4591. sde_conn_state = to_sde_connector_state(conn->state);
  4592. if (!sde_conn->ops.get_mode_info) {
  4593. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4594. return -EINVAL;
  4595. }
  4596. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4597. MSM_DISPLAY_DSC_MODE_DISABLED;
  4598. drm_mode = &encoder->crtc->state->adjusted_mode;
  4599. ret = sde_connector_get_mode_info(&sde_conn->base,
  4600. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4601. if (ret) {
  4602. SDE_ERROR_ENC(sde_enc,
  4603. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4604. return ret;
  4605. }
  4606. if (sde_conn->encoder) {
  4607. conn->state->best_encoder = sde_conn->encoder;
  4608. SDE_DEBUG_ENC(sde_enc,
  4609. "configured cstate->best_encoder to ID = %d\n",
  4610. conn->state->best_encoder->base.id);
  4611. } else {
  4612. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4613. conn->base.id);
  4614. }
  4615. sde_enc->crtc = encoder->crtc;
  4616. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4617. conn->state, false);
  4618. if (ret) {
  4619. SDE_ERROR_ENC(sde_enc,
  4620. "failed to reserve hw resources, %d\n", ret);
  4621. return ret;
  4622. }
  4623. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4624. sde_connector_get_topology_name(conn));
  4625. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4626. drm_mode->hdisplay, drm_mode->vdisplay);
  4627. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4628. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4629. if (bridge) {
  4630. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4631. /*
  4632. * For cont-splash use case, we update the mode
  4633. * configurations manually. This will skip the
  4634. * usually mode set call when actual frame is
  4635. * pushed from framework. The bridge needs to
  4636. * be updated with the current drm mode by
  4637. * calling the bridge mode set ops.
  4638. */
  4639. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4640. } else {
  4641. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4642. }
  4643. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4644. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4645. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4646. if (!phys) {
  4647. SDE_ERROR_ENC(sde_enc,
  4648. "phys encoders not initialized\n");
  4649. return -EINVAL;
  4650. }
  4651. /* update connector for master and slave phys encoders */
  4652. phys->connector = conn;
  4653. phys->cont_splash_enabled = true;
  4654. phys->hw_pp = sde_enc->hw_pp[i];
  4655. if (phys->ops.cont_splash_mode_set)
  4656. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4657. if (phys->ops.is_master && phys->ops.is_master(phys))
  4658. sde_enc->cur_master = phys;
  4659. }
  4660. return ret;
  4661. }
  4662. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4663. bool skip_pre_kickoff)
  4664. {
  4665. struct msm_drm_thread *event_thread = NULL;
  4666. struct msm_drm_private *priv = NULL;
  4667. struct sde_encoder_virt *sde_enc = NULL;
  4668. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4669. SDE_ERROR("invalid parameters\n");
  4670. return -EINVAL;
  4671. }
  4672. priv = enc->dev->dev_private;
  4673. sde_enc = to_sde_encoder_virt(enc);
  4674. if (!sde_enc->crtc || (sde_enc->crtc->index
  4675. >= ARRAY_SIZE(priv->event_thread))) {
  4676. SDE_DEBUG_ENC(sde_enc,
  4677. "invalid cached CRTC: %d or crtc index: %d\n",
  4678. sde_enc->crtc == NULL,
  4679. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4680. return -EINVAL;
  4681. }
  4682. SDE_EVT32_VERBOSE(DRMID(enc));
  4683. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4684. if (!skip_pre_kickoff) {
  4685. sde_enc->delay_kickoff = true;
  4686. kthread_queue_work(&event_thread->worker,
  4687. &sde_enc->esd_trigger_work);
  4688. kthread_flush_work(&sde_enc->esd_trigger_work);
  4689. }
  4690. /*
  4691. * panel may stop generating te signal (vsync) during esd failure. rsc
  4692. * hardware may hang without vsync. Avoid rsc hang by generating the
  4693. * vsync from watchdog timer instead of panel.
  4694. */
  4695. sde_encoder_helper_switch_vsync(enc, true);
  4696. if (!skip_pre_kickoff) {
  4697. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4698. sde_enc->delay_kickoff = false;
  4699. }
  4700. return 0;
  4701. }
  4702. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4703. {
  4704. struct sde_encoder_virt *sde_enc;
  4705. if (!encoder) {
  4706. SDE_ERROR("invalid drm enc\n");
  4707. return false;
  4708. }
  4709. sde_enc = to_sde_encoder_virt(encoder);
  4710. return sde_enc->recovery_events_enabled;
  4711. }
  4712. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4713. {
  4714. struct sde_encoder_virt *sde_enc;
  4715. if (!encoder) {
  4716. SDE_ERROR("invalid drm enc\n");
  4717. return;
  4718. }
  4719. sde_enc = to_sde_encoder_virt(encoder);
  4720. sde_enc->recovery_events_enabled = true;
  4721. }
  4722. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4723. {
  4724. struct sde_kms *sde_kms;
  4725. struct drm_connector *conn;
  4726. struct sde_connector_state *conn_state;
  4727. if (!drm_enc)
  4728. return false;
  4729. sde_kms = sde_encoder_get_kms(drm_enc);
  4730. if (!sde_kms)
  4731. return false;
  4732. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4733. if (!conn || !conn->state)
  4734. return false;
  4735. conn_state = to_sde_connector_state(conn->state);
  4736. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4737. }
  4738. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  4739. {
  4740. struct sde_encoder_virt *sde_enc;
  4741. struct sde_encoder_phys *phys_enc;
  4742. u32 i;
  4743. sde_enc = to_sde_encoder_virt(drm_enc);
  4744. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4745. {
  4746. phys_enc = sde_enc->phys_encs[i];
  4747. if(phys_enc && phys_enc->ops.add_to_minidump)
  4748. phys_enc->ops.add_to_minidump(phys_enc);
  4749. phys_enc = sde_enc->phys_cmd_encs[i];
  4750. if(phys_enc && phys_enc->ops.add_to_minidump)
  4751. phys_enc->ops.add_to_minidump(phys_enc);
  4752. phys_enc = sde_enc->phys_vid_encs[i];
  4753. if(phys_enc && phys_enc->ops.add_to_minidump)
  4754. phys_enc->ops.add_to_minidump(phys_enc);
  4755. }
  4756. }