sde_encoder.c 157 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783
  1. /*
  2. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #include "sde_vm.h"
  43. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  44. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  45. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  48. (p) ? (p)->parent->base.id : -1, \
  49. (p) ? (p)->intf_idx - INTF_0 : -1, \
  50. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  51. ##__VA_ARGS__)
  52. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  53. (p) ? (p)->parent->base.id : -1, \
  54. (p) ? (p)->intf_idx - INTF_0 : -1, \
  55. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  56. ##__VA_ARGS__)
  57. #define SEC_TO_MILLI_SEC 1000
  58. #define MISR_BUFF_SIZE 256
  59. #define IDLE_SHORT_TIMEOUT 1
  60. #define EVT_TIME_OUT_SPLIT 2
  61. /* worst case poll time for delay_kickoff to be cleared */
  62. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  63. /* Maximum number of VSYNC wait attempts for RSC state transition */
  64. #define MAX_RSC_WAIT 5
  65. /**
  66. * enum sde_enc_rc_events - events for resource control state machine
  67. * @SDE_ENC_RC_EVENT_KICKOFF:
  68. * This event happens at NORMAL priority.
  69. * Event that signals the start of the transfer. When this event is
  70. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  71. * Regardless of the previous state, the resource should be in ON state
  72. * at the end of this event. At the end of this event, a delayed work is
  73. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  74. * ktime.
  75. * @SDE_ENC_RC_EVENT_PRE_STOP:
  76. * This event happens at NORMAL priority.
  77. * This event, when received during the ON state, set RSC to IDLE, and
  78. * and leave the RC STATE in the PRE_OFF state.
  79. * It should be followed by the STOP event as part of encoder disable.
  80. * If received during IDLE or OFF states, it will do nothing.
  81. * @SDE_ENC_RC_EVENT_STOP:
  82. * This event happens at NORMAL priority.
  83. * When this event is received, disable all the MDP/DSI core clocks, and
  84. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  85. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  86. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  87. * Resource state should be in OFF at the end of the event.
  88. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  89. * This event happens at NORMAL priority from a work item.
  90. * Event signals that there is a seamless mode switch is in prgoress. A
  91. * client needs to leave clocks ON to reduce the mode switch latency.
  92. * @SDE_ENC_RC_EVENT_POST_MODESET:
  93. * This event happens at NORMAL priority from a work item.
  94. * Event signals that seamless mode switch is complete and resources are
  95. * acquired. Clients wants to update the rsc with new vtotal and update
  96. * pm_qos vote.
  97. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  98. * This event happens at NORMAL priority from a work item.
  99. * Event signals that there were no frame updates for
  100. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  101. * and request RSC with IDLE state and change the resource state to IDLE.
  102. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  103. * This event is triggered from the input event thread when touch event is
  104. * received from the input device. On receiving this event,
  105. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  106. clocks and enable RSC.
  107. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  108. * off work since a new commit is imminent.
  109. */
  110. enum sde_enc_rc_events {
  111. SDE_ENC_RC_EVENT_KICKOFF = 1,
  112. SDE_ENC_RC_EVENT_PRE_STOP,
  113. SDE_ENC_RC_EVENT_STOP,
  114. SDE_ENC_RC_EVENT_PRE_MODESET,
  115. SDE_ENC_RC_EVENT_POST_MODESET,
  116. SDE_ENC_RC_EVENT_ENTER_IDLE,
  117. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  118. };
  119. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  120. {
  121. struct sde_encoder_virt *sde_enc;
  122. int i;
  123. sde_enc = to_sde_encoder_virt(drm_enc);
  124. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  125. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  126. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  127. SDE_EVT32(DRMID(drm_enc), enable);
  128. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  129. }
  130. }
  131. }
  132. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  133. {
  134. struct sde_encoder_virt *sde_enc;
  135. struct sde_encoder_phys *cur_master;
  136. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  137. ktime_t tvblank, cur_time;
  138. struct intf_status intf_status = {0};
  139. u32 fps;
  140. sde_enc = to_sde_encoder_virt(drm_enc);
  141. cur_master = sde_enc->cur_master;
  142. fps = sde_encoder_get_fps(drm_enc);
  143. if (!cur_master || !cur_master->hw_intf || !fps
  144. || !cur_master->hw_intf->ops.get_vsync_timestamp
  145. || (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)
  146. && !sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  147. return 0;
  148. /*
  149. * avoid calculation and rely on ktime_get, if programmable fetch is enabled
  150. * as the HW VSYNC timestamp will be updated at panel vsync and not at MDP VSYNC
  151. */
  152. if (cur_master->hw_intf->ops.get_status) {
  153. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  154. if (intf_status.is_prog_fetch_en)
  155. return 0;
  156. }
  157. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf);
  158. qtmr_counter = arch_timer_read_counter();
  159. cur_time = ktime_get_ns();
  160. /* check for counter rollover between the two timestamps [56 bits] */
  161. if (qtmr_counter < vsync_counter) {
  162. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  163. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  164. qtmr_counter >> 32, qtmr_counter, hw_diff,
  165. fps, SDE_EVTLOG_FUNC_CASE1);
  166. } else {
  167. hw_diff = qtmr_counter - vsync_counter;
  168. }
  169. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  170. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  171. /* avoid setting timestamp, if diff is more than one vsync */
  172. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  173. tvblank = 0;
  174. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  175. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  176. fps, SDE_EVTLOG_ERROR);
  177. } else {
  178. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  179. }
  180. SDE_DEBUG_ENC(sde_enc,
  181. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  182. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  183. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  184. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  185. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  186. return tvblank;
  187. }
  188. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  189. {
  190. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  191. struct msm_drm_private *priv;
  192. struct sde_kms *sde_kms;
  193. struct device *cpu_dev;
  194. struct cpumask *cpu_mask = NULL;
  195. int cpu = 0;
  196. u32 cpu_dma_latency;
  197. priv = drm_enc->dev->dev_private;
  198. sde_kms = to_sde_kms(priv->kms);
  199. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  200. return;
  201. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  202. cpumask_clear(&sde_enc->valid_cpu_mask);
  203. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  204. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  205. if (!cpu_mask &&
  206. sde_encoder_check_curr_mode(drm_enc,
  207. MSM_DISPLAY_CMD_MODE))
  208. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  209. if (!cpu_mask)
  210. return;
  211. for_each_cpu(cpu, cpu_mask) {
  212. cpu_dev = get_cpu_device(cpu);
  213. if (!cpu_dev) {
  214. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  215. cpu);
  216. return;
  217. }
  218. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  219. dev_pm_qos_add_request(cpu_dev,
  220. &sde_enc->pm_qos_cpu_req[cpu],
  221. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  222. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  223. }
  224. }
  225. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  226. {
  227. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  228. struct device *cpu_dev;
  229. int cpu = 0;
  230. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  231. cpu_dev = get_cpu_device(cpu);
  232. if (!cpu_dev) {
  233. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  234. cpu);
  235. continue;
  236. }
  237. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  238. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  239. }
  240. cpumask_clear(&sde_enc->valid_cpu_mask);
  241. }
  242. static bool _sde_encoder_is_autorefresh_enabled(
  243. struct sde_encoder_virt *sde_enc)
  244. {
  245. struct drm_connector *drm_conn;
  246. if (!sde_enc->cur_master ||
  247. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  248. return false;
  249. drm_conn = sde_enc->cur_master->connector;
  250. if (!drm_conn || !drm_conn->state)
  251. return false;
  252. return sde_connector_get_property(drm_conn->state,
  253. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  254. }
  255. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  256. struct sde_hw_qdss *hw_qdss,
  257. struct sde_encoder_phys *phys, bool enable)
  258. {
  259. if (sde_enc->qdss_status == enable)
  260. return;
  261. sde_enc->qdss_status = enable;
  262. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  263. sde_enc->qdss_status);
  264. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  265. }
  266. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  267. s64 timeout_ms, struct sde_encoder_wait_info *info)
  268. {
  269. int rc = 0;
  270. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  271. ktime_t cur_ktime;
  272. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  273. do {
  274. rc = wait_event_timeout(*(info->wq),
  275. atomic_read(info->atomic_cnt) == info->count_check,
  276. wait_time_jiffies);
  277. cur_ktime = ktime_get();
  278. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  279. timeout_ms, atomic_read(info->atomic_cnt),
  280. info->count_check);
  281. /* If we timed out, counter is valid and time is less, wait again */
  282. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  283. (rc == 0) &&
  284. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  285. return rc;
  286. }
  287. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  288. {
  289. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  290. return sde_enc &&
  291. (sde_enc->disp_info.display_type ==
  292. SDE_CONNECTOR_PRIMARY);
  293. }
  294. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  295. {
  296. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  297. return sde_enc &&
  298. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  299. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  300. }
  301. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  302. {
  303. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  304. return sde_enc &&
  305. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  306. }
  307. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  308. {
  309. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  310. return sde_enc && sde_enc->cur_master &&
  311. sde_enc->cur_master->cont_splash_enabled;
  312. }
  313. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  314. enum sde_intr_idx intr_idx)
  315. {
  316. SDE_EVT32(DRMID(phys_enc->parent),
  317. phys_enc->intf_idx - INTF_0,
  318. phys_enc->hw_pp->idx - PINGPONG_0,
  319. intr_idx);
  320. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  321. if (phys_enc->parent_ops.handle_frame_done)
  322. phys_enc->parent_ops.handle_frame_done(
  323. phys_enc->parent, phys_enc,
  324. SDE_ENCODER_FRAME_EVENT_ERROR);
  325. }
  326. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  327. enum sde_intr_idx intr_idx,
  328. struct sde_encoder_wait_info *wait_info)
  329. {
  330. struct sde_encoder_irq *irq;
  331. u32 irq_status;
  332. int ret, i;
  333. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  334. SDE_ERROR("invalid params\n");
  335. return -EINVAL;
  336. }
  337. irq = &phys_enc->irq[intr_idx];
  338. /* note: do master / slave checking outside */
  339. /* return EWOULDBLOCK since we know the wait isn't necessary */
  340. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  341. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  342. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  343. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  344. return -EWOULDBLOCK;
  345. }
  346. if (irq->irq_idx < 0) {
  347. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  348. irq->name, irq->hw_idx);
  349. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  350. irq->irq_idx);
  351. return 0;
  352. }
  353. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  354. atomic_read(wait_info->atomic_cnt));
  355. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  356. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  357. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  358. /*
  359. * Some module X may disable interrupt for longer duration
  360. * and it may trigger all interrupts including timer interrupt
  361. * when module X again enable the interrupt.
  362. * That may cause interrupt wait timeout API in this API.
  363. * It is handled by split the wait timer in two halves.
  364. */
  365. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  366. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  367. irq->hw_idx,
  368. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  369. wait_info);
  370. if (ret)
  371. break;
  372. }
  373. if (ret <= 0) {
  374. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  375. irq->irq_idx, true);
  376. if (irq_status) {
  377. unsigned long flags;
  378. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  379. irq->hw_idx, irq->irq_idx,
  380. phys_enc->hw_pp->idx - PINGPONG_0,
  381. atomic_read(wait_info->atomic_cnt));
  382. SDE_DEBUG_PHYS(phys_enc,
  383. "done but irq %d not triggered\n",
  384. irq->irq_idx);
  385. local_irq_save(flags);
  386. irq->cb.func(phys_enc, irq->irq_idx);
  387. local_irq_restore(flags);
  388. ret = 0;
  389. } else {
  390. ret = -ETIMEDOUT;
  391. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  392. irq->hw_idx, irq->irq_idx,
  393. phys_enc->hw_pp->idx - PINGPONG_0,
  394. atomic_read(wait_info->atomic_cnt), irq_status,
  395. SDE_EVTLOG_ERROR);
  396. }
  397. } else {
  398. ret = 0;
  399. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  400. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  401. atomic_read(wait_info->atomic_cnt));
  402. }
  403. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  404. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  405. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  406. return ret;
  407. }
  408. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  409. enum sde_intr_idx intr_idx)
  410. {
  411. struct sde_encoder_irq *irq;
  412. int ret = 0;
  413. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  414. SDE_ERROR("invalid params\n");
  415. return -EINVAL;
  416. }
  417. irq = &phys_enc->irq[intr_idx];
  418. if (irq->irq_idx >= 0) {
  419. SDE_DEBUG_PHYS(phys_enc,
  420. "skipping already registered irq %s type %d\n",
  421. irq->name, irq->intr_type);
  422. return 0;
  423. }
  424. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  425. irq->intr_type, irq->hw_idx);
  426. if (irq->irq_idx < 0) {
  427. SDE_ERROR_PHYS(phys_enc,
  428. "failed to lookup IRQ index for %s type:%d\n",
  429. irq->name, irq->intr_type);
  430. return -EINVAL;
  431. }
  432. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  433. &irq->cb);
  434. if (ret) {
  435. SDE_ERROR_PHYS(phys_enc,
  436. "failed to register IRQ callback for %s\n",
  437. irq->name);
  438. irq->irq_idx = -EINVAL;
  439. return ret;
  440. }
  441. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  442. if (ret) {
  443. SDE_ERROR_PHYS(phys_enc,
  444. "enable IRQ for intr:%s failed, irq_idx %d\n",
  445. irq->name, irq->irq_idx);
  446. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  447. irq->irq_idx, &irq->cb);
  448. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  449. irq->irq_idx, SDE_EVTLOG_ERROR);
  450. irq->irq_idx = -EINVAL;
  451. return ret;
  452. }
  453. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  454. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  455. irq->name, irq->irq_idx);
  456. return ret;
  457. }
  458. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  459. enum sde_intr_idx intr_idx)
  460. {
  461. struct sde_encoder_irq *irq;
  462. int ret;
  463. if (!phys_enc) {
  464. SDE_ERROR("invalid encoder\n");
  465. return -EINVAL;
  466. }
  467. irq = &phys_enc->irq[intr_idx];
  468. /* silently skip irqs that weren't registered */
  469. if (irq->irq_idx < 0) {
  470. SDE_ERROR(
  471. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  472. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  473. irq->irq_idx);
  474. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  475. irq->irq_idx, SDE_EVTLOG_ERROR);
  476. return 0;
  477. }
  478. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  479. if (ret)
  480. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  481. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  482. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  483. &irq->cb);
  484. if (ret)
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  486. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  487. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  488. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  489. irq->irq_idx = -EINVAL;
  490. return 0;
  491. }
  492. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  493. struct sde_encoder_hw_resources *hw_res,
  494. struct drm_connector_state *conn_state)
  495. {
  496. struct sde_encoder_virt *sde_enc = NULL;
  497. int ret, i = 0;
  498. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  499. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  500. -EINVAL, !drm_enc, !hw_res, !conn_state,
  501. hw_res ? !hw_res->comp_info : 0);
  502. return;
  503. }
  504. sde_enc = to_sde_encoder_virt(drm_enc);
  505. SDE_DEBUG_ENC(sde_enc, "\n");
  506. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  507. hw_res->display_type = sde_enc->disp_info.display_type;
  508. /* Query resources used by phys encs, expected to be without overlap */
  509. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  510. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  511. if (phys && phys->ops.get_hw_resources)
  512. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  513. }
  514. /*
  515. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  516. * called from atomic_check phase. Use the below API to get mode
  517. * information of the temporary conn_state passed
  518. */
  519. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  520. if (ret)
  521. SDE_ERROR("failed to get topology ret %d\n", ret);
  522. ret = sde_connector_state_get_compression_info(conn_state,
  523. hw_res->comp_info);
  524. if (ret)
  525. SDE_ERROR("failed to get compression info ret %d\n", ret);
  526. }
  527. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  528. {
  529. struct sde_encoder_virt *sde_enc = NULL;
  530. int i = 0;
  531. unsigned int num_encs;
  532. if (!drm_enc) {
  533. SDE_ERROR("invalid encoder\n");
  534. return;
  535. }
  536. sde_enc = to_sde_encoder_virt(drm_enc);
  537. SDE_DEBUG_ENC(sde_enc, "\n");
  538. num_encs = sde_enc->num_phys_encs;
  539. mutex_lock(&sde_enc->enc_lock);
  540. sde_rsc_client_destroy(sde_enc->rsc_client);
  541. for (i = 0; i < num_encs; i++) {
  542. struct sde_encoder_phys *phys;
  543. phys = sde_enc->phys_vid_encs[i];
  544. if (phys && phys->ops.destroy) {
  545. phys->ops.destroy(phys);
  546. --sde_enc->num_phys_encs;
  547. sde_enc->phys_vid_encs[i] = NULL;
  548. }
  549. phys = sde_enc->phys_cmd_encs[i];
  550. if (phys && phys->ops.destroy) {
  551. phys->ops.destroy(phys);
  552. --sde_enc->num_phys_encs;
  553. sde_enc->phys_cmd_encs[i] = NULL;
  554. }
  555. phys = sde_enc->phys_encs[i];
  556. if (phys && phys->ops.destroy) {
  557. phys->ops.destroy(phys);
  558. --sde_enc->num_phys_encs;
  559. sde_enc->phys_encs[i] = NULL;
  560. }
  561. }
  562. if (sde_enc->num_phys_encs)
  563. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  564. sde_enc->num_phys_encs);
  565. sde_enc->num_phys_encs = 0;
  566. mutex_unlock(&sde_enc->enc_lock);
  567. drm_encoder_cleanup(drm_enc);
  568. mutex_destroy(&sde_enc->enc_lock);
  569. kfree(sde_enc->input_handler);
  570. sde_enc->input_handler = NULL;
  571. kfree(sde_enc);
  572. }
  573. void sde_encoder_helper_update_intf_cfg(
  574. struct sde_encoder_phys *phys_enc)
  575. {
  576. struct sde_encoder_virt *sde_enc;
  577. struct sde_hw_intf_cfg_v1 *intf_cfg;
  578. enum sde_3d_blend_mode mode_3d;
  579. if (!phys_enc || !phys_enc->hw_pp) {
  580. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  581. return;
  582. }
  583. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  584. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  585. SDE_DEBUG_ENC(sde_enc,
  586. "intf_cfg updated for %d at idx %d\n",
  587. phys_enc->intf_idx,
  588. intf_cfg->intf_count);
  589. /* setup interface configuration */
  590. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  591. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  592. return;
  593. }
  594. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  595. if (phys_enc == sde_enc->cur_master) {
  596. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  597. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  598. else
  599. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  600. }
  601. /* configure this interface as master for split display */
  602. if (phys_enc->split_role == ENC_ROLE_MASTER)
  603. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  604. /* setup which pp blk will connect to this intf */
  605. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  606. phys_enc->hw_intf->ops.bind_pingpong_blk(
  607. phys_enc->hw_intf,
  608. true,
  609. phys_enc->hw_pp->idx);
  610. /*setup merge_3d configuration */
  611. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  612. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  613. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  614. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  615. phys_enc->hw_pp->merge_3d->idx;
  616. if (phys_enc->hw_pp->ops.setup_3d_mode)
  617. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  618. mode_3d);
  619. }
  620. void sde_encoder_helper_split_config(
  621. struct sde_encoder_phys *phys_enc,
  622. enum sde_intf interface)
  623. {
  624. struct sde_encoder_virt *sde_enc;
  625. struct split_pipe_cfg *cfg;
  626. struct sde_hw_mdp *hw_mdptop;
  627. enum sde_rm_topology_name topology;
  628. struct msm_display_info *disp_info;
  629. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  630. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  631. return;
  632. }
  633. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  634. hw_mdptop = phys_enc->hw_mdptop;
  635. disp_info = &sde_enc->disp_info;
  636. cfg = &phys_enc->hw_intf->cfg;
  637. memset(cfg, 0, sizeof(*cfg));
  638. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  639. return;
  640. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  641. cfg->split_link_en = true;
  642. /**
  643. * disable split modes since encoder will be operating in as the only
  644. * encoder, either for the entire use case in the case of, for example,
  645. * single DSI, or for this frame in the case of left/right only partial
  646. * update.
  647. */
  648. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  649. if (hw_mdptop->ops.setup_split_pipe)
  650. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  651. if (hw_mdptop->ops.setup_pp_split)
  652. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  653. return;
  654. }
  655. cfg->en = true;
  656. cfg->mode = phys_enc->intf_mode;
  657. cfg->intf = interface;
  658. if (cfg->en && phys_enc->ops.needs_single_flush &&
  659. phys_enc->ops.needs_single_flush(phys_enc))
  660. cfg->split_flush_en = true;
  661. topology = sde_connector_get_topology_name(phys_enc->connector);
  662. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  663. cfg->pp_split_slave = cfg->intf;
  664. else
  665. cfg->pp_split_slave = INTF_MAX;
  666. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  667. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  668. if (hw_mdptop->ops.setup_split_pipe)
  669. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  670. } else if (sde_enc->hw_pp[0]) {
  671. /*
  672. * slave encoder
  673. * - determine split index from master index,
  674. * assume master is first pp
  675. */
  676. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  677. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  678. cfg->pp_split_index);
  679. if (hw_mdptop->ops.setup_pp_split)
  680. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  681. }
  682. }
  683. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  684. {
  685. struct sde_encoder_virt *sde_enc;
  686. int i = 0;
  687. if (!drm_enc)
  688. return false;
  689. sde_enc = to_sde_encoder_virt(drm_enc);
  690. if (!sde_enc)
  691. return false;
  692. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  693. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  694. if (phys && phys->in_clone_mode)
  695. return true;
  696. }
  697. return false;
  698. }
  699. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  700. struct drm_crtc *crtc)
  701. {
  702. struct sde_encoder_virt *sde_enc;
  703. int i;
  704. if (!drm_enc)
  705. return false;
  706. sde_enc = to_sde_encoder_virt(drm_enc);
  707. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  708. return false;
  709. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  710. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  711. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  712. return true;
  713. }
  714. return false;
  715. }
  716. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  717. struct drm_crtc_state *crtc_state)
  718. {
  719. struct sde_encoder_virt *sde_enc;
  720. struct sde_crtc_state *sde_crtc_state;
  721. int i = 0;
  722. if (!drm_enc || !crtc_state) {
  723. SDE_DEBUG("invalid params\n");
  724. return;
  725. }
  726. sde_enc = to_sde_encoder_virt(drm_enc);
  727. sde_crtc_state = to_sde_crtc_state(crtc_state);
  728. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  729. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  730. return;
  731. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  732. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  733. if (phys) {
  734. phys->in_clone_mode = true;
  735. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  736. }
  737. }
  738. sde_crtc_state->cwb_enc_mask = 0;
  739. }
  740. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  741. struct drm_crtc_state *crtc_state,
  742. struct drm_connector_state *conn_state)
  743. {
  744. const struct drm_display_mode *mode;
  745. struct drm_display_mode *adj_mode;
  746. int i = 0;
  747. int ret = 0;
  748. mode = &crtc_state->mode;
  749. adj_mode = &crtc_state->adjusted_mode;
  750. /* perform atomic check on the first physical encoder (master) */
  751. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  752. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  753. if (phys && phys->ops.atomic_check)
  754. ret = phys->ops.atomic_check(phys, crtc_state,
  755. conn_state);
  756. else if (phys && phys->ops.mode_fixup)
  757. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  758. ret = -EINVAL;
  759. if (ret) {
  760. SDE_ERROR_ENC(sde_enc,
  761. "mode unsupported, phys idx %d\n", i);
  762. break;
  763. }
  764. }
  765. return ret;
  766. }
  767. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  768. struct drm_crtc_state *crtc_state,
  769. struct drm_connector_state *conn_state,
  770. struct sde_connector_state *sde_conn_state,
  771. struct sde_crtc_state *sde_crtc_state)
  772. {
  773. int ret = 0;
  774. if (crtc_state->mode_changed || crtc_state->active_changed) {
  775. struct sde_rect mode_roi, roi;
  776. mode_roi.x = 0;
  777. mode_roi.y = 0;
  778. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  779. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  780. if (sde_conn_state->rois.num_rects) {
  781. sde_kms_rect_merge_rectangles(
  782. &sde_conn_state->rois, &roi);
  783. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  784. SDE_ERROR_ENC(sde_enc,
  785. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  786. roi.x, roi.y, roi.w, roi.h);
  787. ret = -EINVAL;
  788. }
  789. }
  790. if (sde_crtc_state->user_roi_list.num_rects) {
  791. sde_kms_rect_merge_rectangles(
  792. &sde_crtc_state->user_roi_list, &roi);
  793. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  794. SDE_ERROR_ENC(sde_enc,
  795. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  796. roi.x, roi.y, roi.w, roi.h);
  797. ret = -EINVAL;
  798. }
  799. }
  800. }
  801. return ret;
  802. }
  803. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  804. struct drm_crtc_state *crtc_state,
  805. struct drm_connector_state *conn_state,
  806. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  807. struct sde_connector *sde_conn,
  808. struct sde_connector_state *sde_conn_state)
  809. {
  810. int ret = 0;
  811. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  812. struct msm_sub_mode sub_mode;
  813. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  814. struct msm_display_topology *topology = NULL;
  815. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  816. CONNECTOR_PROP_DSC_MODE);
  817. ret = sde_connector_get_mode_info(&sde_conn->base,
  818. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  819. if (ret) {
  820. SDE_ERROR_ENC(sde_enc,
  821. "failed to get mode info, rc = %d\n", ret);
  822. return ret;
  823. }
  824. if (sde_conn_state->mode_info.comp_info.comp_type &&
  825. sde_conn_state->mode_info.comp_info.comp_ratio >=
  826. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  827. SDE_ERROR_ENC(sde_enc,
  828. "invalid compression ratio: %d\n",
  829. sde_conn_state->mode_info.comp_info.comp_ratio);
  830. ret = -EINVAL;
  831. return ret;
  832. }
  833. /* Reserve dynamic resources, indicating atomic_check phase */
  834. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  835. conn_state, true);
  836. if (ret) {
  837. if (ret != -EAGAIN)
  838. SDE_ERROR_ENC(sde_enc,
  839. "RM failed to reserve resources, rc = %d\n", ret);
  840. return ret;
  841. }
  842. /**
  843. * Update connector state with the topology selected for the
  844. * resource set validated. Reset the topology if we are
  845. * de-activating crtc.
  846. */
  847. if (crtc_state->active) {
  848. topology = &sde_conn_state->mode_info.topology;
  849. ret = sde_rm_update_topology(&sde_kms->rm,
  850. conn_state, topology);
  851. if (ret) {
  852. SDE_ERROR_ENC(sde_enc,
  853. "RM failed to update topology, rc: %d\n", ret);
  854. return ret;
  855. }
  856. }
  857. ret = sde_connector_set_blob_data(conn_state->connector,
  858. conn_state,
  859. CONNECTOR_PROP_SDE_INFO);
  860. if (ret) {
  861. SDE_ERROR_ENC(sde_enc,
  862. "connector failed to update info, rc: %d\n",
  863. ret);
  864. return ret;
  865. }
  866. }
  867. return ret;
  868. }
  869. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  870. u32 *qsync_fps, struct drm_connector_state *conn_state)
  871. {
  872. struct sde_encoder_virt *sde_enc;
  873. int rc = 0;
  874. struct sde_connector *sde_conn;
  875. if (!qsync_fps)
  876. return;
  877. *qsync_fps = 0;
  878. if (!drm_enc) {
  879. SDE_ERROR("invalid drm encoder\n");
  880. return;
  881. }
  882. sde_enc = to_sde_encoder_virt(drm_enc);
  883. if (!sde_enc->cur_master) {
  884. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  885. return;
  886. }
  887. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  888. if (sde_conn->ops.get_qsync_min_fps)
  889. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  890. if (rc < 0) {
  891. SDE_ERROR("invalid qsync min fps %d\n", rc);
  892. return;
  893. }
  894. *qsync_fps = rc;
  895. }
  896. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  897. struct sde_connector_state *sde_conn_state, u32 step)
  898. {
  899. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  900. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  901. u32 min_fps, req_fps = 0;
  902. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  903. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  904. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  905. CONNECTOR_PROP_QSYNC_MODE);
  906. if (has_panel_req) {
  907. if (!sde_conn->ops.get_avr_step_req) {
  908. SDE_ERROR("unable to retrieve required step rate\n");
  909. return -EINVAL;
  910. }
  911. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  912. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  913. if (qsync_mode && req_fps != step) {
  914. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  915. step, req_fps, nom_fps);
  916. return -EINVAL;
  917. }
  918. }
  919. if (!step)
  920. return 0;
  921. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  922. &sde_conn_state->base);
  923. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  924. (vtotal * nom_fps) % step) {
  925. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  926. min_fps, step, vtotal);
  927. return -EINVAL;
  928. }
  929. return 0;
  930. }
  931. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  932. struct sde_connector_state *sde_conn_state)
  933. {
  934. int rc = 0;
  935. u32 avr_step;
  936. bool qsync_dirty, has_modeset;
  937. struct drm_connector_state *conn_state = &sde_conn_state->base;
  938. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  939. CONNECTOR_PROP_QSYNC_MODE);
  940. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  941. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  942. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  943. if (has_modeset && qsync_dirty &&
  944. (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  945. msm_is_mode_seamless_dms(&sde_conn_state->msm_mode) ||
  946. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  947. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  948. sde_conn_state->msm_mode.private_flags);
  949. return -EINVAL;
  950. }
  951. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  952. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  953. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  954. return rc;
  955. }
  956. static int sde_encoder_virt_atomic_check(
  957. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  958. struct drm_connector_state *conn_state)
  959. {
  960. struct sde_encoder_virt *sde_enc;
  961. struct sde_kms *sde_kms;
  962. const struct drm_display_mode *mode;
  963. struct drm_display_mode *adj_mode;
  964. struct sde_connector *sde_conn = NULL;
  965. struct sde_connector_state *sde_conn_state = NULL;
  966. struct sde_crtc_state *sde_crtc_state = NULL;
  967. enum sde_rm_topology_name old_top;
  968. enum sde_rm_topology_name top_name;
  969. struct msm_display_info *disp_info;
  970. int ret = 0;
  971. if (!drm_enc || !crtc_state || !conn_state) {
  972. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  973. !drm_enc, !crtc_state, !conn_state);
  974. return -EINVAL;
  975. }
  976. sde_enc = to_sde_encoder_virt(drm_enc);
  977. disp_info = &sde_enc->disp_info;
  978. SDE_DEBUG_ENC(sde_enc, "\n");
  979. sde_kms = sde_encoder_get_kms(drm_enc);
  980. if (!sde_kms)
  981. return -EINVAL;
  982. mode = &crtc_state->mode;
  983. adj_mode = &crtc_state->adjusted_mode;
  984. sde_conn = to_sde_connector(conn_state->connector);
  985. sde_conn_state = to_sde_connector_state(conn_state);
  986. sde_crtc_state = to_sde_crtc_state(crtc_state);
  987. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  988. if (ret)
  989. return ret;
  990. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  991. crtc_state->active_changed, crtc_state->connectors_changed);
  992. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  993. conn_state);
  994. if (ret)
  995. return ret;
  996. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  997. conn_state, sde_conn_state, sde_crtc_state);
  998. if (ret)
  999. return ret;
  1000. /**
  1001. * record topology in previous atomic state to be able to handle
  1002. * topology transitions correctly.
  1003. */
  1004. old_top = sde_connector_get_property(conn_state,
  1005. CONNECTOR_PROP_TOPOLOGY_NAME);
  1006. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1007. if (ret)
  1008. return ret;
  1009. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1010. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1011. if (ret)
  1012. return ret;
  1013. top_name = sde_connector_get_property(conn_state,
  1014. CONNECTOR_PROP_TOPOLOGY_NAME);
  1015. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1016. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1017. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1018. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1019. top_name);
  1020. return -EINVAL;
  1021. }
  1022. }
  1023. ret = sde_connector_roi_v1_check_roi(conn_state);
  1024. if (ret) {
  1025. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1026. ret);
  1027. return ret;
  1028. }
  1029. drm_mode_set_crtcinfo(adj_mode, 0);
  1030. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1031. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1032. sde_conn_state->msm_mode.private_flags,
  1033. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1034. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1035. return ret;
  1036. }
  1037. static void _sde_encoder_get_connector_roi(
  1038. struct sde_encoder_virt *sde_enc,
  1039. struct sde_rect *merged_conn_roi)
  1040. {
  1041. struct drm_connector *drm_conn;
  1042. struct sde_connector_state *c_state;
  1043. if (!sde_enc || !merged_conn_roi)
  1044. return;
  1045. drm_conn = sde_enc->phys_encs[0]->connector;
  1046. if (!drm_conn || !drm_conn->state)
  1047. return;
  1048. c_state = to_sde_connector_state(drm_conn->state);
  1049. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1050. }
  1051. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1052. {
  1053. struct sde_encoder_virt *sde_enc;
  1054. struct drm_connector *drm_conn;
  1055. struct drm_display_mode *adj_mode;
  1056. struct sde_rect roi;
  1057. if (!drm_enc) {
  1058. SDE_ERROR("invalid encoder parameter\n");
  1059. return -EINVAL;
  1060. }
  1061. sde_enc = to_sde_encoder_virt(drm_enc);
  1062. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1063. SDE_ERROR("invalid crtc parameter\n");
  1064. return -EINVAL;
  1065. }
  1066. if (!sde_enc->cur_master) {
  1067. SDE_ERROR("invalid cur_master parameter\n");
  1068. return -EINVAL;
  1069. }
  1070. adj_mode = &sde_enc->cur_master->cached_mode;
  1071. drm_conn = sde_enc->cur_master->connector;
  1072. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1073. if (sde_kms_rect_is_null(&roi)) {
  1074. roi.w = adj_mode->hdisplay;
  1075. roi.h = adj_mode->vdisplay;
  1076. }
  1077. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1078. sizeof(sde_enc->prv_conn_roi));
  1079. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1080. return 0;
  1081. }
  1082. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1083. {
  1084. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1085. struct sde_kms *sde_kms;
  1086. struct sde_hw_mdp *hw_mdptop;
  1087. struct sde_encoder_virt *sde_enc;
  1088. int i;
  1089. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1090. if (!sde_enc) {
  1091. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1092. return;
  1093. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1094. SDE_ERROR("invalid num phys enc %d/%d\n",
  1095. sde_enc->num_phys_encs,
  1096. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1097. return;
  1098. }
  1099. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1100. if (!sde_kms) {
  1101. SDE_ERROR("invalid sde_kms\n");
  1102. return;
  1103. }
  1104. hw_mdptop = sde_kms->hw_mdp;
  1105. if (!hw_mdptop) {
  1106. SDE_ERROR("invalid mdptop\n");
  1107. return;
  1108. }
  1109. if (hw_mdptop->ops.setup_vsync_source) {
  1110. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1111. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1112. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1113. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1114. vsync_cfg.vsync_source = vsync_source;
  1115. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1116. }
  1117. }
  1118. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1119. struct msm_display_info *disp_info)
  1120. {
  1121. struct sde_encoder_phys *phys;
  1122. struct sde_connector *sde_conn;
  1123. int i;
  1124. u32 vsync_source;
  1125. if (!sde_enc || !disp_info) {
  1126. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1127. sde_enc != NULL, disp_info != NULL);
  1128. return;
  1129. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1130. SDE_ERROR("invalid num phys enc %d/%d\n",
  1131. sde_enc->num_phys_encs,
  1132. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1133. return;
  1134. }
  1135. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1136. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1137. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1138. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1139. else
  1140. vsync_source = sde_enc->te_source;
  1141. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1142. disp_info->is_te_using_watchdog_timer);
  1143. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1144. phys = sde_enc->phys_encs[i];
  1145. if (phys && phys->ops.setup_vsync_source)
  1146. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1147. }
  1148. }
  1149. }
  1150. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1151. bool watchdog_te)
  1152. {
  1153. struct sde_encoder_virt *sde_enc;
  1154. struct msm_display_info disp_info;
  1155. if (!drm_enc) {
  1156. pr_err("invalid drm encoder\n");
  1157. return -EINVAL;
  1158. }
  1159. sde_enc = to_sde_encoder_virt(drm_enc);
  1160. sde_encoder_control_te(drm_enc, false);
  1161. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1162. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1163. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1164. sde_encoder_control_te(drm_enc, true);
  1165. return 0;
  1166. }
  1167. static int _sde_encoder_rsc_client_update_vsync_wait(
  1168. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1169. int wait_vblank_crtc_id)
  1170. {
  1171. int wait_refcount = 0, ret = 0;
  1172. int pipe = -1;
  1173. int wait_count = 0;
  1174. struct drm_crtc *primary_crtc;
  1175. struct drm_crtc *crtc;
  1176. crtc = sde_enc->crtc;
  1177. if (wait_vblank_crtc_id)
  1178. wait_refcount =
  1179. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1180. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1181. SDE_EVTLOG_FUNC_ENTRY);
  1182. if (crtc->base.id != wait_vblank_crtc_id) {
  1183. primary_crtc = drm_crtc_find(drm_enc->dev,
  1184. NULL, wait_vblank_crtc_id);
  1185. if (!primary_crtc) {
  1186. SDE_ERROR_ENC(sde_enc,
  1187. "failed to find primary crtc id %d\n",
  1188. wait_vblank_crtc_id);
  1189. return -EINVAL;
  1190. }
  1191. pipe = drm_crtc_index(primary_crtc);
  1192. }
  1193. /**
  1194. * note: VBLANK is expected to be enabled at this point in
  1195. * resource control state machine if on primary CRTC
  1196. */
  1197. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1198. if (sde_rsc_client_is_state_update_complete(
  1199. sde_enc->rsc_client))
  1200. break;
  1201. if (crtc->base.id == wait_vblank_crtc_id)
  1202. ret = sde_encoder_wait_for_event(drm_enc,
  1203. MSM_ENC_VBLANK);
  1204. else
  1205. drm_wait_one_vblank(drm_enc->dev, pipe);
  1206. if (ret) {
  1207. SDE_ERROR_ENC(sde_enc,
  1208. "wait for vblank failed ret:%d\n", ret);
  1209. /**
  1210. * rsc hardware may hang without vsync. avoid rsc hang
  1211. * by generating the vsync from watchdog timer.
  1212. */
  1213. if (crtc->base.id == wait_vblank_crtc_id)
  1214. sde_encoder_helper_switch_vsync(drm_enc, true);
  1215. }
  1216. }
  1217. if (wait_count >= MAX_RSC_WAIT)
  1218. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1219. SDE_EVTLOG_ERROR);
  1220. if (wait_refcount)
  1221. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1222. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1223. SDE_EVTLOG_FUNC_EXIT);
  1224. return ret;
  1225. }
  1226. static int _sde_encoder_update_rsc_client(
  1227. struct drm_encoder *drm_enc, bool enable)
  1228. {
  1229. struct sde_encoder_virt *sde_enc;
  1230. struct drm_crtc *crtc;
  1231. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1232. struct sde_rsc_cmd_config *rsc_config;
  1233. int ret;
  1234. struct msm_display_info *disp_info;
  1235. struct msm_mode_info *mode_info;
  1236. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1237. u32 qsync_mode = 0, v_front_porch;
  1238. struct drm_display_mode *mode;
  1239. bool is_vid_mode;
  1240. struct drm_encoder *enc;
  1241. if (!drm_enc || !drm_enc->dev) {
  1242. SDE_ERROR("invalid encoder arguments\n");
  1243. return -EINVAL;
  1244. }
  1245. sde_enc = to_sde_encoder_virt(drm_enc);
  1246. mode_info = &sde_enc->mode_info;
  1247. crtc = sde_enc->crtc;
  1248. if (!sde_enc->crtc) {
  1249. SDE_ERROR("invalid crtc parameter\n");
  1250. return -EINVAL;
  1251. }
  1252. disp_info = &sde_enc->disp_info;
  1253. rsc_config = &sde_enc->rsc_config;
  1254. if (!sde_enc->rsc_client) {
  1255. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1256. return 0;
  1257. }
  1258. /**
  1259. * only primary command mode panel without Qsync can request CMD state.
  1260. * all other panels/displays can request for VID state including
  1261. * secondary command mode panel.
  1262. * Clone mode encoder can request CLK STATE only.
  1263. */
  1264. if (sde_enc->cur_master) {
  1265. qsync_mode = sde_connector_get_qsync_mode(
  1266. sde_enc->cur_master->connector);
  1267. sde_enc->autorefresh_solver_disable =
  1268. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1269. }
  1270. /* left primary encoder keep vote */
  1271. if (sde_encoder_in_clone_mode(drm_enc)) {
  1272. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1273. return 0;
  1274. }
  1275. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1276. (disp_info->display_type && qsync_mode) ||
  1277. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1278. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1279. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1280. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1281. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1282. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1283. drm_for_each_encoder(enc, drm_enc->dev) {
  1284. if (enc->base.id != drm_enc->base.id &&
  1285. sde_encoder_in_cont_splash(enc))
  1286. rsc_state = SDE_RSC_CLK_STATE;
  1287. }
  1288. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1289. MSM_DISPLAY_VIDEO_MODE);
  1290. mode = &sde_enc->crtc->state->mode;
  1291. v_front_porch = mode->vsync_start - mode->vdisplay;
  1292. /* compare specific items and reconfigure the rsc */
  1293. if ((rsc_config->fps != mode_info->frame_rate) ||
  1294. (rsc_config->vtotal != mode_info->vtotal) ||
  1295. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1296. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1297. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1298. rsc_config->fps = mode_info->frame_rate;
  1299. rsc_config->vtotal = mode_info->vtotal;
  1300. /*
  1301. * for video mode, prefill lines should not go beyond vertical
  1302. * front porch for RSCC configuration. This will ensure bw
  1303. * downvotes are not sent within the active region. Additional
  1304. * -1 is to give one line time for rscc mode min_threshold.
  1305. */
  1306. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1307. rsc_config->prefill_lines = v_front_porch - 1;
  1308. else
  1309. rsc_config->prefill_lines = mode_info->prefill_lines;
  1310. rsc_config->jitter_numer = mode_info->jitter_numer;
  1311. rsc_config->jitter_denom = mode_info->jitter_denom;
  1312. sde_enc->rsc_state_init = false;
  1313. }
  1314. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1315. rsc_config->fps, sde_enc->rsc_state_init);
  1316. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1317. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1318. /* update it only once */
  1319. sde_enc->rsc_state_init = true;
  1320. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1321. rsc_state, rsc_config, crtc->base.id,
  1322. &wait_vblank_crtc_id);
  1323. } else {
  1324. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1325. rsc_state, NULL, crtc->base.id,
  1326. &wait_vblank_crtc_id);
  1327. }
  1328. /**
  1329. * if RSC performed a state change that requires a VBLANK wait, it will
  1330. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1331. *
  1332. * if we are the primary display, we will need to enable and wait
  1333. * locally since we hold the commit thread
  1334. *
  1335. * if we are an external display, we must send a signal to the primary
  1336. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1337. * by the primary panel's VBLANK signals
  1338. */
  1339. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1340. if (ret) {
  1341. SDE_ERROR_ENC(sde_enc,
  1342. "sde rsc client update failed ret:%d\n", ret);
  1343. return ret;
  1344. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1345. return ret;
  1346. }
  1347. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1348. sde_enc, wait_vblank_crtc_id);
  1349. return ret;
  1350. }
  1351. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1352. {
  1353. struct sde_encoder_virt *sde_enc;
  1354. int i;
  1355. if (!drm_enc) {
  1356. SDE_ERROR("invalid encoder\n");
  1357. return;
  1358. }
  1359. sde_enc = to_sde_encoder_virt(drm_enc);
  1360. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1361. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1362. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1363. if (phys && phys->ops.irq_control)
  1364. phys->ops.irq_control(phys, enable);
  1365. }
  1366. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1367. }
  1368. /* keep track of the userspace vblank during modeset */
  1369. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1370. u32 sw_event)
  1371. {
  1372. struct sde_encoder_virt *sde_enc;
  1373. bool enable;
  1374. int i;
  1375. if (!drm_enc) {
  1376. SDE_ERROR("invalid encoder\n");
  1377. return;
  1378. }
  1379. sde_enc = to_sde_encoder_virt(drm_enc);
  1380. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1381. sw_event, sde_enc->vblank_enabled);
  1382. /* nothing to do if vblank not enabled by userspace */
  1383. if (!sde_enc->vblank_enabled)
  1384. return;
  1385. /* disable vblank on pre_modeset */
  1386. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1387. enable = false;
  1388. /* enable vblank on post_modeset */
  1389. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1390. enable = true;
  1391. else
  1392. return;
  1393. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1394. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1395. if (phys && phys->ops.control_vblank_irq)
  1396. phys->ops.control_vblank_irq(phys, enable);
  1397. }
  1398. }
  1399. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1400. {
  1401. struct sde_encoder_virt *sde_enc;
  1402. if (!drm_enc)
  1403. return NULL;
  1404. sde_enc = to_sde_encoder_virt(drm_enc);
  1405. return sde_enc->rsc_client;
  1406. }
  1407. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1408. bool enable)
  1409. {
  1410. struct sde_kms *sde_kms;
  1411. struct sde_encoder_virt *sde_enc;
  1412. int rc;
  1413. sde_enc = to_sde_encoder_virt(drm_enc);
  1414. sde_kms = sde_encoder_get_kms(drm_enc);
  1415. if (!sde_kms)
  1416. return -EINVAL;
  1417. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1418. SDE_EVT32(DRMID(drm_enc), enable);
  1419. if (!sde_enc->cur_master) {
  1420. SDE_ERROR("encoder master not set\n");
  1421. return -EINVAL;
  1422. }
  1423. if (enable) {
  1424. /* enable SDE core clks */
  1425. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1426. if (rc < 0) {
  1427. SDE_ERROR("failed to enable power resource %d\n", rc);
  1428. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1429. return rc;
  1430. }
  1431. sde_enc->elevated_ahb_vote = true;
  1432. /* enable DSI clks */
  1433. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1434. true);
  1435. if (rc) {
  1436. SDE_ERROR("failed to enable clk control %d\n", rc);
  1437. pm_runtime_put_sync(drm_enc->dev->dev);
  1438. return rc;
  1439. }
  1440. /* enable all the irq */
  1441. sde_encoder_irq_control(drm_enc, true);
  1442. _sde_encoder_pm_qos_add_request(drm_enc);
  1443. } else {
  1444. _sde_encoder_pm_qos_remove_request(drm_enc);
  1445. /* disable all the irq */
  1446. sde_encoder_irq_control(drm_enc, false);
  1447. /* disable DSI clks */
  1448. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1449. /* disable SDE core clks */
  1450. pm_runtime_put_sync(drm_enc->dev->dev);
  1451. }
  1452. return 0;
  1453. }
  1454. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1455. bool enable, u32 frame_count)
  1456. {
  1457. struct sde_encoder_virt *sde_enc;
  1458. int i;
  1459. if (!drm_enc) {
  1460. SDE_ERROR("invalid encoder\n");
  1461. return;
  1462. }
  1463. sde_enc = to_sde_encoder_virt(drm_enc);
  1464. if (!sde_enc->misr_reconfigure)
  1465. return;
  1466. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1467. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1468. if (!phys || !phys->ops.setup_misr)
  1469. continue;
  1470. phys->ops.setup_misr(phys, enable, frame_count);
  1471. }
  1472. sde_enc->misr_reconfigure = false;
  1473. }
  1474. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1475. unsigned int type, unsigned int code, int value)
  1476. {
  1477. struct drm_encoder *drm_enc = NULL;
  1478. struct sde_encoder_virt *sde_enc = NULL;
  1479. struct msm_drm_thread *disp_thread = NULL;
  1480. struct msm_drm_private *priv = NULL;
  1481. if (!handle || !handle->handler || !handle->handler->private) {
  1482. SDE_ERROR("invalid encoder for the input event\n");
  1483. return;
  1484. }
  1485. drm_enc = (struct drm_encoder *)handle->handler->private;
  1486. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1487. SDE_ERROR("invalid parameters\n");
  1488. return;
  1489. }
  1490. priv = drm_enc->dev->dev_private;
  1491. sde_enc = to_sde_encoder_virt(drm_enc);
  1492. if (!sde_enc->crtc || (sde_enc->crtc->index
  1493. >= ARRAY_SIZE(priv->disp_thread))) {
  1494. SDE_DEBUG_ENC(sde_enc,
  1495. "invalid cached CRTC: %d or crtc index: %d\n",
  1496. sde_enc->crtc == NULL,
  1497. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1498. return;
  1499. }
  1500. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1501. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1502. kthread_queue_work(&disp_thread->worker,
  1503. &sde_enc->input_event_work);
  1504. }
  1505. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1506. {
  1507. struct sde_encoder_virt *sde_enc;
  1508. if (!drm_enc) {
  1509. SDE_ERROR("invalid encoder\n");
  1510. return;
  1511. }
  1512. sde_enc = to_sde_encoder_virt(drm_enc);
  1513. /* return early if there is no state change */
  1514. if (sde_enc->idle_pc_enabled == enable)
  1515. return;
  1516. sde_enc->idle_pc_enabled = enable;
  1517. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1518. SDE_EVT32(sde_enc->idle_pc_enabled);
  1519. }
  1520. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1521. u32 sw_event)
  1522. {
  1523. struct drm_encoder *drm_enc = &sde_enc->base;
  1524. struct msm_drm_private *priv;
  1525. unsigned int lp, idle_pc_duration;
  1526. struct msm_drm_thread *disp_thread;
  1527. /* return early if called from esd thread */
  1528. if (sde_enc->delay_kickoff)
  1529. return;
  1530. /* set idle timeout based on master connector's lp value */
  1531. if (sde_enc->cur_master)
  1532. lp = sde_connector_get_lp(
  1533. sde_enc->cur_master->connector);
  1534. else
  1535. lp = SDE_MODE_DPMS_ON;
  1536. if (lp == SDE_MODE_DPMS_LP2)
  1537. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1538. else
  1539. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1540. priv = drm_enc->dev->dev_private;
  1541. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1542. kthread_mod_delayed_work(
  1543. &disp_thread->worker,
  1544. &sde_enc->delayed_off_work,
  1545. msecs_to_jiffies(idle_pc_duration));
  1546. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1547. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1548. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1549. sw_event);
  1550. }
  1551. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1552. u32 sw_event)
  1553. {
  1554. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1555. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1556. sw_event);
  1557. }
  1558. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1559. {
  1560. struct sde_encoder_virt *sde_enc;
  1561. if (!encoder)
  1562. return;
  1563. sde_enc = to_sde_encoder_virt(encoder);
  1564. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1565. }
  1566. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1567. u32 sw_event)
  1568. {
  1569. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1570. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1571. else
  1572. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1573. }
  1574. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1575. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1576. {
  1577. int ret = 0;
  1578. mutex_lock(&sde_enc->rc_lock);
  1579. /* return if the resource control is already in ON state */
  1580. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1581. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1582. sw_event);
  1583. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1584. SDE_EVTLOG_FUNC_CASE1);
  1585. goto end;
  1586. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1587. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1588. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1589. sw_event, sde_enc->rc_state);
  1590. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1591. SDE_EVTLOG_ERROR);
  1592. goto end;
  1593. }
  1594. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1595. sde_encoder_irq_control(drm_enc, true);
  1596. _sde_encoder_pm_qos_add_request(drm_enc);
  1597. } else {
  1598. /* enable all the clks and resources */
  1599. ret = _sde_encoder_resource_control_helper(drm_enc,
  1600. true);
  1601. if (ret) {
  1602. SDE_ERROR_ENC(sde_enc,
  1603. "sw_event:%d, rc in state %d\n",
  1604. sw_event, sde_enc->rc_state);
  1605. SDE_EVT32(DRMID(drm_enc), sw_event,
  1606. sde_enc->rc_state,
  1607. SDE_EVTLOG_ERROR);
  1608. goto end;
  1609. }
  1610. _sde_encoder_update_rsc_client(drm_enc, true);
  1611. }
  1612. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1613. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1614. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1615. end:
  1616. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1617. mutex_unlock(&sde_enc->rc_lock);
  1618. return ret;
  1619. }
  1620. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1621. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1622. {
  1623. /* cancel delayed off work, if any */
  1624. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1625. mutex_lock(&sde_enc->rc_lock);
  1626. if (is_vid_mode &&
  1627. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1628. sde_encoder_irq_control(drm_enc, true);
  1629. }
  1630. /* skip if is already OFF or IDLE, resources are off already */
  1631. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1632. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1633. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1634. sw_event, sde_enc->rc_state);
  1635. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1636. SDE_EVTLOG_FUNC_CASE3);
  1637. goto end;
  1638. }
  1639. /**
  1640. * IRQs are still enabled currently, which allows wait for
  1641. * VBLANK which RSC may require to correctly transition to OFF
  1642. */
  1643. _sde_encoder_update_rsc_client(drm_enc, false);
  1644. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1645. SDE_ENC_RC_STATE_PRE_OFF,
  1646. SDE_EVTLOG_FUNC_CASE3);
  1647. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1648. end:
  1649. mutex_unlock(&sde_enc->rc_lock);
  1650. return 0;
  1651. }
  1652. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1653. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1654. {
  1655. int ret = 0;
  1656. mutex_lock(&sde_enc->rc_lock);
  1657. /* return if the resource control is already in OFF state */
  1658. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1659. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1660. sw_event);
  1661. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1662. SDE_EVTLOG_FUNC_CASE4);
  1663. goto end;
  1664. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1665. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1666. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1667. sw_event, sde_enc->rc_state);
  1668. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1669. SDE_EVTLOG_ERROR);
  1670. ret = -EINVAL;
  1671. goto end;
  1672. }
  1673. /**
  1674. * expect to arrive here only if in either idle state or pre-off
  1675. * and in IDLE state the resources are already disabled
  1676. */
  1677. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1678. _sde_encoder_resource_control_helper(drm_enc, false);
  1679. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1680. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1681. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1682. end:
  1683. mutex_unlock(&sde_enc->rc_lock);
  1684. return ret;
  1685. }
  1686. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1687. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1688. {
  1689. int ret = 0;
  1690. mutex_lock(&sde_enc->rc_lock);
  1691. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1692. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1693. sw_event);
  1694. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1695. SDE_EVTLOG_FUNC_CASE5);
  1696. goto end;
  1697. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1698. /* enable all the clks and resources */
  1699. ret = _sde_encoder_resource_control_helper(drm_enc,
  1700. true);
  1701. if (ret) {
  1702. SDE_ERROR_ENC(sde_enc,
  1703. "sw_event:%d, rc in state %d\n",
  1704. sw_event, sde_enc->rc_state);
  1705. SDE_EVT32(DRMID(drm_enc), sw_event,
  1706. sde_enc->rc_state,
  1707. SDE_EVTLOG_ERROR);
  1708. goto end;
  1709. }
  1710. _sde_encoder_update_rsc_client(drm_enc, true);
  1711. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1712. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1713. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1714. }
  1715. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1716. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1717. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1718. _sde_encoder_pm_qos_remove_request(drm_enc);
  1719. end:
  1720. mutex_unlock(&sde_enc->rc_lock);
  1721. return ret;
  1722. }
  1723. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1724. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1725. {
  1726. int ret = 0;
  1727. mutex_lock(&sde_enc->rc_lock);
  1728. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1729. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1730. sw_event);
  1731. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1732. SDE_EVTLOG_FUNC_CASE5);
  1733. goto end;
  1734. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1735. SDE_ERROR_ENC(sde_enc,
  1736. "sw_event:%d, rc:%d !MODESET state\n",
  1737. sw_event, sde_enc->rc_state);
  1738. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1739. SDE_EVTLOG_ERROR);
  1740. ret = -EINVAL;
  1741. goto end;
  1742. }
  1743. _sde_encoder_update_rsc_client(drm_enc, true);
  1744. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1745. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1746. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1747. _sde_encoder_pm_qos_add_request(drm_enc);
  1748. end:
  1749. mutex_unlock(&sde_enc->rc_lock);
  1750. return ret;
  1751. }
  1752. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1753. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1754. {
  1755. struct msm_drm_private *priv;
  1756. struct sde_kms *sde_kms;
  1757. struct drm_crtc *crtc = drm_enc->crtc;
  1758. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1759. struct sde_connector *sde_conn;
  1760. priv = drm_enc->dev->dev_private;
  1761. sde_kms = to_sde_kms(priv->kms);
  1762. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1763. mutex_lock(&sde_enc->rc_lock);
  1764. if (sde_conn->panel_dead) {
  1765. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1766. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1767. goto end;
  1768. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1769. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1770. sw_event, sde_enc->rc_state);
  1771. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1772. goto end;
  1773. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1774. sde_crtc->kickoff_in_progress) {
  1775. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1776. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1777. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1778. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1779. goto end;
  1780. }
  1781. if (is_vid_mode) {
  1782. sde_encoder_irq_control(drm_enc, false);
  1783. _sde_encoder_pm_qos_remove_request(drm_enc);
  1784. } else {
  1785. /* disable all the clks and resources */
  1786. _sde_encoder_update_rsc_client(drm_enc, false);
  1787. _sde_encoder_resource_control_helper(drm_enc, false);
  1788. if (!sde_kms->perf.bw_vote_mode)
  1789. memset(&sde_crtc->cur_perf, 0,
  1790. sizeof(struct sde_core_perf_params));
  1791. }
  1792. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1793. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1794. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1795. end:
  1796. mutex_unlock(&sde_enc->rc_lock);
  1797. return 0;
  1798. }
  1799. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1800. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1801. struct msm_drm_private *priv, bool is_vid_mode)
  1802. {
  1803. bool autorefresh_enabled = false;
  1804. struct msm_drm_thread *disp_thread;
  1805. int ret = 0;
  1806. if (!sde_enc->crtc ||
  1807. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1808. SDE_DEBUG_ENC(sde_enc,
  1809. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1810. sde_enc->crtc == NULL,
  1811. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1812. sw_event);
  1813. return -EINVAL;
  1814. }
  1815. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1816. mutex_lock(&sde_enc->rc_lock);
  1817. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1818. if (sde_enc->cur_master &&
  1819. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1820. autorefresh_enabled =
  1821. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1822. sde_enc->cur_master);
  1823. if (autorefresh_enabled) {
  1824. SDE_DEBUG_ENC(sde_enc,
  1825. "not handling early wakeup since auto refresh is enabled\n");
  1826. goto end;
  1827. }
  1828. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1829. kthread_mod_delayed_work(&disp_thread->worker,
  1830. &sde_enc->delayed_off_work,
  1831. msecs_to_jiffies(
  1832. IDLE_POWERCOLLAPSE_DURATION));
  1833. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1834. /* enable all the clks and resources */
  1835. ret = _sde_encoder_resource_control_helper(drm_enc,
  1836. true);
  1837. if (ret) {
  1838. SDE_ERROR_ENC(sde_enc,
  1839. "sw_event:%d, rc in state %d\n",
  1840. sw_event, sde_enc->rc_state);
  1841. SDE_EVT32(DRMID(drm_enc), sw_event,
  1842. sde_enc->rc_state,
  1843. SDE_EVTLOG_ERROR);
  1844. goto end;
  1845. }
  1846. _sde_encoder_update_rsc_client(drm_enc, true);
  1847. /*
  1848. * In some cases, commit comes with slight delay
  1849. * (> 80 ms)after early wake up, prevent clock switch
  1850. * off to avoid jank in next update. So, increase the
  1851. * command mode idle timeout sufficiently to prevent
  1852. * such case.
  1853. */
  1854. kthread_mod_delayed_work(&disp_thread->worker,
  1855. &sde_enc->delayed_off_work,
  1856. msecs_to_jiffies(
  1857. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1858. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1859. }
  1860. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1861. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1862. end:
  1863. mutex_unlock(&sde_enc->rc_lock);
  1864. return ret;
  1865. }
  1866. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1867. u32 sw_event)
  1868. {
  1869. struct sde_encoder_virt *sde_enc;
  1870. struct msm_drm_private *priv;
  1871. int ret = 0;
  1872. bool is_vid_mode = false;
  1873. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1874. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1875. sw_event);
  1876. return -EINVAL;
  1877. }
  1878. sde_enc = to_sde_encoder_virt(drm_enc);
  1879. priv = drm_enc->dev->dev_private;
  1880. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1881. is_vid_mode = true;
  1882. /*
  1883. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1884. * events and return early for other events (ie wb display).
  1885. */
  1886. if (!sde_enc->idle_pc_enabled &&
  1887. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1888. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1889. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1890. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1891. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1892. return 0;
  1893. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1894. sw_event, sde_enc->idle_pc_enabled);
  1895. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1896. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1897. switch (sw_event) {
  1898. case SDE_ENC_RC_EVENT_KICKOFF:
  1899. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1900. is_vid_mode);
  1901. break;
  1902. case SDE_ENC_RC_EVENT_PRE_STOP:
  1903. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1904. is_vid_mode);
  1905. break;
  1906. case SDE_ENC_RC_EVENT_STOP:
  1907. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1908. break;
  1909. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1910. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1911. break;
  1912. case SDE_ENC_RC_EVENT_POST_MODESET:
  1913. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1914. break;
  1915. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1916. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1917. is_vid_mode);
  1918. break;
  1919. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1920. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1921. priv, is_vid_mode);
  1922. break;
  1923. default:
  1924. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1925. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1926. break;
  1927. }
  1928. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1929. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1930. return ret;
  1931. }
  1932. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1933. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1934. {
  1935. int i = 0;
  1936. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1937. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1938. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1939. if (poms_to_vid)
  1940. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1941. else if (poms_to_cmd)
  1942. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1943. _sde_encoder_update_rsc_client(drm_enc, true);
  1944. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1945. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1946. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1947. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1948. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1949. SDE_EVTLOG_FUNC_CASE1);
  1950. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  1951. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1952. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1953. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1954. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  1955. SDE_EVTLOG_FUNC_CASE2);
  1956. }
  1957. }
  1958. struct drm_connector *sde_encoder_get_connector(
  1959. struct drm_device *dev, struct drm_encoder *drm_enc)
  1960. {
  1961. struct drm_connector_list_iter conn_iter;
  1962. struct drm_connector *conn = NULL, *conn_search;
  1963. drm_connector_list_iter_begin(dev, &conn_iter);
  1964. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1965. if (conn_search->encoder == drm_enc) {
  1966. conn = conn_search;
  1967. break;
  1968. }
  1969. }
  1970. drm_connector_list_iter_end(&conn_iter);
  1971. return conn;
  1972. }
  1973. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1974. {
  1975. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1976. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1977. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1978. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1979. struct sde_rm_hw_request request_hw;
  1980. int i, j;
  1981. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1982. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1983. sde_enc->hw_pp[i] = NULL;
  1984. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1985. break;
  1986. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1987. }
  1988. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1989. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1990. if (phys) {
  1991. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1992. SDE_HW_BLK_QDSS);
  1993. for (j = 0; j < QDSS_MAX; j++) {
  1994. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1995. phys->hw_qdss =
  1996. (struct sde_hw_qdss *)qdss_iter.hw;
  1997. break;
  1998. }
  1999. }
  2000. }
  2001. }
  2002. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2003. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2004. sde_enc->hw_dsc[i] = NULL;
  2005. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2006. break;
  2007. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  2008. }
  2009. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2010. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2011. sde_enc->hw_vdc[i] = NULL;
  2012. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2013. break;
  2014. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  2015. }
  2016. /* Get PP for DSC configuration */
  2017. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2018. struct sde_hw_pingpong *pp = NULL;
  2019. unsigned long features = 0;
  2020. if (!sde_enc->hw_dsc[i])
  2021. continue;
  2022. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  2023. request_hw.type = SDE_HW_BLK_PINGPONG;
  2024. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2025. break;
  2026. pp = (struct sde_hw_pingpong *) request_hw.hw;
  2027. features = pp->ops.get_hw_caps(pp);
  2028. if (test_bit(SDE_PINGPONG_DSC, &features))
  2029. sde_enc->hw_dsc_pp[i] = pp;
  2030. else
  2031. sde_enc->hw_dsc_pp[i] = NULL;
  2032. }
  2033. }
  2034. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2035. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2036. {
  2037. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2038. enum sde_intf_mode intf_mode;
  2039. struct drm_display_mode *old_adj_mode = NULL;
  2040. int ret;
  2041. bool is_cmd_mode = false, res_switch = false;
  2042. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2043. is_cmd_mode = true;
  2044. if (pre_modeset) {
  2045. if (sde_enc->cur_master)
  2046. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2047. if (old_adj_mode && is_cmd_mode)
  2048. res_switch = !drm_mode_match(old_adj_mode, adj_mode, DRM_MODE_MATCH_TIMINGS);
  2049. if (res_switch) {
  2050. /* avoid early tear check reconfigure for resolution switch */
  2051. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2052. if (ret && ret != -EWOULDBLOCK) {
  2053. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2054. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2055. return ret;
  2056. }
  2057. }
  2058. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2059. if (msm_is_mode_seamless_dms(msm_mode) ||
  2060. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2061. is_cmd_mode)) {
  2062. /* restore resource state before releasing them */
  2063. ret = sde_encoder_resource_control(drm_enc,
  2064. SDE_ENC_RC_EVENT_PRE_MODESET);
  2065. if (ret) {
  2066. SDE_ERROR_ENC(sde_enc,
  2067. "sde resource control failed: %d\n",
  2068. ret);
  2069. return ret;
  2070. }
  2071. /*
  2072. * Disable dce before switching the mode and after pre-
  2073. * modeset to guarantee previous kickoff has finished.
  2074. */
  2075. sde_encoder_dce_disable(sde_enc);
  2076. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2077. _sde_encoder_modeset_helper_locked(drm_enc,
  2078. SDE_ENC_RC_EVENT_PRE_MODESET);
  2079. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2080. msm_mode);
  2081. }
  2082. } else {
  2083. if (msm_is_mode_seamless_dms(msm_mode) ||
  2084. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2085. is_cmd_mode))
  2086. sde_encoder_resource_control(&sde_enc->base,
  2087. SDE_ENC_RC_EVENT_POST_MODESET);
  2088. else if (msm_is_mode_seamless_poms(msm_mode))
  2089. _sde_encoder_modeset_helper_locked(drm_enc,
  2090. SDE_ENC_RC_EVENT_POST_MODESET);
  2091. }
  2092. return 0;
  2093. }
  2094. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2095. struct drm_display_mode *mode,
  2096. struct drm_display_mode *adj_mode)
  2097. {
  2098. struct sde_encoder_virt *sde_enc;
  2099. struct sde_kms *sde_kms;
  2100. struct drm_connector *conn;
  2101. struct sde_connector_state *c_state;
  2102. struct msm_display_mode *msm_mode;
  2103. int i = 0, ret;
  2104. int num_lm, num_intf, num_pp_per_intf;
  2105. if (!drm_enc) {
  2106. SDE_ERROR("invalid encoder\n");
  2107. return;
  2108. }
  2109. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2110. SDE_ERROR("power resource is not enabled\n");
  2111. return;
  2112. }
  2113. sde_kms = sde_encoder_get_kms(drm_enc);
  2114. if (!sde_kms)
  2115. return;
  2116. sde_enc = to_sde_encoder_virt(drm_enc);
  2117. SDE_DEBUG_ENC(sde_enc, "\n");
  2118. SDE_EVT32(DRMID(drm_enc));
  2119. /*
  2120. * cache the crtc in sde_enc on enable for duration of use case
  2121. * for correctly servicing asynchronous irq events and timers
  2122. */
  2123. if (!drm_enc->crtc) {
  2124. SDE_ERROR("invalid crtc\n");
  2125. return;
  2126. }
  2127. sde_enc->crtc = drm_enc->crtc;
  2128. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2129. /* get and store the mode_info */
  2130. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2131. if (!conn) {
  2132. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2133. return;
  2134. } else if (!conn->state) {
  2135. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2136. return;
  2137. }
  2138. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2139. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2140. c_state = to_sde_connector_state(conn->state);
  2141. if (!c_state) {
  2142. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2143. return;
  2144. }
  2145. /* cancel delayed off work, if any */
  2146. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2147. /* release resources before seamless mode change */
  2148. msm_mode = &c_state->msm_mode;
  2149. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2150. if (ret)
  2151. return;
  2152. /* reserve dynamic resources now, indicating non test-only */
  2153. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2154. if (ret) {
  2155. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2156. return;
  2157. }
  2158. /* assign the reserved HW blocks to this encoder */
  2159. _sde_encoder_virt_populate_hw_res(drm_enc);
  2160. /* determine left HW PP block to map to INTF */
  2161. num_lm = sde_enc->mode_info.topology.num_lm;
  2162. num_intf = sde_enc->mode_info.topology.num_intf;
  2163. num_pp_per_intf = num_lm / num_intf;
  2164. if (!num_pp_per_intf)
  2165. num_pp_per_intf = 1;
  2166. /* perform mode_set on phys_encs */
  2167. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2168. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2169. if (phys) {
  2170. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2171. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2172. i, num_pp_per_intf);
  2173. return;
  2174. }
  2175. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2176. phys->connector = conn;
  2177. if (phys->ops.mode_set)
  2178. phys->ops.mode_set(phys, mode, adj_mode);
  2179. }
  2180. }
  2181. /* update resources after seamless mode change */
  2182. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2183. }
  2184. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2185. {
  2186. struct sde_encoder_virt *sde_enc;
  2187. struct sde_encoder_phys *phys;
  2188. int i;
  2189. if (!drm_enc) {
  2190. SDE_ERROR("invalid parameters\n");
  2191. return;
  2192. }
  2193. sde_enc = to_sde_encoder_virt(drm_enc);
  2194. if (!sde_enc) {
  2195. SDE_ERROR("invalid sde encoder\n");
  2196. return;
  2197. }
  2198. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2199. phys = sde_enc->phys_encs[i];
  2200. if (phys && phys->ops.control_te)
  2201. phys->ops.control_te(phys, enable);
  2202. }
  2203. }
  2204. static int _sde_encoder_input_connect(struct input_handler *handler,
  2205. struct input_dev *dev, const struct input_device_id *id)
  2206. {
  2207. struct input_handle *handle;
  2208. int rc = 0;
  2209. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2210. if (!handle)
  2211. return -ENOMEM;
  2212. handle->dev = dev;
  2213. handle->handler = handler;
  2214. handle->name = handler->name;
  2215. rc = input_register_handle(handle);
  2216. if (rc) {
  2217. pr_err("failed to register input handle\n");
  2218. goto error;
  2219. }
  2220. rc = input_open_device(handle);
  2221. if (rc) {
  2222. pr_err("failed to open input device\n");
  2223. goto error_unregister;
  2224. }
  2225. return 0;
  2226. error_unregister:
  2227. input_unregister_handle(handle);
  2228. error:
  2229. kfree(handle);
  2230. return rc;
  2231. }
  2232. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2233. {
  2234. input_close_device(handle);
  2235. input_unregister_handle(handle);
  2236. kfree(handle);
  2237. }
  2238. /**
  2239. * Structure for specifying event parameters on which to receive callbacks.
  2240. * This structure will trigger a callback in case of a touch event (specified by
  2241. * EV_ABS) where there is a change in X and Y coordinates,
  2242. */
  2243. static const struct input_device_id sde_input_ids[] = {
  2244. {
  2245. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2246. .evbit = { BIT_MASK(EV_ABS) },
  2247. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2248. BIT_MASK(ABS_MT_POSITION_X) |
  2249. BIT_MASK(ABS_MT_POSITION_Y) },
  2250. },
  2251. { },
  2252. };
  2253. static void _sde_encoder_input_handler_register(
  2254. struct drm_encoder *drm_enc)
  2255. {
  2256. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2257. int rc;
  2258. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2259. !sde_enc->input_event_enabled)
  2260. return;
  2261. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2262. sde_enc->input_handler->private = sde_enc;
  2263. /* register input handler if not already registered */
  2264. rc = input_register_handler(sde_enc->input_handler);
  2265. if (rc) {
  2266. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2267. rc);
  2268. kfree(sde_enc->input_handler);
  2269. }
  2270. }
  2271. }
  2272. static void _sde_encoder_input_handler_unregister(
  2273. struct drm_encoder *drm_enc)
  2274. {
  2275. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2276. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2277. !sde_enc->input_event_enabled)
  2278. return;
  2279. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2280. input_unregister_handler(sde_enc->input_handler);
  2281. sde_enc->input_handler->private = NULL;
  2282. }
  2283. }
  2284. static int _sde_encoder_input_handler(
  2285. struct sde_encoder_virt *sde_enc)
  2286. {
  2287. struct input_handler *input_handler = NULL;
  2288. int rc = 0;
  2289. if (sde_enc->input_handler) {
  2290. SDE_ERROR_ENC(sde_enc,
  2291. "input_handle is active. unexpected\n");
  2292. return -EINVAL;
  2293. }
  2294. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2295. if (!input_handler)
  2296. return -ENOMEM;
  2297. input_handler->event = sde_encoder_input_event_handler;
  2298. input_handler->connect = _sde_encoder_input_connect;
  2299. input_handler->disconnect = _sde_encoder_input_disconnect;
  2300. input_handler->name = "sde";
  2301. input_handler->id_table = sde_input_ids;
  2302. sde_enc->input_handler = input_handler;
  2303. return rc;
  2304. }
  2305. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2306. {
  2307. struct sde_encoder_virt *sde_enc = NULL;
  2308. struct sde_kms *sde_kms;
  2309. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2310. SDE_ERROR("invalid parameters\n");
  2311. return;
  2312. }
  2313. sde_kms = sde_encoder_get_kms(drm_enc);
  2314. if (!sde_kms)
  2315. return;
  2316. sde_enc = to_sde_encoder_virt(drm_enc);
  2317. if (!sde_enc || !sde_enc->cur_master) {
  2318. SDE_DEBUG("invalid sde encoder/master\n");
  2319. return;
  2320. }
  2321. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2322. sde_enc->cur_master->hw_mdptop &&
  2323. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2324. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2325. sde_enc->cur_master->hw_mdptop);
  2326. if (sde_enc->cur_master->hw_mdptop &&
  2327. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2328. !sde_in_trusted_vm(sde_kms))
  2329. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2330. sde_enc->cur_master->hw_mdptop,
  2331. sde_kms->catalog);
  2332. if (sde_enc->cur_master->hw_ctl &&
  2333. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2334. !sde_enc->cur_master->cont_splash_enabled)
  2335. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2336. sde_enc->cur_master->hw_ctl,
  2337. &sde_enc->cur_master->intf_cfg_v1);
  2338. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2339. sde_encoder_control_te(drm_enc, true);
  2340. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2341. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2342. }
  2343. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2344. {
  2345. struct sde_kms *sde_kms;
  2346. void *dither_cfg = NULL;
  2347. int ret = 0, i = 0;
  2348. size_t len = 0;
  2349. enum sde_rm_topology_name topology;
  2350. struct drm_encoder *drm_enc;
  2351. struct msm_display_dsc_info *dsc = NULL;
  2352. struct sde_encoder_virt *sde_enc;
  2353. struct sde_hw_pingpong *hw_pp;
  2354. u32 bpp, bpc;
  2355. int num_lm;
  2356. if (!phys || !phys->connector || !phys->hw_pp ||
  2357. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2358. return;
  2359. sde_kms = sde_encoder_get_kms(phys->parent);
  2360. if (!sde_kms)
  2361. return;
  2362. topology = sde_connector_get_topology_name(phys->connector);
  2363. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2364. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2365. (phys->split_role == ENC_ROLE_SLAVE)))
  2366. return;
  2367. drm_enc = phys->parent;
  2368. sde_enc = to_sde_encoder_virt(drm_enc);
  2369. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2370. bpc = dsc->config.bits_per_component;
  2371. bpp = dsc->config.bits_per_pixel;
  2372. /* disable dither for 10 bpp or 10bpc dsc config */
  2373. if (bpp == 10 || bpc == 10) {
  2374. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2375. return;
  2376. }
  2377. ret = sde_connector_get_dither_cfg(phys->connector,
  2378. phys->connector->state, &dither_cfg,
  2379. &len, sde_enc->idle_pc_restore);
  2380. /* skip reg writes when return values are invalid or no data */
  2381. if (ret && ret == -ENODATA)
  2382. return;
  2383. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2384. for (i = 0; i < num_lm; i++) {
  2385. hw_pp = sde_enc->hw_pp[i];
  2386. phys->hw_pp->ops.setup_dither(hw_pp,
  2387. dither_cfg, len);
  2388. }
  2389. }
  2390. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2391. {
  2392. struct sde_encoder_virt *sde_enc = NULL;
  2393. int i;
  2394. if (!drm_enc) {
  2395. SDE_ERROR("invalid encoder\n");
  2396. return;
  2397. }
  2398. sde_enc = to_sde_encoder_virt(drm_enc);
  2399. if (!sde_enc->cur_master) {
  2400. SDE_DEBUG("virt encoder has no master\n");
  2401. return;
  2402. }
  2403. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2404. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2405. sde_enc->idle_pc_restore = true;
  2406. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2407. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2408. if (!phys)
  2409. continue;
  2410. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2411. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2412. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2413. phys->ops.restore(phys);
  2414. _sde_encoder_setup_dither(phys);
  2415. }
  2416. if (sde_enc->cur_master->ops.restore)
  2417. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2418. _sde_encoder_virt_enable_helper(drm_enc);
  2419. }
  2420. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2421. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2422. {
  2423. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2424. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2425. int i;
  2426. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2427. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2428. if (!phys)
  2429. continue;
  2430. phys->comp_type = comp_info->comp_type;
  2431. phys->comp_ratio = comp_info->comp_ratio;
  2432. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2433. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2434. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2435. phys->dsc_extra_pclk_cycle_cnt =
  2436. comp_info->dsc_info.pclk_per_line;
  2437. phys->dsc_extra_disp_width =
  2438. comp_info->dsc_info.extra_width;
  2439. phys->dce_bytes_per_line =
  2440. comp_info->dsc_info.bytes_per_pkt *
  2441. comp_info->dsc_info.pkt_per_line;
  2442. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2443. phys->dce_bytes_per_line =
  2444. comp_info->vdc_info.bytes_per_pkt *
  2445. comp_info->vdc_info.pkt_per_line;
  2446. }
  2447. if (phys != sde_enc->cur_master) {
  2448. /**
  2449. * on DMS request, the encoder will be enabled
  2450. * already. Invoke restore to reconfigure the
  2451. * new mode.
  2452. */
  2453. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2454. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2455. phys->ops.restore)
  2456. phys->ops.restore(phys);
  2457. else if (phys->ops.enable)
  2458. phys->ops.enable(phys);
  2459. }
  2460. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2461. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2462. phys->ops.setup_misr(phys, true,
  2463. sde_enc->misr_frame_count);
  2464. }
  2465. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2466. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2467. sde_enc->cur_master->ops.restore)
  2468. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2469. else if (sde_enc->cur_master->ops.enable)
  2470. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2471. }
  2472. static void sde_encoder_off_work(struct kthread_work *work)
  2473. {
  2474. struct sde_encoder_virt *sde_enc = container_of(work,
  2475. struct sde_encoder_virt, delayed_off_work.work);
  2476. struct drm_encoder *drm_enc;
  2477. if (!sde_enc) {
  2478. SDE_ERROR("invalid sde encoder\n");
  2479. return;
  2480. }
  2481. drm_enc = &sde_enc->base;
  2482. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2483. sde_encoder_idle_request(drm_enc);
  2484. SDE_ATRACE_END("sde_encoder_off_work");
  2485. }
  2486. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2487. {
  2488. struct sde_encoder_virt *sde_enc = NULL;
  2489. bool has_master_enc = false;
  2490. int i, ret = 0;
  2491. struct sde_connector_state *c_state;
  2492. struct drm_display_mode *cur_mode = NULL;
  2493. struct msm_display_mode *msm_mode;
  2494. if (!drm_enc || !drm_enc->crtc) {
  2495. SDE_ERROR("invalid encoder\n");
  2496. return;
  2497. }
  2498. sde_enc = to_sde_encoder_virt(drm_enc);
  2499. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2500. SDE_ERROR("power resource is not enabled\n");
  2501. return;
  2502. }
  2503. if (!sde_enc->crtc)
  2504. sde_enc->crtc = drm_enc->crtc;
  2505. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2506. SDE_DEBUG_ENC(sde_enc, "\n");
  2507. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2508. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2509. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2510. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2511. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2512. sde_enc->cur_master = phys;
  2513. has_master_enc = true;
  2514. break;
  2515. }
  2516. }
  2517. if (!has_master_enc) {
  2518. sde_enc->cur_master = NULL;
  2519. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2520. return;
  2521. }
  2522. _sde_encoder_input_handler_register(drm_enc);
  2523. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2524. if (!c_state) {
  2525. SDE_ERROR("invalid connector state\n");
  2526. return;
  2527. }
  2528. msm_mode = &c_state->msm_mode;
  2529. if ((drm_enc->crtc->state->connectors_changed &&
  2530. sde_encoder_in_clone_mode(drm_enc)) ||
  2531. !(msm_is_mode_seamless_vrr(msm_mode)
  2532. || msm_is_mode_seamless_dms(msm_mode)
  2533. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2534. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2535. sde_encoder_off_work);
  2536. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2537. if (ret) {
  2538. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2539. ret);
  2540. return;
  2541. }
  2542. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2543. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2544. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2545. _sde_encoder_virt_enable_helper(drm_enc);
  2546. }
  2547. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2548. {
  2549. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2550. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2551. int i = 0;
  2552. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2553. if (sde_enc->phys_encs[i]) {
  2554. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2555. sde_enc->phys_encs[i]->connector = NULL;
  2556. }
  2557. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2558. }
  2559. sde_enc->cur_master = NULL;
  2560. /*
  2561. * clear the cached crtc in sde_enc on use case finish, after all the
  2562. * outstanding events and timers have been completed
  2563. */
  2564. sde_enc->crtc = NULL;
  2565. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2566. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2567. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2568. }
  2569. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2570. {
  2571. struct sde_encoder_virt *sde_enc = NULL;
  2572. struct sde_kms *sde_kms;
  2573. enum sde_intf_mode intf_mode;
  2574. int ret, i = 0;
  2575. if (!drm_enc) {
  2576. SDE_ERROR("invalid encoder\n");
  2577. return;
  2578. } else if (!drm_enc->dev) {
  2579. SDE_ERROR("invalid dev\n");
  2580. return;
  2581. } else if (!drm_enc->dev->dev_private) {
  2582. SDE_ERROR("invalid dev_private\n");
  2583. return;
  2584. }
  2585. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2586. SDE_ERROR("power resource is not enabled\n");
  2587. return;
  2588. }
  2589. sde_enc = to_sde_encoder_virt(drm_enc);
  2590. SDE_DEBUG_ENC(sde_enc, "\n");
  2591. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2592. if (!sde_kms)
  2593. return;
  2594. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2595. SDE_EVT32(DRMID(drm_enc));
  2596. /* wait for idle */
  2597. if (!sde_encoder_in_clone_mode(drm_enc))
  2598. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2599. _sde_encoder_input_handler_unregister(drm_enc);
  2600. /*
  2601. * For primary command mode and video mode encoders, execute the
  2602. * resource control pre-stop operations before the physical encoders
  2603. * are disabled, to allow the rsc to transition its states properly.
  2604. *
  2605. * For other encoder types, rsc should not be enabled until after
  2606. * they have been fully disabled, so delay the pre-stop operations
  2607. * until after the physical disable calls have returned.
  2608. */
  2609. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2610. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2611. sde_encoder_resource_control(drm_enc,
  2612. SDE_ENC_RC_EVENT_PRE_STOP);
  2613. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2614. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2615. if (phys && phys->ops.disable)
  2616. phys->ops.disable(phys);
  2617. }
  2618. } else {
  2619. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2620. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2621. if (phys && phys->ops.disable)
  2622. phys->ops.disable(phys);
  2623. }
  2624. sde_encoder_resource_control(drm_enc,
  2625. SDE_ENC_RC_EVENT_PRE_STOP);
  2626. }
  2627. /*
  2628. * disable dce after the transfer is complete (for command mode)
  2629. * and after physical encoder is disabled, to make sure timing
  2630. * engine is already disabled (for video mode).
  2631. */
  2632. if (!sde_in_trusted_vm(sde_kms))
  2633. sde_encoder_dce_disable(sde_enc);
  2634. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2635. /* reset connector topology name property */
  2636. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2637. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2638. ret = sde_rm_update_topology(&sde_kms->rm,
  2639. sde_enc->cur_master->connector->state, NULL);
  2640. if (ret) {
  2641. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2642. return;
  2643. }
  2644. }
  2645. if (!sde_encoder_in_clone_mode(drm_enc))
  2646. sde_encoder_virt_reset(drm_enc);
  2647. }
  2648. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2649. struct sde_encoder_phys_wb *wb_enc)
  2650. {
  2651. struct sde_encoder_virt *sde_enc;
  2652. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2653. struct sde_ctl_flush_cfg cfg;
  2654. struct sde_hw_dsc *hw_dsc = NULL;
  2655. int i;
  2656. ctl->ops.reset(ctl);
  2657. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2658. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2659. if (wb_enc) {
  2660. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2661. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2662. false, phys_enc->hw_pp->idx);
  2663. if (ctl->ops.update_bitmask)
  2664. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2665. wb_enc->hw_wb->idx, true);
  2666. }
  2667. } else {
  2668. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2669. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2670. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2671. sde_enc->phys_encs[i]->hw_intf, false,
  2672. sde_enc->phys_encs[i]->hw_pp->idx);
  2673. if (ctl->ops.update_bitmask)
  2674. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2675. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2676. }
  2677. }
  2678. }
  2679. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2680. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2681. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2682. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2683. phys_enc->hw_pp->merge_3d->idx, true);
  2684. }
  2685. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2686. phys_enc->hw_pp) {
  2687. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2688. false, phys_enc->hw_pp->idx);
  2689. if (ctl->ops.update_bitmask)
  2690. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2691. phys_enc->hw_cdm->idx, true);
  2692. }
  2693. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2694. ctl->ops.reset_post_disable)
  2695. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2696. phys_enc->hw_pp->merge_3d ?
  2697. phys_enc->hw_pp->merge_3d->idx : 0);
  2698. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2699. hw_dsc = sde_enc->hw_dsc[i];
  2700. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2701. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2702. if (ctl->ops.update_bitmask)
  2703. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2704. }
  2705. }
  2706. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2707. ctl->ops.get_pending_flush(ctl, &cfg);
  2708. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2709. ctl->ops.trigger_flush(ctl);
  2710. ctl->ops.trigger_start(ctl);
  2711. ctl->ops.clear_pending_flush(ctl);
  2712. }
  2713. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2714. {
  2715. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2716. struct sde_ctl_flush_cfg cfg;
  2717. ctl->ops.reset(ctl);
  2718. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2719. ctl->ops.get_pending_flush(ctl, &cfg);
  2720. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2721. ctl->ops.trigger_flush(ctl);
  2722. ctl->ops.trigger_start(ctl);
  2723. }
  2724. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2725. enum sde_intf_type type, u32 controller_id)
  2726. {
  2727. int i = 0;
  2728. for (i = 0; i < catalog->intf_count; i++) {
  2729. if (catalog->intf[i].type == type
  2730. && catalog->intf[i].controller_id == controller_id) {
  2731. return catalog->intf[i].id;
  2732. }
  2733. }
  2734. return INTF_MAX;
  2735. }
  2736. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2737. enum sde_intf_type type, u32 controller_id)
  2738. {
  2739. if (controller_id < catalog->wb_count)
  2740. return catalog->wb[controller_id].id;
  2741. return WB_MAX;
  2742. }
  2743. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2744. struct drm_crtc *crtc)
  2745. {
  2746. struct sde_hw_uidle *uidle;
  2747. struct sde_uidle_cntr cntr;
  2748. struct sde_uidle_status status;
  2749. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2750. pr_err("invalid params %d %d\n",
  2751. !sde_kms, !crtc);
  2752. return;
  2753. }
  2754. /* check if perf counters are enabled and setup */
  2755. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2756. return;
  2757. uidle = sde_kms->hw_uidle;
  2758. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2759. && uidle->ops.uidle_get_status) {
  2760. uidle->ops.uidle_get_status(uidle, &status);
  2761. trace_sde_perf_uidle_status(
  2762. crtc->base.id,
  2763. status.uidle_danger_status_0,
  2764. status.uidle_danger_status_1,
  2765. status.uidle_safe_status_0,
  2766. status.uidle_safe_status_1,
  2767. status.uidle_idle_status_0,
  2768. status.uidle_idle_status_1,
  2769. status.uidle_fal_status_0,
  2770. status.uidle_fal_status_1,
  2771. status.uidle_status,
  2772. status.uidle_en_fal10);
  2773. }
  2774. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2775. && uidle->ops.uidle_get_cntr) {
  2776. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2777. trace_sde_perf_uidle_cntr(
  2778. crtc->base.id,
  2779. cntr.fal1_gate_cntr,
  2780. cntr.fal10_gate_cntr,
  2781. cntr.fal_wait_gate_cntr,
  2782. cntr.fal1_num_transitions_cntr,
  2783. cntr.fal10_num_transitions_cntr,
  2784. cntr.min_gate_cntr,
  2785. cntr.max_gate_cntr);
  2786. }
  2787. }
  2788. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2789. struct sde_encoder_phys *phy_enc)
  2790. {
  2791. struct sde_encoder_virt *sde_enc = NULL;
  2792. unsigned long lock_flags;
  2793. ktime_t ts = 0;
  2794. if (!drm_enc || !phy_enc)
  2795. return;
  2796. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2797. sde_enc = to_sde_encoder_virt(drm_enc);
  2798. /*
  2799. * calculate accurate vsync timestamp when available
  2800. * set current time otherwise
  2801. */
  2802. if (phy_enc->sde_kms && phy_enc->sde_kms->catalog->has_precise_vsync_ts)
  2803. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2804. if (!ts)
  2805. ts = ktime_get();
  2806. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2807. phy_enc->last_vsync_timestamp = ts;
  2808. atomic_inc(&phy_enc->vsync_cnt);
  2809. if (sde_enc->crtc_vblank_cb)
  2810. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2811. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2812. if (phy_enc->sde_kms &&
  2813. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2814. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2815. SDE_ATRACE_END("encoder_vblank_callback");
  2816. }
  2817. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2818. struct sde_encoder_phys *phy_enc)
  2819. {
  2820. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2821. if (!phy_enc)
  2822. return;
  2823. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2824. atomic_inc(&phy_enc->underrun_cnt);
  2825. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2826. if (sde_enc->cur_master &&
  2827. sde_enc->cur_master->ops.get_underrun_line_count)
  2828. sde_enc->cur_master->ops.get_underrun_line_count(
  2829. sde_enc->cur_master);
  2830. trace_sde_encoder_underrun(DRMID(drm_enc),
  2831. atomic_read(&phy_enc->underrun_cnt));
  2832. if (phy_enc->sde_kms &&
  2833. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2834. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2835. SDE_DBG_CTRL("stop_ftrace");
  2836. SDE_DBG_CTRL("panic_underrun");
  2837. SDE_ATRACE_END("encoder_underrun_callback");
  2838. }
  2839. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2840. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2841. {
  2842. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2843. unsigned long lock_flags;
  2844. bool enable;
  2845. int i;
  2846. enable = vbl_cb ? true : false;
  2847. if (!drm_enc) {
  2848. SDE_ERROR("invalid encoder\n");
  2849. return;
  2850. }
  2851. SDE_DEBUG_ENC(sde_enc, "\n");
  2852. SDE_EVT32(DRMID(drm_enc), enable);
  2853. if (sde_encoder_in_clone_mode(drm_enc)) {
  2854. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  2855. return;
  2856. }
  2857. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2858. sde_enc->crtc_vblank_cb = vbl_cb;
  2859. sde_enc->crtc_vblank_cb_data = vbl_data;
  2860. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2861. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2862. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2863. if (phys && phys->ops.control_vblank_irq)
  2864. phys->ops.control_vblank_irq(phys, enable);
  2865. }
  2866. sde_enc->vblank_enabled = enable;
  2867. }
  2868. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2869. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2870. struct drm_crtc *crtc)
  2871. {
  2872. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2873. unsigned long lock_flags;
  2874. bool enable;
  2875. enable = frame_event_cb ? true : false;
  2876. if (!drm_enc) {
  2877. SDE_ERROR("invalid encoder\n");
  2878. return;
  2879. }
  2880. SDE_DEBUG_ENC(sde_enc, "\n");
  2881. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2882. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2883. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2884. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2885. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2886. }
  2887. static void sde_encoder_frame_done_callback(
  2888. struct drm_encoder *drm_enc,
  2889. struct sde_encoder_phys *ready_phys, u32 event)
  2890. {
  2891. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2892. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2893. unsigned int i;
  2894. bool trigger = true;
  2895. bool is_cmd_mode = false;
  2896. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2897. ktime_t ts = 0;
  2898. if (!sde_kms || !sde_enc->cur_master) {
  2899. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2900. sde_kms, sde_enc->cur_master);
  2901. return;
  2902. }
  2903. sde_enc->crtc_frame_event_cb_data.connector =
  2904. sde_enc->cur_master->connector;
  2905. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2906. is_cmd_mode = true;
  2907. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2908. if (sde_kms->catalog->has_precise_vsync_ts
  2909. && (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2910. && (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2911. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2912. /*
  2913. * get current ktime for other events and when precise timestamp is not
  2914. * available for retire-fence
  2915. */
  2916. if (!ts)
  2917. ts = ktime_get();
  2918. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2919. | SDE_ENCODER_FRAME_EVENT_ERROR
  2920. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2921. if (ready_phys->connector)
  2922. topology = sde_connector_get_topology_name(
  2923. ready_phys->connector);
  2924. /* One of the physical encoders has become idle */
  2925. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2926. if (sde_enc->phys_encs[i] == ready_phys) {
  2927. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2928. atomic_read(&sde_enc->frame_done_cnt[i]));
  2929. if (!atomic_add_unless(
  2930. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2931. SDE_EVT32(DRMID(drm_enc), event,
  2932. ready_phys->intf_idx,
  2933. SDE_EVTLOG_ERROR);
  2934. SDE_ERROR_ENC(sde_enc,
  2935. "intf idx:%d, event:%d\n",
  2936. ready_phys->intf_idx, event);
  2937. return;
  2938. }
  2939. }
  2940. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2941. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2942. trigger = false;
  2943. }
  2944. if (trigger) {
  2945. if (sde_enc->crtc_frame_event_cb)
  2946. sde_enc->crtc_frame_event_cb(
  2947. &sde_enc->crtc_frame_event_cb_data, event, ts);
  2948. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2949. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2950. -1, 0);
  2951. }
  2952. } else if (sde_enc->crtc_frame_event_cb) {
  2953. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  2954. }
  2955. }
  2956. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2957. {
  2958. struct sde_encoder_virt *sde_enc;
  2959. if (!drm_enc) {
  2960. SDE_ERROR("invalid drm encoder\n");
  2961. return -EINVAL;
  2962. }
  2963. sde_enc = to_sde_encoder_virt(drm_enc);
  2964. sde_encoder_resource_control(&sde_enc->base,
  2965. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2966. return 0;
  2967. }
  2968. /**
  2969. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2970. * drm_enc: Pointer to drm encoder structure
  2971. * phys: Pointer to physical encoder structure
  2972. * extra_flush: Additional bit mask to include in flush trigger
  2973. * config_changed: if true new config is applied, avoid increment of retire
  2974. * count if false
  2975. */
  2976. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2977. struct sde_encoder_phys *phys,
  2978. struct sde_ctl_flush_cfg *extra_flush,
  2979. bool config_changed)
  2980. {
  2981. struct sde_hw_ctl *ctl;
  2982. unsigned long lock_flags;
  2983. struct sde_encoder_virt *sde_enc;
  2984. int pend_ret_fence_cnt;
  2985. struct sde_connector *c_conn;
  2986. if (!drm_enc || !phys) {
  2987. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2988. !drm_enc, !phys);
  2989. return;
  2990. }
  2991. sde_enc = to_sde_encoder_virt(drm_enc);
  2992. c_conn = to_sde_connector(phys->connector);
  2993. if (!phys->hw_pp) {
  2994. SDE_ERROR("invalid pingpong hw\n");
  2995. return;
  2996. }
  2997. ctl = phys->hw_ctl;
  2998. if (!ctl || !phys->ops.trigger_flush) {
  2999. SDE_ERROR("missing ctl/trigger cb\n");
  3000. return;
  3001. }
  3002. if (phys->split_role == ENC_ROLE_SKIP) {
  3003. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3004. "skip flush pp%d ctl%d\n",
  3005. phys->hw_pp->idx - PINGPONG_0,
  3006. ctl->idx - CTL_0);
  3007. return;
  3008. }
  3009. /* update pending counts and trigger kickoff ctl flush atomically */
  3010. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3011. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed)
  3012. atomic_inc(&phys->pending_retire_fence_cnt);
  3013. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3014. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3015. ctl->ops.update_bitmask) {
  3016. /* perform peripheral flush on every frame update for dp dsc */
  3017. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3018. phys->comp_ratio && c_conn->ops.update_pps) {
  3019. c_conn->ops.update_pps(phys->connector, NULL,
  3020. c_conn->display);
  3021. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3022. phys->hw_intf->idx, 1);
  3023. }
  3024. if (sde_enc->dynamic_hdr_updated)
  3025. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3026. phys->hw_intf->idx, 1);
  3027. }
  3028. if ((extra_flush && extra_flush->pending_flush_mask)
  3029. && ctl->ops.update_pending_flush)
  3030. ctl->ops.update_pending_flush(ctl, extra_flush);
  3031. phys->ops.trigger_flush(phys);
  3032. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3033. if (ctl->ops.get_pending_flush) {
  3034. struct sde_ctl_flush_cfg pending_flush = {0,};
  3035. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3036. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3037. ctl->idx - CTL_0,
  3038. pending_flush.pending_flush_mask,
  3039. pend_ret_fence_cnt);
  3040. } else {
  3041. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3042. ctl->idx - CTL_0,
  3043. pend_ret_fence_cnt);
  3044. }
  3045. }
  3046. /**
  3047. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3048. * phys: Pointer to physical encoder structure
  3049. */
  3050. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3051. {
  3052. struct sde_hw_ctl *ctl;
  3053. struct sde_encoder_virt *sde_enc;
  3054. if (!phys) {
  3055. SDE_ERROR("invalid argument(s)\n");
  3056. return;
  3057. }
  3058. if (!phys->hw_pp) {
  3059. SDE_ERROR("invalid pingpong hw\n");
  3060. return;
  3061. }
  3062. if (!phys->parent) {
  3063. SDE_ERROR("invalid parent\n");
  3064. return;
  3065. }
  3066. /* avoid ctrl start for encoder in clone mode */
  3067. if (phys->in_clone_mode)
  3068. return;
  3069. ctl = phys->hw_ctl;
  3070. sde_enc = to_sde_encoder_virt(phys->parent);
  3071. if (phys->split_role == ENC_ROLE_SKIP) {
  3072. SDE_DEBUG_ENC(sde_enc,
  3073. "skip start pp%d ctl%d\n",
  3074. phys->hw_pp->idx - PINGPONG_0,
  3075. ctl->idx - CTL_0);
  3076. return;
  3077. }
  3078. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3079. phys->ops.trigger_start(phys);
  3080. }
  3081. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3082. {
  3083. struct sde_hw_ctl *ctl;
  3084. if (!phys_enc) {
  3085. SDE_ERROR("invalid encoder\n");
  3086. return;
  3087. }
  3088. ctl = phys_enc->hw_ctl;
  3089. if (ctl && ctl->ops.trigger_flush)
  3090. ctl->ops.trigger_flush(ctl);
  3091. }
  3092. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3093. {
  3094. struct sde_hw_ctl *ctl;
  3095. if (!phys_enc) {
  3096. SDE_ERROR("invalid encoder\n");
  3097. return;
  3098. }
  3099. ctl = phys_enc->hw_ctl;
  3100. if (ctl && ctl->ops.trigger_start) {
  3101. ctl->ops.trigger_start(ctl);
  3102. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3103. }
  3104. }
  3105. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3106. {
  3107. struct sde_encoder_virt *sde_enc;
  3108. struct sde_connector *sde_con;
  3109. void *sde_con_disp;
  3110. struct sde_hw_ctl *ctl;
  3111. int rc;
  3112. if (!phys_enc) {
  3113. SDE_ERROR("invalid encoder\n");
  3114. return;
  3115. }
  3116. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3117. ctl = phys_enc->hw_ctl;
  3118. if (!ctl || !ctl->ops.reset)
  3119. return;
  3120. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3121. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3122. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3123. phys_enc->connector) {
  3124. sde_con = to_sde_connector(phys_enc->connector);
  3125. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3126. if (sde_con->ops.soft_reset) {
  3127. rc = sde_con->ops.soft_reset(sde_con_disp);
  3128. if (rc) {
  3129. SDE_ERROR_ENC(sde_enc,
  3130. "connector soft reset failure\n");
  3131. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3132. }
  3133. }
  3134. }
  3135. phys_enc->enable_state = SDE_ENC_ENABLED;
  3136. }
  3137. /**
  3138. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3139. * Iterate through the physical encoders and perform consolidated flush
  3140. * and/or control start triggering as needed. This is done in the virtual
  3141. * encoder rather than the individual physical ones in order to handle
  3142. * use cases that require visibility into multiple physical encoders at
  3143. * a time.
  3144. * sde_enc: Pointer to virtual encoder structure
  3145. * config_changed: if true new config is applied. Avoid regdma_flush and
  3146. * incrementing the retire count if false.
  3147. */
  3148. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3149. bool config_changed)
  3150. {
  3151. struct sde_hw_ctl *ctl;
  3152. uint32_t i;
  3153. struct sde_ctl_flush_cfg pending_flush = {0,};
  3154. u32 pending_kickoff_cnt;
  3155. struct msm_drm_private *priv = NULL;
  3156. struct sde_kms *sde_kms = NULL;
  3157. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3158. bool is_regdma_blocking = false, is_vid_mode = false;
  3159. struct sde_crtc *sde_crtc;
  3160. if (!sde_enc) {
  3161. SDE_ERROR("invalid encoder\n");
  3162. return;
  3163. }
  3164. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3165. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3166. is_vid_mode = true;
  3167. is_regdma_blocking = (is_vid_mode ||
  3168. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3169. /* don't perform flush/start operations for slave encoders */
  3170. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3171. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3172. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3173. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3174. continue;
  3175. ctl = phys->hw_ctl;
  3176. if (!ctl)
  3177. continue;
  3178. if (phys->connector)
  3179. topology = sde_connector_get_topology_name(
  3180. phys->connector);
  3181. if (!phys->ops.needs_single_flush ||
  3182. !phys->ops.needs_single_flush(phys)) {
  3183. if (config_changed && ctl->ops.reg_dma_flush)
  3184. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3185. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3186. config_changed);
  3187. } else if (ctl->ops.get_pending_flush) {
  3188. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3189. }
  3190. }
  3191. /* for split flush, combine pending flush masks and send to master */
  3192. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3193. ctl = sde_enc->cur_master->hw_ctl;
  3194. if (config_changed && ctl->ops.reg_dma_flush)
  3195. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3196. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3197. &pending_flush,
  3198. config_changed);
  3199. }
  3200. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3201. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3202. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3203. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3204. continue;
  3205. if (!phys->ops.needs_single_flush ||
  3206. !phys->ops.needs_single_flush(phys)) {
  3207. pending_kickoff_cnt =
  3208. sde_encoder_phys_inc_pending(phys);
  3209. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3210. } else {
  3211. pending_kickoff_cnt =
  3212. sde_encoder_phys_inc_pending(phys);
  3213. SDE_EVT32(pending_kickoff_cnt,
  3214. pending_flush.pending_flush_mask,
  3215. SDE_EVTLOG_FUNC_CASE2);
  3216. }
  3217. }
  3218. if (sde_enc->misr_enable)
  3219. sde_encoder_misr_configure(&sde_enc->base, true,
  3220. sde_enc->misr_frame_count);
  3221. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3222. if (crtc_misr_info.misr_enable && sde_crtc &&
  3223. sde_crtc->misr_reconfigure) {
  3224. sde_crtc_misr_setup(sde_enc->crtc, true,
  3225. crtc_misr_info.misr_frame_count);
  3226. sde_crtc->misr_reconfigure = false;
  3227. }
  3228. _sde_encoder_trigger_start(sde_enc->cur_master);
  3229. if (sde_enc->elevated_ahb_vote) {
  3230. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3231. priv = sde_enc->base.dev->dev_private;
  3232. if (sde_kms != NULL) {
  3233. sde_power_scale_reg_bus(&priv->phandle,
  3234. VOTE_INDEX_LOW,
  3235. false);
  3236. }
  3237. sde_enc->elevated_ahb_vote = false;
  3238. }
  3239. }
  3240. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3241. struct drm_encoder *drm_enc,
  3242. unsigned long *affected_displays,
  3243. int num_active_phys)
  3244. {
  3245. struct sde_encoder_virt *sde_enc;
  3246. struct sde_encoder_phys *master;
  3247. enum sde_rm_topology_name topology;
  3248. bool is_right_only;
  3249. if (!drm_enc || !affected_displays)
  3250. return;
  3251. sde_enc = to_sde_encoder_virt(drm_enc);
  3252. master = sde_enc->cur_master;
  3253. if (!master || !master->connector)
  3254. return;
  3255. topology = sde_connector_get_topology_name(master->connector);
  3256. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3257. return;
  3258. /*
  3259. * For pingpong split, the slave pingpong won't generate IRQs. For
  3260. * right-only updates, we can't swap pingpongs, or simply swap the
  3261. * master/slave assignment, we actually have to swap the interfaces
  3262. * so that the master physical encoder will use a pingpong/interface
  3263. * that generates irqs on which to wait.
  3264. */
  3265. is_right_only = !test_bit(0, affected_displays) &&
  3266. test_bit(1, affected_displays);
  3267. if (is_right_only && !sde_enc->intfs_swapped) {
  3268. /* right-only update swap interfaces */
  3269. swap(sde_enc->phys_encs[0]->intf_idx,
  3270. sde_enc->phys_encs[1]->intf_idx);
  3271. sde_enc->intfs_swapped = true;
  3272. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3273. /* left-only or full update, swap back */
  3274. swap(sde_enc->phys_encs[0]->intf_idx,
  3275. sde_enc->phys_encs[1]->intf_idx);
  3276. sde_enc->intfs_swapped = false;
  3277. }
  3278. SDE_DEBUG_ENC(sde_enc,
  3279. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3280. is_right_only, sde_enc->intfs_swapped,
  3281. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3282. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3283. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3284. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3285. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3286. *affected_displays);
  3287. /* ppsplit always uses master since ppslave invalid for irqs*/
  3288. if (num_active_phys == 1)
  3289. *affected_displays = BIT(0);
  3290. }
  3291. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3292. struct sde_encoder_kickoff_params *params)
  3293. {
  3294. struct sde_encoder_virt *sde_enc;
  3295. struct sde_encoder_phys *phys;
  3296. int i, num_active_phys;
  3297. bool master_assigned = false;
  3298. if (!drm_enc || !params)
  3299. return;
  3300. sde_enc = to_sde_encoder_virt(drm_enc);
  3301. if (sde_enc->num_phys_encs <= 1)
  3302. return;
  3303. /* count bits set */
  3304. num_active_phys = hweight_long(params->affected_displays);
  3305. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3306. params->affected_displays, num_active_phys);
  3307. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3308. num_active_phys);
  3309. /* for left/right only update, ppsplit master switches interface */
  3310. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3311. &params->affected_displays, num_active_phys);
  3312. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3313. enum sde_enc_split_role prv_role, new_role;
  3314. bool active = false;
  3315. phys = sde_enc->phys_encs[i];
  3316. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3317. continue;
  3318. active = test_bit(i, &params->affected_displays);
  3319. prv_role = phys->split_role;
  3320. if (active && num_active_phys == 1)
  3321. new_role = ENC_ROLE_SOLO;
  3322. else if (active && !master_assigned)
  3323. new_role = ENC_ROLE_MASTER;
  3324. else if (active)
  3325. new_role = ENC_ROLE_SLAVE;
  3326. else
  3327. new_role = ENC_ROLE_SKIP;
  3328. phys->ops.update_split_role(phys, new_role);
  3329. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3330. sde_enc->cur_master = phys;
  3331. master_assigned = true;
  3332. }
  3333. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3334. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3335. phys->split_role, active);
  3336. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3337. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3338. phys->split_role, active, num_active_phys);
  3339. }
  3340. }
  3341. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3342. {
  3343. struct sde_encoder_virt *sde_enc;
  3344. struct msm_display_info *disp_info;
  3345. if (!drm_enc) {
  3346. SDE_ERROR("invalid encoder\n");
  3347. return false;
  3348. }
  3349. sde_enc = to_sde_encoder_virt(drm_enc);
  3350. disp_info = &sde_enc->disp_info;
  3351. return (disp_info->curr_panel_mode == mode);
  3352. }
  3353. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3354. {
  3355. struct sde_encoder_virt *sde_enc;
  3356. struct sde_encoder_phys *phys;
  3357. unsigned int i;
  3358. struct sde_hw_ctl *ctl;
  3359. if (!drm_enc) {
  3360. SDE_ERROR("invalid encoder\n");
  3361. return;
  3362. }
  3363. sde_enc = to_sde_encoder_virt(drm_enc);
  3364. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3365. phys = sde_enc->phys_encs[i];
  3366. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3367. sde_encoder_check_curr_mode(drm_enc,
  3368. MSM_DISPLAY_CMD_MODE)) {
  3369. ctl = phys->hw_ctl;
  3370. if (ctl->ops.trigger_pending)
  3371. /* update only for command mode primary ctl */
  3372. ctl->ops.trigger_pending(ctl);
  3373. }
  3374. }
  3375. sde_enc->idle_pc_restore = false;
  3376. }
  3377. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3378. {
  3379. struct sde_encoder_virt *sde_enc = container_of(work,
  3380. struct sde_encoder_virt, esd_trigger_work);
  3381. if (!sde_enc) {
  3382. SDE_ERROR("invalid sde encoder\n");
  3383. return;
  3384. }
  3385. sde_encoder_resource_control(&sde_enc->base,
  3386. SDE_ENC_RC_EVENT_KICKOFF);
  3387. }
  3388. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3389. {
  3390. struct sde_encoder_virt *sde_enc = container_of(work,
  3391. struct sde_encoder_virt, input_event_work);
  3392. if (!sde_enc) {
  3393. SDE_ERROR("invalid sde encoder\n");
  3394. return;
  3395. }
  3396. sde_encoder_resource_control(&sde_enc->base,
  3397. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3398. }
  3399. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3400. {
  3401. struct sde_encoder_virt *sde_enc = container_of(work,
  3402. struct sde_encoder_virt, early_wakeup_work);
  3403. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3404. sde_vm_lock(sde_kms);
  3405. if (!sde_vm_owns_hw(sde_kms)) {
  3406. sde_vm_unlock(sde_kms);
  3407. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3408. DRMID(&sde_enc->base));
  3409. return;
  3410. }
  3411. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3412. sde_encoder_resource_control(&sde_enc->base,
  3413. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3414. SDE_ATRACE_END("encoder_early_wakeup");
  3415. sde_vm_unlock(sde_kms);
  3416. }
  3417. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3418. {
  3419. struct sde_encoder_virt *sde_enc = NULL;
  3420. struct msm_drm_thread *disp_thread = NULL;
  3421. struct msm_drm_private *priv = NULL;
  3422. priv = drm_enc->dev->dev_private;
  3423. sde_enc = to_sde_encoder_virt(drm_enc);
  3424. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3425. SDE_DEBUG_ENC(sde_enc,
  3426. "should only early wake up command mode display\n");
  3427. return;
  3428. }
  3429. if (!sde_enc->crtc || (sde_enc->crtc->index
  3430. >= ARRAY_SIZE(priv->event_thread))) {
  3431. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3432. sde_enc->crtc == NULL,
  3433. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3434. return;
  3435. }
  3436. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3437. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3438. kthread_queue_work(&disp_thread->worker,
  3439. &sde_enc->early_wakeup_work);
  3440. SDE_ATRACE_END("queue_early_wakeup_work");
  3441. }
  3442. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3443. {
  3444. static const uint64_t timeout_us = 50000;
  3445. static const uint64_t sleep_us = 20;
  3446. struct sde_encoder_virt *sde_enc;
  3447. ktime_t cur_ktime, exp_ktime;
  3448. uint32_t line_count, tmp, i;
  3449. if (!drm_enc) {
  3450. SDE_ERROR("invalid encoder\n");
  3451. return -EINVAL;
  3452. }
  3453. sde_enc = to_sde_encoder_virt(drm_enc);
  3454. if (!sde_enc->cur_master ||
  3455. !sde_enc->cur_master->ops.get_line_count) {
  3456. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3457. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3458. return -EINVAL;
  3459. }
  3460. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3461. line_count = sde_enc->cur_master->ops.get_line_count(
  3462. sde_enc->cur_master);
  3463. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3464. tmp = line_count;
  3465. line_count = sde_enc->cur_master->ops.get_line_count(
  3466. sde_enc->cur_master);
  3467. if (line_count < tmp) {
  3468. SDE_EVT32(DRMID(drm_enc), line_count);
  3469. return 0;
  3470. }
  3471. cur_ktime = ktime_get();
  3472. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3473. break;
  3474. usleep_range(sleep_us / 2, sleep_us);
  3475. }
  3476. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3477. return -ETIMEDOUT;
  3478. }
  3479. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3480. {
  3481. struct drm_encoder *drm_enc;
  3482. struct sde_rm_hw_iter rm_iter;
  3483. bool lm_valid = false;
  3484. bool intf_valid = false;
  3485. if (!phys_enc || !phys_enc->parent) {
  3486. SDE_ERROR("invalid encoder\n");
  3487. return -EINVAL;
  3488. }
  3489. drm_enc = phys_enc->parent;
  3490. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3491. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3492. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3493. phys_enc->has_intf_te)) {
  3494. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3495. SDE_HW_BLK_INTF);
  3496. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3497. struct sde_hw_intf *hw_intf =
  3498. (struct sde_hw_intf *)rm_iter.hw;
  3499. if (!hw_intf)
  3500. continue;
  3501. if (phys_enc->hw_ctl->ops.update_bitmask)
  3502. phys_enc->hw_ctl->ops.update_bitmask(
  3503. phys_enc->hw_ctl,
  3504. SDE_HW_FLUSH_INTF,
  3505. hw_intf->idx, 1);
  3506. intf_valid = true;
  3507. }
  3508. if (!intf_valid) {
  3509. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3510. "intf not found to flush\n");
  3511. return -EFAULT;
  3512. }
  3513. } else {
  3514. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3515. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3516. struct sde_hw_mixer *hw_lm =
  3517. (struct sde_hw_mixer *)rm_iter.hw;
  3518. if (!hw_lm)
  3519. continue;
  3520. /* update LM flush for HW without INTF TE */
  3521. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3522. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3523. phys_enc->hw_ctl,
  3524. hw_lm->idx, 1);
  3525. lm_valid = true;
  3526. }
  3527. if (!lm_valid) {
  3528. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3529. "lm not found to flush\n");
  3530. return -EFAULT;
  3531. }
  3532. }
  3533. return 0;
  3534. }
  3535. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3536. struct sde_encoder_virt *sde_enc)
  3537. {
  3538. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3539. struct sde_hw_mdp *mdptop = NULL;
  3540. sde_enc->dynamic_hdr_updated = false;
  3541. if (sde_enc->cur_master) {
  3542. mdptop = sde_enc->cur_master->hw_mdptop;
  3543. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3544. sde_enc->cur_master->connector);
  3545. }
  3546. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3547. return;
  3548. if (mdptop->ops.set_hdr_plus_metadata) {
  3549. sde_enc->dynamic_hdr_updated = true;
  3550. mdptop->ops.set_hdr_plus_metadata(
  3551. mdptop, dhdr_meta->dynamic_hdr_payload,
  3552. dhdr_meta->dynamic_hdr_payload_size,
  3553. sde_enc->cur_master->intf_idx == INTF_0 ?
  3554. 0 : 1);
  3555. }
  3556. }
  3557. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3558. {
  3559. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3560. struct sde_encoder_phys *phys;
  3561. int i;
  3562. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3563. phys = sde_enc->phys_encs[i];
  3564. if (phys && phys->ops.hw_reset)
  3565. phys->ops.hw_reset(phys);
  3566. }
  3567. }
  3568. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3569. struct sde_encoder_kickoff_params *params)
  3570. {
  3571. struct sde_encoder_virt *sde_enc;
  3572. struct sde_encoder_phys *phys;
  3573. struct sde_kms *sde_kms = NULL;
  3574. struct sde_crtc *sde_crtc;
  3575. bool needs_hw_reset = false, is_cmd_mode;
  3576. int i, rc, ret = 0;
  3577. struct msm_display_info *disp_info;
  3578. if (!drm_enc || !params || !drm_enc->dev ||
  3579. !drm_enc->dev->dev_private) {
  3580. SDE_ERROR("invalid args\n");
  3581. return -EINVAL;
  3582. }
  3583. sde_enc = to_sde_encoder_virt(drm_enc);
  3584. sde_kms = sde_encoder_get_kms(drm_enc);
  3585. if (!sde_kms)
  3586. return -EINVAL;
  3587. disp_info = &sde_enc->disp_info;
  3588. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3589. SDE_DEBUG_ENC(sde_enc, "\n");
  3590. SDE_EVT32(DRMID(drm_enc));
  3591. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3592. MSM_DISPLAY_CMD_MODE);
  3593. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3594. && is_cmd_mode)
  3595. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3596. sde_enc->cur_master->connector->state,
  3597. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3598. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3599. /* prepare for next kickoff, may include waiting on previous kickoff */
  3600. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3601. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3602. phys = sde_enc->phys_encs[i];
  3603. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3604. params->recovery_events_enabled =
  3605. sde_enc->recovery_events_enabled;
  3606. if (phys) {
  3607. if (phys->ops.prepare_for_kickoff) {
  3608. rc = phys->ops.prepare_for_kickoff(
  3609. phys, params);
  3610. if (rc)
  3611. ret = rc;
  3612. }
  3613. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3614. needs_hw_reset = true;
  3615. _sde_encoder_setup_dither(phys);
  3616. if (sde_enc->cur_master &&
  3617. sde_connector_is_qsync_updated(
  3618. sde_enc->cur_master->connector))
  3619. _helper_flush_qsync(phys);
  3620. }
  3621. }
  3622. if (is_cmd_mode && sde_enc->cur_master &&
  3623. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3624. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3625. _sde_encoder_update_rsc_client(drm_enc, true);
  3626. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3627. if (rc) {
  3628. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3629. ret = rc;
  3630. goto end;
  3631. }
  3632. /* if any phys needs reset, reset all phys, in-order */
  3633. if (needs_hw_reset)
  3634. sde_encoder_needs_hw_reset(drm_enc);
  3635. _sde_encoder_update_master(drm_enc, params);
  3636. _sde_encoder_update_roi(drm_enc);
  3637. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3638. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3639. if (rc) {
  3640. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3641. sde_enc->cur_master->connector->base.id,
  3642. rc);
  3643. ret = rc;
  3644. }
  3645. }
  3646. if (sde_enc->cur_master &&
  3647. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3648. !sde_enc->cur_master->cont_splash_enabled)) {
  3649. rc = sde_encoder_dce_setup(sde_enc, params);
  3650. if (rc) {
  3651. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3652. ret = rc;
  3653. }
  3654. }
  3655. sde_encoder_dce_flush(sde_enc);
  3656. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3657. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3658. sde_enc->cur_master, sde_kms->qdss_enabled);
  3659. end:
  3660. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3661. return ret;
  3662. }
  3663. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3664. {
  3665. struct sde_encoder_virt *sde_enc;
  3666. struct sde_encoder_phys *phys;
  3667. unsigned int i;
  3668. if (!drm_enc) {
  3669. SDE_ERROR("invalid encoder\n");
  3670. return;
  3671. }
  3672. SDE_ATRACE_BEGIN("encoder_kickoff");
  3673. sde_enc = to_sde_encoder_virt(drm_enc);
  3674. SDE_DEBUG_ENC(sde_enc, "\n");
  3675. if (sde_enc->delay_kickoff) {
  3676. u32 loop_count = 20;
  3677. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3678. for (i = 0; i < loop_count; i++) {
  3679. usleep_range(sleep, sleep * 2);
  3680. if (!sde_enc->delay_kickoff)
  3681. break;
  3682. }
  3683. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3684. }
  3685. /* All phys encs are ready to go, trigger the kickoff */
  3686. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3687. /* allow phys encs to handle any post-kickoff business */
  3688. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3689. phys = sde_enc->phys_encs[i];
  3690. if (phys && phys->ops.handle_post_kickoff)
  3691. phys->ops.handle_post_kickoff(phys);
  3692. }
  3693. if (sde_enc->autorefresh_solver_disable &&
  3694. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3695. _sde_encoder_update_rsc_client(drm_enc, true);
  3696. SDE_ATRACE_END("encoder_kickoff");
  3697. }
  3698. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3699. struct sde_hw_pp_vsync_info *info)
  3700. {
  3701. struct sde_encoder_virt *sde_enc;
  3702. struct sde_encoder_phys *phys;
  3703. int i, ret;
  3704. if (!drm_enc || !info)
  3705. return;
  3706. sde_enc = to_sde_encoder_virt(drm_enc);
  3707. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3708. phys = sde_enc->phys_encs[i];
  3709. if (phys && phys->hw_intf && phys->hw_pp
  3710. && phys->hw_intf->ops.get_vsync_info) {
  3711. ret = phys->hw_intf->ops.get_vsync_info(
  3712. phys->hw_intf, &info[i]);
  3713. if (!ret) {
  3714. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3715. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3716. }
  3717. }
  3718. }
  3719. }
  3720. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3721. u32 *transfer_time_us)
  3722. {
  3723. struct sde_encoder_virt *sde_enc;
  3724. struct msm_mode_info *info;
  3725. if (!drm_enc || !transfer_time_us) {
  3726. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3727. !transfer_time_us);
  3728. return;
  3729. }
  3730. sde_enc = to_sde_encoder_virt(drm_enc);
  3731. info = &sde_enc->mode_info;
  3732. *transfer_time_us = info->mdp_transfer_time_us;
  3733. }
  3734. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3735. {
  3736. struct drm_encoder *src_enc = drm_enc;
  3737. struct sde_encoder_virt *sde_enc;
  3738. u32 fps;
  3739. if (!drm_enc) {
  3740. SDE_ERROR("invalid encoder\n");
  3741. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3742. }
  3743. if (sde_encoder_in_clone_mode(drm_enc))
  3744. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3745. if (!src_enc)
  3746. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3747. sde_enc = to_sde_encoder_virt(src_enc);
  3748. fps = sde_enc->mode_info.frame_rate;
  3749. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3750. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3751. else
  3752. return (SEC_TO_MILLI_SEC / fps) * 2;
  3753. }
  3754. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3755. {
  3756. struct sde_encoder_virt *sde_enc;
  3757. struct sde_encoder_phys *master;
  3758. bool is_vid_mode;
  3759. if (!drm_enc)
  3760. return -EINVAL;
  3761. sde_enc = to_sde_encoder_virt(drm_enc);
  3762. master = sde_enc->cur_master;
  3763. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3764. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3765. return -ENODATA;
  3766. if (!master->hw_intf->ops.get_avr_status)
  3767. return -EOPNOTSUPP;
  3768. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3769. }
  3770. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3771. struct drm_framebuffer *fb)
  3772. {
  3773. struct drm_encoder *drm_enc;
  3774. struct sde_hw_mixer_cfg mixer;
  3775. struct sde_rm_hw_iter lm_iter;
  3776. bool lm_valid = false;
  3777. if (!phys_enc || !phys_enc->parent) {
  3778. SDE_ERROR("invalid encoder\n");
  3779. return -EINVAL;
  3780. }
  3781. drm_enc = phys_enc->parent;
  3782. memset(&mixer, 0, sizeof(mixer));
  3783. /* reset associated CTL/LMs */
  3784. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3785. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3786. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3787. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3788. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3789. if (!hw_lm)
  3790. continue;
  3791. /* need to flush LM to remove it */
  3792. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3793. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3794. phys_enc->hw_ctl,
  3795. hw_lm->idx, 1);
  3796. if (fb) {
  3797. /* assume a single LM if targeting a frame buffer */
  3798. if (lm_valid)
  3799. continue;
  3800. mixer.out_height = fb->height;
  3801. mixer.out_width = fb->width;
  3802. if (hw_lm->ops.setup_mixer_out)
  3803. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3804. }
  3805. lm_valid = true;
  3806. /* only enable border color on LM */
  3807. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3808. phys_enc->hw_ctl->ops.setup_blendstage(
  3809. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3810. }
  3811. if (!lm_valid) {
  3812. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3813. return -EFAULT;
  3814. }
  3815. return 0;
  3816. }
  3817. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3818. {
  3819. struct sde_encoder_virt *sde_enc;
  3820. struct sde_encoder_phys *phys;
  3821. int i, rc = 0, ret = 0;
  3822. struct sde_hw_ctl *ctl;
  3823. if (!drm_enc) {
  3824. SDE_ERROR("invalid encoder\n");
  3825. return -EINVAL;
  3826. }
  3827. sde_enc = to_sde_encoder_virt(drm_enc);
  3828. /* update the qsync parameters for the current frame */
  3829. if (sde_enc->cur_master)
  3830. sde_connector_set_qsync_params(
  3831. sde_enc->cur_master->connector);
  3832. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3833. phys = sde_enc->phys_encs[i];
  3834. if (phys && phys->ops.prepare_commit)
  3835. phys->ops.prepare_commit(phys);
  3836. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3837. ret = -ETIMEDOUT;
  3838. if (phys && phys->hw_ctl) {
  3839. ctl = phys->hw_ctl;
  3840. /*
  3841. * avoid clearing the pending flush during the first
  3842. * frame update after idle power collpase as the
  3843. * restore path would have updated the pending flush
  3844. */
  3845. if (!sde_enc->idle_pc_restore &&
  3846. ctl->ops.clear_pending_flush)
  3847. ctl->ops.clear_pending_flush(ctl);
  3848. }
  3849. }
  3850. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3851. rc = sde_connector_prepare_commit(
  3852. sde_enc->cur_master->connector);
  3853. if (rc)
  3854. SDE_ERROR_ENC(sde_enc,
  3855. "prepare commit failed conn %d rc %d\n",
  3856. sde_enc->cur_master->connector->base.id,
  3857. rc);
  3858. }
  3859. return ret;
  3860. }
  3861. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3862. bool enable, u32 frame_count)
  3863. {
  3864. if (!phys_enc)
  3865. return;
  3866. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3867. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3868. enable, frame_count);
  3869. }
  3870. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3871. bool nonblock, u32 *misr_value)
  3872. {
  3873. if (!phys_enc)
  3874. return -EINVAL;
  3875. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3876. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3877. nonblock, misr_value) : -ENOTSUPP;
  3878. }
  3879. #ifdef CONFIG_DEBUG_FS
  3880. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3881. {
  3882. struct sde_encoder_virt *sde_enc;
  3883. int i;
  3884. if (!s || !s->private)
  3885. return -EINVAL;
  3886. sde_enc = s->private;
  3887. mutex_lock(&sde_enc->enc_lock);
  3888. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3889. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3890. if (!phys)
  3891. continue;
  3892. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3893. phys->intf_idx - INTF_0,
  3894. atomic_read(&phys->vsync_cnt),
  3895. atomic_read(&phys->underrun_cnt));
  3896. switch (phys->intf_mode) {
  3897. case INTF_MODE_VIDEO:
  3898. seq_puts(s, "mode: video\n");
  3899. break;
  3900. case INTF_MODE_CMD:
  3901. seq_puts(s, "mode: command\n");
  3902. break;
  3903. case INTF_MODE_WB_BLOCK:
  3904. seq_puts(s, "mode: wb block\n");
  3905. break;
  3906. case INTF_MODE_WB_LINE:
  3907. seq_puts(s, "mode: wb line\n");
  3908. break;
  3909. default:
  3910. seq_puts(s, "mode: ???\n");
  3911. break;
  3912. }
  3913. }
  3914. mutex_unlock(&sde_enc->enc_lock);
  3915. return 0;
  3916. }
  3917. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3918. struct file *file)
  3919. {
  3920. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3921. }
  3922. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3923. const char __user *user_buf, size_t count, loff_t *ppos)
  3924. {
  3925. struct sde_encoder_virt *sde_enc;
  3926. char buf[MISR_BUFF_SIZE + 1];
  3927. size_t buff_copy;
  3928. u32 frame_count, enable;
  3929. struct sde_kms *sde_kms = NULL;
  3930. struct drm_encoder *drm_enc;
  3931. if (!file || !file->private_data)
  3932. return -EINVAL;
  3933. sde_enc = file->private_data;
  3934. if (!sde_enc)
  3935. return -EINVAL;
  3936. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3937. if (!sde_kms)
  3938. return -EINVAL;
  3939. drm_enc = &sde_enc->base;
  3940. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3941. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3942. return -ENOTSUPP;
  3943. }
  3944. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3945. if (copy_from_user(buf, user_buf, buff_copy))
  3946. return -EINVAL;
  3947. buf[buff_copy] = 0; /* end of string */
  3948. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3949. return -EINVAL;
  3950. sde_enc->misr_enable = enable;
  3951. sde_enc->misr_reconfigure = true;
  3952. sde_enc->misr_frame_count = frame_count;
  3953. return count;
  3954. }
  3955. static ssize_t _sde_encoder_misr_read(struct file *file,
  3956. char __user *user_buff, size_t count, loff_t *ppos)
  3957. {
  3958. struct sde_encoder_virt *sde_enc;
  3959. struct sde_kms *sde_kms = NULL;
  3960. struct drm_encoder *drm_enc;
  3961. int i = 0, len = 0;
  3962. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3963. int rc;
  3964. if (*ppos)
  3965. return 0;
  3966. if (!file || !file->private_data)
  3967. return -EINVAL;
  3968. sde_enc = file->private_data;
  3969. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3970. if (!sde_kms)
  3971. return -EINVAL;
  3972. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3973. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3974. return -ENOTSUPP;
  3975. }
  3976. drm_enc = &sde_enc->base;
  3977. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3978. if (rc < 0)
  3979. return rc;
  3980. sde_vm_lock(sde_kms);
  3981. if (!sde_vm_owns_hw(sde_kms)) {
  3982. SDE_DEBUG("op not supported due to HW unavailablity\n");
  3983. rc = -EOPNOTSUPP;
  3984. goto end;
  3985. }
  3986. if (!sde_enc->misr_enable) {
  3987. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3988. "disabled\n");
  3989. goto buff_check;
  3990. }
  3991. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3992. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3993. u32 misr_value = 0;
  3994. if (!phys || !phys->ops.collect_misr) {
  3995. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3996. "invalid\n");
  3997. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3998. continue;
  3999. }
  4000. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4001. if (rc) {
  4002. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4003. "invalid\n");
  4004. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4005. rc);
  4006. continue;
  4007. } else {
  4008. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4009. "Intf idx:%d\n",
  4010. phys->intf_idx - INTF_0);
  4011. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4012. "0x%x\n", misr_value);
  4013. }
  4014. }
  4015. buff_check:
  4016. if (count <= len) {
  4017. len = 0;
  4018. goto end;
  4019. }
  4020. if (copy_to_user(user_buff, buf, len)) {
  4021. len = -EFAULT;
  4022. goto end;
  4023. }
  4024. *ppos += len; /* increase offset */
  4025. end:
  4026. sde_vm_unlock(sde_kms);
  4027. pm_runtime_put_sync(drm_enc->dev->dev);
  4028. return len;
  4029. }
  4030. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4031. {
  4032. struct sde_encoder_virt *sde_enc;
  4033. struct sde_kms *sde_kms;
  4034. int i;
  4035. static const struct file_operations debugfs_status_fops = {
  4036. .open = _sde_encoder_debugfs_status_open,
  4037. .read = seq_read,
  4038. .llseek = seq_lseek,
  4039. .release = single_release,
  4040. };
  4041. static const struct file_operations debugfs_misr_fops = {
  4042. .open = simple_open,
  4043. .read = _sde_encoder_misr_read,
  4044. .write = _sde_encoder_misr_setup,
  4045. };
  4046. char name[SDE_NAME_SIZE];
  4047. if (!drm_enc) {
  4048. SDE_ERROR("invalid encoder\n");
  4049. return -EINVAL;
  4050. }
  4051. sde_enc = to_sde_encoder_virt(drm_enc);
  4052. sde_kms = sde_encoder_get_kms(drm_enc);
  4053. if (!sde_kms) {
  4054. SDE_ERROR("invalid sde_kms\n");
  4055. return -EINVAL;
  4056. }
  4057. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4058. /* create overall sub-directory for the encoder */
  4059. sde_enc->debugfs_root = debugfs_create_dir(name,
  4060. drm_enc->dev->primary->debugfs_root);
  4061. if (!sde_enc->debugfs_root)
  4062. return -ENOMEM;
  4063. /* don't error check these */
  4064. debugfs_create_file("status", 0400,
  4065. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4066. debugfs_create_file("misr_data", 0600,
  4067. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4068. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4069. &sde_enc->idle_pc_enabled);
  4070. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4071. &sde_enc->frame_trigger_mode);
  4072. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4073. if (sde_enc->phys_encs[i] &&
  4074. sde_enc->phys_encs[i]->ops.late_register)
  4075. sde_enc->phys_encs[i]->ops.late_register(
  4076. sde_enc->phys_encs[i],
  4077. sde_enc->debugfs_root);
  4078. return 0;
  4079. }
  4080. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4081. {
  4082. struct sde_encoder_virt *sde_enc;
  4083. if (!drm_enc)
  4084. return;
  4085. sde_enc = to_sde_encoder_virt(drm_enc);
  4086. debugfs_remove_recursive(sde_enc->debugfs_root);
  4087. }
  4088. #else
  4089. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4090. {
  4091. return 0;
  4092. }
  4093. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4094. {
  4095. }
  4096. #endif
  4097. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4098. {
  4099. return _sde_encoder_init_debugfs(encoder);
  4100. }
  4101. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4102. {
  4103. _sde_encoder_destroy_debugfs(encoder);
  4104. }
  4105. static int sde_encoder_virt_add_phys_encs(
  4106. struct msm_display_info *disp_info,
  4107. struct sde_encoder_virt *sde_enc,
  4108. struct sde_enc_phys_init_params *params)
  4109. {
  4110. struct sde_encoder_phys *enc = NULL;
  4111. u32 display_caps = disp_info->capabilities;
  4112. SDE_DEBUG_ENC(sde_enc, "\n");
  4113. /*
  4114. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4115. * in this function, check up-front.
  4116. */
  4117. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4118. ARRAY_SIZE(sde_enc->phys_encs)) {
  4119. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4120. sde_enc->num_phys_encs);
  4121. return -EINVAL;
  4122. }
  4123. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4124. enc = sde_encoder_phys_vid_init(params);
  4125. if (IS_ERR_OR_NULL(enc)) {
  4126. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4127. PTR_ERR(enc));
  4128. return !enc ? -EINVAL : PTR_ERR(enc);
  4129. }
  4130. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4131. }
  4132. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4133. enc = sde_encoder_phys_cmd_init(params);
  4134. if (IS_ERR_OR_NULL(enc)) {
  4135. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4136. PTR_ERR(enc));
  4137. return !enc ? -EINVAL : PTR_ERR(enc);
  4138. }
  4139. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4140. }
  4141. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4142. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4143. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4144. else
  4145. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4146. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4147. ++sde_enc->num_phys_encs;
  4148. return 0;
  4149. }
  4150. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4151. struct sde_enc_phys_init_params *params)
  4152. {
  4153. struct sde_encoder_phys *enc = NULL;
  4154. if (!sde_enc) {
  4155. SDE_ERROR("invalid encoder\n");
  4156. return -EINVAL;
  4157. }
  4158. SDE_DEBUG_ENC(sde_enc, "\n");
  4159. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4160. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4161. sde_enc->num_phys_encs);
  4162. return -EINVAL;
  4163. }
  4164. enc = sde_encoder_phys_wb_init(params);
  4165. if (IS_ERR_OR_NULL(enc)) {
  4166. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4167. PTR_ERR(enc));
  4168. return !enc ? -EINVAL : PTR_ERR(enc);
  4169. }
  4170. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4171. ++sde_enc->num_phys_encs;
  4172. return 0;
  4173. }
  4174. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4175. struct sde_kms *sde_kms,
  4176. struct msm_display_info *disp_info,
  4177. int *drm_enc_mode)
  4178. {
  4179. int ret = 0;
  4180. int i = 0;
  4181. enum sde_intf_type intf_type;
  4182. struct sde_encoder_virt_ops parent_ops = {
  4183. sde_encoder_vblank_callback,
  4184. sde_encoder_underrun_callback,
  4185. sde_encoder_frame_done_callback,
  4186. _sde_encoder_get_qsync_fps_callback,
  4187. };
  4188. struct sde_enc_phys_init_params phys_params;
  4189. if (!sde_enc || !sde_kms) {
  4190. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4191. !sde_enc, !sde_kms);
  4192. return -EINVAL;
  4193. }
  4194. memset(&phys_params, 0, sizeof(phys_params));
  4195. phys_params.sde_kms = sde_kms;
  4196. phys_params.parent = &sde_enc->base;
  4197. phys_params.parent_ops = parent_ops;
  4198. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4199. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4200. SDE_DEBUG("\n");
  4201. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4202. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4203. intf_type = INTF_DSI;
  4204. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4205. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4206. intf_type = INTF_HDMI;
  4207. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4208. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4209. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4210. else
  4211. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4212. intf_type = INTF_DP;
  4213. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4214. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4215. intf_type = INTF_WB;
  4216. } else {
  4217. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4218. return -EINVAL;
  4219. }
  4220. WARN_ON(disp_info->num_of_h_tiles < 1);
  4221. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4222. sde_enc->te_source = disp_info->te_source;
  4223. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4224. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  4225. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  4226. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  4227. sde_enc->input_event_enabled = sde_kms->catalog->wakeup_with_touch;
  4228. mutex_lock(&sde_enc->enc_lock);
  4229. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4230. /*
  4231. * Left-most tile is at index 0, content is controller id
  4232. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4233. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4234. */
  4235. u32 controller_id = disp_info->h_tile_instance[i];
  4236. if (disp_info->num_of_h_tiles > 1) {
  4237. if (i == 0)
  4238. phys_params.split_role = ENC_ROLE_MASTER;
  4239. else
  4240. phys_params.split_role = ENC_ROLE_SLAVE;
  4241. } else {
  4242. phys_params.split_role = ENC_ROLE_SOLO;
  4243. }
  4244. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4245. i, controller_id, phys_params.split_role);
  4246. if (intf_type == INTF_WB) {
  4247. phys_params.intf_idx = INTF_MAX;
  4248. phys_params.wb_idx = sde_encoder_get_wb(
  4249. sde_kms->catalog,
  4250. intf_type, controller_id);
  4251. if (phys_params.wb_idx == WB_MAX) {
  4252. SDE_ERROR_ENC(sde_enc,
  4253. "could not get wb: type %d, id %d\n",
  4254. intf_type, controller_id);
  4255. ret = -EINVAL;
  4256. }
  4257. } else {
  4258. phys_params.wb_idx = WB_MAX;
  4259. phys_params.intf_idx = sde_encoder_get_intf(
  4260. sde_kms->catalog, intf_type,
  4261. controller_id);
  4262. if (phys_params.intf_idx == INTF_MAX) {
  4263. SDE_ERROR_ENC(sde_enc,
  4264. "could not get wb: type %d, id %d\n",
  4265. intf_type, controller_id);
  4266. ret = -EINVAL;
  4267. }
  4268. }
  4269. if (!ret) {
  4270. if (intf_type == INTF_WB)
  4271. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4272. &phys_params);
  4273. else
  4274. ret = sde_encoder_virt_add_phys_encs(
  4275. disp_info,
  4276. sde_enc,
  4277. &phys_params);
  4278. if (ret)
  4279. SDE_ERROR_ENC(sde_enc,
  4280. "failed to add phys encs\n");
  4281. }
  4282. }
  4283. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4284. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4285. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4286. if (vid_phys) {
  4287. atomic_set(&vid_phys->vsync_cnt, 0);
  4288. atomic_set(&vid_phys->underrun_cnt, 0);
  4289. }
  4290. if (cmd_phys) {
  4291. atomic_set(&cmd_phys->vsync_cnt, 0);
  4292. atomic_set(&cmd_phys->underrun_cnt, 0);
  4293. }
  4294. }
  4295. mutex_unlock(&sde_enc->enc_lock);
  4296. return ret;
  4297. }
  4298. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4299. .mode_set = sde_encoder_virt_mode_set,
  4300. .disable = sde_encoder_virt_disable,
  4301. .enable = sde_encoder_virt_enable,
  4302. .atomic_check = sde_encoder_virt_atomic_check,
  4303. };
  4304. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4305. .destroy = sde_encoder_destroy,
  4306. .late_register = sde_encoder_late_register,
  4307. .early_unregister = sde_encoder_early_unregister,
  4308. };
  4309. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4310. {
  4311. struct msm_drm_private *priv = dev->dev_private;
  4312. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4313. struct drm_encoder *drm_enc = NULL;
  4314. struct sde_encoder_virt *sde_enc = NULL;
  4315. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4316. char name[SDE_NAME_SIZE];
  4317. int ret = 0, i, intf_index = INTF_MAX;
  4318. struct sde_encoder_phys *phys = NULL;
  4319. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4320. if (!sde_enc) {
  4321. ret = -ENOMEM;
  4322. goto fail;
  4323. }
  4324. mutex_init(&sde_enc->enc_lock);
  4325. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4326. &drm_enc_mode);
  4327. if (ret)
  4328. goto fail;
  4329. sde_enc->cur_master = NULL;
  4330. spin_lock_init(&sde_enc->enc_spinlock);
  4331. mutex_init(&sde_enc->vblank_ctl_lock);
  4332. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4333. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4334. drm_enc = &sde_enc->base;
  4335. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4336. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4337. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4338. phys = sde_enc->phys_encs[i];
  4339. if (!phys)
  4340. continue;
  4341. if (phys->ops.is_master && phys->ops.is_master(phys))
  4342. intf_index = phys->intf_idx - INTF_0;
  4343. }
  4344. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4345. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4346. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4347. SDE_RSC_PRIMARY_DISP_CLIENT :
  4348. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4349. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4350. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4351. PTR_ERR(sde_enc->rsc_client));
  4352. sde_enc->rsc_client = NULL;
  4353. }
  4354. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4355. sde_enc->input_event_enabled) {
  4356. ret = _sde_encoder_input_handler(sde_enc);
  4357. if (ret)
  4358. SDE_ERROR(
  4359. "input handler registration failed, rc = %d\n", ret);
  4360. }
  4361. mutex_init(&sde_enc->rc_lock);
  4362. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4363. sde_encoder_off_work);
  4364. sde_enc->vblank_enabled = false;
  4365. sde_enc->qdss_status = false;
  4366. kthread_init_work(&sde_enc->input_event_work,
  4367. sde_encoder_input_event_work_handler);
  4368. kthread_init_work(&sde_enc->early_wakeup_work,
  4369. sde_encoder_early_wakeup_work_handler);
  4370. kthread_init_work(&sde_enc->esd_trigger_work,
  4371. sde_encoder_esd_trigger_work_handler);
  4372. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4373. SDE_DEBUG_ENC(sde_enc, "created\n");
  4374. return drm_enc;
  4375. fail:
  4376. SDE_ERROR("failed to create encoder\n");
  4377. if (drm_enc)
  4378. sde_encoder_destroy(drm_enc);
  4379. return ERR_PTR(ret);
  4380. }
  4381. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4382. enum msm_event_wait event)
  4383. {
  4384. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4385. struct sde_encoder_virt *sde_enc = NULL;
  4386. int i, ret = 0;
  4387. char atrace_buf[32];
  4388. if (!drm_enc) {
  4389. SDE_ERROR("invalid encoder\n");
  4390. return -EINVAL;
  4391. }
  4392. sde_enc = to_sde_encoder_virt(drm_enc);
  4393. SDE_DEBUG_ENC(sde_enc, "\n");
  4394. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4395. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4396. switch (event) {
  4397. case MSM_ENC_COMMIT_DONE:
  4398. fn_wait = phys->ops.wait_for_commit_done;
  4399. break;
  4400. case MSM_ENC_TX_COMPLETE:
  4401. fn_wait = phys->ops.wait_for_tx_complete;
  4402. break;
  4403. case MSM_ENC_VBLANK:
  4404. fn_wait = phys->ops.wait_for_vblank;
  4405. break;
  4406. case MSM_ENC_ACTIVE_REGION:
  4407. fn_wait = phys->ops.wait_for_active;
  4408. break;
  4409. default:
  4410. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4411. event);
  4412. return -EINVAL;
  4413. }
  4414. if (phys && fn_wait) {
  4415. snprintf(atrace_buf, sizeof(atrace_buf),
  4416. "wait_completion_event_%d", event);
  4417. SDE_ATRACE_BEGIN(atrace_buf);
  4418. ret = fn_wait(phys);
  4419. SDE_ATRACE_END(atrace_buf);
  4420. if (ret)
  4421. return ret;
  4422. }
  4423. }
  4424. return ret;
  4425. }
  4426. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4427. u64 *l_bound, u64 *u_bound)
  4428. {
  4429. struct sde_encoder_virt *sde_enc;
  4430. u64 jitter_ns, frametime_ns;
  4431. struct msm_mode_info *info;
  4432. if (!drm_enc) {
  4433. SDE_ERROR("invalid encoder\n");
  4434. return;
  4435. }
  4436. sde_enc = to_sde_encoder_virt(drm_enc);
  4437. info = &sde_enc->mode_info;
  4438. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4439. jitter_ns = info->jitter_numer * frametime_ns;
  4440. do_div(jitter_ns, info->jitter_denom * 100);
  4441. *l_bound = frametime_ns - jitter_ns;
  4442. *u_bound = frametime_ns + jitter_ns;
  4443. }
  4444. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4445. {
  4446. struct sde_encoder_virt *sde_enc;
  4447. if (!drm_enc) {
  4448. SDE_ERROR("invalid encoder\n");
  4449. return 0;
  4450. }
  4451. sde_enc = to_sde_encoder_virt(drm_enc);
  4452. return sde_enc->mode_info.frame_rate;
  4453. }
  4454. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4455. {
  4456. struct sde_encoder_virt *sde_enc = NULL;
  4457. int i;
  4458. if (!encoder) {
  4459. SDE_ERROR("invalid encoder\n");
  4460. return INTF_MODE_NONE;
  4461. }
  4462. sde_enc = to_sde_encoder_virt(encoder);
  4463. if (sde_enc->cur_master)
  4464. return sde_enc->cur_master->intf_mode;
  4465. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4466. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4467. if (phys)
  4468. return phys->intf_mode;
  4469. }
  4470. return INTF_MODE_NONE;
  4471. }
  4472. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4473. {
  4474. struct sde_encoder_virt *sde_enc = NULL;
  4475. struct sde_encoder_phys *phys;
  4476. if (!encoder) {
  4477. SDE_ERROR("invalid encoder\n");
  4478. return 0;
  4479. }
  4480. sde_enc = to_sde_encoder_virt(encoder);
  4481. phys = sde_enc->cur_master;
  4482. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4483. }
  4484. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4485. ktime_t *tvblank)
  4486. {
  4487. struct sde_encoder_virt *sde_enc = NULL;
  4488. struct sde_encoder_phys *phys;
  4489. if (!encoder) {
  4490. SDE_ERROR("invalid encoder\n");
  4491. return false;
  4492. }
  4493. sde_enc = to_sde_encoder_virt(encoder);
  4494. phys = sde_enc->cur_master;
  4495. if (!phys)
  4496. return false;
  4497. *tvblank = phys->last_vsync_timestamp;
  4498. return *tvblank ? true : false;
  4499. }
  4500. static void _sde_encoder_cache_hw_res_cont_splash(
  4501. struct drm_encoder *encoder,
  4502. struct sde_kms *sde_kms)
  4503. {
  4504. int i, idx;
  4505. struct sde_encoder_virt *sde_enc;
  4506. struct sde_encoder_phys *phys_enc;
  4507. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4508. sde_enc = to_sde_encoder_virt(encoder);
  4509. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4510. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4511. sde_enc->hw_pp[i] = NULL;
  4512. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4513. break;
  4514. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4515. }
  4516. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4517. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4518. sde_enc->hw_dsc[i] = NULL;
  4519. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4520. break;
  4521. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4522. }
  4523. /*
  4524. * If we have multiple phys encoders with one controller, make
  4525. * sure to populate the controller pointer in both phys encoders.
  4526. */
  4527. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4528. phys_enc = sde_enc->phys_encs[idx];
  4529. phys_enc->hw_ctl = NULL;
  4530. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4531. SDE_HW_BLK_CTL);
  4532. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4533. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4534. phys_enc->hw_ctl =
  4535. (struct sde_hw_ctl *) ctl_iter.hw;
  4536. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4537. phys_enc->intf_idx, phys_enc->hw_ctl);
  4538. }
  4539. }
  4540. }
  4541. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4542. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4543. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4544. phys->hw_intf = NULL;
  4545. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4546. break;
  4547. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4548. }
  4549. }
  4550. /**
  4551. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4552. * device bootup when cont_splash is enabled
  4553. * @drm_enc: Pointer to drm encoder structure
  4554. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4555. * @enable: boolean indicates enable or displae state of splash
  4556. * @Return: true if successful in updating the encoder structure
  4557. */
  4558. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4559. struct sde_splash_display *splash_display, bool enable)
  4560. {
  4561. struct sde_encoder_virt *sde_enc;
  4562. struct msm_drm_private *priv;
  4563. struct sde_kms *sde_kms;
  4564. struct drm_connector *conn = NULL;
  4565. struct sde_connector *sde_conn = NULL;
  4566. struct sde_connector_state *sde_conn_state = NULL;
  4567. struct drm_display_mode *drm_mode = NULL;
  4568. struct sde_encoder_phys *phys_enc;
  4569. struct drm_bridge *bridge;
  4570. int ret = 0, i;
  4571. struct msm_sub_mode sub_mode;
  4572. if (!encoder) {
  4573. SDE_ERROR("invalid drm enc\n");
  4574. return -EINVAL;
  4575. }
  4576. sde_enc = to_sde_encoder_virt(encoder);
  4577. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4578. if (!sde_kms) {
  4579. SDE_ERROR("invalid sde_kms\n");
  4580. return -EINVAL;
  4581. }
  4582. priv = encoder->dev->dev_private;
  4583. if (!priv->num_connectors) {
  4584. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4585. return -EINVAL;
  4586. }
  4587. SDE_DEBUG_ENC(sde_enc,
  4588. "num of connectors: %d\n", priv->num_connectors);
  4589. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4590. if (!enable) {
  4591. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4592. phys_enc = sde_enc->phys_encs[i];
  4593. if (phys_enc)
  4594. phys_enc->cont_splash_enabled = false;
  4595. }
  4596. return ret;
  4597. }
  4598. if (!splash_display) {
  4599. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4600. return -EINVAL;
  4601. }
  4602. for (i = 0; i < priv->num_connectors; i++) {
  4603. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4604. priv->connectors[i]->base.id);
  4605. sde_conn = to_sde_connector(priv->connectors[i]);
  4606. if (!sde_conn->encoder) {
  4607. SDE_DEBUG_ENC(sde_enc,
  4608. "encoder not attached to connector\n");
  4609. continue;
  4610. }
  4611. if (sde_conn->encoder->base.id
  4612. == encoder->base.id) {
  4613. conn = (priv->connectors[i]);
  4614. break;
  4615. }
  4616. }
  4617. if (!conn || !conn->state) {
  4618. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4619. return -EINVAL;
  4620. }
  4621. sde_conn_state = to_sde_connector_state(conn->state);
  4622. if (!sde_conn->ops.get_mode_info) {
  4623. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4624. return -EINVAL;
  4625. }
  4626. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4627. MSM_DISPLAY_DSC_MODE_DISABLED;
  4628. drm_mode = &encoder->crtc->state->adjusted_mode;
  4629. ret = sde_connector_get_mode_info(&sde_conn->base,
  4630. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4631. if (ret) {
  4632. SDE_ERROR_ENC(sde_enc,
  4633. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4634. return ret;
  4635. }
  4636. if (sde_conn->encoder) {
  4637. conn->state->best_encoder = sde_conn->encoder;
  4638. SDE_DEBUG_ENC(sde_enc,
  4639. "configured cstate->best_encoder to ID = %d\n",
  4640. conn->state->best_encoder->base.id);
  4641. } else {
  4642. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4643. conn->base.id);
  4644. }
  4645. sde_enc->crtc = encoder->crtc;
  4646. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4647. conn->state, false);
  4648. if (ret) {
  4649. SDE_ERROR_ENC(sde_enc,
  4650. "failed to reserve hw resources, %d\n", ret);
  4651. return ret;
  4652. }
  4653. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4654. sde_connector_get_topology_name(conn));
  4655. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4656. drm_mode->hdisplay, drm_mode->vdisplay);
  4657. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4658. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4659. if (bridge) {
  4660. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4661. /*
  4662. * For cont-splash use case, we update the mode
  4663. * configurations manually. This will skip the
  4664. * usually mode set call when actual frame is
  4665. * pushed from framework. The bridge needs to
  4666. * be updated with the current drm mode by
  4667. * calling the bridge mode set ops.
  4668. */
  4669. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4670. } else {
  4671. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4672. }
  4673. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4674. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4675. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4676. if (!phys) {
  4677. SDE_ERROR_ENC(sde_enc,
  4678. "phys encoders not initialized\n");
  4679. return -EINVAL;
  4680. }
  4681. /* update connector for master and slave phys encoders */
  4682. phys->connector = conn;
  4683. phys->cont_splash_enabled = true;
  4684. phys->hw_pp = sde_enc->hw_pp[i];
  4685. if (phys->ops.cont_splash_mode_set)
  4686. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4687. if (phys->ops.is_master && phys->ops.is_master(phys))
  4688. sde_enc->cur_master = phys;
  4689. }
  4690. return ret;
  4691. }
  4692. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4693. bool skip_pre_kickoff)
  4694. {
  4695. struct msm_drm_thread *event_thread = NULL;
  4696. struct msm_drm_private *priv = NULL;
  4697. struct sde_encoder_virt *sde_enc = NULL;
  4698. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4699. SDE_ERROR("invalid parameters\n");
  4700. return -EINVAL;
  4701. }
  4702. priv = enc->dev->dev_private;
  4703. sde_enc = to_sde_encoder_virt(enc);
  4704. if (!sde_enc->crtc || (sde_enc->crtc->index
  4705. >= ARRAY_SIZE(priv->event_thread))) {
  4706. SDE_DEBUG_ENC(sde_enc,
  4707. "invalid cached CRTC: %d or crtc index: %d\n",
  4708. sde_enc->crtc == NULL,
  4709. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4710. return -EINVAL;
  4711. }
  4712. SDE_EVT32_VERBOSE(DRMID(enc));
  4713. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4714. if (!skip_pre_kickoff) {
  4715. sde_enc->delay_kickoff = true;
  4716. kthread_queue_work(&event_thread->worker,
  4717. &sde_enc->esd_trigger_work);
  4718. kthread_flush_work(&sde_enc->esd_trigger_work);
  4719. }
  4720. /*
  4721. * panel may stop generating te signal (vsync) during esd failure. rsc
  4722. * hardware may hang without vsync. Avoid rsc hang by generating the
  4723. * vsync from watchdog timer instead of panel.
  4724. */
  4725. sde_encoder_helper_switch_vsync(enc, true);
  4726. if (!skip_pre_kickoff) {
  4727. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4728. sde_enc->delay_kickoff = false;
  4729. }
  4730. return 0;
  4731. }
  4732. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4733. {
  4734. struct sde_encoder_virt *sde_enc;
  4735. if (!encoder) {
  4736. SDE_ERROR("invalid drm enc\n");
  4737. return false;
  4738. }
  4739. sde_enc = to_sde_encoder_virt(encoder);
  4740. return sde_enc->recovery_events_enabled;
  4741. }
  4742. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4743. {
  4744. struct sde_encoder_virt *sde_enc;
  4745. if (!encoder) {
  4746. SDE_ERROR("invalid drm enc\n");
  4747. return;
  4748. }
  4749. sde_enc = to_sde_encoder_virt(encoder);
  4750. sde_enc->recovery_events_enabled = true;
  4751. }
  4752. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4753. {
  4754. struct sde_kms *sde_kms;
  4755. struct drm_connector *conn;
  4756. struct sde_connector_state *conn_state;
  4757. if (!drm_enc)
  4758. return false;
  4759. sde_kms = sde_encoder_get_kms(drm_enc);
  4760. if (!sde_kms)
  4761. return false;
  4762. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4763. if (!conn || !conn->state)
  4764. return false;
  4765. conn_state = to_sde_connector_state(conn->state);
  4766. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4767. }
  4768. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  4769. {
  4770. struct sde_encoder_virt *sde_enc;
  4771. struct sde_encoder_phys *phys_enc;
  4772. u32 i;
  4773. sde_enc = to_sde_encoder_virt(drm_enc);
  4774. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4775. {
  4776. phys_enc = sde_enc->phys_encs[i];
  4777. if(phys_enc && phys_enc->ops.add_to_minidump)
  4778. phys_enc->ops.add_to_minidump(phys_enc);
  4779. phys_enc = sde_enc->phys_cmd_encs[i];
  4780. if(phys_enc && phys_enc->ops.add_to_minidump)
  4781. phys_enc->ops.add_to_minidump(phys_enc);
  4782. phys_enc = sde_enc->phys_vid_encs[i];
  4783. if(phys_enc && phys_enc->ops.add_to_minidump)
  4784. phys_enc->ops.add_to_minidump(phys_enc);
  4785. }
  4786. }