hal_rx.h 97 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_internal.h>
  21. /**
  22. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  23. *
  24. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  25. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  26. */
  27. enum hal_reo_error_status {
  28. HAL_REO_ERROR_DETECTED = 0,
  29. HAL_REO_ROUTING_INSTRUCTION = 1,
  30. };
  31. /**
  32. * @msdu_flags: [0] first_msdu_in_mpdu
  33. * [1] last_msdu_in_mpdu
  34. * [2] msdu_continuation - MSDU spread across buffers
  35. * [23] sa_is_valid - SA match in peer table
  36. * [24] sa_idx_timeout - Timeout while searching for SA match
  37. * [25] da_is_valid - Used to identtify intra-bss forwarding
  38. * [26] da_is_MCBC
  39. * [27] da_idx_timeout - Timeout while searching for DA match
  40. *
  41. */
  42. struct hal_rx_msdu_desc_info {
  43. uint32_t msdu_flags;
  44. uint16_t msdu_len; /* 14 bits for length */
  45. };
  46. /**
  47. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  48. *
  49. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  50. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  51. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  52. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  53. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  54. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  55. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  56. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  57. */
  58. enum hal_rx_msdu_desc_flags {
  59. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  60. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  61. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  62. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  63. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  64. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  65. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  66. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  67. };
  68. /*
  69. * @msdu_count: no. of msdus in the MPDU
  70. * @mpdu_seq: MPDU sequence number
  71. * @mpdu_flags [0] Fragment flag
  72. * [1] MPDU_retry_bit
  73. * [2] AMPDU flag
  74. * [3] raw_ampdu
  75. * @peer_meta_data: Upper bits containing peer id, vdev id
  76. */
  77. struct hal_rx_mpdu_desc_info {
  78. uint16_t msdu_count;
  79. uint16_t mpdu_seq; /* 12 bits for length */
  80. uint32_t mpdu_flags;
  81. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  82. };
  83. /**
  84. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  85. *
  86. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  87. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  88. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  89. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  90. */
  91. enum hal_rx_mpdu_desc_flags {
  92. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  93. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  94. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  95. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  96. };
  97. /**
  98. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  99. * BUFFER_ADDR_INFO structure
  100. *
  101. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  102. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  103. * descriptor list
  104. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  105. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  106. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  107. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  108. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  109. */
  110. enum hal_rx_ret_buf_manager {
  111. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  112. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  113. HAL_RX_BUF_RBM_FW_BM = 2,
  114. HAL_RX_BUF_RBM_SW0_BM = 3,
  115. HAL_RX_BUF_RBM_SW1_BM = 4,
  116. HAL_RX_BUF_RBM_SW2_BM = 5,
  117. HAL_RX_BUF_RBM_SW3_BM = 6,
  118. };
  119. /*
  120. * Given the offset of a field in bytes, returns uint8_t *
  121. */
  122. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  123. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  124. /*
  125. * Given the offset of a field in bytes, returns uint32_t *
  126. */
  127. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  128. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  129. #define _HAL_MS(_word, _mask, _shift) \
  130. (((_word) & (_mask)) >> (_shift))
  131. /*
  132. * macro to set the LSW of the nbuf data physical address
  133. * to the rxdma ring entry
  134. */
  135. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  136. ((*(((unsigned int *) buff_addr_info) + \
  137. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  138. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  139. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  140. /*
  141. * macro to set the LSB of MSW of the nbuf data physical address
  142. * to the rxdma ring entry
  143. */
  144. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  145. ((*(((unsigned int *) buff_addr_info) + \
  146. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  147. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  148. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  149. /*
  150. * macro to set the cookie into the rxdma ring entry
  151. */
  152. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  153. ((*(((unsigned int *) buff_addr_info) + \
  154. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  155. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  156. ((*(((unsigned int *) buff_addr_info) + \
  157. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  158. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  159. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  160. /*
  161. * macro to set the LSW of the nbuf data physical address
  162. * to the WBM ring entry
  163. */
  164. #define HAL_WBM_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  165. ((*(((unsigned int *) buff_addr_info) + \
  166. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  167. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  168. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  169. /*
  170. * macro to set the LSB of MSW of the nbuf data physical address
  171. * to the WBM ring entry
  172. */
  173. #define HAL_WBM_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  174. ((*(((unsigned int *) buff_addr_info) + \
  175. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  176. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  177. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  178. /*
  179. * macro to set the manager into the rxdma ring entry
  180. */
  181. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  182. ((*(((unsigned int *) buff_addr_info) + \
  183. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  184. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  185. ((*(((unsigned int *) buff_addr_info) + \
  186. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  187. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  188. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  189. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  190. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  191. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  192. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  193. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  194. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  195. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  196. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  197. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  198. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  199. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  200. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  201. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  202. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  203. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  204. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  205. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  206. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  207. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  208. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  209. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  210. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  211. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  212. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  213. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  214. /* TODO: Convert the following structure fields accesseses to offsets */
  215. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  216. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  217. (((struct reo_destination_ring *) \
  218. reo_desc)->buf_or_link_desc_addr_info)))
  219. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  220. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  221. (((struct reo_destination_ring *) \
  222. reo_desc)->buf_or_link_desc_addr_info)))
  223. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  224. (HAL_RX_BUF_COOKIE_GET(& \
  225. (((struct reo_destination_ring *) \
  226. reo_desc)->buf_or_link_desc_addr_info)))
  227. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  228. ((mpdu_info_ptr \
  229. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  230. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  231. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  232. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  233. ((mpdu_info_ptr \
  234. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  235. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  236. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  237. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  238. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  239. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  240. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  241. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  242. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  243. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  244. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  245. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  246. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  247. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  248. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  249. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  250. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  251. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  252. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  253. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  254. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  255. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  256. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  257. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  258. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  259. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  260. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  261. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  262. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  263. /*
  264. * NOTE: None of the following _GET macros need a right
  265. * shift by the corresponding _LSB. This is because, they are
  266. * finally taken and "OR'ed" into a single word again.
  267. */
  268. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  269. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  270. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  271. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  272. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  273. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  274. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  275. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  276. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  277. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  278. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  279. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  280. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  281. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  282. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  283. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  284. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  285. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  286. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  287. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  288. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  289. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  290. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  291. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  292. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  293. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  294. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  295. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  296. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  297. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  298. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  299. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  300. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  301. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  302. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  303. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  304. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  305. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  306. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  307. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  308. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  309. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  310. ((struct rx_msdu_desc_info *) \
  311. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  312. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  313. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  314. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  315. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  316. RX_MPDU_INFO_4_PN_31_0_MASK, \
  317. RX_MPDU_INFO_4_PN_31_0_LSB))
  318. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  319. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  320. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  321. RX_MPDU_INFO_5_PN_63_32_MASK, \
  322. RX_MPDU_INFO_5_PN_63_32_LSB))
  323. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  324. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  325. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  326. RX_MPDU_INFO_6_PN_95_64_MASK, \
  327. RX_MPDU_INFO_6_PN_95_64_LSB))
  328. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  329. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  330. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  331. RX_MPDU_INFO_7_PN_127_96_MASK, \
  332. RX_MPDU_INFO_7_PN_127_96_LSB))
  333. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  334. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  335. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  336. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  337. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  338. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  339. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  340. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  341. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  342. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  343. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  344. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  345. {
  346. struct reo_destination_ring *reo_dst_ring;
  347. uint32_t mpdu_info[NUM_OF_DWORDS_RX_MPDU_DESC_INFO];
  348. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  349. qdf_mem_copy(&mpdu_info,
  350. (const void *)&reo_dst_ring->rx_mpdu_desc_info_details,
  351. sizeof(struct rx_mpdu_desc_info));
  352. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  353. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  354. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  355. mpdu_desc_info->peer_meta_data =
  356. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  357. }
  358. /*
  359. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  360. * @ Specifically flags needed are:
  361. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  362. * @ msdu_continuation, sa_is_valid,
  363. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  364. * @ da_is_MCBC
  365. *
  366. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  367. * @ descriptor
  368. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  369. * @ Return: void
  370. */
  371. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  372. struct hal_rx_msdu_desc_info *msdu_desc_info)
  373. {
  374. struct reo_destination_ring *reo_dst_ring;
  375. uint32_t msdu_info[NUM_OF_DWORDS_RX_MSDU_DESC_INFO];
  376. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  377. qdf_mem_copy(&msdu_info,
  378. (const void *)&reo_dst_ring->rx_msdu_desc_info_details,
  379. sizeof(struct rx_msdu_desc_info));
  380. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  381. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  382. }
  383. /*
  384. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  385. * rxdma ring entry.
  386. * @rxdma_entry: descriptor entry
  387. * @paddr: physical address of nbuf data pointer.
  388. * @cookie: SW cookie used as a index to SW rx desc.
  389. * @manager: who owns the nbuf (host, NSS, etc...).
  390. *
  391. */
  392. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  393. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  394. {
  395. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  396. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  397. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  398. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  399. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  400. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  401. }
  402. /*
  403. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  404. * pre-header.
  405. */
  406. /*
  407. * Every Rx packet starts at an offset from the top of the buffer.
  408. * If the host hasn't subscribed to any specific TLV, there is
  409. * still space reserved for the following TLV's from the start of
  410. * the buffer:
  411. * -- RX ATTENTION
  412. * -- RX MPDU START
  413. * -- RX MSDU START
  414. * -- RX MSDU END
  415. * -- RX MPDU END
  416. * -- RX PACKET HEADER (802.11)
  417. * If the host subscribes to any of the TLV's above, that TLV
  418. * if populated by the HW
  419. */
  420. #define NUM_DWORDS_TAG 1
  421. /* By default the packet header TLV is 128 bytes */
  422. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  423. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  424. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  425. #define RX_PKT_OFFSET_WORDS \
  426. ( \
  427. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  428. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  429. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  430. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  431. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  432. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  433. )
  434. #define RX_PKT_OFFSET_BYTES \
  435. (RX_PKT_OFFSET_WORDS << 2)
  436. #define RX_PKT_HDR_TLV_LEN 120
  437. /*
  438. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  439. */
  440. struct rx_attention_tlv {
  441. uint32_t tag;
  442. struct rx_attention rx_attn;
  443. };
  444. struct rx_mpdu_start_tlv {
  445. uint32_t tag;
  446. struct rx_mpdu_start rx_mpdu_start;
  447. };
  448. struct rx_msdu_start_tlv {
  449. uint32_t tag;
  450. struct rx_msdu_start rx_msdu_start;
  451. };
  452. struct rx_msdu_end_tlv {
  453. uint32_t tag;
  454. struct rx_msdu_end rx_msdu_end;
  455. };
  456. struct rx_mpdu_end_tlv {
  457. uint32_t tag;
  458. struct rx_mpdu_end rx_mpdu_end;
  459. };
  460. struct rx_pkt_hdr_tlv {
  461. uint32_t tag; /* 4 B */
  462. uint32_t phy_ppdu_id; /* 4 B */
  463. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  464. };
  465. #define RXDMA_OPTIMIZATION
  466. #ifdef RXDMA_OPTIMIZATION
  467. /*
  468. * The RX_PADDING_BYTES is required so that the TLV's don't
  469. * spread across the 128 byte boundary
  470. * RXDMA optimization requires:
  471. * 1) MSDU_END & ATTENTION TLV's follow in that order
  472. * 2) TLV's don't span across 128 byte lines
  473. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  474. */
  475. #if defined(WCSS_VERSION) && \
  476. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  477. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  478. #define RX_PADDING0_BYTES 4
  479. #endif
  480. #define RX_PADDING1_BYTES 16
  481. struct rx_pkt_tlvs {
  482. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  483. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  484. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  485. #if defined(WCSS_VERSION) && \
  486. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  487. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  488. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  489. #endif
  490. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  491. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  492. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  493. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  494. };
  495. #else /* RXDMA_OPTIMIZATION */
  496. struct rx_pkt_tlvs {
  497. struct rx_attention_tlv attn_tlv;
  498. struct rx_mpdu_start_tlv mpdu_start_tlv;
  499. struct rx_msdu_start_tlv msdu_start_tlv;
  500. struct rx_msdu_end_tlv msdu_end_tlv;
  501. struct rx_mpdu_end_tlv mpdu_end_tlv;
  502. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  503. };
  504. #endif /* RXDMA_OPTIMIZATION */
  505. #define RX_PKT_TLVS_LEN (sizeof(struct rx_pkt_tlvs))
  506. static inline uint8_t
  507. *hal_rx_pkt_hdr_get(uint8_t *buf)
  508. {
  509. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  510. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  511. }
  512. /*
  513. * @ hal_rx_encryption_info_valid: Returns encryption type.
  514. *
  515. * @ buf: rx_tlv_hdr of the received packet
  516. * @ Return: encryption type
  517. */
  518. static inline uint32_t
  519. hal_rx_encryption_info_valid(uint8_t *buf)
  520. {
  521. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  522. struct rx_mpdu_start *mpdu_start =
  523. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  524. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  525. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  526. return encryption_info;
  527. }
  528. /*
  529. * @ hal_rx_print_pn: Prints the PN of rx packet.
  530. *
  531. * @ buf: rx_tlv_hdr of the received packet
  532. * @ Return: void
  533. */
  534. static inline void
  535. hal_rx_print_pn(uint8_t *buf)
  536. {
  537. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  538. struct rx_mpdu_start *mpdu_start =
  539. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  540. struct rx_mpdu_info *mpdu_info = &(mpdu_start->rx_mpdu_info_details);
  541. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  542. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  543. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  544. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  545. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  546. "PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x \n",
  547. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  548. }
  549. /*
  550. * Get msdu_done bit from the RX_ATTENTION TLV
  551. */
  552. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  553. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  554. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  555. RX_ATTENTION_2_MSDU_DONE_MASK, \
  556. RX_ATTENTION_2_MSDU_DONE_LSB))
  557. static inline uint32_t
  558. hal_rx_attn_msdu_done_get(uint8_t *buf)
  559. {
  560. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  561. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  562. uint32_t msdu_done;
  563. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  564. return msdu_done;
  565. }
  566. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  567. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  568. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  569. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  570. RX_ATTENTION_1_FIRST_MPDU_LSB))
  571. /*
  572. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  573. * @buf: pointer to rx_pkt_tlvs
  574. *
  575. * reutm: uint32_t(first_msdu)
  576. */
  577. static inline uint32_t
  578. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  579. {
  580. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  581. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  582. uint32_t first_mpdu;
  583. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  584. return first_mpdu;
  585. }
  586. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  587. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  588. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  589. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  590. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  591. /*
  592. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  593. * from rx attention
  594. * @buf: pointer to rx_pkt_tlvs
  595. *
  596. * Return: tcp_udp_cksum_fail
  597. */
  598. static inline bool
  599. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  600. {
  601. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  602. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  603. bool tcp_udp_cksum_fail;
  604. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  605. return tcp_udp_cksum_fail;
  606. }
  607. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  608. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  609. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  610. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  611. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  612. /*
  613. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  614. * from rx attention
  615. * @buf: pointer to rx_pkt_tlvs
  616. *
  617. * Return: ip_cksum_fail
  618. */
  619. static inline bool
  620. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  621. {
  622. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  623. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  624. bool ip_cksum_fail;
  625. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  626. return ip_cksum_fail;
  627. }
  628. /*
  629. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  630. */
  631. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  632. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  633. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  634. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  635. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  636. static inline uint32_t
  637. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  638. {
  639. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  640. struct rx_mpdu_start *mpdu_start =
  641. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  642. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  643. uint32_t peer_meta_data;
  644. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  645. return peer_meta_data;
  646. }
  647. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  648. ((*(((uint32_t *)_rx_mpdu_info) + \
  649. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  650. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  651. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  652. /*
  653. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  654. *
  655. * @ buf: rx_tlv_hdr of the received packet
  656. * @ peer_mdata: peer meta data to be set.
  657. * @ Return: void
  658. */
  659. static inline void
  660. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  661. {
  662. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  663. struct rx_mpdu_start *mpdu_start =
  664. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  665. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  666. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  667. }
  668. #if defined(WCSS_VERSION) && \
  669. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  670. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  671. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  672. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  673. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  674. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  675. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  676. #else
  677. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  678. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  679. RX_MSDU_END_9_L3_HEADER_PADDING_OFFSET)), \
  680. RX_MSDU_END_9_L3_HEADER_PADDING_MASK, \
  681. RX_MSDU_END_9_L3_HEADER_PADDING_LSB))
  682. #endif
  683. /**
  684. * LRO information needed from the TLVs
  685. */
  686. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  687. (_HAL_MS( \
  688. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  689. msdu_end_tlv.rx_msdu_end), \
  690. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  691. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  692. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  693. #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
  694. (_HAL_MS( \
  695. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  696. msdu_end_tlv.rx_msdu_end), \
  697. RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
  698. RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
  699. RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
  700. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  701. (_HAL_MS( \
  702. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  703. msdu_end_tlv.rx_msdu_end), \
  704. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  705. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  706. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  707. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  708. (_HAL_MS( \
  709. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  710. msdu_end_tlv.rx_msdu_end), \
  711. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  712. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  713. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  714. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  715. (_HAL_MS( \
  716. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  717. msdu_end_tlv.rx_msdu_end), \
  718. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  719. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  720. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  721. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  722. (_HAL_MS( \
  723. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  724. msdu_start_tlv.rx_msdu_start), \
  725. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  726. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  727. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  728. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  729. (_HAL_MS( \
  730. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  731. msdu_start_tlv.rx_msdu_start), \
  732. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  733. RX_MSDU_START_2_TCP_PROTO_MASK, \
  734. RX_MSDU_START_2_TCP_PROTO_LSB))
  735. #define HAL_RX_TLV_GET_IPV6(buf) \
  736. (_HAL_MS( \
  737. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  738. msdu_start_tlv.rx_msdu_start), \
  739. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  740. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  741. RX_MSDU_START_2_IPV6_PROTO_LSB))
  742. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  743. (_HAL_MS( \
  744. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  745. msdu_start_tlv.rx_msdu_start), \
  746. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  747. RX_MSDU_START_1_L3_OFFSET_MASK, \
  748. RX_MSDU_START_1_L3_OFFSET_LSB))
  749. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  750. (_HAL_MS( \
  751. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  752. msdu_start_tlv.rx_msdu_start), \
  753. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  754. RX_MSDU_START_1_L4_OFFSET_MASK, \
  755. RX_MSDU_START_1_L4_OFFSET_LSB))
  756. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  757. (_HAL_MS( \
  758. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  759. msdu_start_tlv.rx_msdu_start), \
  760. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  761. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  762. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  763. /**
  764. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  765. * l3_header padding from rx_msdu_end TLV
  766. *
  767. * @ buf: pointer to the start of RX PKT TLV headers
  768. * Return: number of l3 header padding bytes
  769. */
  770. static inline uint32_t
  771. hal_rx_msdu_end_l3_hdr_padding_get(uint8_t *buf)
  772. {
  773. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  774. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  775. uint32_t l3_header_padding;
  776. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  777. return l3_header_padding;
  778. }
  779. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  780. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  781. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  782. RX_MSDU_END_13_SA_IDX_MASK, \
  783. RX_MSDU_END_13_SA_IDX_LSB))
  784. /**
  785. * hal_rx_msdu_end_sa_idx_get(): API to get the
  786. * sa_idx from rx_msdu_end TLV
  787. *
  788. * @ buf: pointer to the start of RX PKT TLV headers
  789. * Return: sa_idx (SA AST index)
  790. */
  791. static inline uint16_t
  792. hal_rx_msdu_end_sa_idx_get(uint8_t *buf)
  793. {
  794. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  795. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  796. uint16_t sa_idx;
  797. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  798. return sa_idx;
  799. }
  800. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  801. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  802. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  803. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  804. RX_MSDU_END_5_SA_IS_VALID_LSB))
  805. /**
  806. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  807. * sa_is_valid bit from rx_msdu_end TLV
  808. *
  809. * @ buf: pointer to the start of RX PKT TLV headers
  810. * Return: sa_is_valid bit
  811. */
  812. static inline uint8_t
  813. hal_rx_msdu_end_sa_is_valid_get(uint8_t *buf)
  814. {
  815. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  816. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  817. uint8_t sa_is_valid;
  818. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  819. return sa_is_valid;
  820. }
  821. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  822. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  823. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  824. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  825. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  826. /**
  827. * hal_rx_msdu_end_sa_sw_peer_id_get(): API to get the
  828. * sa_sw_peer_id from rx_msdu_end TLV
  829. *
  830. * @ buf: pointer to the start of RX PKT TLV headers
  831. * Return: sa_sw_peer_id index
  832. */
  833. static inline uint32_t
  834. hal_rx_msdu_end_sa_sw_peer_id_get(uint8_t *buf)
  835. {
  836. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  837. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  838. uint32_t sa_sw_peer_id;
  839. sa_sw_peer_id = HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  840. return sa_sw_peer_id;
  841. }
  842. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  843. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  844. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  845. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  846. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  847. /**
  848. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  849. * from rx_msdu_start TLV
  850. *
  851. * @ buf: pointer to the start of RX PKT TLV headers
  852. * Return: msdu length
  853. */
  854. static inline uint32_t
  855. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  856. {
  857. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  858. struct rx_msdu_start *msdu_start =
  859. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  860. uint32_t msdu_len;
  861. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  862. return msdu_len;
  863. }
  864. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  865. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  866. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  867. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  868. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  869. /*
  870. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  871. * Interval from rx_msdu_start
  872. *
  873. * @buf: pointer to the start of RX PKT TLV header
  874. * Return: uint32_t(bw)
  875. */
  876. static inline uint32_t
  877. hal_rx_msdu_start_bw_get(uint8_t *buf)
  878. {
  879. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  880. struct rx_msdu_start *msdu_start =
  881. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  882. uint32_t bw;
  883. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  884. return bw;
  885. }
  886. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  887. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  888. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  889. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  890. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  891. /*
  892. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  893. * Interval from rx_msdu_start
  894. *
  895. * @buf: pointer to the start of RX PKT TLV header
  896. * Return: uint32_t(reception_type)
  897. */
  898. static inline uint32_t
  899. hal_rx_msdu_start_reception_type_get(uint8_t *buf)
  900. {
  901. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  902. struct rx_msdu_start *msdu_start =
  903. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  904. uint32_t reception_type;
  905. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  906. return reception_type;
  907. }
  908. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  909. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  910. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  911. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  912. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  913. /**
  914. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  915. * from rx_msdu_start TLV
  916. *
  917. * @ buf: pointer to the start of RX PKT TLV headers
  918. * Return: toeplitz hash
  919. */
  920. static inline uint32_t
  921. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  922. {
  923. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  924. struct rx_msdu_start *msdu_start =
  925. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  926. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  927. }
  928. /*
  929. * Get qos_control_valid from RX_MPDU_START
  930. */
  931. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  932. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  933. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  934. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  935. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  936. static inline uint32_t
  937. hal_rx_mpdu_start_mpdu_qos_control_valid_get(uint8_t *buf)
  938. {
  939. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  940. struct rx_mpdu_start *mpdu_start =
  941. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  942. uint32_t qos_control_valid;
  943. qos_control_valid = HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  944. &(mpdu_start->rx_mpdu_info_details));
  945. return qos_control_valid;
  946. }
  947. /*
  948. * Get tid from RX_MPDU_START
  949. */
  950. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  951. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  952. RX_MPDU_INFO_3_TID_OFFSET)), \
  953. RX_MPDU_INFO_3_TID_MASK, \
  954. RX_MPDU_INFO_3_TID_LSB))
  955. static inline uint32_t
  956. hal_rx_mpdu_start_tid_get(uint8_t *buf)
  957. {
  958. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  959. struct rx_mpdu_start *mpdu_start =
  960. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  961. uint32_t tid;
  962. tid = HAL_RX_MPDU_INFO_TID_GET(
  963. &(mpdu_start->rx_mpdu_info_details));
  964. return tid;
  965. }
  966. /*
  967. * Get SW peer id from RX_MPDU_START
  968. */
  969. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  970. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  971. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  972. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  973. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  974. static inline uint32_t
  975. hal_rx_mpdu_start_sw_peer_id_get(uint8_t *buf)
  976. {
  977. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  978. struct rx_mpdu_start *mpdu_start =
  979. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  980. uint32_t sw_peer_id;
  981. sw_peer_id = HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  982. &(mpdu_start->rx_mpdu_info_details));
  983. return sw_peer_id;
  984. }
  985. #if defined(WCSS_VERSION) && \
  986. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  987. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  988. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  989. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  990. RX_MSDU_START_5_SGI_OFFSET)), \
  991. RX_MSDU_START_5_SGI_MASK, \
  992. RX_MSDU_START_5_SGI_LSB))
  993. #else
  994. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  995. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  996. RX_MSDU_START_6_SGI_OFFSET)), \
  997. RX_MSDU_START_6_SGI_MASK, \
  998. RX_MSDU_START_6_SGI_LSB))
  999. #endif
  1000. /**
  1001. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1002. * Interval from rx_msdu_start TLV
  1003. *
  1004. * @buf: pointer to the start of RX PKT TLV headers
  1005. * Return: uint32_t(sgi)
  1006. */
  1007. static inline uint32_t
  1008. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1009. {
  1010. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1011. struct rx_msdu_start *msdu_start =
  1012. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1013. uint32_t sgi;
  1014. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1015. return sgi;
  1016. }
  1017. #if defined(WCSS_VERSION) && \
  1018. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  1019. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  1020. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1021. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1022. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1023. RX_MSDU_START_5_RATE_MCS_MASK, \
  1024. RX_MSDU_START_5_RATE_MCS_LSB))
  1025. #else
  1026. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1027. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1028. RX_MSDU_START_6_RATE_MCS_OFFSET)), \
  1029. RX_MSDU_START_6_RATE_MCS_MASK, \
  1030. RX_MSDU_START_6_RATE_MCS_LSB))
  1031. #endif
  1032. /**
  1033. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1034. * from rx_msdu_start TLV
  1035. *
  1036. * @buf: pointer to the start of RX PKT TLV headers
  1037. * Return: uint32_t(rate_mcs)
  1038. */
  1039. static inline uint32_t
  1040. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1041. {
  1042. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1043. struct rx_msdu_start *msdu_start =
  1044. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1045. uint32_t rate_mcs;
  1046. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1047. return rate_mcs;
  1048. }
  1049. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1050. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1051. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1052. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1053. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1054. /*
  1055. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1056. * packet from rx_attention
  1057. *
  1058. * @buf: pointer to the start of RX PKT TLV header
  1059. * Return: uint32_t(decryt status)
  1060. */
  1061. static inline uint32_t
  1062. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1063. {
  1064. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1065. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1066. uint32_t is_decrypt = 0;
  1067. uint32_t decrypt_status;
  1068. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1069. if (!decrypt_status)
  1070. is_decrypt = 1;
  1071. return is_decrypt;
  1072. }
  1073. /*
  1074. * Get key index from RX_MSDU_END
  1075. */
  1076. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1077. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1078. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1079. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1080. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1081. /*
  1082. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1083. * from rx_msdu_end
  1084. *
  1085. * @buf: pointer to the start of RX PKT TLV header
  1086. * Return: uint32_t(key id)
  1087. */
  1088. static inline uint32_t
  1089. hal_rx_msdu_get_keyid(uint8_t *buf)
  1090. {
  1091. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1092. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1093. uint32_t keyid_octet;
  1094. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1095. return (keyid_octet >> 6) & 0x3;
  1096. }
  1097. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1098. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1099. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1100. RX_MSDU_START_5_USER_RSSI_MASK, \
  1101. RX_MSDU_START_5_USER_RSSI_LSB))
  1102. /*
  1103. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1104. * from rx_msdu_start
  1105. *
  1106. * @buf: pointer to the start of RX PKT TLV header
  1107. * Return: uint32_t(rssi)
  1108. */
  1109. static inline uint32_t
  1110. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1111. {
  1112. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1113. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1114. uint32_t rssi;
  1115. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1116. return rssi;
  1117. }
  1118. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1119. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1120. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1121. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1122. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1123. /*
  1124. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1125. * from rx_msdu_start
  1126. *
  1127. * @buf: pointer to the start of RX PKT TLV header
  1128. * Return: uint32_t(frequency)
  1129. */
  1130. static inline uint32_t
  1131. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1132. {
  1133. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1134. struct rx_msdu_start *msdu_start =
  1135. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1136. uint32_t freq;
  1137. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1138. return freq;
  1139. }
  1140. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1141. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1142. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1143. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1144. RX_MSDU_START_5_PKT_TYPE_LSB))
  1145. /*
  1146. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1147. * from rx_msdu_start
  1148. *
  1149. * @buf: pointer to the start of RX PKT TLV header
  1150. * Return: uint32_t(pkt type)
  1151. */
  1152. static inline uint32_t
  1153. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1154. {
  1155. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1156. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1157. uint32_t pkt_type;
  1158. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1159. return pkt_type;
  1160. }
  1161. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  1162. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1163. RX_MSDU_START_5_NSS_OFFSET)), \
  1164. RX_MSDU_START_5_NSS_MASK, \
  1165. RX_MSDU_START_5_NSS_LSB))
  1166. /*
  1167. * hal_rx_msdu_start_nss_get(): API to get the NSS
  1168. * Interval from rx_msdu_start
  1169. *
  1170. * @buf: pointer to the start of RX PKT TLV header
  1171. * Return: uint32_t(nss)
  1172. */
  1173. static inline uint32_t
  1174. hal_rx_msdu_start_nss_get(uint8_t *buf)
  1175. {
  1176. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1177. struct rx_msdu_start *msdu_start =
  1178. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1179. uint32_t nss;
  1180. nss = HAL_RX_MSDU_START_NSS_GET(msdu_start);
  1181. return nss;
  1182. }
  1183. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  1184. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1185. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  1186. RX_MPDU_INFO_2_TO_DS_MASK, \
  1187. RX_MPDU_INFO_2_TO_DS_LSB))
  1188. /*
  1189. * hal_rx_mpdu_get_tods(): API to get the tods info
  1190. * from rx_mpdu_start
  1191. *
  1192. * @buf: pointer to the start of RX PKT TLV header
  1193. * Return: uint32_t(to_ds)
  1194. */
  1195. static inline uint32_t
  1196. hal_rx_mpdu_get_to_ds(uint8_t *buf)
  1197. {
  1198. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1199. struct rx_mpdu_start *mpdu_start =
  1200. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1201. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1202. uint32_t to_ds;
  1203. to_ds = HAL_RX_MPDU_GET_TODS(mpdu_info);
  1204. return to_ds;
  1205. }
  1206. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  1207. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1208. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  1209. RX_MPDU_INFO_2_FR_DS_MASK, \
  1210. RX_MPDU_INFO_2_FR_DS_LSB))
  1211. /*
  1212. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1213. * from rx_mpdu_start
  1214. *
  1215. * @buf: pointer to the start of RX PKT TLV header
  1216. * Return: uint32_t(fr_ds)
  1217. */
  1218. static inline uint32_t
  1219. hal_rx_mpdu_get_fr_ds(uint8_t *buf)
  1220. {
  1221. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1222. struct rx_mpdu_start *mpdu_start =
  1223. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1224. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1225. uint32_t fr_ds;
  1226. fr_ds = HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  1227. return fr_ds;
  1228. }
  1229. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  1230. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1231. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  1232. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  1233. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  1234. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  1235. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1236. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  1237. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  1238. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  1239. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  1240. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1241. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  1242. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  1243. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  1244. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  1245. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1246. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  1247. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  1248. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  1249. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  1250. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1251. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  1252. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  1253. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  1254. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  1255. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1256. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  1257. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  1258. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  1259. /*
  1260. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1261. *
  1262. * @buf: pointer to the start of RX PKT TLV headera
  1263. * @mac_addr: pointer to mac address
  1264. * Return: sucess/failure
  1265. */
  1266. static inline
  1267. QDF_STATUS hal_rx_mpdu_get_addr1(uint8_t *buf, uint8_t *mac_addr)
  1268. {
  1269. struct __attribute__((__packed__)) hal_addr1 {
  1270. uint32_t ad1_31_0;
  1271. uint16_t ad1_47_32;
  1272. };
  1273. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1274. struct rx_mpdu_start *mpdu_start =
  1275. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1276. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1277. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  1278. uint32_t mac_addr_ad1_valid;
  1279. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  1280. if (mac_addr_ad1_valid) {
  1281. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  1282. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  1283. return QDF_STATUS_SUCCESS;
  1284. }
  1285. return QDF_STATUS_E_FAILURE;
  1286. }
  1287. /*
  1288. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1289. * in the packet
  1290. *
  1291. * @buf: pointer to the start of RX PKT TLV header
  1292. * @mac_addr: pointer to mac address
  1293. * Return: sucess/failure
  1294. */
  1295. static inline
  1296. QDF_STATUS hal_rx_mpdu_get_addr2(uint8_t *buf, uint8_t *mac_addr)
  1297. {
  1298. struct __attribute__((__packed__)) hal_addr2 {
  1299. uint16_t ad2_15_0;
  1300. uint32_t ad2_47_16;
  1301. };
  1302. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1303. struct rx_mpdu_start *mpdu_start =
  1304. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1305. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1306. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  1307. uint32_t mac_addr_ad2_valid;
  1308. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  1309. if (mac_addr_ad2_valid) {
  1310. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  1311. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  1312. return QDF_STATUS_SUCCESS;
  1313. }
  1314. return QDF_STATUS_E_FAILURE;
  1315. }
  1316. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  1317. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1318. RX_MSDU_END_13_DA_IDX_OFFSET)), \
  1319. RX_MSDU_END_13_DA_IDX_MASK, \
  1320. RX_MSDU_END_13_DA_IDX_LSB))
  1321. /**
  1322. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1323. * from rx_msdu_end TLV
  1324. *
  1325. * @ buf: pointer to the start of RX PKT TLV headers
  1326. * Return: da index
  1327. */
  1328. static inline uint16_t
  1329. hal_rx_msdu_end_da_idx_get(uint8_t *buf)
  1330. {
  1331. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1332. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1333. uint16_t da_idx;
  1334. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1335. return da_idx;
  1336. }
  1337. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  1338. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1339. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  1340. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  1341. RX_MSDU_END_5_DA_IS_VALID_LSB))
  1342. /**
  1343. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1344. * from rx_msdu_end TLV
  1345. *
  1346. * @ buf: pointer to the start of RX PKT TLV headers
  1347. * Return: da_is_valid
  1348. */
  1349. static inline uint8_t
  1350. hal_rx_msdu_end_da_is_valid_get(uint8_t *buf)
  1351. {
  1352. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1353. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1354. uint8_t da_is_valid;
  1355. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  1356. return da_is_valid;
  1357. }
  1358. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  1359. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1360. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  1361. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  1362. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  1363. /**
  1364. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1365. * from rx_msdu_end TLV
  1366. *
  1367. * @ buf: pointer to the start of RX PKT TLV headers
  1368. * Return: da_is_mcbc
  1369. */
  1370. static inline uint8_t
  1371. hal_rx_msdu_end_da_is_mcbc_get(uint8_t *buf)
  1372. {
  1373. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1374. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1375. uint8_t da_is_mcbc;
  1376. da_is_mcbc = HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  1377. return da_is_mcbc;
  1378. }
  1379. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  1380. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1381. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  1382. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  1383. RX_MSDU_END_5_FIRST_MSDU_LSB))
  1384. /**
  1385. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1386. * from rx_msdu_end TLV
  1387. *
  1388. * @ buf: pointer to the start of RX PKT TLV headers
  1389. * Return: first_msdu
  1390. */
  1391. static inline uint8_t
  1392. hal_rx_msdu_end_first_msdu_get(uint8_t *buf)
  1393. {
  1394. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1395. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1396. uint8_t first_msdu;
  1397. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  1398. return first_msdu;
  1399. }
  1400. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  1401. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1402. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  1403. RX_MSDU_END_5_LAST_MSDU_MASK, \
  1404. RX_MSDU_END_5_LAST_MSDU_LSB))
  1405. /**
  1406. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1407. * from rx_msdu_end TLV
  1408. *
  1409. * @ buf: pointer to the start of RX PKT TLV headers
  1410. * Return: last_msdu
  1411. */
  1412. static inline uint8_t
  1413. hal_rx_msdu_end_last_msdu_get(uint8_t *buf)
  1414. {
  1415. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1416. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1417. uint8_t last_msdu;
  1418. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  1419. return last_msdu;
  1420. }
  1421. /*******************************************************************************
  1422. * RX ERROR APIS
  1423. ******************************************************************************/
  1424. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1425. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1426. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1427. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1428. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1429. /**
  1430. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1431. * from rx_mpdu_end TLV
  1432. *
  1433. * @buf: pointer to the start of RX PKT TLV headers
  1434. * Return: uint32_t(decrypt_err)
  1435. */
  1436. static inline uint32_t
  1437. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1438. {
  1439. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1440. struct rx_mpdu_end *mpdu_end =
  1441. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1442. uint32_t decrypt_err;
  1443. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1444. return decrypt_err;
  1445. }
  1446. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1447. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1448. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1449. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1450. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1451. /**
  1452. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1453. * from rx_mpdu_end TLV
  1454. *
  1455. * @buf: pointer to the start of RX PKT TLV headers
  1456. * Return: uint32_t(mic_err)
  1457. */
  1458. static inline uint32_t
  1459. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1460. {
  1461. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1462. struct rx_mpdu_end *mpdu_end =
  1463. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1464. uint32_t mic_err;
  1465. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1466. return mic_err;
  1467. }
  1468. /*******************************************************************************
  1469. * RX REO ERROR APIS
  1470. ******************************************************************************/
  1471. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  1472. ((struct rx_msdu_details *) \
  1473. _OFFSET_TO_BYTE_PTR((link_desc),\
  1474. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  1475. #define HAL_RX_NUM_MSDU_DESC 6
  1476. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1477. /* TODO: rework the structure */
  1478. struct hal_rx_msdu_list {
  1479. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1480. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1481. };
  1482. struct hal_buf_info {
  1483. uint64_t paddr;
  1484. uint32_t sw_cookie;
  1485. };
  1486. /* This special cookie value will be used to indicate FW allocated buffers
  1487. * received through RXDMA2SW ring for RXDMA WARs */
  1488. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1489. /**
  1490. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1491. * from the MSDU link descriptor
  1492. *
  1493. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1494. * MSDU link descriptor (struct rx_msdu_link)
  1495. *
  1496. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1497. *
  1498. * @num_msdus: Number of MSDUs in the MPDU
  1499. *
  1500. * Return: void
  1501. */
  1502. static inline void hal_rx_msdu_list_get(void *msdu_link_desc,
  1503. struct hal_rx_msdu_list *msdu_list, uint16_t *num_msdus)
  1504. {
  1505. struct rx_msdu_details *msdu_details;
  1506. struct rx_msdu_desc_info *msdu_desc_info;
  1507. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1508. int i;
  1509. msdu_details = HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link);
  1510. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1511. "[%s][%d] msdu_link=%p msdu_details=%p\n",
  1512. __func__, __LINE__, msdu_link, msdu_details);
  1513. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1514. /* num_msdus received in mpdu descriptor may be incorrect
  1515. * sometimes due to HW issue. Check msdu buffer address also */
  1516. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1517. &msdu_details[i].buffer_addr_info_details) == 0) {
  1518. break;
  1519. }
  1520. msdu_desc_info = HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[i]);
  1521. msdu_list->msdu_info[i].msdu_flags =
  1522. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1523. msdu_list->msdu_info[i].msdu_len =
  1524. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1525. msdu_list->sw_cookie[i] =
  1526. HAL_RX_BUF_COOKIE_GET(
  1527. &msdu_details[i].buffer_addr_info_details);
  1528. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1529. "[%s][%d] i=%d sw_cookie=%d\n",
  1530. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1531. }
  1532. *num_msdus = i;
  1533. }
  1534. /**
  1535. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1536. * cookie from the REO destination ring element
  1537. *
  1538. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1539. * the current descriptor
  1540. * @ buf_info: structure to return the buffer information
  1541. * Return: void
  1542. */
  1543. static inline void hal_rx_reo_buf_paddr_get(void *rx_desc,
  1544. struct hal_buf_info *buf_info)
  1545. {
  1546. struct reo_destination_ring *reo_ring =
  1547. (struct reo_destination_ring *)rx_desc;
  1548. buf_info->paddr =
  1549. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1550. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1551. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1552. }
  1553. /**
  1554. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1555. *
  1556. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1557. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1558. * descriptor
  1559. */
  1560. enum hal_rx_reo_buf_type {
  1561. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1562. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1563. };
  1564. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1565. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1566. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1567. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1568. /**
  1569. * enum hal_reo_error_code: Error code describing the type of error detected
  1570. *
  1571. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1572. * REO_ENTRANCE ring is set to 0
  1573. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1574. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1575. * having been setup
  1576. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1577. * Retry bit set: duplicate frame
  1578. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1579. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1580. * received with 2K jump in SN
  1581. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1582. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1583. * with SN falling within the OOR window
  1584. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1585. * OOR window
  1586. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1587. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1588. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1589. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1590. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1591. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1592. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1593. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1594. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1595. * in the process of making updates to this descriptor
  1596. */
  1597. enum hal_reo_error_code {
  1598. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1599. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1600. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1601. HAL_REO_ERR_NON_BA_DUPLICATE,
  1602. HAL_REO_ERR_BA_DUPLICATE,
  1603. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1604. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1605. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1606. HAL_REO_ERR_BAR_FRAME_OOR,
  1607. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1608. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1609. HAL_REO_ERR_PN_CHECK_FAILED,
  1610. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1611. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1612. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1613. HAL_REO_ERR_MAX
  1614. };
  1615. /**
  1616. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1617. *
  1618. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1619. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1620. * overflow
  1621. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1622. * incomplete
  1623. * MPDU from the PHY
  1624. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1625. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1626. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1627. * @ HAL_RXDMA_ERR_UNECRYPTED : Received a frame that was expected to be
  1628. * encrypted but wasn’t
  1629. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1630. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1631. * the max allowed
  1632. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1633. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1634. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1635. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1636. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1637. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1638. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1639. */
  1640. enum hal_rxdma_error_code {
  1641. HAL_RXDMA_ERR_OVERFLOW = 0,
  1642. HAL_RXDMA_ERR_MPDU_LENGTH,
  1643. HAL_RXDMA_ERR_FCS,
  1644. HAL_RXDMA_ERR_DECRYPT,
  1645. HAL_RXDMA_ERR_TKIP_MIC,
  1646. HAL_RXDMA_ERR_UNENCRYPTED,
  1647. HAL_RXDMA_ERR_MSDU_LEN,
  1648. HAL_RXDMA_ERR_MSDU_LIMIT,
  1649. HAL_RXDMA_ERR_WIFI_PARSE,
  1650. HAL_RXDMA_ERR_AMSDU_PARSE,
  1651. HAL_RXDMA_ERR_SA_TIMEOUT,
  1652. HAL_RXDMA_ERR_DA_TIMEOUT,
  1653. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1654. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1655. HAL_RXDMA_ERR_WAR = 31,
  1656. HAL_RXDMA_ERR_MAX
  1657. };
  1658. /**
  1659. * HW BM action settings in WBM release ring
  1660. */
  1661. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1662. /**
  1663. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1664. * release of this buffer or descriptor
  1665. *
  1666. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1667. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1668. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1669. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1670. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1671. */
  1672. enum hal_rx_wbm_error_source {
  1673. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1674. HAL_RX_WBM_ERR_SRC_RXDMA,
  1675. HAL_RX_WBM_ERR_SRC_REO,
  1676. HAL_RX_WBM_ERR_SRC_FW,
  1677. HAL_RX_WBM_ERR_SRC_SW,
  1678. };
  1679. /**
  1680. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1681. * released
  1682. *
  1683. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1684. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1685. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1686. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1687. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1688. */
  1689. enum hal_rx_wbm_buf_type {
  1690. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1691. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1692. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1693. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1694. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1695. };
  1696. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1697. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1698. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1699. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1700. /**
  1701. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1702. * PN check failure
  1703. *
  1704. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1705. *
  1706. * Return: true: error caused by PN check, false: other error
  1707. */
  1708. static inline bool hal_rx_reo_is_pn_error(void *rx_desc)
  1709. {
  1710. struct reo_destination_ring *reo_desc =
  1711. (struct reo_destination_ring *)rx_desc;
  1712. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1713. HAL_REO_ERR_PN_CHECK_FAILED) |
  1714. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1715. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1716. true : false;
  1717. }
  1718. /**
  1719. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1720. * the sequence number
  1721. *
  1722. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1723. *
  1724. * Return: true: error caused by 2K jump, false: other error
  1725. */
  1726. static inline bool hal_rx_reo_is_2k_jump(void *rx_desc)
  1727. {
  1728. struct reo_destination_ring *reo_desc =
  1729. (struct reo_destination_ring *)rx_desc;
  1730. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1731. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1732. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1733. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1734. true : false;
  1735. }
  1736. /**
  1737. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1738. *
  1739. * @ soc : HAL version of the SOC pointer
  1740. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1741. * @ buf_addr_info : void pointer to the buffer_addr_info
  1742. *
  1743. * Return: void
  1744. */
  1745. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1746. static inline void hal_rx_msdu_link_desc_set(struct hal_soc *soc,
  1747. void *src_srng_desc, void *buf_addr_info)
  1748. {
  1749. struct wbm_release_ring *wbm_rel_srng =
  1750. (struct wbm_release_ring *)src_srng_desc;
  1751. /* Structure copy !!! */
  1752. wbm_rel_srng->released_buff_or_desc_addr_info =
  1753. *((struct buffer_addr_info *)buf_addr_info);
  1754. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1755. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1756. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1757. HAL_BM_ACTION_PUT_IN_IDLE_LIST);
  1758. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1759. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1760. }
  1761. /*
  1762. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1763. * REO entrance ring
  1764. *
  1765. * @ soc: HAL version of the SOC pointer
  1766. * @ pa: Physical address of the MSDU Link Descriptor
  1767. * @ cookie: SW cookie to get to the virtual address
  1768. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  1769. * to the error enabled REO queue
  1770. *
  1771. * Return: void
  1772. */
  1773. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  1774. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  1775. {
  1776. /* TODO */
  1777. }
  1778. /**
  1779. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  1780. * BUFFER_ADDR_INFO, give the RX descriptor
  1781. * (Assumption -- BUFFER_ADDR_INFO is the
  1782. * first field in the descriptor structure)
  1783. */
  1784. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) ((void *)(ring_desc))
  1785. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1786. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1787. /**
  1788. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  1789. * from the BUFFER_ADDR_INFO structure
  1790. * given a REO destination ring descriptor.
  1791. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  1792. *
  1793. * Return: uint8_t (value of the return_buffer_manager)
  1794. */
  1795. static inline
  1796. uint8_t hal_rx_ret_buf_manager_get(void *ring_desc)
  1797. {
  1798. /*
  1799. * The following macro takes buf_addr_info as argument,
  1800. * but since buf_addr_info is the first field in ring_desc
  1801. * Hence the following call is OK
  1802. */
  1803. return HAL_RX_BUF_RBM_GET(ring_desc);
  1804. }
  1805. /*******************************************************************************
  1806. * RX WBM ERROR APIS
  1807. ******************************************************************************/
  1808. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1809. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  1810. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  1811. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  1812. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1813. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  1814. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  1815. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  1816. /**
  1817. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  1818. * the frame to this release ring
  1819. *
  1820. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  1821. * frame to this queue
  1822. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  1823. * received routing instructions. No error within REO was detected
  1824. */
  1825. enum hal_rx_wbm_reo_push_reason {
  1826. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  1827. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  1828. };
  1829. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1830. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  1831. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  1832. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  1833. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1834. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  1835. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  1836. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  1837. /**
  1838. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  1839. * this release ring
  1840. *
  1841. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  1842. * this frame to this queue
  1843. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  1844. * per received routing instructions. No error within RXDMA was detected
  1845. */
  1846. enum hal_rx_wbm_rxdma_push_reason {
  1847. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  1848. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  1849. };
  1850. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  1851. (((*(((uint32_t *) wbm_desc) + \
  1852. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  1853. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  1854. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  1855. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  1856. (((*(((uint32_t *) wbm_desc) + \
  1857. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  1858. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  1859. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  1860. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  1861. (((*(((uint32_t *) wbm_desc) + \
  1862. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  1863. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  1864. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  1865. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  1866. (((*(((uint32_t *) wbm_desc) + \
  1867. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  1868. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  1869. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  1870. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  1871. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  1872. wbm_desc)->released_buff_or_desc_addr_info)
  1873. /**
  1874. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  1875. * humman readable format.
  1876. * @ rx_attn: pointer the rx_attention TLV in pkt.
  1877. * @ dbg_level: log level.
  1878. *
  1879. * Return: void
  1880. */
  1881. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  1882. uint8_t dbg_level)
  1883. {
  1884. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1885. "\n--------------------\n"
  1886. "rx_attention tlv \n"
  1887. "\n--------------------\n"
  1888. "rxpcu_mpdu_filter_in_category : %d\n"
  1889. "sw_frame_group_id : %d\n"
  1890. "reserved_0 : %d\n"
  1891. "phy_ppdu_id : %d\n"
  1892. "first_mpdu : %d\n"
  1893. "reserved_1a : %d\n"
  1894. "mcast_bcast : %d\n"
  1895. "ast_index_not_found : %d\n"
  1896. "ast_index_timeout : %d\n"
  1897. "power_mgmt : %d\n"
  1898. "non_qos : %d\n"
  1899. "null_data : %d\n"
  1900. "mgmt_type : %d\n"
  1901. "ctrl_type : %d\n"
  1902. "more_data : %d\n"
  1903. "eosp : %d\n"
  1904. "a_msdu_error : %d\n"
  1905. "fragment_flag : %d\n"
  1906. "order : %d\n"
  1907. "cce_match : %d\n"
  1908. "overflow_err : %d\n"
  1909. "msdu_length_err : %d\n"
  1910. "tcp_udp_chksum_fail : %d\n"
  1911. "ip_chksum_fail : %d\n"
  1912. "sa_idx_invalid : %d\n"
  1913. "da_idx_invalid : %d\n"
  1914. "reserved_1b : %d\n"
  1915. "rx_in_tx_decrypt_byp : %d\n"
  1916. "encrypt_required : %d\n"
  1917. "directed : %d\n"
  1918. "buffer_fragment : %d\n"
  1919. "mpdu_length_err : %d\n"
  1920. "tkip_mic_err : %d\n"
  1921. "decrypt_err : %d\n"
  1922. "unencrypted_frame_err : %d\n"
  1923. "fcs_err : %d\n"
  1924. "flow_idx_timeout : %d\n"
  1925. "flow_idx_invalid : %d\n"
  1926. "wifi_parser_error : %d\n"
  1927. "amsdu_parser_error : %d\n"
  1928. "sa_idx_timeout : %d\n"
  1929. "da_idx_timeout : %d\n"
  1930. "msdu_limit_error : %d\n"
  1931. "da_is_valid : %d\n"
  1932. "da_is_mcbc : %d\n"
  1933. "sa_is_valid : %d\n"
  1934. "decrypt_status_code : %d\n"
  1935. "rx_bitmap_not_updated : %d\n"
  1936. "reserved_2 : %d\n"
  1937. "msdu_done : %d\n",
  1938. rx_attn->rxpcu_mpdu_filter_in_category,
  1939. rx_attn->sw_frame_group_id,
  1940. rx_attn->reserved_0,
  1941. rx_attn->phy_ppdu_id,
  1942. rx_attn->first_mpdu,
  1943. rx_attn->reserved_1a,
  1944. rx_attn->mcast_bcast,
  1945. rx_attn->ast_index_not_found,
  1946. rx_attn->ast_index_timeout,
  1947. rx_attn->power_mgmt,
  1948. rx_attn->non_qos,
  1949. rx_attn->null_data,
  1950. rx_attn->mgmt_type,
  1951. rx_attn->ctrl_type,
  1952. rx_attn->more_data,
  1953. rx_attn->eosp,
  1954. rx_attn->a_msdu_error,
  1955. rx_attn->fragment_flag,
  1956. rx_attn->order,
  1957. rx_attn->cce_match,
  1958. rx_attn->overflow_err,
  1959. rx_attn->msdu_length_err,
  1960. rx_attn->tcp_udp_chksum_fail,
  1961. rx_attn->ip_chksum_fail,
  1962. rx_attn->sa_idx_invalid,
  1963. rx_attn->da_idx_invalid,
  1964. rx_attn->reserved_1b,
  1965. rx_attn->rx_in_tx_decrypt_byp,
  1966. rx_attn->encrypt_required,
  1967. rx_attn->directed,
  1968. rx_attn->buffer_fragment,
  1969. rx_attn->mpdu_length_err,
  1970. rx_attn->tkip_mic_err,
  1971. rx_attn->decrypt_err,
  1972. rx_attn->unencrypted_frame_err,
  1973. rx_attn->fcs_err,
  1974. rx_attn->flow_idx_timeout,
  1975. rx_attn->flow_idx_invalid,
  1976. rx_attn->wifi_parser_error,
  1977. rx_attn->amsdu_parser_error,
  1978. rx_attn->sa_idx_timeout,
  1979. rx_attn->da_idx_timeout,
  1980. rx_attn->msdu_limit_error,
  1981. rx_attn->da_is_valid,
  1982. rx_attn->da_is_mcbc,
  1983. rx_attn->sa_is_valid,
  1984. rx_attn->decrypt_status_code,
  1985. rx_attn->rx_bitmap_not_updated,
  1986. rx_attn->reserved_2,
  1987. rx_attn->msdu_done);
  1988. }
  1989. /**
  1990. * hal_rx_dump_mpdu_start_tlv: dump RX mpdu_start TLV in structured
  1991. * human readable format.
  1992. * @ mpdu_start: pointer the rx_attention TLV in pkt.
  1993. * @ dbg_level: log level.
  1994. *
  1995. * Return: void
  1996. */
  1997. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  1998. uint8_t dbg_level)
  1999. {
  2000. struct rx_mpdu_info *mpdu_info =
  2001. (struct rx_mpdu_info *) &mpdu_start->rx_mpdu_info_details;
  2002. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2003. "\n--------------------\n"
  2004. "rx_mpdu_start tlv \n"
  2005. "--------------------\n"
  2006. "rxpcu_mpdu_filter_in_category: %d\n"
  2007. "sw_frame_group_id: %d\n"
  2008. "ndp_frame: %d\n"
  2009. "phy_err: %d\n"
  2010. "phy_err_during_mpdu_header: %d\n"
  2011. "protocol_version_err: %d\n"
  2012. "ast_based_lookup_valid: %d\n"
  2013. "phy_ppdu_id: %d\n"
  2014. "ast_index: %d\n"
  2015. "sw_peer_id: %d\n"
  2016. "mpdu_frame_control_valid: %d\n"
  2017. "mpdu_duration_valid: %d\n"
  2018. "mac_addr_ad1_valid: %d\n"
  2019. "mac_addr_ad2_valid: %d\n"
  2020. "mac_addr_ad3_valid: %d\n"
  2021. "mac_addr_ad4_valid: %d\n"
  2022. "mpdu_sequence_control_valid: %d\n"
  2023. "mpdu_qos_control_valid: %d\n"
  2024. "mpdu_ht_control_valid: %d\n"
  2025. "frame_encryption_info_valid: %d\n"
  2026. "fr_ds: %d\n"
  2027. "to_ds: %d\n"
  2028. "encrypted: %d\n"
  2029. "mpdu_retry: %d\n"
  2030. "mpdu_sequence_number: %d\n"
  2031. "epd_en: %d\n"
  2032. "all_frames_shall_be_encrypted: %d\n"
  2033. "encrypt_type: %d\n"
  2034. "mesh_sta: %d\n"
  2035. "bssid_hit: %d\n"
  2036. "bssid_number: %d\n"
  2037. "tid: %d\n"
  2038. "pn_31_0: %d\n"
  2039. "pn_63_32: %d\n"
  2040. "pn_95_64: %d\n"
  2041. "pn_127_96: %d\n"
  2042. "peer_meta_data: %d\n"
  2043. "rxpt_classify_info.reo_destination_indication: %d\n"
  2044. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %d\n"
  2045. "rx_reo_queue_desc_addr_31_0: %d\n"
  2046. "rx_reo_queue_desc_addr_39_32: %d\n"
  2047. "receive_queue_number: %d\n"
  2048. "pre_delim_err_warning: %d\n"
  2049. "first_delim_err: %d\n"
  2050. "key_id_octet: %d\n"
  2051. "new_peer_entry: %d\n"
  2052. "decrypt_needed: %d\n"
  2053. "decap_type: %d\n"
  2054. "rx_insert_vlan_c_tag_padding: %d\n"
  2055. "rx_insert_vlan_s_tag_padding: %d\n"
  2056. "strip_vlan_c_tag_decap: %d\n"
  2057. "strip_vlan_s_tag_decap: %d\n"
  2058. "pre_delim_count: %d\n"
  2059. "ampdu_flag: %d\n"
  2060. "bar_frame: %d\n"
  2061. "mpdu_length: %d\n"
  2062. "first_mpdu: %d\n"
  2063. "mcast_bcast: %d\n"
  2064. "ast_index_not_found: %d\n"
  2065. "ast_index_timeout: %d\n"
  2066. "power_mgmt: %d\n"
  2067. "non_qos: %d\n"
  2068. "null_data: %d\n"
  2069. "mgmt_type: %d\n"
  2070. "ctrl_type: %d\n"
  2071. "more_data: %d\n"
  2072. "eosp: %d\n"
  2073. "fragment_flag: %d\n"
  2074. "order: %d\n"
  2075. "u_apsd_trigger: %d\n"
  2076. "encrypt_required: %d\n"
  2077. "directed: %d\n"
  2078. "mpdu_frame_control_field: %d\n"
  2079. "mpdu_duration_field: %d\n"
  2080. "mac_addr_ad1_31_0: %d\n"
  2081. "mac_addr_ad1_47_32: %d\n"
  2082. "mac_addr_ad2_15_0: %d\n"
  2083. "mac_addr_ad2_47_16: %d\n"
  2084. "mac_addr_ad3_31_0: %d\n"
  2085. "mac_addr_ad3_47_32: %d\n"
  2086. "mpdu_sequence_control_field: %d\n"
  2087. "mac_addr_ad4_31_0: %d\n"
  2088. "mac_addr_ad4_47_32: %d\n"
  2089. "mpdu_qos_control_field: %d\n"
  2090. "mpdu_ht_control_field: %d\n",
  2091. mpdu_info->rxpcu_mpdu_filter_in_category,
  2092. mpdu_info->sw_frame_group_id,
  2093. mpdu_info->ndp_frame,
  2094. mpdu_info->phy_err,
  2095. mpdu_info->phy_err_during_mpdu_header,
  2096. mpdu_info->protocol_version_err,
  2097. mpdu_info->ast_based_lookup_valid,
  2098. mpdu_info->phy_ppdu_id,
  2099. mpdu_info->ast_index,
  2100. mpdu_info->sw_peer_id,
  2101. mpdu_info->mpdu_frame_control_valid,
  2102. mpdu_info->mpdu_duration_valid,
  2103. mpdu_info->mac_addr_ad1_valid,
  2104. mpdu_info->mac_addr_ad2_valid,
  2105. mpdu_info->mac_addr_ad3_valid,
  2106. mpdu_info->mac_addr_ad4_valid,
  2107. mpdu_info->mpdu_sequence_control_valid,
  2108. mpdu_info->mpdu_qos_control_valid,
  2109. mpdu_info->mpdu_ht_control_valid,
  2110. mpdu_info->frame_encryption_info_valid,
  2111. mpdu_info->fr_ds,
  2112. mpdu_info->to_ds,
  2113. mpdu_info->encrypted,
  2114. mpdu_info->mpdu_retry,
  2115. mpdu_info->mpdu_sequence_number,
  2116. mpdu_info->epd_en,
  2117. mpdu_info->all_frames_shall_be_encrypted,
  2118. mpdu_info->encrypt_type,
  2119. mpdu_info->mesh_sta,
  2120. mpdu_info->bssid_hit,
  2121. mpdu_info->bssid_number,
  2122. mpdu_info->tid,
  2123. mpdu_info->pn_31_0,
  2124. mpdu_info->pn_63_32,
  2125. mpdu_info->pn_95_64,
  2126. mpdu_info->pn_127_96,
  2127. mpdu_info->peer_meta_data,
  2128. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  2129. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  2130. mpdu_info->rx_reo_queue_desc_addr_31_0,
  2131. mpdu_info->rx_reo_queue_desc_addr_39_32,
  2132. mpdu_info->receive_queue_number,
  2133. mpdu_info->pre_delim_err_warning,
  2134. mpdu_info->first_delim_err,
  2135. mpdu_info->key_id_octet,
  2136. mpdu_info->new_peer_entry,
  2137. mpdu_info->decrypt_needed,
  2138. mpdu_info->decap_type,
  2139. mpdu_info->rx_insert_vlan_c_tag_padding,
  2140. mpdu_info->rx_insert_vlan_s_tag_padding,
  2141. mpdu_info->strip_vlan_c_tag_decap,
  2142. mpdu_info->strip_vlan_s_tag_decap,
  2143. mpdu_info->pre_delim_count,
  2144. mpdu_info->ampdu_flag,
  2145. mpdu_info->bar_frame,
  2146. mpdu_info->mpdu_length,
  2147. mpdu_info->first_mpdu,
  2148. mpdu_info->mcast_bcast,
  2149. mpdu_info->ast_index_not_found,
  2150. mpdu_info->ast_index_timeout,
  2151. mpdu_info->power_mgmt,
  2152. mpdu_info->non_qos,
  2153. mpdu_info->null_data,
  2154. mpdu_info->mgmt_type,
  2155. mpdu_info->ctrl_type,
  2156. mpdu_info->more_data,
  2157. mpdu_info->eosp,
  2158. mpdu_info->fragment_flag,
  2159. mpdu_info->order,
  2160. mpdu_info->u_apsd_trigger,
  2161. mpdu_info->encrypt_required,
  2162. mpdu_info->directed,
  2163. mpdu_info->mpdu_frame_control_field,
  2164. mpdu_info->mpdu_duration_field,
  2165. mpdu_info->mac_addr_ad1_31_0,
  2166. mpdu_info->mac_addr_ad1_47_32,
  2167. mpdu_info->mac_addr_ad2_15_0,
  2168. mpdu_info->mac_addr_ad2_47_16,
  2169. mpdu_info->mac_addr_ad3_31_0,
  2170. mpdu_info->mac_addr_ad3_47_32,
  2171. mpdu_info->mpdu_sequence_control_field,
  2172. mpdu_info->mac_addr_ad4_31_0,
  2173. mpdu_info->mac_addr_ad4_47_32,
  2174. mpdu_info->mpdu_qos_control_field,
  2175. mpdu_info->mpdu_ht_control_field);
  2176. }
  2177. /**
  2178. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2179. * human readable format.
  2180. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2181. * @ dbg_level: log level.
  2182. *
  2183. * Return: void
  2184. */
  2185. static void hal_rx_dump_msdu_start_tlv(struct rx_msdu_start *msdu_start,
  2186. uint8_t dbg_level)
  2187. {
  2188. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2189. "\n--------------------\n"
  2190. "rx_msdu_start tlv \n"
  2191. "--------------------\n"
  2192. "rxpcu_mpdu_filter_in_category: %d\n"
  2193. "sw_frame_group_id: %d\n"
  2194. "phy_ppdu_id: %d\n"
  2195. "msdu_length: %d\n"
  2196. "ipsec_esp: %d\n"
  2197. "l3_offset: %d\n"
  2198. "ipsec_ah: %d\n"
  2199. "l4_offset: %d\n"
  2200. "msdu_number: %d\n"
  2201. "decap_format: %d\n"
  2202. "ipv4_proto: %d\n"
  2203. "ipv6_proto: %d\n"
  2204. "tcp_proto: %d\n"
  2205. "udp_proto: %d\n"
  2206. "ip_frag: %d\n"
  2207. "tcp_only_ack: %d\n"
  2208. "da_is_bcast_mcast: %d\n"
  2209. "toeplitz_hash: %d\n"
  2210. "ip4_protocol_ip6_next_header: %d\n"
  2211. "toeplitz_hash_2_or_4: %d\n"
  2212. "flow_id_toeplitz: %d\n"
  2213. "user_rssi: %d\n"
  2214. "pkt_type: %d\n"
  2215. "stbc: %d\n"
  2216. "sgi: %d\n"
  2217. "rate_mcs: %d\n"
  2218. "receive_bandwidth: %d\n"
  2219. "reception_type: %d\n"
  2220. "nss: %d\n"
  2221. "ppdu_start_timestamp: %d\n"
  2222. "sw_phy_meta_data: %d\n",
  2223. msdu_start->rxpcu_mpdu_filter_in_category,
  2224. msdu_start->sw_frame_group_id,
  2225. msdu_start->phy_ppdu_id,
  2226. msdu_start->msdu_length,
  2227. msdu_start->ipsec_esp,
  2228. msdu_start->l3_offset,
  2229. msdu_start->ipsec_ah,
  2230. msdu_start->l4_offset,
  2231. msdu_start->msdu_number,
  2232. msdu_start->decap_format,
  2233. msdu_start->ipv4_proto,
  2234. msdu_start->ipv6_proto,
  2235. msdu_start->tcp_proto,
  2236. msdu_start->udp_proto,
  2237. msdu_start->ip_frag,
  2238. msdu_start->tcp_only_ack,
  2239. msdu_start->da_is_bcast_mcast,
  2240. msdu_start->toeplitz_hash,
  2241. msdu_start->ip4_protocol_ip6_next_header,
  2242. msdu_start->toeplitz_hash_2_or_4,
  2243. msdu_start->flow_id_toeplitz,
  2244. msdu_start->user_rssi,
  2245. msdu_start->pkt_type,
  2246. msdu_start->stbc,
  2247. msdu_start->sgi,
  2248. msdu_start->rate_mcs,
  2249. msdu_start->receive_bandwidth,
  2250. msdu_start->reception_type,
  2251. msdu_start->nss,
  2252. msdu_start->ppdu_start_timestamp,
  2253. msdu_start->sw_phy_meta_data);
  2254. }
  2255. /**
  2256. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2257. * human readable format.
  2258. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2259. * @ dbg_level: log level.
  2260. *
  2261. * Return: void
  2262. */
  2263. static inline void hal_rx_dump_msdu_end_tlv(struct rx_msdu_end *msdu_end,
  2264. uint8_t dbg_level)
  2265. {
  2266. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2267. "\n--------------------\n"
  2268. "rx_msdu_end tlv \n"
  2269. "--------------------\n"
  2270. "rxpcu_mpdu_filter_in_category: %d\n"
  2271. "sw_frame_group_id: %d\n"
  2272. "phy_ppdu_id: %d\n"
  2273. "ip_hdr_chksum: %d\n"
  2274. "tcp_udp_chksum: %d\n"
  2275. "key_id_octet: %d\n"
  2276. "cce_super_rule: %d\n"
  2277. "cce_classify_not_done_truncat: %d\n"
  2278. "cce_classify_not_done_cce_dis: %d\n"
  2279. "ext_wapi_pn_63_48: %d\n"
  2280. "ext_wapi_pn_95_64: %d\n"
  2281. "ext_wapi_pn_127_96: %d\n"
  2282. "reported_mpdu_length: %d\n"
  2283. "first_msdu: %d\n"
  2284. "last_msdu: %d\n"
  2285. "sa_idx_timeout: %d\n"
  2286. "da_idx_timeout: %d\n"
  2287. "msdu_limit_error: %d\n"
  2288. "flow_idx_timeout: %d\n"
  2289. "flow_idx_invalid: %d\n"
  2290. "wifi_parser_error: %d\n"
  2291. "amsdu_parser_error: %d\n"
  2292. "sa_is_valid: %d\n"
  2293. "da_is_valid: %d\n"
  2294. "da_is_mcbc: %d\n"
  2295. "l3_header_padding: %d\n"
  2296. "ipv6_options_crc: %d\n"
  2297. "tcp_seq_number: %d\n"
  2298. "tcp_ack_number: %d\n"
  2299. "tcp_flag: %d\n"
  2300. "lro_eligible: %d\n"
  2301. "window_size: %d\n"
  2302. "da_offset: %d\n"
  2303. "sa_offset: %d\n"
  2304. "da_offset_valid: %d\n"
  2305. "sa_offset_valid: %d\n"
  2306. "rule_indication_31_0: %d\n"
  2307. "rule_indication_63_32: %d\n"
  2308. "sa_idx: %d\n"
  2309. "da_idx: %d\n"
  2310. "msdu_drop: %d\n"
  2311. "reo_destination_indication: %d\n"
  2312. "flow_idx: %d\n"
  2313. "fse_metadata: %d\n"
  2314. "cce_metadata: %d\n"
  2315. "sa_sw_peer_id: %d\n",
  2316. msdu_end->rxpcu_mpdu_filter_in_category,
  2317. msdu_end->sw_frame_group_id,
  2318. msdu_end->phy_ppdu_id,
  2319. msdu_end->ip_hdr_chksum,
  2320. msdu_end->tcp_udp_chksum,
  2321. msdu_end->key_id_octet,
  2322. msdu_end->cce_super_rule,
  2323. msdu_end->cce_classify_not_done_truncate,
  2324. msdu_end->cce_classify_not_done_cce_dis,
  2325. msdu_end->ext_wapi_pn_63_48,
  2326. msdu_end->ext_wapi_pn_95_64,
  2327. msdu_end->ext_wapi_pn_127_96,
  2328. msdu_end->reported_mpdu_length,
  2329. msdu_end->first_msdu,
  2330. msdu_end->last_msdu,
  2331. msdu_end->sa_idx_timeout,
  2332. msdu_end->da_idx_timeout,
  2333. msdu_end->msdu_limit_error,
  2334. msdu_end->flow_idx_timeout,
  2335. msdu_end->flow_idx_invalid,
  2336. msdu_end->wifi_parser_error,
  2337. msdu_end->amsdu_parser_error,
  2338. msdu_end->sa_is_valid,
  2339. msdu_end->da_is_valid,
  2340. msdu_end->da_is_mcbc,
  2341. msdu_end->l3_header_padding,
  2342. msdu_end->ipv6_options_crc,
  2343. msdu_end->tcp_seq_number,
  2344. msdu_end->tcp_ack_number,
  2345. msdu_end->tcp_flag,
  2346. msdu_end->lro_eligible,
  2347. msdu_end->window_size,
  2348. msdu_end->da_offset,
  2349. msdu_end->sa_offset,
  2350. msdu_end->da_offset_valid,
  2351. msdu_end->sa_offset_valid,
  2352. msdu_end->rule_indication_31_0,
  2353. msdu_end->rule_indication_63_32,
  2354. msdu_end->sa_idx,
  2355. msdu_end->da_idx,
  2356. msdu_end->msdu_drop,
  2357. msdu_end->reo_destination_indication,
  2358. msdu_end->flow_idx,
  2359. msdu_end->fse_metadata,
  2360. msdu_end->cce_metadata,
  2361. msdu_end->sa_sw_peer_id);
  2362. }
  2363. /**
  2364. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2365. * human readable format.
  2366. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2367. * @ dbg_level: log level.
  2368. *
  2369. * Return: void
  2370. */
  2371. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2372. uint8_t dbg_level)
  2373. {
  2374. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2375. "\n--------------------\n"
  2376. "rx_mpdu_end tlv \n"
  2377. "--------------------\n"
  2378. "rxpcu_mpdu_filter_in_category: %d\n"
  2379. "sw_frame_group_id: %d\n"
  2380. "phy_ppdu_id: %d\n"
  2381. "unsup_ktype_short_frame: %d\n"
  2382. "rx_in_tx_decrypt_byp: %d\n"
  2383. "overflow_err: %d\n"
  2384. "mpdu_length_err: %d\n"
  2385. "tkip_mic_err: %d\n"
  2386. "decrypt_err: %d\n"
  2387. "unencrypted_frame_err: %d\n"
  2388. "pn_fields_contain_valid_info: %d\n"
  2389. "fcs_err: %d\n"
  2390. "msdu_length_err: %d\n"
  2391. "rxdma0_destination_ring: %d\n"
  2392. "rxdma1_destination_ring: %d\n"
  2393. "decrypt_status_code: %d\n"
  2394. "rx_bitmap_not_updated: %d\n",
  2395. mpdu_end->rxpcu_mpdu_filter_in_category,
  2396. mpdu_end->sw_frame_group_id,
  2397. mpdu_end->phy_ppdu_id,
  2398. mpdu_end->unsup_ktype_short_frame,
  2399. mpdu_end->rx_in_tx_decrypt_byp,
  2400. mpdu_end->overflow_err,
  2401. mpdu_end->mpdu_length_err,
  2402. mpdu_end->tkip_mic_err,
  2403. mpdu_end->decrypt_err,
  2404. mpdu_end->unencrypted_frame_err,
  2405. mpdu_end->pn_fields_contain_valid_info,
  2406. mpdu_end->fcs_err,
  2407. mpdu_end->msdu_length_err,
  2408. mpdu_end->rxdma0_destination_ring,
  2409. mpdu_end->rxdma1_destination_ring,
  2410. mpdu_end->decrypt_status_code,
  2411. mpdu_end->rx_bitmap_not_updated);
  2412. }
  2413. /**
  2414. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2415. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2416. * @ dbg_level: log level.
  2417. *
  2418. * Return: void
  2419. */
  2420. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_hdr_tlv *pkt_hdr_tlv,
  2421. uint8_t dbg_level)
  2422. {
  2423. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  2424. "\n---------------\n"
  2425. "rx_pkt_hdr_tlv \n"
  2426. "---------------\n"
  2427. "phy_ppdu_id %d \n",
  2428. pkt_hdr_tlv->phy_ppdu_id);
  2429. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, dbg_level,
  2430. pkt_hdr_tlv->rx_pkt_hdr, 128);
  2431. }
  2432. /**
  2433. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2434. * RX TLVs
  2435. * @ buf: pointer the pkt buffer.
  2436. * @ dbg_level: log level.
  2437. *
  2438. * Return: void
  2439. */
  2440. static inline void hal_rx_dump_pkt_tlvs(uint8_t *buf, uint8_t dbg_level)
  2441. {
  2442. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *) buf;
  2443. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2444. struct rx_mpdu_start *mpdu_start =
  2445. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2446. struct rx_msdu_start *msdu_start =
  2447. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2448. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2449. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2450. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2451. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2452. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2453. hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2454. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2455. hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2456. hal_rx_dump_pkt_hdr_tlv(pkt_hdr_tlv, dbg_level);
  2457. }
  2458. /**
  2459. * hal_srng_ring_id_get: API to retreive ring id from hal ring
  2460. * structure
  2461. * @hal_ring: pointer to hal_srng structure
  2462. *
  2463. * Return: ring_id
  2464. */
  2465. static inline uint8_t hal_srng_ring_id_get(void *hal_ring)
  2466. {
  2467. return ((struct hal_srng *)hal_ring)->ring_id;
  2468. }
  2469. /* Rx MSDU link pointer info */
  2470. struct hal_rx_msdu_link_ptr_info {
  2471. struct rx_msdu_link msdu_link;
  2472. struct hal_buf_info msdu_link_buf_info;
  2473. };
  2474. /**
  2475. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2476. *
  2477. * @nbuf: Pointer to data buffer field
  2478. * Returns: pointer to rx_pkt_tlvs
  2479. */
  2480. static inline
  2481. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2482. {
  2483. return (struct rx_pkt_tlvs *)rx_buf_start;
  2484. }
  2485. /**
  2486. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2487. *
  2488. * @pkt_tlvs: Pointer to pkt_tlvs
  2489. * Returns: pointer to rx_mpdu_info structure
  2490. */
  2491. static inline
  2492. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2493. {
  2494. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2495. }
  2496. /**
  2497. * hal_rx_get_rx_sequence(): Function to retrieve rx sequence number
  2498. *
  2499. * @nbuf: Network buffer
  2500. * Returns: rx sequence number
  2501. */
  2502. #define DOT11_SEQ_FRAG_MASK 0x000f
  2503. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2504. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  2505. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2506. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  2507. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  2508. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  2509. static inline
  2510. uint16_t hal_rx_get_rx_sequence(uint8_t *buf)
  2511. {
  2512. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2513. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2514. uint16_t seq_number = 0;
  2515. seq_number =
  2516. HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) >> 4;
  2517. /* Skip first 4-bits for fragment number */
  2518. return seq_number;
  2519. }
  2520. /**
  2521. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2522. *
  2523. * @nbuf: Network buffer
  2524. * Returns: rx fragment number
  2525. */
  2526. static inline
  2527. uint8_t hal_rx_get_rx_fragment_number(uint8_t *buf)
  2528. {
  2529. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2530. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2531. uint8_t frag_number = 0;
  2532. frag_number = HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  2533. DOT11_SEQ_FRAG_MASK;
  2534. /* Return first 4 bits as fragment number */
  2535. return frag_number;
  2536. }
  2537. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2538. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2539. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2540. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2541. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2542. /**
  2543. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2544. *
  2545. * @nbuf: Network buffer
  2546. * Returns: rx more fragment bit
  2547. */
  2548. static inline
  2549. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2550. {
  2551. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2552. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2553. uint16_t frame_ctrl = 0;
  2554. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2555. DOT11_FC1_MORE_FRAG_OFFSET;
  2556. /* more fragment bit if at offset bit 4 */
  2557. return frame_ctrl;
  2558. }
  2559. /**
  2560. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2561. *
  2562. * @nbuf: Network buffer
  2563. * Returns: rx more fragment bit
  2564. *
  2565. */
  2566. static inline
  2567. uint8_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2568. {
  2569. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2570. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2571. uint16_t frame_ctrl = 0;
  2572. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2573. return frame_ctrl;
  2574. }
  2575. /*
  2576. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2577. *
  2578. * @nbuf: Network buffer
  2579. * Returns: flag to indicate whether the nbuf has MC/BC address
  2580. */
  2581. static inline
  2582. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2583. {
  2584. uint8 *buf = qdf_nbuf_data(nbuf);
  2585. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2586. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2587. return rx_attn->mcast_bcast;
  2588. }
  2589. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  2590. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2591. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  2592. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  2593. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  2594. /*
  2595. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2596. *
  2597. * @nbuf: Network buffer
  2598. * Returns: value of sequence control valid field
  2599. */
  2600. static inline
  2601. uint8_t hal_rx_get_mpdu_sequence_control_valid(uint8_t *buf)
  2602. {
  2603. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2604. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2605. uint8_t seq_ctrl_valid = 0;
  2606. seq_ctrl_valid =
  2607. HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  2608. return seq_ctrl_valid;
  2609. }
  2610. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  2611. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2612. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  2613. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  2614. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  2615. /*
  2616. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2617. *
  2618. * @nbuf: Network buffer
  2619. * Returns: value of frame control valid field
  2620. */
  2621. static inline
  2622. uint8_t hal_rx_get_mpdu_frame_control_valid(uint8_t *buf)
  2623. {
  2624. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2625. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2626. uint8_t frm_ctrl_valid = 0;
  2627. frm_ctrl_valid =
  2628. HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  2629. return frm_ctrl_valid;
  2630. }
  2631. /*
  2632. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2633. *
  2634. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2635. * Returns: None
  2636. */
  2637. static inline
  2638. void hal_rx_clear_mpdu_desc_info(
  2639. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2640. {
  2641. qdf_mem_zero(rx_mpdu_desc_info,
  2642. sizeof(*rx_mpdu_desc_info));
  2643. }
  2644. /*
  2645. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2646. *
  2647. * @msdu_link_ptr: HAL view of msdu link ptr
  2648. * @size: number of msdu link pointers
  2649. * Returns: None
  2650. */
  2651. static inline
  2652. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2653. int size)
  2654. {
  2655. qdf_mem_zero(msdu_link_ptr,
  2656. (sizeof(*msdu_link_ptr) * size));
  2657. }
  2658. /*
  2659. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2660. * @msdu_link_ptr: msdu link pointer
  2661. * @mpdu_desc_info: mpdu descriptor info
  2662. *
  2663. * Build a list of msdus using msdu link pointer. If the
  2664. * number of msdus are more, chain them together
  2665. *
  2666. * Returns: Number of processed msdus
  2667. */
  2668. static inline
  2669. int hal_rx_chain_msdu_links(qdf_nbuf_t msdu,
  2670. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2671. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2672. {
  2673. int j;
  2674. struct rx_msdu_link *msdu_link_ptr =
  2675. &msdu_link_ptr_info->msdu_link;
  2676. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2677. struct rx_msdu_details *msdu_details =
  2678. HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link_ptr);
  2679. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2680. struct rx_msdu_desc_info *msdu_desc_info;
  2681. uint8_t fragno, more_frag;
  2682. uint8_t *rx_desc_info;
  2683. struct hal_rx_msdu_list msdu_list;
  2684. for (j = 0; j < num_msdus; j++) {
  2685. msdu_desc_info =
  2686. HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[j]);
  2687. msdu_list.msdu_info[j].msdu_flags =
  2688. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2689. msdu_list.msdu_info[j].msdu_len =
  2690. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2691. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2692. &msdu_details[j].buffer_addr_info_details);
  2693. }
  2694. /* Chain msdu links together */
  2695. if (prev_msdu_link_ptr) {
  2696. /* 31-0 bits of the physical address */
  2697. prev_msdu_link_ptr->
  2698. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2699. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2700. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2701. /* 39-32 bits of the physical address */
  2702. prev_msdu_link_ptr->
  2703. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2704. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2705. >> 32) &&
  2706. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2707. prev_msdu_link_ptr->
  2708. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2709. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2710. }
  2711. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2712. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2713. /* mark first and last MSDUs */
  2714. rx_desc_info = qdf_nbuf_data(msdu);
  2715. fragno = hal_rx_get_rx_fragment_number(rx_desc_info);
  2716. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2717. /* TODO: create skb->fragslist[] */
  2718. if (more_frag == 0) {
  2719. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2720. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2721. } else if (fragno == 1) {
  2722. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2723. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2724. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2725. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2726. }
  2727. num_msdus++;
  2728. /* Number of MSDUs per mpdu descriptor is updated */
  2729. mpdu_desc_info->msdu_count += num_msdus;
  2730. } else {
  2731. num_msdus = 0;
  2732. prev_msdu_link_ptr = msdu_link_ptr;
  2733. }
  2734. return num_msdus;
  2735. }
  2736. /*
  2737. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2738. *
  2739. * @ring_desc: HAL view of ring descriptor
  2740. * @mpdu_des_info: saved mpdu desc info
  2741. * @msdu_link_ptr: saved msdu link ptr
  2742. *
  2743. * API used explicitely for rx defrag to update ring desc with
  2744. * mpdu desc info and msdu link ptr before reinjecting the
  2745. * packet back to REO
  2746. *
  2747. * Returns: None
  2748. */
  2749. static inline
  2750. void hal_rx_defrag_update_src_ring_desc(void *ring_desc,
  2751. void *saved_mpdu_desc_info,
  2752. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2753. {
  2754. struct reo_entrance_ring *reo_ent_ring;
  2755. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2756. struct hal_buf_info buf_info;
  2757. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2758. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2759. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2760. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2761. sizeof(*reo_ring_mpdu_desc_info));
  2762. /*
  2763. * TODO: Check for additional fields that need configuration in
  2764. * reo_ring_mpdu_desc_info
  2765. */
  2766. /* Update msdu_link_ptr in the reo entrance ring */
  2767. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2768. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2769. buf_info.sw_cookie =
  2770. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2771. }
  2772. /*
  2773. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2774. *
  2775. * @msdu_link_desc_va: msdu link descriptor handle
  2776. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2777. *
  2778. * API used to save msdu link information along with physical
  2779. * address. The API also copues the sw cookie.
  2780. *
  2781. * Returns: None
  2782. */
  2783. static inline
  2784. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2785. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2786. struct hal_buf_info *hbi)
  2787. {
  2788. struct rx_msdu_link *msdu_link_ptr =
  2789. (struct rx_msdu_link *)msdu_link_desc_va;
  2790. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2791. sizeof(struct rx_msdu_link));
  2792. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2793. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2794. }
  2795. /*
  2796. * hal_rx_get_desc_len(): Returns rx descriptor length
  2797. *
  2798. * Returns the size of rx_pkt_tlvs which follows the
  2799. * data in the nbuf
  2800. *
  2801. * Returns: Length of rx descriptor
  2802. */
  2803. static inline
  2804. uint16_t hal_rx_get_desc_len(void)
  2805. {
  2806. return sizeof(struct rx_pkt_tlvs);
  2807. }
  2808. /*
  2809. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2810. * reo_entrance_ring descriptor
  2811. *
  2812. * @reo_ent_desc: reo_entrance_ring descriptor
  2813. * Returns: value of rxdma_push_reason
  2814. */
  2815. static inline
  2816. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(void *reo_ent_desc)
  2817. {
  2818. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2819. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2820. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2821. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2822. }
  2823. /*
  2824. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2825. * reo_entrance_ring descriptor
  2826. *
  2827. * @reo_ent_desc: reo_entrance_ring descriptor
  2828. * Returns: value of rxdma_error_code
  2829. */
  2830. static inline
  2831. uint8_t hal_rx_reo_ent_rxdma_error_code_get(void *reo_ent_desc)
  2832. {
  2833. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2834. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2835. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2836. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2837. }
  2838. #endif /* _HAL_RX_H */