dp_rx.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "dp_types.h"
  19. #include "dp_rx.h"
  20. #include "dp_peer.h"
  21. #include "hal_rx.h"
  22. #include "hal_api.h"
  23. #include "qdf_nbuf.h"
  24. #include <ieee80211.h>
  25. #ifdef MESH_MODE_SUPPORT
  26. #include "if_meta_hdr.h"
  27. #endif
  28. #include "dp_internal.h"
  29. #include "dp_rx_mon.h"
  30. #ifdef RX_DESC_DEBUG_CHECK
  31. static inline void dp_rx_desc_prep(struct dp_rx_desc *rx_desc, qdf_nbuf_t nbuf)
  32. {
  33. rx_desc->magic = DP_RX_DESC_MAGIC;
  34. rx_desc->nbuf = nbuf;
  35. }
  36. #else
  37. static inline void dp_rx_desc_prep(struct dp_rx_desc *rx_desc, qdf_nbuf_t nbuf)
  38. {
  39. rx_desc->nbuf = nbuf;
  40. }
  41. #endif
  42. /*
  43. * dp_rx_buffers_replenish() - replenish rxdma ring with rx nbufs
  44. * called during dp rx initialization
  45. * and at the end of dp_rx_process.
  46. *
  47. * @soc: core txrx main context
  48. * @mac_id: mac_id which is one of 3 mac_ids
  49. * @dp_rxdma_srng: dp rxdma circular ring
  50. * @rx_desc_pool: Poiter to free Rx descriptor pool
  51. * @num_req_buffers: number of buffer to be replenished
  52. * @desc_list: list of descs if called from dp_rx_process
  53. * or NULL during dp rx initialization or out of buffer
  54. * interrupt.
  55. * @tail: tail of descs list
  56. * @owner: who owns the nbuf (host, NSS etc...)
  57. * Return: return success or failure
  58. */
  59. QDF_STATUS dp_rx_buffers_replenish(struct dp_soc *dp_soc, uint32_t mac_id,
  60. struct dp_srng *dp_rxdma_srng,
  61. struct rx_desc_pool *rx_desc_pool,
  62. uint32_t num_req_buffers,
  63. union dp_rx_desc_list_elem_t **desc_list,
  64. union dp_rx_desc_list_elem_t **tail,
  65. uint8_t owner)
  66. {
  67. uint32_t num_alloc_desc;
  68. uint16_t num_desc_to_free = 0;
  69. struct dp_pdev *dp_pdev = dp_soc->pdev_list[mac_id];
  70. uint32_t num_entries_avail;
  71. uint32_t count;
  72. int sync_hw_ptr = 1;
  73. qdf_dma_addr_t paddr;
  74. qdf_nbuf_t rx_netbuf;
  75. void *rxdma_ring_entry;
  76. union dp_rx_desc_list_elem_t *next;
  77. QDF_STATUS ret;
  78. void *rxdma_srng;
  79. rxdma_srng = dp_rxdma_srng->hal_srng;
  80. if (!rxdma_srng) {
  81. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  82. "rxdma srng not initialized");
  83. DP_STATS_INC(dp_pdev, replenish.rxdma_err, num_req_buffers);
  84. return QDF_STATUS_E_FAILURE;
  85. }
  86. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  87. "requested %d buffers for replenish", num_req_buffers);
  88. /*
  89. * if desc_list is NULL, allocate the descs from freelist
  90. */
  91. if (!(*desc_list)) {
  92. num_alloc_desc = dp_rx_get_free_desc_list(dp_soc, mac_id,
  93. rx_desc_pool,
  94. num_req_buffers,
  95. desc_list,
  96. tail);
  97. if (!num_alloc_desc) {
  98. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  99. "no free rx_descs in freelist");
  100. DP_STATS_INC(dp_pdev, err.desc_alloc_fail,
  101. num_req_buffers);
  102. return QDF_STATUS_E_NOMEM;
  103. }
  104. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  105. "%d rx desc allocated", num_alloc_desc);
  106. num_req_buffers = num_alloc_desc;
  107. }
  108. hal_srng_access_start(dp_soc->hal_soc, rxdma_srng);
  109. num_entries_avail = hal_srng_src_num_avail(dp_soc->hal_soc,
  110. rxdma_srng,
  111. sync_hw_ptr);
  112. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  113. "no of availble entries in rxdma ring: %d",
  114. num_entries_avail);
  115. if (num_entries_avail < num_req_buffers) {
  116. num_desc_to_free = num_req_buffers - num_entries_avail;
  117. num_req_buffers = num_entries_avail;
  118. }
  119. count = 0;
  120. while (count < num_req_buffers) {
  121. rx_netbuf = qdf_nbuf_alloc(dp_pdev->osif_pdev,
  122. RX_BUFFER_SIZE,
  123. RX_BUFFER_RESERVATION,
  124. RX_BUFFER_ALIGNMENT,
  125. FALSE);
  126. if (rx_netbuf == NULL) {
  127. DP_STATS_INC(dp_pdev, replenish.nbuf_alloc_fail, 1);
  128. continue;
  129. }
  130. ret = qdf_nbuf_map_single(dp_soc->osdev, rx_netbuf,
  131. QDF_DMA_BIDIRECTIONAL);
  132. if (ret == QDF_STATUS_E_FAILURE) {
  133. DP_STATS_INC(dp_pdev, replenish.map_err, 1);
  134. continue;
  135. }
  136. paddr = qdf_nbuf_get_frag_paddr(rx_netbuf, 0);
  137. /*
  138. * check if the physical address of nbuf->data is
  139. * less then 0x50000000 then free the nbuf and try
  140. * allocating new nbuf. We can try for 100 times.
  141. * this is a temp WAR till we fix it properly.
  142. */
  143. ret = check_x86_paddr(dp_soc, &rx_netbuf, &paddr, dp_pdev);
  144. if (ret == QDF_STATUS_E_FAILURE) {
  145. DP_STATS_INC(dp_pdev, replenish.x86_fail, 1);
  146. break;
  147. }
  148. count++;
  149. rxdma_ring_entry = hal_srng_src_get_next(dp_soc->hal_soc,
  150. rxdma_srng);
  151. next = (*desc_list)->next;
  152. dp_rx_desc_prep(&((*desc_list)->rx_desc), rx_netbuf);
  153. (*desc_list)->rx_desc.in_use = 1;
  154. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  155. "rx_netbuf=%p, buf=%p, paddr=0x%llx, cookie=%d\n",
  156. rx_netbuf, qdf_nbuf_data(rx_netbuf),
  157. (unsigned long long)paddr, (*desc_list)->rx_desc.cookie);
  158. hal_rxdma_buff_addr_info_set(rxdma_ring_entry, paddr,
  159. (*desc_list)->rx_desc.cookie,
  160. owner);
  161. *desc_list = next;
  162. }
  163. hal_srng_access_end(dp_soc->hal_soc, rxdma_srng);
  164. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  165. "successfully replenished %d buffers", num_req_buffers);
  166. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  167. "%d rx desc added back to free list", num_desc_to_free);
  168. DP_STATS_INC(dp_pdev, buf_freelist, num_desc_to_free);
  169. DP_STATS_INC_PKT(dp_pdev, replenish.pkts, num_req_buffers,
  170. (RX_BUFFER_SIZE * num_req_buffers));
  171. /*
  172. * add any available free desc back to the free list
  173. */
  174. if (*desc_list)
  175. dp_rx_add_desc_list_to_free_list(dp_soc, desc_list, tail,
  176. mac_id, rx_desc_pool);
  177. return QDF_STATUS_SUCCESS;
  178. }
  179. /*
  180. * dp_rx_deliver_raw() - process RAW mode pkts and hand over the
  181. * pkts to RAW mode simulation to
  182. * decapsulate the pkt.
  183. *
  184. * @vdev: vdev on which RAW mode is enabled
  185. * @nbuf_list: list of RAW pkts to process
  186. * @peer: peer object from which the pkt is rx
  187. *
  188. * Return: void
  189. */
  190. void
  191. dp_rx_deliver_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf_list,
  192. struct dp_peer *peer)
  193. {
  194. qdf_nbuf_t deliver_list_head = NULL;
  195. qdf_nbuf_t deliver_list_tail = NULL;
  196. qdf_nbuf_t nbuf;
  197. nbuf = nbuf_list;
  198. while (nbuf) {
  199. qdf_nbuf_t next = qdf_nbuf_next(nbuf);
  200. DP_RX_LIST_APPEND(deliver_list_head, deliver_list_tail, nbuf);
  201. DP_STATS_INC(vdev->pdev, rx_raw_pkts, 1);
  202. /*
  203. * reset the chfrag_start and chfrag_end bits in nbuf cb
  204. * as this is a non-amsdu pkt and RAW mode simulation expects
  205. * these bit s to be 0 for non-amsdu pkt.
  206. */
  207. if (qdf_nbuf_is_chfrag_start(nbuf) &&
  208. qdf_nbuf_is_chfrag_end(nbuf)) {
  209. qdf_nbuf_set_chfrag_start(nbuf, 0);
  210. qdf_nbuf_set_chfrag_end(nbuf, 0);
  211. }
  212. nbuf = next;
  213. }
  214. vdev->osif_rsim_rx_decap(vdev->osif_vdev, &deliver_list_head,
  215. &deliver_list_tail, (struct cdp_peer*) peer);
  216. vdev->osif_rx(vdev->osif_vdev, deliver_list_head);
  217. }
  218. #ifdef DP_LFR
  219. /*
  220. * In case of LFR, data of a new peer might be sent up
  221. * even before peer is added.
  222. */
  223. static inline struct dp_vdev *
  224. dp_get_vdev_from_peer(struct dp_soc *soc,
  225. uint16_t peer_id,
  226. struct dp_peer *peer,
  227. struct hal_rx_mpdu_desc_info mpdu_desc_info)
  228. {
  229. struct dp_vdev *vdev;
  230. uint8_t vdev_id;
  231. if (unlikely(!peer)) {
  232. if (peer_id != HTT_INVALID_PEER) {
  233. vdev_id = DP_PEER_METADATA_ID_GET(
  234. mpdu_desc_info.peer_meta_data);
  235. QDF_TRACE(QDF_MODULE_ID_DP,
  236. QDF_TRACE_LEVEL_ERROR,
  237. FL("PeerID %d not found use vdevID %d"),
  238. peer_id, vdev_id);
  239. vdev = dp_get_vdev_from_soc_vdev_id_wifi3(soc,
  240. vdev_id);
  241. } else {
  242. QDF_TRACE(QDF_MODULE_ID_DP,
  243. QDF_TRACE_LEVEL_ERROR,
  244. FL("Invalid PeerID %d"),
  245. peer_id);
  246. return NULL;
  247. }
  248. } else {
  249. vdev = peer->vdev;
  250. }
  251. return vdev;
  252. }
  253. /*
  254. * In case of LFR, this is an empty inline function
  255. */
  256. static inline void dp_rx_peer_validity_check(struct dp_peer *peer)
  257. {
  258. }
  259. #else
  260. static inline struct dp_vdev *
  261. dp_get_vdev_from_peer(struct dp_soc *soc,
  262. uint16_t peer_id,
  263. struct dp_peer *peer,
  264. struct hal_rx_mpdu_desc_info mpdu_desc_info)
  265. {
  266. if (unlikely(!peer)) {
  267. QDF_TRACE(QDF_MODULE_ID_DP,
  268. QDF_TRACE_LEVEL_ERROR,
  269. FL("Peer not found for peerID %d"),
  270. peer_id);
  271. return NULL;
  272. } else {
  273. return peer->vdev;
  274. }
  275. }
  276. /*
  277. * Assert if PEER is NULL
  278. */
  279. static inline void dp_rx_peer_validity_check(struct dp_peer *peer)
  280. {
  281. qdf_assert_always(peer);
  282. }
  283. #endif
  284. /**
  285. * dp_rx_intrabss_fwd() - Implements the Intra-BSS forwarding logic
  286. *
  287. * @soc: core txrx main context
  288. * @sa_peer : source peer entry
  289. * @rx_tlv_hdr : start address of rx tlvs
  290. * @nbuf : nbuf that has to be intrabss forwarded
  291. *
  292. * Return: bool: true if it is forwarded else false
  293. */
  294. static bool
  295. dp_rx_intrabss_fwd(struct dp_soc *soc,
  296. struct dp_peer *sa_peer,
  297. uint8_t *rx_tlv_hdr,
  298. qdf_nbuf_t nbuf)
  299. {
  300. uint16_t da_idx;
  301. uint16_t len;
  302. struct dp_peer *da_peer;
  303. struct dp_ast_entry *ast_entry;
  304. qdf_nbuf_t nbuf_copy;
  305. /* check if the destination peer is available in peer table
  306. * and also check if the source peer and destination peer
  307. * belong to the same vap and destination peer is not bss peer.
  308. */
  309. if ((hal_rx_msdu_end_da_is_valid_get(rx_tlv_hdr) &&
  310. !hal_rx_msdu_end_da_is_mcbc_get(rx_tlv_hdr))) {
  311. da_idx = hal_rx_msdu_end_da_idx_get(rx_tlv_hdr);
  312. ast_entry = soc->ast_table[da_idx];
  313. if (!ast_entry)
  314. return false;
  315. da_peer = ast_entry->peer;
  316. if (!da_peer)
  317. return false;
  318. if (da_peer->vdev == sa_peer->vdev && !da_peer->bss_peer) {
  319. memset(nbuf->cb, 0x0, sizeof(nbuf->cb));
  320. len = qdf_nbuf_len(nbuf);
  321. if (!dp_tx_send(sa_peer->vdev, nbuf)) {
  322. DP_STATS_INC_PKT(sa_peer, rx.intra_bss.pkts,
  323. 1, len);
  324. return true;
  325. } else {
  326. DP_STATS_INC_PKT(sa_peer, rx.intra_bss.fail, 1,
  327. len);
  328. return false;
  329. }
  330. }
  331. }
  332. /* if it is a broadcast pkt (eg: ARP) and it is not its own
  333. * source, then clone the pkt and send the cloned pkt for
  334. * intra BSS forwarding and original pkt up the network stack
  335. * Note: how do we handle multicast pkts. do we forward
  336. * all multicast pkts as is or let a higher layer module
  337. * like igmpsnoop decide whether to forward or not with
  338. * Mcast enhancement.
  339. */
  340. else if (qdf_unlikely((hal_rx_msdu_end_da_is_mcbc_get(rx_tlv_hdr) &&
  341. !sa_peer->bss_peer))) {
  342. nbuf_copy = qdf_nbuf_copy(nbuf);
  343. if (!nbuf_copy)
  344. return false;
  345. memset(nbuf_copy->cb, 0x0, sizeof(nbuf_copy->cb));
  346. len = qdf_nbuf_len(nbuf_copy);
  347. if (dp_tx_send(sa_peer->vdev, nbuf_copy)) {
  348. DP_STATS_INC_PKT(sa_peer, rx.intra_bss.fail, 1, len);
  349. qdf_nbuf_free(nbuf_copy);
  350. } else
  351. DP_STATS_INC_PKT(sa_peer, rx.intra_bss.pkts, 1, len);
  352. }
  353. /* return false as we have to still send the original pkt
  354. * up the stack
  355. */
  356. return false;
  357. }
  358. #ifdef MESH_MODE_SUPPORT
  359. /**
  360. * dp_rx_fill_mesh_stats() - Fills the mesh per packet receive stats
  361. *
  362. * @vdev: DP Virtual device handle
  363. * @nbuf: Buffer pointer
  364. * @rx_tlv_hdr: start of rx tlv header
  365. *
  366. * This function allocated memory for mesh receive stats and fill the
  367. * required stats. Stores the memory address in skb cb.
  368. *
  369. * Return: void
  370. */
  371. static
  372. void dp_rx_fill_mesh_stats(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  373. uint8_t *rx_tlv_hdr)
  374. {
  375. struct mesh_recv_hdr_s *rx_info = NULL;
  376. uint32_t pkt_type;
  377. uint32_t nss;
  378. uint32_t rate_mcs;
  379. uint32_t bw;
  380. /* fill recv mesh stats */
  381. rx_info = qdf_mem_malloc(sizeof(struct mesh_recv_hdr_s));
  382. /* upper layers are resposible to free this memory */
  383. if (rx_info == NULL) {
  384. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  385. "Memory allocation failed for mesh rx stats");
  386. DP_STATS_INC(vdev->pdev, mesh_mem_alloc, 1);
  387. return;
  388. }
  389. rx_info->rs_flags = MESH_RXHDR_VER1;
  390. if (qdf_nbuf_is_chfrag_start(nbuf))
  391. rx_info->rs_flags |= MESH_RX_FIRST_MSDU;
  392. if (qdf_nbuf_is_chfrag_end(nbuf))
  393. rx_info->rs_flags |= MESH_RX_LAST_MSDU;
  394. if (hal_rx_attn_msdu_get_is_decrypted(rx_tlv_hdr)) {
  395. rx_info->rs_flags |= MESH_RX_DECRYPTED;
  396. rx_info->rs_keyix = hal_rx_msdu_get_keyid(rx_tlv_hdr);
  397. }
  398. rx_info->rs_rssi = hal_rx_msdu_start_get_rssi(rx_tlv_hdr);
  399. rx_info->rs_channel = hal_rx_msdu_start_get_freq(rx_tlv_hdr);
  400. pkt_type = hal_rx_msdu_start_get_pkt_type(rx_tlv_hdr);
  401. rate_mcs = hal_rx_msdu_start_rate_mcs_get(rx_tlv_hdr);
  402. bw = hal_rx_msdu_start_bw_get(rx_tlv_hdr);
  403. nss = hal_rx_msdu_start_nss_get(rx_tlv_hdr);
  404. rx_info->rs_ratephy1 = rate_mcs | (nss << 0x8) | (pkt_type << 16) |
  405. (bw << 24);
  406. qdf_nbuf_set_fctx_type(nbuf, (void *)rx_info, CB_FTYPE_MESH_RX_INFO);
  407. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  408. FL("Mesh rx stats: flags %x, rssi %x, chn %x, rate %x, kix %x"),
  409. rx_info->rs_flags,
  410. rx_info->rs_rssi,
  411. rx_info->rs_channel,
  412. rx_info->rs_ratephy1,
  413. rx_info->rs_keyix);
  414. }
  415. /**
  416. * dp_rx_fill_mesh_stats() - Filters mesh unwanted packets
  417. *
  418. * @vdev: DP Virtual device handle
  419. * @nbuf: Buffer pointer
  420. * @rx_tlv_hdr: start of rx tlv header
  421. *
  422. * This checks if the received packet is matching any filter out
  423. * catogery and and drop the packet if it matches.
  424. *
  425. * Return: status(0 indicates drop, 1 indicate to no drop)
  426. */
  427. static inline
  428. QDF_STATUS dp_rx_filter_mesh_packets(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  429. uint8_t *rx_tlv_hdr)
  430. {
  431. union dp_align_mac_addr mac_addr;
  432. if (qdf_unlikely(vdev->mesh_rx_filter)) {
  433. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_FROMDS)
  434. if (hal_rx_mpdu_get_fr_ds(rx_tlv_hdr))
  435. return QDF_STATUS_SUCCESS;
  436. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_TODS)
  437. if (hal_rx_mpdu_get_to_ds(rx_tlv_hdr))
  438. return QDF_STATUS_SUCCESS;
  439. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_NODS)
  440. if (!hal_rx_mpdu_get_fr_ds(rx_tlv_hdr)
  441. && !hal_rx_mpdu_get_to_ds(rx_tlv_hdr))
  442. return QDF_STATUS_SUCCESS;
  443. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_RA) {
  444. if (hal_rx_mpdu_get_addr1(rx_tlv_hdr,
  445. &mac_addr.raw[0]))
  446. return QDF_STATUS_E_FAILURE;
  447. if (!qdf_mem_cmp(&mac_addr.raw[0],
  448. &vdev->mac_addr.raw[0],
  449. DP_MAC_ADDR_LEN))
  450. return QDF_STATUS_SUCCESS;
  451. }
  452. if (vdev->mesh_rx_filter & MESH_FILTER_OUT_TA) {
  453. if (hal_rx_mpdu_get_addr2(rx_tlv_hdr,
  454. &mac_addr.raw[0]))
  455. return QDF_STATUS_E_FAILURE;
  456. if (!qdf_mem_cmp(&mac_addr.raw[0],
  457. &vdev->mac_addr.raw[0],
  458. DP_MAC_ADDR_LEN))
  459. return QDF_STATUS_SUCCESS;
  460. }
  461. }
  462. return QDF_STATUS_E_FAILURE;
  463. }
  464. #else
  465. static
  466. void dp_rx_fill_mesh_stats(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  467. uint8_t *rx_tlv_hdr)
  468. {
  469. }
  470. static inline
  471. QDF_STATUS dp_rx_filter_mesh_packets(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  472. uint8_t *rx_tlv_hdr)
  473. {
  474. return QDF_STATUS_E_FAILURE;
  475. }
  476. #endif
  477. #ifdef CONFIG_WIN
  478. /**
  479. * dp_rx_nac_filter(): Function to perform filtering of non-associated
  480. * clients
  481. * @pdev: DP pdev handle
  482. * @rx_pkt_hdr: Rx packet Header
  483. *
  484. * return: dp_vdev*
  485. */
  486. static
  487. struct dp_vdev *dp_rx_nac_filter(struct dp_pdev *pdev,
  488. uint8_t *rx_pkt_hdr)
  489. {
  490. struct ieee80211_frame *wh;
  491. struct dp_neighbour_peer *peer = NULL;
  492. wh = (struct ieee80211_frame *)rx_pkt_hdr;
  493. if ((wh->i_fc[1] & IEEE80211_FC1_DIR_MASK) != IEEE80211_FC1_DIR_TODS)
  494. return NULL;
  495. qdf_spin_lock_bh(&pdev->neighbour_peer_mutex);
  496. TAILQ_FOREACH(peer, &pdev->neighbour_peers_list,
  497. neighbour_peer_list_elem) {
  498. if (qdf_mem_cmp(&peer->neighbour_peers_macaddr.raw[0],
  499. wh->i_addr2, DP_MAC_ADDR_LEN) == 0) {
  500. QDF_TRACE(
  501. QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  502. FL("NAC configuration matched for mac-%2x:%2x:%2x:%2x:%2x:%2x"),
  503. peer->neighbour_peers_macaddr.raw[0],
  504. peer->neighbour_peers_macaddr.raw[1],
  505. peer->neighbour_peers_macaddr.raw[2],
  506. peer->neighbour_peers_macaddr.raw[3],
  507. peer->neighbour_peers_macaddr.raw[4],
  508. peer->neighbour_peers_macaddr.raw[5]);
  509. qdf_spin_unlock_bh(&pdev->neighbour_peer_mutex);
  510. return pdev->monitor_vdev;
  511. }
  512. }
  513. qdf_spin_unlock_bh(&pdev->neighbour_peer_mutex);
  514. return NULL;
  515. }
  516. /**
  517. * dp_rx_process_invalid_peer(): Function to pass invalid peer list to umac
  518. * @soc: DP SOC handle
  519. * @mpdu: mpdu for which peer is invalid
  520. *
  521. * return: integer type
  522. */
  523. uint8_t dp_rx_process_invalid_peer(struct dp_soc *soc, qdf_nbuf_t mpdu)
  524. {
  525. struct dp_invalid_peer_msg msg;
  526. struct dp_vdev *vdev = NULL;
  527. struct dp_pdev *pdev = NULL;
  528. struct ieee80211_frame *wh;
  529. uint8_t i;
  530. uint8_t *rx_pkt_hdr;
  531. rx_pkt_hdr = hal_rx_pkt_hdr_get(qdf_nbuf_data(mpdu));
  532. wh = (struct ieee80211_frame *)rx_pkt_hdr;
  533. if (!DP_FRAME_IS_DATA(wh)) {
  534. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  535. "NAWDS valid only for data frames");
  536. return 1;
  537. }
  538. if (qdf_nbuf_len(mpdu) < sizeof(struct ieee80211_frame)) {
  539. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  540. "Invalid nbuf length");
  541. return 1;
  542. }
  543. for (i = 0; i < MAX_PDEV_CNT; i++) {
  544. pdev = soc->pdev_list[i];
  545. if (!pdev) {
  546. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  547. "PDEV not found");
  548. continue;
  549. }
  550. if (pdev->filter_neighbour_peers) {
  551. /* Next Hop scenario not yet handle */
  552. vdev = dp_rx_nac_filter(pdev, rx_pkt_hdr);
  553. if (vdev) {
  554. dp_rx_mon_deliver(soc, i,
  555. soc->invalid_peer_head_msdu,
  556. soc->invalid_peer_tail_msdu);
  557. return 0;
  558. }
  559. }
  560. TAILQ_FOREACH(vdev, &pdev->vdev_list, vdev_list_elem) {
  561. if (qdf_mem_cmp(wh->i_addr1, vdev->mac_addr.raw,
  562. DP_MAC_ADDR_LEN) == 0) {
  563. goto out;
  564. }
  565. }
  566. }
  567. if (!vdev) {
  568. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  569. "VDEV not found");
  570. return 1;
  571. }
  572. out:
  573. msg.wh = wh;
  574. qdf_nbuf_pull_head(mpdu, RX_PKT_TLVS_LEN);
  575. msg.nbuf = mpdu;
  576. msg.vdev_id = vdev->vdev_id;
  577. if (pdev->soc->cdp_soc.ol_ops->rx_invalid_peer)
  578. return pdev->soc->cdp_soc.ol_ops->rx_invalid_peer(
  579. pdev->osif_pdev, &msg);
  580. return 0;
  581. }
  582. #else
  583. uint8_t dp_rx_process_invalid_peer(struct dp_soc *soc, qdf_nbuf_t mpdu)
  584. {
  585. return 0;
  586. }
  587. #endif
  588. #if defined(FEATURE_LRO)
  589. static void dp_rx_print_lro_info(uint8_t *rx_tlv)
  590. {
  591. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  592. FL("----------------------RX DESC LRO----------------------\n"));
  593. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  594. FL("lro_eligible 0x%x"), HAL_RX_TLV_GET_LRO_ELIGIBLE(rx_tlv));
  595. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  596. FL("pure_ack 0x%x"), HAL_RX_TLV_GET_TCP_PURE_ACK(rx_tlv));
  597. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  598. FL("chksum 0x%x"), HAL_RX_TLV_GET_TCP_CHKSUM(rx_tlv));
  599. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  600. FL("TCP seq num 0x%x"), HAL_RX_TLV_GET_TCP_SEQ(rx_tlv));
  601. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  602. FL("TCP ack num 0x%x"), HAL_RX_TLV_GET_TCP_ACK(rx_tlv));
  603. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  604. FL("TCP window 0x%x"), HAL_RX_TLV_GET_TCP_WIN(rx_tlv));
  605. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  606. FL("TCP protocol 0x%x"), HAL_RX_TLV_GET_TCP_PROTO(rx_tlv));
  607. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  608. FL("TCP offset 0x%x"), HAL_RX_TLV_GET_TCP_OFFSET(rx_tlv));
  609. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  610. FL("toeplitz 0x%x"), HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(rx_tlv));
  611. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  612. FL("---------------------------------------------------------\n"));
  613. }
  614. /**
  615. * dp_rx_lro() - LRO related processing
  616. * @rx_tlv: TLV data extracted from the rx packet
  617. * @peer: destination peer of the msdu
  618. * @msdu: network buffer
  619. * @ctx: LRO context
  620. *
  621. * This function performs the LRO related processing of the msdu
  622. *
  623. * Return: true: LRO enabled false: LRO is not enabled
  624. */
  625. static void dp_rx_lro(uint8_t *rx_tlv, struct dp_peer *peer,
  626. qdf_nbuf_t msdu, qdf_lro_ctx_t ctx)
  627. {
  628. if (!peer || !peer->vdev || !peer->vdev->lro_enable) {
  629. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_INFO,
  630. FL("no peer, no vdev or LRO disabled"));
  631. QDF_NBUF_CB_RX_LRO_ELIGIBLE(msdu) = 0;
  632. return;
  633. }
  634. qdf_assert(rx_tlv);
  635. dp_rx_print_lro_info(rx_tlv);
  636. QDF_NBUF_CB_RX_LRO_ELIGIBLE(msdu) =
  637. HAL_RX_TLV_GET_LRO_ELIGIBLE(rx_tlv);
  638. QDF_NBUF_CB_RX_TCP_PURE_ACK(msdu) =
  639. HAL_RX_TLV_GET_TCP_PURE_ACK(rx_tlv);
  640. QDF_NBUF_CB_RX_TCP_CHKSUM(msdu) =
  641. HAL_RX_TLV_GET_TCP_CHKSUM(rx_tlv);
  642. QDF_NBUF_CB_RX_TCP_SEQ_NUM(msdu) =
  643. HAL_RX_TLV_GET_TCP_SEQ(rx_tlv);
  644. QDF_NBUF_CB_RX_TCP_ACK_NUM(msdu) =
  645. HAL_RX_TLV_GET_TCP_ACK(rx_tlv);
  646. QDF_NBUF_CB_RX_TCP_WIN(msdu) =
  647. HAL_RX_TLV_GET_TCP_WIN(rx_tlv);
  648. QDF_NBUF_CB_RX_TCP_PROTO(msdu) =
  649. HAL_RX_TLV_GET_TCP_PROTO(rx_tlv);
  650. QDF_NBUF_CB_RX_IPV6_PROTO(msdu) =
  651. HAL_RX_TLV_GET_IPV6(rx_tlv);
  652. QDF_NBUF_CB_RX_TCP_OFFSET(msdu) =
  653. HAL_RX_TLV_GET_TCP_OFFSET(rx_tlv);
  654. QDF_NBUF_CB_RX_FLOW_ID_TOEPLITZ(msdu) =
  655. HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(rx_tlv);
  656. QDF_NBUF_CB_RX_LRO_CTX(msdu) = (unsigned char *)ctx;
  657. }
  658. #else
  659. static void dp_rx_lro(uint8_t *rx_tlv, struct dp_peer *peer,
  660. qdf_nbuf_t msdu, qdf_lro_ctx_t ctx)
  661. {
  662. }
  663. #endif
  664. static inline void dp_rx_adjust_nbuf_len(qdf_nbuf_t nbuf, uint16_t *mpdu_len)
  665. {
  666. if (*mpdu_len >= (RX_BUFFER_SIZE - RX_PKT_TLVS_LEN))
  667. qdf_nbuf_set_pktlen(nbuf, RX_BUFFER_SIZE);
  668. else
  669. qdf_nbuf_set_pktlen(nbuf, (*mpdu_len + RX_PKT_TLVS_LEN));
  670. *mpdu_len -= (RX_BUFFER_SIZE - RX_PKT_TLVS_LEN);
  671. }
  672. /**
  673. * dp_rx_sg_create() - create a frag_list for MSDUs which are spread across
  674. * multiple nbufs.
  675. * @nbuf: nbuf which can may be part of frag_list.
  676. * @rx_tlv_hdr: pointer to the start of RX TLV headers.
  677. * @mpdu_len: mpdu length.
  678. * @is_first_frag: is this the first nbuf in the fragmented MSDU.
  679. * @frag_list_len: length of all the fragments combined.
  680. * @head_frag_nbuf: parent nbuf
  681. * @frag_list_head: pointer to the first nbuf in the frag_list.
  682. * @frag_list_tail: pointer to the last nbuf in the frag_list.
  683. *
  684. * This function implements the creation of RX frag_list for cases
  685. * where an MSDU is spread across multiple nbufs.
  686. *
  687. */
  688. void dp_rx_sg_create(qdf_nbuf_t nbuf, uint8_t *rx_tlv_hdr,
  689. uint16_t *mpdu_len, bool *is_first_frag,
  690. uint16_t *frag_list_len, qdf_nbuf_t *head_frag_nbuf,
  691. qdf_nbuf_t *frag_list_head, qdf_nbuf_t *frag_list_tail)
  692. {
  693. if (qdf_unlikely(qdf_nbuf_is_chfrag_cont(nbuf))) {
  694. if (!(*is_first_frag)) {
  695. *is_first_frag = 1;
  696. qdf_nbuf_set_chfrag_start(nbuf, 1);
  697. *mpdu_len = hal_rx_msdu_start_msdu_len_get(rx_tlv_hdr);
  698. dp_rx_adjust_nbuf_len(nbuf, mpdu_len);
  699. *head_frag_nbuf = nbuf;
  700. } else {
  701. dp_rx_adjust_nbuf_len(nbuf, mpdu_len);
  702. qdf_nbuf_pull_head(nbuf, RX_PKT_TLVS_LEN);
  703. *frag_list_len += qdf_nbuf_len(nbuf);
  704. DP_RX_LIST_APPEND(*frag_list_head,
  705. *frag_list_tail,
  706. nbuf);
  707. }
  708. } else {
  709. if (qdf_unlikely(*is_first_frag)) {
  710. qdf_nbuf_set_chfrag_start(nbuf, 0);
  711. dp_rx_adjust_nbuf_len(nbuf, mpdu_len);
  712. qdf_nbuf_pull_head(nbuf,
  713. RX_PKT_TLVS_LEN);
  714. *frag_list_len += qdf_nbuf_len(nbuf);
  715. DP_RX_LIST_APPEND(*frag_list_head,
  716. *frag_list_tail,
  717. nbuf);
  718. qdf_nbuf_append_ext_list(*head_frag_nbuf,
  719. *frag_list_head,
  720. *frag_list_len);
  721. *is_first_frag = 0;
  722. return;
  723. }
  724. *head_frag_nbuf = nbuf;
  725. }
  726. }
  727. /**
  728. * dp_rx_process() - Brain of the Rx processing functionality
  729. * Called from the bottom half (tasklet/NET_RX_SOFTIRQ)
  730. * @soc: core txrx main context
  731. * @hal_ring: opaque pointer to the HAL Rx Ring, which will be serviced
  732. * @quota: No. of units (packets) that can be serviced in one shot.
  733. *
  734. * This function implements the core of Rx functionality. This is
  735. * expected to handle only non-error frames.
  736. *
  737. * Return: uint32_t: No. of elements processed
  738. */
  739. uint32_t
  740. dp_rx_process(struct dp_intr *int_ctx, void *hal_ring, uint32_t quota)
  741. {
  742. void *hal_soc;
  743. void *ring_desc;
  744. struct dp_rx_desc *rx_desc = NULL;
  745. qdf_nbuf_t nbuf;
  746. union dp_rx_desc_list_elem_t *head[MAX_PDEV_CNT] = { NULL };
  747. union dp_rx_desc_list_elem_t *tail[MAX_PDEV_CNT] = { NULL };
  748. uint32_t rx_bufs_used = 0, rx_buf_cookie, l2_hdr_offset;
  749. uint16_t msdu_len;
  750. uint16_t peer_id;
  751. struct dp_peer *peer = NULL;
  752. struct dp_vdev *vdev = NULL;
  753. struct dp_vdev *vdev_list[WLAN_UMAC_PSOC_MAX_VDEVS] = { NULL };
  754. uint32_t pkt_len;
  755. struct hal_rx_mpdu_desc_info mpdu_desc_info;
  756. struct hal_rx_msdu_desc_info msdu_desc_info;
  757. enum hal_reo_error_status error;
  758. uint32_t peer_mdata;
  759. uint8_t *rx_tlv_hdr;
  760. uint32_t rx_bufs_reaped[MAX_PDEV_CNT] = { 0 };
  761. uint32_t sgi, mcs, tid, nss, bw, reception_type, pkt_type;
  762. uint64_t vdev_map = 0;
  763. uint8_t mac_id;
  764. uint16_t i, vdev_cnt = 0;
  765. uint32_t ampdu_flag, amsdu_flag;
  766. struct ether_header *eh;
  767. struct dp_pdev *pdev;
  768. struct dp_srng *dp_rxdma_srng;
  769. struct rx_desc_pool *rx_desc_pool;
  770. struct dp_soc *soc = int_ctx->soc;
  771. uint8_t ring_id;
  772. uint8_t core_id;
  773. bool is_first_frag = 0;
  774. uint16_t mpdu_len = 0;
  775. qdf_nbuf_t head_frag_nbuf = NULL;
  776. qdf_nbuf_t frag_list_head = NULL;
  777. qdf_nbuf_t frag_list_tail = NULL;
  778. uint16_t frag_list_len = 0;
  779. DP_HIST_INIT();
  780. /* Debug -- Remove later */
  781. qdf_assert(soc && hal_ring);
  782. hal_soc = soc->hal_soc;
  783. /* Debug -- Remove later */
  784. qdf_assert(hal_soc);
  785. if (qdf_unlikely(hal_srng_access_start(hal_soc, hal_ring))) {
  786. /*
  787. * Need API to convert from hal_ring pointer to
  788. * Ring Type / Ring Id combo
  789. */
  790. DP_STATS_INC(soc, rx.err.hal_ring_access_fail, 1);
  791. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  792. FL("HAL RING Access Failed -- %p"), hal_ring);
  793. hal_srng_access_end(hal_soc, hal_ring);
  794. goto done;
  795. }
  796. /*
  797. * start reaping the buffers from reo ring and queue
  798. * them in per vdev queue.
  799. * Process the received pkts in a different per vdev loop.
  800. */
  801. while (qdf_likely((ring_desc =
  802. hal_srng_dst_get_next(hal_soc, hal_ring))
  803. && quota)) {
  804. error = HAL_RX_ERROR_STATUS_GET(ring_desc);
  805. ring_id = hal_srng_ring_id_get(hal_ring);
  806. if (qdf_unlikely(error == HAL_REO_ERROR_DETECTED)) {
  807. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  808. FL("HAL RING 0x%p:error %d"), hal_ring, error);
  809. DP_STATS_INC(soc, rx.err.hal_reo_error[ring_id], 1);
  810. /* Don't know how to deal with this -- assert */
  811. qdf_assert(0);
  812. }
  813. rx_buf_cookie = HAL_RX_REO_BUF_COOKIE_GET(ring_desc);
  814. rx_desc = dp_rx_cookie_2_va_rxdma_buf(soc, rx_buf_cookie);
  815. qdf_assert(rx_desc);
  816. rx_bufs_reaped[rx_desc->pool_id]++;
  817. /* TODO */
  818. /*
  819. * Need a separate API for unmapping based on
  820. * phyiscal address
  821. */
  822. qdf_nbuf_unmap_single(soc->osdev, rx_desc->nbuf,
  823. QDF_DMA_BIDIRECTIONAL);
  824. core_id = smp_processor_id();
  825. DP_STATS_INC(soc, rx.ring_packets[core_id][ring_id], 1);
  826. /* Get MPDU DESC info */
  827. hal_rx_mpdu_desc_info_get(ring_desc, &mpdu_desc_info);
  828. peer_id = DP_PEER_METADATA_PEER_ID_GET(
  829. mpdu_desc_info.peer_meta_data);
  830. hal_rx_mpdu_peer_meta_data_set(qdf_nbuf_data(rx_desc->nbuf),
  831. mpdu_desc_info.peer_meta_data);
  832. peer = dp_peer_find_by_id(soc, peer_id);
  833. vdev = dp_get_vdev_from_peer(soc, peer_id, peer,
  834. mpdu_desc_info);
  835. if (!vdev) {
  836. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  837. FL("vdev is NULL"));
  838. DP_STATS_INC(soc, rx.err.invalid_vdev, 1);
  839. qdf_nbuf_free(rx_desc->nbuf);
  840. goto fail;
  841. }
  842. if (!((vdev_map >> vdev->vdev_id) & 1)) {
  843. vdev_map |= 1 << vdev->vdev_id;
  844. vdev_list[vdev_cnt] = vdev;
  845. vdev_cnt++;
  846. }
  847. /* Get MSDU DESC info */
  848. hal_rx_msdu_desc_info_get(ring_desc, &msdu_desc_info);
  849. /*
  850. * save msdu flags first, last and continuation msdu in
  851. * nbuf->cb
  852. */
  853. if (msdu_desc_info.msdu_flags & HAL_MSDU_F_FIRST_MSDU_IN_MPDU)
  854. qdf_nbuf_set_chfrag_start(rx_desc->nbuf, 1);
  855. if (msdu_desc_info.msdu_flags & HAL_MSDU_F_MSDU_CONTINUATION)
  856. qdf_nbuf_set_chfrag_cont(rx_desc->nbuf, 1);
  857. if (msdu_desc_info.msdu_flags & HAL_MSDU_F_LAST_MSDU_IN_MPDU)
  858. qdf_nbuf_set_chfrag_end(rx_desc->nbuf, 1);
  859. DP_STATS_INC_PKT(peer, rx.rcvd_reo[ring_id], 1,
  860. qdf_nbuf_len(rx_desc->nbuf));
  861. ampdu_flag = (mpdu_desc_info.mpdu_flags &
  862. HAL_MPDU_F_AMPDU_FLAG);
  863. DP_STATS_INCC(peer, rx.ampdu_cnt, 1, ampdu_flag);
  864. DP_STATS_INCC(peer, rx.non_ampdu_cnt, 1, !(ampdu_flag));
  865. hal_rx_msdu_desc_info_get(ring_desc, &msdu_desc_info);
  866. amsdu_flag = ((msdu_desc_info.msdu_flags &
  867. HAL_MSDU_F_FIRST_MSDU_IN_MPDU) &&
  868. (msdu_desc_info.msdu_flags &
  869. HAL_MSDU_F_LAST_MSDU_IN_MPDU));
  870. DP_STATS_INCC(peer, rx.non_amsdu_cnt, 1,
  871. amsdu_flag);
  872. DP_STATS_INCC(peer, rx.amsdu_cnt, 1,
  873. !(amsdu_flag));
  874. DP_HIST_PACKET_COUNT_INC(vdev->pdev->pdev_id);
  875. qdf_nbuf_queue_add(&vdev->rxq, rx_desc->nbuf);
  876. fail:
  877. /*
  878. * if continuation bit is set then we have MSDU spread
  879. * across multiple buffers, let us not decrement quota
  880. * till we reap all buffers of that MSDU.
  881. */
  882. if (qdf_likely(!qdf_nbuf_is_chfrag_cont(rx_desc->nbuf)))
  883. quota -= 1;
  884. dp_rx_add_to_free_desc_list(&head[rx_desc->pool_id],
  885. &tail[rx_desc->pool_id],
  886. rx_desc);
  887. }
  888. done:
  889. hal_srng_access_end(hal_soc, hal_ring);
  890. /* Update histogram statistics by looping through pdev's */
  891. DP_RX_HIST_STATS_PER_PDEV();
  892. for (mac_id = 0; mac_id < MAX_PDEV_CNT; mac_id++) {
  893. /*
  894. * continue with next mac_id if no pkts were reaped
  895. * from that pool
  896. */
  897. if (!rx_bufs_reaped[mac_id])
  898. continue;
  899. pdev = soc->pdev_list[mac_id];
  900. dp_rxdma_srng = &pdev->rx_refill_buf_ring;
  901. rx_desc_pool = &soc->rx_desc_buf[mac_id];
  902. dp_rx_buffers_replenish(soc, mac_id, dp_rxdma_srng,
  903. rx_desc_pool, rx_bufs_reaped[mac_id],
  904. &head[mac_id], &tail[mac_id],
  905. HAL_RX_BUF_RBM_SW3_BM);
  906. }
  907. for (i = 0; i < vdev_cnt; i++) {
  908. qdf_nbuf_t deliver_list_head = NULL;
  909. qdf_nbuf_t deliver_list_tail = NULL;
  910. vdev = vdev_list[i];
  911. while ((nbuf = qdf_nbuf_queue_remove(&vdev->rxq))) {
  912. rx_tlv_hdr = qdf_nbuf_data(nbuf);
  913. eh = (struct ether_header *)qdf_nbuf_data(nbuf);
  914. /*
  915. * Check if DMA completed -- msdu_done is the last bit
  916. * to be written
  917. */
  918. if (!hal_rx_attn_msdu_done_get(rx_tlv_hdr)) {
  919. QDF_TRACE(QDF_MODULE_ID_DP,
  920. QDF_TRACE_LEVEL_ERROR,
  921. FL("MSDU DONE failure"));
  922. DP_STATS_INC(vdev->pdev, dropped.msdu_not_done,
  923. 1);
  924. hal_rx_dump_pkt_tlvs(rx_tlv_hdr,
  925. QDF_TRACE_LEVEL_INFO);
  926. qdf_assert(0);
  927. }
  928. /*
  929. * The below condition happens when an MSDU is spread
  930. * across multiple buffers. This can happen in two cases
  931. * 1. The nbuf size is smaller then the received msdu.
  932. * ex: we have set the nbuf size to 2048 during
  933. * nbuf_alloc. but we received an msdu which is
  934. * 2304 bytes in size then this msdu is spread
  935. * across 2 nbufs.
  936. *
  937. * 2. AMSDUs when RAW mode is enabled.
  938. * ex: 1st MSDU is in 1st nbuf and 2nd MSDU is spread
  939. * across 1st nbuf and 2nd nbuf and last MSDU is
  940. * spread across 2nd nbuf and 3rd nbuf.
  941. *
  942. * for these scenarios let us create a skb frag_list and
  943. * append these buffers till the last MSDU of the AMSDU
  944. */
  945. if (qdf_unlikely(vdev->rx_decap_type ==
  946. htt_cmn_pkt_type_raw)) {
  947. dp_rx_sg_create(nbuf, rx_tlv_hdr, &mpdu_len,
  948. &is_first_frag, &frag_list_len,
  949. &head_frag_nbuf,
  950. &frag_list_head,
  951. &frag_list_tail);
  952. if (is_first_frag)
  953. continue;
  954. else {
  955. nbuf = head_frag_nbuf;
  956. rx_tlv_hdr = qdf_nbuf_data(nbuf);
  957. }
  958. }
  959. peer_mdata = hal_rx_mpdu_peer_meta_data_get(rx_tlv_hdr);
  960. peer_id = DP_PEER_METADATA_PEER_ID_GET(peer_mdata);
  961. peer = dp_peer_find_by_id(soc, peer_id);
  962. /*
  963. * This is a redundant sanity check, Ideally peer
  964. * should never be NULL here. if for any reason it
  965. * is NULL we will assert.
  966. * Do nothing for LFR case.
  967. */
  968. dp_rx_peer_validity_check(peer);
  969. if (qdf_unlikely(peer->bss_peer)) {
  970. QDF_TRACE(QDF_MODULE_ID_DP,
  971. QDF_TRACE_LEVEL_INFO,
  972. FL("received pkt with same src MAC"));
  973. DP_STATS_INC(vdev->pdev, dropped.mec, 1);
  974. /* Drop & free packet */
  975. qdf_nbuf_free(nbuf);
  976. /* Statistics */
  977. continue;
  978. }
  979. pdev = vdev->pdev;
  980. if (qdf_likely(
  981. !hal_rx_attn_tcp_udp_cksum_fail_get(rx_tlv_hdr)
  982. &&
  983. !hal_rx_attn_ip_cksum_fail_get(rx_tlv_hdr))) {
  984. qdf_nbuf_rx_cksum_t cksum = {0};
  985. cksum.l4_result =
  986. QDF_NBUF_RX_CKSUM_TCP_UDP_UNNECESSARY;
  987. qdf_nbuf_set_rx_cksum(nbuf, &cksum);
  988. }
  989. sgi = hal_rx_msdu_start_sgi_get(rx_tlv_hdr);
  990. mcs = hal_rx_msdu_start_rate_mcs_get(rx_tlv_hdr);
  991. tid = hal_rx_mpdu_start_tid_get(rx_tlv_hdr);
  992. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  993. "%s: %d, SGI: %d, tid: %d",
  994. __func__, __LINE__, sgi, tid);
  995. bw = hal_rx_msdu_start_bw_get(rx_tlv_hdr);
  996. reception_type = hal_rx_msdu_start_reception_type_get(
  997. rx_tlv_hdr);
  998. nss = hal_rx_msdu_start_nss_get(rx_tlv_hdr);
  999. pkt_type = hal_rx_msdu_start_get_pkt_type(rx_tlv_hdr);
  1000. DP_STATS_INC(vdev->pdev, rx.bw[bw], 1);
  1001. DP_STATS_INC(vdev->pdev,
  1002. rx.reception_type[reception_type], 1);
  1003. DP_STATS_INCC(vdev->pdev, rx.nss[nss], 1,
  1004. ((reception_type == REPT_MU_MIMO) ||
  1005. (reception_type == REPT_MU_OFDMA_MIMO))
  1006. );
  1007. DP_STATS_INC(peer, rx.sgi_count[sgi], 1);
  1008. DP_STATS_INCC(peer, rx.err.mic_err, 1,
  1009. hal_rx_mpdu_end_mic_err_get(
  1010. rx_tlv_hdr));
  1011. DP_STATS_INCC(peer, rx.err.decrypt_err, 1,
  1012. hal_rx_mpdu_end_decrypt_err_get(
  1013. rx_tlv_hdr));
  1014. DP_STATS_INC(peer, rx.wme_ac_type[TID_TO_WME_AC(tid)],
  1015. 1);
  1016. DP_STATS_INC(peer, rx.bw[bw], 1);
  1017. DP_STATS_INC(peer, rx.reception_type[reception_type],
  1018. 1);
  1019. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].
  1020. mcs_count[MAX_MCS], 1,
  1021. ((mcs >= MAX_MCS_11A) && (pkt_type
  1022. == DOT11_A)));
  1023. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].
  1024. mcs_count[mcs], 1,
  1025. ((mcs <= MAX_MCS_11A) && (pkt_type
  1026. == DOT11_A)));
  1027. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].
  1028. mcs_count[MAX_MCS], 1,
  1029. ((mcs >= MAX_MCS_11B)
  1030. && (pkt_type == DOT11_B)));
  1031. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].
  1032. mcs_count[mcs], 1,
  1033. ((mcs <= MAX_MCS_11B)
  1034. && (pkt_type == DOT11_B)));
  1035. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].
  1036. mcs_count[MAX_MCS], 1,
  1037. ((mcs >= MAX_MCS_11A)
  1038. && (pkt_type == DOT11_N)));
  1039. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].
  1040. mcs_count[mcs], 1,
  1041. ((mcs <= MAX_MCS_11A)
  1042. && (pkt_type == DOT11_N)));
  1043. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].
  1044. mcs_count[MAX_MCS], 1,
  1045. ((mcs >= MAX_MCS_11AC)
  1046. && (pkt_type == DOT11_AC)));
  1047. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].
  1048. mcs_count[mcs], 1,
  1049. ((mcs <= MAX_MCS_11AC)
  1050. && (pkt_type == DOT11_AC)));
  1051. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].
  1052. mcs_count[MAX_MCS], 1,
  1053. ((mcs >= (MAX_MCS-1))
  1054. && (pkt_type == DOT11_AX)));
  1055. DP_STATS_INCC(peer, rx.pkt_type[pkt_type].
  1056. mcs_count[mcs], 1,
  1057. ((mcs <= (MAX_MCS-1))
  1058. && (pkt_type == DOT11_AX)));
  1059. /*
  1060. * HW structures call this L3 header padding --
  1061. * even though this is actually the offset from
  1062. * the buffer beginning where the L2 header
  1063. * begins.
  1064. */
  1065. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  1066. FL("rxhash: flow id toeplitz: 0x%x\n"),
  1067. hal_rx_msdu_start_toeplitz_get(rx_tlv_hdr));
  1068. l2_hdr_offset =
  1069. hal_rx_msdu_end_l3_hdr_padding_get(rx_tlv_hdr);
  1070. msdu_len = hal_rx_msdu_start_msdu_len_get(rx_tlv_hdr);
  1071. pkt_len = msdu_len + l2_hdr_offset + RX_PKT_TLVS_LEN;
  1072. if (unlikely(qdf_nbuf_get_ext_list(nbuf)))
  1073. qdf_nbuf_pull_head(nbuf, RX_PKT_TLVS_LEN);
  1074. else {
  1075. qdf_nbuf_set_pktlen(nbuf, pkt_len);
  1076. qdf_nbuf_pull_head(nbuf,
  1077. RX_PKT_TLVS_LEN +
  1078. l2_hdr_offset);
  1079. }
  1080. if (qdf_unlikely(vdev->mesh_vdev)) {
  1081. if (dp_rx_filter_mesh_packets(vdev, nbuf,
  1082. rx_tlv_hdr)
  1083. == QDF_STATUS_SUCCESS) {
  1084. QDF_TRACE(QDF_MODULE_ID_DP,
  1085. QDF_TRACE_LEVEL_INFO_MED,
  1086. FL("mesh pkt filtered"));
  1087. DP_STATS_INC(vdev->pdev, dropped.mesh_filter,
  1088. 1);
  1089. qdf_nbuf_free(nbuf);
  1090. continue;
  1091. }
  1092. dp_rx_fill_mesh_stats(vdev, nbuf, rx_tlv_hdr);
  1093. }
  1094. #ifdef QCA_WIFI_NAPIER_EMULATION_DBG /* Debug code, remove later */
  1095. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1096. "p_id %d msdu_len %d hdr_off %d",
  1097. peer_id, msdu_len, l2_hdr_offset);
  1098. print_hex_dump(KERN_ERR,
  1099. "\t Pkt Data:", DUMP_PREFIX_NONE, 32, 4,
  1100. qdf_nbuf_data(nbuf), 128, false);
  1101. #endif /* NAPIER_EMULATION */
  1102. if (qdf_likely(vdev->rx_decap_type ==
  1103. htt_cmn_pkt_type_ethernet) &&
  1104. (qdf_likely(!vdev->mesh_vdev))) {
  1105. /* WDS Source Port Learning */
  1106. dp_rx_wds_srcport_learn(soc,
  1107. rx_tlv_hdr,
  1108. peer,
  1109. nbuf);
  1110. /* Intrabss-fwd */
  1111. if ((vdev->opmode != wlan_op_mode_sta) &&
  1112. !vdev->nawds_enabled)
  1113. if (dp_rx_intrabss_fwd(soc,
  1114. peer,
  1115. rx_tlv_hdr,
  1116. nbuf))
  1117. continue; /* Get next desc */
  1118. }
  1119. rx_bufs_used++;
  1120. dp_rx_lro(rx_tlv_hdr, peer, nbuf, int_ctx->lro_ctx);
  1121. DP_RX_LIST_APPEND(deliver_list_head,
  1122. deliver_list_tail,
  1123. nbuf);
  1124. DP_STATS_INCC_PKT(peer, rx.multicast, 1, pkt_len,
  1125. hal_rx_msdu_end_da_is_mcbc_get(
  1126. rx_tlv_hdr));
  1127. DP_STATS_INC_PKT(peer, rx.to_stack, 1,
  1128. pkt_len);
  1129. if ((pdev->enhanced_stats_en) && likely(peer) &&
  1130. hal_rx_attn_first_mpdu_get(rx_tlv_hdr)) {
  1131. if (soc->cdp_soc.ol_ops->update_dp_stats) {
  1132. soc->cdp_soc.ol_ops->update_dp_stats(
  1133. vdev->pdev->osif_pdev,
  1134. &peer->stats,
  1135. peer_id,
  1136. UPDATE_PEER_STATS);
  1137. dp_aggregate_vdev_stats(peer->vdev);
  1138. soc->cdp_soc.ol_ops->update_dp_stats(
  1139. vdev->pdev->osif_pdev,
  1140. &peer->vdev->stats,
  1141. peer->vdev->vdev_id,
  1142. UPDATE_VDEV_STATS);
  1143. }
  1144. }
  1145. }
  1146. if (qdf_unlikely(vdev->rx_decap_type == htt_cmn_pkt_type_raw) ||
  1147. (vdev->rx_decap_type == htt_cmn_pkt_type_native_wifi))
  1148. dp_rx_deliver_raw(vdev, deliver_list_head, peer);
  1149. else if (qdf_likely(vdev->osif_rx) && deliver_list_head)
  1150. vdev->osif_rx(vdev->osif_vdev, deliver_list_head);
  1151. }
  1152. return rx_bufs_used; /* Assume no scale factor for now */
  1153. }
  1154. /**
  1155. * dp_rx_detach() - detach dp rx
  1156. * @pdev: core txrx pdev context
  1157. *
  1158. * This function will detach DP RX into main device context
  1159. * will free DP Rx resources.
  1160. *
  1161. * Return: void
  1162. */
  1163. void
  1164. dp_rx_pdev_detach(struct dp_pdev *pdev)
  1165. {
  1166. uint8_t pdev_id = pdev->pdev_id;
  1167. struct dp_soc *soc = pdev->soc;
  1168. struct rx_desc_pool *rx_desc_pool;
  1169. rx_desc_pool = &soc->rx_desc_buf[pdev_id];
  1170. dp_rx_desc_pool_free(soc, pdev_id, rx_desc_pool);
  1171. qdf_spinlock_destroy(&soc->rx_desc_mutex[pdev_id]);
  1172. return;
  1173. }
  1174. /**
  1175. * dp_rx_attach() - attach DP RX
  1176. * @pdev: core txrx pdev context
  1177. *
  1178. * This function will attach a DP RX instance into the main
  1179. * device (SOC) context. Will allocate dp rx resource and
  1180. * initialize resources.
  1181. *
  1182. * Return: QDF_STATUS_SUCCESS: success
  1183. * QDF_STATUS_E_RESOURCES: Error return
  1184. */
  1185. QDF_STATUS
  1186. dp_rx_pdev_attach(struct dp_pdev *pdev)
  1187. {
  1188. uint8_t pdev_id = pdev->pdev_id;
  1189. struct dp_soc *soc = pdev->soc;
  1190. struct dp_srng rxdma_srng;
  1191. uint32_t rxdma_entries;
  1192. union dp_rx_desc_list_elem_t *desc_list = NULL;
  1193. union dp_rx_desc_list_elem_t *tail = NULL;
  1194. struct dp_srng *dp_rxdma_srng;
  1195. struct rx_desc_pool *rx_desc_pool;
  1196. if (wlan_cfg_get_dp_pdev_nss_enabled(pdev->wlan_cfg_ctx)) {
  1197. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1198. "nss-wifi<4> skip Rx refil %d", pdev_id);
  1199. return QDF_STATUS_SUCCESS;
  1200. }
  1201. qdf_spinlock_create(&soc->rx_desc_mutex[pdev_id]);
  1202. pdev = soc->pdev_list[pdev_id];
  1203. rxdma_srng = pdev->rx_refill_buf_ring;
  1204. rxdma_entries = rxdma_srng.alloc_size/hal_srng_get_entrysize(
  1205. soc->hal_soc, RXDMA_BUF);
  1206. rx_desc_pool = &soc->rx_desc_buf[pdev_id];
  1207. dp_rx_desc_pool_alloc(soc, pdev_id, rxdma_entries*3, rx_desc_pool);
  1208. /* For Rx buffers, WBM release ring is SW RING 3,for all pdev's */
  1209. dp_rxdma_srng = &pdev->rx_refill_buf_ring;
  1210. dp_rx_buffers_replenish(soc, pdev_id, dp_rxdma_srng, rx_desc_pool,
  1211. rxdma_entries, &desc_list, &tail, HAL_RX_BUF_RBM_SW3_BM);
  1212. return QDF_STATUS_SUCCESS;
  1213. }