pci.c 167 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/completion.h>
  7. #include <linux/io.h>
  8. #include <linux/irq.h>
  9. #include <linux/memblock.h>
  10. #include <linux/module.h>
  11. #include <linux/msi.h>
  12. #include <linux/of.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/suspend.h>
  16. #include <linux/version.h>
  17. #include <linux/sched.h>
  18. #include "main.h"
  19. #include "bus.h"
  20. #include "debug.h"
  21. #include "pci.h"
  22. #include "pci_platform.h"
  23. #include "reg.h"
  24. #define PCI_LINK_UP 1
  25. #define PCI_LINK_DOWN 0
  26. #define SAVE_PCI_CONFIG_SPACE 1
  27. #define RESTORE_PCI_CONFIG_SPACE 0
  28. #define PCI_BAR_NUM 0
  29. #define PCI_INVALID_READ(val) ((val) == U32_MAX)
  30. #define PCI_DMA_MASK_32_BIT DMA_BIT_MASK(32)
  31. #define PCI_DMA_MASK_36_BIT DMA_BIT_MASK(36)
  32. #define PCI_DMA_MASK_64_BIT DMA_BIT_MASK(64)
  33. #define MHI_NODE_NAME "qcom,mhi"
  34. #define MHI_MSI_NAME "MHI"
  35. #define QCA6390_PATH_PREFIX "qca6390/"
  36. #define QCA6490_PATH_PREFIX "qca6490/"
  37. #define KIWI_PATH_PREFIX "kiwi/"
  38. #define MANGO_PATH_PREFIX "mango/"
  39. #define DEFAULT_PHY_M3_FILE_NAME "m3.bin"
  40. #define DEFAULT_PHY_UCODE_FILE_NAME "phy_ucode.elf"
  41. #define PHY_UCODE_V2_FILE_NAME "phy_ucode20.elf"
  42. #define DEFAULT_FW_FILE_NAME "amss.bin"
  43. #define FW_V2_FILE_NAME "amss20.bin"
  44. #define FW_V2_FTM_FILE_NAME "amss20_ftm.bin"
  45. #define DEVICE_MAJOR_VERSION_MASK 0xF
  46. #define WAKE_MSI_NAME "WAKE"
  47. #define DEV_RDDM_TIMEOUT 5000
  48. #define WAKE_EVENT_TIMEOUT 5000
  49. #ifdef CONFIG_CNSS_EMULATION
  50. #define EMULATION_HW 1
  51. #else
  52. #define EMULATION_HW 0
  53. #endif
  54. #define RAMDUMP_SIZE_DEFAULT 0x420000
  55. #define CNSS_256KB_SIZE 0x40000
  56. #define DEVICE_RDDM_COOKIE 0xCAFECACE
  57. static DEFINE_SPINLOCK(pci_link_down_lock);
  58. static DEFINE_SPINLOCK(pci_reg_window_lock);
  59. static DEFINE_SPINLOCK(time_sync_lock);
  60. #define MHI_TIMEOUT_OVERWRITE_MS (plat_priv->ctrl_params.mhi_timeout)
  61. #define MHI_M2_TIMEOUT_MS (plat_priv->ctrl_params.mhi_m2_timeout)
  62. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US 1000
  63. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US 2000
  64. #define FORCE_WAKE_DELAY_MIN_US 4000
  65. #define FORCE_WAKE_DELAY_MAX_US 6000
  66. #define FORCE_WAKE_DELAY_TIMEOUT_US 60000
  67. #define MHI_SUSPEND_RETRY_MAX_TIMES 3
  68. #define MHI_SUSPEND_RETRY_DELAY_US 5000
  69. #define BOOT_DEBUG_TIMEOUT_MS 7000
  70. #define HANG_DATA_LENGTH 384
  71. #define HST_HANG_DATA_OFFSET ((3 * 1024 * 1024) - HANG_DATA_LENGTH)
  72. #define HSP_HANG_DATA_OFFSET ((2 * 1024 * 1024) - HANG_DATA_LENGTH)
  73. static const struct mhi_channel_config cnss_mhi_channels[] = {
  74. {
  75. .num = 0,
  76. .name = "LOOPBACK",
  77. .num_elements = 32,
  78. .event_ring = 1,
  79. .dir = DMA_TO_DEVICE,
  80. .ee_mask = 0x4,
  81. .pollcfg = 0,
  82. .doorbell = MHI_DB_BRST_DISABLE,
  83. .lpm_notify = false,
  84. .offload_channel = false,
  85. .doorbell_mode_switch = false,
  86. .auto_queue = false,
  87. },
  88. {
  89. .num = 1,
  90. .name = "LOOPBACK",
  91. .num_elements = 32,
  92. .event_ring = 1,
  93. .dir = DMA_FROM_DEVICE,
  94. .ee_mask = 0x4,
  95. .pollcfg = 0,
  96. .doorbell = MHI_DB_BRST_DISABLE,
  97. .lpm_notify = false,
  98. .offload_channel = false,
  99. .doorbell_mode_switch = false,
  100. .auto_queue = false,
  101. },
  102. {
  103. .num = 4,
  104. .name = "DIAG",
  105. .num_elements = 64,
  106. .event_ring = 1,
  107. .dir = DMA_TO_DEVICE,
  108. .ee_mask = 0x4,
  109. .pollcfg = 0,
  110. .doorbell = MHI_DB_BRST_DISABLE,
  111. .lpm_notify = false,
  112. .offload_channel = false,
  113. .doorbell_mode_switch = false,
  114. .auto_queue = false,
  115. },
  116. {
  117. .num = 5,
  118. .name = "DIAG",
  119. .num_elements = 64,
  120. .event_ring = 1,
  121. .dir = DMA_FROM_DEVICE,
  122. .ee_mask = 0x4,
  123. .pollcfg = 0,
  124. .doorbell = MHI_DB_BRST_DISABLE,
  125. .lpm_notify = false,
  126. .offload_channel = false,
  127. .doorbell_mode_switch = false,
  128. .auto_queue = false,
  129. },
  130. {
  131. .num = 20,
  132. .name = "IPCR",
  133. .num_elements = 64,
  134. .event_ring = 1,
  135. .dir = DMA_TO_DEVICE,
  136. .ee_mask = 0x4,
  137. .pollcfg = 0,
  138. .doorbell = MHI_DB_BRST_DISABLE,
  139. .lpm_notify = false,
  140. .offload_channel = false,
  141. .doorbell_mode_switch = false,
  142. .auto_queue = false,
  143. },
  144. {
  145. .num = 21,
  146. .name = "IPCR",
  147. .num_elements = 64,
  148. .event_ring = 1,
  149. .dir = DMA_FROM_DEVICE,
  150. .ee_mask = 0x4,
  151. .pollcfg = 0,
  152. .doorbell = MHI_DB_BRST_DISABLE,
  153. .lpm_notify = false,
  154. .offload_channel = false,
  155. .doorbell_mode_switch = false,
  156. .auto_queue = true,
  157. },
  158. /* All MHI satellite config to be at the end of data struct */
  159. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  160. {
  161. .num = 50,
  162. .name = "ADSP_0",
  163. .num_elements = 64,
  164. .event_ring = 3,
  165. .dir = DMA_BIDIRECTIONAL,
  166. .ee_mask = 0x4,
  167. .pollcfg = 0,
  168. .doorbell = MHI_DB_BRST_DISABLE,
  169. .lpm_notify = false,
  170. .offload_channel = true,
  171. .doorbell_mode_switch = false,
  172. .auto_queue = false,
  173. },
  174. {
  175. .num = 51,
  176. .name = "ADSP_1",
  177. .num_elements = 64,
  178. .event_ring = 3,
  179. .dir = DMA_BIDIRECTIONAL,
  180. .ee_mask = 0x4,
  181. .pollcfg = 0,
  182. .doorbell = MHI_DB_BRST_DISABLE,
  183. .lpm_notify = false,
  184. .offload_channel = true,
  185. .doorbell_mode_switch = false,
  186. .auto_queue = false,
  187. },
  188. {
  189. .num = 70,
  190. .name = "ADSP_2",
  191. .num_elements = 64,
  192. .event_ring = 3,
  193. .dir = DMA_BIDIRECTIONAL,
  194. .ee_mask = 0x4,
  195. .pollcfg = 0,
  196. .doorbell = MHI_DB_BRST_DISABLE,
  197. .lpm_notify = false,
  198. .offload_channel = true,
  199. .doorbell_mode_switch = false,
  200. .auto_queue = false,
  201. },
  202. {
  203. .num = 71,
  204. .name = "ADSP_3",
  205. .num_elements = 64,
  206. .event_ring = 3,
  207. .dir = DMA_BIDIRECTIONAL,
  208. .ee_mask = 0x4,
  209. .pollcfg = 0,
  210. .doorbell = MHI_DB_BRST_DISABLE,
  211. .lpm_notify = false,
  212. .offload_channel = true,
  213. .doorbell_mode_switch = false,
  214. .auto_queue = false,
  215. },
  216. #endif
  217. };
  218. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 12, 0))
  219. static struct mhi_event_config cnss_mhi_events[] = {
  220. #else
  221. static const struct mhi_event_config cnss_mhi_events[] = {
  222. #endif
  223. {
  224. .num_elements = 32,
  225. .irq_moderation_ms = 0,
  226. .irq = 1,
  227. .mode = MHI_DB_BRST_DISABLE,
  228. .data_type = MHI_ER_CTRL,
  229. .priority = 0,
  230. .hardware_event = false,
  231. .client_managed = false,
  232. .offload_channel = false,
  233. },
  234. {
  235. .num_elements = 256,
  236. .irq_moderation_ms = 0,
  237. .irq = 2,
  238. .mode = MHI_DB_BRST_DISABLE,
  239. .priority = 1,
  240. .hardware_event = false,
  241. .client_managed = false,
  242. .offload_channel = false,
  243. },
  244. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  245. {
  246. .num_elements = 32,
  247. .irq_moderation_ms = 0,
  248. .irq = 1,
  249. .mode = MHI_DB_BRST_DISABLE,
  250. .data_type = MHI_ER_BW_SCALE,
  251. .priority = 2,
  252. .hardware_event = false,
  253. .client_managed = false,
  254. .offload_channel = false,
  255. },
  256. #endif
  257. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  258. {
  259. .num_elements = 256,
  260. .irq_moderation_ms = 0,
  261. .irq = 2,
  262. .mode = MHI_DB_BRST_DISABLE,
  263. .data_type = MHI_ER_DATA,
  264. .priority = 1,
  265. .hardware_event = false,
  266. .client_managed = true,
  267. .offload_channel = true,
  268. },
  269. #endif
  270. };
  271. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  272. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 4
  273. #define CNSS_MHI_SATELLITE_EVT_COUNT 1
  274. #else
  275. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 0
  276. #define CNSS_MHI_SATELLITE_EVT_COUNT 0
  277. #endif
  278. static const struct mhi_controller_config cnss_mhi_config_default = {
  279. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  280. .max_channels = 72,
  281. #else
  282. .max_channels = 32,
  283. #endif
  284. .timeout_ms = 10000,
  285. .use_bounce_buf = false,
  286. .buf_len = 0x8000,
  287. .num_channels = ARRAY_SIZE(cnss_mhi_channels),
  288. .ch_cfg = cnss_mhi_channels,
  289. .num_events = ARRAY_SIZE(cnss_mhi_events),
  290. .event_cfg = cnss_mhi_events,
  291. .m2_no_db = true,
  292. };
  293. static const struct mhi_controller_config cnss_mhi_config_no_satellite = {
  294. .max_channels = 32,
  295. .timeout_ms = 10000,
  296. .use_bounce_buf = false,
  297. .buf_len = 0x8000,
  298. .num_channels = ARRAY_SIZE(cnss_mhi_channels) -
  299. CNSS_MHI_SATELLITE_CH_CFG_COUNT,
  300. .ch_cfg = cnss_mhi_channels,
  301. .num_events = ARRAY_SIZE(cnss_mhi_events) -
  302. CNSS_MHI_SATELLITE_EVT_COUNT,
  303. .event_cfg = cnss_mhi_events,
  304. .m2_no_db = true,
  305. };
  306. static struct cnss_pci_reg ce_src[] = {
  307. { "SRC_RING_BASE_LSB", CE_SRC_RING_BASE_LSB_OFFSET },
  308. { "SRC_RING_BASE_MSB", CE_SRC_RING_BASE_MSB_OFFSET },
  309. { "SRC_RING_ID", CE_SRC_RING_ID_OFFSET },
  310. { "SRC_RING_MISC", CE_SRC_RING_MISC_OFFSET },
  311. { "SRC_CTRL", CE_SRC_CTRL_OFFSET },
  312. { "SRC_R0_CE_CH_SRC_IS", CE_SRC_R0_CE_CH_SRC_IS_OFFSET },
  313. { "SRC_RING_HP", CE_SRC_RING_HP_OFFSET },
  314. { "SRC_RING_TP", CE_SRC_RING_TP_OFFSET },
  315. { NULL },
  316. };
  317. static struct cnss_pci_reg ce_dst[] = {
  318. { "DEST_RING_BASE_LSB", CE_DEST_RING_BASE_LSB_OFFSET },
  319. { "DEST_RING_BASE_MSB", CE_DEST_RING_BASE_MSB_OFFSET },
  320. { "DEST_RING_ID", CE_DEST_RING_ID_OFFSET },
  321. { "DEST_RING_MISC", CE_DEST_RING_MISC_OFFSET },
  322. { "DEST_CTRL", CE_DEST_CTRL_OFFSET },
  323. { "CE_CH_DST_IS", CE_CH_DST_IS_OFFSET },
  324. { "CE_CH_DEST_CTRL2", CE_CH_DEST_CTRL2_OFFSET },
  325. { "DEST_RING_HP", CE_DEST_RING_HP_OFFSET },
  326. { "DEST_RING_TP", CE_DEST_RING_TP_OFFSET },
  327. { "STATUS_RING_BASE_LSB", CE_STATUS_RING_BASE_LSB_OFFSET },
  328. { "STATUS_RING_BASE_MSB", CE_STATUS_RING_BASE_MSB_OFFSET },
  329. { "STATUS_RING_ID", CE_STATUS_RING_ID_OFFSET },
  330. { "STATUS_RING_MISC", CE_STATUS_RING_MISC_OFFSET },
  331. { "STATUS_RING_HP", CE_STATUS_RING_HP_OFFSET },
  332. { "STATUS_RING_TP", CE_STATUS_RING_TP_OFFSET },
  333. { NULL },
  334. };
  335. static struct cnss_pci_reg ce_cmn[] = {
  336. { "GXI_ERR_INTS", CE_COMMON_GXI_ERR_INTS },
  337. { "GXI_ERR_STATS", CE_COMMON_GXI_ERR_STATS },
  338. { "GXI_WDOG_STATUS", CE_COMMON_GXI_WDOG_STATUS },
  339. { "TARGET_IE_0", CE_COMMON_TARGET_IE_0 },
  340. { "TARGET_IE_1", CE_COMMON_TARGET_IE_1 },
  341. { NULL },
  342. };
  343. static struct cnss_pci_reg qdss_csr[] = {
  344. { "QDSSCSR_ETRIRQCTRL", QDSS_APB_DEC_CSR_ETRIRQCTRL_OFFSET },
  345. { "QDSSCSR_PRESERVEETF", QDSS_APB_DEC_CSR_PRESERVEETF_OFFSET },
  346. { "QDSSCSR_PRESERVEETR0", QDSS_APB_DEC_CSR_PRESERVEETR0_OFFSET },
  347. { "QDSSCSR_PRESERVEETR1", QDSS_APB_DEC_CSR_PRESERVEETR1_OFFSET },
  348. { NULL },
  349. };
  350. static struct cnss_pci_reg pci_scratch[] = {
  351. { "PCIE_SCRATCH_0", PCIE_SCRATCH_0_SOC_PCIE_REG },
  352. { "PCIE_SCRATCH_1", PCIE_SCRATCH_1_SOC_PCIE_REG },
  353. { "PCIE_SCRATCH_2", PCIE_SCRATCH_2_SOC_PCIE_REG },
  354. { NULL },
  355. };
  356. /* First field of the structure is the device bit mask. Use
  357. * enum cnss_pci_reg_mask as reference for the value.
  358. */
  359. static struct cnss_misc_reg wcss_reg_access_seq[] = {
  360. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  361. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x802},
  362. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  363. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_PLL_MODE, 0},
  364. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x805},
  365. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  366. {1, 0, QCA6390_WCSS_WFSS_PMM_WFSS_PMM_R0_PMM_CTRL, 0},
  367. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_CX_CSR, 0},
  368. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_RAW_STAT, 0},
  369. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_EN, 0},
  370. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_STS, 0},
  371. {1, 1, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_CTL, 0xD},
  372. {1, 0, QCA6390_WCSS_PMM_TOP_TESTBUS_STS, 0},
  373. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  374. {1, 1, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  375. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x8},
  376. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  377. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_STS, 0},
  378. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_CTL, 0},
  379. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_0, 0},
  380. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_9, 0},
  381. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS0, 0},
  382. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS1, 0},
  383. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS2, 0},
  384. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS3, 0},
  385. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS4, 0},
  386. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS5, 0},
  387. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS6, 0},
  388. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE0, 0},
  389. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE1, 0},
  390. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE2, 0},
  391. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE3, 0},
  392. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE4, 0},
  393. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE5, 0},
  394. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE6, 0},
  395. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING0, 0},
  396. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING1, 0},
  397. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING2, 0},
  398. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING3, 0},
  399. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING4, 0},
  400. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING5, 0},
  401. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING6, 0},
  402. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30040},
  403. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  404. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  405. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  406. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  407. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30105},
  408. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  409. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  410. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  411. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  412. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  413. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  414. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  415. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  416. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  417. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_NOC_CBCR, 0},
  418. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_AHB_CBCR, 0},
  419. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_GDSCR, 0},
  420. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN1_GDSCR, 0},
  421. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN2_GDSCR, 0},
  422. {1, 0, QCA6390_WCSS_PMM_TOP_PMM_INT_CLR, 0},
  423. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_STICKY_EN, 0},
  424. };
  425. static struct cnss_misc_reg pcie_reg_access_seq[] = {
  426. {1, 0, QCA6390_PCIE_PCIE_WCSS_STATUS_FOR_DEBUG_LOW_PCIE_LOCAL_REG, 0},
  427. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  428. {1, 1, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0x18},
  429. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  430. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  431. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_STATUS_SOC_PCIE_REG, 0},
  432. {1, 0, QCA6390_PCIE_SOC_COMMIT_REPLAY_SOC_PCIE_REG, 0},
  433. {1, 0, QCA6390_TLMM_GPIO_IN_OUT57, 0},
  434. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG57, 0},
  435. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS57, 0},
  436. {1, 0, QCA6390_TLMM_GPIO_IN_OUT59, 0},
  437. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG59, 0},
  438. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS59, 0},
  439. {1, 0, QCA6390_PCIE_PCIE_PARF_LTSSM, 0},
  440. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS, 0},
  441. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS_1, 0},
  442. {1, 0, QCA6390_PCIE_PCIE_PARF_INT_STATUS, 0},
  443. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_STATUS, 0},
  444. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_MASK, 0},
  445. {1, 0, QCA6390_PCIE_PCIE_PARF_BDF_TO_SID_CFG, 0},
  446. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  447. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_3, 0},
  448. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_CLOCK_RESET_CTRL, 0},
  449. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_BASE_ADDR_LOWER, 0},
  450. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_STATUS, 0},
  451. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_CFG, 0},
  452. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  453. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1SUB, 0},
  454. {1, 0, QCA6390_PCIE_PCIE_CORE_CONFIG, 0},
  455. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  456. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L2, 0},
  457. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1, 0},
  458. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1, 0},
  459. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  460. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_HIGH, 0},
  461. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_LOW, 0},
  462. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_HIGH, 0},
  463. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_LOW, 0},
  464. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_STATUS_REG2, 0},
  465. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_STATUS_REG2, 0},
  466. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN2_CFG_REG1, 0},
  467. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN1_CFG_REG1, 0},
  468. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_APS_STATUS_REG1, 0},
  469. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_APS_STATUS_REG1, 0},
  470. {1, 0, QCA6390_PCIE_PCIE_BHI_EXECENV_REG, 0},
  471. };
  472. static struct cnss_misc_reg wlaon_reg_access_seq[] = {
  473. {3, 0, WLAON_SOC_POWER_CTRL, 0},
  474. {3, 0, WLAON_SOC_PWR_WDG_BARK_THRSHD, 0},
  475. {3, 0, WLAON_SOC_PWR_WDG_BITE_THRSHD, 0},
  476. {3, 0, WLAON_SW_COLD_RESET, 0},
  477. {3, 0, WLAON_RFA_MEM_SLP_NRET_N_OVERRIDE, 0},
  478. {3, 0, WLAON_GDSC_DELAY_SETTING, 0},
  479. {3, 0, WLAON_GDSC_DELAY_SETTING2, 0},
  480. {3, 0, WLAON_WL_PWR_STATUS_REG, 0},
  481. {3, 0, WLAON_WL_AON_DBG_CFG_REG, 0},
  482. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP0_REG, 0},
  483. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP1_REG, 0},
  484. {2, 0, WLAON_WL_AON_APM_CFG_CTRL0, 0},
  485. {2, 0, WLAON_WL_AON_APM_CFG_CTRL1, 0},
  486. {2, 0, WLAON_WL_AON_APM_CFG_CTRL2, 0},
  487. {2, 0, WLAON_WL_AON_APM_CFG_CTRL3, 0},
  488. {2, 0, WLAON_WL_AON_APM_CFG_CTRL4, 0},
  489. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5, 0},
  490. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5_1, 0},
  491. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6, 0},
  492. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6_1, 0},
  493. {2, 0, WLAON_WL_AON_APM_CFG_CTRL7, 0},
  494. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8, 0},
  495. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8_1, 0},
  496. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9, 0},
  497. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9_1, 0},
  498. {2, 0, WLAON_WL_AON_APM_CFG_CTRL10, 0},
  499. {2, 0, WLAON_WL_AON_APM_CFG_CTRL11, 0},
  500. {2, 0, WLAON_WL_AON_APM_CFG_CTRL12, 0},
  501. {2, 0, WLAON_WL_AON_APM_OVERRIDE_REG, 0},
  502. {2, 0, WLAON_WL_AON_CXPC_REG, 0},
  503. {2, 0, WLAON_WL_AON_APM_STATUS0, 0},
  504. {2, 0, WLAON_WL_AON_APM_STATUS1, 0},
  505. {2, 0, WLAON_WL_AON_APM_STATUS2, 0},
  506. {2, 0, WLAON_WL_AON_APM_STATUS3, 0},
  507. {2, 0, WLAON_WL_AON_APM_STATUS4, 0},
  508. {2, 0, WLAON_WL_AON_APM_STATUS5, 0},
  509. {2, 0, WLAON_WL_AON_APM_STATUS6, 0},
  510. {3, 0, WLAON_GLOBAL_COUNTER_CTRL1, 0},
  511. {3, 0, WLAON_GLOBAL_COUNTER_CTRL6, 0},
  512. {3, 0, WLAON_GLOBAL_COUNTER_CTRL7, 0},
  513. {3, 0, WLAON_GLOBAL_COUNTER_CTRL3, 0},
  514. {3, 0, WLAON_GLOBAL_COUNTER_CTRL4, 0},
  515. {3, 0, WLAON_GLOBAL_COUNTER_CTRL5, 0},
  516. {3, 0, WLAON_GLOBAL_COUNTER_CTRL8, 0},
  517. {3, 0, WLAON_GLOBAL_COUNTER_CTRL2, 0},
  518. {3, 0, WLAON_GLOBAL_COUNTER_CTRL9, 0},
  519. {3, 0, WLAON_RTC_CLK_CAL_CTRL1, 0},
  520. {3, 0, WLAON_RTC_CLK_CAL_CTRL2, 0},
  521. {3, 0, WLAON_RTC_CLK_CAL_CTRL3, 0},
  522. {3, 0, WLAON_RTC_CLK_CAL_CTRL4, 0},
  523. {3, 0, WLAON_RTC_CLK_CAL_CTRL5, 0},
  524. {3, 0, WLAON_RTC_CLK_CAL_CTRL6, 0},
  525. {3, 0, WLAON_RTC_CLK_CAL_CTRL7, 0},
  526. {3, 0, WLAON_RTC_CLK_CAL_CTRL8, 0},
  527. {3, 0, WLAON_RTC_CLK_CAL_CTRL9, 0},
  528. {3, 0, WLAON_WCSSAON_CONFIG_REG, 0},
  529. {3, 0, WLAON_WLAN_OEM_DEBUG_REG, 0},
  530. {3, 0, WLAON_WLAN_RAM_DUMP_REG, 0},
  531. {3, 0, WLAON_QDSS_WCSS_REG, 0},
  532. {3, 0, WLAON_QDSS_WCSS_ACK, 0},
  533. {3, 0, WLAON_WL_CLK_CNTL_KDF_REG, 0},
  534. {3, 0, WLAON_WL_CLK_CNTL_PMU_HFRC_REG, 0},
  535. {3, 0, WLAON_QFPROM_PWR_CTRL_REG, 0},
  536. {3, 0, WLAON_DLY_CONFIG, 0},
  537. {3, 0, WLAON_WLAON_Q6_IRQ_REG, 0},
  538. {3, 0, WLAON_PCIE_INTF_SW_CFG_REG, 0},
  539. {3, 0, WLAON_PCIE_INTF_STICKY_SW_CFG_REG, 0},
  540. {3, 0, WLAON_PCIE_INTF_PHY_SW_CFG_REG, 0},
  541. {3, 0, WLAON_PCIE_INTF_PHY_NOCSR_SW_CFG_REG, 0},
  542. {3, 0, WLAON_Q6_COOKIE_BIT, 0},
  543. {3, 0, WLAON_WARM_SW_ENTRY, 0},
  544. {3, 0, WLAON_RESET_DBG_SW_ENTRY, 0},
  545. {3, 0, WLAON_WL_PMUNOC_CFG_REG, 0},
  546. {3, 0, WLAON_RESET_CAUSE_CFG_REG, 0},
  547. {3, 0, WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG, 0},
  548. {3, 0, WLAON_DEBUG, 0},
  549. {3, 0, WLAON_SOC_PARAMETERS, 0},
  550. {3, 0, WLAON_WLPM_SIGNAL, 0},
  551. {3, 0, WLAON_SOC_RESET_CAUSE_REG, 0},
  552. {3, 0, WLAON_WAKEUP_PCIE_SOC_REG, 0},
  553. {3, 0, WLAON_PBL_STACK_CANARY, 0},
  554. {3, 0, WLAON_MEM_TOT_NUM_GRP_REG, 0},
  555. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP0_REG, 0},
  556. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP1_REG, 0},
  557. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP2_REG, 0},
  558. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP3_REG, 0},
  559. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP0_REG, 0},
  560. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP1_REG, 0},
  561. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP2_REG, 0},
  562. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP3_REG, 0},
  563. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP0_REG, 0},
  564. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP1_REG, 0},
  565. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP2_REG, 0},
  566. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP3_REG, 0},
  567. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP0_REG, 0},
  568. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP1_REG, 0},
  569. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP2_REG, 0},
  570. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP3_REG, 0},
  571. {3, 0, WLAON_MEM_CNT_SEL_REG, 0},
  572. {3, 0, WLAON_MEM_NO_EXTBHS_REG, 0},
  573. {3, 0, WLAON_MEM_DEBUG_REG, 0},
  574. {3, 0, WLAON_MEM_DEBUG_BUS_REG, 0},
  575. {3, 0, WLAON_MEM_REDUN_CFG_REG, 0},
  576. {3, 0, WLAON_WL_AON_SPARE2, 0},
  577. {3, 0, WLAON_VSEL_CFG_FOR_WL_RET_DISABLE_REG, 0},
  578. {3, 0, WLAON_BTFM_WLAN_IPC_STATUS_REG, 0},
  579. {3, 0, WLAON_MPM_COUNTER_CHICKEN_BITS, 0},
  580. {3, 0, WLAON_WLPM_CHICKEN_BITS, 0},
  581. {3, 0, WLAON_PCIE_PHY_PWR_REG, 0},
  582. {3, 0, WLAON_WL_CLK_CNTL_PMU_LPO2M_REG, 0},
  583. {3, 0, WLAON_WL_SS_ROOT_CLK_SWITCH_REG, 0},
  584. {3, 0, WLAON_POWERCTRL_PMU_REG, 0},
  585. {3, 0, WLAON_POWERCTRL_MEM_REG, 0},
  586. {3, 0, WLAON_PCIE_PWR_CTRL_REG, 0},
  587. {3, 0, WLAON_SOC_PWR_PROFILE_REG, 0},
  588. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_HI_REG, 0},
  589. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_LO_REG, 0},
  590. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_HI_REG, 0},
  591. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_LO_REG, 0},
  592. {3, 0, WLAON_MEM_SVS_CFG_REG, 0},
  593. {3, 0, WLAON_CMN_AON_MISC_REG, 0},
  594. {3, 0, WLAON_INTR_STATUS, 0},
  595. {2, 0, WLAON_INTR_ENABLE, 0},
  596. {2, 0, WLAON_NOC_DBG_BUS_SEL_REG, 0},
  597. {2, 0, WLAON_NOC_DBG_BUS_REG, 0},
  598. {2, 0, WLAON_WL_CTRL_MISC_REG, 0},
  599. {2, 0, WLAON_DBG_STATUS0, 0},
  600. {2, 0, WLAON_DBG_STATUS1, 0},
  601. {2, 0, WLAON_TIMERSYNC_OFFSET_L, 0},
  602. {2, 0, WLAON_TIMERSYNC_OFFSET_H, 0},
  603. {2, 0, WLAON_PMU_LDO_SETTLE_REG, 0},
  604. };
  605. static struct cnss_misc_reg syspm_reg_access_seq[] = {
  606. {1, 0, QCA6390_SYSPM_SYSPM_PWR_STATUS, 0},
  607. {1, 0, QCA6390_SYSPM_DBG_BTFM_AON_REG, 0},
  608. {1, 0, QCA6390_SYSPM_DBG_BUS_SEL_REG, 0},
  609. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  610. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  611. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  612. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  613. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  614. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  615. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  616. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  617. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  618. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  619. };
  620. static struct cnss_print_optimize print_optimize;
  621. #define WCSS_REG_SIZE ARRAY_SIZE(wcss_reg_access_seq)
  622. #define PCIE_REG_SIZE ARRAY_SIZE(pcie_reg_access_seq)
  623. #define WLAON_REG_SIZE ARRAY_SIZE(wlaon_reg_access_seq)
  624. #define SYSPM_REG_SIZE ARRAY_SIZE(syspm_reg_access_seq)
  625. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv);
  626. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  627. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  628. {
  629. mhi_debug_reg_dump(pci_priv->mhi_ctrl);
  630. }
  631. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  632. {
  633. mhi_dump_sfr(pci_priv->mhi_ctrl);
  634. }
  635. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  636. u32 cookie)
  637. {
  638. return mhi_scan_rddm_cookie(pci_priv->mhi_ctrl, cookie);
  639. }
  640. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  641. bool notify_clients)
  642. {
  643. return mhi_pm_fast_suspend(pci_priv->mhi_ctrl, notify_clients);
  644. }
  645. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  646. bool notify_clients)
  647. {
  648. return mhi_pm_fast_resume(pci_priv->mhi_ctrl, notify_clients);
  649. }
  650. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  651. u32 timeout)
  652. {
  653. return mhi_set_m2_timeout_ms(pci_priv->mhi_ctrl, timeout);
  654. }
  655. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  656. int timeout_us, bool in_panic)
  657. {
  658. return mhi_device_get_sync_atomic(pci_priv->mhi_ctrl->mhi_dev,
  659. timeout_us, in_panic);
  660. }
  661. static void
  662. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  663. int (*cb)(struct mhi_controller *mhi_ctrl,
  664. struct mhi_link_info *link_info))
  665. {
  666. mhi_controller_set_bw_scale_cb(pci_priv->mhi_ctrl, cb);
  667. }
  668. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  669. {
  670. return mhi_force_reset(pci_priv->mhi_ctrl);
  671. }
  672. void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  673. phys_addr_t base)
  674. {
  675. return mhi_controller_set_base(pci_priv->mhi_ctrl, base);
  676. }
  677. #else
  678. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  679. {
  680. }
  681. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  682. {
  683. }
  684. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  685. u32 cookie)
  686. {
  687. return false;
  688. }
  689. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  690. bool notify_clients)
  691. {
  692. return -EOPNOTSUPP;
  693. }
  694. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  695. bool notify_clients)
  696. {
  697. return -EOPNOTSUPP;
  698. }
  699. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  700. u32 timeout)
  701. {
  702. }
  703. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  704. int timeout_us, bool in_panic)
  705. {
  706. return -EOPNOTSUPP;
  707. }
  708. static void
  709. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  710. int (*cb)(struct mhi_controller *mhi_ctrl,
  711. struct mhi_link_info *link_info))
  712. {
  713. }
  714. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  715. {
  716. return -EOPNOTSUPP;
  717. }
  718. void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  719. phys_addr_t base)
  720. {
  721. }
  722. #endif /* CONFIG_MHI_BUS_MISC */
  723. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv)
  724. {
  725. u16 device_id;
  726. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  727. cnss_pr_dbg("%ps: PCIe link is in suspend state\n",
  728. (void *)_RET_IP_);
  729. return -EACCES;
  730. }
  731. if (pci_priv->pci_link_down_ind) {
  732. cnss_pr_err("%ps: PCIe link is down\n", (void *)_RET_IP_);
  733. return -EIO;
  734. }
  735. pci_read_config_word(pci_priv->pci_dev, PCI_DEVICE_ID, &device_id);
  736. if (device_id != pci_priv->device_id) {
  737. cnss_fatal_err("%ps: PCI device ID mismatch, link possibly down, current read ID: 0x%x, record ID: 0x%x\n",
  738. (void *)_RET_IP_, device_id,
  739. pci_priv->device_id);
  740. return -EIO;
  741. }
  742. return 0;
  743. }
  744. static void cnss_pci_select_window(struct cnss_pci_data *pci_priv, u32 offset)
  745. {
  746. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  747. u32 window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  748. u32 window_enable = WINDOW_ENABLE_BIT | window;
  749. u32 val;
  750. writel_relaxed(window_enable, pci_priv->bar +
  751. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  752. if (window != pci_priv->remap_window) {
  753. pci_priv->remap_window = window;
  754. cnss_pr_dbg("Config PCIe remap window register to 0x%x\n",
  755. window_enable);
  756. }
  757. /* Read it back to make sure the write has taken effect */
  758. val = readl_relaxed(pci_priv->bar + QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  759. if (val != window_enable) {
  760. cnss_pr_err("Failed to config window register to 0x%x, current value: 0x%x\n",
  761. window_enable, val);
  762. if (!cnss_pci_check_link_status(pci_priv) &&
  763. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  764. CNSS_ASSERT(0);
  765. }
  766. }
  767. static int cnss_pci_reg_read(struct cnss_pci_data *pci_priv,
  768. u32 offset, u32 *val)
  769. {
  770. int ret;
  771. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  772. if (!in_interrupt() && !irqs_disabled()) {
  773. ret = cnss_pci_check_link_status(pci_priv);
  774. if (ret)
  775. return ret;
  776. }
  777. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  778. offset < MAX_UNWINDOWED_ADDRESS) {
  779. *val = readl_relaxed(pci_priv->bar + offset);
  780. return 0;
  781. }
  782. /* If in panic, assumption is kernel panic handler will hold all threads
  783. * and interrupts. Further pci_reg_window_lock could be held before
  784. * panic. So only lock during normal operation.
  785. */
  786. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  787. cnss_pci_select_window(pci_priv, offset);
  788. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  789. (offset & WINDOW_RANGE_MASK));
  790. } else {
  791. spin_lock_bh(&pci_reg_window_lock);
  792. cnss_pci_select_window(pci_priv, offset);
  793. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  794. (offset & WINDOW_RANGE_MASK));
  795. spin_unlock_bh(&pci_reg_window_lock);
  796. }
  797. return 0;
  798. }
  799. static int cnss_pci_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  800. u32 val)
  801. {
  802. int ret;
  803. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  804. if (!in_interrupt() && !irqs_disabled()) {
  805. ret = cnss_pci_check_link_status(pci_priv);
  806. if (ret)
  807. return ret;
  808. }
  809. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  810. offset < MAX_UNWINDOWED_ADDRESS) {
  811. writel_relaxed(val, pci_priv->bar + offset);
  812. return 0;
  813. }
  814. /* Same constraint as PCI register read in panic */
  815. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  816. cnss_pci_select_window(pci_priv, offset);
  817. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  818. (offset & WINDOW_RANGE_MASK));
  819. } else {
  820. spin_lock_bh(&pci_reg_window_lock);
  821. cnss_pci_select_window(pci_priv, offset);
  822. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  823. (offset & WINDOW_RANGE_MASK));
  824. spin_unlock_bh(&pci_reg_window_lock);
  825. }
  826. return 0;
  827. }
  828. static int cnss_pci_force_wake_get(struct cnss_pci_data *pci_priv)
  829. {
  830. struct device *dev = &pci_priv->pci_dev->dev;
  831. int ret;
  832. ret = cnss_pci_force_wake_request_sync(dev,
  833. FORCE_WAKE_DELAY_TIMEOUT_US);
  834. if (ret) {
  835. if (ret != -EAGAIN)
  836. cnss_pr_err("Failed to request force wake\n");
  837. return ret;
  838. }
  839. /* If device's M1 state-change event races here, it can be ignored,
  840. * as the device is expected to immediately move from M2 to M0
  841. * without entering low power state.
  842. */
  843. if (cnss_pci_is_device_awake(dev) != true)
  844. cnss_pr_warn("MHI not in M0, while reg still accessible\n");
  845. return 0;
  846. }
  847. static int cnss_pci_force_wake_put(struct cnss_pci_data *pci_priv)
  848. {
  849. struct device *dev = &pci_priv->pci_dev->dev;
  850. int ret;
  851. ret = cnss_pci_force_wake_release(dev);
  852. if (ret && ret != -EAGAIN)
  853. cnss_pr_err("Failed to release force wake\n");
  854. return ret;
  855. }
  856. #if IS_ENABLED(CONFIG_INTERCONNECT)
  857. /**
  858. * cnss_setup_bus_bandwidth() - Setup interconnect vote for given bandwidth
  859. * @plat_priv: Platform private data struct
  860. * @bw: bandwidth
  861. * @save: toggle flag to save bandwidth to current_bw_vote
  862. *
  863. * Setup bandwidth votes for configured interconnect paths
  864. *
  865. * Return: 0 for success
  866. */
  867. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  868. u32 bw, bool save)
  869. {
  870. int ret = 0;
  871. struct cnss_bus_bw_info *bus_bw_info;
  872. if (!plat_priv->icc.path_count)
  873. return -EOPNOTSUPP;
  874. if (bw >= plat_priv->icc.bus_bw_cfg_count) {
  875. cnss_pr_err("Invalid bus bandwidth Type: %d", bw);
  876. return -EINVAL;
  877. }
  878. cnss_pr_vdbg("Bandwidth vote to %d, save %d\n", bw, save);
  879. list_for_each_entry(bus_bw_info, &plat_priv->icc.list_head, list) {
  880. ret = icc_set_bw(bus_bw_info->icc_path,
  881. bus_bw_info->cfg_table[bw].avg_bw,
  882. bus_bw_info->cfg_table[bw].peak_bw);
  883. if (ret) {
  884. cnss_pr_err("Could not set BW Cfg: %d, err = %d ICC Path: %s Val: %d %d\n",
  885. bw, ret, bus_bw_info->icc_name,
  886. bus_bw_info->cfg_table[bw].avg_bw,
  887. bus_bw_info->cfg_table[bw].peak_bw);
  888. break;
  889. }
  890. }
  891. if (ret == 0 && save)
  892. plat_priv->icc.current_bw_vote = bw;
  893. return ret;
  894. }
  895. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  896. {
  897. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  898. if (!plat_priv)
  899. return -ENODEV;
  900. if (bandwidth < 0)
  901. return -EINVAL;
  902. return cnss_setup_bus_bandwidth(plat_priv, (u32)bandwidth, true);
  903. }
  904. #else
  905. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  906. u32 bw, bool save)
  907. {
  908. return 0;
  909. }
  910. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  911. {
  912. return 0;
  913. }
  914. #endif
  915. EXPORT_SYMBOL(cnss_request_bus_bandwidth);
  916. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  917. u32 *val, bool raw_access)
  918. {
  919. int ret = 0;
  920. bool do_force_wake_put = true;
  921. if (raw_access) {
  922. ret = cnss_pci_reg_read(pci_priv, offset, val);
  923. goto out;
  924. }
  925. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  926. if (ret)
  927. goto out;
  928. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  929. if (ret < 0)
  930. goto runtime_pm_put;
  931. ret = cnss_pci_force_wake_get(pci_priv);
  932. if (ret)
  933. do_force_wake_put = false;
  934. ret = cnss_pci_reg_read(pci_priv, offset, val);
  935. if (ret) {
  936. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  937. offset, ret);
  938. goto force_wake_put;
  939. }
  940. force_wake_put:
  941. if (do_force_wake_put)
  942. cnss_pci_force_wake_put(pci_priv);
  943. runtime_pm_put:
  944. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  945. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  946. out:
  947. return ret;
  948. }
  949. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  950. u32 val, bool raw_access)
  951. {
  952. int ret = 0;
  953. bool do_force_wake_put = true;
  954. if (raw_access) {
  955. ret = cnss_pci_reg_write(pci_priv, offset, val);
  956. goto out;
  957. }
  958. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  959. if (ret)
  960. goto out;
  961. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  962. if (ret < 0)
  963. goto runtime_pm_put;
  964. ret = cnss_pci_force_wake_get(pci_priv);
  965. if (ret)
  966. do_force_wake_put = false;
  967. ret = cnss_pci_reg_write(pci_priv, offset, val);
  968. if (ret) {
  969. cnss_pr_err("Failed to write 0x%x to register offset 0x%x, err = %d\n",
  970. val, offset, ret);
  971. goto force_wake_put;
  972. }
  973. force_wake_put:
  974. if (do_force_wake_put)
  975. cnss_pci_force_wake_put(pci_priv);
  976. runtime_pm_put:
  977. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  978. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  979. out:
  980. return ret;
  981. }
  982. static int cnss_set_pci_config_space(struct cnss_pci_data *pci_priv, bool save)
  983. {
  984. struct pci_dev *pci_dev = pci_priv->pci_dev;
  985. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  986. bool link_down_or_recovery;
  987. if (!plat_priv)
  988. return -ENODEV;
  989. link_down_or_recovery = pci_priv->pci_link_down_ind ||
  990. (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state));
  991. if (save) {
  992. if (link_down_or_recovery) {
  993. pci_priv->saved_state = NULL;
  994. } else {
  995. pci_save_state(pci_dev);
  996. pci_priv->saved_state = pci_store_saved_state(pci_dev);
  997. }
  998. } else {
  999. if (link_down_or_recovery) {
  1000. pci_load_saved_state(pci_dev, pci_priv->default_state);
  1001. pci_restore_state(pci_dev);
  1002. } else if (pci_priv->saved_state) {
  1003. pci_load_and_free_saved_state(pci_dev,
  1004. &pci_priv->saved_state);
  1005. pci_restore_state(pci_dev);
  1006. }
  1007. }
  1008. return 0;
  1009. }
  1010. static int cnss_pci_get_link_status(struct cnss_pci_data *pci_priv)
  1011. {
  1012. u16 link_status;
  1013. int ret;
  1014. ret = pcie_capability_read_word(pci_priv->pci_dev, PCI_EXP_LNKSTA,
  1015. &link_status);
  1016. if (ret)
  1017. return ret;
  1018. cnss_pr_dbg("Get PCI link status register: %u\n", link_status);
  1019. pci_priv->def_link_speed = link_status & PCI_EXP_LNKSTA_CLS;
  1020. pci_priv->def_link_width =
  1021. (link_status & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1022. pci_priv->cur_link_speed = pci_priv->def_link_speed;
  1023. cnss_pr_dbg("Default PCI link speed is 0x%x, link width is 0x%x\n",
  1024. pci_priv->def_link_speed, pci_priv->def_link_width);
  1025. return 0;
  1026. }
  1027. static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
  1028. {
  1029. u32 reg_offset, val;
  1030. int i;
  1031. switch (pci_priv->device_id) {
  1032. case QCA6390_DEVICE_ID:
  1033. case QCA6490_DEVICE_ID:
  1034. case KIWI_DEVICE_ID:
  1035. case MANGO_DEVICE_ID:
  1036. break;
  1037. default:
  1038. return;
  1039. }
  1040. if (in_interrupt() || irqs_disabled())
  1041. return;
  1042. if (cnss_pci_check_link_status(pci_priv))
  1043. return;
  1044. cnss_pr_dbg("Start to dump SOC Scratch registers\n");
  1045. for (i = 0; pci_scratch[i].name; i++) {
  1046. reg_offset = pci_scratch[i].offset;
  1047. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1048. return;
  1049. cnss_pr_dbg("PCIE_SOC_REG_%s = 0x%x\n",
  1050. pci_scratch[i].name, val);
  1051. }
  1052. }
  1053. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
  1054. {
  1055. int ret = 0;
  1056. if (!pci_priv)
  1057. return -ENODEV;
  1058. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1059. cnss_pr_info("PCI link is already suspended\n");
  1060. goto out;
  1061. }
  1062. pci_clear_master(pci_priv->pci_dev);
  1063. ret = cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  1064. if (ret)
  1065. goto out;
  1066. pci_disable_device(pci_priv->pci_dev);
  1067. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1068. if (pci_set_power_state(pci_priv->pci_dev, PCI_D3hot))
  1069. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  1070. }
  1071. /* Always do PCIe L2 suspend during power off/PCIe link recovery */
  1072. pci_priv->drv_connected_last = 0;
  1073. ret = cnss_set_pci_link(pci_priv, PCI_LINK_DOWN);
  1074. if (ret)
  1075. goto out;
  1076. pci_priv->pci_link_state = PCI_LINK_DOWN;
  1077. return 0;
  1078. out:
  1079. return ret;
  1080. }
  1081. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv)
  1082. {
  1083. int ret = 0;
  1084. if (!pci_priv)
  1085. return -ENODEV;
  1086. if (pci_priv->pci_link_state == PCI_LINK_UP) {
  1087. cnss_pr_info("PCI link is already resumed\n");
  1088. goto out;
  1089. }
  1090. ret = cnss_set_pci_link(pci_priv, PCI_LINK_UP);
  1091. if (ret) {
  1092. ret = -EAGAIN;
  1093. goto out;
  1094. }
  1095. pci_priv->pci_link_state = PCI_LINK_UP;
  1096. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1097. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D0);
  1098. if (ret) {
  1099. cnss_pr_err("Failed to set D0, err = %d\n", ret);
  1100. goto out;
  1101. }
  1102. }
  1103. ret = pci_enable_device(pci_priv->pci_dev);
  1104. if (ret) {
  1105. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  1106. goto out;
  1107. }
  1108. ret = cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  1109. if (ret)
  1110. goto out;
  1111. pci_set_master(pci_priv->pci_dev);
  1112. if (pci_priv->pci_link_down_ind)
  1113. pci_priv->pci_link_down_ind = false;
  1114. return 0;
  1115. out:
  1116. return ret;
  1117. }
  1118. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv)
  1119. {
  1120. int ret;
  1121. switch (pci_priv->device_id) {
  1122. case QCA6390_DEVICE_ID:
  1123. case QCA6490_DEVICE_ID:
  1124. case KIWI_DEVICE_ID:
  1125. case MANGO_DEVICE_ID:
  1126. break;
  1127. default:
  1128. return -EOPNOTSUPP;
  1129. }
  1130. /* Always wait here to avoid missing WAKE assert for RDDM
  1131. * before link recovery
  1132. */
  1133. msleep(WAKE_EVENT_TIMEOUT);
  1134. ret = cnss_suspend_pci_link(pci_priv);
  1135. if (ret)
  1136. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  1137. ret = cnss_resume_pci_link(pci_priv);
  1138. if (ret) {
  1139. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  1140. del_timer(&pci_priv->dev_rddm_timer);
  1141. return ret;
  1142. }
  1143. mod_timer(&pci_priv->dev_rddm_timer,
  1144. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1145. cnss_mhi_debug_reg_dump(pci_priv);
  1146. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1147. return 0;
  1148. }
  1149. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  1150. enum cnss_bus_event_type type,
  1151. void *data)
  1152. {
  1153. struct cnss_bus_event bus_event;
  1154. bus_event.etype = type;
  1155. bus_event.event_data = data;
  1156. cnss_pci_call_driver_uevent(pci_priv, CNSS_BUS_EVENT, &bus_event);
  1157. }
  1158. void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv)
  1159. {
  1160. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1161. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1162. unsigned long flags;
  1163. if (test_bit(ENABLE_PCI_LINK_DOWN_PANIC,
  1164. &plat_priv->ctrl_params.quirks))
  1165. panic("cnss: PCI link is down\n");
  1166. spin_lock_irqsave(&pci_link_down_lock, flags);
  1167. if (pci_priv->pci_link_down_ind) {
  1168. cnss_pr_dbg("PCI link down recovery is in progress, ignore\n");
  1169. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1170. return;
  1171. }
  1172. pci_priv->pci_link_down_ind = true;
  1173. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1174. /* Notify MHI about link down*/
  1175. mhi_report_error(pci_priv->mhi_ctrl);
  1176. if (pci_dev->device == QCA6174_DEVICE_ID)
  1177. disable_irq(pci_dev->irq);
  1178. /* Notify bus related event. Now for all supported chips.
  1179. * Here PCIe LINK_DOWN notification taken care.
  1180. * uevent buffer can be extended later, to cover more bus info.
  1181. */
  1182. cnss_pci_update_link_event(pci_priv, BUS_EVENT_PCI_LINK_DOWN, NULL);
  1183. cnss_fatal_err("PCI link down, schedule recovery\n");
  1184. cnss_schedule_recovery(&pci_dev->dev, CNSS_REASON_LINK_DOWN);
  1185. }
  1186. int cnss_pci_link_down(struct device *dev)
  1187. {
  1188. struct pci_dev *pci_dev = to_pci_dev(dev);
  1189. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1190. struct cnss_plat_data *plat_priv = NULL;
  1191. int ret;
  1192. if (!pci_priv) {
  1193. cnss_pr_err("pci_priv is NULL\n");
  1194. return -EINVAL;
  1195. }
  1196. plat_priv = pci_priv->plat_priv;
  1197. if (!plat_priv) {
  1198. cnss_pr_err("plat_priv is NULL\n");
  1199. return -ENODEV;
  1200. }
  1201. if (pci_priv->pci_link_down_ind) {
  1202. cnss_pr_dbg("PCI link down recovery is already in progress\n");
  1203. return -EBUSY;
  1204. }
  1205. if (pci_priv->drv_connected_last &&
  1206. of_property_read_bool(plat_priv->plat_dev->dev.of_node,
  1207. "cnss-enable-self-recovery"))
  1208. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  1209. cnss_pr_err("PCI link down is detected by drivers\n");
  1210. ret = cnss_pci_assert_perst(pci_priv);
  1211. if (ret)
  1212. cnss_pci_handle_linkdown(pci_priv);
  1213. return ret;
  1214. }
  1215. EXPORT_SYMBOL(cnss_pci_link_down);
  1216. int cnss_pci_get_reg_dump(struct device *dev, uint8_t *buffer, uint32_t len)
  1217. {
  1218. struct pci_dev *pci_dev = to_pci_dev(dev);
  1219. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1220. if (!pci_priv) {
  1221. cnss_pr_err("pci_priv is NULL\n");
  1222. return -ENODEV;
  1223. }
  1224. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1225. cnss_pr_dbg("No PCIe reg dump since PCIe is suspended(D3)\n");
  1226. return -EACCES;
  1227. }
  1228. cnss_pr_dbg("Start to get PCIe reg dump\n");
  1229. return _cnss_pci_get_reg_dump(pci_priv, buffer, len);
  1230. }
  1231. EXPORT_SYMBOL(cnss_pci_get_reg_dump);
  1232. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv)
  1233. {
  1234. struct cnss_plat_data *plat_priv;
  1235. if (!pci_priv) {
  1236. cnss_pr_err("pci_priv is NULL\n");
  1237. return -ENODEV;
  1238. }
  1239. plat_priv = pci_priv->plat_priv;
  1240. if (!plat_priv) {
  1241. cnss_pr_err("plat_priv is NULL\n");
  1242. return -ENODEV;
  1243. }
  1244. return test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) |
  1245. pci_priv->pci_link_down_ind;
  1246. }
  1247. int cnss_pci_is_device_down(struct device *dev)
  1248. {
  1249. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  1250. return cnss_pcie_is_device_down(pci_priv);
  1251. }
  1252. EXPORT_SYMBOL(cnss_pci_is_device_down);
  1253. void cnss_pci_lock_reg_window(struct device *dev, unsigned long *flags)
  1254. {
  1255. spin_lock_bh(&pci_reg_window_lock);
  1256. }
  1257. EXPORT_SYMBOL(cnss_pci_lock_reg_window);
  1258. void cnss_pci_unlock_reg_window(struct device *dev, unsigned long *flags)
  1259. {
  1260. spin_unlock_bh(&pci_reg_window_lock);
  1261. }
  1262. EXPORT_SYMBOL(cnss_pci_unlock_reg_window);
  1263. int cnss_get_pci_slot(struct device *dev)
  1264. {
  1265. struct pci_dev *pci_dev = to_pci_dev(dev);
  1266. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1267. struct cnss_plat_data *plat_priv = NULL;
  1268. if (!pci_priv) {
  1269. cnss_pr_err("pci_priv is NULL\n");
  1270. return -EINVAL;
  1271. }
  1272. plat_priv = pci_priv->plat_priv;
  1273. if (!plat_priv) {
  1274. cnss_pr_err("plat_priv is NULL\n");
  1275. return -ENODEV;
  1276. }
  1277. return plat_priv->rc_num;
  1278. }
  1279. EXPORT_SYMBOL(cnss_get_pci_slot);
  1280. /**
  1281. * cnss_pci_dump_bl_sram_mem - Dump WLAN device bootloader debug log
  1282. * @pci_priv: driver PCI bus context pointer
  1283. *
  1284. * Dump primary and secondary bootloader debug log data. For SBL check the
  1285. * log struct address and size for validity.
  1286. *
  1287. * Return: None
  1288. */
  1289. static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
  1290. {
  1291. u32 mem_addr, val, pbl_log_max_size, sbl_log_max_size;
  1292. u32 pbl_log_sram_start;
  1293. u32 pbl_stage, sbl_log_start, sbl_log_size;
  1294. u32 pbl_wlan_boot_cfg, pbl_bootstrap_status;
  1295. u32 pbl_bootstrap_status_reg = PBL_BOOTSTRAP_STATUS;
  1296. u32 sbl_log_def_start = SRAM_START;
  1297. u32 sbl_log_def_end = SRAM_END;
  1298. int i;
  1299. switch (pci_priv->device_id) {
  1300. case QCA6390_DEVICE_ID:
  1301. pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
  1302. pbl_log_max_size = QCA6390_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1303. sbl_log_max_size = QCA6390_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1304. break;
  1305. case QCA6490_DEVICE_ID:
  1306. pbl_log_sram_start = QCA6490_DEBUG_PBL_LOG_SRAM_START;
  1307. pbl_log_max_size = QCA6490_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1308. sbl_log_max_size = QCA6490_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1309. break;
  1310. case KIWI_DEVICE_ID:
  1311. pbl_bootstrap_status_reg = KIWI_PBL_BOOTSTRAP_STATUS;
  1312. pbl_log_sram_start = KIWI_DEBUG_PBL_LOG_SRAM_START;
  1313. pbl_log_max_size = KIWI_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1314. sbl_log_max_size = KIWI_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1315. break;
  1316. case MANGO_DEVICE_ID:
  1317. pbl_bootstrap_status_reg = MANGO_PBL_BOOTSTRAP_STATUS;
  1318. pbl_log_sram_start = MANGO_DEBUG_PBL_LOG_SRAM_START;
  1319. pbl_log_max_size = MANGO_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1320. sbl_log_max_size = MANGO_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1321. break;
  1322. default:
  1323. return;
  1324. }
  1325. if (cnss_pci_check_link_status(pci_priv))
  1326. return;
  1327. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1328. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1329. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1330. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1331. cnss_pci_reg_read(pci_priv, pbl_bootstrap_status_reg,
  1332. &pbl_bootstrap_status);
  1333. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x\n",
  1334. pbl_stage, sbl_log_start, sbl_log_size);
  1335. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x PBL_BOOTSTRAP_STATUS: 0x%08x\n",
  1336. pbl_wlan_boot_cfg, pbl_bootstrap_status);
  1337. cnss_pr_dbg("Dumping PBL log data\n");
  1338. for (i = 0; i < pbl_log_max_size; i += sizeof(val)) {
  1339. mem_addr = pbl_log_sram_start + i;
  1340. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1341. break;
  1342. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1343. }
  1344. sbl_log_size = (sbl_log_size > sbl_log_max_size ?
  1345. sbl_log_max_size : sbl_log_size);
  1346. if (sbl_log_start < sbl_log_def_start ||
  1347. sbl_log_start > sbl_log_def_end ||
  1348. (sbl_log_start + sbl_log_size) > sbl_log_def_end) {
  1349. cnss_pr_err("Invalid SBL log data\n");
  1350. return;
  1351. }
  1352. cnss_pr_dbg("Dumping SBL log data\n");
  1353. for (i = 0; i < sbl_log_size; i += sizeof(val)) {
  1354. mem_addr = sbl_log_start + i;
  1355. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1356. break;
  1357. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1358. }
  1359. }
  1360. static void cnss_pci_dump_sram(struct cnss_pci_data *pci_priv)
  1361. {
  1362. struct cnss_plat_data *plat_priv;
  1363. u32 i, mem_addr;
  1364. u32 *dump_ptr;
  1365. plat_priv = pci_priv->plat_priv;
  1366. if (plat_priv->device_id != QCA6490_DEVICE_ID ||
  1367. cnss_get_host_build_type() != QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1368. return;
  1369. if (!plat_priv->sram_dump) {
  1370. cnss_pr_err("SRAM dump memory is not allocated\n");
  1371. return;
  1372. }
  1373. if (cnss_pci_check_link_status(pci_priv))
  1374. return;
  1375. cnss_pr_dbg("Dumping SRAM at 0x%lx\n", plat_priv->sram_dump);
  1376. for (i = 0; i < SRAM_DUMP_SIZE; i += sizeof(u32)) {
  1377. mem_addr = SRAM_START + i;
  1378. dump_ptr = (u32 *)(plat_priv->sram_dump + i);
  1379. if (cnss_pci_reg_read(pci_priv, mem_addr, dump_ptr)) {
  1380. cnss_pr_err("SRAM Dump failed at 0x%x\n", mem_addr);
  1381. break;
  1382. }
  1383. /* Relinquish CPU after dumping 256KB chunks*/
  1384. if (!(i % CNSS_256KB_SIZE))
  1385. cond_resched();
  1386. }
  1387. }
  1388. static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
  1389. {
  1390. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1391. cnss_fatal_err("MHI power up returns timeout\n");
  1392. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE) ||
  1393. cnss_get_dev_sol_value(plat_priv) > 0) {
  1394. /* Wait for RDDM if RDDM cookie is set or device SOL GPIO is
  1395. * high. If RDDM times out, PBL/SBL error region may have been
  1396. * erased so no need to dump them either.
  1397. */
  1398. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  1399. !pci_priv->pci_link_down_ind) {
  1400. mod_timer(&pci_priv->dev_rddm_timer,
  1401. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1402. }
  1403. } else {
  1404. cnss_pr_dbg("RDDM cookie is not set and device SOL is low\n");
  1405. cnss_mhi_debug_reg_dump(pci_priv);
  1406. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1407. /* Dump PBL/SBL error log if RDDM cookie is not set */
  1408. cnss_pci_dump_bl_sram_mem(pci_priv);
  1409. cnss_pci_dump_sram(pci_priv);
  1410. return -ETIMEDOUT;
  1411. }
  1412. return 0;
  1413. }
  1414. static char *cnss_mhi_state_to_str(enum cnss_mhi_state mhi_state)
  1415. {
  1416. switch (mhi_state) {
  1417. case CNSS_MHI_INIT:
  1418. return "INIT";
  1419. case CNSS_MHI_DEINIT:
  1420. return "DEINIT";
  1421. case CNSS_MHI_POWER_ON:
  1422. return "POWER_ON";
  1423. case CNSS_MHI_POWERING_OFF:
  1424. return "POWERING_OFF";
  1425. case CNSS_MHI_POWER_OFF:
  1426. return "POWER_OFF";
  1427. case CNSS_MHI_FORCE_POWER_OFF:
  1428. return "FORCE_POWER_OFF";
  1429. case CNSS_MHI_SUSPEND:
  1430. return "SUSPEND";
  1431. case CNSS_MHI_RESUME:
  1432. return "RESUME";
  1433. case CNSS_MHI_TRIGGER_RDDM:
  1434. return "TRIGGER_RDDM";
  1435. case CNSS_MHI_RDDM_DONE:
  1436. return "RDDM_DONE";
  1437. default:
  1438. return "UNKNOWN";
  1439. }
  1440. };
  1441. static int cnss_pci_check_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1442. enum cnss_mhi_state mhi_state)
  1443. {
  1444. switch (mhi_state) {
  1445. case CNSS_MHI_INIT:
  1446. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state))
  1447. return 0;
  1448. break;
  1449. case CNSS_MHI_DEINIT:
  1450. case CNSS_MHI_POWER_ON:
  1451. if (test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state) &&
  1452. !test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1453. return 0;
  1454. break;
  1455. case CNSS_MHI_FORCE_POWER_OFF:
  1456. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1457. return 0;
  1458. break;
  1459. case CNSS_MHI_POWER_OFF:
  1460. case CNSS_MHI_SUSPEND:
  1461. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1462. !test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1463. return 0;
  1464. break;
  1465. case CNSS_MHI_RESUME:
  1466. if (test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1467. return 0;
  1468. break;
  1469. case CNSS_MHI_TRIGGER_RDDM:
  1470. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1471. !test_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state))
  1472. return 0;
  1473. break;
  1474. case CNSS_MHI_RDDM_DONE:
  1475. return 0;
  1476. default:
  1477. cnss_pr_err("Unhandled MHI state: %s(%d)\n",
  1478. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1479. }
  1480. cnss_pr_err("Cannot set MHI state %s(%d) in current MHI state (0x%lx)\n",
  1481. cnss_mhi_state_to_str(mhi_state), mhi_state,
  1482. pci_priv->mhi_state);
  1483. if (mhi_state != CNSS_MHI_TRIGGER_RDDM)
  1484. CNSS_ASSERT(0);
  1485. return -EINVAL;
  1486. }
  1487. static int cnss_rddm_trigger_debug(struct cnss_pci_data *pci_priv)
  1488. {
  1489. int read_val, ret;
  1490. if (!pci_priv || pci_priv->device_id != QCA6490_DEVICE_ID)
  1491. return -EOPNOTSUPP;
  1492. cnss_pr_err("Write GCC Spare with ACE55 Pattern");
  1493. cnss_pci_reg_write(pci_priv, GCC_GCC_SPARE_REG_1, 0xACE55);
  1494. ret = cnss_pci_reg_read(pci_priv, GCC_GCC_SPARE_REG_1, &read_val);
  1495. cnss_pr_err("Read back GCC Spare: 0x%x, ret: %d", read_val, ret);
  1496. ret = cnss_pci_reg_read(pci_priv, GCC_PRE_ARES_DEBUG_TIMER_VAL,
  1497. &read_val);
  1498. cnss_pr_err("Warm reset allowed check: 0x%x, ret: %d", read_val, ret);
  1499. return ret;
  1500. }
  1501. static int cnss_rddm_trigger_check(struct cnss_pci_data *pci_priv)
  1502. {
  1503. int read_val, ret;
  1504. if (!pci_priv || pci_priv->device_id != QCA6490_DEVICE_ID)
  1505. return -EOPNOTSUPP;
  1506. ret = cnss_pci_reg_read(pci_priv, GCC_GCC_SPARE_REG_1, &read_val);
  1507. cnss_pr_err("Read GCC spare to check reset status: 0x%x, ret: %d",
  1508. read_val, ret);
  1509. return ret;
  1510. }
  1511. static void cnss_pci_set_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1512. enum cnss_mhi_state mhi_state)
  1513. {
  1514. switch (mhi_state) {
  1515. case CNSS_MHI_INIT:
  1516. set_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1517. break;
  1518. case CNSS_MHI_DEINIT:
  1519. clear_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1520. break;
  1521. case CNSS_MHI_POWER_ON:
  1522. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1523. break;
  1524. case CNSS_MHI_POWERING_OFF:
  1525. set_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1526. break;
  1527. case CNSS_MHI_POWER_OFF:
  1528. case CNSS_MHI_FORCE_POWER_OFF:
  1529. clear_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1530. clear_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1531. clear_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1532. clear_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1533. break;
  1534. case CNSS_MHI_SUSPEND:
  1535. set_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1536. break;
  1537. case CNSS_MHI_RESUME:
  1538. clear_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1539. break;
  1540. case CNSS_MHI_TRIGGER_RDDM:
  1541. set_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1542. break;
  1543. case CNSS_MHI_RDDM_DONE:
  1544. set_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1545. break;
  1546. default:
  1547. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1548. }
  1549. }
  1550. static int cnss_pci_set_mhi_state(struct cnss_pci_data *pci_priv,
  1551. enum cnss_mhi_state mhi_state)
  1552. {
  1553. int ret = 0, retry = 0;
  1554. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  1555. return 0;
  1556. if (mhi_state < 0) {
  1557. cnss_pr_err("Invalid MHI state (%d)\n", mhi_state);
  1558. return -EINVAL;
  1559. }
  1560. ret = cnss_pci_check_mhi_state_bit(pci_priv, mhi_state);
  1561. if (ret)
  1562. goto out;
  1563. cnss_pr_vdbg("Setting MHI state: %s(%d)\n",
  1564. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1565. switch (mhi_state) {
  1566. case CNSS_MHI_INIT:
  1567. ret = mhi_prepare_for_power_up(pci_priv->mhi_ctrl);
  1568. break;
  1569. case CNSS_MHI_DEINIT:
  1570. mhi_unprepare_after_power_down(pci_priv->mhi_ctrl);
  1571. ret = 0;
  1572. break;
  1573. case CNSS_MHI_POWER_ON:
  1574. ret = mhi_sync_power_up(pci_priv->mhi_ctrl);
  1575. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  1576. /* Only set img_pre_alloc when power up succeeds */
  1577. if (!ret && !pci_priv->mhi_ctrl->img_pre_alloc) {
  1578. cnss_pr_dbg("Notify MHI to use already allocated images\n");
  1579. pci_priv->mhi_ctrl->img_pre_alloc = true;
  1580. }
  1581. #endif
  1582. break;
  1583. case CNSS_MHI_POWER_OFF:
  1584. mhi_power_down(pci_priv->mhi_ctrl, true);
  1585. ret = 0;
  1586. break;
  1587. case CNSS_MHI_FORCE_POWER_OFF:
  1588. mhi_power_down(pci_priv->mhi_ctrl, false);
  1589. ret = 0;
  1590. break;
  1591. case CNSS_MHI_SUSPEND:
  1592. retry_mhi_suspend:
  1593. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1594. if (pci_priv->drv_connected_last)
  1595. ret = cnss_mhi_pm_fast_suspend(pci_priv, true);
  1596. else
  1597. ret = mhi_pm_suspend(pci_priv->mhi_ctrl);
  1598. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1599. if (ret == -EBUSY && retry++ < MHI_SUSPEND_RETRY_MAX_TIMES) {
  1600. cnss_pr_dbg("Retry MHI suspend #%d\n", retry);
  1601. usleep_range(MHI_SUSPEND_RETRY_DELAY_US,
  1602. MHI_SUSPEND_RETRY_DELAY_US + 1000);
  1603. goto retry_mhi_suspend;
  1604. }
  1605. break;
  1606. case CNSS_MHI_RESUME:
  1607. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1608. if (pci_priv->drv_connected_last) {
  1609. ret = cnss_pci_prevent_l1(&pci_priv->pci_dev->dev);
  1610. if (ret) {
  1611. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1612. break;
  1613. }
  1614. ret = cnss_mhi_pm_fast_resume(pci_priv, true);
  1615. cnss_pci_allow_l1(&pci_priv->pci_dev->dev);
  1616. } else {
  1617. ret = mhi_pm_resume(pci_priv->mhi_ctrl);
  1618. }
  1619. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1620. break;
  1621. case CNSS_MHI_TRIGGER_RDDM:
  1622. cnss_rddm_trigger_debug(pci_priv);
  1623. ret = mhi_force_rddm_mode(pci_priv->mhi_ctrl);
  1624. if (ret) {
  1625. cnss_pr_err("Failed to trigger RDDM, err = %d\n", ret);
  1626. cnss_pr_dbg("Sending host reset req\n");
  1627. ret = cnss_mhi_force_reset(pci_priv);
  1628. cnss_rddm_trigger_check(pci_priv);
  1629. }
  1630. break;
  1631. case CNSS_MHI_RDDM_DONE:
  1632. break;
  1633. default:
  1634. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1635. ret = -EINVAL;
  1636. }
  1637. if (ret)
  1638. goto out;
  1639. cnss_pci_set_mhi_state_bit(pci_priv, mhi_state);
  1640. return 0;
  1641. out:
  1642. cnss_pr_err("Failed to set MHI state: %s(%d), err = %d\n",
  1643. cnss_mhi_state_to_str(mhi_state), mhi_state, ret);
  1644. return ret;
  1645. }
  1646. static int cnss_pci_config_msi_data(struct cnss_pci_data *pci_priv)
  1647. {
  1648. struct msi_desc *msi_desc;
  1649. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1650. msi_desc = irq_get_msi_desc(pci_dev->irq);
  1651. if (!msi_desc) {
  1652. cnss_pr_err("msi_desc is NULL!\n");
  1653. return -EINVAL;
  1654. }
  1655. pci_priv->msi_ep_base_data = msi_desc->msg.data;
  1656. cnss_pr_dbg("MSI base data is %d\n", pci_priv->msi_ep_base_data);
  1657. return 0;
  1658. }
  1659. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv)
  1660. {
  1661. int ret = 0;
  1662. struct cnss_plat_data *plat_priv;
  1663. unsigned int timeout = 0;
  1664. if (!pci_priv) {
  1665. cnss_pr_err("pci_priv is NULL\n");
  1666. return -ENODEV;
  1667. }
  1668. plat_priv = pci_priv->plat_priv;
  1669. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1670. return 0;
  1671. if (MHI_TIMEOUT_OVERWRITE_MS)
  1672. pci_priv->mhi_ctrl->timeout_ms = MHI_TIMEOUT_OVERWRITE_MS;
  1673. cnss_mhi_set_m2_timeout_ms(pci_priv, MHI_M2_TIMEOUT_MS);
  1674. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_INIT);
  1675. if (ret)
  1676. return ret;
  1677. timeout = pci_priv->mhi_ctrl->timeout_ms;
  1678. /* For non-perf builds the timeout is 10 (default) * 6 seconds */
  1679. if (cnss_get_host_build_type() == QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1680. pci_priv->mhi_ctrl->timeout_ms *= 6;
  1681. else /* For perf builds the timeout is 10 (default) * 3 seconds */
  1682. pci_priv->mhi_ctrl->timeout_ms *= 3;
  1683. /* Start the timer to dump MHI/PBL/SBL debug data periodically */
  1684. mod_timer(&pci_priv->boot_debug_timer,
  1685. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  1686. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
  1687. del_timer_sync(&pci_priv->boot_debug_timer);
  1688. if (ret == 0)
  1689. cnss_wlan_adsp_pc_enable(pci_priv, false);
  1690. pci_priv->mhi_ctrl->timeout_ms = timeout;
  1691. if (ret == -ETIMEDOUT) {
  1692. /* This is a special case needs to be handled that if MHI
  1693. * power on returns -ETIMEDOUT, controller needs to take care
  1694. * the cleanup by calling MHI power down. Force to set the bit
  1695. * for driver internal MHI state to make sure it can be handled
  1696. * properly later.
  1697. */
  1698. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1699. ret = cnss_pci_handle_mhi_poweron_timeout(pci_priv);
  1700. } else if (!ret) {
  1701. /* kernel may allocate a dummy vector before request_irq and
  1702. * then allocate a real vector when request_irq is called.
  1703. * So get msi_data here again to avoid spurious interrupt
  1704. * as msi_data will configured to srngs.
  1705. */
  1706. if (cnss_pci_is_one_msi(pci_priv))
  1707. ret = cnss_pci_config_msi_data(pci_priv);
  1708. }
  1709. return ret;
  1710. }
  1711. static void cnss_pci_power_off_mhi(struct cnss_pci_data *pci_priv)
  1712. {
  1713. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1714. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1715. return;
  1716. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state)) {
  1717. cnss_pr_dbg("MHI is already powered off\n");
  1718. return;
  1719. }
  1720. cnss_wlan_adsp_pc_enable(pci_priv, true);
  1721. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_RESUME);
  1722. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_POWERING_OFF);
  1723. if (!pci_priv->pci_link_down_ind)
  1724. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_OFF);
  1725. else
  1726. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_FORCE_POWER_OFF);
  1727. }
  1728. static void cnss_pci_deinit_mhi(struct cnss_pci_data *pci_priv)
  1729. {
  1730. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1731. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1732. return;
  1733. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state)) {
  1734. cnss_pr_dbg("MHI is already deinited\n");
  1735. return;
  1736. }
  1737. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_DEINIT);
  1738. }
  1739. static void cnss_pci_set_wlaon_pwr_ctrl(struct cnss_pci_data *pci_priv,
  1740. bool set_vddd4blow, bool set_shutdown,
  1741. bool do_force_wake)
  1742. {
  1743. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1744. int ret;
  1745. u32 val;
  1746. if (!plat_priv->set_wlaon_pwr_ctrl)
  1747. return;
  1748. if (pci_priv->pci_link_state == PCI_LINK_DOWN ||
  1749. pci_priv->pci_link_down_ind)
  1750. return;
  1751. if (do_force_wake)
  1752. if (cnss_pci_force_wake_get(pci_priv))
  1753. return;
  1754. ret = cnss_pci_reg_read(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, &val);
  1755. if (ret) {
  1756. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1757. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1758. goto force_wake_put;
  1759. }
  1760. cnss_pr_dbg("Read register offset 0x%x, val = 0x%x\n",
  1761. WLAON_QFPROM_PWR_CTRL_REG, val);
  1762. if (set_vddd4blow)
  1763. val |= QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1764. else
  1765. val &= ~QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1766. if (set_shutdown)
  1767. val |= QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1768. else
  1769. val &= ~QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1770. ret = cnss_pci_reg_write(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, val);
  1771. if (ret) {
  1772. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  1773. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1774. goto force_wake_put;
  1775. }
  1776. cnss_pr_dbg("Write val 0x%x to register offset 0x%x\n", val,
  1777. WLAON_QFPROM_PWR_CTRL_REG);
  1778. if (set_shutdown)
  1779. usleep_range(WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US,
  1780. WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US);
  1781. force_wake_put:
  1782. if (do_force_wake)
  1783. cnss_pci_force_wake_put(pci_priv);
  1784. }
  1785. static int cnss_pci_get_device_timestamp(struct cnss_pci_data *pci_priv,
  1786. u64 *time_us)
  1787. {
  1788. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1789. u32 low, high;
  1790. u64 device_ticks;
  1791. if (!plat_priv->device_freq_hz) {
  1792. cnss_pr_err("Device time clock frequency is not valid\n");
  1793. return -EINVAL;
  1794. }
  1795. switch (pci_priv->device_id) {
  1796. case KIWI_DEVICE_ID:
  1797. case MANGO_DEVICE_ID:
  1798. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_LOW, &low);
  1799. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_HIGH, &high);
  1800. break;
  1801. default:
  1802. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL3, &low);
  1803. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL4, &high);
  1804. break;
  1805. }
  1806. device_ticks = (u64)high << 32 | low;
  1807. do_div(device_ticks, plat_priv->device_freq_hz / 100000);
  1808. *time_us = device_ticks * 10;
  1809. return 0;
  1810. }
  1811. static void cnss_pci_enable_time_sync_counter(struct cnss_pci_data *pci_priv)
  1812. {
  1813. switch (pci_priv->device_id) {
  1814. case KIWI_DEVICE_ID:
  1815. case MANGO_DEVICE_ID:
  1816. return;
  1817. default:
  1818. break;
  1819. }
  1820. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1821. TIME_SYNC_ENABLE);
  1822. }
  1823. static void cnss_pci_clear_time_sync_counter(struct cnss_pci_data *pci_priv)
  1824. {
  1825. switch (pci_priv->device_id) {
  1826. case KIWI_DEVICE_ID:
  1827. case MANGO_DEVICE_ID:
  1828. return;
  1829. default:
  1830. break;
  1831. }
  1832. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1833. TIME_SYNC_CLEAR);
  1834. }
  1835. static void cnss_pci_time_sync_reg_update(struct cnss_pci_data *pci_priv,
  1836. u32 low, u32 high)
  1837. {
  1838. u32 time_reg_low;
  1839. u32 time_reg_high;
  1840. switch (pci_priv->device_id) {
  1841. case KIWI_DEVICE_ID:
  1842. case MANGO_DEVICE_ID:
  1843. /* Use the next two shadow registers after host's usage */
  1844. time_reg_low = PCIE_SHADOW_REG_VALUE_0 +
  1845. (pci_priv->plat_priv->num_shadow_regs_v3 *
  1846. SHADOW_REG_LEN_BYTES);
  1847. time_reg_high = time_reg_low + SHADOW_REG_LEN_BYTES;
  1848. break;
  1849. default:
  1850. time_reg_low = PCIE_SHADOW_REG_VALUE_34;
  1851. time_reg_high = PCIE_SHADOW_REG_VALUE_35;
  1852. break;
  1853. }
  1854. cnss_pci_reg_write(pci_priv, time_reg_low, low);
  1855. cnss_pci_reg_write(pci_priv, time_reg_high, high);
  1856. cnss_pci_reg_read(pci_priv, time_reg_low, &low);
  1857. cnss_pci_reg_read(pci_priv, time_reg_high, &high);
  1858. cnss_pr_dbg("Updated time sync regs [0x%x] = 0x%x, [0x%x] = 0x%x\n",
  1859. time_reg_low, low, time_reg_high, high);
  1860. }
  1861. static int cnss_pci_update_timestamp(struct cnss_pci_data *pci_priv)
  1862. {
  1863. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1864. struct device *dev = &pci_priv->pci_dev->dev;
  1865. unsigned long flags = 0;
  1866. u64 host_time_us, device_time_us, offset;
  1867. u32 low, high;
  1868. int ret;
  1869. ret = cnss_pci_prevent_l1(dev);
  1870. if (ret)
  1871. goto out;
  1872. ret = cnss_pci_force_wake_get(pci_priv);
  1873. if (ret)
  1874. goto allow_l1;
  1875. spin_lock_irqsave(&time_sync_lock, flags);
  1876. cnss_pci_clear_time_sync_counter(pci_priv);
  1877. cnss_pci_enable_time_sync_counter(pci_priv);
  1878. host_time_us = cnss_get_host_timestamp(plat_priv);
  1879. ret = cnss_pci_get_device_timestamp(pci_priv, &device_time_us);
  1880. cnss_pci_clear_time_sync_counter(pci_priv);
  1881. spin_unlock_irqrestore(&time_sync_lock, flags);
  1882. if (ret)
  1883. goto force_wake_put;
  1884. if (host_time_us < device_time_us) {
  1885. cnss_pr_err("Host time (%llu us) is smaller than device time (%llu us), stop\n",
  1886. host_time_us, device_time_us);
  1887. ret = -EINVAL;
  1888. goto force_wake_put;
  1889. }
  1890. offset = host_time_us - device_time_us;
  1891. cnss_pr_dbg("Host time = %llu us, device time = %llu us, offset = %llu us\n",
  1892. host_time_us, device_time_us, offset);
  1893. low = offset & 0xFFFFFFFF;
  1894. high = offset >> 32;
  1895. cnss_pci_time_sync_reg_update(pci_priv, low, high);
  1896. force_wake_put:
  1897. cnss_pci_force_wake_put(pci_priv);
  1898. allow_l1:
  1899. cnss_pci_allow_l1(dev);
  1900. out:
  1901. return ret;
  1902. }
  1903. static void cnss_pci_time_sync_work_hdlr(struct work_struct *work)
  1904. {
  1905. struct cnss_pci_data *pci_priv =
  1906. container_of(work, struct cnss_pci_data, time_sync_work.work);
  1907. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1908. unsigned int time_sync_period_ms =
  1909. plat_priv->ctrl_params.time_sync_period;
  1910. if (test_bit(DISABLE_TIME_SYNC, &plat_priv->ctrl_params.quirks)) {
  1911. cnss_pr_dbg("Time sync is disabled\n");
  1912. return;
  1913. }
  1914. if (!time_sync_period_ms) {
  1915. cnss_pr_dbg("Skip time sync as time period is 0\n");
  1916. return;
  1917. }
  1918. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  1919. return;
  1920. if (cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS) < 0)
  1921. goto runtime_pm_put;
  1922. mutex_lock(&pci_priv->bus_lock);
  1923. cnss_pci_update_timestamp(pci_priv);
  1924. mutex_unlock(&pci_priv->bus_lock);
  1925. schedule_delayed_work(&pci_priv->time_sync_work,
  1926. msecs_to_jiffies(time_sync_period_ms));
  1927. runtime_pm_put:
  1928. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1929. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1930. }
  1931. static int cnss_pci_start_time_sync_update(struct cnss_pci_data *pci_priv)
  1932. {
  1933. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1934. switch (pci_priv->device_id) {
  1935. case QCA6390_DEVICE_ID:
  1936. case QCA6490_DEVICE_ID:
  1937. case KIWI_DEVICE_ID:
  1938. case MANGO_DEVICE_ID:
  1939. break;
  1940. default:
  1941. return -EOPNOTSUPP;
  1942. }
  1943. if (!plat_priv->device_freq_hz) {
  1944. cnss_pr_dbg("Device time clock frequency is not valid, skip time sync\n");
  1945. return -EINVAL;
  1946. }
  1947. cnss_pci_time_sync_work_hdlr(&pci_priv->time_sync_work.work);
  1948. return 0;
  1949. }
  1950. static void cnss_pci_stop_time_sync_update(struct cnss_pci_data *pci_priv)
  1951. {
  1952. switch (pci_priv->device_id) {
  1953. case QCA6390_DEVICE_ID:
  1954. case QCA6490_DEVICE_ID:
  1955. case KIWI_DEVICE_ID:
  1956. case MANGO_DEVICE_ID:
  1957. break;
  1958. default:
  1959. return;
  1960. }
  1961. cancel_delayed_work_sync(&pci_priv->time_sync_work);
  1962. }
  1963. int cnss_pci_update_time_sync_period(struct cnss_pci_data *pci_priv,
  1964. unsigned int time_sync_period)
  1965. {
  1966. struct cnss_plat_data *plat_priv;
  1967. if (!pci_priv)
  1968. return -ENODEV;
  1969. plat_priv = pci_priv->plat_priv;
  1970. cnss_pci_stop_time_sync_update(pci_priv);
  1971. plat_priv->ctrl_params.time_sync_period = time_sync_period;
  1972. cnss_pci_start_time_sync_update(pci_priv);
  1973. cnss_pr_dbg("WLAN time sync period %u ms\n",
  1974. plat_priv->ctrl_params.time_sync_period);
  1975. return 0;
  1976. }
  1977. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv)
  1978. {
  1979. int ret = 0;
  1980. struct cnss_plat_data *plat_priv;
  1981. if (!pci_priv)
  1982. return -ENODEV;
  1983. plat_priv = pci_priv->plat_priv;
  1984. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  1985. cnss_pr_err("Reboot is in progress, skip driver probe\n");
  1986. return -EINVAL;
  1987. }
  1988. if (test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  1989. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  1990. cnss_pr_dbg("Skip driver probe\n");
  1991. goto out;
  1992. }
  1993. if (!pci_priv->driver_ops) {
  1994. cnss_pr_err("driver_ops is NULL\n");
  1995. ret = -EINVAL;
  1996. goto out;
  1997. }
  1998. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  1999. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2000. ret = pci_priv->driver_ops->reinit(pci_priv->pci_dev,
  2001. pci_priv->pci_device_id);
  2002. if (ret) {
  2003. cnss_pr_err("Failed to reinit host driver, err = %d\n",
  2004. ret);
  2005. goto out;
  2006. }
  2007. complete(&plat_priv->recovery_complete);
  2008. } else if (test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state)) {
  2009. ret = pci_priv->driver_ops->probe(pci_priv->pci_dev,
  2010. pci_priv->pci_device_id);
  2011. if (ret) {
  2012. cnss_pr_err("Failed to probe host driver, err = %d\n",
  2013. ret);
  2014. goto out;
  2015. }
  2016. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2017. set_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2018. complete_all(&plat_priv->power_up_complete);
  2019. } else if (test_bit(CNSS_DRIVER_IDLE_RESTART,
  2020. &plat_priv->driver_state)) {
  2021. ret = pci_priv->driver_ops->idle_restart(pci_priv->pci_dev,
  2022. pci_priv->pci_device_id);
  2023. if (ret) {
  2024. cnss_pr_err("Failed to idle restart host driver, err = %d\n",
  2025. ret);
  2026. plat_priv->power_up_error = ret;
  2027. complete_all(&plat_priv->power_up_complete);
  2028. goto out;
  2029. }
  2030. clear_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state);
  2031. complete_all(&plat_priv->power_up_complete);
  2032. } else {
  2033. complete(&plat_priv->power_up_complete);
  2034. }
  2035. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state)) {
  2036. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2037. __pm_relax(plat_priv->recovery_ws);
  2038. }
  2039. cnss_pci_start_time_sync_update(pci_priv);
  2040. return 0;
  2041. out:
  2042. return ret;
  2043. }
  2044. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv)
  2045. {
  2046. struct cnss_plat_data *plat_priv;
  2047. int ret;
  2048. if (!pci_priv)
  2049. return -ENODEV;
  2050. plat_priv = pci_priv->plat_priv;
  2051. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) ||
  2052. test_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state) ||
  2053. test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2054. cnss_pr_dbg("Skip driver remove\n");
  2055. return 0;
  2056. }
  2057. if (!pci_priv->driver_ops) {
  2058. cnss_pr_err("driver_ops is NULL\n");
  2059. return -EINVAL;
  2060. }
  2061. cnss_pci_stop_time_sync_update(pci_priv);
  2062. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2063. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2064. pci_priv->driver_ops->shutdown(pci_priv->pci_dev);
  2065. } else if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state)) {
  2066. pci_priv->driver_ops->remove(pci_priv->pci_dev);
  2067. clear_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2068. } else if (test_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2069. &plat_priv->driver_state)) {
  2070. ret = pci_priv->driver_ops->idle_shutdown(pci_priv->pci_dev);
  2071. if (ret == -EAGAIN) {
  2072. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2073. &plat_priv->driver_state);
  2074. return ret;
  2075. }
  2076. }
  2077. plat_priv->get_info_cb_ctx = NULL;
  2078. plat_priv->get_info_cb = NULL;
  2079. return 0;
  2080. }
  2081. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  2082. int modem_current_status)
  2083. {
  2084. struct cnss_wlan_driver *driver_ops;
  2085. if (!pci_priv)
  2086. return -ENODEV;
  2087. driver_ops = pci_priv->driver_ops;
  2088. if (!driver_ops || !driver_ops->modem_status)
  2089. return -EINVAL;
  2090. driver_ops->modem_status(pci_priv->pci_dev, modem_current_status);
  2091. return 0;
  2092. }
  2093. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  2094. enum cnss_driver_status status)
  2095. {
  2096. struct cnss_wlan_driver *driver_ops;
  2097. if (!pci_priv)
  2098. return -ENODEV;
  2099. driver_ops = pci_priv->driver_ops;
  2100. if (!driver_ops || !driver_ops->update_status)
  2101. return -EINVAL;
  2102. cnss_pr_dbg("Update driver status: %d\n", status);
  2103. driver_ops->update_status(pci_priv->pci_dev, status);
  2104. return 0;
  2105. }
  2106. static void cnss_pci_misc_reg_dump(struct cnss_pci_data *pci_priv,
  2107. struct cnss_misc_reg *misc_reg,
  2108. u32 misc_reg_size,
  2109. char *reg_name)
  2110. {
  2111. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2112. bool do_force_wake_put = true;
  2113. int i;
  2114. if (!misc_reg)
  2115. return;
  2116. if (in_interrupt() || irqs_disabled())
  2117. return;
  2118. if (cnss_pci_check_link_status(pci_priv))
  2119. return;
  2120. if (cnss_pci_force_wake_get(pci_priv)) {
  2121. /* Continue to dump when device has entered RDDM already */
  2122. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2123. return;
  2124. do_force_wake_put = false;
  2125. }
  2126. cnss_pr_dbg("Start to dump %s registers\n", reg_name);
  2127. for (i = 0; i < misc_reg_size; i++) {
  2128. if (!test_bit(pci_priv->misc_reg_dev_mask,
  2129. &misc_reg[i].dev_mask))
  2130. continue;
  2131. if (misc_reg[i].wr) {
  2132. if (misc_reg[i].offset ==
  2133. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG &&
  2134. i >= 1)
  2135. misc_reg[i].val =
  2136. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG_MSK |
  2137. misc_reg[i - 1].val;
  2138. if (cnss_pci_reg_write(pci_priv,
  2139. misc_reg[i].offset,
  2140. misc_reg[i].val))
  2141. goto force_wake_put;
  2142. cnss_pr_vdbg("Write 0x%X to 0x%X\n",
  2143. misc_reg[i].val,
  2144. misc_reg[i].offset);
  2145. } else {
  2146. if (cnss_pci_reg_read(pci_priv,
  2147. misc_reg[i].offset,
  2148. &misc_reg[i].val))
  2149. goto force_wake_put;
  2150. }
  2151. }
  2152. force_wake_put:
  2153. if (do_force_wake_put)
  2154. cnss_pci_force_wake_put(pci_priv);
  2155. }
  2156. static void cnss_pci_dump_misc_reg(struct cnss_pci_data *pci_priv)
  2157. {
  2158. if (in_interrupt() || irqs_disabled())
  2159. return;
  2160. if (cnss_pci_check_link_status(pci_priv))
  2161. return;
  2162. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wcss_reg,
  2163. WCSS_REG_SIZE, "wcss");
  2164. cnss_pci_misc_reg_dump(pci_priv, pci_priv->pcie_reg,
  2165. PCIE_REG_SIZE, "pcie");
  2166. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wlaon_reg,
  2167. WLAON_REG_SIZE, "wlaon");
  2168. cnss_pci_misc_reg_dump(pci_priv, pci_priv->syspm_reg,
  2169. SYSPM_REG_SIZE, "syspm");
  2170. }
  2171. static void cnss_pci_dump_shadow_reg(struct cnss_pci_data *pci_priv)
  2172. {
  2173. int i, j = 0, array_size = SHADOW_REG_COUNT + SHADOW_REG_INTER_COUNT;
  2174. u32 reg_offset;
  2175. bool do_force_wake_put = true;
  2176. if (in_interrupt() || irqs_disabled())
  2177. return;
  2178. if (cnss_pci_check_link_status(pci_priv))
  2179. return;
  2180. if (!pci_priv->debug_reg) {
  2181. pci_priv->debug_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  2182. sizeof(*pci_priv->debug_reg)
  2183. * array_size, GFP_KERNEL);
  2184. if (!pci_priv->debug_reg)
  2185. return;
  2186. }
  2187. if (cnss_pci_force_wake_get(pci_priv))
  2188. do_force_wake_put = false;
  2189. cnss_pr_dbg("Start to dump shadow registers\n");
  2190. for (i = 0; i < SHADOW_REG_COUNT; i++, j++) {
  2191. reg_offset = PCIE_SHADOW_REG_VALUE_0 + i * 4;
  2192. pci_priv->debug_reg[j].offset = reg_offset;
  2193. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2194. &pci_priv->debug_reg[j].val))
  2195. goto force_wake_put;
  2196. }
  2197. for (i = 0; i < SHADOW_REG_INTER_COUNT; i++, j++) {
  2198. reg_offset = PCIE_SHADOW_REG_INTER_0 + i * 4;
  2199. pci_priv->debug_reg[j].offset = reg_offset;
  2200. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2201. &pci_priv->debug_reg[j].val))
  2202. goto force_wake_put;
  2203. }
  2204. force_wake_put:
  2205. if (do_force_wake_put)
  2206. cnss_pci_force_wake_put(pci_priv);
  2207. }
  2208. static int cnss_qca6174_powerup(struct cnss_pci_data *pci_priv)
  2209. {
  2210. int ret = 0;
  2211. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2212. ret = cnss_power_on_device(plat_priv);
  2213. if (ret) {
  2214. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2215. goto out;
  2216. }
  2217. ret = cnss_resume_pci_link(pci_priv);
  2218. if (ret) {
  2219. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2220. goto power_off;
  2221. }
  2222. ret = cnss_pci_call_driver_probe(pci_priv);
  2223. if (ret)
  2224. goto suspend_link;
  2225. return 0;
  2226. suspend_link:
  2227. cnss_suspend_pci_link(pci_priv);
  2228. power_off:
  2229. cnss_power_off_device(plat_priv);
  2230. out:
  2231. return ret;
  2232. }
  2233. static int cnss_qca6174_shutdown(struct cnss_pci_data *pci_priv)
  2234. {
  2235. int ret = 0;
  2236. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2237. cnss_pci_pm_runtime_resume(pci_priv);
  2238. ret = cnss_pci_call_driver_remove(pci_priv);
  2239. if (ret == -EAGAIN)
  2240. goto out;
  2241. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2242. CNSS_BUS_WIDTH_NONE);
  2243. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2244. cnss_pci_set_auto_suspended(pci_priv, 0);
  2245. ret = cnss_suspend_pci_link(pci_priv);
  2246. if (ret)
  2247. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2248. cnss_power_off_device(plat_priv);
  2249. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2250. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2251. out:
  2252. return ret;
  2253. }
  2254. static void cnss_qca6174_crash_shutdown(struct cnss_pci_data *pci_priv)
  2255. {
  2256. if (pci_priv->driver_ops && pci_priv->driver_ops->crash_shutdown)
  2257. pci_priv->driver_ops->crash_shutdown(pci_priv->pci_dev);
  2258. }
  2259. static int cnss_qca6174_ramdump(struct cnss_pci_data *pci_priv)
  2260. {
  2261. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2262. struct cnss_ramdump_info *ramdump_info;
  2263. ramdump_info = &plat_priv->ramdump_info;
  2264. if (!ramdump_info->ramdump_size)
  2265. return -EINVAL;
  2266. return cnss_do_ramdump(plat_priv);
  2267. }
  2268. static void cnss_get_driver_mode_update_fw_name(struct cnss_plat_data *plat_priv)
  2269. {
  2270. struct cnss_pci_data *pci_priv;
  2271. struct cnss_wlan_driver *driver_ops;
  2272. pci_priv = plat_priv->bus_priv;
  2273. driver_ops = pci_priv->driver_ops;
  2274. if (driver_ops && driver_ops->get_driver_mode) {
  2275. plat_priv->driver_mode = driver_ops->get_driver_mode();
  2276. cnss_pci_update_fw_name(pci_priv);
  2277. cnss_pr_dbg("New driver mode is %d", plat_priv->driver_mode);
  2278. }
  2279. }
  2280. static int cnss_qca6290_powerup(struct cnss_pci_data *pci_priv)
  2281. {
  2282. int ret = 0;
  2283. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2284. unsigned int timeout;
  2285. int retry = 0, bt_en_gpio = plat_priv->pinctrl_info.bt_en_gpio;
  2286. int sw_ctrl_gpio = plat_priv->pinctrl_info.sw_ctrl_gpio;
  2287. if (plat_priv->ramdump_info_v2.dump_data_valid) {
  2288. cnss_pci_clear_dump_info(pci_priv);
  2289. cnss_pci_power_off_mhi(pci_priv);
  2290. cnss_suspend_pci_link(pci_priv);
  2291. cnss_pci_deinit_mhi(pci_priv);
  2292. cnss_power_off_device(plat_priv);
  2293. }
  2294. /* Clear QMI send usage count during every power up */
  2295. pci_priv->qmi_send_usage_count = 0;
  2296. plat_priv->power_up_error = 0;
  2297. cnss_get_driver_mode_update_fw_name(plat_priv);
  2298. retry:
  2299. ret = cnss_power_on_device(plat_priv);
  2300. if (ret) {
  2301. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2302. goto out;
  2303. }
  2304. ret = cnss_resume_pci_link(pci_priv);
  2305. if (ret) {
  2306. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2307. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2308. cnss_get_input_gpio_value(plat_priv, sw_ctrl_gpio));
  2309. if (test_bit(IGNORE_PCI_LINK_FAILURE,
  2310. &plat_priv->ctrl_params.quirks)) {
  2311. cnss_pr_dbg("Ignore PCI link resume failure\n");
  2312. ret = 0;
  2313. goto out;
  2314. }
  2315. if (ret == -EAGAIN && retry++ < POWER_ON_RETRY_MAX_TIMES) {
  2316. cnss_power_off_device(plat_priv);
  2317. /* Force toggle BT_EN GPIO low */
  2318. if (retry == POWER_ON_RETRY_MAX_TIMES) {
  2319. cnss_pr_dbg("Retry #%d. Set BT_EN GPIO(%u) low\n",
  2320. retry, bt_en_gpio);
  2321. if (bt_en_gpio >= 0)
  2322. gpio_direction_output(bt_en_gpio, 0);
  2323. cnss_pr_dbg("BT_EN GPIO val: %d\n",
  2324. gpio_get_value(bt_en_gpio));
  2325. }
  2326. cnss_pr_dbg("Retry to resume PCI link #%d\n", retry);
  2327. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2328. cnss_get_input_gpio_value(plat_priv,
  2329. sw_ctrl_gpio));
  2330. msleep(POWER_ON_RETRY_DELAY_MS * retry);
  2331. goto retry;
  2332. }
  2333. /* Assert when it reaches maximum retries */
  2334. CNSS_ASSERT(0);
  2335. goto power_off;
  2336. }
  2337. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  2338. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_QMI);
  2339. ret = cnss_pci_start_mhi(pci_priv);
  2340. if (ret) {
  2341. cnss_fatal_err("Failed to start MHI, err = %d\n", ret);
  2342. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  2343. !pci_priv->pci_link_down_ind && timeout) {
  2344. /* Start recovery directly for MHI start failures */
  2345. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  2346. CNSS_REASON_DEFAULT);
  2347. }
  2348. return 0;
  2349. }
  2350. if (test_bit(USE_CORE_ONLY_FW, &plat_priv->ctrl_params.quirks)) {
  2351. clear_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state);
  2352. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2353. return 0;
  2354. }
  2355. cnss_set_pin_connect_status(plat_priv);
  2356. if (test_bit(QMI_BYPASS, &plat_priv->ctrl_params.quirks)) {
  2357. ret = cnss_pci_call_driver_probe(pci_priv);
  2358. if (ret)
  2359. goto stop_mhi;
  2360. } else if (timeout) {
  2361. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state))
  2362. timeout += WLAN_COLD_BOOT_CAL_TIMEOUT;
  2363. else
  2364. timeout += WLAN_MISSION_MODE_TIMEOUT;
  2365. mod_timer(&plat_priv->fw_boot_timer,
  2366. jiffies + msecs_to_jiffies(timeout));
  2367. }
  2368. return 0;
  2369. stop_mhi:
  2370. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, true);
  2371. cnss_pci_power_off_mhi(pci_priv);
  2372. cnss_suspend_pci_link(pci_priv);
  2373. cnss_pci_deinit_mhi(pci_priv);
  2374. power_off:
  2375. cnss_power_off_device(plat_priv);
  2376. out:
  2377. return ret;
  2378. }
  2379. static int cnss_qca6290_shutdown(struct cnss_pci_data *pci_priv)
  2380. {
  2381. int ret = 0;
  2382. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2383. int do_force_wake = true;
  2384. cnss_pci_pm_runtime_resume(pci_priv);
  2385. ret = cnss_pci_call_driver_remove(pci_priv);
  2386. if (ret == -EAGAIN)
  2387. goto out;
  2388. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2389. CNSS_BUS_WIDTH_NONE);
  2390. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2391. cnss_pci_set_auto_suspended(pci_priv, 0);
  2392. if ((test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state) ||
  2393. test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2394. test_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state) ||
  2395. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state) ||
  2396. test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) &&
  2397. test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  2398. del_timer(&pci_priv->dev_rddm_timer);
  2399. cnss_pci_collect_dump_info(pci_priv, false);
  2400. CNSS_ASSERT(0);
  2401. }
  2402. if (!cnss_is_device_powered_on(plat_priv)) {
  2403. cnss_pr_dbg("Device is already powered off, ignore\n");
  2404. goto skip_power_off;
  2405. }
  2406. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2407. do_force_wake = false;
  2408. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, do_force_wake);
  2409. /* FBC image will be freed after powering off MHI, so skip
  2410. * if RAM dump data is still valid.
  2411. */
  2412. if (plat_priv->ramdump_info_v2.dump_data_valid)
  2413. goto skip_power_off;
  2414. cnss_pci_power_off_mhi(pci_priv);
  2415. ret = cnss_suspend_pci_link(pci_priv);
  2416. if (ret)
  2417. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2418. cnss_pci_deinit_mhi(pci_priv);
  2419. cnss_power_off_device(plat_priv);
  2420. skip_power_off:
  2421. pci_priv->remap_window = 0;
  2422. clear_bit(CNSS_FW_READY, &plat_priv->driver_state);
  2423. clear_bit(CNSS_FW_MEM_READY, &plat_priv->driver_state);
  2424. if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2425. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state)) {
  2426. clear_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  2427. pci_priv->pci_link_down_ind = false;
  2428. }
  2429. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2430. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2431. memset(&print_optimize, 0, sizeof(print_optimize));
  2432. out:
  2433. return ret;
  2434. }
  2435. static void cnss_qca6290_crash_shutdown(struct cnss_pci_data *pci_priv)
  2436. {
  2437. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2438. set_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2439. cnss_pr_dbg("Crash shutdown with driver_state 0x%lx\n",
  2440. plat_priv->driver_state);
  2441. cnss_pci_collect_dump_info(pci_priv, true);
  2442. clear_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2443. }
  2444. static int cnss_qca6290_ramdump(struct cnss_pci_data *pci_priv)
  2445. {
  2446. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2447. struct cnss_ramdump_info_v2 *info_v2 = &plat_priv->ramdump_info_v2;
  2448. struct cnss_dump_data *dump_data = &info_v2->dump_data;
  2449. struct cnss_dump_seg *dump_seg = info_v2->dump_data_vaddr;
  2450. int ret = 0;
  2451. if (!info_v2->dump_data_valid || !dump_seg ||
  2452. dump_data->nentries == 0)
  2453. return 0;
  2454. ret = cnss_do_elf_ramdump(plat_priv);
  2455. cnss_pci_clear_dump_info(pci_priv);
  2456. cnss_pci_power_off_mhi(pci_priv);
  2457. cnss_suspend_pci_link(pci_priv);
  2458. cnss_pci_deinit_mhi(pci_priv);
  2459. cnss_power_off_device(plat_priv);
  2460. return ret;
  2461. }
  2462. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv)
  2463. {
  2464. int ret = 0;
  2465. if (!pci_priv) {
  2466. cnss_pr_err("pci_priv is NULL\n");
  2467. return -ENODEV;
  2468. }
  2469. switch (pci_priv->device_id) {
  2470. case QCA6174_DEVICE_ID:
  2471. ret = cnss_qca6174_powerup(pci_priv);
  2472. break;
  2473. case QCA6290_DEVICE_ID:
  2474. case QCA6390_DEVICE_ID:
  2475. case QCA6490_DEVICE_ID:
  2476. case KIWI_DEVICE_ID:
  2477. case MANGO_DEVICE_ID:
  2478. ret = cnss_qca6290_powerup(pci_priv);
  2479. break;
  2480. default:
  2481. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2482. pci_priv->device_id);
  2483. ret = -ENODEV;
  2484. }
  2485. return ret;
  2486. }
  2487. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv)
  2488. {
  2489. int ret = 0;
  2490. if (!pci_priv) {
  2491. cnss_pr_err("pci_priv is NULL\n");
  2492. return -ENODEV;
  2493. }
  2494. switch (pci_priv->device_id) {
  2495. case QCA6174_DEVICE_ID:
  2496. ret = cnss_qca6174_shutdown(pci_priv);
  2497. break;
  2498. case QCA6290_DEVICE_ID:
  2499. case QCA6390_DEVICE_ID:
  2500. case QCA6490_DEVICE_ID:
  2501. case KIWI_DEVICE_ID:
  2502. case MANGO_DEVICE_ID:
  2503. ret = cnss_qca6290_shutdown(pci_priv);
  2504. break;
  2505. default:
  2506. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2507. pci_priv->device_id);
  2508. ret = -ENODEV;
  2509. }
  2510. return ret;
  2511. }
  2512. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv)
  2513. {
  2514. int ret = 0;
  2515. if (!pci_priv) {
  2516. cnss_pr_err("pci_priv is NULL\n");
  2517. return -ENODEV;
  2518. }
  2519. switch (pci_priv->device_id) {
  2520. case QCA6174_DEVICE_ID:
  2521. cnss_qca6174_crash_shutdown(pci_priv);
  2522. break;
  2523. case QCA6290_DEVICE_ID:
  2524. case QCA6390_DEVICE_ID:
  2525. case QCA6490_DEVICE_ID:
  2526. case KIWI_DEVICE_ID:
  2527. case MANGO_DEVICE_ID:
  2528. cnss_qca6290_crash_shutdown(pci_priv);
  2529. break;
  2530. default:
  2531. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2532. pci_priv->device_id);
  2533. ret = -ENODEV;
  2534. }
  2535. return ret;
  2536. }
  2537. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv)
  2538. {
  2539. int ret = 0;
  2540. if (!pci_priv) {
  2541. cnss_pr_err("pci_priv is NULL\n");
  2542. return -ENODEV;
  2543. }
  2544. switch (pci_priv->device_id) {
  2545. case QCA6174_DEVICE_ID:
  2546. ret = cnss_qca6174_ramdump(pci_priv);
  2547. break;
  2548. case QCA6290_DEVICE_ID:
  2549. case QCA6390_DEVICE_ID:
  2550. case QCA6490_DEVICE_ID:
  2551. case KIWI_DEVICE_ID:
  2552. case MANGO_DEVICE_ID:
  2553. ret = cnss_qca6290_ramdump(pci_priv);
  2554. break;
  2555. default:
  2556. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2557. pci_priv->device_id);
  2558. ret = -ENODEV;
  2559. }
  2560. return ret;
  2561. }
  2562. int cnss_pci_is_drv_connected(struct device *dev)
  2563. {
  2564. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2565. if (!pci_priv)
  2566. return -ENODEV;
  2567. return pci_priv->drv_connected_last;
  2568. }
  2569. EXPORT_SYMBOL(cnss_pci_is_drv_connected);
  2570. static void cnss_wlan_reg_driver_work(struct work_struct *work)
  2571. {
  2572. struct cnss_plat_data *plat_priv =
  2573. container_of(work, struct cnss_plat_data, wlan_reg_driver_work.work);
  2574. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  2575. struct cnss_cal_info *cal_info;
  2576. unsigned int timeout;
  2577. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state))
  2578. return;
  2579. if (test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state)) {
  2580. goto reg_driver;
  2581. } else {
  2582. if (plat_priv->charger_mode) {
  2583. cnss_pr_err("Ignore calibration timeout in charger mode\n");
  2584. return;
  2585. }
  2586. if (!test_bit(CNSS_IN_COLD_BOOT_CAL,
  2587. &plat_priv->driver_state)) {
  2588. timeout = cnss_get_timeout(plat_priv,
  2589. CNSS_TIMEOUT_CALIBRATION);
  2590. cnss_pr_dbg("File system not ready to start calibration. Wait for %ds..\n",
  2591. timeout / 1000);
  2592. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2593. msecs_to_jiffies(timeout));
  2594. return;
  2595. }
  2596. del_timer(&plat_priv->fw_boot_timer);
  2597. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) &&
  2598. !test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2599. cnss_pr_err("Timeout waiting for calibration to complete\n");
  2600. CNSS_ASSERT(0);
  2601. }
  2602. cal_info = kzalloc(sizeof(*cal_info), GFP_KERNEL);
  2603. if (!cal_info)
  2604. return;
  2605. cal_info->cal_status = CNSS_CAL_TIMEOUT;
  2606. cnss_driver_event_post(plat_priv,
  2607. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  2608. 0, cal_info);
  2609. }
  2610. reg_driver:
  2611. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2612. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2613. return;
  2614. }
  2615. reinit_completion(&plat_priv->power_up_complete);
  2616. cnss_driver_event_post(plat_priv,
  2617. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2618. CNSS_EVENT_SYNC_UNKILLABLE,
  2619. pci_priv->driver_ops);
  2620. }
  2621. int cnss_wlan_register_driver(struct cnss_wlan_driver *driver_ops)
  2622. {
  2623. int ret = 0;
  2624. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2625. struct cnss_pci_data *pci_priv;
  2626. const struct pci_device_id *id_table = driver_ops->id_table;
  2627. unsigned int timeout;
  2628. if (!cnss_check_driver_loading_allowed()) {
  2629. cnss_pr_info("No cnss2 dtsi entry present");
  2630. return -ENODEV;
  2631. }
  2632. if (!plat_priv) {
  2633. cnss_pr_buf("plat_priv is not ready for register driver\n");
  2634. return -EAGAIN;
  2635. }
  2636. pci_priv = plat_priv->bus_priv;
  2637. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state)) {
  2638. while (id_table && id_table->device) {
  2639. if (plat_priv->device_id == id_table->device) {
  2640. if (plat_priv->device_id == KIWI_DEVICE_ID &&
  2641. driver_ops->chip_version != 2) {
  2642. cnss_pr_err("WLAN HW disabled. kiwi_v2 only supported\n");
  2643. return -ENODEV;
  2644. }
  2645. cnss_pr_info("WLAN register driver deferred for device ID: 0x%x due to HW disable\n",
  2646. id_table->device);
  2647. plat_priv->driver_ops = driver_ops;
  2648. return 0;
  2649. }
  2650. id_table++;
  2651. }
  2652. return -ENODEV;
  2653. }
  2654. if (!test_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state)) {
  2655. cnss_pr_info("pci probe not yet done for register driver\n");
  2656. return -EAGAIN;
  2657. }
  2658. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state)) {
  2659. cnss_pr_err("Driver has already registered\n");
  2660. return -EEXIST;
  2661. }
  2662. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2663. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2664. return -EINVAL;
  2665. }
  2666. if (!id_table || !pci_dev_present(id_table)) {
  2667. /* id_table pointer will move from pci_dev_present(),
  2668. * so check again using local pointer.
  2669. */
  2670. id_table = driver_ops->id_table;
  2671. while (id_table && id_table->vendor) {
  2672. cnss_pr_info("Host driver is built for PCIe device ID 0x%x\n",
  2673. id_table->device);
  2674. id_table++;
  2675. }
  2676. cnss_pr_err("Enumerated PCIe device id is 0x%x, reject unsupported driver\n",
  2677. pci_priv->device_id);
  2678. return -ENODEV;
  2679. }
  2680. if (driver_ops->chip_version != CNSS_CHIP_VER_ANY &&
  2681. driver_ops->chip_version != plat_priv->device_version.major_version) {
  2682. cnss_pr_err("Driver built for chip ver 0x%x, enumerated ver 0x%x, reject unsupported driver\n",
  2683. driver_ops->chip_version,
  2684. plat_priv->device_version.major_version);
  2685. return -ENODEV;
  2686. }
  2687. cnss_get_driver_mode_update_fw_name(plat_priv);
  2688. set_bit(CNSS_DRIVER_REGISTER, &plat_priv->driver_state);
  2689. if (!plat_priv->cbc_enabled ||
  2690. test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state))
  2691. goto register_driver;
  2692. pci_priv->driver_ops = driver_ops;
  2693. /* If Cold Boot Calibration is enabled, it is the 1st step in init
  2694. * sequence.CBC is done on file system_ready trigger. Qcacld will be
  2695. * loaded from vendor_modprobe.sh at early boot and must be deferred
  2696. * until CBC is complete
  2697. */
  2698. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_CALIBRATION);
  2699. INIT_DELAYED_WORK(&plat_priv->wlan_reg_driver_work,
  2700. cnss_wlan_reg_driver_work);
  2701. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2702. msecs_to_jiffies(timeout));
  2703. cnss_pr_info("WLAN register driver deferred for Calibration\n");
  2704. return 0;
  2705. register_driver:
  2706. reinit_completion(&plat_priv->power_up_complete);
  2707. ret = cnss_driver_event_post(plat_priv,
  2708. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2709. CNSS_EVENT_SYNC_UNKILLABLE,
  2710. driver_ops);
  2711. return ret;
  2712. }
  2713. EXPORT_SYMBOL(cnss_wlan_register_driver);
  2714. void cnss_wlan_unregister_driver(struct cnss_wlan_driver *driver_ops)
  2715. {
  2716. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2717. int ret = 0;
  2718. unsigned int timeout;
  2719. if (!plat_priv) {
  2720. cnss_pr_err("plat_priv is NULL\n");
  2721. return;
  2722. }
  2723. mutex_lock(&plat_priv->driver_ops_lock);
  2724. if (plat_priv->device_id == QCA6174_DEVICE_ID)
  2725. goto skip_wait_power_up;
  2726. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_WLAN_WATCHDOG);
  2727. ret = wait_for_completion_timeout(&plat_priv->power_up_complete,
  2728. msecs_to_jiffies(timeout));
  2729. if (!ret) {
  2730. cnss_pr_err("Timeout (%ums) waiting for driver power up to complete\n",
  2731. timeout);
  2732. CNSS_ASSERT(0);
  2733. }
  2734. skip_wait_power_up:
  2735. if (!test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2736. !test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2737. goto skip_wait_recovery;
  2738. reinit_completion(&plat_priv->recovery_complete);
  2739. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_RECOVERY);
  2740. ret = wait_for_completion_timeout(&plat_priv->recovery_complete,
  2741. msecs_to_jiffies(timeout));
  2742. if (!ret) {
  2743. cnss_pr_err("Timeout (%ums) waiting for recovery to complete\n",
  2744. timeout);
  2745. CNSS_ASSERT(0);
  2746. }
  2747. skip_wait_recovery:
  2748. cnss_driver_event_post(plat_priv,
  2749. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  2750. CNSS_EVENT_SYNC_UNKILLABLE, NULL);
  2751. mutex_unlock(&plat_priv->driver_ops_lock);
  2752. }
  2753. EXPORT_SYMBOL(cnss_wlan_unregister_driver);
  2754. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv,
  2755. void *data)
  2756. {
  2757. int ret = 0;
  2758. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2759. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2760. cnss_pr_dbg("Reboot or shutdown is in progress, ignore register driver\n");
  2761. return -EINVAL;
  2762. }
  2763. set_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2764. pci_priv->driver_ops = data;
  2765. ret = cnss_pci_dev_powerup(pci_priv);
  2766. if (ret) {
  2767. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2768. pci_priv->driver_ops = NULL;
  2769. } else {
  2770. set_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state);
  2771. }
  2772. return ret;
  2773. }
  2774. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv)
  2775. {
  2776. struct cnss_plat_data *plat_priv;
  2777. if (!pci_priv)
  2778. return -EINVAL;
  2779. plat_priv = pci_priv->plat_priv;
  2780. set_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2781. cnss_pci_dev_shutdown(pci_priv);
  2782. pci_priv->driver_ops = NULL;
  2783. clear_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state);
  2784. return 0;
  2785. }
  2786. static int cnss_pci_suspend_driver(struct cnss_pci_data *pci_priv)
  2787. {
  2788. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2789. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2790. int ret = 0;
  2791. pm_message_t state = { .event = PM_EVENT_SUSPEND };
  2792. if (driver_ops && driver_ops->suspend) {
  2793. ret = driver_ops->suspend(pci_dev, state);
  2794. if (ret) {
  2795. cnss_pr_err("Failed to suspend host driver, err = %d\n",
  2796. ret);
  2797. ret = -EAGAIN;
  2798. }
  2799. }
  2800. return ret;
  2801. }
  2802. static int cnss_pci_resume_driver(struct cnss_pci_data *pci_priv)
  2803. {
  2804. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2805. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2806. int ret = 0;
  2807. if (driver_ops && driver_ops->resume) {
  2808. ret = driver_ops->resume(pci_dev);
  2809. if (ret)
  2810. cnss_pr_err("Failed to resume host driver, err = %d\n",
  2811. ret);
  2812. }
  2813. return ret;
  2814. }
  2815. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv)
  2816. {
  2817. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2818. int ret = 0;
  2819. if (pci_priv->pci_link_state == PCI_LINK_DOWN)
  2820. goto out;
  2821. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_SUSPEND)) {
  2822. ret = -EAGAIN;
  2823. goto out;
  2824. }
  2825. if (pci_priv->drv_connected_last)
  2826. goto skip_disable_pci;
  2827. pci_clear_master(pci_dev);
  2828. cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  2829. pci_disable_device(pci_dev);
  2830. ret = pci_set_power_state(pci_dev, PCI_D3hot);
  2831. if (ret)
  2832. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  2833. skip_disable_pci:
  2834. if (cnss_set_pci_link(pci_priv, PCI_LINK_DOWN)) {
  2835. ret = -EAGAIN;
  2836. goto resume_mhi;
  2837. }
  2838. pci_priv->pci_link_state = PCI_LINK_DOWN;
  2839. return 0;
  2840. resume_mhi:
  2841. if (!pci_is_enabled(pci_dev))
  2842. if (pci_enable_device(pci_dev))
  2843. cnss_pr_err("Failed to enable PCI device\n");
  2844. if (pci_priv->saved_state)
  2845. cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  2846. pci_set_master(pci_dev);
  2847. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2848. out:
  2849. return ret;
  2850. }
  2851. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv)
  2852. {
  2853. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2854. int ret = 0;
  2855. if (pci_priv->pci_link_state == PCI_LINK_UP)
  2856. goto out;
  2857. if (cnss_set_pci_link(pci_priv, PCI_LINK_UP)) {
  2858. cnss_fatal_err("Failed to resume PCI link from suspend\n");
  2859. cnss_pci_link_down(&pci_dev->dev);
  2860. ret = -EAGAIN;
  2861. goto out;
  2862. }
  2863. pci_priv->pci_link_state = PCI_LINK_UP;
  2864. if (pci_priv->drv_connected_last)
  2865. goto skip_enable_pci;
  2866. ret = pci_enable_device(pci_dev);
  2867. if (ret) {
  2868. cnss_pr_err("Failed to enable PCI device, err = %d\n",
  2869. ret);
  2870. goto out;
  2871. }
  2872. if (pci_priv->saved_state)
  2873. cnss_set_pci_config_space(pci_priv,
  2874. RESTORE_PCI_CONFIG_SPACE);
  2875. pci_set_master(pci_dev);
  2876. skip_enable_pci:
  2877. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2878. out:
  2879. return ret;
  2880. }
  2881. static int cnss_pci_suspend(struct device *dev)
  2882. {
  2883. int ret = 0;
  2884. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2885. struct cnss_plat_data *plat_priv;
  2886. if (!pci_priv)
  2887. goto out;
  2888. plat_priv = pci_priv->plat_priv;
  2889. if (!plat_priv)
  2890. goto out;
  2891. if (!cnss_is_device_powered_on(plat_priv))
  2892. goto out;
  2893. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2894. pci_priv->drv_supported) {
  2895. pci_priv->drv_connected_last =
  2896. cnss_pci_get_drv_connected(pci_priv);
  2897. if (!pci_priv->drv_connected_last) {
  2898. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2899. ret = -EAGAIN;
  2900. goto out;
  2901. }
  2902. }
  2903. set_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2904. ret = cnss_pci_suspend_driver(pci_priv);
  2905. if (ret)
  2906. goto clear_flag;
  2907. if (!pci_priv->disable_pc) {
  2908. mutex_lock(&pci_priv->bus_lock);
  2909. ret = cnss_pci_suspend_bus(pci_priv);
  2910. mutex_unlock(&pci_priv->bus_lock);
  2911. if (ret)
  2912. goto resume_driver;
  2913. }
  2914. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2915. return 0;
  2916. resume_driver:
  2917. cnss_pci_resume_driver(pci_priv);
  2918. clear_flag:
  2919. pci_priv->drv_connected_last = 0;
  2920. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2921. out:
  2922. return ret;
  2923. }
  2924. static int cnss_pci_resume(struct device *dev)
  2925. {
  2926. int ret = 0;
  2927. struct pci_dev *pci_dev = to_pci_dev(dev);
  2928. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2929. struct cnss_plat_data *plat_priv;
  2930. if (!pci_priv)
  2931. goto out;
  2932. plat_priv = pci_priv->plat_priv;
  2933. if (!plat_priv)
  2934. goto out;
  2935. if (pci_priv->pci_link_down_ind)
  2936. goto out;
  2937. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2938. goto out;
  2939. if (!pci_priv->disable_pc) {
  2940. ret = cnss_pci_resume_bus(pci_priv);
  2941. if (ret)
  2942. goto out;
  2943. }
  2944. ret = cnss_pci_resume_driver(pci_priv);
  2945. pci_priv->drv_connected_last = 0;
  2946. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2947. out:
  2948. return ret;
  2949. }
  2950. static int cnss_pci_suspend_noirq(struct device *dev)
  2951. {
  2952. int ret = 0;
  2953. struct pci_dev *pci_dev = to_pci_dev(dev);
  2954. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2955. struct cnss_wlan_driver *driver_ops;
  2956. if (!pci_priv)
  2957. goto out;
  2958. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2959. goto out;
  2960. driver_ops = pci_priv->driver_ops;
  2961. if (driver_ops && driver_ops->suspend_noirq)
  2962. ret = driver_ops->suspend_noirq(pci_dev);
  2963. if (pci_priv->disable_pc && !pci_dev->state_saved &&
  2964. !pci_priv->plat_priv->use_pm_domain)
  2965. pci_save_state(pci_dev);
  2966. out:
  2967. return ret;
  2968. }
  2969. static int cnss_pci_resume_noirq(struct device *dev)
  2970. {
  2971. int ret = 0;
  2972. struct pci_dev *pci_dev = to_pci_dev(dev);
  2973. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2974. struct cnss_wlan_driver *driver_ops;
  2975. if (!pci_priv)
  2976. goto out;
  2977. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2978. goto out;
  2979. driver_ops = pci_priv->driver_ops;
  2980. if (driver_ops && driver_ops->resume_noirq &&
  2981. !pci_priv->pci_link_down_ind)
  2982. ret = driver_ops->resume_noirq(pci_dev);
  2983. out:
  2984. return ret;
  2985. }
  2986. static int cnss_pci_runtime_suspend(struct device *dev)
  2987. {
  2988. int ret = 0;
  2989. struct pci_dev *pci_dev = to_pci_dev(dev);
  2990. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2991. struct cnss_plat_data *plat_priv;
  2992. struct cnss_wlan_driver *driver_ops;
  2993. if (!pci_priv)
  2994. return -EAGAIN;
  2995. plat_priv = pci_priv->plat_priv;
  2996. if (!plat_priv)
  2997. return -EAGAIN;
  2998. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2999. return -EAGAIN;
  3000. if (pci_priv->pci_link_down_ind) {
  3001. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3002. return -EAGAIN;
  3003. }
  3004. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  3005. pci_priv->drv_supported) {
  3006. pci_priv->drv_connected_last =
  3007. cnss_pci_get_drv_connected(pci_priv);
  3008. if (!pci_priv->drv_connected_last) {
  3009. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  3010. return -EAGAIN;
  3011. }
  3012. }
  3013. cnss_pr_vdbg("Runtime suspend start\n");
  3014. driver_ops = pci_priv->driver_ops;
  3015. if (driver_ops && driver_ops->runtime_ops &&
  3016. driver_ops->runtime_ops->runtime_suspend)
  3017. ret = driver_ops->runtime_ops->runtime_suspend(pci_dev);
  3018. else
  3019. ret = cnss_auto_suspend(dev);
  3020. if (ret)
  3021. pci_priv->drv_connected_last = 0;
  3022. cnss_pr_vdbg("Runtime suspend status: %d\n", ret);
  3023. return ret;
  3024. }
  3025. static int cnss_pci_runtime_resume(struct device *dev)
  3026. {
  3027. int ret = 0;
  3028. struct pci_dev *pci_dev = to_pci_dev(dev);
  3029. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3030. struct cnss_wlan_driver *driver_ops;
  3031. if (!pci_priv)
  3032. return -EAGAIN;
  3033. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3034. return -EAGAIN;
  3035. if (pci_priv->pci_link_down_ind) {
  3036. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3037. return -EAGAIN;
  3038. }
  3039. cnss_pr_vdbg("Runtime resume start\n");
  3040. driver_ops = pci_priv->driver_ops;
  3041. if (driver_ops && driver_ops->runtime_ops &&
  3042. driver_ops->runtime_ops->runtime_resume)
  3043. ret = driver_ops->runtime_ops->runtime_resume(pci_dev);
  3044. else
  3045. ret = cnss_auto_resume(dev);
  3046. if (!ret)
  3047. pci_priv->drv_connected_last = 0;
  3048. cnss_pr_vdbg("Runtime resume status: %d\n", ret);
  3049. return ret;
  3050. }
  3051. static int cnss_pci_runtime_idle(struct device *dev)
  3052. {
  3053. cnss_pr_vdbg("Runtime idle\n");
  3054. pm_request_autosuspend(dev);
  3055. return -EBUSY;
  3056. }
  3057. int cnss_wlan_pm_control(struct device *dev, bool vote)
  3058. {
  3059. struct pci_dev *pci_dev = to_pci_dev(dev);
  3060. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3061. int ret = 0;
  3062. if (!pci_priv)
  3063. return -ENODEV;
  3064. ret = cnss_pci_disable_pc(pci_priv, vote);
  3065. if (ret)
  3066. return ret;
  3067. pci_priv->disable_pc = vote;
  3068. cnss_pr_dbg("%s PCIe power collapse\n", vote ? "disable" : "enable");
  3069. return 0;
  3070. }
  3071. EXPORT_SYMBOL(cnss_wlan_pm_control);
  3072. static void cnss_pci_pm_runtime_get_record(struct cnss_pci_data *pci_priv,
  3073. enum cnss_rtpm_id id)
  3074. {
  3075. if (id >= RTPM_ID_MAX)
  3076. return;
  3077. atomic_inc(&pci_priv->pm_stats.runtime_get);
  3078. atomic_inc(&pci_priv->pm_stats.runtime_get_id[id]);
  3079. pci_priv->pm_stats.runtime_get_timestamp_id[id] =
  3080. cnss_get_host_timestamp(pci_priv->plat_priv);
  3081. }
  3082. static void cnss_pci_pm_runtime_put_record(struct cnss_pci_data *pci_priv,
  3083. enum cnss_rtpm_id id)
  3084. {
  3085. if (id >= RTPM_ID_MAX)
  3086. return;
  3087. atomic_inc(&pci_priv->pm_stats.runtime_put);
  3088. atomic_inc(&pci_priv->pm_stats.runtime_put_id[id]);
  3089. pci_priv->pm_stats.runtime_put_timestamp_id[id] =
  3090. cnss_get_host_timestamp(pci_priv->plat_priv);
  3091. }
  3092. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv)
  3093. {
  3094. struct device *dev;
  3095. if (!pci_priv)
  3096. return;
  3097. dev = &pci_priv->pci_dev->dev;
  3098. cnss_pr_dbg("Runtime PM usage count: %d\n",
  3099. atomic_read(&dev->power.usage_count));
  3100. }
  3101. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv)
  3102. {
  3103. struct device *dev;
  3104. enum rpm_status status;
  3105. if (!pci_priv)
  3106. return -ENODEV;
  3107. dev = &pci_priv->pci_dev->dev;
  3108. status = dev->power.runtime_status;
  3109. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3110. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3111. (void *)_RET_IP_);
  3112. return pm_request_resume(dev);
  3113. }
  3114. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv)
  3115. {
  3116. struct device *dev;
  3117. enum rpm_status status;
  3118. if (!pci_priv)
  3119. return -ENODEV;
  3120. dev = &pci_priv->pci_dev->dev;
  3121. status = dev->power.runtime_status;
  3122. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3123. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3124. (void *)_RET_IP_);
  3125. return pm_runtime_resume(dev);
  3126. }
  3127. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  3128. enum cnss_rtpm_id id)
  3129. {
  3130. struct device *dev;
  3131. enum rpm_status status;
  3132. if (!pci_priv)
  3133. return -ENODEV;
  3134. dev = &pci_priv->pci_dev->dev;
  3135. status = dev->power.runtime_status;
  3136. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3137. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3138. (void *)_RET_IP_);
  3139. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3140. return pm_runtime_get(dev);
  3141. }
  3142. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  3143. enum cnss_rtpm_id id)
  3144. {
  3145. struct device *dev;
  3146. enum rpm_status status;
  3147. if (!pci_priv)
  3148. return -ENODEV;
  3149. dev = &pci_priv->pci_dev->dev;
  3150. status = dev->power.runtime_status;
  3151. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3152. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3153. (void *)_RET_IP_);
  3154. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3155. return pm_runtime_get_sync(dev);
  3156. }
  3157. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  3158. enum cnss_rtpm_id id)
  3159. {
  3160. if (!pci_priv)
  3161. return;
  3162. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3163. pm_runtime_get_noresume(&pci_priv->pci_dev->dev);
  3164. }
  3165. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  3166. enum cnss_rtpm_id id)
  3167. {
  3168. struct device *dev;
  3169. if (!pci_priv)
  3170. return -ENODEV;
  3171. dev = &pci_priv->pci_dev->dev;
  3172. if (atomic_read(&dev->power.usage_count) == 0) {
  3173. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3174. return -EINVAL;
  3175. }
  3176. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3177. return pm_runtime_put_autosuspend(&pci_priv->pci_dev->dev);
  3178. }
  3179. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  3180. enum cnss_rtpm_id id)
  3181. {
  3182. struct device *dev;
  3183. if (!pci_priv)
  3184. return;
  3185. dev = &pci_priv->pci_dev->dev;
  3186. if (atomic_read(&dev->power.usage_count) == 0) {
  3187. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3188. return;
  3189. }
  3190. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3191. pm_runtime_put_noidle(&pci_priv->pci_dev->dev);
  3192. }
  3193. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv)
  3194. {
  3195. if (!pci_priv)
  3196. return;
  3197. pm_runtime_mark_last_busy(&pci_priv->pci_dev->dev);
  3198. }
  3199. int cnss_auto_suspend(struct device *dev)
  3200. {
  3201. int ret = 0;
  3202. struct pci_dev *pci_dev = to_pci_dev(dev);
  3203. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3204. struct cnss_plat_data *plat_priv;
  3205. if (!pci_priv)
  3206. return -ENODEV;
  3207. plat_priv = pci_priv->plat_priv;
  3208. if (!plat_priv)
  3209. return -ENODEV;
  3210. mutex_lock(&pci_priv->bus_lock);
  3211. if (!pci_priv->qmi_send_usage_count) {
  3212. ret = cnss_pci_suspend_bus(pci_priv);
  3213. if (ret) {
  3214. mutex_unlock(&pci_priv->bus_lock);
  3215. return ret;
  3216. }
  3217. }
  3218. cnss_pci_set_auto_suspended(pci_priv, 1);
  3219. mutex_unlock(&pci_priv->bus_lock);
  3220. cnss_pci_set_monitor_wake_intr(pci_priv, true);
  3221. /* For suspend temporarily set bandwidth vote to NONE and dont save in
  3222. * current_bw_vote as in resume path we should vote for last used
  3223. * bandwidth vote. Also ignore error if bw voting is not setup.
  3224. */
  3225. cnss_setup_bus_bandwidth(plat_priv, CNSS_BUS_WIDTH_NONE, false);
  3226. return 0;
  3227. }
  3228. EXPORT_SYMBOL(cnss_auto_suspend);
  3229. int cnss_auto_resume(struct device *dev)
  3230. {
  3231. int ret = 0;
  3232. struct pci_dev *pci_dev = to_pci_dev(dev);
  3233. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3234. struct cnss_plat_data *plat_priv;
  3235. if (!pci_priv)
  3236. return -ENODEV;
  3237. plat_priv = pci_priv->plat_priv;
  3238. if (!plat_priv)
  3239. return -ENODEV;
  3240. mutex_lock(&pci_priv->bus_lock);
  3241. ret = cnss_pci_resume_bus(pci_priv);
  3242. if (ret) {
  3243. mutex_unlock(&pci_priv->bus_lock);
  3244. return ret;
  3245. }
  3246. cnss_pci_set_auto_suspended(pci_priv, 0);
  3247. mutex_unlock(&pci_priv->bus_lock);
  3248. cnss_request_bus_bandwidth(dev, plat_priv->icc.current_bw_vote);
  3249. return 0;
  3250. }
  3251. EXPORT_SYMBOL(cnss_auto_resume);
  3252. int cnss_pci_force_wake_request_sync(struct device *dev, int timeout_us)
  3253. {
  3254. struct pci_dev *pci_dev = to_pci_dev(dev);
  3255. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3256. struct cnss_plat_data *plat_priv;
  3257. struct mhi_controller *mhi_ctrl;
  3258. if (!pci_priv)
  3259. return -ENODEV;
  3260. switch (pci_priv->device_id) {
  3261. case QCA6390_DEVICE_ID:
  3262. case QCA6490_DEVICE_ID:
  3263. case KIWI_DEVICE_ID:
  3264. case MANGO_DEVICE_ID:
  3265. break;
  3266. default:
  3267. return 0;
  3268. }
  3269. mhi_ctrl = pci_priv->mhi_ctrl;
  3270. if (!mhi_ctrl)
  3271. return -EINVAL;
  3272. plat_priv = pci_priv->plat_priv;
  3273. if (!plat_priv)
  3274. return -ENODEV;
  3275. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3276. return -EAGAIN;
  3277. if (timeout_us) {
  3278. /* Busy wait for timeout_us */
  3279. return cnss_mhi_device_get_sync_atomic(pci_priv,
  3280. timeout_us, false);
  3281. } else {
  3282. /* Sleep wait for mhi_ctrl->timeout_ms */
  3283. return mhi_device_get_sync(mhi_ctrl->mhi_dev);
  3284. }
  3285. }
  3286. EXPORT_SYMBOL(cnss_pci_force_wake_request_sync);
  3287. int cnss_pci_force_wake_request(struct device *dev)
  3288. {
  3289. struct pci_dev *pci_dev = to_pci_dev(dev);
  3290. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3291. struct cnss_plat_data *plat_priv;
  3292. struct mhi_controller *mhi_ctrl;
  3293. if (!pci_priv)
  3294. return -ENODEV;
  3295. switch (pci_priv->device_id) {
  3296. case QCA6390_DEVICE_ID:
  3297. case QCA6490_DEVICE_ID:
  3298. case KIWI_DEVICE_ID:
  3299. case MANGO_DEVICE_ID:
  3300. break;
  3301. default:
  3302. return 0;
  3303. }
  3304. mhi_ctrl = pci_priv->mhi_ctrl;
  3305. if (!mhi_ctrl)
  3306. return -EINVAL;
  3307. plat_priv = pci_priv->plat_priv;
  3308. if (!plat_priv)
  3309. return -ENODEV;
  3310. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3311. return -EAGAIN;
  3312. mhi_device_get(mhi_ctrl->mhi_dev);
  3313. return 0;
  3314. }
  3315. EXPORT_SYMBOL(cnss_pci_force_wake_request);
  3316. int cnss_pci_is_device_awake(struct device *dev)
  3317. {
  3318. struct pci_dev *pci_dev = to_pci_dev(dev);
  3319. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3320. struct mhi_controller *mhi_ctrl;
  3321. if (!pci_priv)
  3322. return -ENODEV;
  3323. switch (pci_priv->device_id) {
  3324. case QCA6390_DEVICE_ID:
  3325. case QCA6490_DEVICE_ID:
  3326. case KIWI_DEVICE_ID:
  3327. case MANGO_DEVICE_ID:
  3328. break;
  3329. default:
  3330. return 0;
  3331. }
  3332. mhi_ctrl = pci_priv->mhi_ctrl;
  3333. if (!mhi_ctrl)
  3334. return -EINVAL;
  3335. return (mhi_ctrl->dev_state == MHI_STATE_M0);
  3336. }
  3337. EXPORT_SYMBOL(cnss_pci_is_device_awake);
  3338. int cnss_pci_force_wake_release(struct device *dev)
  3339. {
  3340. struct pci_dev *pci_dev = to_pci_dev(dev);
  3341. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3342. struct cnss_plat_data *plat_priv;
  3343. struct mhi_controller *mhi_ctrl;
  3344. if (!pci_priv)
  3345. return -ENODEV;
  3346. switch (pci_priv->device_id) {
  3347. case QCA6390_DEVICE_ID:
  3348. case QCA6490_DEVICE_ID:
  3349. case KIWI_DEVICE_ID:
  3350. case MANGO_DEVICE_ID:
  3351. break;
  3352. default:
  3353. return 0;
  3354. }
  3355. mhi_ctrl = pci_priv->mhi_ctrl;
  3356. if (!mhi_ctrl)
  3357. return -EINVAL;
  3358. plat_priv = pci_priv->plat_priv;
  3359. if (!plat_priv)
  3360. return -ENODEV;
  3361. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3362. return -EAGAIN;
  3363. mhi_device_put(mhi_ctrl->mhi_dev);
  3364. return 0;
  3365. }
  3366. EXPORT_SYMBOL(cnss_pci_force_wake_release);
  3367. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv)
  3368. {
  3369. int ret = 0;
  3370. if (!pci_priv)
  3371. return -ENODEV;
  3372. mutex_lock(&pci_priv->bus_lock);
  3373. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3374. !pci_priv->qmi_send_usage_count)
  3375. ret = cnss_pci_resume_bus(pci_priv);
  3376. pci_priv->qmi_send_usage_count++;
  3377. cnss_pr_buf("Increased QMI send usage count to %d\n",
  3378. pci_priv->qmi_send_usage_count);
  3379. mutex_unlock(&pci_priv->bus_lock);
  3380. return ret;
  3381. }
  3382. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv)
  3383. {
  3384. int ret = 0;
  3385. if (!pci_priv)
  3386. return -ENODEV;
  3387. mutex_lock(&pci_priv->bus_lock);
  3388. if (pci_priv->qmi_send_usage_count)
  3389. pci_priv->qmi_send_usage_count--;
  3390. cnss_pr_buf("Decreased QMI send usage count to %d\n",
  3391. pci_priv->qmi_send_usage_count);
  3392. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3393. !pci_priv->qmi_send_usage_count &&
  3394. !cnss_pcie_is_device_down(pci_priv))
  3395. ret = cnss_pci_suspend_bus(pci_priv);
  3396. mutex_unlock(&pci_priv->bus_lock);
  3397. return ret;
  3398. }
  3399. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv)
  3400. {
  3401. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3402. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3403. struct device *dev = &pci_priv->pci_dev->dev;
  3404. int i;
  3405. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3406. if (!fw_mem[i].va && fw_mem[i].size) {
  3407. retry:
  3408. fw_mem[i].va =
  3409. dma_alloc_attrs(dev, fw_mem[i].size,
  3410. &fw_mem[i].pa, GFP_KERNEL,
  3411. fw_mem[i].attrs);
  3412. if (!fw_mem[i].va) {
  3413. if ((fw_mem[i].attrs &
  3414. DMA_ATTR_FORCE_CONTIGUOUS)) {
  3415. fw_mem[i].attrs &=
  3416. ~DMA_ATTR_FORCE_CONTIGUOUS;
  3417. cnss_pr_dbg("Fallback to non-contiguous memory for FW, Mem type: %u\n",
  3418. fw_mem[i].type);
  3419. goto retry;
  3420. }
  3421. cnss_pr_err("Failed to allocate memory for FW, size: 0x%zx, type: %u\n",
  3422. fw_mem[i].size, fw_mem[i].type);
  3423. CNSS_ASSERT(0);
  3424. return -ENOMEM;
  3425. }
  3426. }
  3427. }
  3428. return 0;
  3429. }
  3430. static void cnss_pci_free_fw_mem(struct cnss_pci_data *pci_priv)
  3431. {
  3432. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3433. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3434. struct device *dev = &pci_priv->pci_dev->dev;
  3435. int i;
  3436. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3437. if (fw_mem[i].va && fw_mem[i].size) {
  3438. cnss_pr_dbg("Freeing memory for FW, va: 0x%pK, pa: %pa, size: 0x%zx, type: %u\n",
  3439. fw_mem[i].va, &fw_mem[i].pa,
  3440. fw_mem[i].size, fw_mem[i].type);
  3441. dma_free_attrs(dev, fw_mem[i].size,
  3442. fw_mem[i].va, fw_mem[i].pa,
  3443. fw_mem[i].attrs);
  3444. fw_mem[i].va = NULL;
  3445. fw_mem[i].pa = 0;
  3446. fw_mem[i].size = 0;
  3447. fw_mem[i].type = 0;
  3448. }
  3449. }
  3450. plat_priv->fw_mem_seg_len = 0;
  3451. }
  3452. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv)
  3453. {
  3454. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3455. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3456. int i, j;
  3457. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3458. if (!qdss_mem[i].va && qdss_mem[i].size) {
  3459. qdss_mem[i].va =
  3460. dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3461. qdss_mem[i].size,
  3462. &qdss_mem[i].pa,
  3463. GFP_KERNEL);
  3464. if (!qdss_mem[i].va) {
  3465. cnss_pr_err("Failed to allocate QDSS memory for FW, size: 0x%zx, type: %u, chuck-ID: %d\n",
  3466. qdss_mem[i].size,
  3467. qdss_mem[i].type, i);
  3468. break;
  3469. }
  3470. }
  3471. }
  3472. /* Best-effort allocation for QDSS trace */
  3473. if (i < plat_priv->qdss_mem_seg_len) {
  3474. for (j = i; j < plat_priv->qdss_mem_seg_len; j++) {
  3475. qdss_mem[j].type = 0;
  3476. qdss_mem[j].size = 0;
  3477. }
  3478. plat_priv->qdss_mem_seg_len = i;
  3479. }
  3480. return 0;
  3481. }
  3482. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv)
  3483. {
  3484. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3485. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3486. int i;
  3487. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3488. if (qdss_mem[i].va && qdss_mem[i].size) {
  3489. cnss_pr_dbg("Freeing memory for QDSS: pa: %pa, size: 0x%zx, type: %u\n",
  3490. &qdss_mem[i].pa, qdss_mem[i].size,
  3491. qdss_mem[i].type);
  3492. dma_free_coherent(&pci_priv->pci_dev->dev,
  3493. qdss_mem[i].size, qdss_mem[i].va,
  3494. qdss_mem[i].pa);
  3495. qdss_mem[i].va = NULL;
  3496. qdss_mem[i].pa = 0;
  3497. qdss_mem[i].size = 0;
  3498. qdss_mem[i].type = 0;
  3499. }
  3500. }
  3501. plat_priv->qdss_mem_seg_len = 0;
  3502. }
  3503. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv)
  3504. {
  3505. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3506. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3507. char filename[MAX_FIRMWARE_NAME_LEN];
  3508. char *phy_filename = DEFAULT_PHY_UCODE_FILE_NAME;
  3509. const struct firmware *fw_entry;
  3510. int ret = 0;
  3511. /* Use forward compatibility here since for any recent device
  3512. * it should use DEFAULT_PHY_UCODE_FILE_NAME.
  3513. */
  3514. switch (pci_priv->device_id) {
  3515. case QCA6174_DEVICE_ID:
  3516. cnss_pr_err("Invalid device ID (0x%x) to load phy image\n",
  3517. pci_priv->device_id);
  3518. return -EINVAL;
  3519. case QCA6290_DEVICE_ID:
  3520. case QCA6390_DEVICE_ID:
  3521. case QCA6490_DEVICE_ID:
  3522. phy_filename = DEFAULT_PHY_M3_FILE_NAME;
  3523. break;
  3524. case KIWI_DEVICE_ID:
  3525. case MANGO_DEVICE_ID:
  3526. switch (plat_priv->device_version.major_version) {
  3527. case FW_V2_NUMBER:
  3528. phy_filename = PHY_UCODE_V2_FILE_NAME;
  3529. break;
  3530. default:
  3531. break;
  3532. }
  3533. break;
  3534. default:
  3535. break;
  3536. }
  3537. if (!m3_mem->va && !m3_mem->size) {
  3538. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  3539. phy_filename);
  3540. ret = firmware_request_nowarn(&fw_entry, filename,
  3541. &pci_priv->pci_dev->dev);
  3542. if (ret) {
  3543. cnss_pr_err("Failed to load M3 image: %s\n", filename);
  3544. return ret;
  3545. }
  3546. m3_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3547. fw_entry->size, &m3_mem->pa,
  3548. GFP_KERNEL);
  3549. if (!m3_mem->va) {
  3550. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  3551. fw_entry->size);
  3552. release_firmware(fw_entry);
  3553. return -ENOMEM;
  3554. }
  3555. memcpy(m3_mem->va, fw_entry->data, fw_entry->size);
  3556. m3_mem->size = fw_entry->size;
  3557. release_firmware(fw_entry);
  3558. }
  3559. return 0;
  3560. }
  3561. static void cnss_pci_free_m3_mem(struct cnss_pci_data *pci_priv)
  3562. {
  3563. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3564. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3565. if (m3_mem->va && m3_mem->size) {
  3566. cnss_pr_dbg("Freeing memory for M3, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  3567. m3_mem->va, &m3_mem->pa, m3_mem->size);
  3568. dma_free_coherent(&pci_priv->pci_dev->dev, m3_mem->size,
  3569. m3_mem->va, m3_mem->pa);
  3570. }
  3571. m3_mem->va = NULL;
  3572. m3_mem->pa = 0;
  3573. m3_mem->size = 0;
  3574. }
  3575. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv)
  3576. {
  3577. struct cnss_plat_data *plat_priv;
  3578. if (!pci_priv)
  3579. return;
  3580. cnss_fatal_err("Timeout waiting for FW ready indication\n");
  3581. plat_priv = pci_priv->plat_priv;
  3582. if (!plat_priv)
  3583. return;
  3584. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) {
  3585. cnss_pr_dbg("Ignore FW ready timeout for calibration mode\n");
  3586. return;
  3587. }
  3588. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  3589. CNSS_REASON_TIMEOUT);
  3590. }
  3591. static void cnss_pci_deinit_smmu(struct cnss_pci_data *pci_priv)
  3592. {
  3593. pci_priv->iommu_domain = NULL;
  3594. }
  3595. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3596. {
  3597. if (!pci_priv)
  3598. return -ENODEV;
  3599. if (!pci_priv->smmu_iova_len)
  3600. return -EINVAL;
  3601. *addr = pci_priv->smmu_iova_start;
  3602. *size = pci_priv->smmu_iova_len;
  3603. return 0;
  3604. }
  3605. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3606. {
  3607. if (!pci_priv)
  3608. return -ENODEV;
  3609. if (!pci_priv->smmu_iova_ipa_len)
  3610. return -EINVAL;
  3611. *addr = pci_priv->smmu_iova_ipa_start;
  3612. *size = pci_priv->smmu_iova_ipa_len;
  3613. return 0;
  3614. }
  3615. struct iommu_domain *cnss_smmu_get_domain(struct device *dev)
  3616. {
  3617. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3618. if (!pci_priv)
  3619. return NULL;
  3620. return pci_priv->iommu_domain;
  3621. }
  3622. EXPORT_SYMBOL(cnss_smmu_get_domain);
  3623. int cnss_smmu_map(struct device *dev,
  3624. phys_addr_t paddr, uint32_t *iova_addr, size_t size)
  3625. {
  3626. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3627. struct cnss_plat_data *plat_priv;
  3628. unsigned long iova;
  3629. size_t len;
  3630. int ret = 0;
  3631. int flag = IOMMU_READ | IOMMU_WRITE;
  3632. struct pci_dev *root_port;
  3633. struct device_node *root_of_node;
  3634. bool dma_coherent = false;
  3635. if (!pci_priv)
  3636. return -ENODEV;
  3637. if (!iova_addr) {
  3638. cnss_pr_err("iova_addr is NULL, paddr %pa, size %zu\n",
  3639. &paddr, size);
  3640. return -EINVAL;
  3641. }
  3642. plat_priv = pci_priv->plat_priv;
  3643. len = roundup(size + paddr - rounddown(paddr, PAGE_SIZE), PAGE_SIZE);
  3644. iova = roundup(pci_priv->smmu_iova_ipa_current, PAGE_SIZE);
  3645. if (pci_priv->iommu_geometry &&
  3646. iova >= pci_priv->smmu_iova_ipa_start +
  3647. pci_priv->smmu_iova_ipa_len) {
  3648. cnss_pr_err("No IOVA space to map, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3649. iova,
  3650. &pci_priv->smmu_iova_ipa_start,
  3651. pci_priv->smmu_iova_ipa_len);
  3652. return -ENOMEM;
  3653. }
  3654. if (!test_bit(DISABLE_IO_COHERENCY,
  3655. &plat_priv->ctrl_params.quirks)) {
  3656. root_port = pcie_find_root_port(pci_priv->pci_dev);
  3657. if (!root_port) {
  3658. cnss_pr_err("Root port is null, so dma_coherent is disabled\n");
  3659. } else {
  3660. root_of_node = root_port->dev.of_node;
  3661. if (root_of_node && root_of_node->parent) {
  3662. dma_coherent =
  3663. of_property_read_bool(root_of_node->parent,
  3664. "dma-coherent");
  3665. cnss_pr_dbg("dma-coherent is %s\n",
  3666. dma_coherent ? "enabled" : "disabled");
  3667. if (dma_coherent)
  3668. flag |= IOMMU_CACHE;
  3669. }
  3670. }
  3671. }
  3672. cnss_pr_dbg("IOMMU map: iova %lx, len %zu\n", iova, len);
  3673. ret = iommu_map(pci_priv->iommu_domain, iova,
  3674. rounddown(paddr, PAGE_SIZE), len, flag);
  3675. if (ret) {
  3676. cnss_pr_err("PA to IOVA mapping failed, ret %d\n", ret);
  3677. return ret;
  3678. }
  3679. pci_priv->smmu_iova_ipa_current = iova + len;
  3680. *iova_addr = (uint32_t)(iova + paddr - rounddown(paddr, PAGE_SIZE));
  3681. cnss_pr_dbg("IOMMU map: iova_addr %lx\n", *iova_addr);
  3682. return 0;
  3683. }
  3684. EXPORT_SYMBOL(cnss_smmu_map);
  3685. int cnss_smmu_unmap(struct device *dev, uint32_t iova_addr, size_t size)
  3686. {
  3687. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3688. unsigned long iova;
  3689. size_t unmapped;
  3690. size_t len;
  3691. if (!pci_priv)
  3692. return -ENODEV;
  3693. iova = rounddown(iova_addr, PAGE_SIZE);
  3694. len = roundup(size + iova_addr - iova, PAGE_SIZE);
  3695. if (iova >= pci_priv->smmu_iova_ipa_start +
  3696. pci_priv->smmu_iova_ipa_len) {
  3697. cnss_pr_err("Out of IOVA space to unmap, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3698. iova,
  3699. &pci_priv->smmu_iova_ipa_start,
  3700. pci_priv->smmu_iova_ipa_len);
  3701. return -ENOMEM;
  3702. }
  3703. cnss_pr_dbg("IOMMU unmap: iova %lx, len %zu\n", iova, len);
  3704. unmapped = iommu_unmap(pci_priv->iommu_domain, iova, len);
  3705. if (unmapped != len) {
  3706. cnss_pr_err("IOMMU unmap failed, unmapped = %zu, requested = %zu\n",
  3707. unmapped, len);
  3708. return -EINVAL;
  3709. }
  3710. pci_priv->smmu_iova_ipa_current = iova;
  3711. return 0;
  3712. }
  3713. EXPORT_SYMBOL(cnss_smmu_unmap);
  3714. int cnss_get_soc_info(struct device *dev, struct cnss_soc_info *info)
  3715. {
  3716. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3717. struct cnss_plat_data *plat_priv;
  3718. if (!pci_priv)
  3719. return -ENODEV;
  3720. plat_priv = pci_priv->plat_priv;
  3721. if (!plat_priv)
  3722. return -ENODEV;
  3723. info->va = pci_priv->bar;
  3724. info->pa = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  3725. info->chip_id = plat_priv->chip_info.chip_id;
  3726. info->chip_family = plat_priv->chip_info.chip_family;
  3727. info->board_id = plat_priv->board_info.board_id;
  3728. info->soc_id = plat_priv->soc_info.soc_id;
  3729. info->fw_version = plat_priv->fw_version_info.fw_version;
  3730. strlcpy(info->fw_build_timestamp,
  3731. plat_priv->fw_version_info.fw_build_timestamp,
  3732. sizeof(info->fw_build_timestamp));
  3733. memcpy(&info->device_version, &plat_priv->device_version,
  3734. sizeof(info->device_version));
  3735. memcpy(&info->dev_mem_info, &plat_priv->dev_mem_info,
  3736. sizeof(info->dev_mem_info));
  3737. memcpy(&info->fw_build_id, &plat_priv->fw_build_id,
  3738. sizeof(info->fw_build_id));
  3739. return 0;
  3740. }
  3741. EXPORT_SYMBOL(cnss_get_soc_info);
  3742. static int cnss_pci_enable_msi(struct cnss_pci_data *pci_priv)
  3743. {
  3744. int ret = 0;
  3745. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3746. int num_vectors;
  3747. struct cnss_msi_config *msi_config;
  3748. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3749. return 0;
  3750. if (cnss_pci_is_force_one_msi(pci_priv)) {
  3751. ret = cnss_pci_get_one_msi_assignment(pci_priv);
  3752. cnss_pr_dbg("force one msi\n");
  3753. } else {
  3754. ret = cnss_pci_get_msi_assignment(pci_priv);
  3755. }
  3756. if (ret) {
  3757. cnss_pr_err("Failed to get MSI assignment, err = %d\n", ret);
  3758. goto out;
  3759. }
  3760. msi_config = pci_priv->msi_config;
  3761. if (!msi_config) {
  3762. cnss_pr_err("msi_config is NULL!\n");
  3763. ret = -EINVAL;
  3764. goto out;
  3765. }
  3766. num_vectors = pci_alloc_irq_vectors(pci_dev,
  3767. msi_config->total_vectors,
  3768. msi_config->total_vectors,
  3769. PCI_IRQ_MSI);
  3770. if ((num_vectors != msi_config->total_vectors) &&
  3771. !cnss_pci_fallback_one_msi(pci_priv, &num_vectors)) {
  3772. cnss_pr_err("Failed to get enough MSI vectors (%d), available vectors = %d",
  3773. msi_config->total_vectors, num_vectors);
  3774. if (num_vectors >= 0)
  3775. ret = -EINVAL;
  3776. goto reset_msi_config;
  3777. }
  3778. if (cnss_pci_config_msi_data(pci_priv)) {
  3779. ret = -EINVAL;
  3780. goto free_msi_vector;
  3781. }
  3782. return 0;
  3783. free_msi_vector:
  3784. pci_free_irq_vectors(pci_priv->pci_dev);
  3785. reset_msi_config:
  3786. pci_priv->msi_config = NULL;
  3787. out:
  3788. return ret;
  3789. }
  3790. static void cnss_pci_disable_msi(struct cnss_pci_data *pci_priv)
  3791. {
  3792. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3793. return;
  3794. pci_free_irq_vectors(pci_priv->pci_dev);
  3795. }
  3796. int cnss_get_user_msi_assignment(struct device *dev, char *user_name,
  3797. int *num_vectors, u32 *user_base_data,
  3798. u32 *base_vector)
  3799. {
  3800. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3801. struct cnss_msi_config *msi_config;
  3802. int idx;
  3803. if (!pci_priv)
  3804. return -ENODEV;
  3805. msi_config = pci_priv->msi_config;
  3806. if (!msi_config) {
  3807. cnss_pr_err("MSI is not supported.\n");
  3808. return -EINVAL;
  3809. }
  3810. for (idx = 0; idx < msi_config->total_users; idx++) {
  3811. if (strcmp(user_name, msi_config->users[idx].name) == 0) {
  3812. *num_vectors = msi_config->users[idx].num_vectors;
  3813. *user_base_data = msi_config->users[idx].base_vector
  3814. + pci_priv->msi_ep_base_data;
  3815. *base_vector = msi_config->users[idx].base_vector;
  3816. /*Add only single print for each user*/
  3817. if (print_optimize.msi_log_chk[idx]++)
  3818. goto skip_print;
  3819. cnss_pr_dbg("Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
  3820. user_name, *num_vectors, *user_base_data,
  3821. *base_vector);
  3822. skip_print:
  3823. return 0;
  3824. }
  3825. }
  3826. cnss_pr_err("Failed to find MSI assignment for %s!\n", user_name);
  3827. return -EINVAL;
  3828. }
  3829. EXPORT_SYMBOL(cnss_get_user_msi_assignment);
  3830. int cnss_get_msi_irq(struct device *dev, unsigned int vector)
  3831. {
  3832. struct pci_dev *pci_dev = to_pci_dev(dev);
  3833. int irq_num;
  3834. irq_num = pci_irq_vector(pci_dev, vector);
  3835. cnss_pr_dbg("Get IRQ number %d for vector index %d\n", irq_num, vector);
  3836. return irq_num;
  3837. }
  3838. EXPORT_SYMBOL(cnss_get_msi_irq);
  3839. bool cnss_is_one_msi(struct device *dev)
  3840. {
  3841. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3842. if (!pci_priv)
  3843. return false;
  3844. return cnss_pci_is_one_msi(pci_priv);
  3845. }
  3846. EXPORT_SYMBOL(cnss_is_one_msi);
  3847. void cnss_get_msi_address(struct device *dev, u32 *msi_addr_low,
  3848. u32 *msi_addr_high)
  3849. {
  3850. struct pci_dev *pci_dev = to_pci_dev(dev);
  3851. u16 control;
  3852. pci_read_config_word(pci_dev, pci_dev->msi_cap + PCI_MSI_FLAGS,
  3853. &control);
  3854. pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
  3855. msi_addr_low);
  3856. /* Return MSI high address only when device supports 64-bit MSI */
  3857. if (control & PCI_MSI_FLAGS_64BIT)
  3858. pci_read_config_dword(pci_dev,
  3859. pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
  3860. msi_addr_high);
  3861. else
  3862. *msi_addr_high = 0;
  3863. /*Add only single print as the address is constant*/
  3864. if (!print_optimize.msi_addr_chk++)
  3865. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  3866. *msi_addr_low, *msi_addr_high);
  3867. }
  3868. EXPORT_SYMBOL(cnss_get_msi_address);
  3869. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv)
  3870. {
  3871. int ret, num_vectors;
  3872. u32 user_base_data, base_vector;
  3873. if (!pci_priv)
  3874. return -ENODEV;
  3875. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  3876. WAKE_MSI_NAME, &num_vectors,
  3877. &user_base_data, &base_vector);
  3878. if (ret) {
  3879. cnss_pr_err("WAKE MSI is not valid\n");
  3880. return 0;
  3881. }
  3882. return user_base_data;
  3883. }
  3884. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0))
  3885. static inline int cnss_pci_set_dma_mask(struct pci_dev *pci_dev, u64 mask)
  3886. {
  3887. return dma_set_mask(&pci_dev->dev, mask);
  3888. }
  3889. static inline int cnss_pci_set_coherent_dma_mask(struct pci_dev *pci_dev,
  3890. u64 mask)
  3891. {
  3892. return dma_set_coherent_mask(&pci_dev->dev, mask);
  3893. }
  3894. #else /* (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0)) */
  3895. static inline int cnss_pci_set_dma_mask(struct pci_dev *pci_dev, u64 mask)
  3896. {
  3897. return pci_set_dma_mask(pci_dev, mask);
  3898. }
  3899. static inline int cnss_pci_set_coherent_dma_mask(struct pci_dev *pci_dev,
  3900. u64 mask)
  3901. {
  3902. return pci_set_consistent_dma_mask(pci_dev, mask);
  3903. }
  3904. #endif /* (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0)) */
  3905. static int cnss_pci_enable_bus(struct cnss_pci_data *pci_priv)
  3906. {
  3907. int ret = 0;
  3908. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3909. u16 device_id;
  3910. pci_read_config_word(pci_dev, PCI_DEVICE_ID, &device_id);
  3911. if (device_id != pci_priv->pci_device_id->device) {
  3912. cnss_pr_err("PCI device ID mismatch, config ID: 0x%x, probe ID: 0x%x\n",
  3913. device_id, pci_priv->pci_device_id->device);
  3914. ret = -EIO;
  3915. goto out;
  3916. }
  3917. ret = pci_assign_resource(pci_dev, PCI_BAR_NUM);
  3918. if (ret) {
  3919. pr_err("Failed to assign PCI resource, err = %d\n", ret);
  3920. goto out;
  3921. }
  3922. ret = pci_enable_device(pci_dev);
  3923. if (ret) {
  3924. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  3925. goto out;
  3926. }
  3927. ret = pci_request_region(pci_dev, PCI_BAR_NUM, "cnss");
  3928. if (ret) {
  3929. cnss_pr_err("Failed to request PCI region, err = %d\n", ret);
  3930. goto disable_device;
  3931. }
  3932. switch (device_id) {
  3933. case QCA6174_DEVICE_ID:
  3934. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  3935. break;
  3936. case QCA6390_DEVICE_ID:
  3937. case QCA6490_DEVICE_ID:
  3938. case KIWI_DEVICE_ID:
  3939. case MANGO_DEVICE_ID:
  3940. pci_priv->dma_bit_mask = PCI_DMA_MASK_36_BIT;
  3941. break;
  3942. default:
  3943. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  3944. break;
  3945. }
  3946. cnss_pr_dbg("Set PCI DMA MASK (0x%llx)\n", pci_priv->dma_bit_mask);
  3947. ret = cnss_pci_set_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  3948. if (ret) {
  3949. cnss_pr_err("Failed to set PCI DMA mask, err = %d\n", ret);
  3950. goto release_region;
  3951. }
  3952. ret = cnss_pci_set_coherent_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  3953. if (ret) {
  3954. cnss_pr_err("Failed to set PCI coherent DMA mask, err = %d\n",
  3955. ret);
  3956. goto release_region;
  3957. }
  3958. pci_priv->bar = pci_iomap(pci_dev, PCI_BAR_NUM, 0);
  3959. if (!pci_priv->bar) {
  3960. cnss_pr_err("Failed to do PCI IO map!\n");
  3961. ret = -EIO;
  3962. goto release_region;
  3963. }
  3964. /* Save default config space without BME enabled */
  3965. pci_save_state(pci_dev);
  3966. pci_priv->default_state = pci_store_saved_state(pci_dev);
  3967. pci_set_master(pci_dev);
  3968. return 0;
  3969. release_region:
  3970. pci_release_region(pci_dev, PCI_BAR_NUM);
  3971. disable_device:
  3972. pci_disable_device(pci_dev);
  3973. out:
  3974. return ret;
  3975. }
  3976. static void cnss_pci_disable_bus(struct cnss_pci_data *pci_priv)
  3977. {
  3978. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3979. pci_clear_master(pci_dev);
  3980. pci_load_and_free_saved_state(pci_dev, &pci_priv->saved_state);
  3981. pci_load_and_free_saved_state(pci_dev, &pci_priv->default_state);
  3982. if (pci_priv->bar) {
  3983. pci_iounmap(pci_dev, pci_priv->bar);
  3984. pci_priv->bar = NULL;
  3985. }
  3986. pci_release_region(pci_dev, PCI_BAR_NUM);
  3987. if (pci_is_enabled(pci_dev))
  3988. pci_disable_device(pci_dev);
  3989. }
  3990. static void cnss_pci_dump_qdss_reg(struct cnss_pci_data *pci_priv)
  3991. {
  3992. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3993. int i, array_size = ARRAY_SIZE(qdss_csr) - 1;
  3994. gfp_t gfp = GFP_KERNEL;
  3995. u32 reg_offset;
  3996. if (in_interrupt() || irqs_disabled())
  3997. gfp = GFP_ATOMIC;
  3998. if (!plat_priv->qdss_reg) {
  3999. plat_priv->qdss_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  4000. sizeof(*plat_priv->qdss_reg)
  4001. * array_size, gfp);
  4002. if (!plat_priv->qdss_reg)
  4003. return;
  4004. }
  4005. cnss_pr_dbg("Start to dump qdss registers\n");
  4006. for (i = 0; qdss_csr[i].name; i++) {
  4007. reg_offset = QDSS_APB_DEC_CSR_BASE + qdss_csr[i].offset;
  4008. if (cnss_pci_reg_read(pci_priv, reg_offset,
  4009. &plat_priv->qdss_reg[i]))
  4010. return;
  4011. cnss_pr_dbg("%s[0x%x] = 0x%x\n", qdss_csr[i].name, reg_offset,
  4012. plat_priv->qdss_reg[i]);
  4013. }
  4014. }
  4015. static void cnss_pci_dump_ce_reg(struct cnss_pci_data *pci_priv,
  4016. enum cnss_ce_index ce)
  4017. {
  4018. int i;
  4019. u32 ce_base = ce * CE_REG_INTERVAL;
  4020. u32 reg_offset, src_ring_base, dst_ring_base, cmn_base, val;
  4021. switch (pci_priv->device_id) {
  4022. case QCA6390_DEVICE_ID:
  4023. src_ring_base = QCA6390_CE_SRC_RING_REG_BASE;
  4024. dst_ring_base = QCA6390_CE_DST_RING_REG_BASE;
  4025. cmn_base = QCA6390_CE_COMMON_REG_BASE;
  4026. break;
  4027. case QCA6490_DEVICE_ID:
  4028. src_ring_base = QCA6490_CE_SRC_RING_REG_BASE;
  4029. dst_ring_base = QCA6490_CE_DST_RING_REG_BASE;
  4030. cmn_base = QCA6490_CE_COMMON_REG_BASE;
  4031. break;
  4032. default:
  4033. return;
  4034. }
  4035. switch (ce) {
  4036. case CNSS_CE_09:
  4037. case CNSS_CE_10:
  4038. for (i = 0; ce_src[i].name; i++) {
  4039. reg_offset = src_ring_base + ce_base + ce_src[i].offset;
  4040. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4041. return;
  4042. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4043. ce, ce_src[i].name, reg_offset, val);
  4044. }
  4045. for (i = 0; ce_dst[i].name; i++) {
  4046. reg_offset = dst_ring_base + ce_base + ce_dst[i].offset;
  4047. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4048. return;
  4049. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4050. ce, ce_dst[i].name, reg_offset, val);
  4051. }
  4052. break;
  4053. case CNSS_CE_COMMON:
  4054. for (i = 0; ce_cmn[i].name; i++) {
  4055. reg_offset = cmn_base + ce_cmn[i].offset;
  4056. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4057. return;
  4058. cnss_pr_dbg("CE_COMMON_%s[0x%x] = 0x%x\n",
  4059. ce_cmn[i].name, reg_offset, val);
  4060. }
  4061. break;
  4062. default:
  4063. cnss_pr_err("Unsupported CE[%d] registers dump\n", ce);
  4064. }
  4065. }
  4066. static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
  4067. {
  4068. if (cnss_pci_check_link_status(pci_priv))
  4069. return;
  4070. cnss_pr_dbg("Start to dump debug registers\n");
  4071. cnss_mhi_debug_reg_dump(pci_priv);
  4072. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4073. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
  4074. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
  4075. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_10);
  4076. }
  4077. static int cnss_pci_assert_host_sol(struct cnss_pci_data *pci_priv)
  4078. {
  4079. if (cnss_get_host_sol_value(pci_priv->plat_priv))
  4080. return -EINVAL;
  4081. cnss_pr_dbg("Assert host SOL GPIO to retry RDDM, expecting link down\n");
  4082. cnss_set_host_sol_value(pci_priv->plat_priv, 1);
  4083. return 0;
  4084. }
  4085. static void cnss_pci_mhi_reg_dump(struct cnss_pci_data *pci_priv)
  4086. {
  4087. if (!cnss_pci_check_link_status(pci_priv))
  4088. cnss_mhi_debug_reg_dump(pci_priv);
  4089. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4090. cnss_pci_dump_misc_reg(pci_priv);
  4091. cnss_pci_dump_shadow_reg(pci_priv);
  4092. }
  4093. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv)
  4094. {
  4095. int ret;
  4096. struct cnss_plat_data *plat_priv;
  4097. if (!pci_priv)
  4098. return -ENODEV;
  4099. plat_priv = pci_priv->plat_priv;
  4100. if (!plat_priv)
  4101. return -ENODEV;
  4102. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4103. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state))
  4104. return -EINVAL;
  4105. cnss_auto_resume(&pci_priv->pci_dev->dev);
  4106. if (!pci_priv->is_smmu_fault)
  4107. cnss_pci_mhi_reg_dump(pci_priv);
  4108. /* If link is still down here, directly trigger link down recovery */
  4109. ret = cnss_pci_check_link_status(pci_priv);
  4110. if (ret) {
  4111. cnss_pci_link_down(&pci_priv->pci_dev->dev);
  4112. return 0;
  4113. }
  4114. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_TRIGGER_RDDM);
  4115. if (ret) {
  4116. if (pci_priv->is_smmu_fault) {
  4117. cnss_pci_mhi_reg_dump(pci_priv);
  4118. pci_priv->is_smmu_fault = false;
  4119. }
  4120. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4121. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state)) {
  4122. cnss_pr_dbg("MHI is not powered on, ignore RDDM failure\n");
  4123. return 0;
  4124. }
  4125. cnss_fatal_err("Failed to trigger RDDM, err = %d\n", ret);
  4126. if (!cnss_pci_assert_host_sol(pci_priv))
  4127. return 0;
  4128. cnss_pci_dump_debug_reg(pci_priv);
  4129. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4130. CNSS_REASON_DEFAULT);
  4131. return ret;
  4132. }
  4133. if (pci_priv->is_smmu_fault) {
  4134. cnss_pci_mhi_reg_dump(pci_priv);
  4135. pci_priv->is_smmu_fault = false;
  4136. }
  4137. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  4138. mod_timer(&pci_priv->dev_rddm_timer,
  4139. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4140. }
  4141. return 0;
  4142. }
  4143. static void cnss_pci_add_dump_seg(struct cnss_pci_data *pci_priv,
  4144. struct cnss_dump_seg *dump_seg,
  4145. enum cnss_fw_dump_type type, int seg_no,
  4146. void *va, dma_addr_t dma, size_t size)
  4147. {
  4148. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4149. struct device *dev = &pci_priv->pci_dev->dev;
  4150. phys_addr_t pa;
  4151. dump_seg->address = dma;
  4152. dump_seg->v_address = va;
  4153. dump_seg->size = size;
  4154. dump_seg->type = type;
  4155. cnss_pr_dbg("Seg: %x, va: %pK, dma: %pa, size: 0x%zx\n",
  4156. seg_no, va, &dma, size);
  4157. if (cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS))
  4158. return;
  4159. cnss_minidump_add_region(plat_priv, type, seg_no, va, pa, size);
  4160. }
  4161. static void cnss_pci_remove_dump_seg(struct cnss_pci_data *pci_priv,
  4162. struct cnss_dump_seg *dump_seg,
  4163. enum cnss_fw_dump_type type, int seg_no,
  4164. void *va, dma_addr_t dma, size_t size)
  4165. {
  4166. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4167. struct device *dev = &pci_priv->pci_dev->dev;
  4168. phys_addr_t pa;
  4169. cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS);
  4170. cnss_minidump_remove_region(plat_priv, type, seg_no, va, pa, size);
  4171. }
  4172. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  4173. enum cnss_driver_status status, void *data)
  4174. {
  4175. struct cnss_uevent_data uevent_data;
  4176. struct cnss_wlan_driver *driver_ops;
  4177. driver_ops = pci_priv->driver_ops;
  4178. if (!driver_ops || !driver_ops->update_event) {
  4179. cnss_pr_dbg("Hang event driver ops is NULL\n");
  4180. return -EINVAL;
  4181. }
  4182. cnss_pr_dbg("Calling driver uevent: %d\n", status);
  4183. uevent_data.status = status;
  4184. uevent_data.data = data;
  4185. return driver_ops->update_event(pci_priv->pci_dev, &uevent_data);
  4186. }
  4187. static void cnss_pci_send_hang_event(struct cnss_pci_data *pci_priv)
  4188. {
  4189. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4190. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4191. struct cnss_hang_event hang_event;
  4192. void *hang_data_va = NULL;
  4193. u64 offset = 0;
  4194. u16 length = 0;
  4195. int i = 0;
  4196. if (!fw_mem || !plat_priv->fw_mem_seg_len)
  4197. return;
  4198. memset(&hang_event, 0, sizeof(hang_event));
  4199. switch (pci_priv->device_id) {
  4200. case QCA6390_DEVICE_ID:
  4201. offset = HST_HANG_DATA_OFFSET;
  4202. length = HANG_DATA_LENGTH;
  4203. break;
  4204. case QCA6490_DEVICE_ID:
  4205. /* Fallback to hard-coded values if hang event params not
  4206. * present in QMI. Once all the firmware branches have the
  4207. * fix to send params over QMI, this can be removed.
  4208. */
  4209. if (plat_priv->hang_event_data_len) {
  4210. offset = plat_priv->hang_data_addr_offset;
  4211. length = plat_priv->hang_event_data_len;
  4212. } else {
  4213. offset = HSP_HANG_DATA_OFFSET;
  4214. length = HANG_DATA_LENGTH;
  4215. }
  4216. break;
  4217. case KIWI_DEVICE_ID:
  4218. case MANGO_DEVICE_ID:
  4219. offset = plat_priv->hang_data_addr_offset;
  4220. length = plat_priv->hang_event_data_len;
  4221. break;
  4222. default:
  4223. cnss_pr_err("Skip Hang Event Data as unsupported Device ID received: %d\n",
  4224. pci_priv->device_id);
  4225. return;
  4226. }
  4227. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4228. if (fw_mem[i].type == QMI_WLFW_MEM_TYPE_DDR_V01 &&
  4229. fw_mem[i].va) {
  4230. /* The offset must be < (fw_mem size- hangdata length) */
  4231. if (!(offset <= fw_mem[i].size - length))
  4232. goto exit;
  4233. hang_data_va = fw_mem[i].va + offset;
  4234. hang_event.hang_event_data = kmemdup(hang_data_va,
  4235. length,
  4236. GFP_ATOMIC);
  4237. if (!hang_event.hang_event_data) {
  4238. cnss_pr_dbg("Hang data memory alloc failed\n");
  4239. return;
  4240. }
  4241. hang_event.hang_event_data_len = length;
  4242. break;
  4243. }
  4244. }
  4245. cnss_pci_call_driver_uevent(pci_priv, CNSS_HANG_EVENT, &hang_event);
  4246. kfree(hang_event.hang_event_data);
  4247. hang_event.hang_event_data = NULL;
  4248. return;
  4249. exit:
  4250. cnss_pr_dbg("Invalid hang event params, offset:0x%x, length:0x%x\n",
  4251. plat_priv->hang_data_addr_offset,
  4252. plat_priv->hang_event_data_len);
  4253. }
  4254. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
  4255. {
  4256. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4257. struct cnss_dump_data *dump_data =
  4258. &plat_priv->ramdump_info_v2.dump_data;
  4259. struct cnss_dump_seg *dump_seg =
  4260. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4261. struct image_info *fw_image, *rddm_image;
  4262. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4263. int ret, i, j;
  4264. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  4265. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  4266. cnss_pci_send_hang_event(pci_priv);
  4267. if (test_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state)) {
  4268. cnss_pr_dbg("RAM dump is already collected, skip\n");
  4269. return;
  4270. }
  4271. if (!cnss_is_device_powered_on(plat_priv)) {
  4272. cnss_pr_dbg("Device is already powered off, skip\n");
  4273. return;
  4274. }
  4275. if (!in_panic) {
  4276. mutex_lock(&pci_priv->bus_lock);
  4277. ret = cnss_pci_check_link_status(pci_priv);
  4278. if (ret) {
  4279. if (ret != -EACCES) {
  4280. mutex_unlock(&pci_priv->bus_lock);
  4281. return;
  4282. }
  4283. if (cnss_pci_resume_bus(pci_priv)) {
  4284. mutex_unlock(&pci_priv->bus_lock);
  4285. return;
  4286. }
  4287. }
  4288. mutex_unlock(&pci_priv->bus_lock);
  4289. } else {
  4290. if (cnss_pci_check_link_status(pci_priv))
  4291. return;
  4292. /* Inside panic handler, reduce timeout for RDDM to avoid
  4293. * unnecessary hypervisor watchdog bite.
  4294. */
  4295. pci_priv->mhi_ctrl->timeout_ms /= 2;
  4296. }
  4297. cnss_mhi_debug_reg_dump(pci_priv);
  4298. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4299. cnss_pci_dump_misc_reg(pci_priv);
  4300. cnss_pci_dump_shadow_reg(pci_priv);
  4301. cnss_rddm_trigger_debug(pci_priv);
  4302. ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
  4303. if (ret) {
  4304. cnss_fatal_err("Failed to download RDDM image, err = %d\n",
  4305. ret);
  4306. if (!cnss_pci_assert_host_sol(pci_priv))
  4307. return;
  4308. cnss_rddm_trigger_check(pci_priv);
  4309. cnss_pci_dump_debug_reg(pci_priv);
  4310. return;
  4311. }
  4312. cnss_rddm_trigger_check(pci_priv);
  4313. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4314. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4315. dump_data->nentries = 0;
  4316. if (plat_priv->qdss_mem_seg_len)
  4317. cnss_pci_dump_qdss_reg(pci_priv);
  4318. cnss_mhi_dump_sfr(pci_priv);
  4319. if (!dump_seg) {
  4320. cnss_pr_warn("FW image dump collection not setup");
  4321. goto skip_dump;
  4322. }
  4323. cnss_pr_dbg("Collect FW image dump segment, nentries %d\n",
  4324. fw_image->entries);
  4325. for (i = 0; i < fw_image->entries; i++) {
  4326. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4327. fw_image->mhi_buf[i].buf,
  4328. fw_image->mhi_buf[i].dma_addr,
  4329. fw_image->mhi_buf[i].len);
  4330. dump_seg++;
  4331. }
  4332. dump_data->nentries += fw_image->entries;
  4333. cnss_pr_dbg("Collect RDDM image dump segment, nentries %d\n",
  4334. rddm_image->entries);
  4335. for (i = 0; i < rddm_image->entries; i++) {
  4336. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4337. rddm_image->mhi_buf[i].buf,
  4338. rddm_image->mhi_buf[i].dma_addr,
  4339. rddm_image->mhi_buf[i].len);
  4340. dump_seg++;
  4341. }
  4342. dump_data->nentries += rddm_image->entries;
  4343. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4344. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4345. if (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS) {
  4346. cnss_pr_dbg("Collect remote heap dump segment\n");
  4347. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  4348. CNSS_FW_REMOTE_HEAP, j,
  4349. fw_mem[i].va,
  4350. fw_mem[i].pa,
  4351. fw_mem[i].size);
  4352. dump_seg++;
  4353. dump_data->nentries++;
  4354. j++;
  4355. } else {
  4356. cnss_pr_dbg("Skip remote heap dumps as it is non-contiguous\n");
  4357. }
  4358. }
  4359. }
  4360. if (dump_data->nentries > 0)
  4361. plat_priv->ramdump_info_v2.dump_data_valid = true;
  4362. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RDDM_DONE);
  4363. skip_dump:
  4364. complete(&plat_priv->rddm_complete);
  4365. }
  4366. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv)
  4367. {
  4368. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4369. struct cnss_dump_seg *dump_seg =
  4370. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4371. struct image_info *fw_image, *rddm_image;
  4372. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4373. int i, j;
  4374. if (!dump_seg)
  4375. return;
  4376. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4377. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4378. for (i = 0; i < fw_image->entries; i++) {
  4379. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4380. fw_image->mhi_buf[i].buf,
  4381. fw_image->mhi_buf[i].dma_addr,
  4382. fw_image->mhi_buf[i].len);
  4383. dump_seg++;
  4384. }
  4385. for (i = 0; i < rddm_image->entries; i++) {
  4386. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4387. rddm_image->mhi_buf[i].buf,
  4388. rddm_image->mhi_buf[i].dma_addr,
  4389. rddm_image->mhi_buf[i].len);
  4390. dump_seg++;
  4391. }
  4392. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4393. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR &&
  4394. (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS)) {
  4395. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  4396. CNSS_FW_REMOTE_HEAP, j,
  4397. fw_mem[i].va, fw_mem[i].pa,
  4398. fw_mem[i].size);
  4399. dump_seg++;
  4400. j++;
  4401. }
  4402. }
  4403. plat_priv->ramdump_info_v2.dump_data.nentries = 0;
  4404. plat_priv->ramdump_info_v2.dump_data_valid = false;
  4405. }
  4406. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv)
  4407. {
  4408. if (!pci_priv)
  4409. return;
  4410. cnss_device_crashed(&pci_priv->pci_dev->dev);
  4411. }
  4412. static int cnss_mhi_pm_runtime_get(struct mhi_controller *mhi_ctrl)
  4413. {
  4414. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4415. return cnss_pci_pm_runtime_get(pci_priv, RTPM_ID_MHI);
  4416. }
  4417. static void cnss_mhi_pm_runtime_put_noidle(struct mhi_controller *mhi_ctrl)
  4418. {
  4419. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4420. cnss_pci_pm_runtime_put_noidle(pci_priv, RTPM_ID_MHI);
  4421. }
  4422. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  4423. char *prefix_name, char *name)
  4424. {
  4425. struct cnss_plat_data *plat_priv;
  4426. if (!pci_priv)
  4427. return;
  4428. plat_priv = pci_priv->plat_priv;
  4429. if (!plat_priv->use_fw_path_with_prefix) {
  4430. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4431. return;
  4432. }
  4433. switch (pci_priv->device_id) {
  4434. case QCA6390_DEVICE_ID:
  4435. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4436. QCA6390_PATH_PREFIX "%s", name);
  4437. break;
  4438. case QCA6490_DEVICE_ID:
  4439. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4440. QCA6490_PATH_PREFIX "%s", name);
  4441. break;
  4442. case KIWI_DEVICE_ID:
  4443. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4444. KIWI_PATH_PREFIX "%s", name);
  4445. break;
  4446. case MANGO_DEVICE_ID:
  4447. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4448. MANGO_PATH_PREFIX "%s", name);
  4449. break;
  4450. default:
  4451. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4452. break;
  4453. }
  4454. cnss_pr_dbg("FW name added with prefix: %s\n", prefix_name);
  4455. }
  4456. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv)
  4457. {
  4458. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4459. switch (pci_priv->device_id) {
  4460. case QCA6390_DEVICE_ID:
  4461. if (plat_priv->device_version.major_version < FW_V2_NUMBER) {
  4462. cnss_pr_dbg("Device ID:version (0x%lx:%d) is not supported\n",
  4463. pci_priv->device_id,
  4464. plat_priv->device_version.major_version);
  4465. return -EINVAL;
  4466. }
  4467. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4468. FW_V2_FILE_NAME);
  4469. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4470. FW_V2_FILE_NAME);
  4471. break;
  4472. case QCA6490_DEVICE_ID:
  4473. switch (plat_priv->device_version.major_version) {
  4474. case FW_V2_NUMBER:
  4475. cnss_pci_add_fw_prefix_name(pci_priv,
  4476. plat_priv->firmware_name,
  4477. FW_V2_FILE_NAME);
  4478. snprintf(plat_priv->fw_fallback_name,
  4479. MAX_FIRMWARE_NAME_LEN,
  4480. FW_V2_FILE_NAME);
  4481. break;
  4482. default:
  4483. cnss_pci_add_fw_prefix_name(pci_priv,
  4484. plat_priv->firmware_name,
  4485. DEFAULT_FW_FILE_NAME);
  4486. snprintf(plat_priv->fw_fallback_name,
  4487. MAX_FIRMWARE_NAME_LEN,
  4488. DEFAULT_FW_FILE_NAME);
  4489. break;
  4490. }
  4491. break;
  4492. case KIWI_DEVICE_ID:
  4493. case MANGO_DEVICE_ID:
  4494. switch (plat_priv->device_version.major_version) {
  4495. case FW_V2_NUMBER:
  4496. /*
  4497. * kiwiv2 using seprate fw binary for MM and FTM mode,
  4498. * platform driver loads corresponding binary according
  4499. * to current mode indicated by wlan driver. Otherwise
  4500. * use default binary.
  4501. * Mission mode using same binary name as before,
  4502. * if seprate binary is not there, fall back to default.
  4503. */
  4504. if (plat_priv->driver_mode == CNSS_MISSION) {
  4505. cnss_pci_add_fw_prefix_name(pci_priv,
  4506. plat_priv->firmware_name,
  4507. FW_V2_FILE_NAME);
  4508. cnss_pci_add_fw_prefix_name(pci_priv,
  4509. plat_priv->fw_fallback_name,
  4510. FW_V2_FILE_NAME);
  4511. } else if (plat_priv->driver_mode == CNSS_FTM) {
  4512. cnss_pci_add_fw_prefix_name(pci_priv,
  4513. plat_priv->firmware_name,
  4514. FW_V2_FTM_FILE_NAME);
  4515. cnss_pci_add_fw_prefix_name(pci_priv,
  4516. plat_priv->fw_fallback_name,
  4517. FW_V2_FILE_NAME);
  4518. } else {
  4519. /*
  4520. * Since during cold boot calibration phase,
  4521. * wlan driver has not registered, so default
  4522. * fw binary will be used.
  4523. */
  4524. cnss_pci_add_fw_prefix_name(pci_priv,
  4525. plat_priv->firmware_name,
  4526. FW_V2_FILE_NAME);
  4527. snprintf(plat_priv->fw_fallback_name,
  4528. MAX_FIRMWARE_NAME_LEN,
  4529. FW_V2_FILE_NAME);
  4530. }
  4531. break;
  4532. default:
  4533. cnss_pci_add_fw_prefix_name(pci_priv,
  4534. plat_priv->firmware_name,
  4535. DEFAULT_FW_FILE_NAME);
  4536. snprintf(plat_priv->fw_fallback_name,
  4537. MAX_FIRMWARE_NAME_LEN,
  4538. DEFAULT_FW_FILE_NAME);
  4539. break;
  4540. }
  4541. break;
  4542. default:
  4543. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4544. DEFAULT_FW_FILE_NAME);
  4545. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4546. DEFAULT_FW_FILE_NAME);
  4547. break;
  4548. }
  4549. cnss_pr_dbg("FW name is %s, FW fallback name is %s\n",
  4550. plat_priv->firmware_name, plat_priv->fw_fallback_name);
  4551. return 0;
  4552. }
  4553. static char *cnss_mhi_notify_status_to_str(enum mhi_callback status)
  4554. {
  4555. switch (status) {
  4556. case MHI_CB_IDLE:
  4557. return "IDLE";
  4558. case MHI_CB_EE_RDDM:
  4559. return "RDDM";
  4560. case MHI_CB_SYS_ERROR:
  4561. return "SYS_ERROR";
  4562. case MHI_CB_FATAL_ERROR:
  4563. return "FATAL_ERROR";
  4564. case MHI_CB_EE_MISSION_MODE:
  4565. return "MISSION_MODE";
  4566. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4567. case MHI_CB_FALLBACK_IMG:
  4568. return "FW_FALLBACK";
  4569. #endif
  4570. default:
  4571. return "UNKNOWN";
  4572. }
  4573. };
  4574. static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
  4575. {
  4576. struct cnss_pci_data *pci_priv =
  4577. from_timer(pci_priv, t, dev_rddm_timer);
  4578. enum mhi_ee_type mhi_ee;
  4579. if (!pci_priv)
  4580. return;
  4581. cnss_fatal_err("Timeout waiting for RDDM notification\n");
  4582. if (!cnss_pci_assert_host_sol(pci_priv))
  4583. return;
  4584. mhi_ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  4585. if (mhi_ee == MHI_EE_PBL)
  4586. cnss_pr_err("Unable to collect ramdumps due to abrupt reset\n");
  4587. if (mhi_ee == MHI_EE_RDDM) {
  4588. cnss_pr_info("Device MHI EE is RDDM, try to collect dump\n");
  4589. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4590. CNSS_REASON_RDDM);
  4591. } else {
  4592. cnss_mhi_debug_reg_dump(pci_priv);
  4593. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4594. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4595. CNSS_REASON_TIMEOUT);
  4596. }
  4597. }
  4598. static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
  4599. {
  4600. struct cnss_pci_data *pci_priv =
  4601. from_timer(pci_priv, t, boot_debug_timer);
  4602. if (!pci_priv)
  4603. return;
  4604. if (cnss_pci_check_link_status(pci_priv))
  4605. return;
  4606. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  4607. return;
  4608. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  4609. return;
  4610. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE))
  4611. return;
  4612. cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
  4613. BOOT_DEBUG_TIMEOUT_MS / 1000);
  4614. cnss_mhi_debug_reg_dump(pci_priv);
  4615. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4616. cnss_pci_dump_bl_sram_mem(pci_priv);
  4617. mod_timer(&pci_priv->boot_debug_timer,
  4618. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  4619. }
  4620. static int cnss_pci_handle_mhi_sys_err(struct cnss_pci_data *pci_priv)
  4621. {
  4622. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4623. cnss_ignore_qmi_failure(true);
  4624. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4625. del_timer(&plat_priv->fw_boot_timer);
  4626. mod_timer(&pci_priv->dev_rddm_timer,
  4627. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4628. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4629. return 0;
  4630. }
  4631. int cnss_pci_handle_dev_sol_irq(struct cnss_pci_data *pci_priv)
  4632. {
  4633. return cnss_pci_handle_mhi_sys_err(pci_priv);
  4634. }
  4635. static void cnss_mhi_notify_status(struct mhi_controller *mhi_ctrl,
  4636. enum mhi_callback reason)
  4637. {
  4638. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4639. struct cnss_plat_data *plat_priv;
  4640. enum cnss_recovery_reason cnss_reason;
  4641. if (!pci_priv) {
  4642. cnss_pr_err("pci_priv is NULL");
  4643. return;
  4644. }
  4645. plat_priv = pci_priv->plat_priv;
  4646. if (reason != MHI_CB_IDLE)
  4647. cnss_pr_dbg("MHI status cb is called with reason %s(%d)\n",
  4648. cnss_mhi_notify_status_to_str(reason), reason);
  4649. switch (reason) {
  4650. case MHI_CB_IDLE:
  4651. case MHI_CB_EE_MISSION_MODE:
  4652. return;
  4653. case MHI_CB_FATAL_ERROR:
  4654. cnss_ignore_qmi_failure(true);
  4655. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4656. del_timer(&plat_priv->fw_boot_timer);
  4657. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4658. cnss_reason = CNSS_REASON_DEFAULT;
  4659. break;
  4660. case MHI_CB_SYS_ERROR:
  4661. cnss_pci_handle_mhi_sys_err(pci_priv);
  4662. return;
  4663. case MHI_CB_EE_RDDM:
  4664. cnss_ignore_qmi_failure(true);
  4665. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4666. del_timer(&plat_priv->fw_boot_timer);
  4667. del_timer(&pci_priv->dev_rddm_timer);
  4668. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4669. cnss_reason = CNSS_REASON_RDDM;
  4670. break;
  4671. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4672. case MHI_CB_FALLBACK_IMG:
  4673. /* for kiwi_v2 binary fallback is used, skip path fallback here */
  4674. if (!(pci_priv->device_id == KIWI_DEVICE_ID &&
  4675. plat_priv->device_version.major_version == FW_V2_NUMBER)) {
  4676. plat_priv->use_fw_path_with_prefix = false;
  4677. cnss_pci_update_fw_name(pci_priv);
  4678. }
  4679. return;
  4680. #endif
  4681. default:
  4682. cnss_pr_err("Unsupported MHI status cb reason: %d\n", reason);
  4683. return;
  4684. }
  4685. cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_reason);
  4686. }
  4687. static int cnss_pci_get_mhi_msi(struct cnss_pci_data *pci_priv)
  4688. {
  4689. int ret, num_vectors, i;
  4690. u32 user_base_data, base_vector;
  4691. int *irq;
  4692. unsigned int msi_data;
  4693. bool is_one_msi = false;
  4694. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4695. MHI_MSI_NAME, &num_vectors,
  4696. &user_base_data, &base_vector);
  4697. if (ret)
  4698. return ret;
  4699. if (cnss_pci_is_one_msi(pci_priv)) {
  4700. is_one_msi = true;
  4701. num_vectors = cnss_pci_get_one_msi_mhi_irq_array_size(pci_priv);
  4702. }
  4703. cnss_pr_dbg("Number of assigned MSI for MHI is %d, base vector is %d\n",
  4704. num_vectors, base_vector);
  4705. irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
  4706. if (!irq)
  4707. return -ENOMEM;
  4708. for (i = 0; i < num_vectors; i++) {
  4709. msi_data = base_vector;
  4710. if (!is_one_msi)
  4711. msi_data += i;
  4712. irq[i] = cnss_get_msi_irq(&pci_priv->pci_dev->dev, msi_data);
  4713. }
  4714. pci_priv->mhi_ctrl->irq = irq;
  4715. pci_priv->mhi_ctrl->nr_irqs = num_vectors;
  4716. return 0;
  4717. }
  4718. static int cnss_mhi_bw_scale(struct mhi_controller *mhi_ctrl,
  4719. struct mhi_link_info *link_info)
  4720. {
  4721. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4722. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4723. int ret = 0;
  4724. cnss_pr_dbg("Setting link speed:0x%x, width:0x%x\n",
  4725. link_info->target_link_speed,
  4726. link_info->target_link_width);
  4727. /* It has to set target link speed here before setting link bandwidth
  4728. * when device requests link speed change. This can avoid setting link
  4729. * bandwidth getting rejected if requested link speed is higher than
  4730. * current one.
  4731. */
  4732. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num,
  4733. link_info->target_link_speed);
  4734. if (ret)
  4735. cnss_pr_err("Failed to set target link speed to 0x%x, err = %d\n",
  4736. link_info->target_link_speed, ret);
  4737. ret = cnss_pci_set_link_bandwidth(pci_priv,
  4738. link_info->target_link_speed,
  4739. link_info->target_link_width);
  4740. if (ret) {
  4741. cnss_pr_err("Failed to set link bandwidth, err = %d\n", ret);
  4742. return ret;
  4743. }
  4744. pci_priv->def_link_speed = link_info->target_link_speed;
  4745. pci_priv->def_link_width = link_info->target_link_width;
  4746. return 0;
  4747. }
  4748. static int cnss_mhi_read_reg(struct mhi_controller *mhi_ctrl,
  4749. void __iomem *addr, u32 *out)
  4750. {
  4751. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4752. u32 tmp = readl_relaxed(addr);
  4753. /* Unexpected value, query the link status */
  4754. if (PCI_INVALID_READ(tmp) &&
  4755. cnss_pci_check_link_status(pci_priv))
  4756. return -EIO;
  4757. *out = tmp;
  4758. return 0;
  4759. }
  4760. static void cnss_mhi_write_reg(struct mhi_controller *mhi_ctrl,
  4761. void __iomem *addr, u32 val)
  4762. {
  4763. writel_relaxed(val, addr);
  4764. }
  4765. static int cnss_get_mhi_soc_info(struct cnss_plat_data *plat_priv,
  4766. struct mhi_controller *mhi_ctrl)
  4767. {
  4768. int ret = 0;
  4769. ret = mhi_get_soc_info(mhi_ctrl);
  4770. if (ret)
  4771. goto exit;
  4772. plat_priv->device_version.family_number = mhi_ctrl->family_number;
  4773. plat_priv->device_version.device_number = mhi_ctrl->device_number;
  4774. plat_priv->device_version.major_version = mhi_ctrl->major_version;
  4775. plat_priv->device_version.minor_version = mhi_ctrl->minor_version;
  4776. cnss_pr_dbg("Get device version info, family number: 0x%x, device number: 0x%x, major version: 0x%x, minor version: 0x%x\n",
  4777. plat_priv->device_version.family_number,
  4778. plat_priv->device_version.device_number,
  4779. plat_priv->device_version.major_version,
  4780. plat_priv->device_version.minor_version);
  4781. /* Only keep lower 4 bits as real device major version */
  4782. plat_priv->device_version.major_version &= DEVICE_MAJOR_VERSION_MASK;
  4783. exit:
  4784. return ret;
  4785. }
  4786. static int cnss_pci_register_mhi(struct cnss_pci_data *pci_priv)
  4787. {
  4788. int ret = 0;
  4789. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4790. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4791. struct mhi_controller *mhi_ctrl;
  4792. phys_addr_t bar_start;
  4793. const struct mhi_controller_config *cnss_mhi_config =
  4794. &cnss_mhi_config_default;
  4795. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4796. return 0;
  4797. mhi_ctrl = mhi_alloc_controller();
  4798. if (!mhi_ctrl) {
  4799. cnss_pr_err("Invalid MHI controller context\n");
  4800. return -EINVAL;
  4801. }
  4802. pci_priv->mhi_ctrl = mhi_ctrl;
  4803. mhi_ctrl->cntrl_dev = &pci_dev->dev;
  4804. mhi_ctrl->fw_image = plat_priv->firmware_name;
  4805. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4806. mhi_ctrl->fallback_fw_image = plat_priv->fw_fallback_name;
  4807. #endif
  4808. mhi_ctrl->regs = pci_priv->bar;
  4809. mhi_ctrl->reg_len = pci_resource_len(pci_priv->pci_dev, PCI_BAR_NUM);
  4810. bar_start = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  4811. cnss_pr_dbg("BAR starts at %pa, length is %x\n",
  4812. &bar_start, mhi_ctrl->reg_len);
  4813. ret = cnss_pci_get_mhi_msi(pci_priv);
  4814. if (ret) {
  4815. cnss_pr_err("Failed to get MSI for MHI, err = %d\n", ret);
  4816. goto free_mhi_ctrl;
  4817. }
  4818. if (cnss_pci_is_one_msi(pci_priv))
  4819. mhi_ctrl->irq_flags = IRQF_SHARED | IRQF_NOBALANCING;
  4820. if (pci_priv->smmu_s1_enable) {
  4821. mhi_ctrl->iova_start = pci_priv->smmu_iova_start;
  4822. mhi_ctrl->iova_stop = pci_priv->smmu_iova_start +
  4823. pci_priv->smmu_iova_len;
  4824. } else {
  4825. mhi_ctrl->iova_start = 0;
  4826. mhi_ctrl->iova_stop = pci_priv->dma_bit_mask;
  4827. }
  4828. mhi_ctrl->status_cb = cnss_mhi_notify_status;
  4829. mhi_ctrl->runtime_get = cnss_mhi_pm_runtime_get;
  4830. mhi_ctrl->runtime_put = cnss_mhi_pm_runtime_put_noidle;
  4831. mhi_ctrl->read_reg = cnss_mhi_read_reg;
  4832. mhi_ctrl->write_reg = cnss_mhi_write_reg;
  4833. mhi_ctrl->rddm_size = pci_priv->plat_priv->ramdump_info_v2.ramdump_size;
  4834. if (!mhi_ctrl->rddm_size)
  4835. mhi_ctrl->rddm_size = RAMDUMP_SIZE_DEFAULT;
  4836. mhi_ctrl->sbl_size = SZ_512K;
  4837. mhi_ctrl->seg_len = SZ_512K;
  4838. mhi_ctrl->fbc_download = true;
  4839. ret = cnss_get_mhi_soc_info(plat_priv, mhi_ctrl);
  4840. if (ret)
  4841. goto free_mhi_irq;
  4842. /* Satellite config only supported on KIWI V2 and later chipset */
  4843. if (plat_priv->device_id <= QCA6490_DEVICE_ID ||
  4844. (plat_priv->device_id == KIWI_DEVICE_ID &&
  4845. plat_priv->device_version.major_version == 1))
  4846. cnss_mhi_config = &cnss_mhi_config_no_satellite;
  4847. ret = mhi_register_controller(mhi_ctrl, cnss_mhi_config);
  4848. if (ret) {
  4849. cnss_pr_err("Failed to register to MHI bus, err = %d\n", ret);
  4850. goto free_mhi_irq;
  4851. }
  4852. /* MHI satellite driver only needs to connect when DRV is supported */
  4853. if (cnss_pci_is_drv_supported(pci_priv))
  4854. cnss_mhi_controller_set_base(pci_priv, bar_start);
  4855. /* BW scale CB needs to be set after registering MHI per requirement */
  4856. cnss_mhi_controller_set_bw_scale_cb(pci_priv, cnss_mhi_bw_scale);
  4857. ret = cnss_pci_update_fw_name(pci_priv);
  4858. if (ret)
  4859. goto unreg_mhi;
  4860. return 0;
  4861. unreg_mhi:
  4862. mhi_unregister_controller(mhi_ctrl);
  4863. free_mhi_irq:
  4864. kfree(mhi_ctrl->irq);
  4865. free_mhi_ctrl:
  4866. mhi_free_controller(mhi_ctrl);
  4867. return ret;
  4868. }
  4869. static void cnss_pci_unregister_mhi(struct cnss_pci_data *pci_priv)
  4870. {
  4871. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4872. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4873. return;
  4874. mhi_unregister_controller(mhi_ctrl);
  4875. kfree(mhi_ctrl->irq);
  4876. mhi_ctrl->irq = NULL;
  4877. mhi_free_controller(mhi_ctrl);
  4878. pci_priv->mhi_ctrl = NULL;
  4879. }
  4880. static void cnss_pci_config_regs(struct cnss_pci_data *pci_priv)
  4881. {
  4882. switch (pci_priv->device_id) {
  4883. case QCA6390_DEVICE_ID:
  4884. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6390;
  4885. pci_priv->wcss_reg = wcss_reg_access_seq;
  4886. pci_priv->pcie_reg = pcie_reg_access_seq;
  4887. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4888. pci_priv->syspm_reg = syspm_reg_access_seq;
  4889. /* Configure WDOG register with specific value so that we can
  4890. * know if HW is in the process of WDOG reset recovery or not
  4891. * when reading the registers.
  4892. */
  4893. cnss_pci_reg_write
  4894. (pci_priv,
  4895. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG,
  4896. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG_VAL);
  4897. break;
  4898. case QCA6490_DEVICE_ID:
  4899. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6490;
  4900. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4901. break;
  4902. default:
  4903. return;
  4904. }
  4905. }
  4906. #if !IS_ENABLED(CONFIG_ARCH_QCOM)
  4907. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  4908. {
  4909. return 0;
  4910. }
  4911. static irqreturn_t cnss_pci_wake_handler(int irq, void *data)
  4912. {
  4913. struct cnss_pci_data *pci_priv = data;
  4914. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4915. enum rpm_status status;
  4916. struct device *dev;
  4917. pci_priv->wake_counter++;
  4918. cnss_pr_dbg("WLAN PCI wake IRQ (%u) is asserted #%u\n",
  4919. pci_priv->wake_irq, pci_priv->wake_counter);
  4920. /* Make sure abort current suspend */
  4921. cnss_pm_stay_awake(plat_priv);
  4922. cnss_pm_relax(plat_priv);
  4923. /* Above two pm* API calls will abort system suspend only when
  4924. * plat_dev->dev->ws is initiated by device_init_wakeup() API, and
  4925. * calling pm_system_wakeup() is just to guarantee system suspend
  4926. * can be aborted if it is not initiated in any case.
  4927. */
  4928. pm_system_wakeup();
  4929. dev = &pci_priv->pci_dev->dev;
  4930. status = dev->power.runtime_status;
  4931. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  4932. cnss_pci_get_auto_suspended(pci_priv)) ||
  4933. (status == RPM_SUSPENDING || status == RPM_SUSPENDED)) {
  4934. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  4935. cnss_pci_pm_request_resume(pci_priv);
  4936. }
  4937. return IRQ_HANDLED;
  4938. }
  4939. /**
  4940. * cnss_pci_wake_gpio_init() - Setup PCI wake GPIO for WLAN
  4941. * @pci_priv: driver PCI bus context pointer
  4942. *
  4943. * This function initializes WLAN PCI wake GPIO and corresponding
  4944. * interrupt. It should be used in non-MSM platforms whose PCIe
  4945. * root complex driver doesn't handle the GPIO.
  4946. *
  4947. * Return: 0 for success or skip, negative value for error
  4948. */
  4949. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  4950. {
  4951. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4952. struct device *dev = &plat_priv->plat_dev->dev;
  4953. int ret = 0;
  4954. pci_priv->wake_gpio = of_get_named_gpio(dev->of_node,
  4955. "wlan-pci-wake-gpio", 0);
  4956. if (pci_priv->wake_gpio < 0)
  4957. goto out;
  4958. cnss_pr_dbg("Get PCI wake GPIO (%d) from device node\n",
  4959. pci_priv->wake_gpio);
  4960. ret = gpio_request(pci_priv->wake_gpio, "wlan_pci_wake_gpio");
  4961. if (ret) {
  4962. cnss_pr_err("Failed to request PCI wake GPIO, err = %d\n",
  4963. ret);
  4964. goto out;
  4965. }
  4966. gpio_direction_input(pci_priv->wake_gpio);
  4967. pci_priv->wake_irq = gpio_to_irq(pci_priv->wake_gpio);
  4968. ret = request_irq(pci_priv->wake_irq, cnss_pci_wake_handler,
  4969. IRQF_TRIGGER_FALLING, "wlan_pci_wake_irq", pci_priv);
  4970. if (ret) {
  4971. cnss_pr_err("Failed to request PCI wake IRQ, err = %d\n", ret);
  4972. goto free_gpio;
  4973. }
  4974. ret = enable_irq_wake(pci_priv->wake_irq);
  4975. if (ret) {
  4976. cnss_pr_err("Failed to enable PCI wake IRQ, err = %d\n", ret);
  4977. goto free_irq;
  4978. }
  4979. return 0;
  4980. free_irq:
  4981. free_irq(pci_priv->wake_irq, pci_priv);
  4982. free_gpio:
  4983. gpio_free(pci_priv->wake_gpio);
  4984. out:
  4985. return ret;
  4986. }
  4987. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  4988. {
  4989. if (pci_priv->wake_gpio < 0)
  4990. return;
  4991. disable_irq_wake(pci_priv->wake_irq);
  4992. free_irq(pci_priv->wake_irq, pci_priv);
  4993. gpio_free(pci_priv->wake_gpio);
  4994. }
  4995. #endif
  4996. /* Setting to use this cnss_pm_domain ops will let PM framework override the
  4997. * ops from dev->bus->pm which is pci_dev_pm_ops from pci-driver.c. This ops
  4998. * has to take care everything device driver needed which is currently done
  4999. * from pci_dev_pm_ops.
  5000. */
  5001. static struct dev_pm_domain cnss_pm_domain = {
  5002. .ops = {
  5003. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  5004. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  5005. cnss_pci_resume_noirq)
  5006. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend,
  5007. cnss_pci_runtime_resume,
  5008. cnss_pci_runtime_idle)
  5009. }
  5010. };
  5011. static int cnss_pci_get_dev_cfg_node(struct cnss_plat_data *plat_priv)
  5012. {
  5013. struct device_node *child;
  5014. u32 id, i;
  5015. int id_n, ret;
  5016. if (plat_priv->dt_type != CNSS_DTT_MULTIEXCHG)
  5017. return 0;
  5018. if (!plat_priv->device_id) {
  5019. cnss_pr_err("Invalid device id\n");
  5020. return -EINVAL;
  5021. }
  5022. for_each_available_child_of_node(plat_priv->plat_dev->dev.of_node,
  5023. child) {
  5024. if (strcmp(child->name, "chip_cfg"))
  5025. continue;
  5026. id_n = of_property_count_u32_elems(child, "supported-ids");
  5027. if (id_n <= 0) {
  5028. cnss_pr_err("Device id is NOT set\n");
  5029. return -EINVAL;
  5030. }
  5031. for (i = 0; i < id_n; i++) {
  5032. ret = of_property_read_u32_index(child,
  5033. "supported-ids",
  5034. i, &id);
  5035. if (ret) {
  5036. cnss_pr_err("Failed to read supported ids\n");
  5037. return -EINVAL;
  5038. }
  5039. if (id == plat_priv->device_id) {
  5040. plat_priv->dev_node = child;
  5041. cnss_pr_dbg("got node[%s@%d] for device[0x%x]\n",
  5042. child->name, i, id);
  5043. return 0;
  5044. }
  5045. }
  5046. }
  5047. return -EINVAL;
  5048. }
  5049. #ifdef CONFIG_CNSS2_CONDITIONAL_POWEROFF
  5050. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  5051. {
  5052. bool suspend_pwroff;
  5053. switch (pci_dev->device) {
  5054. case QCA6390_DEVICE_ID:
  5055. case QCA6490_DEVICE_ID:
  5056. suspend_pwroff = false;
  5057. break;
  5058. default:
  5059. suspend_pwroff = true;
  5060. }
  5061. return suspend_pwroff;
  5062. }
  5063. #else
  5064. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  5065. {
  5066. return true;
  5067. }
  5068. #endif
  5069. static void cnss_pci_suspend_pwroff(struct pci_dev *pci_dev)
  5070. {
  5071. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  5072. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  5073. int ret = 0;
  5074. bool suspend_pwroff = cnss_should_suspend_pwroff(pci_dev);
  5075. if (suspend_pwroff) {
  5076. ret = cnss_suspend_pci_link(pci_priv);
  5077. if (ret)
  5078. cnss_pr_err("Failed to suspend PCI link, err = %d\n",
  5079. ret);
  5080. cnss_power_off_device(plat_priv);
  5081. } else {
  5082. cnss_pr_dbg("bus suspend and dev power off disabled for device [0x%x]\n",
  5083. pci_dev->device);
  5084. }
  5085. }
  5086. static int cnss_pci_probe(struct pci_dev *pci_dev,
  5087. const struct pci_device_id *id)
  5088. {
  5089. int ret = 0;
  5090. struct cnss_pci_data *pci_priv;
  5091. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  5092. struct device *dev = &pci_dev->dev;
  5093. cnss_pr_dbg("PCI is probing, vendor ID: 0x%x, device ID: 0x%x\n",
  5094. id->vendor, pci_dev->device);
  5095. pci_priv = devm_kzalloc(dev, sizeof(*pci_priv), GFP_KERNEL);
  5096. if (!pci_priv) {
  5097. ret = -ENOMEM;
  5098. goto out;
  5099. }
  5100. pci_priv->pci_link_state = PCI_LINK_UP;
  5101. pci_priv->plat_priv = plat_priv;
  5102. pci_priv->pci_dev = pci_dev;
  5103. pci_priv->pci_device_id = id;
  5104. pci_priv->device_id = pci_dev->device;
  5105. cnss_set_pci_priv(pci_dev, pci_priv);
  5106. plat_priv->device_id = pci_dev->device;
  5107. plat_priv->bus_priv = pci_priv;
  5108. mutex_init(&pci_priv->bus_lock);
  5109. if (plat_priv->use_pm_domain)
  5110. dev->pm_domain = &cnss_pm_domain;
  5111. ret = cnss_pci_get_dev_cfg_node(plat_priv);
  5112. if (ret) {
  5113. cnss_pr_err("Failed to get device cfg node, err = %d\n", ret);
  5114. goto reset_ctx;
  5115. }
  5116. ret = cnss_dev_specific_power_on(plat_priv);
  5117. if (ret)
  5118. goto reset_ctx;
  5119. cnss_pci_of_reserved_mem_device_init(pci_priv);
  5120. ret = cnss_register_subsys(plat_priv);
  5121. if (ret)
  5122. goto reset_ctx;
  5123. ret = cnss_register_ramdump(plat_priv);
  5124. if (ret)
  5125. goto unregister_subsys;
  5126. ret = cnss_pci_init_smmu(pci_priv);
  5127. if (ret)
  5128. goto unregister_ramdump;
  5129. ret = cnss_reg_pci_event(pci_priv);
  5130. if (ret) {
  5131. cnss_pr_err("Failed to register PCI event, err = %d\n", ret);
  5132. goto deinit_smmu;
  5133. }
  5134. ret = cnss_pci_enable_bus(pci_priv);
  5135. if (ret)
  5136. goto dereg_pci_event;
  5137. ret = cnss_pci_enable_msi(pci_priv);
  5138. if (ret)
  5139. goto disable_bus;
  5140. ret = cnss_pci_register_mhi(pci_priv);
  5141. if (ret)
  5142. goto disable_msi;
  5143. switch (pci_dev->device) {
  5144. case QCA6174_DEVICE_ID:
  5145. pci_read_config_word(pci_dev, QCA6174_REV_ID_OFFSET,
  5146. &pci_priv->revision_id);
  5147. break;
  5148. case QCA6290_DEVICE_ID:
  5149. case QCA6390_DEVICE_ID:
  5150. case QCA6490_DEVICE_ID:
  5151. case KIWI_DEVICE_ID:
  5152. case MANGO_DEVICE_ID:
  5153. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  5154. timer_setup(&pci_priv->dev_rddm_timer,
  5155. cnss_dev_rddm_timeout_hdlr, 0);
  5156. timer_setup(&pci_priv->boot_debug_timer,
  5157. cnss_boot_debug_timeout_hdlr, 0);
  5158. INIT_DELAYED_WORK(&pci_priv->time_sync_work,
  5159. cnss_pci_time_sync_work_hdlr);
  5160. cnss_pci_get_link_status(pci_priv);
  5161. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, false);
  5162. cnss_pci_wake_gpio_init(pci_priv);
  5163. break;
  5164. default:
  5165. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  5166. pci_dev->device);
  5167. ret = -ENODEV;
  5168. goto unreg_mhi;
  5169. }
  5170. cnss_pci_config_regs(pci_priv);
  5171. if (EMULATION_HW)
  5172. goto out;
  5173. cnss_pci_suspend_pwroff(pci_dev);
  5174. set_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5175. return 0;
  5176. unreg_mhi:
  5177. cnss_pci_unregister_mhi(pci_priv);
  5178. disable_msi:
  5179. cnss_pci_disable_msi(pci_priv);
  5180. disable_bus:
  5181. cnss_pci_disable_bus(pci_priv);
  5182. dereg_pci_event:
  5183. cnss_dereg_pci_event(pci_priv);
  5184. deinit_smmu:
  5185. cnss_pci_deinit_smmu(pci_priv);
  5186. unregister_ramdump:
  5187. cnss_unregister_ramdump(plat_priv);
  5188. unregister_subsys:
  5189. cnss_unregister_subsys(plat_priv);
  5190. reset_ctx:
  5191. plat_priv->bus_priv = NULL;
  5192. out:
  5193. return ret;
  5194. }
  5195. static void cnss_pci_remove(struct pci_dev *pci_dev)
  5196. {
  5197. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  5198. struct cnss_plat_data *plat_priv =
  5199. cnss_bus_dev_to_plat_priv(&pci_dev->dev);
  5200. clear_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5201. cnss_pci_unregister_driver_hdlr(pci_priv);
  5202. cnss_pci_free_m3_mem(pci_priv);
  5203. cnss_pci_free_fw_mem(pci_priv);
  5204. cnss_pci_free_qdss_mem(pci_priv);
  5205. switch (pci_dev->device) {
  5206. case QCA6290_DEVICE_ID:
  5207. case QCA6390_DEVICE_ID:
  5208. case QCA6490_DEVICE_ID:
  5209. case KIWI_DEVICE_ID:
  5210. case MANGO_DEVICE_ID:
  5211. cnss_pci_wake_gpio_deinit(pci_priv);
  5212. del_timer(&pci_priv->boot_debug_timer);
  5213. del_timer(&pci_priv->dev_rddm_timer);
  5214. break;
  5215. default:
  5216. break;
  5217. }
  5218. cnss_pci_unregister_mhi(pci_priv);
  5219. cnss_pci_disable_msi(pci_priv);
  5220. cnss_pci_disable_bus(pci_priv);
  5221. cnss_dereg_pci_event(pci_priv);
  5222. cnss_pci_deinit_smmu(pci_priv);
  5223. if (plat_priv) {
  5224. cnss_unregister_ramdump(plat_priv);
  5225. cnss_unregister_subsys(plat_priv);
  5226. plat_priv->bus_priv = NULL;
  5227. } else {
  5228. cnss_pr_err("Plat_priv is null, Unable to unregister ramdump,subsys\n");
  5229. }
  5230. }
  5231. static const struct pci_device_id cnss_pci_id_table[] = {
  5232. { QCA6174_VENDOR_ID, QCA6174_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5233. { QCA6290_VENDOR_ID, QCA6290_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5234. { QCA6390_VENDOR_ID, QCA6390_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5235. { QCA6490_VENDOR_ID, QCA6490_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5236. { KIWI_VENDOR_ID, KIWI_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5237. { MANGO_VENDOR_ID, MANGO_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5238. { 0 }
  5239. };
  5240. MODULE_DEVICE_TABLE(pci, cnss_pci_id_table);
  5241. static const struct dev_pm_ops cnss_pm_ops = {
  5242. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  5243. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  5244. cnss_pci_resume_noirq)
  5245. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend, cnss_pci_runtime_resume,
  5246. cnss_pci_runtime_idle)
  5247. };
  5248. struct pci_driver cnss_pci_driver = {
  5249. .name = "cnss_pci",
  5250. .id_table = cnss_pci_id_table,
  5251. .probe = cnss_pci_probe,
  5252. .remove = cnss_pci_remove,
  5253. .driver = {
  5254. .pm = &cnss_pm_ops,
  5255. },
  5256. };
  5257. static int cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  5258. {
  5259. int ret, retry = 0;
  5260. /* Always set initial target PCIe link speed to Gen2 for QCA6490 device
  5261. * since there may be link issues if it boots up with Gen3 link speed.
  5262. * Device is able to change it later at any time. It will be rejected
  5263. * if requested speed is higher than the one specified in PCIe DT.
  5264. */
  5265. if (plat_priv->device_id == QCA6490_DEVICE_ID) {
  5266. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  5267. PCI_EXP_LNKSTA_CLS_5_0GB);
  5268. if (ret && ret != -EPROBE_DEFER)
  5269. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen2, err = %d\n",
  5270. rc_num, ret);
  5271. }
  5272. cnss_pr_dbg("Trying to enumerate with PCIe RC%x\n", rc_num);
  5273. retry:
  5274. ret = _cnss_pci_enumerate(plat_priv, rc_num);
  5275. if (ret) {
  5276. if (ret == -EPROBE_DEFER) {
  5277. cnss_pr_dbg("PCIe RC driver is not ready, defer probe\n");
  5278. goto out;
  5279. }
  5280. cnss_pr_err("Failed to enable PCIe RC%x, err = %d\n",
  5281. rc_num, ret);
  5282. if (retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  5283. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  5284. goto retry;
  5285. } else {
  5286. goto out;
  5287. }
  5288. }
  5289. plat_priv->rc_num = rc_num;
  5290. out:
  5291. return ret;
  5292. }
  5293. int cnss_pci_init(struct cnss_plat_data *plat_priv)
  5294. {
  5295. struct device *dev = &plat_priv->plat_dev->dev;
  5296. const __be32 *prop;
  5297. int ret = 0, prop_len = 0, rc_count, i;
  5298. prop = of_get_property(dev->of_node, "qcom,wlan-rc-num", &prop_len);
  5299. if (!prop || !prop_len) {
  5300. cnss_pr_err("Failed to get PCIe RC number from DT\n");
  5301. goto out;
  5302. }
  5303. rc_count = prop_len / sizeof(__be32);
  5304. for (i = 0; i < rc_count; i++) {
  5305. ret = cnss_pci_enumerate(plat_priv, be32_to_cpup(&prop[i]));
  5306. if (!ret)
  5307. break;
  5308. else if (ret == -EPROBE_DEFER || (ret && i == rc_count - 1))
  5309. goto out;
  5310. }
  5311. ret = pci_register_driver(&cnss_pci_driver);
  5312. if (ret) {
  5313. cnss_pr_err("Failed to register to PCI framework, err = %d\n",
  5314. ret);
  5315. goto out;
  5316. }
  5317. if (!plat_priv->bus_priv) {
  5318. cnss_pr_err("Failed to probe PCI driver\n");
  5319. ret = -ENODEV;
  5320. goto unreg_pci;
  5321. }
  5322. return 0;
  5323. unreg_pci:
  5324. pci_unregister_driver(&cnss_pci_driver);
  5325. out:
  5326. return ret;
  5327. }
  5328. void cnss_pci_deinit(struct cnss_plat_data *plat_priv)
  5329. {
  5330. pci_unregister_driver(&cnss_pci_driver);
  5331. }