htt_stats.h 202 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391
  1. /*
  2. * Copyright (c) 2017-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. /**
  19. * @file htt_stats.h
  20. *
  21. * @details the public header file of HTT STATS
  22. */
  23. #ifndef __HTT_STATS_H__
  24. #define __HTT_STATS_H__
  25. #include <htt_deps.h> /* A_UINT32 */
  26. #include <htt_common.h>
  27. /*
  28. * htt_dbg_ext_stats_type -
  29. * The base structure for each of the stats_type is only for reference
  30. * Host should use this information to know the type of TLVs to expect
  31. * for a particular stats type.
  32. *
  33. * Max supported stats :- 256.
  34. */
  35. enum htt_dbg_ext_stats_type {
  36. /* HTT_DBG_EXT_STATS_RESET
  37. * PARAM:
  38. * - config_param0 : start_offset (stats type)
  39. * - config_param1 : stats bmask from start offset
  40. * - config_param2 : stats bmask from start offset + 32
  41. * - config_param3 : stats bmask from start offset + 64
  42. * RESP MSG:
  43. * - No response sent.
  44. */
  45. HTT_DBG_EXT_STATS_RESET = 0,
  46. /* HTT_DBG_EXT_STATS_PDEV_TX
  47. * PARAMS:
  48. * - No Params
  49. * RESP MSG:
  50. * - htt_tx_pdev_stats_t
  51. */
  52. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  53. /* HTT_DBG_EXT_STATS_PDEV_RX
  54. * PARAMS:
  55. * - No Params
  56. * RESP MSG:
  57. * - htt_rx_pdev_stats_t
  58. */
  59. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  60. /* HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  61. * PARAMS:
  62. * - config_param0: [Bit31: Bit0] HWQ mask
  63. * RESP MSG:
  64. * - htt_tx_hwq_stats_t
  65. */
  66. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  67. /* HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  68. * PARAMS:
  69. * - config_param0: [Bit31: Bit0] TXQ mask
  70. * RESP MSG:
  71. * - htt_stats_tx_sched_t
  72. */
  73. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  74. /* HTT_DBG_EXT_STATS_PDEV_ERROR
  75. * PARAMS:
  76. * - No Params
  77. * RESP MSG:
  78. * - htt_hw_err_stats_t
  79. */
  80. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  81. /* HTT_DBG_EXT_STATS_PDEV_TQM
  82. * PARAMS:
  83. * - No Params
  84. * RESP MSG:
  85. * - htt_tx_tqm_pdev_stats_t
  86. */
  87. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  88. /* HTT_DBG_EXT_STATS_TQM_CMDQ
  89. * PARAMS:
  90. * - config_param0:
  91. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  92. * [Bit31: Bit16] reserved
  93. * RESP MSG:
  94. * - htt_tx_tqm_cmdq_stats_t
  95. */
  96. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  97. /* HTT_DBG_EXT_STATS_TX_DE_INFO
  98. * PARAMS:
  99. * - No Params
  100. * RESP MSG:
  101. * - htt_tx_de_stats_t
  102. */
  103. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  104. /* HTT_DBG_EXT_STATS_PDEV_TX_RATE
  105. * PARAMS:
  106. * - No Params
  107. * RESP MSG:
  108. * - htt_tx_pdev_rate_stats_t
  109. */
  110. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  111. /* HTT_DBG_EXT_STATS_PDEV_RX_RATE
  112. * PARAMS:
  113. * - No Params
  114. * RESP MSG:
  115. * - htt_rx_pdev_rate_stats_t
  116. */
  117. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  118. /* HTT_DBG_EXT_STATS_PEER_INFO
  119. * PARAMS:
  120. * - config_param0:
  121. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  122. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  123. * [Bit31 : Bit16] sw_peer_id
  124. * config_param1:
  125. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  126. * 0 bit htt_peer_stats_cmn_tlv
  127. * 1 bit htt_peer_details_tlv
  128. * 2 bit htt_tx_peer_rate_stats_tlv
  129. * 3 bit htt_rx_peer_rate_stats_tlv
  130. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  131. * 5 bit htt_rx_tid_stats_tlv
  132. * 6 bit htt_msdu_flow_stats_tlv
  133. * 7 bit htt_peer_sched_stats_tlv
  134. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  135. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  136. * [Bit 16] If this bit is set, reset per peer stats
  137. * of corresponding tlv indicated by config
  138. * param 1.
  139. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  140. * used to get this bit position.
  141. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  142. * indicates that FW supports per peer HTT
  143. * stats reset.
  144. * [Bit31 : Bit17] reserved
  145. * RESP MSG:
  146. * - htt_peer_stats_t
  147. */
  148. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  149. /* HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  150. * PARAMS:
  151. * - No Params
  152. * RESP MSG:
  153. * - htt_tx_pdev_selfgen_stats_t
  154. */
  155. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  156. /* HTT_DBG_EXT_STATS_TX_MU_HWQ
  157. * PARAMS:
  158. * - config_param0: [Bit31: Bit0] HWQ mask
  159. * RESP MSG:
  160. * - htt_tx_hwq_mu_mimo_stats_t
  161. */
  162. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  163. /* HTT_DBG_EXT_STATS_RING_IF_INFO
  164. * PARAMS:
  165. * - config_param0:
  166. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  167. * [Bit31: Bit16] reserved
  168. * RESP MSG:
  169. * - htt_ring_if_stats_t
  170. */
  171. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  172. /* HTT_DBG_EXT_STATS_SRNG_INFO
  173. * PARAMS:
  174. * - config_param0:
  175. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  176. * [Bit31: Bit16] reserved
  177. * - No Params
  178. * RESP MSG:
  179. * - htt_sring_stats_t
  180. */
  181. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  182. /* HTT_DBG_EXT_STATS_SFM_INFO
  183. * PARAMS:
  184. * - No Params
  185. * RESP MSG:
  186. * - htt_sfm_stats_t
  187. */
  188. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  189. /* HTT_DBG_EXT_STATS_PDEV_TX_MU
  190. * PARAMS:
  191. * - No Params
  192. * RESP MSG:
  193. * - htt_tx_pdev_mu_mimo_stats_t
  194. */
  195. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  196. /* HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  197. * PARAMS:
  198. * - config_param0:
  199. * [Bit7 : Bit0] vdev_id:8
  200. * note:0xFF to get all active peers based on pdev_mask.
  201. * [Bit31 : Bit8] rsvd:24
  202. * RESP MSG:
  203. * - htt_active_peer_details_list_t
  204. */
  205. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  206. /* HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  207. * PARAMS:
  208. * - config_param0:
  209. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  210. * Set bit0 to 1 to read 1sec interval histogram.
  211. * [Bit1] - 100ms interval histogram
  212. * [Bit3] - Cumulative CCA stats
  213. * RESP MSG:
  214. * - htt_pdev_cca_stats_t
  215. */
  216. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  217. /* HTT_DBG_EXT_STATS_TWT_SESSIONS
  218. * PARAMS:
  219. * - config_param0:
  220. * No params
  221. * RESP MSG:
  222. * - htt_pdev_twt_sessions_stats_t
  223. */
  224. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  225. /* HTT_DBG_EXT_STATS_REO_CNTS
  226. * PARAMS:
  227. * - config_param0:
  228. * No params
  229. * RESP MSG:
  230. * - htt_soc_reo_resource_stats_t
  231. */
  232. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  233. /* HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  234. * PARAMS:
  235. * - config_param0:
  236. * [Bit0] vdev_id_set:1
  237. * set to 1 if vdev_id is set and vdev stats are requested.
  238. * set to 0 if pdev_stats sounding stats are requested.
  239. * [Bit8 : Bit1] vdev_id:8
  240. * note:0xFF to get all active vdevs based on pdev_mask.
  241. * [Bit31 : Bit9] rsvd:22
  242. *
  243. * RESP MSG:
  244. * - htt_tx_sounding_stats_t
  245. */
  246. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  247. /* HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  248. * PARAMS:
  249. * - config_param0:
  250. * No params
  251. * RESP MSG:
  252. * - htt_pdev_obss_pd_stats_t
  253. */
  254. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  255. /* HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  256. * PARAMS:
  257. * - config_param0:
  258. * No params
  259. * RESP MSG:
  260. * - htt_stats_ring_backpressure_stats_t
  261. */
  262. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  263. /* HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  264. * PARAMS:
  265. *
  266. * RESP MSG:
  267. * - htt_soc_latency_prof_t
  268. */
  269. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  270. /* HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  271. * PARAMS:
  272. * - No Params
  273. * RESP MSG:
  274. * - htt_rx_pdev_ul_trig_stats_t
  275. */
  276. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  277. /* HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  278. * PARAMS:
  279. * - No Params
  280. * RESP MSG:
  281. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  282. */
  283. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  284. /* HTT_DBG_EXT_STATS_FSE_RX
  285. * PARAMS:
  286. * - No Params
  287. * RESP MSG:
  288. * - htt_rx_fse_stats_t
  289. */
  290. HTT_DBG_EXT_STATS_FSE_RX = 28,
  291. /* HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  292. * PARAMS:
  293. * - config_param0: [Bit0] : [1] for mac_addr based request
  294. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  295. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  296. * RESP MSG:
  297. * - htt_ctrl_path_txrx_stats_t
  298. */
  299. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  300. /* HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  301. * PARAMS:
  302. * - No Params
  303. * RESP MSG:
  304. * - htt_rx_pdev_rate_ext_stats_t
  305. */
  306. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  307. /* HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  308. * PARAMS:
  309. * - No Params
  310. * RESP MSG:
  311. * - htt_tx_pdev_rate_txbf_stats_t
  312. */
  313. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  314. /* HTT_DBG_EXT_STATS_TXBF_OFDMA
  315. */
  316. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  317. /* HTT_DBG_EXT_STA_11AX_UL_STATS
  318. * PARAMS:
  319. * - No Params
  320. * RESP MSG:
  321. * - htt_sta_11ax_ul_stats
  322. */
  323. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  324. /* HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  325. * PARAMS:
  326. * - config_param0:
  327. * [Bit7 : Bit0] vdev_id:8
  328. * [Bit31 : Bit8] rsvd:24
  329. * RESP MSG:
  330. * -
  331. */
  332. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  333. /* HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  334. * PARAMS:
  335. * - No Params
  336. * RESP MSG:
  337. * - htt_pktlog_and_htt_ring_stats_t
  338. */
  339. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  340. /* HTT_DBG_EXT_STATS_DLPAGER_STATS
  341. * PARAMS:
  342. *
  343. * RESP MSG:
  344. * - htt_dlpager_stats_t
  345. */
  346. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  347. /* HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  348. * PARAMS:
  349. * - No Params
  350. * RESP MSG:
  351. * - htt_phy_counters_and_phy_stats_t
  352. */
  353. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  354. /* keep this last */
  355. HTT_DBG_NUM_EXT_STATS = 256,
  356. };
  357. /*
  358. * Macros to get/set the bit field in config param[3] that indicates to
  359. * clear corresponding per peer stats specified by config param 1
  360. */
  361. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  362. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  363. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  364. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  365. HTT_DBG_EXT_PEER_STATS_RESET_S)
  366. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  367. do { \
  368. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  369. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  370. } while (0)
  371. #define HTT_STATS_SUBTYPE_MAX 16
  372. typedef enum {
  373. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  374. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  375. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  376. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  377. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  378. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv */
  379. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv */
  380. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  381. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v */
  382. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v */
  383. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v */
  384. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  385. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  386. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  387. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  388. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  389. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  390. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  391. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  392. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  393. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  394. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  395. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  396. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  397. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  398. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  399. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  400. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv */
  401. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  402. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  403. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  404. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  405. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  406. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  407. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  408. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  409. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv */
  410. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv */
  411. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  412. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v */
  413. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  414. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v */
  415. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv */
  416. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  417. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v */
  418. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  419. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  420. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  421. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  422. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  423. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  424. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  425. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  426. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  427. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv */
  428. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  429. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  430. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  431. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  432. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  433. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  434. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  435. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  436. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv */
  437. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  438. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  439. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  440. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  441. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  442. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  443. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats) */
  444. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats) */
  445. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv */
  446. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv */
  447. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv */
  448. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  449. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  450. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  451. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  452. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  453. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  454. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  455. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  456. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  457. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  458. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  459. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv */
  460. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv */
  461. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  462. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  463. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv */
  464. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv */
  465. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  466. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  467. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  468. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv */
  469. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  470. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  471. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  472. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv */
  473. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v */
  474. HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
  475. HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
  476. HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv */
  477. HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
  478. HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
  479. HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
  480. HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
  481. HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
  482. HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
  483. HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
  484. HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
  485. HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
  486. HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv */
  487. HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv */
  488. HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv */
  489. HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv */
  490. HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
  491. HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
  492. HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
  493. HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
  494. HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
  495. HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
  496. HTT_STATS_MAX_TAG,
  497. } htt_tlv_tag_t;
  498. /* htt_mu_stats_upload_t
  499. * Enumerations for specifying whether to upload all MU stats in response to
  500. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  501. */
  502. typedef enum {
  503. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  504. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  505. */
  506. HTT_UPLOAD_MU_STATS,
  507. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  508. HTT_UPLOAD_MU_MIMO_STATS,
  509. /* HTT_UPLOAD_MU_OFDMA_STATS: upload UL MU-OFDMA + DL MU-OFDMA stats */
  510. HTT_UPLOAD_MU_OFDMA_STATS,
  511. HTT_UPLOAD_DL_MU_MIMO_STATS,
  512. HTT_UPLOAD_UL_MU_MIMO_STATS,
  513. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  514. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  515. } htt_mu_stats_upload_t;
  516. #define HTT_STATS_TLV_TAG_M 0x00000fff
  517. #define HTT_STATS_TLV_TAG_S 0
  518. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  519. #define HTT_STATS_TLV_LENGTH_S 12
  520. #define HTT_STATS_TLV_TAG_GET(_var) \
  521. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  522. HTT_STATS_TLV_TAG_S)
  523. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  524. do { \
  525. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  526. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  527. } while (0)
  528. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  529. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  530. HTT_STATS_TLV_LENGTH_S)
  531. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  532. do { \
  533. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  534. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  535. } while (0)
  536. typedef struct {
  537. union {
  538. /* BIT [11 : 0] :- tag
  539. * BIT [23 : 12] :- length
  540. * BIT [31 : 24] :- reserved
  541. */
  542. A_UINT32 tag__length;
  543. /*
  544. * The following struct is not endian-portable.
  545. * It is suitable for use within the target, which is known to be
  546. * little-endian.
  547. * The host should use the above endian-portable macros to access
  548. * the tag and length bitfields in an endian-neutral manner.
  549. */
  550. struct {
  551. A_UINT32 tag : 12, /* BIT [11 : 0] */
  552. length : 12, /* BIT [23 : 12] */
  553. reserved : 8; /* BIT [31 : 24] */
  554. };
  555. };
  556. } htt_tlv_hdr_t;
  557. #define HTT_STATS_MAX_STRING_SZ32 4
  558. #define HTT_STATS_MACID_INVALID 0xff
  559. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  560. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  561. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  562. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  563. typedef enum {
  564. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  565. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  566. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  567. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  568. } htt_tx_pdev_underrun_enum;
  569. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 71
  570. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  571. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  572. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  573. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  574. * DEPRECATED - num sched tx mode max is 8
  575. */
  576. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  577. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  578. #define HTT_RX_STATS_REFILL_MAX_RING 4
  579. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  580. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  581. /* Bytes stored in little endian order */
  582. /* Length should be multiple of DWORD */
  583. typedef struct {
  584. htt_tlv_hdr_t tlv_hdr;
  585. A_UINT32 data[1]; /* Can be variable length */
  586. } htt_stats_string_tlv;
  587. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  588. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  589. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  590. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  591. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  592. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  593. do { \
  594. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  595. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  596. } while (0)
  597. /* == TX PDEV STATS == */
  598. typedef struct {
  599. htt_tlv_hdr_t tlv_hdr;
  600. /* BIT [ 7 : 0] :- mac_id
  601. * BIT [31 : 8] :- reserved
  602. */
  603. A_UINT32 mac_id__word;
  604. /* Num queued to HW */
  605. A_UINT32 hw_queued;
  606. /* Num PPDU reaped from HW */
  607. A_UINT32 hw_reaped;
  608. /* Num underruns */
  609. A_UINT32 underrun;
  610. /* Num HW Paused counter. */
  611. A_UINT32 hw_paused;
  612. /* Num HW flush counter. */
  613. A_UINT32 hw_flush;
  614. /* Num HW filtered counter. */
  615. A_UINT32 hw_filt;
  616. /* Num PPDUs cleaned up in TX abort */
  617. A_UINT32 tx_abort;
  618. /* Num MPDUs requed by SW */
  619. A_UINT32 mpdu_requed;
  620. /* excessive retries */
  621. A_UINT32 tx_xretry;
  622. /* Last used data hw rate code */
  623. A_UINT32 data_rc;
  624. /* frames dropped due to excessive sw retries */
  625. A_UINT32 mpdu_dropped_xretry;
  626. /* illegal rate phy errors */
  627. A_UINT32 illgl_rate_phy_err;
  628. /* wal pdev continous xretry */
  629. A_UINT32 cont_xretry;
  630. /* wal pdev tx timeout */
  631. A_UINT32 tx_timeout;
  632. /* wal pdev resets */
  633. A_UINT32 pdev_resets;
  634. /* PhY/BB underrun */
  635. A_UINT32 phy_underrun;
  636. /* MPDU is more than txop limit */
  637. A_UINT32 txop_ovf;
  638. /* Number of Sequences posted */
  639. A_UINT32 seq_posted;
  640. /* Number of Sequences failed queueing */
  641. A_UINT32 seq_failed_queueing;
  642. /* Number of Sequences completed */
  643. A_UINT32 seq_completed;
  644. /* Number of Sequences restarted */
  645. A_UINT32 seq_restarted;
  646. /* Number of MU Sequences posted */
  647. A_UINT32 mu_seq_posted;
  648. /* Number of time HW ring is paused between seq switch within ISR */
  649. A_UINT32 seq_switch_hw_paused;
  650. /* Number of times seq continuation in DSR */
  651. A_UINT32 next_seq_posted_dsr;
  652. /* Number of times seq continuation in ISR */
  653. A_UINT32 seq_posted_isr;
  654. /* Number of seq_ctrl cached. */
  655. A_UINT32 seq_ctrl_cached;
  656. /* Number of MPDUs successfully transmitted */
  657. A_UINT32 mpdu_count_tqm;
  658. /* Number of MSDUs successfully transmitted */
  659. A_UINT32 msdu_count_tqm;
  660. /* Number of MPDUs dropped */
  661. A_UINT32 mpdu_removed_tqm;
  662. /* Number of MSDUs dropped */
  663. A_UINT32 msdu_removed_tqm;
  664. /* Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  665. A_UINT32 mpdus_sw_flush;
  666. /* Num MPDUs filtered by HW, all filter condition (TTL expired) */
  667. A_UINT32 mpdus_hw_filter;
  668. /* Num MPDUs truncated by PDG (TXOP, TBTT, PPDU_duration based on rate, dyn_bw) */
  669. A_UINT32 mpdus_truncated;
  670. /* Num MPDUs that was tried but didn't receive ACK or BA */
  671. A_UINT32 mpdus_ack_failed;
  672. /* Num MPDUs that was dropped due to expiry (MSDU TTL). */
  673. A_UINT32 mpdus_expired;
  674. /* Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  675. A_UINT32 mpdus_seq_hw_retry;
  676. /* Num of TQM acked cmds processed */
  677. A_UINT32 ack_tlv_proc;
  678. /* coex_abort_mpdu_cnt valid. */
  679. A_UINT32 coex_abort_mpdu_cnt_valid;
  680. /* coex_abort_mpdu_cnt from TX FES stats. */
  681. A_UINT32 coex_abort_mpdu_cnt;
  682. /* Number of total PPDUs(DATA, MGMT, excludes selfgen) tried over the air (OTA) */
  683. A_UINT32 num_total_ppdus_tried_ota;
  684. /* Number of data PPDUs tried over the air (OTA) */
  685. A_UINT32 num_data_ppdus_tried_ota;
  686. /* Num Local control/mgmt frames (MSDUs) queued */
  687. A_UINT32 local_ctrl_mgmt_enqued;
  688. /* local_ctrl_mgmt_freed:
  689. * Num Local control/mgmt frames (MSDUs) done
  690. * It includes all local ctrl/mgmt completions
  691. * (acked, no ack, flush, TTL, etc)
  692. */
  693. A_UINT32 local_ctrl_mgmt_freed;
  694. /* Num Local data frames (MSDUs) queued */
  695. A_UINT32 local_data_enqued;
  696. /* local_data_freed:
  697. * Num Local data frames (MSDUs) done
  698. * It includes all local data completions
  699. * (acked, no ack, flush, TTL, etc)
  700. */
  701. A_UINT32 local_data_freed;
  702. /* Num MPDUs tried by SW */
  703. A_UINT32 mpdu_tried;
  704. /* Num of waiting seq posted in isr completion handler */
  705. A_UINT32 isr_wait_seq_posted;
  706. A_UINT32 tx_active_dur_us_low;
  707. A_UINT32 tx_active_dur_us_high;
  708. /* Number of MPDUs dropped after max retries */
  709. A_UINT32 remove_mpdus_max_retries;
  710. /* Num HTT cookies dispatched */
  711. A_UINT32 comp_delivered;
  712. /* successful ppdu transmissions */
  713. A_UINT32 ppdu_ok;
  714. /* Scheduler self triggers */
  715. A_UINT32 self_triggers;
  716. /* FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  717. A_UINT32 tx_time_dur_data;
  718. /* Num of times sequence terminated due to ppdu duration < burst limit */
  719. A_UINT32 seq_qdepth_repost_stop;
  720. /* Num of times MU sequence terminated due to MSDUs reaching threshold */
  721. A_UINT32 mu_seq_min_msdu_repost_stop;
  722. /* Num of times SU sequence terminated due to MSDUs reaching threshold */
  723. A_UINT32 seq_min_msdu_repost_stop;
  724. /* Num of times sequence terminated due to no TXOP available */
  725. A_UINT32 seq_txop_repost_stop;
  726. /* Num of times the next sequence got cancelled */
  727. A_UINT32 next_seq_cancel;
  728. /* Num of times fes offset was misaligned */
  729. A_UINT32 fes_offsets_err_cnt;
  730. /* Num of times peer blacklisted for MU-MIMO transmission */
  731. A_UINT32 num_mu_peer_blacklisted;
  732. /* Num of times mu_ofdma seq posted */
  733. A_UINT32 mu_ofdma_seq_posted;
  734. /* Num of times UL MU MIMO seq posted */
  735. A_UINT32 ul_mumimo_seq_posted;
  736. /* Num of times UL OFDMA seq posted */
  737. A_UINT32 ul_ofdma_seq_posted;
  738. } htt_tx_pdev_stats_cmn_tlv;
  739. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  740. /* NOTE: Variable length TLV, use length spec to infer array size */
  741. typedef struct {
  742. htt_tlv_hdr_t tlv_hdr;
  743. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  744. } htt_tx_pdev_stats_urrn_tlv_v;
  745. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  746. /* NOTE: Variable length TLV, use length spec to infer array size */
  747. typedef struct {
  748. htt_tlv_hdr_t tlv_hdr;
  749. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  750. } htt_tx_pdev_stats_flush_tlv_v;
  751. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  752. /* NOTE: Variable length TLV, use length spec to infer array size */
  753. typedef struct {
  754. htt_tlv_hdr_t tlv_hdr;
  755. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  756. } htt_tx_pdev_stats_sifs_tlv_v;
  757. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  758. /* NOTE: Variable length TLV, use length spec to infer array size */
  759. typedef struct {
  760. htt_tlv_hdr_t tlv_hdr;
  761. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  762. } htt_tx_pdev_stats_phy_err_tlv_v;
  763. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  764. /* NOTE: Variable length TLV, use length spec to infer array size */
  765. typedef struct {
  766. htt_tlv_hdr_t tlv_hdr;
  767. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  768. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  769. typedef struct {
  770. htt_tlv_hdr_t tlv_hdr;
  771. A_UINT32 num_data_ppdus_legacy_su;
  772. A_UINT32 num_data_ppdus_ac_su;
  773. A_UINT32 num_data_ppdus_ax_su;
  774. A_UINT32 num_data_ppdus_ac_su_txbf;
  775. A_UINT32 num_data_ppdus_ax_su_txbf;
  776. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  777. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  778. /* NOTE: Variable length TLV, use length spec to infer array size .
  779. *
  780. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  781. * The tries here is the count of the MPDUS within a PPDU that the
  782. * HW had attempted to transmit on air, for the HWSCH Schedule
  783. * command submitted by FW.It is not the retry attempts.
  784. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  785. * 10 bins in this histogram. They are defined in FW using the
  786. * following macros
  787. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  788. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  789. *
  790. */
  791. typedef struct {
  792. htt_tlv_hdr_t tlv_hdr;
  793. A_UINT32 hist_bin_size;
  794. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  795. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  796. typedef struct {
  797. htt_tlv_hdr_t tlv_hdr;
  798. /* Num MGMT MPDU transmitted by the target */
  799. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  800. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  801. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  802. * TLV_TAGS:
  803. * - HTT_STATS_TX_PDEV_CMN_TAG
  804. * - HTT_STATS_TX_PDEV_URRN_TAG
  805. * - HTT_STATS_TX_PDEV_SIFS_TAG
  806. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  807. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  808. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  809. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  810. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  811. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  812. */
  813. /* NOTE:
  814. * This structure is for documentation, and cannot be safely used directly.
  815. * Instead, use the constituent TLV structures to fill/parse.
  816. */
  817. typedef struct _htt_tx_pdev_stats {
  818. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  819. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  820. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  821. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  822. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  823. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  824. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  825. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  826. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  827. } htt_tx_pdev_stats_t;
  828. /* == SOC ERROR STATS == */
  829. /* =============== PDEV ERROR STATS ============== */
  830. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  831. typedef struct {
  832. htt_tlv_hdr_t tlv_hdr;
  833. /* Stored as little endian */
  834. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  835. A_UINT32 mask;
  836. A_UINT32 count;
  837. } htt_hw_stats_intr_misc_tlv;
  838. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  839. typedef struct {
  840. htt_tlv_hdr_t tlv_hdr;
  841. /* Stored as little endian */
  842. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  843. A_UINT32 count;
  844. } htt_hw_stats_wd_timeout_tlv;
  845. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  846. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  847. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  848. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  849. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  850. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  851. do { \
  852. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  853. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  854. } while (0)
  855. typedef struct {
  856. htt_tlv_hdr_t tlv_hdr;
  857. /* BIT [ 7 : 0] :- mac_id
  858. * BIT [31 : 8] :- reserved
  859. */
  860. A_UINT32 mac_id__word;
  861. A_UINT32 tx_abort;
  862. A_UINT32 tx_abort_fail_count;
  863. A_UINT32 rx_abort;
  864. A_UINT32 rx_abort_fail_count;
  865. A_UINT32 warm_reset;
  866. A_UINT32 cold_reset;
  867. A_UINT32 tx_flush;
  868. A_UINT32 tx_glb_reset;
  869. A_UINT32 tx_txq_reset;
  870. A_UINT32 rx_timeout_reset;
  871. A_UINT32 mac_cold_reset_restore_cal;
  872. A_UINT32 mac_cold_reset;
  873. A_UINT32 mac_warm_reset;
  874. A_UINT32 mac_only_reset;
  875. A_UINT32 phy_warm_reset;
  876. A_UINT32 phy_warm_reset_ucode_trig;
  877. A_UINT32 mac_warm_reset_restore_cal;
  878. A_UINT32 mac_sfm_reset;
  879. A_UINT32 phy_warm_reset_m3_ssr;
  880. A_UINT32 phy_warm_reset_reason_phy_m3;
  881. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  882. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  883. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  884. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  885. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  886. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  887. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  888. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  889. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  890. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  891. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  892. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  893. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  894. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  895. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  896. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  897. A_UINT32 fw_rx_rings_reset;
  898. } htt_hw_stats_pdev_errs_tlv;
  899. typedef struct {
  900. htt_tlv_hdr_t tlv_hdr;
  901. /* BIT [ 7 : 0] :- mac_id
  902. * BIT [31 : 8] :- reserved
  903. */
  904. A_UINT32 mac_id__word;
  905. A_UINT32 last_unpause_ppdu_id;
  906. A_UINT32 hwsch_unpause_wait_tqm_write;
  907. A_UINT32 hwsch_dummy_tlv_skipped;
  908. A_UINT32 hwsch_misaligned_offset_received;
  909. A_UINT32 hwsch_reset_count;
  910. A_UINT32 hwsch_dev_reset_war;
  911. A_UINT32 hwsch_delayed_pause;
  912. A_UINT32 hwsch_long_delayed_pause;
  913. A_UINT32 sch_rx_ppdu_no_response;
  914. A_UINT32 sch_selfgen_response;
  915. A_UINT32 sch_rx_sifs_resp_trigger;
  916. } htt_hw_stats_whal_tx_tlv;
  917. typedef struct {
  918. htt_tlv_hdr_t tlv_hdr;
  919. /* BIT [ 7 : 0] :- mac_id
  920. * BIT [31 : 8] :- reserved
  921. */
  922. union {
  923. struct {
  924. A_UINT32 mac_id: 8,
  925. reserved: 24;
  926. };
  927. A_UINT32 mac_id__word;
  928. };
  929. /*
  930. * hw_wars is a variable-length array, with each element counting
  931. * the number of occurrences of the corresponding type of HW WAR.
  932. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  933. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  934. * The target has an internal HW WAR mapping that it uses to keep
  935. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  936. */
  937. A_UINT32 hw_wars[1/*or more*/];
  938. } htt_hw_war_stats_tlv;
  939. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  940. * TLV_TAGS:
  941. * - HTT_STATS_HW_PDEV_ERRS_TAG
  942. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  943. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  944. * - HTT_STATS_WHAL_TX_TAG
  945. * - HTT_STATS_HW_WAR_TAG
  946. */
  947. /* NOTE:
  948. * This structure is for documentation, and cannot be safely used directly.
  949. * Instead, use the constituent TLV structures to fill/parse.
  950. */
  951. typedef struct _htt_pdev_err_stats {
  952. htt_hw_stats_pdev_errs_tlv pdev_errs;
  953. htt_hw_stats_intr_misc_tlv misc_stats[1];
  954. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  955. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  956. htt_hw_war_stats_tlv hw_war;
  957. } htt_hw_err_stats_t;
  958. /* ============ PEER STATS ============ */
  959. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  960. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  961. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  962. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  963. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  964. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  965. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  966. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  967. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  968. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  969. do { \
  970. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  971. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  972. } while (0)
  973. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  974. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  975. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  976. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  977. do { \
  978. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  979. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  980. } while (0)
  981. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  982. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  983. HTT_MSDU_FLOW_STATS_DROP_S)
  984. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  985. do { \
  986. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  987. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  988. } while (0)
  989. typedef struct _htt_msdu_flow_stats_tlv {
  990. htt_tlv_hdr_t tlv_hdr;
  991. A_UINT32 last_update_timestamp;
  992. A_UINT32 last_add_timestamp;
  993. A_UINT32 last_remove_timestamp;
  994. A_UINT32 total_processed_msdu_count;
  995. A_UINT32 cur_msdu_count_in_flowq;
  996. A_UINT32 sw_peer_id; /* This will help to find which peer_id is stuck state */
  997. /* BIT [15 : 0] :- tx_flow_number
  998. * BIT [19 : 16] :- tid_num
  999. * BIT [20 : 20] :- drop_rule
  1000. * BIT [31 : 21] :- reserved
  1001. */
  1002. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1003. A_UINT32 last_cycle_enqueue_count;
  1004. A_UINT32 last_cycle_dequeue_count;
  1005. A_UINT32 last_cycle_drop_count;
  1006. /* BIT [15 : 0] :- current_drop_th
  1007. * BIT [31 : 16] :- reserved
  1008. */
  1009. A_UINT32 current_drop_th;
  1010. } htt_msdu_flow_stats_tlv;
  1011. #define MAX_HTT_TID_NAME 8
  1012. /* DWORD sw_peer_id__tid_num */
  1013. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1014. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1015. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1016. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1017. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1018. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1019. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1020. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1021. do { \
  1022. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1023. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1024. } while (0)
  1025. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1026. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1027. HTT_TX_TID_STATS_TID_NUM_S)
  1028. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1029. do { \
  1030. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1031. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1032. } while (0)
  1033. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1034. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1035. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1036. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1037. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1038. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1039. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1040. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1041. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1042. do { \
  1043. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1044. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1045. } while (0)
  1046. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1047. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1048. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1049. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1050. do { \
  1051. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1052. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1053. } while (0)
  1054. /* Tidq stats */
  1055. typedef struct _htt_tx_tid_stats_tlv {
  1056. htt_tlv_hdr_t tlv_hdr;
  1057. /* Stored as little endian */
  1058. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1059. /* BIT [15 : 0] :- sw_peer_id
  1060. * BIT [31 : 16] :- tid_num
  1061. */
  1062. A_UINT32 sw_peer_id__tid_num;
  1063. /* BIT [ 7 : 0] :- num_sched_pending
  1064. * BIT [15 : 8] :- num_ppdu_in_hwq
  1065. * BIT [31 : 16] :- reserved
  1066. */
  1067. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1068. A_UINT32 tid_flags;
  1069. /* per tid # of hw_queued ppdu.*/
  1070. A_UINT32 hw_queued;
  1071. /* number of per tid successful PPDU. */
  1072. A_UINT32 hw_reaped;
  1073. /* per tid Num MPDUs filtered by HW */
  1074. A_UINT32 mpdus_hw_filter;
  1075. A_UINT32 qdepth_bytes;
  1076. A_UINT32 qdepth_num_msdu;
  1077. A_UINT32 qdepth_num_mpdu;
  1078. A_UINT32 last_scheduled_tsmp;
  1079. A_UINT32 pause_module_id;
  1080. A_UINT32 block_module_id;
  1081. /* tid tx airtime in sec */
  1082. A_UINT32 tid_tx_airtime;
  1083. } htt_tx_tid_stats_tlv;
  1084. /* Tidq stats */
  1085. typedef struct _htt_tx_tid_stats_v1_tlv {
  1086. htt_tlv_hdr_t tlv_hdr;
  1087. /* Stored as little endian */
  1088. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1089. /* BIT [15 : 0] :- sw_peer_id
  1090. * BIT [31 : 16] :- tid_num
  1091. */
  1092. A_UINT32 sw_peer_id__tid_num;
  1093. /* BIT [ 7 : 0] :- num_sched_pending
  1094. * BIT [15 : 8] :- num_ppdu_in_hwq
  1095. * BIT [31 : 16] :- reserved
  1096. */
  1097. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1098. A_UINT32 tid_flags;
  1099. /* Max qdepth in bytes reached by this tid*/
  1100. A_UINT32 max_qdepth_bytes;
  1101. /* number of msdus qdepth reached max */
  1102. A_UINT32 max_qdepth_n_msdus;
  1103. /* Made reserved this field */
  1104. A_UINT32 rsvd;
  1105. A_UINT32 qdepth_bytes;
  1106. A_UINT32 qdepth_num_msdu;
  1107. A_UINT32 qdepth_num_mpdu;
  1108. A_UINT32 last_scheduled_tsmp;
  1109. A_UINT32 pause_module_id;
  1110. A_UINT32 block_module_id;
  1111. /* tid tx airtime in sec */
  1112. A_UINT32 tid_tx_airtime;
  1113. A_UINT32 allow_n_flags;
  1114. /* BIT [15 : 0] :- sendn_frms_allowed
  1115. * BIT [31 : 16] :- reserved
  1116. */
  1117. A_UINT32 sendn_frms_allowed;
  1118. } htt_tx_tid_stats_v1_tlv;
  1119. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1120. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1121. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1122. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1123. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1124. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1125. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1126. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1127. do { \
  1128. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1129. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1130. } while (0)
  1131. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1132. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1133. HTT_RX_TID_STATS_TID_NUM_S)
  1134. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1135. do { \
  1136. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1137. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1138. } while (0)
  1139. typedef struct _htt_rx_tid_stats_tlv {
  1140. htt_tlv_hdr_t tlv_hdr;
  1141. /* BIT [15 : 0] : sw_peer_id
  1142. * BIT [31 : 16] : tid_num
  1143. */
  1144. A_UINT32 sw_peer_id__tid_num;
  1145. /* Stored as little endian */
  1146. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1147. /* dup_in_reorder not collected per tid for now,
  1148. as there is no wal_peer back ptr in data rx peer. */
  1149. A_UINT32 dup_in_reorder;
  1150. A_UINT32 dup_past_outside_window;
  1151. A_UINT32 dup_past_within_window;
  1152. /* Number of per tid MSDUs with flag of decrypt_err */
  1153. A_UINT32 rxdesc_err_decrypt;
  1154. /* tid rx airtime in sec */
  1155. A_UINT32 tid_rx_airtime;
  1156. } htt_rx_tid_stats_tlv;
  1157. #define HTT_MAX_COUNTER_NAME 8
  1158. typedef struct {
  1159. htt_tlv_hdr_t tlv_hdr;
  1160. /* Stored as little endian */
  1161. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1162. A_UINT32 count;
  1163. } htt_counter_tlv;
  1164. typedef struct {
  1165. htt_tlv_hdr_t tlv_hdr;
  1166. /* Number of rx ppdu. */
  1167. A_UINT32 ppdu_cnt;
  1168. /* Number of rx mpdu. */
  1169. A_UINT32 mpdu_cnt;
  1170. /* Number of rx msdu */
  1171. A_UINT32 msdu_cnt;
  1172. /* Pause bitmap */
  1173. A_UINT32 pause_bitmap;
  1174. /* Block bitmap */
  1175. A_UINT32 block_bitmap;
  1176. /* Current timestamp */
  1177. A_UINT32 current_timestamp;
  1178. /* Peer cumulative tx airtime in sec */
  1179. A_UINT32 peer_tx_airtime;
  1180. /* Peer cumulative rx airtime in sec */
  1181. A_UINT32 peer_rx_airtime;
  1182. /* Peer current rssi in dBm */
  1183. A_INT32 rssi;
  1184. /* Total enqueued, dequeued and dropped msdu's for peer */
  1185. A_UINT32 peer_enqueued_count_low;
  1186. A_UINT32 peer_enqueued_count_high;
  1187. A_UINT32 peer_dequeued_count_low;
  1188. A_UINT32 peer_dequeued_count_high;
  1189. A_UINT32 peer_dropped_count_low;
  1190. A_UINT32 peer_dropped_count_high;
  1191. /* Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1192. A_UINT32 ppdu_transmitted_bytes_low;
  1193. A_UINT32 ppdu_transmitted_bytes_high;
  1194. A_UINT32 peer_ttl_removed_count;
  1195. /* inactive_time
  1196. * Running duration of the time since last tx/rx activity by this peer,
  1197. * units = seconds.
  1198. * If the peer is currently active, this inactive_time will be 0x0.
  1199. */
  1200. A_UINT32 inactive_time;
  1201. /* Number of MPDUs dropped after max retries */
  1202. A_UINT32 remove_mpdus_max_retries;
  1203. } htt_peer_stats_cmn_tlv;
  1204. typedef struct {
  1205. htt_tlv_hdr_t tlv_hdr;
  1206. /* This enum type of HTT_PEER_TYPE */
  1207. A_UINT32 peer_type;
  1208. A_UINT32 sw_peer_id;
  1209. /* BIT [7 : 0] :- vdev_id
  1210. * BIT [15 : 8] :- pdev_id
  1211. * BIT [31 : 16] :- ast_indx
  1212. */
  1213. A_UINT32 vdev_pdev_ast_idx;
  1214. htt_mac_addr mac_addr;
  1215. A_UINT32 peer_flags;
  1216. A_UINT32 qpeer_flags;
  1217. } htt_peer_details_tlv;
  1218. typedef enum {
  1219. HTT_STATS_PREAM_OFDM,
  1220. HTT_STATS_PREAM_CCK,
  1221. HTT_STATS_PREAM_HT,
  1222. HTT_STATS_PREAM_VHT,
  1223. HTT_STATS_PREAM_HE,
  1224. HTT_STATS_PREAM_RSVD,
  1225. HTT_STATS_PREAM_RSVD1,
  1226. HTT_STATS_PREAM_COUNT,
  1227. } HTT_STATS_PREAM_TYPE;
  1228. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1229. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1230. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1231. * GI Index 0: WHAL_GI_800
  1232. * GI Index 1: WHAL_GI_400
  1233. * GI Index 2: WHAL_GI_1600
  1234. * GI Index 3: WHAL_GI_3200
  1235. */
  1236. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1237. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1238. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1239. * bw index 0: rssi_pri20_chain0
  1240. * bw index 1: rssi_ext20_chain0
  1241. * bw index 2: rssi_ext40_low20_chain0
  1242. * bw index 3: rssi_ext40_high20_chain0
  1243. */
  1244. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1245. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1246. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1247. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1248. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1249. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1250. */
  1251. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1252. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1253. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1254. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1255. typedef struct _htt_tx_peer_rate_stats_tlv {
  1256. htt_tlv_hdr_t tlv_hdr;
  1257. /* Number of tx ldpc packets */
  1258. A_UINT32 tx_ldpc;
  1259. /* Number of tx rts packets */
  1260. A_UINT32 rts_cnt;
  1261. /* RSSI value of last ack packet (units = dB above noise floor) */
  1262. A_UINT32 ack_rssi;
  1263. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1264. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1265. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1266. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  1267. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  1268. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1269. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1270. /* Counters to track number of tx packets in each GI (400us, 800us, 1600us & 3200us) in each mcs (0-11) */
  1271. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1272. /* Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1273. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1274. /* Stats for MCS 12/13 */
  1275. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1276. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1277. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1278. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1279. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1280. } htt_tx_peer_rate_stats_tlv;
  1281. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1282. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1283. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1284. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1285. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1286. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1287. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1288. typedef struct _htt_rx_peer_rate_stats_tlv {
  1289. htt_tlv_hdr_t tlv_hdr;
  1290. A_UINT32 nsts;
  1291. /* Number of rx ldpc packets */
  1292. A_UINT32 rx_ldpc;
  1293. /* Number of rx rts packets */
  1294. A_UINT32 rts_cnt;
  1295. A_UINT32 rssi_mgmt; /* units = dB above noise floor */
  1296. A_UINT32 rssi_data; /* units = dB above noise floor */
  1297. A_UINT32 rssi_comb; /* units = dB above noise floor */
  1298. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1299. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  1300. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1301. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1302. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  1303. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1304. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS]; /* units = dB above noise floor */
  1305. /* Counters to track number of rx packets in each GI in each mcs (0-11) */
  1306. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1307. A_UINT32 rx_ulofdma_non_data_ppdu; /* ppdu level */
  1308. A_UINT32 rx_ulofdma_data_ppdu; /* ppdu level */
  1309. A_UINT32 rx_ulofdma_mpdu_ok; /* mpdu level */
  1310. A_UINT32 rx_ulofdma_mpdu_fail; /* mpdu level */
  1311. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1312. /* per_chain_rssi_pkt_type:
  1313. * This field shows what type of rx frame the per-chain RSSI was computed
  1314. * on, by recording the frame type and sub-type as bit-fields within this
  1315. * field:
  1316. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1317. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1318. * BIT [31 : 8] :- Reserved
  1319. */
  1320. A_UINT32 per_chain_rssi_pkt_type;
  1321. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1322. A_UINT32 rx_ulmumimo_non_data_ppdu; /* ppdu level */
  1323. A_UINT32 rx_ulmumimo_data_ppdu; /* ppdu level */
  1324. A_UINT32 rx_ulmumimo_mpdu_ok; /* mpdu level */
  1325. A_UINT32 rx_ulmumimo_mpdu_fail; /* mpdu level */
  1326. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS]; /* units = dB above noise floor */
  1327. /* Stats for MCS 12/13 */
  1328. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1329. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1330. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1331. } htt_rx_peer_rate_stats_tlv;
  1332. typedef enum {
  1333. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1334. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1335. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1336. } htt_peer_stats_req_mode_t;
  1337. typedef enum {
  1338. HTT_PEER_STATS_CMN_TLV = 0,
  1339. HTT_PEER_DETAILS_TLV = 1,
  1340. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1341. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1342. HTT_TX_TID_STATS_TLV = 4,
  1343. HTT_RX_TID_STATS_TLV = 5,
  1344. HTT_MSDU_FLOW_STATS_TLV = 6,
  1345. HTT_PEER_SCHED_STATS_TLV = 7,
  1346. HTT_PEER_STATS_MAX_TLV = 31,
  1347. } htt_peer_stats_tlv_enum;
  1348. typedef struct {
  1349. htt_tlv_hdr_t tlv_hdr;
  1350. A_UINT32 peer_id;
  1351. /* Num of DL schedules for peer */
  1352. A_UINT32 num_sched_dl;
  1353. /* Num od UL schedules for peer */
  1354. A_UINT32 num_sched_ul;
  1355. /* Peer TX time */
  1356. A_UINT32 peer_tx_active_dur_us_low;
  1357. A_UINT32 peer_tx_active_dur_us_high;
  1358. /* Peer RX time */
  1359. A_UINT32 peer_rx_active_dur_us_low;
  1360. A_UINT32 peer_rx_active_dur_us_high;
  1361. A_UINT32 peer_curr_rate_kbps;
  1362. } htt_peer_sched_stats_tlv;
  1363. /* config_param0 */
  1364. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1365. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1366. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1367. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1368. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1369. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1370. do { \
  1371. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1372. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1373. } while (0)
  1374. /* DEPRECATED
  1375. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1376. * as an alias for the corrected macro name.
  1377. * If/when all references to the old name are removed, the definition of
  1378. * the old name will also be removed.
  1379. */
  1380. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1381. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1382. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1383. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1384. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1385. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1386. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1387. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1388. do { \
  1389. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1390. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1391. } while (0)
  1392. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1393. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1394. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1395. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1396. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1397. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1398. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1399. do { \
  1400. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1401. } while (0)
  1402. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1403. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1404. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1405. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1406. do { \
  1407. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1408. } while (0)
  1409. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1410. * TLV_TAGS:
  1411. * - HTT_STATS_PEER_STATS_CMN_TAG
  1412. * - HTT_STATS_PEER_DETAILS_TAG
  1413. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1414. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1415. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1416. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1417. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1418. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1419. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1420. */
  1421. /* NOTE:
  1422. * This structure is for documentation, and cannot be safely used directly.
  1423. * Instead, use the constituent TLV structures to fill/parse.
  1424. */
  1425. typedef struct _htt_peer_stats {
  1426. htt_peer_stats_cmn_tlv cmn_tlv;
  1427. htt_peer_details_tlv peer_details;
  1428. /* from g_rate_info_stats */
  1429. htt_tx_peer_rate_stats_tlv tx_rate;
  1430. htt_rx_peer_rate_stats_tlv rx_rate;
  1431. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1432. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1433. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1434. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1435. htt_peer_sched_stats_tlv peer_sched_stats;
  1436. } htt_peer_stats_t;
  1437. /* =========== ACTIVE PEER LIST ========== */
  1438. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1439. * TLV_TAGS:
  1440. * - HTT_STATS_PEER_DETAILS_TAG
  1441. */
  1442. /* NOTE:
  1443. * This structure is for documentation, and cannot be safely used directly.
  1444. * Instead, use the constituent TLV structures to fill/parse.
  1445. */
  1446. typedef struct {
  1447. htt_peer_details_tlv peer_details[1];
  1448. } htt_active_peer_details_list_t;
  1449. /* =========== MUMIMO HWQ stats =========== */
  1450. /* MU MIMO stats per hwQ */
  1451. typedef struct {
  1452. htt_tlv_hdr_t tlv_hdr;
  1453. A_UINT32 mu_mimo_sch_posted;
  1454. A_UINT32 mu_mimo_sch_failed;
  1455. A_UINT32 mu_mimo_ppdu_posted;
  1456. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1457. typedef struct {
  1458. htt_tlv_hdr_t tlv_hdr;
  1459. A_UINT32 mu_mimo_mpdus_queued_usr; /* Number of mpdus queued per user */
  1460. A_UINT32 mu_mimo_mpdus_tried_usr; /* Number of mpdus actually transmitted by TxPCU per user */
  1461. A_UINT32 mu_mimo_mpdus_failed_usr; /* Number of mpdus failed per user */
  1462. A_UINT32 mu_mimo_mpdus_requeued_usr; /* Number of mpdus requeued per user */
  1463. A_UINT32 mu_mimo_err_no_ba_usr; /* Number of times BA is not received for a user in MU PPDU */
  1464. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1465. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1466. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1467. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1468. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1469. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1470. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1471. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1472. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1473. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1474. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1475. do { \
  1476. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1477. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1478. } while (0)
  1479. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1480. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1481. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1482. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1483. do { \
  1484. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1485. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1486. } while (0)
  1487. typedef struct {
  1488. htt_tlv_hdr_t tlv_hdr;
  1489. /* BIT [ 7 : 0] :- mac_id
  1490. * BIT [15 : 8] :- hwq_id
  1491. * BIT [31 : 16] :- reserved
  1492. */
  1493. A_UINT32 mac_id__hwq_id__word;
  1494. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1495. /* NOTE:
  1496. * This structure is for documentation, and cannot be safely used directly.
  1497. * Instead, use the constituent TLV structures to fill/parse.
  1498. */
  1499. typedef struct {
  1500. struct _hwq_mu_mimo_stats {
  1501. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1502. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  1503. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_TX_MAX_NUM_USERS */
  1504. } hwq[1];
  1505. } htt_tx_hwq_mu_mimo_stats_t;
  1506. /* == TX HWQ STATS == */
  1507. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1508. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1509. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1510. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1511. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1512. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1513. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1514. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1515. do { \
  1516. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1517. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1518. } while (0)
  1519. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1520. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1521. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1522. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1523. do { \
  1524. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1525. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1526. } while (0)
  1527. typedef struct {
  1528. htt_tlv_hdr_t tlv_hdr;
  1529. /* BIT [ 7 : 0] :- mac_id
  1530. * BIT [15 : 8] :- hwq_id
  1531. * BIT [31 : 16] :- reserved
  1532. */
  1533. A_UINT32 mac_id__hwq_id__word;
  1534. /* PPDU level stats */
  1535. A_UINT32 xretry; /* Number of times ack is failed for the PPDU scheduled on this txQ */
  1536. A_UINT32 underrun_cnt; /* Number of times sched cmd status reported mpdu underrun */
  1537. A_UINT32 flush_cnt; /* Number of times sched cmd is flushed */
  1538. A_UINT32 filt_cnt; /* Number of times sched cmd is filtered */
  1539. A_UINT32 null_mpdu_bmap; /* Number of times HWSCH uploaded null mpdu bitmap */
  1540. A_UINT32 user_ack_failure; /* Number of time user ack or ba tlv is not seen on FES ring where it is expected to be */
  1541. A_UINT32 ack_tlv_proc; /* Number of times TQM processed ack tlv received from HWSCH */
  1542. A_UINT32 sched_id_proc; /* Cache latest processed scheduler ID received from ack ba tlv */
  1543. A_UINT32 null_mpdu_tx_count; /* Number of times TxPCU reported mpdus transmitted for a user is zero */
  1544. A_UINT32 mpdu_bmap_not_recvd; /* Number of times SW did not see any mpdu info bitmap tlv on FES status ring */
  1545. /* Selfgen stats per hwQ */
  1546. A_UINT32 num_bar; /* Number of SU/MU BAR frames posted to hwQ */
  1547. A_UINT32 rts; /* Number of RTS frames posted to hwQ */
  1548. A_UINT32 cts2self; /* Number of cts2self frames posted to hwQ */
  1549. A_UINT32 qos_null; /* Number of qos null frames posted to hwQ */
  1550. /* MPDU level stats */
  1551. A_UINT32 mpdu_tried_cnt; /* mpdus tried Tx by HWSCH/TQM */
  1552. A_UINT32 mpdu_queued_cnt; /* mpdus queued to HWSCH */
  1553. A_UINT32 mpdu_ack_fail_cnt; /* mpdus tried but ack was not received */
  1554. A_UINT32 mpdu_filt_cnt; /* This will include sched cmd flush and time based discard */
  1555. A_UINT32 false_mpdu_ack_count; /* Number of MPDUs for which ACK was sucessful but no Tx happened */
  1556. A_UINT32 txq_timeout; /* Number of times txq timeout happened */
  1557. } htt_tx_hwq_stats_cmn_tlv;
  1558. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1559. (sizeof(A_UINT32) * (_num_elems)))
  1560. /* NOTE: Variable length TLV, use length spec to infer array size */
  1561. typedef struct {
  1562. htt_tlv_hdr_t tlv_hdr;
  1563. A_UINT32 hist_intvl;
  1564. /* histogram of ppdu post to hwsch - > cmd status received */
  1565. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1566. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1567. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1568. /* NOTE: Variable length TLV, use length spec to infer array size */
  1569. typedef struct {
  1570. htt_tlv_hdr_t tlv_hdr;
  1571. /* Histogram of sched cmd result */
  1572. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1573. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1574. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1575. /* NOTE: Variable length TLV, use length spec to infer array size */
  1576. typedef struct {
  1577. htt_tlv_hdr_t tlv_hdr;
  1578. /* Histogram of various pause conitions */
  1579. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1580. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1581. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1582. /* NOTE: Variable length TLV, use length spec to infer array size */
  1583. typedef struct {
  1584. htt_tlv_hdr_t tlv_hdr;
  1585. /* Histogram of number of user fes result */
  1586. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1587. } htt_tx_hwq_fes_result_stats_tlv_v;
  1588. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1589. /* NOTE: Variable length TLV, use length spec to infer array size
  1590. *
  1591. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1592. * The tries here is the count of the MPDUS within a PPDU that the HW
  1593. * had attempted to transmit on air, for the HWSCH Schedule command
  1594. * submitted by FW in this HWQ .It is not the retry attempts. The
  1595. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1596. * in this histogram.
  1597. * they are defined in FW using the following macros
  1598. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1599. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1600. *
  1601. * */
  1602. typedef struct {
  1603. htt_tlv_hdr_t tlv_hdr;
  1604. A_UINT32 hist_bin_size;
  1605. /* Histogram of number of mpdus on tried mpdu */
  1606. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1607. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1608. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1609. /* NOTE: Variable length TLV, use length spec to infer array size
  1610. *
  1611. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1612. * completing the burst, we identify the txop used in the burst and
  1613. * incr the corresponding bin.
  1614. * Each bin represents 1ms & we have 10 bins in this histogram.
  1615. * they are deined in FW using the following macros
  1616. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1617. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1618. *
  1619. * */
  1620. typedef struct {
  1621. htt_tlv_hdr_t tlv_hdr;
  1622. /* Histogram of txop used cnt */
  1623. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1624. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1625. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1626. * TLV_TAGS:
  1627. * - HTT_STATS_STRING_TAG
  1628. * - HTT_STATS_TX_HWQ_CMN_TAG
  1629. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1630. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1631. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1632. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1633. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1634. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1635. */
  1636. /* NOTE:
  1637. * This structure is for documentation, and cannot be safely used directly.
  1638. * Instead, use the constituent TLV structures to fill/parse.
  1639. * General HWQ stats Mechanism:
  1640. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1641. * for all the HWQ requested. & the FW send the buffer to host. In the
  1642. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1643. * HWQ distinctly.
  1644. */
  1645. typedef struct _htt_tx_hwq_stats {
  1646. htt_stats_string_tlv hwq_str_tlv;
  1647. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1648. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1649. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1650. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1651. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1652. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1653. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1654. } htt_tx_hwq_stats_t;
  1655. /* == TX SELFGEN STATS == */
  1656. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1657. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1658. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1659. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1660. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1661. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1662. do { \
  1663. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1664. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1665. } while (0)
  1666. typedef enum {
  1667. HTT_TXERR_NONE,
  1668. HTT_TXERR_RESP, /* response timeout, mismatch,
  1669. * BW mismatch, mimo ctrl mismatch,
  1670. * CRC error.. */
  1671. HTT_TXERR_FILT, /* blocked by tx filtering */
  1672. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  1673. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  1674. HTT_TXERR_RESERVED1,
  1675. HTT_TXERR_RESERVED2,
  1676. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  1677. HTT_TXERR_INVALID = 0xff,
  1678. } htt_tx_err_status_t;
  1679. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  1680. typedef enum {
  1681. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  1682. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  1683. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  1684. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  1685. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  1686. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  1687. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  1688. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  1689. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  1690. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  1691. } htt_tx_selfgen_sch_tsflag_error_stats;
  1692. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  1693. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  1694. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  1695. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  1696. typedef struct {
  1697. htt_tlv_hdr_t tlv_hdr;
  1698. /* BIT [ 7 : 0] :- mac_id
  1699. * BIT [31 : 8] :- reserved
  1700. */
  1701. A_UINT32 mac_id__word;
  1702. A_UINT32 su_bar;
  1703. A_UINT32 rts;
  1704. A_UINT32 cts2self;
  1705. A_UINT32 qos_null;
  1706. A_UINT32 delayed_bar_1; /* MU user 1 */
  1707. A_UINT32 delayed_bar_2; /* MU user 2 */
  1708. A_UINT32 delayed_bar_3; /* MU user 3 */
  1709. A_UINT32 delayed_bar_4; /* MU user 4 */
  1710. A_UINT32 delayed_bar_5; /* MU user 5 */
  1711. A_UINT32 delayed_bar_6; /* MU user 6 */
  1712. A_UINT32 delayed_bar_7; /* MU user 7 */
  1713. A_UINT32 bar_with_tqm_head_seq_num;
  1714. A_UINT32 bar_with_tid_seq_num;
  1715. } htt_tx_selfgen_cmn_stats_tlv;
  1716. typedef struct {
  1717. htt_tlv_hdr_t tlv_hdr;
  1718. /* 11AC
  1719. *
  1720. * Fields with suffix as tried -> Selfgen frames tried out in the air,
  1721. * Fields with suffix as queued -> Selfgen frames queued to hw
  1722. */
  1723. A_UINT32 ac_su_ndpa;
  1724. A_UINT32 ac_su_ndp;
  1725. A_UINT32 ac_mu_mimo_ndpa;
  1726. A_UINT32 ac_mu_mimo_ndp;
  1727. A_UINT32 ac_mu_mimo_brpoll_1; /* MU user 1 */
  1728. A_UINT32 ac_mu_mimo_brpoll_2; /* MU user 2 */
  1729. A_UINT32 ac_mu_mimo_brpoll_3; /* MU user 3 */
  1730. A_UINT32 ac_su_ndpa_queued;
  1731. A_UINT32 ac_su_ndp_queued;
  1732. A_UINT32 ac_mu_mimo_ndpa_queued;
  1733. A_UINT32 ac_mu_mimo_ndp_queued;
  1734. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  1735. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  1736. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  1737. } htt_tx_selfgen_ac_stats_tlv;
  1738. typedef struct {
  1739. htt_tlv_hdr_t tlv_hdr;
  1740. /* 11AX
  1741. *
  1742. * Fields with suffix as tried -> Selfgen frames tried out in the air,
  1743. * Fields with suffix as queued -> Selfgen frames queued to hw
  1744. */
  1745. A_UINT32 ax_su_ndpa;
  1746. A_UINT32 ax_su_ndp;
  1747. A_UINT32 ax_mu_mimo_ndpa;
  1748. A_UINT32 ax_mu_mimo_ndp;
  1749. union {
  1750. struct {
  1751. /* deprecated old names */
  1752. A_UINT32 ax_mu_mimo_brpoll_1; /* MU user 1 */
  1753. A_UINT32 ax_mu_mimo_brpoll_2; /* MU user 2 */
  1754. A_UINT32 ax_mu_mimo_brpoll_3; /* MU user 3 */
  1755. A_UINT32 ax_mu_mimo_brpoll_4; /* MU user 4 */
  1756. A_UINT32 ax_mu_mimo_brpoll_5; /* MU user 5 */
  1757. A_UINT32 ax_mu_mimo_brpoll_6; /* MU user 6 */
  1758. A_UINT32 ax_mu_mimo_brpoll_7; /* MU user 7 */
  1759. };
  1760. /* MU users 1-7 */
  1761. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1762. };
  1763. A_UINT32 ax_basic_trigger;
  1764. A_UINT32 ax_bsr_trigger;
  1765. A_UINT32 ax_mu_bar_trigger;
  1766. A_UINT32 ax_mu_rts_trigger;
  1767. A_UINT32 ax_ulmumimo_trigger;
  1768. A_UINT32 ax_su_ndpa_queued;
  1769. A_UINT32 ax_su_ndp_queued;
  1770. A_UINT32 ax_mu_mimo_ndpa_queued;
  1771. A_UINT32 ax_mu_mimo_ndp_queued;
  1772. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1773. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1774. } htt_tx_selfgen_ax_stats_tlv;
  1775. typedef struct {
  1776. htt_tlv_hdr_t tlv_hdr;
  1777. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1778. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1779. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1780. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1781. } htt_txbf_ofdma_ndpa_stats_tlv;
  1782. typedef struct {
  1783. htt_tlv_hdr_t tlv_hdr;
  1784. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1785. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1786. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1787. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1788. } htt_txbf_ofdma_ndp_stats_tlv;
  1789. typedef struct {
  1790. htt_tlv_hdr_t tlv_hdr;
  1791. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1792. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1793. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1794. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1795. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  1796. } htt_txbf_ofdma_brp_stats_tlv;
  1797. typedef struct {
  1798. htt_tlv_hdr_t tlv_hdr;
  1799. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1800. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1801. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1802. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1803. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1804. } htt_txbf_ofdma_steer_stats_tlv;
  1805. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  1806. * TLV_TAGS:
  1807. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  1808. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  1809. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  1810. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  1811. */
  1812. /* NOTE:
  1813. * This structure is for documentation, and cannot be safely used directly.
  1814. * Instead, use the constituent TLV structures to fill/parse.
  1815. */
  1816. typedef struct {
  1817. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  1818. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  1819. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  1820. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  1821. } htt_tx_pdev_txbf_ofdma_stats_t;
  1822. typedef struct {
  1823. htt_tlv_hdr_t tlv_hdr;
  1824. /* 11AC error stats
  1825. *
  1826. * Fields with suffix as err -> Selfgen frames failed after being tried out,
  1827. * Fields with suffix as flushed - Selfgen frames flushed out from hw queue
  1828. * due to various reasons
  1829. */
  1830. A_UINT32 ac_su_ndp_err;
  1831. A_UINT32 ac_su_ndpa_err;
  1832. A_UINT32 ac_mu_mimo_ndpa_err;
  1833. A_UINT32 ac_mu_mimo_ndp_err;
  1834. A_UINT32 ac_mu_mimo_brp1_err;
  1835. A_UINT32 ac_mu_mimo_brp2_err;
  1836. A_UINT32 ac_mu_mimo_brp3_err;
  1837. A_UINT32 ac_su_ndpa_flushed;
  1838. A_UINT32 ac_su_ndp_flushed;
  1839. A_UINT32 ac_mu_mimo_ndpa_flushed;
  1840. A_UINT32 ac_mu_mimo_ndp_flushed;
  1841. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  1842. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  1843. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  1844. } htt_tx_selfgen_ac_err_stats_tlv;
  1845. typedef struct {
  1846. htt_tlv_hdr_t tlv_hdr;
  1847. /* 11AX error stats
  1848. *
  1849. * Fields with suffix as err -> Selfgen frames failed after being tried out,
  1850. * Fields with suffix as flushed - Selfgen frames flushed out from hw queue
  1851. * due to various reasons
  1852. */
  1853. A_UINT32 ax_su_ndp_err;
  1854. A_UINT32 ax_su_ndpa_err;
  1855. A_UINT32 ax_mu_mimo_ndpa_err;
  1856. A_UINT32 ax_mu_mimo_ndp_err;
  1857. union {
  1858. struct {
  1859. /* deprecated old names */
  1860. A_UINT32 ax_mu_mimo_brp1_err;
  1861. A_UINT32 ax_mu_mimo_brp2_err;
  1862. A_UINT32 ax_mu_mimo_brp3_err;
  1863. A_UINT32 ax_mu_mimo_brp4_err;
  1864. A_UINT32 ax_mu_mimo_brp5_err;
  1865. A_UINT32 ax_mu_mimo_brp6_err;
  1866. A_UINT32 ax_mu_mimo_brp7_err;
  1867. };
  1868. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1869. };
  1870. A_UINT32 ax_basic_trigger_err;
  1871. A_UINT32 ax_bsr_trigger_err;
  1872. A_UINT32 ax_mu_bar_trigger_err;
  1873. A_UINT32 ax_mu_rts_trigger_err;
  1874. A_UINT32 ax_ulmumimo_trigger_err;
  1875. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1876. A_UINT32 ax_su_ndpa_flushed;
  1877. A_UINT32 ax_su_ndp_flushed;
  1878. A_UINT32 ax_mu_mimo_ndpa_flushed;
  1879. A_UINT32 ax_mu_mimo_ndp_flushed;
  1880. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1881. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1882. } htt_tx_selfgen_ax_err_stats_tlv;
  1883. typedef struct {
  1884. htt_tlv_hdr_t tlv_hdr;
  1885. /* 11AC sched status stats */
  1886. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1887. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1888. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1889. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1890. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1891. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1892. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1893. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1894. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  1895. typedef struct {
  1896. htt_tlv_hdr_t tlv_hdr;
  1897. /* 11AX error stats */
  1898. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1899. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1900. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1901. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1902. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1903. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1904. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1905. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1906. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1907. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1908. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  1909. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  1910. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  1911. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  1912. * TLV_TAGS:
  1913. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  1914. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  1915. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  1916. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  1917. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  1918. */
  1919. /* NOTE:
  1920. * This structure is for documentation, and cannot be safely used directly.
  1921. * Instead, use the constituent TLV structures to fill/parse.
  1922. */
  1923. typedef struct {
  1924. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  1925. /* 11AC */
  1926. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  1927. /* 11AX */
  1928. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  1929. /* 11AC error stats */
  1930. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  1931. /* 11AX error stats */
  1932. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  1933. /* 11AC sched stats */
  1934. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  1935. /* 11AX sched stats */
  1936. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  1937. } htt_tx_pdev_selfgen_stats_t;
  1938. /* == TX MU STATS == */
  1939. typedef struct {
  1940. htt_tlv_hdr_t tlv_hdr;
  1941. /* mu-mimo sw sched cmd stats */
  1942. A_UINT32 mu_mimo_sch_posted;
  1943. A_UINT32 mu_mimo_sch_failed;
  1944. /* MU PPDU stats per hwQ */
  1945. A_UINT32 mu_mimo_ppdu_posted;
  1946. /*
  1947. * Counts the number of users in each transmission of
  1948. * the given TX mode.
  1949. *
  1950. * Index is the number of users - 1.
  1951. */
  1952. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  1953. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1954. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1955. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1956. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1957. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1958. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1959. /* UL MUMIMO */
  1960. /*
  1961. * ax_ul_mumimo_basic_sch_nusers[i] is the number of basic triggers sent
  1962. * for (i+1) users
  1963. */
  1964. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  1965. /*
  1966. * ax_ul_mumimo_brp_sch_nusers[i] is the number of brp triggers sent
  1967. * for (i+1) users
  1968. */
  1969. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  1970. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  1971. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1972. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  1973. typedef struct {
  1974. htt_tlv_hdr_t tlv_hdr;
  1975. /* mu-mimo sw sched cmd stats */
  1976. A_UINT32 mu_mimo_sch_posted;
  1977. A_UINT32 mu_mimo_sch_failed;
  1978. /* MU PPDU stats per hwQ */
  1979. A_UINT32 mu_mimo_ppdu_posted;
  1980. /*
  1981. * Counts the number of users in each transmission of
  1982. * the given TX mode.
  1983. *
  1984. * Index is the number of users - 1.
  1985. */
  1986. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  1987. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1988. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  1989. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1990. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  1991. typedef struct {
  1992. htt_tlv_hdr_t tlv_hdr;
  1993. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1994. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  1995. typedef struct {
  1996. htt_tlv_hdr_t tlv_hdr;
  1997. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1998. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1999. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2000. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2001. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  2002. typedef struct {
  2003. htt_tlv_hdr_t tlv_hdr;
  2004. /* UL MUMIMO */
  2005. /*
  2006. * ax_ul_mu_mimo_basic_sch_nusers[i] is the number of basic triggers sent
  2007. * for (i+1) users
  2008. */
  2009. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2010. /*
  2011. * ax_ul_mu_mimo_brp_sch_nusers[i] is the number of brp triggers sent
  2012. * for (i+1) users
  2013. */
  2014. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2015. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  2016. typedef struct {
  2017. htt_tlv_hdr_t tlv_hdr;
  2018. /* mu-mimo mpdu level stats */
  2019. /*
  2020. * This first block of stats is limited to 11ac
  2021. * MU-MIMO transmission.
  2022. */
  2023. A_UINT32 mu_mimo_mpdus_queued_usr;
  2024. A_UINT32 mu_mimo_mpdus_tried_usr;
  2025. A_UINT32 mu_mimo_mpdus_failed_usr;
  2026. A_UINT32 mu_mimo_mpdus_requeued_usr;
  2027. A_UINT32 mu_mimo_err_no_ba_usr;
  2028. A_UINT32 mu_mimo_mpdu_underrun_usr;
  2029. A_UINT32 mu_mimo_ampdu_underrun_usr;
  2030. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  2031. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  2032. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  2033. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  2034. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  2035. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  2036. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  2037. A_UINT32 ax_ofdma_mpdus_queued_usr;
  2038. A_UINT32 ax_ofdma_mpdus_tried_usr;
  2039. A_UINT32 ax_ofdma_mpdus_failed_usr;
  2040. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  2041. A_UINT32 ax_ofdma_err_no_ba_usr;
  2042. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  2043. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  2044. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  2045. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  2046. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  2047. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  2048. typedef struct {
  2049. htt_tlv_hdr_t tlv_hdr;
  2050. /* mpdu level stats */
  2051. A_UINT32 mpdus_queued_usr;
  2052. A_UINT32 mpdus_tried_usr;
  2053. A_UINT32 mpdus_failed_usr;
  2054. A_UINT32 mpdus_requeued_usr;
  2055. A_UINT32 err_no_ba_usr;
  2056. A_UINT32 mpdu_underrun_usr;
  2057. A_UINT32 ampdu_underrun_usr;
  2058. A_UINT32 user_index;
  2059. A_UINT32 tx_sched_mode; /* HTT_STATS_TX_SCHED_MODE_xxx */
  2060. } htt_tx_pdev_mpdu_stats_tlv;
  2061. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  2062. * TLV_TAGS:
  2063. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  2064. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  2065. */
  2066. /* NOTE:
  2067. * This structure is for documentation, and cannot be safely used directly.
  2068. * Instead, use the constituent TLV structures to fill/parse.
  2069. */
  2070. typedef struct {
  2071. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  2072. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  2073. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  2074. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  2075. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  2076. /*
  2077. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  2078. * it can also hold MU-OFDMA stats.
  2079. */
  2080. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  2081. } htt_tx_pdev_mu_mimo_stats_t;
  2082. /* == TX SCHED STATS == */
  2083. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2084. /* NOTE: Variable length TLV, use length spec to infer array size */
  2085. typedef struct {
  2086. htt_tlv_hdr_t tlv_hdr;
  2087. /* Scheduler command posted per tx_mode */
  2088. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  2089. } htt_sched_txq_cmd_posted_tlv_v;
  2090. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2091. /* NOTE: Variable length TLV, use length spec to infer array size */
  2092. typedef struct {
  2093. htt_tlv_hdr_t tlv_hdr;
  2094. /* Scheduler command reaped per tx_mode */
  2095. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  2096. } htt_sched_txq_cmd_reaped_tlv_v;
  2097. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2098. /* NOTE: Variable length TLV, use length spec to infer array size */
  2099. typedef struct {
  2100. htt_tlv_hdr_t tlv_hdr;
  2101. /*
  2102. * sched_order_su contains the peer IDs of peers chosen in the last
  2103. * NUM_SCHED_ORDER_LOG scheduler instances.
  2104. * The array is circular; it's unspecified which array element corresponds
  2105. * to the most recent scheduler invocation, and which corresponds to
  2106. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  2107. */
  2108. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  2109. } htt_sched_txq_sched_order_su_tlv_v;
  2110. typedef struct {
  2111. htt_tlv_hdr_t tlv_hdr;
  2112. A_UINT32 htt_stats_type;
  2113. } htt_stats_error_tlv_v;
  2114. typedef enum {
  2115. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  2116. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  2117. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  2118. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  2119. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  2120. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  2121. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  2122. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  2123. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  2124. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  2125. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  2126. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  2127. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  2128. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  2129. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  2130. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  2131. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  2132. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  2133. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  2134. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  2135. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  2136. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  2137. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  2138. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  2139. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  2140. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  2141. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  2142. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  2143. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  2144. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  2145. HTT_SCHED_INELIGIBILITY_MAX,
  2146. } htt_sched_txq_sched_ineligibility_tlv_enum;
  2147. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2148. /* NOTE: Variable length TLV, use length spec to infer array size */
  2149. typedef struct {
  2150. htt_tlv_hdr_t tlv_hdr;
  2151. /* sched_ineligibility counts the number of occurrences of different reasons for tid ineligibility during eligibility checks per txq in scheduling */
  2152. A_UINT32 sched_ineligibility[1]; /* indexed by htt_sched_txq_sched_ineligibility_tlv_enum */
  2153. } htt_sched_txq_sched_ineligibility_tlv_v;
  2154. typedef enum {
  2155. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  2156. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  2157. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  2158. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  2159. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  2160. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  2161. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  2162. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  2163. } htt_sched_txq_supercycle_triggers_tlv_enum;
  2164. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2165. /* NOTE: Variable length TLV, use length spec to infer array size */
  2166. typedef struct {
  2167. htt_tlv_hdr_t tlv_hdr;
  2168. /*
  2169. * supercycle_triggers[] is a histogram that counts the number of
  2170. * occurrences of each different reason for a transmit scheduler
  2171. * supercycle to be triggered.
  2172. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  2173. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  2174. * of times a supercycle has been forced.
  2175. * These supercycle trigger counts are not automatically reset, but
  2176. * are reset upon request.
  2177. */
  2178. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  2179. } htt_sched_txq_supercycle_triggers_tlv_v;
  2180. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  2181. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  2182. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  2183. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  2184. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  2185. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  2186. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  2187. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  2188. do { \
  2189. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  2190. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  2191. } while (0)
  2192. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  2193. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  2194. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  2195. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  2196. do { \
  2197. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  2198. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  2199. } while (0)
  2200. typedef struct {
  2201. htt_tlv_hdr_t tlv_hdr;
  2202. /* BIT [ 7 : 0] :- mac_id
  2203. * BIT [15 : 8] :- txq_id
  2204. * BIT [31 : 16] :- reserved
  2205. */
  2206. A_UINT32 mac_id__txq_id__word;
  2207. /* Scheduler policy ised for this TxQ */
  2208. A_UINT32 sched_policy;
  2209. /* Timestamp of last scheduler command posted */
  2210. A_UINT32 last_sched_cmd_posted_timestamp;
  2211. /* Timestamp of last scheduler command completed */
  2212. A_UINT32 last_sched_cmd_compl_timestamp;
  2213. /* Num of Sched2TAC ring hit Low Water Mark condition */
  2214. A_UINT32 sched_2_tac_lwm_count;
  2215. /* Num of Sched2TAC ring full condition */
  2216. A_UINT32 sched_2_tac_ring_full;
  2217. /* Num of scheduler command post failures that includes su/mu mimo/mu ofdma sequence type */
  2218. A_UINT32 sched_cmd_post_failure;
  2219. /* Num of active tids for this TxQ at current instance */
  2220. A_UINT32 num_active_tids;
  2221. /* Num of powersave schedules */
  2222. A_UINT32 num_ps_schedules;
  2223. /* Num of scheduler commands pending for this TxQ */
  2224. A_UINT32 sched_cmds_pending;
  2225. /* Num of tidq registration for this TxQ */
  2226. A_UINT32 num_tid_register;
  2227. /* Num of tidq de-registration for this TxQ */
  2228. A_UINT32 num_tid_unregister;
  2229. /* Num of iterations msduq stats was updated */
  2230. A_UINT32 num_qstats_queried;
  2231. /* qstats query update status */
  2232. A_UINT32 qstats_update_pending;
  2233. /* Timestamp of Last query stats made */
  2234. A_UINT32 last_qstats_query_timestamp;
  2235. /* Num of sched2tqm command queue full condition */
  2236. A_UINT32 num_tqm_cmdq_full;
  2237. /* Num of scheduler trigger from DE Module */
  2238. A_UINT32 num_de_sched_algo_trigger;
  2239. /* Num of scheduler trigger from RT Module */
  2240. A_UINT32 num_rt_sched_algo_trigger;
  2241. /* Num of scheduler trigger from TQM Module */
  2242. A_UINT32 num_tqm_sched_algo_trigger;
  2243. /* Num of schedules for notify frame */
  2244. A_UINT32 notify_sched;
  2245. /* Duration based sendn termination */
  2246. A_UINT32 dur_based_sendn_term;
  2247. /* scheduled via NOTIFY2 */
  2248. A_UINT32 su_notify2_sched;
  2249. /* schedule if queued packets are greater than avg MSDUs in PPDU */
  2250. A_UINT32 su_optimal_queued_msdus_sched;
  2251. /* schedule due to timeout */
  2252. A_UINT32 su_delay_timeout_sched;
  2253. /* delay if txtime is less than 500us */
  2254. A_UINT32 su_min_txtime_sched_delay;
  2255. /* scheduled via no delay */
  2256. A_UINT32 su_no_delay;
  2257. /* Num of supercycles for this TxQ */
  2258. A_UINT32 num_supercycles;
  2259. /* Num of subcycles with sort for this TxQ */
  2260. A_UINT32 num_subcycles_with_sort;
  2261. /* Num of subcycles without sort for this Txq */
  2262. A_UINT32 num_subcycles_no_sort;
  2263. } htt_tx_pdev_stats_sched_per_txq_tlv;
  2264. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  2265. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  2266. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  2267. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  2268. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  2269. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  2270. do { \
  2271. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  2272. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  2273. } while (0)
  2274. typedef struct {
  2275. htt_tlv_hdr_t tlv_hdr;
  2276. /* BIT [ 7 : 0] :- mac_id
  2277. * BIT [31 : 8] :- reserved
  2278. */
  2279. A_UINT32 mac_id__word;
  2280. /* Current timestamp */
  2281. A_UINT32 current_timestamp;
  2282. } htt_stats_tx_sched_cmn_tlv;
  2283. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  2284. * TLV_TAGS:
  2285. * - HTT_STATS_TX_SCHED_CMN_TAG
  2286. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  2287. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  2288. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  2289. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  2290. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  2291. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  2292. */
  2293. /* NOTE:
  2294. * This structure is for documentation, and cannot be safely used directly.
  2295. * Instead, use the constituent TLV structures to fill/parse.
  2296. */
  2297. typedef struct {
  2298. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  2299. struct _txq_tx_sched_stats {
  2300. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  2301. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  2302. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  2303. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  2304. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  2305. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  2306. } txq[1];
  2307. } htt_stats_tx_sched_t;
  2308. /* == TQM STATS == */
  2309. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 16
  2310. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  2311. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  2312. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2313. /* NOTE: Variable length TLV, use length spec to infer array size */
  2314. typedef struct {
  2315. htt_tlv_hdr_t tlv_hdr;
  2316. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  2317. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  2318. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2319. /* NOTE: Variable length TLV, use length spec to infer array size */
  2320. typedef struct {
  2321. htt_tlv_hdr_t tlv_hdr;
  2322. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  2323. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  2324. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2325. /* NOTE: Variable length TLV, use length spec to infer array size */
  2326. typedef struct {
  2327. htt_tlv_hdr_t tlv_hdr;
  2328. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  2329. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  2330. typedef struct {
  2331. htt_tlv_hdr_t tlv_hdr;
  2332. A_UINT32 msdu_count;
  2333. A_UINT32 mpdu_count;
  2334. A_UINT32 remove_msdu;
  2335. A_UINT32 remove_mpdu;
  2336. A_UINT32 remove_msdu_ttl;
  2337. A_UINT32 send_bar;
  2338. A_UINT32 bar_sync;
  2339. A_UINT32 notify_mpdu;
  2340. A_UINT32 sync_cmd;
  2341. A_UINT32 write_cmd;
  2342. A_UINT32 hwsch_trigger;
  2343. A_UINT32 ack_tlv_proc;
  2344. A_UINT32 gen_mpdu_cmd;
  2345. A_UINT32 gen_list_cmd;
  2346. A_UINT32 remove_mpdu_cmd;
  2347. A_UINT32 remove_mpdu_tried_cmd;
  2348. A_UINT32 mpdu_queue_stats_cmd;
  2349. A_UINT32 mpdu_head_info_cmd;
  2350. A_UINT32 msdu_flow_stats_cmd;
  2351. A_UINT32 remove_msdu_cmd;
  2352. A_UINT32 remove_msdu_ttl_cmd;
  2353. A_UINT32 flush_cache_cmd;
  2354. A_UINT32 update_mpduq_cmd;
  2355. A_UINT32 enqueue;
  2356. A_UINT32 enqueue_notify;
  2357. A_UINT32 notify_mpdu_at_head;
  2358. A_UINT32 notify_mpdu_state_valid;
  2359. /*
  2360. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  2361. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  2362. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  2363. * for non-UDP MSDUs.
  2364. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  2365. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  2366. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  2367. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  2368. *
  2369. * Notify signifies that we trigger the scheduler.
  2370. */
  2371. A_UINT32 sched_udp_notify1;
  2372. A_UINT32 sched_udp_notify2;
  2373. A_UINT32 sched_nonudp_notify1;
  2374. A_UINT32 sched_nonudp_notify2;
  2375. } htt_tx_tqm_pdev_stats_tlv_v;
  2376. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  2377. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  2378. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  2379. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  2380. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  2381. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  2382. do { \
  2383. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  2384. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  2385. } while (0)
  2386. typedef struct {
  2387. htt_tlv_hdr_t tlv_hdr;
  2388. /* BIT [ 7 : 0] :- mac_id
  2389. * BIT [31 : 8] :- reserved
  2390. */
  2391. A_UINT32 mac_id__word;
  2392. A_UINT32 max_cmdq_id;
  2393. A_UINT32 list_mpdu_cnt_hist_intvl;
  2394. /* Global stats */
  2395. A_UINT32 add_msdu;
  2396. A_UINT32 q_empty;
  2397. A_UINT32 q_not_empty;
  2398. A_UINT32 drop_notification;
  2399. A_UINT32 desc_threshold;
  2400. A_UINT32 hwsch_tqm_invalid_status;
  2401. A_UINT32 missed_tqm_gen_mpdus;
  2402. A_UINT32 tqm_active_tids;
  2403. A_UINT32 tqm_inactive_tids;
  2404. A_UINT32 tqm_active_msduq_flows;
  2405. } htt_tx_tqm_cmn_stats_tlv;
  2406. typedef struct {
  2407. htt_tlv_hdr_t tlv_hdr;
  2408. /* Error stats */
  2409. A_UINT32 q_empty_failure;
  2410. A_UINT32 q_not_empty_failure;
  2411. A_UINT32 add_msdu_failure;
  2412. } htt_tx_tqm_error_stats_tlv;
  2413. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  2414. * TLV_TAGS:
  2415. * - HTT_STATS_TX_TQM_CMN_TAG
  2416. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  2417. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  2418. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  2419. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  2420. * - HTT_STATS_TX_TQM_PDEV_TAG
  2421. */
  2422. /* NOTE:
  2423. * This structure is for documentation, and cannot be safely used directly.
  2424. * Instead, use the constituent TLV structures to fill/parse.
  2425. */
  2426. typedef struct {
  2427. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  2428. htt_tx_tqm_error_stats_tlv err_tlv;
  2429. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  2430. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  2431. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  2432. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  2433. } htt_tx_tqm_pdev_stats_t;
  2434. /* == TQM CMDQ stats == */
  2435. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  2436. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  2437. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  2438. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  2439. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  2440. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  2441. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  2442. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  2443. do { \
  2444. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  2445. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  2446. } while (0)
  2447. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  2448. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  2449. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  2450. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  2451. do { \
  2452. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  2453. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  2454. } while (0)
  2455. typedef struct {
  2456. htt_tlv_hdr_t tlv_hdr;
  2457. /* BIT [ 7 : 0] :- mac_id
  2458. * BIT [15 : 8] :- cmdq_id
  2459. * BIT [31 : 16] :- reserved
  2460. */
  2461. A_UINT32 mac_id__cmdq_id__word;
  2462. A_UINT32 sync_cmd;
  2463. A_UINT32 write_cmd;
  2464. A_UINT32 gen_mpdu_cmd;
  2465. A_UINT32 mpdu_queue_stats_cmd;
  2466. A_UINT32 mpdu_head_info_cmd;
  2467. A_UINT32 msdu_flow_stats_cmd;
  2468. A_UINT32 remove_mpdu_cmd;
  2469. A_UINT32 remove_msdu_cmd;
  2470. A_UINT32 flush_cache_cmd;
  2471. A_UINT32 update_mpduq_cmd;
  2472. A_UINT32 update_msduq_cmd;
  2473. } htt_tx_tqm_cmdq_status_tlv;
  2474. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  2475. * TLV_TAGS:
  2476. * - HTT_STATS_STRING_TAG
  2477. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  2478. */
  2479. /* NOTE:
  2480. * This structure is for documentation, and cannot be safely used directly.
  2481. * Instead, use the constituent TLV structures to fill/parse.
  2482. */
  2483. typedef struct {
  2484. struct _cmdq_stats {
  2485. htt_stats_string_tlv cmdq_str_tlv;
  2486. htt_tx_tqm_cmdq_status_tlv status_tlv;
  2487. } q[1];
  2488. } htt_tx_tqm_cmdq_stats_t;
  2489. /* == TX-DE STATS == */
  2490. /* Structures for tx de stats */
  2491. typedef struct {
  2492. htt_tlv_hdr_t tlv_hdr;
  2493. A_UINT32 m1_packets;
  2494. A_UINT32 m2_packets;
  2495. A_UINT32 m3_packets;
  2496. A_UINT32 m4_packets;
  2497. A_UINT32 g1_packets;
  2498. A_UINT32 g2_packets;
  2499. A_UINT32 rc4_packets;
  2500. A_UINT32 eap_packets;
  2501. A_UINT32 eapol_start_packets;
  2502. A_UINT32 eapol_logoff_packets;
  2503. A_UINT32 eapol_encap_asf_packets;
  2504. } htt_tx_de_eapol_packets_stats_tlv;
  2505. typedef struct {
  2506. htt_tlv_hdr_t tlv_hdr;
  2507. A_UINT32 ap_bss_peer_not_found;
  2508. A_UINT32 ap_bcast_mcast_no_peer;
  2509. A_UINT32 sta_delete_in_progress;
  2510. A_UINT32 ibss_no_bss_peer;
  2511. A_UINT32 invaild_vdev_type;
  2512. A_UINT32 invalid_ast_peer_entry;
  2513. A_UINT32 peer_entry_invalid;
  2514. A_UINT32 ethertype_not_ip;
  2515. A_UINT32 eapol_lookup_failed;
  2516. A_UINT32 qpeer_not_allow_data;
  2517. A_UINT32 fse_tid_override;
  2518. A_UINT32 ipv6_jumbogram_zero_length;
  2519. A_UINT32 qos_to_non_qos_in_prog;
  2520. A_UINT32 ap_bcast_mcast_eapol;
  2521. A_UINT32 unicast_on_ap_bss_peer;
  2522. A_UINT32 ap_vdev_invalid;
  2523. A_UINT32 incomplete_llc;
  2524. A_UINT32 eapol_duplicate_m3;
  2525. A_UINT32 eapol_duplicate_m4;
  2526. } htt_tx_de_classify_failed_stats_tlv;
  2527. typedef struct {
  2528. htt_tlv_hdr_t tlv_hdr;
  2529. A_UINT32 arp_packets;
  2530. A_UINT32 igmp_packets;
  2531. A_UINT32 dhcp_packets;
  2532. A_UINT32 host_inspected;
  2533. A_UINT32 htt_included;
  2534. A_UINT32 htt_valid_mcs;
  2535. A_UINT32 htt_valid_nss;
  2536. A_UINT32 htt_valid_preamble_type;
  2537. A_UINT32 htt_valid_chainmask;
  2538. A_UINT32 htt_valid_guard_interval;
  2539. A_UINT32 htt_valid_retries;
  2540. A_UINT32 htt_valid_bw_info;
  2541. A_UINT32 htt_valid_power;
  2542. A_UINT32 htt_valid_key_flags;
  2543. A_UINT32 htt_valid_no_encryption;
  2544. A_UINT32 fse_entry_count;
  2545. A_UINT32 fse_priority_be;
  2546. A_UINT32 fse_priority_high;
  2547. A_UINT32 fse_priority_low;
  2548. A_UINT32 fse_traffic_ptrn_be;
  2549. A_UINT32 fse_traffic_ptrn_over_sub;
  2550. A_UINT32 fse_traffic_ptrn_bursty;
  2551. A_UINT32 fse_traffic_ptrn_interactive;
  2552. A_UINT32 fse_traffic_ptrn_periodic;
  2553. A_UINT32 fse_hwqueue_alloc;
  2554. A_UINT32 fse_hwqueue_created;
  2555. A_UINT32 fse_hwqueue_send_to_host;
  2556. A_UINT32 mcast_entry;
  2557. A_UINT32 bcast_entry;
  2558. A_UINT32 htt_update_peer_cache;
  2559. A_UINT32 htt_learning_frame;
  2560. A_UINT32 fse_invalid_peer;
  2561. /*
  2562. * mec_notify is HTT TX WBM multicast echo check notification
  2563. * from firmware to host. FW sends SA addresses to host for all
  2564. * multicast/broadcast packets received on STA side.
  2565. */
  2566. A_UINT32 mec_notify;
  2567. } htt_tx_de_classify_stats_tlv;
  2568. typedef struct {
  2569. htt_tlv_hdr_t tlv_hdr;
  2570. A_UINT32 eok;
  2571. A_UINT32 classify_done;
  2572. A_UINT32 lookup_failed;
  2573. A_UINT32 send_host_dhcp;
  2574. A_UINT32 send_host_mcast;
  2575. A_UINT32 send_host_unknown_dest;
  2576. A_UINT32 send_host;
  2577. A_UINT32 status_invalid;
  2578. } htt_tx_de_classify_status_stats_tlv;
  2579. typedef struct {
  2580. htt_tlv_hdr_t tlv_hdr;
  2581. A_UINT32 enqueued_pkts;
  2582. A_UINT32 to_tqm;
  2583. A_UINT32 to_tqm_bypass;
  2584. } htt_tx_de_enqueue_packets_stats_tlv;
  2585. typedef struct {
  2586. htt_tlv_hdr_t tlv_hdr;
  2587. A_UINT32 discarded_pkts;
  2588. A_UINT32 local_frames;
  2589. A_UINT32 is_ext_msdu;
  2590. } htt_tx_de_enqueue_discard_stats_tlv;
  2591. typedef struct {
  2592. htt_tlv_hdr_t tlv_hdr;
  2593. A_UINT32 tcl_dummy_frame;
  2594. A_UINT32 tqm_dummy_frame;
  2595. A_UINT32 tqm_notify_frame;
  2596. A_UINT32 fw2wbm_enq;
  2597. A_UINT32 tqm_bypass_frame;
  2598. } htt_tx_de_compl_stats_tlv;
  2599. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  2600. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  2601. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  2602. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  2603. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  2604. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  2605. do { \
  2606. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  2607. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  2608. } while (0)
  2609. /*
  2610. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  2611. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  2612. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  2613. * 200us & again request for it. This is a histogram of time we wait, with
  2614. * bin of 200ms & there are 10 bin (2 seconds max)
  2615. * They are defined by the following macros in FW
  2616. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  2617. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  2618. * ENTRIES_PER_BIN_COUNT)
  2619. */
  2620. typedef struct {
  2621. htt_tlv_hdr_t tlv_hdr;
  2622. A_UINT32 fw2wbm_ring_full_hist[1];
  2623. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  2624. typedef struct {
  2625. htt_tlv_hdr_t tlv_hdr;
  2626. /* BIT [ 7 : 0] :- mac_id
  2627. * BIT [31 : 8] :- reserved
  2628. */
  2629. A_UINT32 mac_id__word;
  2630. /* Global Stats */
  2631. A_UINT32 tcl2fw_entry_count;
  2632. A_UINT32 not_to_fw;
  2633. A_UINT32 invalid_pdev_vdev_peer;
  2634. A_UINT32 tcl_res_invalid_addrx;
  2635. A_UINT32 wbm2fw_entry_count;
  2636. A_UINT32 invalid_pdev;
  2637. A_UINT32 tcl_res_addrx_timeout;
  2638. A_UINT32 invalid_vdev;
  2639. A_UINT32 invalid_tcl_exp_frame_desc;
  2640. } htt_tx_de_cmn_stats_tlv;
  2641. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  2642. * TLV_TAGS:
  2643. * - HTT_STATS_TX_DE_CMN_TAG
  2644. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  2645. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  2646. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  2647. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  2648. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  2649. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  2650. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  2651. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  2652. */
  2653. /* NOTE:
  2654. * This structure is for documentation, and cannot be safely used directly.
  2655. * Instead, use the constituent TLV structures to fill/parse.
  2656. */
  2657. typedef struct {
  2658. htt_tx_de_cmn_stats_tlv cmn_tlv;
  2659. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  2660. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  2661. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  2662. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  2663. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  2664. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  2665. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  2666. htt_tx_de_compl_stats_tlv comp_status_tlv;
  2667. } htt_tx_de_stats_t;
  2668. /* == RING-IF STATS == */
  2669. /* DWORD num_elems__prefetch_tail_idx */
  2670. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  2671. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  2672. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  2673. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  2674. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  2675. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  2676. HTT_RING_IF_STATS_NUM_ELEMS_S)
  2677. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  2678. do { \
  2679. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  2680. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  2681. } while (0)
  2682. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  2683. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  2684. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  2685. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  2686. do { \
  2687. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  2688. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  2689. } while (0)
  2690. /* DWORD head_idx__tail_idx */
  2691. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  2692. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  2693. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  2694. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  2695. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  2696. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  2697. HTT_RING_IF_STATS_HEAD_IDX_S)
  2698. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  2699. do { \
  2700. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  2701. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  2702. } while (0)
  2703. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  2704. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  2705. HTT_RING_IF_STATS_TAIL_IDX_S)
  2706. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  2707. do { \
  2708. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  2709. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  2710. } while (0)
  2711. /* DWORD shadow_head_idx__shadow_tail_idx */
  2712. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  2713. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  2714. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  2715. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  2716. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  2717. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  2718. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  2719. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  2720. do { \
  2721. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  2722. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  2723. } while (0)
  2724. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  2725. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  2726. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  2727. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  2728. do { \
  2729. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  2730. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  2731. } while (0)
  2732. /* DWORD lwm_thresh__hwm_thresh */
  2733. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  2734. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  2735. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  2736. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  2737. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  2738. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  2739. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  2740. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  2741. do { \
  2742. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  2743. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  2744. } while (0)
  2745. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  2746. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  2747. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  2748. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  2749. do { \
  2750. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  2751. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  2752. } while (0)
  2753. #define HTT_STATS_LOW_WM_BINS 5
  2754. #define HTT_STATS_HIGH_WM_BINS 5
  2755. typedef struct {
  2756. A_UINT32 base_addr; /* DWORD aligned base memory address of the ring */
  2757. A_UINT32 elem_size; /* size of each ring element */
  2758. /* BIT [15 : 0] :- num_elems
  2759. * BIT [31 : 16] :- prefetch_tail_idx
  2760. */
  2761. A_UINT32 num_elems__prefetch_tail_idx;
  2762. /* BIT [15 : 0] :- head_idx
  2763. * BIT [31 : 16] :- tail_idx
  2764. */
  2765. A_UINT32 head_idx__tail_idx;
  2766. /* BIT [15 : 0] :- shadow_head_idx
  2767. * BIT [31 : 16] :- shadow_tail_idx
  2768. */
  2769. A_UINT32 shadow_head_idx__shadow_tail_idx;
  2770. A_UINT32 num_tail_incr;
  2771. /* BIT [15 : 0] :- lwm_thresh
  2772. * BIT [31 : 16] :- hwm_thresh
  2773. */
  2774. A_UINT32 lwm_thresh__hwm_thresh;
  2775. A_UINT32 overrun_hit_count;
  2776. A_UINT32 underrun_hit_count;
  2777. A_UINT32 prod_blockwait_count;
  2778. A_UINT32 cons_blockwait_count;
  2779. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS]; /* FIX THIS: explain what each array element is for */
  2780. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS]; /* FIX THIS: explain what each array element is for */
  2781. } htt_ring_if_stats_tlv;
  2782. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  2783. #define HTT_RING_IF_CMN_MAC_ID_S 0
  2784. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  2785. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  2786. HTT_RING_IF_CMN_MAC_ID_S)
  2787. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  2788. do { \
  2789. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  2790. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  2791. } while (0)
  2792. typedef struct {
  2793. htt_tlv_hdr_t tlv_hdr;
  2794. /* BIT [ 7 : 0] :- mac_id
  2795. * BIT [31 : 8] :- reserved
  2796. */
  2797. A_UINT32 mac_id__word;
  2798. A_UINT32 num_records;
  2799. } htt_ring_if_cmn_tlv;
  2800. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  2801. * TLV_TAGS:
  2802. * - HTT_STATS_RING_IF_CMN_TAG
  2803. * - HTT_STATS_STRING_TAG
  2804. * - HTT_STATS_RING_IF_TAG
  2805. */
  2806. /* NOTE:
  2807. * This structure is for documentation, and cannot be safely used directly.
  2808. * Instead, use the constituent TLV structures to fill/parse.
  2809. */
  2810. typedef struct {
  2811. htt_ring_if_cmn_tlv cmn_tlv;
  2812. /* Variable based on the Number of records. */
  2813. struct _ring_if {
  2814. htt_stats_string_tlv ring_str_tlv;
  2815. htt_ring_if_stats_tlv ring_tlv;
  2816. } r[1];
  2817. } htt_ring_if_stats_t;
  2818. /* == SFM STATS == */
  2819. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2820. /* NOTE: Variable length TLV, use length spec to infer array size */
  2821. typedef struct {
  2822. htt_tlv_hdr_t tlv_hdr;
  2823. /* Number of DWORDS used per user and per client */
  2824. A_UINT32 dwords_used_by_user_n[1];
  2825. } htt_sfm_client_user_tlv_v;
  2826. typedef struct {
  2827. htt_tlv_hdr_t tlv_hdr;
  2828. /* Client ID */
  2829. A_UINT32 client_id;
  2830. /* Minimum number of buffers */
  2831. A_UINT32 buf_min;
  2832. /* Maximum number of buffers */
  2833. A_UINT32 buf_max;
  2834. /* Number of Busy buffers */
  2835. A_UINT32 buf_busy;
  2836. /* Number of Allocated buffers */
  2837. A_UINT32 buf_alloc;
  2838. /* Number of Available/Usable buffers */
  2839. A_UINT32 buf_avail;
  2840. /* Number of users */
  2841. A_UINT32 num_users;
  2842. } htt_sfm_client_tlv;
  2843. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  2844. #define HTT_SFM_CMN_MAC_ID_S 0
  2845. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  2846. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  2847. HTT_SFM_CMN_MAC_ID_S)
  2848. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  2849. do { \
  2850. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  2851. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  2852. } while (0)
  2853. typedef struct {
  2854. htt_tlv_hdr_t tlv_hdr;
  2855. /* BIT [ 7 : 0] :- mac_id
  2856. * BIT [31 : 8] :- reserved
  2857. */
  2858. A_UINT32 mac_id__word;
  2859. /* Indicates the total number of 128 byte buffers in the CMEM that are available for buffer sharing */
  2860. A_UINT32 buf_total;
  2861. /* Indicates for certain client or all the clients there is no dowrd saved in SFM, refer to SFM_R1_MEM_EMPTY */
  2862. A_UINT32 mem_empty;
  2863. /* DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  2864. A_UINT32 deallocate_bufs;
  2865. /* Number of Records */
  2866. A_UINT32 num_records;
  2867. } htt_sfm_cmn_tlv;
  2868. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  2869. * TLV_TAGS:
  2870. * - HTT_STATS_SFM_CMN_TAG
  2871. * - HTT_STATS_STRING_TAG
  2872. * - HTT_STATS_SFM_CLIENT_TAG
  2873. * - HTT_STATS_SFM_CLIENT_USER_TAG
  2874. */
  2875. /* NOTE:
  2876. * This structure is for documentation, and cannot be safely used directly.
  2877. * Instead, use the constituent TLV structures to fill/parse.
  2878. */
  2879. typedef struct {
  2880. htt_sfm_cmn_tlv cmn_tlv;
  2881. /* Variable based on the Number of records. */
  2882. struct _sfm_client {
  2883. htt_stats_string_tlv client_str_tlv;
  2884. htt_sfm_client_tlv client_tlv;
  2885. htt_sfm_client_user_tlv_v user_tlv;
  2886. } r[1];
  2887. } htt_sfm_stats_t;
  2888. /* == SRNG STATS == */
  2889. /* DWORD mac_id__ring_id__arena__ep */
  2890. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  2891. #define HTT_SRING_STATS_MAC_ID_S 0
  2892. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  2893. #define HTT_SRING_STATS_RING_ID_S 8
  2894. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  2895. #define HTT_SRING_STATS_ARENA_S 16
  2896. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  2897. #define HTT_SRING_STATS_EP_TYPE_S 24
  2898. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  2899. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  2900. HTT_SRING_STATS_MAC_ID_S)
  2901. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  2902. do { \
  2903. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  2904. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  2905. } while (0)
  2906. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  2907. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  2908. HTT_SRING_STATS_RING_ID_S)
  2909. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  2910. do { \
  2911. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  2912. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  2913. } while (0)
  2914. #define HTT_SRING_STATS_ARENA_GET(_var) \
  2915. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  2916. HTT_SRING_STATS_ARENA_S)
  2917. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  2918. do { \
  2919. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  2920. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  2921. } while (0)
  2922. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  2923. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  2924. HTT_SRING_STATS_EP_TYPE_S)
  2925. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  2926. do { \
  2927. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  2928. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  2929. } while (0)
  2930. /* DWORD num_avail_words__num_valid_words */
  2931. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  2932. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  2933. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  2934. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  2935. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  2936. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  2937. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  2938. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  2939. do { \
  2940. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  2941. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  2942. } while (0)
  2943. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  2944. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  2945. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  2946. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  2947. do { \
  2948. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  2949. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  2950. } while (0)
  2951. /* DWORD head_ptr__tail_ptr */
  2952. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  2953. #define HTT_SRING_STATS_HEAD_PTR_S 0
  2954. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  2955. #define HTT_SRING_STATS_TAIL_PTR_S 16
  2956. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  2957. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  2958. HTT_SRING_STATS_HEAD_PTR_S)
  2959. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  2960. do { \
  2961. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  2962. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  2963. } while (0)
  2964. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  2965. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  2966. HTT_SRING_STATS_TAIL_PTR_S)
  2967. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  2968. do { \
  2969. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  2970. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  2971. } while (0)
  2972. /* DWORD consumer_empty__producer_full */
  2973. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  2974. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  2975. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  2976. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  2977. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  2978. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  2979. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  2980. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  2981. do { \
  2982. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  2983. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  2984. } while (0)
  2985. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  2986. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  2987. HTT_SRING_STATS_PRODUCER_FULL_S)
  2988. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  2989. do { \
  2990. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  2991. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  2992. } while (0)
  2993. /* DWORD prefetch_count__internal_tail_ptr */
  2994. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  2995. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  2996. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  2997. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  2998. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  2999. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  3000. HTT_SRING_STATS_PREFETCH_COUNT_S)
  3001. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  3002. do { \
  3003. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  3004. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  3005. } while (0)
  3006. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  3007. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  3008. HTT_SRING_STATS_INTERNAL_TP_S)
  3009. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  3010. do { \
  3011. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  3012. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  3013. } while (0)
  3014. typedef struct {
  3015. htt_tlv_hdr_t tlv_hdr;
  3016. /* BIT [ 7 : 0] :- mac_id
  3017. * BIT [15 : 8] :- ring_id
  3018. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  3019. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  3020. * BIT [31 : 25] :- reserved
  3021. */
  3022. A_UINT32 mac_id__ring_id__arena__ep;
  3023. A_UINT32 base_addr_lsb; /* DWORD aligned base memory address of the ring */
  3024. A_UINT32 base_addr_msb;
  3025. A_UINT32 ring_size; /* size of ring */
  3026. A_UINT32 elem_size; /* size of each ring element */
  3027. /* Ring status */
  3028. /* BIT [15 : 0] :- num_avail_words
  3029. * BIT [31 : 16] :- num_valid_words
  3030. */
  3031. A_UINT32 num_avail_words__num_valid_words;
  3032. /* Index of head and tail */
  3033. /* BIT [15 : 0] :- head_ptr
  3034. * BIT [31 : 16] :- tail_ptr
  3035. */
  3036. A_UINT32 head_ptr__tail_ptr;
  3037. /* Empty or full counter of rings */
  3038. /* BIT [15 : 0] :- consumer_empty
  3039. * BIT [31 : 16] :- producer_full
  3040. */
  3041. A_UINT32 consumer_empty__producer_full;
  3042. /* Prefetch status of consumer ring */
  3043. /* BIT [15 : 0] :- prefetch_count
  3044. * BIT [31 : 16] :- internal_tail_ptr
  3045. */
  3046. A_UINT32 prefetch_count__internal_tail_ptr;
  3047. } htt_sring_stats_tlv;
  3048. typedef struct {
  3049. htt_tlv_hdr_t tlv_hdr;
  3050. A_UINT32 num_records;
  3051. } htt_sring_cmn_tlv;
  3052. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  3053. * TLV_TAGS:
  3054. * - HTT_STATS_SRING_CMN_TAG
  3055. * - HTT_STATS_STRING_TAG
  3056. * - HTT_STATS_SRING_STATS_TAG
  3057. */
  3058. /* NOTE:
  3059. * This structure is for documentation, and cannot be safely used directly.
  3060. * Instead, use the constituent TLV structures to fill/parse.
  3061. */
  3062. typedef struct {
  3063. htt_sring_cmn_tlv cmn_tlv;
  3064. /* Variable based on the Number of records. */
  3065. struct _sring_stats {
  3066. htt_stats_string_tlv sring_str_tlv;
  3067. htt_sring_stats_tlv sring_stats_tlv;
  3068. } r[1];
  3069. } htt_sring_stats_t;
  3070. /* == PDEV TX RATE CTRL STATS == */
  3071. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  3072. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  3073. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  3074. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  3075. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  3076. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  3077. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  3078. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  3079. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  3080. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  3081. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  3082. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  3083. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  3084. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  3085. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  3086. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  3087. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  3088. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  3089. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  3090. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  3091. do { \
  3092. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  3093. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  3094. } while (0)
  3095. typedef struct {
  3096. htt_tlv_hdr_t tlv_hdr;
  3097. /* BIT [ 7 : 0] :- mac_id
  3098. * BIT [31 : 8] :- reserved
  3099. */
  3100. A_UINT32 mac_id__word;
  3101. /* Number of tx ldpc packets */
  3102. A_UINT32 tx_ldpc;
  3103. /* Number of tx rts packets */
  3104. A_UINT32 rts_cnt;
  3105. /* RSSI value of last ack packet (units = dB above noise floor) */
  3106. A_UINT32 ack_rssi;
  3107. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3108. /* tx_xx_mcs: currently unused */
  3109. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3110. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3111. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  3112. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  3113. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3114. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  3115. /* Counters to track number of tx packets in each GI (400us, 800us, 1600us & 3200us) in each mcs (0-11) */
  3116. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3117. /* Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  3118. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  3119. /* Number of CTS-acknowledged RTS packets */
  3120. A_UINT32 rts_success;
  3121. /*
  3122. * Counters for legacy 11a and 11b transmissions.
  3123. *
  3124. * The index corresponds to:
  3125. *
  3126. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  3127. *
  3128. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  3129. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  3130. */
  3131. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  3132. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  3133. A_UINT32 ac_mu_mimo_tx_ldpc;
  3134. A_UINT32 ax_mu_mimo_tx_ldpc;
  3135. A_UINT32 ofdma_tx_ldpc;
  3136. /*
  3137. * Counters for 11ax HE LTF selection during TX.
  3138. *
  3139. * The index corresponds to:
  3140. *
  3141. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  3142. */
  3143. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  3144. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3145. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3146. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3147. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3148. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3149. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3150. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3151. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3152. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3153. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3154. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3155. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3156. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  3157. A_UINT32 tx_11ax_su_ext;
  3158. /* Stats for MCS 12/13 */
  3159. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3160. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3161. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3162. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3163. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3164. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3165. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3166. } htt_tx_pdev_rate_stats_tlv;
  3167. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  3168. * TLV_TAGS:
  3169. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  3170. */
  3171. /* NOTE:
  3172. * This structure is for documentation, and cannot be safely used directly.
  3173. * Instead, use the constituent TLV structures to fill/parse.
  3174. */
  3175. typedef struct {
  3176. htt_tx_pdev_rate_stats_tlv rate_tlv;
  3177. } htt_tx_pdev_rate_stats_t;
  3178. /* == PDEV RX RATE CTRL STATS == */
  3179. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  3180. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  3181. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  3182. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  3183. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  3184. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  3185. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  3186. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  3187. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  3188. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  3189. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  3190. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  3191. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  3192. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  3193. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  3194. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  3195. /*HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  3196. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  3197. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  3198. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  3199. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  3200. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  3201. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  3202. */
  3203. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  3204. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  3205. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  3206. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  3207. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  3208. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  3209. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  3210. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  3211. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  3212. */
  3213. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  3214. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  3215. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  3216. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  3217. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  3218. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  3219. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  3220. do { \
  3221. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  3222. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  3223. } while (0)
  3224. typedef struct {
  3225. htt_tlv_hdr_t tlv_hdr;
  3226. /* BIT [ 7 : 0] :- mac_id
  3227. * BIT [31 : 8] :- reserved
  3228. */
  3229. A_UINT32 mac_id__word;
  3230. A_UINT32 nsts;
  3231. /* Number of rx ldpc packets */
  3232. A_UINT32 rx_ldpc;
  3233. /* Number of rx rts packets */
  3234. A_UINT32 rts_cnt;
  3235. A_UINT32 rssi_mgmt; /* units = dB above noise floor */
  3236. A_UINT32 rssi_data; /* units = dB above noise floor */
  3237. A_UINT32 rssi_comb; /* units = dB above noise floor */
  3238. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3239. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS]; /* element 0,1, ...7 -> NSS 1,2, ...8 */
  3240. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  3241. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3242. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS]; /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  3243. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  3244. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS]; /* units = dB above noise floor */
  3245. /* Counters to track number of rx packets in each GI in each mcs (0-11) */
  3246. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3247. A_INT32 rssi_in_dbm; /* rx Signal Strength value in dBm unit */
  3248. A_UINT32 rx_11ax_su_ext;
  3249. A_UINT32 rx_11ac_mumimo;
  3250. A_UINT32 rx_11ax_mumimo;
  3251. A_UINT32 rx_11ax_ofdma;
  3252. A_UINT32 txbf;
  3253. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  3254. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  3255. A_UINT32 rx_active_dur_us_low;
  3256. A_UINT32 rx_active_dur_us_high;
  3257. A_UINT32 rx_11ax_ul_ofdma;
  3258. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3259. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3260. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3261. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3262. A_UINT32 ul_ofdma_rx_stbc;
  3263. A_UINT32 ul_ofdma_rx_ldpc;
  3264. /* record the stats for each user index */
  3265. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* ppdu level */
  3266. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* ppdu level */
  3267. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* mpdu level */
  3268. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* mpdu level */
  3269. A_UINT32 nss_count;
  3270. A_UINT32 pilot_count;
  3271. /* RxEVM stats in dB */
  3272. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  3273. /* rx_pilot_evm_dB_mean:
  3274. * EVM mean across pilots, computed as
  3275. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  3276. */
  3277. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3278. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER]; /* dBm units */
  3279. /* per_chain_rssi_pkt_type:
  3280. * This field shows what type of rx frame the per-chain RSSI was computed
  3281. * on, by recording the frame type and sub-type as bit-fields within this
  3282. * field:
  3283. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  3284. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  3285. * BIT [31 : 8] :- Reserved
  3286. */
  3287. A_UINT32 per_chain_rssi_pkt_type;
  3288. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3289. A_UINT32 rx_su_ndpa;
  3290. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3291. A_UINT32 rx_mu_ndpa;
  3292. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3293. A_UINT32 rx_br_poll;
  3294. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3295. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  3296. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER]; /* ppdu level */
  3297. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER]; /* ppdu level */
  3298. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER]; /* mpdu level */
  3299. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER]; /* mpdu level */
  3300. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3301. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  3302. /*
  3303. * NOTE - this TLV is already large enough that it causes the HTT message
  3304. * carrying it to be nearly at the message size limit that applies to
  3305. * many targets/hosts.
  3306. * No further fields should be added to this TLV without very careful
  3307. * review to ensure the size increase is acceptable.
  3308. */
  3309. } htt_rx_pdev_rate_stats_tlv;
  3310. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  3311. * TLV_TAGS:
  3312. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  3313. */
  3314. /* NOTE:
  3315. * This structure is for documentation, and cannot be safely used directly.
  3316. * Instead, use the constituent TLV structures to fill/parse.
  3317. */
  3318. typedef struct {
  3319. htt_rx_pdev_rate_stats_tlv rate_tlv;
  3320. } htt_rx_pdev_rate_stats_t;
  3321. typedef struct {
  3322. htt_tlv_hdr_t tlv_hdr;
  3323. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS]; /* units = dB above noise floor */
  3324. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  3325. A_INT32 rssi_mcast_in_dbm; /* rx mcast signal strength value in dBm unit */
  3326. A_INT32 rssi_mgmt_in_dbm; /* rx mgmt packet signal Strength value in dBm unit */
  3327. /*
  3328. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  3329. * due to message size limitations.
  3330. */
  3331. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3332. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3333. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3334. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3335. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3336. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3337. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3338. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  3339. } htt_rx_pdev_rate_ext_stats_tlv;
  3340. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  3341. * TLV_TAGS:
  3342. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  3343. */
  3344. /* NOTE:
  3345. * This structure is for documentation, and cannot be safely used directly.
  3346. * Instead, use the constituent TLV structures to fill/parse.
  3347. */
  3348. typedef struct {
  3349. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  3350. } htt_rx_pdev_rate_ext_stats_t;
  3351. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  3352. #define HTT_STATS_CMN_MAC_ID_S 0
  3353. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  3354. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  3355. HTT_STATS_CMN_MAC_ID_S)
  3356. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  3357. do { \
  3358. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  3359. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  3360. } while (0)
  3361. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  3362. typedef struct {
  3363. htt_tlv_hdr_t tlv_hdr;
  3364. /* BIT [ 7 : 0] :- mac_id
  3365. * BIT [31 : 8] :- reserved
  3366. */
  3367. A_UINT32 mac_id__word;
  3368. A_UINT32 rx_11ax_ul_ofdma;
  3369. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3370. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3371. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3372. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3373. A_UINT32 ul_ofdma_rx_stbc;
  3374. A_UINT32 ul_ofdma_rx_ldpc;
  3375. /*
  3376. * These are arrays to hold the number of PPDUs that we received per RU.
  3377. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  3378. * array offset 0 and similarly RU52 will be incremented in array offset 1
  3379. */
  3380. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  3381. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  3382. /*
  3383. * These arrays hold Target RSSI (rx power the AP wants),
  3384. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  3385. * which can be identified by AIDs, during trigger based RX.
  3386. * Array acts a circular buffer and holds values for last 5 STAs
  3387. * in the same order as RX.
  3388. */
  3389. /* uplink_sta_aid:
  3390. * STA AID array for identifying which STA the
  3391. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  3392. */
  3393. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3394. /* uplink_sta_target_rssi:
  3395. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  3396. */
  3397. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3398. /* uplink_sta_fd_rssi:
  3399. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  3400. */
  3401. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3402. /* uplink_sta_power_headroom:
  3403. * Trig power headroom for STA AID in same idx - UNIT(dB)
  3404. */
  3405. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  3406. } htt_rx_pdev_ul_trigger_stats_tlv;
  3407. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  3408. * TLV_TAGS:
  3409. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  3410. * NOTE:
  3411. * This structure is for documentation, and cannot be safely used directly.
  3412. * Instead, use the constituent TLV structures to fill/parse.
  3413. */
  3414. typedef struct {
  3415. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  3416. } htt_rx_pdev_ul_trigger_stats_t;
  3417. typedef struct {
  3418. htt_tlv_hdr_t tlv_hdr;
  3419. A_UINT32 user_index;
  3420. A_UINT32 rx_ulofdma_non_data_ppdu; /* ppdu level */
  3421. A_UINT32 rx_ulofdma_data_ppdu; /* ppdu level */
  3422. A_UINT32 rx_ulofdma_mpdu_ok; /* mpdu level */
  3423. A_UINT32 rx_ulofdma_mpdu_fail; /* mpdu level */
  3424. A_UINT32 rx_ulofdma_non_data_nusers;
  3425. A_UINT32 rx_ulofdma_data_nusers;
  3426. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  3427. typedef struct {
  3428. htt_tlv_hdr_t tlv_hdr;
  3429. A_UINT32 user_index;
  3430. A_UINT32 rx_ulmumimo_non_data_ppdu; /* ppdu level */
  3431. A_UINT32 rx_ulmumimo_data_ppdu; /* ppdu level */
  3432. A_UINT32 rx_ulmumimo_mpdu_ok; /* mpdu level */
  3433. A_UINT32 rx_ulmumimo_mpdu_fail; /* mpdu level */
  3434. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  3435. /* == RX PDEV/SOC STATS == */
  3436. typedef struct {
  3437. htt_tlv_hdr_t tlv_hdr;
  3438. /*
  3439. * BIT [7:0] :- mac_id
  3440. * BIT [31:8] :- reserved
  3441. *
  3442. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  3443. */
  3444. A_UINT32 mac_id__word;
  3445. A_UINT32 rx_11ax_ul_mumimo;
  3446. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3447. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  3448. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  3449. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3450. A_UINT32 ul_mumimo_rx_stbc;
  3451. A_UINT32 ul_mumimo_rx_ldpc;
  3452. /* Stats for MCS 12/13 */
  3453. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3454. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3455. /* RSSI in dBm for Rx TB PPDUs */
  3456. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  3457. /* Target RSSI stats for UL MUMIMO triggers. Units dBm */
  3458. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  3459. /* FD RSSI stats for UL TB PPDUs. Units dBm */
  3460. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  3461. /* Pilot EVM Stats */
  3462. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  3463. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  3464. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  3465. * TLV_TAGS:
  3466. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  3467. */
  3468. typedef struct {
  3469. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  3470. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  3471. typedef struct {
  3472. htt_tlv_hdr_t tlv_hdr;
  3473. /* Num Packets received on REO FW ring */
  3474. A_UINT32 fw_reo_ring_data_msdu;
  3475. /* Num bc/mc packets indicated from fw to host */
  3476. A_UINT32 fw_to_host_data_msdu_bcmc;
  3477. /* Num unicast packets indicated from fw to host */
  3478. A_UINT32 fw_to_host_data_msdu_uc;
  3479. /* Num remote buf recycle from offload */
  3480. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  3481. /* Num remote free buf given to offload */
  3482. A_UINT32 ofld_remote_free_buf_indication_cnt;
  3483. /* Num unicast packets from local path indicated to host */
  3484. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  3485. /* Num unicast packets from REO indicated to host */
  3486. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  3487. /* Num Packets received from WBM SW1 ring */
  3488. A_UINT32 wbm_sw_ring_reap;
  3489. /* Num packets from WBM forwarded from fw to host via WBM */
  3490. A_UINT32 wbm_forward_to_host_cnt;
  3491. /* Num packets from WBM recycled to target refill ring */
  3492. A_UINT32 wbm_target_recycle_cnt;
  3493. /* Total Num of recycled to refill ring, including packets from WBM and REO */
  3494. A_UINT32 target_refill_ring_recycle_cnt;
  3495. } htt_rx_soc_fw_stats_tlv;
  3496. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3497. /* NOTE: Variable length TLV, use length spec to infer array size */
  3498. typedef struct {
  3499. htt_tlv_hdr_t tlv_hdr;
  3500. /* Num ring empty encountered */
  3501. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  3502. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  3503. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3504. /* NOTE: Variable length TLV, use length spec to infer array size */
  3505. typedef struct {
  3506. htt_tlv_hdr_t tlv_hdr;
  3507. /* Num total buf refilled from refill ring */
  3508. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  3509. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  3510. /* RXDMA error code from WBM released packets */
  3511. typedef enum {
  3512. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  3513. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  3514. HTT_RX_RXDMA_FCS_ERR = 2,
  3515. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  3516. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  3517. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  3518. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  3519. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  3520. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  3521. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  3522. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  3523. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  3524. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  3525. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  3526. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  3527. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  3528. /*
  3529. * This MAX_ERR_CODE should not be used in any host/target messages,
  3530. * so that even though it is defined within a host/target interface
  3531. * definition header file, it isn't actually part of the host/target
  3532. * interface, and thus can be modified.
  3533. */
  3534. HTT_RX_RXDMA_MAX_ERR_CODE
  3535. } htt_rx_rxdma_error_code_enum;
  3536. /* NOTE: Variable length TLV, use length spec to infer array size */
  3537. typedef struct {
  3538. htt_tlv_hdr_t tlv_hdr;
  3539. /* NOTE:
  3540. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  3541. * It is expected but not required that the target will provide a rxdma_err element
  3542. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  3543. * MAX_ERR_CODE. The host should ignore any array elements whose
  3544. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  3545. */
  3546. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  3547. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  3548. /* REO error code from WBM released packets */
  3549. typedef enum {
  3550. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  3551. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  3552. HTT_RX_AMPDU_IN_NON_BA = 2,
  3553. HTT_RX_NON_BA_DUPLICATE = 3,
  3554. HTT_RX_BA_DUPLICATE = 4,
  3555. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  3556. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  3557. HTT_RX_REGULAR_FRAME_OOR = 7,
  3558. HTT_RX_BAR_FRAME_OOR = 8,
  3559. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  3560. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  3561. HTT_RX_PN_CHECK_FAILED = 11,
  3562. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  3563. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  3564. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  3565. HTT_RX_REO_ERR_CODE_RVSD = 15,
  3566. /*
  3567. * This MAX_ERR_CODE should not be used in any host/target messages,
  3568. * so that even though it is defined within a host/target interface
  3569. * definition header file, it isn't actually part of the host/target
  3570. * interface, and thus can be modified.
  3571. */
  3572. HTT_RX_REO_MAX_ERR_CODE
  3573. } htt_rx_reo_error_code_enum;
  3574. /* NOTE: Variable length TLV, use length spec to infer array size */
  3575. typedef struct {
  3576. htt_tlv_hdr_t tlv_hdr;
  3577. /* NOTE:
  3578. * The mapping of REO error types to reo_err array elements is HW dependent.
  3579. * It is expected but not required that the target will provide a rxdma_err element
  3580. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  3581. * MAX_ERR_CODE. The host should ignore any array elements whose
  3582. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  3583. */
  3584. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  3585. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  3586. /* NOTE:
  3587. * This structure is for documentation, and cannot be safely used directly.
  3588. * Instead, use the constituent TLV structures to fill/parse.
  3589. */
  3590. typedef struct {
  3591. htt_rx_soc_fw_stats_tlv fw_tlv;
  3592. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  3593. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  3594. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  3595. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  3596. } htt_rx_soc_stats_t;
  3597. /* == RX PDEV STATS == */
  3598. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  3599. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  3600. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  3601. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  3602. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  3603. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  3604. do { \
  3605. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  3606. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  3607. } while (0)
  3608. typedef struct {
  3609. htt_tlv_hdr_t tlv_hdr;
  3610. /* BIT [ 7 : 0] :- mac_id
  3611. * BIT [31 : 8] :- reserved
  3612. */
  3613. A_UINT32 mac_id__word;
  3614. /* Num PPDU status processed from HW */
  3615. A_UINT32 ppdu_recvd;
  3616. /* Num MPDU across PPDUs with FCS ok */
  3617. A_UINT32 mpdu_cnt_fcs_ok;
  3618. /* Num MPDU across PPDUs with FCS err */
  3619. A_UINT32 mpdu_cnt_fcs_err;
  3620. /* Num MSDU across PPDUs */
  3621. A_UINT32 tcp_msdu_cnt;
  3622. /* Num MSDU across PPDUs */
  3623. A_UINT32 tcp_ack_msdu_cnt;
  3624. /* Num MSDU across PPDUs */
  3625. A_UINT32 udp_msdu_cnt;
  3626. /* Num MSDU across PPDUs */
  3627. A_UINT32 other_msdu_cnt;
  3628. /* Num MPDU on FW ring indicated */
  3629. A_UINT32 fw_ring_mpdu_ind;
  3630. /* Num MGMT MPDU given to protocol */
  3631. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  3632. /* Num ctrl MPDU given to protocol */
  3633. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  3634. /* Num mcast data packet received */
  3635. A_UINT32 fw_ring_mcast_data_msdu;
  3636. /* Num broadcast data packet received */
  3637. A_UINT32 fw_ring_bcast_data_msdu;
  3638. /* Num unicat data packet received */
  3639. A_UINT32 fw_ring_ucast_data_msdu;
  3640. /* Num null data packet received */
  3641. A_UINT32 fw_ring_null_data_msdu;
  3642. /* Num MPDU on FW ring dropped */
  3643. A_UINT32 fw_ring_mpdu_drop;
  3644. /* Num buf indication to offload */
  3645. A_UINT32 ofld_local_data_ind_cnt;
  3646. /* Num buf recycle from offload */
  3647. A_UINT32 ofld_local_data_buf_recycle_cnt;
  3648. /* Num buf indication to data_rx */
  3649. A_UINT32 drx_local_data_ind_cnt;
  3650. /* Num buf recycle from data_rx */
  3651. A_UINT32 drx_local_data_buf_recycle_cnt;
  3652. /* Num buf indication to protocol */
  3653. A_UINT32 local_nondata_ind_cnt;
  3654. /* Num buf recycle from protocol */
  3655. A_UINT32 local_nondata_buf_recycle_cnt;
  3656. /* Num buf fed */
  3657. A_UINT32 fw_status_buf_ring_refill_cnt;
  3658. /* Num ring empty encountered */
  3659. A_UINT32 fw_status_buf_ring_empty_cnt;
  3660. /* Num buf fed */
  3661. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  3662. /* Num ring empty encountered */
  3663. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  3664. /* Num buf fed */
  3665. A_UINT32 fw_link_buf_ring_refill_cnt;
  3666. /* Num ring empty encountered */
  3667. A_UINT32 fw_link_buf_ring_empty_cnt;
  3668. /* Num buf fed */
  3669. A_UINT32 host_pkt_buf_ring_refill_cnt;
  3670. /* Num ring empty encountered */
  3671. A_UINT32 host_pkt_buf_ring_empty_cnt;
  3672. /* Num buf fed */
  3673. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  3674. /* Num ring empty encountered */
  3675. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  3676. /* Num buf fed */
  3677. A_UINT32 mon_status_buf_ring_refill_cnt;
  3678. /* Num ring empty encountered */
  3679. A_UINT32 mon_status_buf_ring_empty_cnt;
  3680. /* Num buf fed */
  3681. A_UINT32 mon_desc_buf_ring_refill_cnt;
  3682. /* Num ring empty encountered */
  3683. A_UINT32 mon_desc_buf_ring_empty_cnt;
  3684. /* Num buf fed */
  3685. A_UINT32 mon_dest_ring_update_cnt;
  3686. /* Num ring full encountered */
  3687. A_UINT32 mon_dest_ring_full_cnt;
  3688. /* Num rx suspend is attempted */
  3689. A_UINT32 rx_suspend_cnt;
  3690. /* Num rx suspend failed */
  3691. A_UINT32 rx_suspend_fail_cnt;
  3692. /* Num rx resume attempted */
  3693. A_UINT32 rx_resume_cnt;
  3694. /* Num rx resume failed */
  3695. A_UINT32 rx_resume_fail_cnt;
  3696. /* Num rx ring switch */
  3697. A_UINT32 rx_ring_switch_cnt;
  3698. /* Num rx ring restore */
  3699. A_UINT32 rx_ring_restore_cnt;
  3700. /* Num rx flush issued */
  3701. A_UINT32 rx_flush_cnt;
  3702. /* Num rx recovery */
  3703. A_UINT32 rx_recovery_reset_cnt;
  3704. } htt_rx_pdev_fw_stats_tlv;
  3705. typedef struct {
  3706. htt_tlv_hdr_t tlv_hdr;
  3707. /* peer mac address */
  3708. htt_mac_addr peer_mac_addr;
  3709. /* Num of tx mgmt frames with subtype on peer level */
  3710. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  3711. /* Num of rx mgmt frames with subtype on peer level */
  3712. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  3713. } htt_peer_ctrl_path_txrx_stats_tlv;
  3714. #define HTT_STATS_PHY_ERR_MAX 43
  3715. typedef struct {
  3716. htt_tlv_hdr_t tlv_hdr;
  3717. /* BIT [ 7 : 0] :- mac_id
  3718. * BIT [31 : 8] :- reserved
  3719. */
  3720. A_UINT32 mac_id__word;
  3721. /* Num of phy err */
  3722. A_UINT32 total_phy_err_cnt;
  3723. /* Counts of different types of phy errs
  3724. * The mapping of PHY error types to phy_err array elements is HW dependent.
  3725. * The only currently-supported mapping is shown below:
  3726. *
  3727. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  3728. * 1 phyrx_err_synth_off
  3729. * 2 phyrx_err_ofdma_timing
  3730. * 3 phyrx_err_ofdma_signal_parity
  3731. * 4 phyrx_err_ofdma_rate_illegal
  3732. * 5 phyrx_err_ofdma_length_illegal
  3733. * 6 phyrx_err_ofdma_restart
  3734. * 7 phyrx_err_ofdma_service
  3735. * 8 phyrx_err_ppdu_ofdma_power_drop
  3736. * 9 phyrx_err_cck_blokker
  3737. * 10 phyrx_err_cck_timing
  3738. * 11 phyrx_err_cck_header_crc
  3739. * 12 phyrx_err_cck_rate_illegal
  3740. * 13 phyrx_err_cck_length_illegal
  3741. * 14 phyrx_err_cck_restart
  3742. * 15 phyrx_err_cck_service
  3743. * 16 phyrx_err_cck_power_drop
  3744. * 17 phyrx_err_ht_crc_err
  3745. * 18 phyrx_err_ht_length_illegal
  3746. * 19 phyrx_err_ht_rate_illegal
  3747. * 20 phyrx_err_ht_zlf
  3748. * 21 phyrx_err_false_radar_ext
  3749. * 22 phyrx_err_green_field
  3750. * 23 phyrx_err_bw_gt_dyn_bw
  3751. * 24 phyrx_err_leg_ht_mismatch
  3752. * 25 phyrx_err_vht_crc_error
  3753. * 26 phyrx_err_vht_siga_unsupported
  3754. * 27 phyrx_err_vht_lsig_len_invalid
  3755. * 28 phyrx_err_vht_ndp_or_zlf
  3756. * 29 phyrx_err_vht_nsym_lt_zero
  3757. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  3758. * 31 phyrx_err_vht_rx_skip_group_id0
  3759. * 32 phyrx_err_vht_rx_skip_group_id1to62
  3760. * 33 phyrx_err_vht_rx_skip_group_id63
  3761. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  3762. * 35 phyrx_err_defer_nap
  3763. * 36 phyrx_err_fdomain_timeout
  3764. * 37 phyrx_err_lsig_rel_check
  3765. * 38 phyrx_err_bt_collision
  3766. * 39 phyrx_err_unsupported_mu_feedback
  3767. * 40 phyrx_err_ppdu_tx_interrupt_rx
  3768. * 41 phyrx_err_unsupported_cbf
  3769. * 42 phyrx_err_other
  3770. */
  3771. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  3772. } htt_rx_pdev_fw_stats_phy_err_tlv;
  3773. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3774. /* NOTE: Variable length TLV, use length spec to infer array size */
  3775. typedef struct {
  3776. htt_tlv_hdr_t tlv_hdr;
  3777. /* Num error MPDU for each RxDMA error type */
  3778. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  3779. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  3780. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3781. /* NOTE: Variable length TLV, use length spec to infer array size */
  3782. typedef struct {
  3783. htt_tlv_hdr_t tlv_hdr;
  3784. /* Num MPDU dropped */
  3785. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  3786. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  3787. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  3788. * TLV_TAGS:
  3789. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  3790. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  3791. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  3792. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  3793. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  3794. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  3795. */
  3796. /* NOTE:
  3797. * This structure is for documentation, and cannot be safely used directly.
  3798. * Instead, use the constituent TLV structures to fill/parse.
  3799. */
  3800. typedef struct {
  3801. htt_rx_soc_stats_t soc_stats;
  3802. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  3803. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  3804. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  3805. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  3806. } htt_rx_pdev_stats_t;
  3807. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  3808. * TLV_TAGS:
  3809. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  3810. *
  3811. */
  3812. typedef struct {
  3813. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  3814. } htt_ctrl_path_txrx_stats_t;
  3815. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  3816. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  3817. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  3818. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  3819. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  3820. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  3821. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  3822. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  3823. typedef struct {
  3824. htt_tlv_hdr_t tlv_hdr;
  3825. /* Below values are obtained from the HW Cycles counter registers */
  3826. A_UINT32 tx_frame_usec;
  3827. A_UINT32 rx_frame_usec;
  3828. A_UINT32 rx_clear_usec;
  3829. A_UINT32 my_rx_frame_usec;
  3830. A_UINT32 usec_cnt;
  3831. A_UINT32 med_rx_idle_usec;
  3832. A_UINT32 med_tx_idle_global_usec;
  3833. A_UINT32 cca_obss_usec;
  3834. } htt_pdev_stats_cca_counters_tlv;
  3835. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  3836. * due to lack of support in some host stats infrastructures for
  3837. * TLVs nested within TLVs.
  3838. */
  3839. typedef struct {
  3840. htt_tlv_hdr_t tlv_hdr;
  3841. /* The channel number on which these stats were collected */
  3842. A_UINT32 chan_num;
  3843. /* num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  3844. A_UINT32 num_records;
  3845. /*
  3846. * Bit map of valid CCA counters
  3847. * Bit0 - tx_frame_usec
  3848. * Bit1 - rx_frame_usec
  3849. * Bit2 - rx_clear_usec
  3850. * Bit3 - my_rx_frame_usec
  3851. * bit4 - usec_cnt
  3852. * Bit5 - med_rx_idle_usec
  3853. * Bit6 - med_tx_idle_global_usec
  3854. * Bit7 - cca_obss_usec
  3855. *
  3856. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  3857. */
  3858. A_UINT32 valid_cca_counters_bitmap;
  3859. /* Indicates the stats collection interval
  3860. * Valid Values:
  3861. * 100 - For the 100ms interval CCA stats histogram
  3862. * 1000 - For 1sec interval CCA histogram
  3863. * 0xFFFFFFFF - For Cumulative CCA Stats
  3864. */
  3865. A_UINT32 collection_interval;
  3866. /**
  3867. * This will be followed by an array which contains the CCA stats
  3868. * collected in the last N intervals,
  3869. * if the indication is for last N intervals CCA stats.
  3870. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  3871. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  3872. */
  3873. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  3874. } htt_pdev_cca_stats_hist_tlv;
  3875. typedef struct {
  3876. htt_tlv_hdr_t tlv_hdr;
  3877. /* The channel number on which these stats were collected */
  3878. A_UINT32 chan_num;
  3879. /* num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  3880. A_UINT32 num_records;
  3881. /*
  3882. * Bit map of valid CCA counters
  3883. * Bit0 - tx_frame_usec
  3884. * Bit1 - rx_frame_usec
  3885. * Bit2 - rx_clear_usec
  3886. * Bit3 - my_rx_frame_usec
  3887. * bit4 - usec_cnt
  3888. * Bit5 - med_rx_idle_usec
  3889. * Bit6 - med_tx_idle_global_usec
  3890. * Bit7 - cca_obss_usec
  3891. *
  3892. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  3893. */
  3894. A_UINT32 valid_cca_counters_bitmap;
  3895. /* Indicates the stats collection interval
  3896. * Valid Values:
  3897. * 100 - For the 100ms interval CCA stats histogram
  3898. * 1000 - For 1sec interval CCA histogram
  3899. * 0xFFFFFFFF - For Cumulative CCA Stats
  3900. */
  3901. A_UINT32 collection_interval;
  3902. /**
  3903. * This will be followed by an array which contains the CCA stats
  3904. * collected in the last N intervals,
  3905. * if the indication is for last N intervals CCA stats.
  3906. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  3907. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  3908. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  3909. */
  3910. } htt_pdev_cca_stats_hist_v1_tlv;
  3911. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  3912. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  3913. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  3914. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  3915. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  3916. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  3917. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  3918. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  3919. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  3920. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  3921. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  3922. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  3923. do { \
  3924. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  3925. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  3926. } while (0)
  3927. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  3928. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  3929. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  3930. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  3931. do { \
  3932. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  3933. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  3934. } while (0)
  3935. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  3936. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  3937. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  3938. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  3939. do { \
  3940. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  3941. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  3942. } while (0)
  3943. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  3944. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  3945. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  3946. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  3947. do { \
  3948. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  3949. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  3950. } while (0)
  3951. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  3952. typedef struct {
  3953. htt_tlv_hdr_t tlv_hdr;
  3954. A_UINT32 vdev_id;
  3955. htt_mac_addr peer_mac;
  3956. A_UINT32 flow_id_flags;
  3957. A_UINT32 dialog_id; /* TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is not initiated by host */
  3958. A_UINT32 wake_dura_us;
  3959. A_UINT32 wake_intvl_us;
  3960. A_UINT32 sp_offset_us;
  3961. } htt_pdev_stats_twt_session_tlv;
  3962. typedef struct {
  3963. htt_tlv_hdr_t tlv_hdr;
  3964. A_UINT32 pdev_id;
  3965. A_UINT32 num_sessions;
  3966. htt_pdev_stats_twt_session_tlv twt_session[1];
  3967. } htt_pdev_stats_twt_sessions_tlv;
  3968. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  3969. * TLV_TAGS:
  3970. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  3971. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  3972. */
  3973. /* NOTE:
  3974. * This structure is for documentation, and cannot be safely used directly.
  3975. * Instead, use the constituent TLV structures to fill/parse.
  3976. */
  3977. typedef struct {
  3978. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  3979. } htt_pdev_twt_sessions_stats_t;
  3980. typedef enum {
  3981. /* Global link descriptor queued in REO */
  3982. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  3983. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  3984. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  3985. /*Number of queue descriptors of this aging group */
  3986. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  3987. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  3988. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  3989. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  3990. /* Total number of MSDUs buffered in AC */
  3991. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  3992. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  3993. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  3994. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  3995. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  3996. } htt_rx_reo_resource_sample_id_enum;
  3997. typedef struct {
  3998. htt_tlv_hdr_t tlv_hdr;
  3999. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  4000. /* htt_rx_reo_debug_sample_id_enum */
  4001. A_UINT32 sample_id;
  4002. /* Max value of all samples */
  4003. A_UINT32 total_max;
  4004. /* Average value of total samples */
  4005. A_UINT32 total_avg;
  4006. /* Num of samples including both zeros and non zeros ones*/
  4007. A_UINT32 total_sample;
  4008. /* Average value of all non zeros samples */
  4009. A_UINT32 non_zeros_avg;
  4010. /* Num of non zeros samples */
  4011. A_UINT32 non_zeros_sample;
  4012. /* Max value of last N non zero samples (N = last_non_zeros_sample) */
  4013. A_UINT32 last_non_zeros_max;
  4014. /* Min value of last N non zero samples (N = last_non_zeros_sample) */
  4015. A_UINT32 last_non_zeros_min;
  4016. /* Average value of last N non zero samples (N = last_non_zeros_sample) */
  4017. A_UINT32 last_non_zeros_avg;
  4018. /* Num of last non zero samples */
  4019. A_UINT32 last_non_zeros_sample;
  4020. } htt_rx_reo_resource_stats_tlv_v;
  4021. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  4022. * TLV_TAGS:
  4023. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  4024. */
  4025. /* NOTE:
  4026. * This structure is for documentation, and cannot be safely used directly.
  4027. * Instead, use the constituent TLV structures to fill/parse.
  4028. */
  4029. typedef struct {
  4030. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  4031. } htt_soc_reo_resource_stats_t;
  4032. /* == TX SOUNDING STATS == */
  4033. /* config_param0 */
  4034. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  4035. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  4036. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  4037. typedef enum {
  4038. /* Implicit beamforming stats */
  4039. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  4040. /* Single user short inter frame sequence steer stats */
  4041. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  4042. /* Single user random back off steer stats */
  4043. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  4044. /* Multi user short inter frame sequence steer stats */
  4045. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  4046. /* Multi user random back off steer stats */
  4047. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  4048. /* For backward compatability new modes cannot be added */
  4049. HTT_TXBF_MAX_NUM_OF_MODES = 5
  4050. } htt_txbf_sound_steer_modes;
  4051. typedef enum {
  4052. HTT_TX_AC_SOUNDING_MODE = 0,
  4053. HTT_TX_AX_SOUNDING_MODE = 1,
  4054. } htt_stats_sounding_tx_mode;
  4055. typedef struct {
  4056. htt_tlv_hdr_t tlv_hdr;
  4057. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  4058. /* Counts number of soundings for all steering modes in each bw */
  4059. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  4060. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  4061. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  4062. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  4063. /*
  4064. * The sounding array is a 2-D array stored as an 1-D array of
  4065. * A_UINT32. The stats for a particular user/bw combination is
  4066. * referenced with the following:
  4067. *
  4068. * sounding[(user* max_bw) + bw]
  4069. *
  4070. * ... where max_bw == 4 for 160mhz
  4071. */
  4072. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  4073. } htt_tx_sounding_stats_tlv;
  4074. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  4075. * TLV_TAGS:
  4076. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  4077. */
  4078. /* NOTE:
  4079. * This structure is for documentation, and cannot be safely used directly.
  4080. * Instead, use the constituent TLV structures to fill/parse.
  4081. */
  4082. typedef struct {
  4083. htt_tx_sounding_stats_tlv sounding_tlv;
  4084. } htt_tx_sounding_stats_t;
  4085. typedef struct {
  4086. htt_tlv_hdr_t tlv_hdr;
  4087. A_UINT32 num_obss_tx_ppdu_success;
  4088. A_UINT32 num_obss_tx_ppdu_failure;
  4089. /* num_sr_tx_transmissions:
  4090. * Counter of TX done by aborting other BSS RX with spatial reuse
  4091. * (for cases where rx RSSI from other BSS is below the packet-detection
  4092. * threshold for doing spatial reuse)
  4093. */
  4094. union {
  4095. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  4096. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  4097. };
  4098. union {
  4099. /*
  4100. * Count the number of times the RSSI from an other-BSS signal
  4101. * is below the spatial reuse power threshold, thus providing an
  4102. * opportunity for spatial reuse since OBSS interference will be
  4103. * inconsequential.
  4104. */
  4105. A_UINT32 num_spatial_reuse_opportunities;
  4106. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  4107. * This old name has been deprecated because it does not
  4108. * clearly and accurately reflect the information stored within
  4109. * this field.
  4110. * Use the new name (num_spatial_reuse_opportunities) instead of
  4111. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  4112. */
  4113. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  4114. };
  4115. /*
  4116. * Count of number of times OBSS frames were aborted and non-SRG
  4117. * opportunities were created. Non-SRG opportunities are created when
  4118. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  4119. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  4120. * allow non-SRG TX.
  4121. */
  4122. A_UINT32 num_non_srg_opportunities;
  4123. /*
  4124. * Count of number of times TX PPDU were transmitted using non-SRG
  4125. * opportunities created. Incoming OBSS frame RSSI is compared with per
  4126. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  4127. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  4128. * tranmission happens.
  4129. */
  4130. A_UINT32 num_non_srg_ppdu_tried;
  4131. /*
  4132. * Count of number of times non-SRG based TX transmissions were successful
  4133. */
  4134. A_UINT32 num_non_srg_ppdu_success;
  4135. /*
  4136. * Count of number of times OBSS frames were aborted and SRG opportunities
  4137. * were created. Srg opportunities are created when incoming OBSS RSSI
  4138. * is less than the global configured SRG RSSI threshold and SRC OBSS
  4139. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  4140. * registers allow SRG TX.
  4141. */
  4142. A_UINT32 num_srg_opportunities;
  4143. /*
  4144. * Count of number of times TX PPDU were transmitted using SRG
  4145. * opportunities created.
  4146. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  4147. * threshold configured in each PPDU.
  4148. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  4149. * then SRG tranmission happens.
  4150. */
  4151. A_UINT32 num_srg_ppdu_tried;
  4152. /*
  4153. * Count of number of times SRG based TX transmissions were successful
  4154. */
  4155. A_UINT32 num_srg_ppdu_success;
  4156. /*
  4157. * Count of number of times PSR opportunities were created by aborting
  4158. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  4159. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  4160. * based spatial reuse.
  4161. */
  4162. A_UINT32 num_psr_opportunities;
  4163. /*
  4164. * Count of number of times TX PPDU were transmitted using PSR
  4165. * opportunities created.
  4166. */
  4167. A_UINT32 num_psr_ppdu_tried;
  4168. /*
  4169. * Count of number of times PSR based TX transmissions were successful.
  4170. */
  4171. A_UINT32 num_psr_ppdu_success;
  4172. } htt_pdev_obss_pd_stats_tlv;
  4173. /* NOTE:
  4174. * This structure is for documentation, and cannot be safely used directly.
  4175. * Instead, use the constituent TLV structures to fill/parse.
  4176. */
  4177. typedef struct {
  4178. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  4179. } htt_pdev_obss_pd_stats_t;
  4180. typedef struct {
  4181. htt_tlv_hdr_t tlv_hdr;
  4182. A_UINT32 pdev_id;
  4183. A_UINT32 current_head_idx;
  4184. A_UINT32 current_tail_idx;
  4185. A_UINT32 num_htt_msgs_sent;
  4186. /*
  4187. * Time in milliseconds for which the ring has been in
  4188. * its current backpressure condition
  4189. */
  4190. A_UINT32 backpressure_time_ms;
  4191. /* backpressure_hist - histogram showing how many times different degrees
  4192. * of backpressure duration occurred:
  4193. * Index 0 indicates the number of times ring was
  4194. * continously in backpressure state for 100 - 200ms.
  4195. * Index 1 indicates the number of times ring was
  4196. * continously in backpressure state for 200 - 300ms.
  4197. * Index 2 indicates the number of times ring was
  4198. * continously in backpressure state for 300 - 400ms.
  4199. * Index 3 indicates the number of times ring was
  4200. * continously in backpressure state for 400 - 500ms.
  4201. * Index 4 indicates the number of times ring was
  4202. * continously in backpressure state beyond 500ms.
  4203. */
  4204. A_UINT32 backpressure_hist[5];
  4205. } htt_ring_backpressure_stats_tlv;
  4206. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  4207. * TLV_TAGS:
  4208. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  4209. */
  4210. /* NOTE:
  4211. * This structure is for documentation, and cannot be safely used directly.
  4212. * Instead, use the constituent TLV structures to fill/parse.
  4213. */
  4214. typedef struct {
  4215. htt_sring_cmn_tlv cmn_tlv;
  4216. struct {
  4217. htt_stats_string_tlv sring_str_tlv;
  4218. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  4219. } r[1]; /* variable-length array */
  4220. } htt_ring_backpressure_stats_t;
  4221. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  4222. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  4223. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  4224. typedef struct {
  4225. htt_tlv_hdr_t tlv_hdr;
  4226. /* print_header:
  4227. * This field suggests whether the host should print a header when
  4228. * displaying the TLV (because this is the first latency_prof_stats
  4229. * TLV within a series), or if only the TLV contents should be displayed
  4230. * without a header (because this is not the first TLV within the series).
  4231. */
  4232. A_UINT32 print_header;
  4233. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  4234. A_UINT32 cnt; /* number of data values included in the tot sum */
  4235. A_UINT32 min; /* time in us */
  4236. A_UINT32 max; /* time in us */
  4237. A_UINT32 last;
  4238. A_UINT32 tot; /* time in us */
  4239. A_UINT32 avg; /* time in us */
  4240. /* hist_intvl:
  4241. * Histogram interval, i.e. the latency range covered by each
  4242. * bin of the histogram, in microsecond units.
  4243. * hist[0] counts how many latencies were between 0 to hist_intvl
  4244. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  4245. * hist[2] counts how many latencies were more than 2*hist_intvl
  4246. */
  4247. A_UINT32 hist_intvl;
  4248. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  4249. A_UINT32 page_fault_max; /* max page faults in any 1 sampling window */
  4250. A_UINT32 page_fault_total; /* summed over all sampling windows */
  4251. /* ignored_latency_count:
  4252. * ignore some of profile latency to avoid avg skewing
  4253. */
  4254. A_UINT32 ignored_latency_count;
  4255. /* interrupts_max: max interrupts within any single sampling window */
  4256. A_UINT32 interrupts_max;
  4257. /* interrupts_hist: histogram of interrupt rate
  4258. * bin0 contains the number of sampling windows that had 0 interrupts,
  4259. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  4260. * bin2 contains the number of sampling windows that had > 4 interrupts
  4261. */
  4262. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  4263. } htt_latency_prof_stats_tlv;
  4264. typedef struct {
  4265. htt_tlv_hdr_t tlv_hdr;
  4266. /* duration:
  4267. * Time period over which counts were gathered, units = microseconds.
  4268. */
  4269. A_UINT32 duration;
  4270. A_UINT32 tx_msdu_cnt;
  4271. A_UINT32 tx_mpdu_cnt;
  4272. A_UINT32 tx_ppdu_cnt;
  4273. A_UINT32 rx_msdu_cnt;
  4274. A_UINT32 rx_mpdu_cnt;
  4275. } htt_latency_prof_ctx_tlv;
  4276. typedef struct {
  4277. htt_tlv_hdr_t tlv_hdr;
  4278. A_UINT32 prof_enable_cnt; /* count of enabled profiles */
  4279. } htt_latency_prof_cnt_tlv;
  4280. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  4281. * TLV_TAGS:
  4282. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  4283. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  4284. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  4285. */
  4286. /* NOTE:
  4287. * This structure is for documentation, and cannot be safely used directly.
  4288. * Instead, use the constituent TLV structures to fill/parse.
  4289. */
  4290. typedef struct {
  4291. htt_latency_prof_stats_tlv latency_prof_stat;
  4292. htt_latency_prof_ctx_tlv latency_ctx_stat;
  4293. htt_latency_prof_cnt_tlv latency_cnt_stat;
  4294. } htt_soc_latency_stats_t;
  4295. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  4296. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  4297. #define HTT_RX_SQUARE_INDEX 6
  4298. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  4299. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  4300. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  4301. * TLV_TAGS:
  4302. * - HTT_STATS_RX_FSE_STATS_TAG
  4303. */
  4304. typedef struct {
  4305. htt_tlv_hdr_t tlv_hdr;
  4306. /*
  4307. * Number of times host requested for fse enable/disable
  4308. */
  4309. A_UINT32 fse_enable_cnt;
  4310. A_UINT32 fse_disable_cnt;
  4311. /*
  4312. * Number of times host requested for fse cache invalidation
  4313. * individual entries or full cache
  4314. */
  4315. A_UINT32 fse_cache_invalidate_entry_cnt;
  4316. A_UINT32 fse_full_cache_invalidate_cnt;
  4317. /*
  4318. * Cache hits count will increase if there is a matching flow in the cache
  4319. * There is no register for cache miss but the number of cache misses can
  4320. * be calculated as
  4321. * cache miss = (num_searches - cache_hits)
  4322. * Thus, there is no need to have a separate variable for cache misses.
  4323. * Num searches is flow search times done in the cache.
  4324. */
  4325. A_UINT32 fse_num_cache_hits_cnt;
  4326. A_UINT32 fse_num_searches_cnt;
  4327. /**
  4328. * Cache Occupancy holds 2 types of values: Peak and Current.
  4329. * 10 bins are used to keep track of peak occupancy.
  4330. * 8 of these bins represent ranges of values, while the first and last
  4331. * bins represent the extreme cases of the cache being completely empty
  4332. * or completely full.
  4333. * For the non-extreme bins, the number of cache occupancy values per
  4334. * bin is the maximum cache occupancy (128), divided by the number of
  4335. * non-extreme bins (8), so 128/8 = 16 values per bin.
  4336. * The range of values for each histogram bins is specified below:
  4337. * Bin0 = Counter increments when cache occupancy is empty
  4338. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  4339. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  4340. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  4341. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  4342. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  4343. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  4344. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  4345. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  4346. * Bin9 = Counter increments when cache occupancy is equal to 128
  4347. * The above histogram bin definitions apply to both the peak-occupancy
  4348. * histogram and the current-occupancy histogram.
  4349. *
  4350. * @fse_cache_occupancy_peak_cnt:
  4351. * Array records periodically PEAK cache occupancy values.
  4352. * Peak Occupancy will increment only if it is greater than current
  4353. * occupancy value.
  4354. *
  4355. * @fse_cache_occupancy_curr_cnt:
  4356. * Array records periodically current cache occupancy value.
  4357. * Current Cache occupancy always holds instant snapshot of
  4358. * current number of cache entries.
  4359. **/
  4360. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  4361. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  4362. /*
  4363. * Square stat is sum of squares of cache occupancy to better understand
  4364. * any variation/deviation within each cache set, over a given time-window.
  4365. *
  4366. * Square stat is calculated this way:
  4367. * Square = SUM(Squares of all Occupancy in a Set) / 8
  4368. * The cache has 16-way set associativity, so the occupancy of a
  4369. * set can vary from 0 to 16. There are 8 sets within the cache.
  4370. * Therefore, the minimum possible square value is 0, and the maximum
  4371. * possible square value is (8*16^2) / 8 = 256.
  4372. *
  4373. * 6 bins are used to keep track of square stats:
  4374. * Bin0 = increments when square of current cache occupancy is zero
  4375. * Bin1 = increments when square of current cache occupancy is within
  4376. * [1 to 50]
  4377. * Bin2 = increments when square of current cache occupancy is within
  4378. * [51 to 100]
  4379. * Bin3 = increments when square of current cache occupancy is within
  4380. * [101 to 200]
  4381. * Bin4 = increments when square of current cache occupancy is within
  4382. * [201 to 255]
  4383. * Bin5 = increments when square of current cache occupancy is 256
  4384. */
  4385. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  4386. /**
  4387. * Search stats has 2 types of values: Peak Pending and Number of
  4388. * Search Pending.
  4389. * GSE command ring for FSE can hold maximum of 5 Pending searches
  4390. * at any given time.
  4391. *
  4392. * 4 bins are used to keep track of search stats:
  4393. * Bin0 = Counter increments when there are NO pending searches
  4394. * (For peak, it will be number of pending searches greater
  4395. * than GSE command ring FIFO outstanding requests.
  4396. * For Search Pending, it will be number of pending search
  4397. * inside GSE command ring FIFO.)
  4398. * Bin1 = Counter increments when number of pending searches are within
  4399. * [1 to 2]
  4400. * Bin2 = Counter increments when number of pending searches are within
  4401. * [3 to 4]
  4402. * Bin3 = Counter increments when number of pending searches are
  4403. * greater/equal to [ >= 5]
  4404. */
  4405. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  4406. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  4407. } htt_rx_fse_stats_tlv;
  4408. /* NOTE:
  4409. * This structure is for documentation, and cannot be safely used directly.
  4410. * Instead, use the constituent TLV structures to fill/parse.
  4411. */
  4412. typedef struct {
  4413. htt_rx_fse_stats_tlv rx_fse_stats;
  4414. } htt_rx_fse_stats_t;
  4415. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  4416. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  4417. typedef struct {
  4418. htt_tlv_hdr_t tlv_hdr;
  4419. /* Counters to track TxBF and OL separately */
  4420. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  4421. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  4422. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  4423. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4424. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4425. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4426. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  4427. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  4428. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  4429. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4430. } htt_tx_pdev_txbf_rate_stats_tlv;
  4431. /* NOTE:
  4432. * This structure is for documentation, and cannot be safely used directly.
  4433. * Instead, use the constituent TLV structures to fill/parse.
  4434. */
  4435. typedef struct {
  4436. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  4437. } htt_pdev_txbf_rate_stats_t;
  4438. typedef enum {
  4439. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  4440. HTT_ULTRIG_PSPOLL_TRIGGER,
  4441. HTT_ULTRIG_UAPSD_TRIGGER,
  4442. HTT_ULTRIG_11AX_TRIGGER,
  4443. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  4444. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  4445. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  4446. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  4447. typedef enum {
  4448. HTT_11AX_TRIGGER_BASIC_E = 0,
  4449. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  4450. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  4451. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  4452. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  4453. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  4454. HTT_11AX_TRIGGER_BQRP_E = 6,
  4455. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  4456. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  4457. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  4458. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  4459. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  4460. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  4461. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  4462. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  4463. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  4464. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  4465. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  4466. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  4467. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  4468. /* Actual resp type sent by STA for trigger
  4469. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  4470. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  4471. /* Counter for MCS 0-13 */
  4472. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  4473. /* Counters BW 20,40,80,160,320 */
  4474. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  4475. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  4476. * TLV_TAGS:
  4477. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  4478. */
  4479. typedef struct {
  4480. htt_tlv_hdr_t tlv_hdr;
  4481. A_UINT32 pdev_id;
  4482. /* Trigger Type reported by HWSCH on RX reception
  4483. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE */
  4484. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  4485. /* 11AX Trigger Type on RX reception
  4486. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE */
  4487. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  4488. /* Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  4489. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  4490. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  4491. /* Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  4492. * Super set of num_data_ppdu_responded_per_hwq, num_null_delimiters_responded_per_hwq */
  4493. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  4494. /* Time interval between current time ms and last successful trigger RX
  4495. * 0xFFFFFFFF denotes no trig received / timestamp roll back */
  4496. A_UINT32 last_trig_rx_time_delta_ms;
  4497. /* Rate Statistics for UL OFDMA
  4498. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ */
  4499. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  4500. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4501. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  4502. A_UINT32 ul_ofdma_tx_ldpc;
  4503. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  4504. /* Trig based PPDU TX/ RBO based PPDU TX Count */
  4505. A_UINT32 trig_based_ppdu_tx;
  4506. A_UINT32 rbo_based_ppdu_tx;
  4507. /* Switch MU EDCA to SU EDCA Count */
  4508. A_UINT32 mu_edca_to_su_edca_switch_count;
  4509. /* Num MU EDCA applied Count */
  4510. A_UINT32 num_mu_edca_param_apply_count;
  4511. /* Current MU EDCA Parameters for WMM ACs
  4512. * Mode - 0 - SU EDCA, 1- MU EDCA */
  4513. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  4514. /* Contention Window minimum. Range: 1 - 10 */
  4515. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  4516. /* Contention Window maximum. Range: 1 - 10 */
  4517. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  4518. /* AIFS value - 0 -255 */
  4519. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  4520. } htt_sta_ul_ofdma_stats_tlv;
  4521. /* NOTE:
  4522. * This structure is for documentation, and cannot be safely used directly.
  4523. * Instead, use the constituent TLV structures to fill/parse.
  4524. */
  4525. typedef struct {
  4526. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  4527. } htt_sta_11ax_ul_stats_t;
  4528. typedef struct {
  4529. htt_tlv_hdr_t tlv_hdr;
  4530. /* No of Fine Timing Measurement frames transmitted successfully */
  4531. A_UINT32 tx_ftm_suc;
  4532. /* No of Fine Timing Measurement frames transmitted successfully after retry */
  4533. A_UINT32 tx_ftm_suc_retry;
  4534. /* No of Fine Timing Measurement frames not transmitted successfully */
  4535. A_UINT32 tx_ftm_fail;
  4536. /* No of Fine Timing Measurement Request frames received, including initial, non-initial, and duplicates */
  4537. A_UINT32 rx_ftmr_cnt;
  4538. /* No of duplicate Fine Timing Measurement Request frames received, including both initial and non-initial */
  4539. A_UINT32 rx_ftmr_dup_cnt;
  4540. /* No of initial Fine Timing Measurement Request frames received */
  4541. A_UINT32 rx_iftmr_cnt;
  4542. /* No of duplicate initial Fine Timing Measurement Request frames received */
  4543. A_UINT32 rx_iftmr_dup_cnt;
  4544. } htt_vdev_rtt_resp_stats_tlv;
  4545. typedef struct {
  4546. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  4547. } htt_vdev_rtt_resp_stats_t;
  4548. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  4549. * TLV_TAGS:
  4550. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  4551. */
  4552. /* NOTE:
  4553. * This structure is for documentation, and cannot be safely used directly.
  4554. * Instead, use the constituent TLV structures to fill/parse.
  4555. */
  4556. typedef struct {
  4557. htt_tlv_hdr_t tlv_hdr;
  4558. /* No of pktlog payloads that were dropped in htt_ppdu_stats path */
  4559. A_UINT32 pktlog_lite_drop_cnt;
  4560. /* No of pktlog payloads that were dropped in TQM path */
  4561. A_UINT32 pktlog_tqm_drop_cnt;
  4562. /* No of pktlog ppdu stats payloads that were dropped */
  4563. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  4564. /* No of pktlog ppdu ctrl payloads that were dropped */
  4565. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  4566. /* No of pktlog sw events payloads that were dropped */
  4567. A_UINT32 pktlog_sw_events_drop_cnt;
  4568. } htt_pktlog_and_htt_ring_stats_tlv;
  4569. #define HTT_DLPAGER_STATS_MAX_HIST 10
  4570. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  4571. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  4572. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  4573. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  4574. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  4575. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  4576. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  4577. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  4578. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  4579. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  4580. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  4581. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  4582. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  4583. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  4584. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  4585. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  4586. do { \
  4587. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  4588. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  4589. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  4590. } while (0)
  4591. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  4592. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  4593. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  4594. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  4595. do { \
  4596. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  4597. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  4598. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  4599. } while (0)
  4600. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  4601. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  4602. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  4603. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  4604. do { \
  4605. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  4606. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  4607. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  4608. } while (0)
  4609. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  4610. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  4611. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  4612. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  4613. do { \
  4614. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  4615. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  4616. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  4617. } while (0)
  4618. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  4619. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  4620. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  4621. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  4622. do { \
  4623. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  4624. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  4625. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  4626. } while (0)
  4627. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  4628. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  4629. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  4630. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  4631. do { \
  4632. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  4633. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  4634. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  4635. } while (0)
  4636. enum {
  4637. HTT_STATS_PAGE_LOCKED = 0,
  4638. HTT_STATS_PAGE_UNLOCKED = 1,
  4639. HTT_STATS_NUM_PAGE_LOCK_STATES
  4640. };
  4641. /* dlPagerStats structure
  4642. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  4643. typedef struct{
  4644. /* msg_dword_1 bitfields:
  4645. * async_lock : 8,
  4646. * sync_lock : 8,
  4647. * reserved : 16;
  4648. */
  4649. A_UINT32 msg_dword_1;
  4650. /* mst_dword_2 bitfields:
  4651. * total_locked_pages : 16,
  4652. * total_free_pages : 16;
  4653. */
  4654. A_UINT32 msg_dword_2;
  4655. /* msg_dword_3 bitfields:
  4656. * last_locked_page_idx : 16,
  4657. * last_unlocked_page_idx : 16;
  4658. */
  4659. A_UINT32 msg_dword_3;
  4660. struct {
  4661. A_UINT32 page_num;
  4662. A_UINT32 num_of_pages;
  4663. /* timestamp is in microsecond units, from SoC timer clock */
  4664. A_UINT32 timestamp_lsbs;
  4665. A_UINT32 timestamp_msbs;
  4666. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  4667. } htt_dl_pager_stats_tlv;
  4668. /* NOTE:
  4669. * This structure is for documentation, and cannot be safely used directly.
  4670. * Instead, use the constituent TLV structures to fill/parse.
  4671. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  4672. * TLV_TAGS:
  4673. * - HTT_STATS_DLPAGER_STATS_TAG
  4674. */
  4675. typedef struct {
  4676. htt_tlv_hdr_t tlv_hdr;
  4677. htt_dl_pager_stats_tlv dl_pager_stats;
  4678. } htt_dlpager_stats_t;
  4679. /*======= PHY STATS ====================*/
  4680. /*
  4681. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  4682. * TLV_TAGS:
  4683. * - HTT_STATS_PHY_COUNTERS_TAG
  4684. * - HTT_STATS_PHY_STATS_TAG
  4685. */
  4686. #define HTT_MAX_RX_PKT_CNT 8
  4687. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  4688. #define HTT_MAX_PER_BLK_ERR_CNT 20
  4689. #define HTT_MAX_RX_OTA_ERR_CNT 14
  4690. typedef struct {
  4691. htt_tlv_hdr_t tlv_hdr;
  4692. /* number of RXTD OFDMA OTA error counts except power surge and drop */
  4693. A_UINT32 rx_ofdma_timing_err_cnt;
  4694. /* rx_cck_fail_cnt:
  4695. * number of cck error counts due to rx reception failure because of
  4696. * timing error in cck
  4697. */
  4698. A_UINT32 rx_cck_fail_cnt;
  4699. /* number of times tx abort initiated by mac */
  4700. A_UINT32 mactx_abort_cnt;
  4701. /* number of times rx abort initiated by mac */
  4702. A_UINT32 macrx_abort_cnt;
  4703. /* number of times tx abort initiated by phy */
  4704. A_UINT32 phytx_abort_cnt;
  4705. /* number of times rx abort initiated by phy */
  4706. A_UINT32 phyrx_abort_cnt;
  4707. /* number of rx defered count initiated by phy */
  4708. A_UINT32 phyrx_defer_abort_cnt;
  4709. /* number of sizing events generated at LSTF */
  4710. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  4711. /* number of sizing events generated at non-legacy LTF */
  4712. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  4713. /* rx_pkt_cnt -
  4714. * Received EOP (end-of-packet) count per packet type;
  4715. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  4716. * [6-7]=RSVD
  4717. */
  4718. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  4719. /* rx_pkt_crc_pass_cnt -
  4720. * Received EOP (end-of-packet) count per packet type;
  4721. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  4722. * [6-7]=RSVD
  4723. */
  4724. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  4725. /* per_blk_err_cnt -
  4726. * Error count per error source;
  4727. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  4728. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  4729. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  4730. * [13-19]=RSVD
  4731. */
  4732. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  4733. /* rx_ota_err_cnt -
  4734. * RXTD OTA (over-the-air) error count per error reason;
  4735. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  4736. * [3] = cck fail; [4] = power surge; [5] = power drop;
  4737. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  4738. * [8] = coarse timing timeout error
  4739. * [9-13]=RSVD
  4740. */
  4741. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  4742. } htt_phy_counters_tlv;
  4743. typedef struct {
  4744. htt_tlv_hdr_t tlv_hdr;
  4745. /* per chain hw noise floor values in dBm */
  4746. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  4747. /* number of false radars detected */
  4748. A_UINT32 false_radar_cnt;
  4749. /* number of channel switches happened due to radar detection */
  4750. A_UINT32 radar_cs_cnt;
  4751. /* ani_level -
  4752. * ANI level (noise interference) corresponds to the channel
  4753. * the desense levels range from -5 to 15 in dB units,
  4754. * higher values indicating more noise interference.
  4755. */
  4756. A_INT32 ani_level;
  4757. /* running time in minutes since FW boot */
  4758. A_UINT32 fw_run_time;
  4759. } htt_phy_stats_tlv;
  4760. /* NOTE:
  4761. * This structure is for documentation, and cannot be safely used directly.
  4762. * Instead, use the constituent TLV structures to fill/parse.
  4763. */
  4764. typedef struct {
  4765. htt_phy_counters_tlv phy_counters;
  4766. htt_phy_stats_tlv phy_stats;
  4767. } htt_phy_counters_and_phy_stats_t;
  4768. #endif /* __HTT_STATS_H__ */