hal_8074v2.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596
  1. /*
  2. * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  25. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  26. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  27. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  29. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  30. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  31. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  32. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  33. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  34. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  35. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  36. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  37. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  38. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  39. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  40. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  41. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  42. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  43. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  48. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  49. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  50. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  51. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  52. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  53. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  54. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  55. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  56. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  57. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  58. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  59. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  60. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  61. STATUS_HEADER_REO_STATUS_NUMBER
  62. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  63. STATUS_HEADER_TIMESTAMP
  64. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  65. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  66. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  67. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  68. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  69. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  70. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  71. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  72. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  73. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  74. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  75. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  76. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  77. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  78. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  79. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  80. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  81. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  82. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  83. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  85. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  87. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  89. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  90. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  91. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  92. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  93. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  94. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  95. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  96. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  97. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  98. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  99. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  100. #include "hal_8074v2_tx.h"
  101. #include "hal_8074v2_rx.h"
  102. #include <hal_generic_api.h>
  103. #include <hal_wbm.h>
  104. struct hal_hw_txrx_ops qca8074v2_hal_hw_txrx_ops = {
  105. /* init and setup */
  106. hal_srng_dst_hw_init_generic,
  107. hal_srng_src_hw_init_generic,
  108. hal_reo_setup_generic,
  109. hal_setup_link_idle_list_generic,
  110. /* tx */
  111. hal_tx_desc_set_dscp_tid_table_id_8074v2,
  112. hal_tx_set_dscp_tid_map_8074v2,
  113. hal_tx_update_dscp_tid_8074v2,
  114. hal_tx_desc_set_lmac_id_8074v2,
  115. hal_tx_desc_set_buf_addr_generic,
  116. hal_tx_comp_get_status_generic,
  117. hal_tx_desc_set_search_type_generic,
  118. hal_tx_desc_set_search_index_generic,
  119. /* rx */
  120. hal_rx_msdu_start_nss_get_8074v2,
  121. hal_rx_mon_hw_desc_get_mpdu_status_8074v2,
  122. hal_rx_get_tlv_8074v2,
  123. hal_rx_proc_phyrx_other_receive_info_tlv_8074v2,
  124. hal_rx_dump_msdu_start_tlv_8074v2,
  125. hal_rx_dump_msdu_end_tlv_8074v2,
  126. hal_get_link_desc_size_8074v2,
  127. hal_rx_mpdu_start_tid_get_8074v2,
  128. hal_rx_msdu_start_reception_type_get_8074v2,
  129. hal_rx_msdu_end_da_idx_get_8074v2,
  130. hal_rx_msdu_desc_info_get_ptr_generic,
  131. hal_rx_link_desc_msdu0_ptr_generic,
  132. hal_reo_status_get_header_generic,
  133. hal_rx_status_get_tlv_info_generic,
  134. };
  135. struct hal_hw_srng_config hw_srng_table_8074v2[] = {
  136. /* TODO: max_rings can populated by querying HW capabilities */
  137. { /* REO_DST */
  138. .start_ring_id = HAL_SRNG_REO2SW1,
  139. .max_rings = 4,
  140. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  141. .lmac_ring = FALSE,
  142. .ring_dir = HAL_SRNG_DST_RING,
  143. .reg_start = {
  144. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  145. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  146. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  147. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  148. },
  149. .reg_size = {
  150. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  151. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  152. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  153. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  154. },
  155. .max_size =
  156. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  157. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  158. },
  159. { /* REO_EXCEPTION */
  160. /* Designating REO2TCL ring as exception ring. This ring is
  161. * similar to other REO2SW rings though it is named as REO2TCL.
  162. * Any of theREO2SW rings can be used as exception ring.
  163. */
  164. .start_ring_id = HAL_SRNG_REO2TCL,
  165. .max_rings = 1,
  166. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  167. .lmac_ring = FALSE,
  168. .ring_dir = HAL_SRNG_DST_RING,
  169. .reg_start = {
  170. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  171. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  172. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  173. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  174. },
  175. /* Single ring - provide ring size if multiple rings of this
  176. * type are supported
  177. */
  178. .reg_size = {},
  179. .max_size =
  180. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  181. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  182. },
  183. { /* REO_REINJECT */
  184. .start_ring_id = HAL_SRNG_SW2REO,
  185. .max_rings = 1,
  186. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  187. .lmac_ring = FALSE,
  188. .ring_dir = HAL_SRNG_SRC_RING,
  189. .reg_start = {
  190. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  191. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  192. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  193. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  194. },
  195. /* Single ring - provide ring size if multiple rings of this
  196. * type are supported
  197. */
  198. .reg_size = {},
  199. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  200. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  201. },
  202. { /* REO_CMD */
  203. .start_ring_id = HAL_SRNG_REO_CMD,
  204. .max_rings = 1,
  205. .entry_size = (sizeof(struct tlv_32_hdr) +
  206. sizeof(struct reo_get_queue_stats)) >> 2,
  207. .lmac_ring = FALSE,
  208. .ring_dir = HAL_SRNG_SRC_RING,
  209. .reg_start = {
  210. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  211. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  212. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  213. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  214. },
  215. /* Single ring - provide ring size if multiple rings of this
  216. * type are supported
  217. */
  218. .reg_size = {},
  219. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  220. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  221. },
  222. { /* REO_STATUS */
  223. .start_ring_id = HAL_SRNG_REO_STATUS,
  224. .max_rings = 1,
  225. .entry_size = (sizeof(struct tlv_32_hdr) +
  226. sizeof(struct reo_get_queue_stats_status)) >> 2,
  227. .lmac_ring = FALSE,
  228. .ring_dir = HAL_SRNG_DST_RING,
  229. .reg_start = {
  230. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  231. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  232. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  233. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  234. },
  235. /* Single ring - provide ring size if multiple rings of this
  236. * type are supported
  237. */
  238. .reg_size = {},
  239. .max_size =
  240. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  241. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  242. },
  243. { /* TCL_DATA */
  244. .start_ring_id = HAL_SRNG_SW2TCL1,
  245. .max_rings = 3,
  246. .entry_size = (sizeof(struct tlv_32_hdr) +
  247. sizeof(struct tcl_data_cmd)) >> 2,
  248. .lmac_ring = FALSE,
  249. .ring_dir = HAL_SRNG_SRC_RING,
  250. .reg_start = {
  251. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  252. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  253. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  254. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  255. },
  256. .reg_size = {
  257. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  258. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  259. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  260. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  261. },
  262. .max_size =
  263. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  264. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  265. },
  266. { /* TCL_CMD */
  267. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  268. .max_rings = 1,
  269. .entry_size = (sizeof(struct tlv_32_hdr) +
  270. sizeof(struct tcl_gse_cmd)) >> 2,
  271. .lmac_ring = FALSE,
  272. .ring_dir = HAL_SRNG_SRC_RING,
  273. .reg_start = {
  274. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_LSB_ADDR(
  275. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  276. HWIO_TCL_R2_SW2TCL_CMD_RING_HP_ADDR(
  277. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  278. },
  279. /* Single ring - provide ring size if multiple rings of this
  280. * type are supported
  281. */
  282. .reg_size = {},
  283. .max_size =
  284. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  285. HWIO_TCL_R0_SW2TCL_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  286. },
  287. { /* TCL_STATUS */
  288. .start_ring_id = HAL_SRNG_TCL_STATUS,
  289. .max_rings = 1,
  290. .entry_size = (sizeof(struct tlv_32_hdr) +
  291. sizeof(struct tcl_status_ring)) >> 2,
  292. .lmac_ring = FALSE,
  293. .ring_dir = HAL_SRNG_DST_RING,
  294. .reg_start = {
  295. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  296. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  297. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  298. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  299. },
  300. /* Single ring - provide ring size if multiple rings of this
  301. * type are supported
  302. */
  303. .reg_size = {},
  304. .max_size =
  305. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  306. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  307. },
  308. { /* CE_SRC */
  309. .start_ring_id = HAL_SRNG_CE_0_SRC,
  310. .max_rings = 12,
  311. .entry_size = sizeof(struct ce_src_desc) >> 2,
  312. .lmac_ring = FALSE,
  313. .ring_dir = HAL_SRNG_SRC_RING,
  314. .reg_start = {
  315. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  316. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  317. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  318. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  319. },
  320. .reg_size = {
  321. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  322. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  323. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  324. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  325. },
  326. .max_size =
  327. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  328. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  329. },
  330. { /* CE_DST */
  331. .start_ring_id = HAL_SRNG_CE_0_DST,
  332. .max_rings = 12,
  333. .entry_size = 8 >> 2,
  334. /*TODO: entry_size above should actually be
  335. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  336. * of struct ce_dst_desc in HW header files
  337. */
  338. .lmac_ring = FALSE,
  339. .ring_dir = HAL_SRNG_SRC_RING,
  340. .reg_start = {
  341. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  342. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  343. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  344. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  345. },
  346. .reg_size = {
  347. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  348. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  349. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  350. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  351. },
  352. .max_size =
  353. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  354. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  355. },
  356. { /* CE_DST_STATUS */
  357. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  358. .max_rings = 12,
  359. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  360. .lmac_ring = FALSE,
  361. .ring_dir = HAL_SRNG_DST_RING,
  362. .reg_start = {
  363. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  364. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  365. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  366. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  367. },
  368. /* TODO: check destination status ring registers */
  369. .reg_size = {
  370. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  371. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  372. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  373. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  374. },
  375. .max_size =
  376. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  377. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  378. },
  379. { /* WBM_IDLE_LINK */
  380. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  381. .max_rings = 1,
  382. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  383. .lmac_ring = FALSE,
  384. .ring_dir = HAL_SRNG_SRC_RING,
  385. .reg_start = {
  386. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  387. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  388. },
  389. /* Single ring - provide ring size if multiple rings of this
  390. * type are supported
  391. */
  392. .reg_size = {},
  393. .max_size =
  394. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  395. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  396. },
  397. { /* SW2WBM_RELEASE */
  398. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  399. .max_rings = 1,
  400. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  401. .lmac_ring = FALSE,
  402. .ring_dir = HAL_SRNG_SRC_RING,
  403. .reg_start = {
  404. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  405. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  406. },
  407. /* Single ring - provide ring size if multiple rings of this
  408. * type are supported
  409. */
  410. .reg_size = {},
  411. .max_size =
  412. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  413. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  414. },
  415. { /* WBM2SW_RELEASE */
  416. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  417. .max_rings = 4,
  418. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  419. .lmac_ring = FALSE,
  420. .ring_dir = HAL_SRNG_DST_RING,
  421. .reg_start = {
  422. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  423. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  424. },
  425. .reg_size = {
  426. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  427. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  428. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  429. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  430. },
  431. .max_size =
  432. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  433. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  434. },
  435. { /* RXDMA_BUF */
  436. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  437. #ifdef IPA_OFFLOAD
  438. .max_rings = 3,
  439. #else
  440. .max_rings = 2,
  441. #endif
  442. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  443. .lmac_ring = TRUE,
  444. .ring_dir = HAL_SRNG_SRC_RING,
  445. /* reg_start is not set because LMAC rings are not accessed
  446. * from host
  447. */
  448. .reg_start = {},
  449. .reg_size = {},
  450. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  451. },
  452. { /* RXDMA_DST */
  453. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  454. .max_rings = 1,
  455. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  456. .lmac_ring = TRUE,
  457. .ring_dir = HAL_SRNG_DST_RING,
  458. /* reg_start is not set because LMAC rings are not accessed
  459. * from host
  460. */
  461. .reg_start = {},
  462. .reg_size = {},
  463. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  464. },
  465. { /* RXDMA_MONITOR_BUF */
  466. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  467. .max_rings = 1,
  468. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  469. .lmac_ring = TRUE,
  470. .ring_dir = HAL_SRNG_SRC_RING,
  471. /* reg_start is not set because LMAC rings are not accessed
  472. * from host
  473. */
  474. .reg_start = {},
  475. .reg_size = {},
  476. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  477. },
  478. { /* RXDMA_MONITOR_STATUS */
  479. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  480. .max_rings = 1,
  481. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  482. .lmac_ring = TRUE,
  483. .ring_dir = HAL_SRNG_SRC_RING,
  484. /* reg_start is not set because LMAC rings are not accessed
  485. * from host
  486. */
  487. .reg_start = {},
  488. .reg_size = {},
  489. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  490. },
  491. { /* RXDMA_MONITOR_DST */
  492. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  493. .max_rings = 1,
  494. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  495. .lmac_ring = TRUE,
  496. .ring_dir = HAL_SRNG_DST_RING,
  497. /* reg_start is not set because LMAC rings are not accessed
  498. * from host
  499. */
  500. .reg_start = {},
  501. .reg_size = {},
  502. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  503. },
  504. { /* RXDMA_MONITOR_DESC */
  505. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  506. .max_rings = 1,
  507. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  508. .lmac_ring = TRUE,
  509. .ring_dir = HAL_SRNG_SRC_RING,
  510. /* reg_start is not set because LMAC rings are not accessed
  511. * from host
  512. */
  513. .reg_start = {},
  514. .reg_size = {},
  515. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  516. },
  517. { /* DIR_BUF_RX_DMA_SRC */
  518. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  519. .max_rings = 1,
  520. .entry_size = 2,
  521. .lmac_ring = TRUE,
  522. .ring_dir = HAL_SRNG_SRC_RING,
  523. /* reg_start is not set because LMAC rings are not accessed
  524. * from host
  525. */
  526. .reg_start = {},
  527. .reg_size = {},
  528. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  529. },
  530. #ifdef WLAN_FEATURE_CIF_CFR
  531. { /* WIFI_POS_SRC */
  532. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  533. .max_rings = 1,
  534. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  535. .lmac_ring = TRUE,
  536. .ring_dir = HAL_SRNG_SRC_RING,
  537. /* reg_start is not set because LMAC rings are not accessed
  538. * from host
  539. */
  540. .reg_start = {},
  541. .reg_size = {},
  542. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  543. },
  544. #endif
  545. };
  546. int32_t hal_hw_reg_offset_qca8074v2[] = {
  547. /* dst */
  548. REG_OFFSET(DST, HP),
  549. REG_OFFSET(DST, TP),
  550. REG_OFFSET(DST, ID),
  551. REG_OFFSET(DST, MISC),
  552. REG_OFFSET(DST, HP_ADDR_LSB),
  553. REG_OFFSET(DST, HP_ADDR_MSB),
  554. REG_OFFSET(DST, MSI1_BASE_LSB),
  555. REG_OFFSET(DST, MSI1_BASE_MSB),
  556. REG_OFFSET(DST, MSI1_DATA),
  557. REG_OFFSET(DST, BASE_LSB),
  558. REG_OFFSET(DST, BASE_MSB),
  559. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  560. /* src */
  561. REG_OFFSET(SRC, HP),
  562. REG_OFFSET(SRC, TP),
  563. REG_OFFSET(SRC, ID),
  564. REG_OFFSET(SRC, MISC),
  565. REG_OFFSET(SRC, TP_ADDR_LSB),
  566. REG_OFFSET(SRC, TP_ADDR_MSB),
  567. REG_OFFSET(SRC, MSI1_BASE_LSB),
  568. REG_OFFSET(SRC, MSI1_BASE_MSB),
  569. REG_OFFSET(SRC, MSI1_DATA),
  570. REG_OFFSET(SRC, BASE_LSB),
  571. REG_OFFSET(SRC, BASE_MSB),
  572. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  573. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  574. };
  575. /**
  576. * hal_qca8074v2_attach() - Attach 8074v2 target specific hal_soc ops,
  577. * offset and srng table
  578. */
  579. void hal_qca8074v2_attach(struct hal_soc *hal_soc)
  580. {
  581. hal_soc->hw_srng_table = hw_srng_table_8074v2;
  582. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca8074v2;
  583. hal_soc->ops = &qca8074v2_hal_hw_txrx_ops;
  584. }