dp_pll_5nm.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. /*
  6. * Display Port PLL driver block diagram for branch clocks
  7. *
  8. * +------------------------+ +------------------------+
  9. * | dp_phy_pll_link_clk | | dp_phy_pll_vco_div_clk |
  10. * +------------------------+ +------------------------+
  11. * | |
  12. * | |
  13. * V V
  14. * dp_link_clk dp_pixel_clk
  15. *
  16. *
  17. */
  18. #include <dt-bindings/clock/mdss-5nm-pll-clk.h>
  19. #include <linux/clk.h>
  20. #include <linux/delay.h>
  21. #include <linux/err.h>
  22. #include <linux/iopoll.h>
  23. #include <linux/kernel.h>
  24. #include <linux/regmap.h>
  25. #include "clk-regmap-mux.h"
  26. #include "dp_hpd.h"
  27. #include "dp_debug.h"
  28. #include "dp_pll.h"
  29. #define DP_PHY_CFG 0x0010
  30. #define DP_PHY_CFG_1 0x0014
  31. #define DP_PHY_PD_CTL 0x0018
  32. #define DP_PHY_MODE 0x001C
  33. #define DP_PHY_AUX_CFG1 0x0024
  34. #define DP_PHY_AUX_CFG2 0x0028
  35. #define DP_PHY_VCO_DIV 0x0070
  36. #define DP_PHY_TX0_TX1_LANE_CTL 0x0078
  37. #define DP_PHY_TX2_TX3_LANE_CTL 0x009C
  38. #define DP_PHY_SPARE0 0x00C8
  39. #define DP_PHY_STATUS 0x00DC
  40. /* Tx registers */
  41. #define TXn_CLKBUF_ENABLE 0x0008
  42. #define TXn_TX_EMP_POST1_LVL 0x000C
  43. #define TXn_TX_DRV_LVL 0x0014
  44. #define TXn_RESET_TSYNC_EN 0x001C
  45. #define TXn_PRE_STALL_LDO_BOOST_EN 0x0020
  46. #define TXn_TX_BAND 0x0024
  47. #define TXn_INTERFACE_SELECT 0x002C
  48. #define TXn_RES_CODE_LANE_OFFSET_TX 0x003C
  49. #define TXn_RES_CODE_LANE_OFFSET_RX 0x0040
  50. #define TXn_TRANSCEIVER_BIAS_EN 0x0054
  51. #define TXn_HIGHZ_DRVR_EN 0x0058
  52. #define TXn_TX_POL_INV 0x005C
  53. #define TXn_PARRATE_REC_DETECT_IDLE_EN 0x0060
  54. /* PLL register offset */
  55. #define QSERDES_COM_BG_TIMER 0x000C
  56. #define QSERDES_COM_SSC_EN_CENTER 0x0010
  57. #define QSERDES_COM_SSC_ADJ_PER1 0x0014
  58. #define QSERDES_COM_SSC_PER1 0x001C
  59. #define QSERDES_COM_SSC_PER2 0x0020
  60. #define QSERDES_COM_SSC_STEP_SIZE1_MODE0 0x0024
  61. #define QSERDES_COM_SSC_STEP_SIZE2_MODE0 0X0028
  62. #define QSERDES_COM_BIAS_EN_CLKBUFLR_EN 0x0044
  63. #define QSERDES_COM_CLK_ENABLE1 0x0048
  64. #define QSERDES_COM_SYS_CLK_CTRL 0x004C
  65. #define QSERDES_COM_SYSCLK_BUF_ENABLE 0x0050
  66. #define QSERDES_COM_PLL_IVCO 0x0058
  67. #define QSERDES_COM_CP_CTRL_MODE0 0x0074
  68. #define QSERDES_COM_PLL_RCTRL_MODE0 0x007C
  69. #define QSERDES_COM_PLL_CCTRL_MODE0 0x0084
  70. #define QSERDES_COM_SYSCLK_EN_SEL 0x0094
  71. #define QSERDES_COM_RESETSM_CNTRL 0x009C
  72. #define QSERDES_COM_LOCK_CMP_EN 0x00A4
  73. #define QSERDES_COM_LOCK_CMP1_MODE0 0x00AC
  74. #define QSERDES_COM_LOCK_CMP2_MODE0 0x00B0
  75. #define QSERDES_COM_DEC_START_MODE0 0x00BC
  76. #define QSERDES_COM_DIV_FRAC_START1_MODE0 0x00CC
  77. #define QSERDES_COM_DIV_FRAC_START2_MODE0 0x00D0
  78. #define QSERDES_COM_DIV_FRAC_START3_MODE0 0x00D4
  79. #define QSERDES_COM_INTEGLOOP_GAIN0_MODE0 0x00EC
  80. #define QSERDES_COM_INTEGLOOP_GAIN1_MODE0 0x00F0
  81. #define QSERDES_COM_VCO_TUNE_CTRL 0x0108
  82. #define QSERDES_COM_VCO_TUNE_MAP 0x010C
  83. #define QSERDES_COM_CMN_STATUS 0x0140
  84. #define QSERDES_COM_CLK_SEL 0x0154
  85. #define QSERDES_COM_HSCLK_SEL 0x0158
  86. #define QSERDES_COM_CORECLK_DIV_MODE0 0x0168
  87. #define QSERDES_COM_CORE_CLK_EN 0x0174
  88. #define QSERDES_COM_C_READY_STATUS 0x0178
  89. #define QSERDES_COM_CMN_CONFIG 0x017C
  90. #define QSERDES_COM_SVS_MODE_CLK_SEL 0x0184
  91. /* Tx tran offsets */
  92. #define DP_TRAN_DRVR_EMP_EN 0x00C0
  93. #define DP_TX_INTERFACE_MODE 0x00C4
  94. /* Tx VMODE offsets */
  95. #define DP_VMODE_CTRL1 0x00C8
  96. #define DP_PHY_PLL_POLL_SLEEP_US 500
  97. #define DP_PHY_PLL_POLL_TIMEOUT_US 10000
  98. #define DP_VCO_RATE_8100MHZDIV1000 8100000UL
  99. #define DP_VCO_RATE_9720MHZDIV1000 9720000UL
  100. #define DP_VCO_RATE_10800MHZDIV1000 10800000UL
  101. #define DP_5NM_C_READY BIT(0)
  102. #define DP_5NM_FREQ_DONE BIT(0)
  103. #define DP_5NM_PLL_LOCKED BIT(1)
  104. #define DP_5NM_PHY_READY BIT(1)
  105. #define DP_5NM_TSYNC_DONE BIT(0)
  106. static int dp_vco_pll_init_db_5nm(struct dp_pll_db *pdb,
  107. unsigned long rate)
  108. {
  109. struct dp_pll *pll = pdb->pll;
  110. u32 spare_value = 0;
  111. spare_value = dp_pll_read(dp_phy, DP_PHY_SPARE0);
  112. pdb->lane_cnt = spare_value & 0x0F;
  113. pdb->orientation = (spare_value & 0xF0) >> 4;
  114. DP_DEBUG("spare_value=0x%x, ln_cnt=0x%x, orientation=0x%x\n",
  115. spare_value, pdb->lane_cnt, pdb->orientation);
  116. pdb->div_frac_start1_mode0 = 0x00;
  117. pdb->integloop_gain0_mode0 = 0x3f;
  118. pdb->integloop_gain1_mode0 = 0x00;
  119. switch (rate) {
  120. case DP_VCO_HSCLK_RATE_1620MHZDIV1000:
  121. DP_DEBUG("VCO rate: %ld\n", DP_VCO_RATE_9720MHZDIV1000);
  122. pdb->hsclk_sel = 0x05;
  123. pdb->dec_start_mode0 = 0x69;
  124. pdb->div_frac_start2_mode0 = 0x80;
  125. pdb->div_frac_start3_mode0 = 0x07;
  126. pdb->lock_cmp1_mode0 = 0x6f;
  127. pdb->lock_cmp2_mode0 = 0x08;
  128. pdb->phy_vco_div = 0x1;
  129. pdb->lock_cmp_en = 0x04;
  130. pdb->ssc_step_size1_mode0 = 0x45;
  131. pdb->ssc_step_size2_mode0 = 0x06;
  132. break;
  133. case DP_VCO_HSCLK_RATE_2700MHZDIV1000:
  134. DP_DEBUG("VCO rate: %ld\n", DP_VCO_RATE_10800MHZDIV1000);
  135. pdb->hsclk_sel = 0x03;
  136. pdb->dec_start_mode0 = 0x69;
  137. pdb->div_frac_start2_mode0 = 0x80;
  138. pdb->div_frac_start3_mode0 = 0x07;
  139. pdb->lock_cmp1_mode0 = 0x0f;
  140. pdb->lock_cmp2_mode0 = 0x0e;
  141. pdb->phy_vco_div = 0x1;
  142. pdb->lock_cmp_en = 0x08;
  143. pdb->ssc_step_size1_mode0 = 0x45;
  144. pdb->ssc_step_size2_mode0 = 0x06;
  145. break;
  146. case DP_VCO_HSCLK_RATE_5400MHZDIV1000:
  147. DP_DEBUG("VCO rate: %ld\n", DP_VCO_RATE_10800MHZDIV1000);
  148. pdb->hsclk_sel = 0x01;
  149. pdb->dec_start_mode0 = 0x8c;
  150. pdb->div_frac_start2_mode0 = 0x00;
  151. pdb->div_frac_start3_mode0 = 0x0a;
  152. pdb->lock_cmp1_mode0 = 0x1f;
  153. pdb->lock_cmp2_mode0 = 0x1c;
  154. pdb->phy_vco_div = 0x2;
  155. pdb->lock_cmp_en = 0x08;
  156. pdb->ssc_step_size1_mode0 = 0x5c;
  157. pdb->ssc_step_size2_mode0 = 0x08;
  158. break;
  159. case DP_VCO_HSCLK_RATE_8100MHZDIV1000:
  160. DP_DEBUG("VCO rate: %ld\n", DP_VCO_RATE_8100MHZDIV1000);
  161. pdb->hsclk_sel = 0x00;
  162. pdb->dec_start_mode0 = 0x69;
  163. pdb->div_frac_start2_mode0 = 0x80;
  164. pdb->div_frac_start3_mode0 = 0x07;
  165. pdb->lock_cmp1_mode0 = 0x2f;
  166. pdb->lock_cmp2_mode0 = 0x2a;
  167. pdb->phy_vco_div = 0x0;
  168. pdb->lock_cmp_en = 0x08;
  169. pdb->ssc_step_size1_mode0 = 0x45;
  170. pdb->ssc_step_size2_mode0 = 0x06;
  171. break;
  172. default:
  173. DP_ERR("unsupported rate %ld\n", rate);
  174. return -EINVAL;
  175. }
  176. return 0;
  177. }
  178. static int dp_config_vco_rate_5nm(struct dp_pll *pll,
  179. unsigned long rate)
  180. {
  181. int rc = 0;
  182. struct dp_pll_db *pdb = (struct dp_pll_db *)pll->priv;
  183. rc = dp_vco_pll_init_db_5nm(pdb, rate);
  184. if (rc < 0) {
  185. DP_ERR("VCO Init DB failed\n");
  186. return rc;
  187. }
  188. dp_pll_write(dp_phy, DP_PHY_CFG_1, 0x0F);
  189. if (pdb->lane_cnt != 4) {
  190. if (pdb->orientation == ORIENTATION_CC2)
  191. dp_pll_write(dp_phy, DP_PHY_PD_CTL, 0x6d);
  192. else
  193. dp_pll_write(dp_phy, DP_PHY_PD_CTL, 0x75);
  194. } else {
  195. dp_pll_write(dp_phy, DP_PHY_PD_CTL, 0x7d);
  196. }
  197. /* Make sure the PHY register writes are done */
  198. wmb();
  199. dp_pll_write(dp_pll, QSERDES_COM_SVS_MODE_CLK_SEL, 0x05);
  200. dp_pll_write(dp_pll, QSERDES_COM_SYSCLK_EN_SEL, 0x3b);
  201. dp_pll_write(dp_pll, QSERDES_COM_SYS_CLK_CTRL, 0x02);
  202. dp_pll_write(dp_pll, QSERDES_COM_CLK_ENABLE1, 0x0c);
  203. dp_pll_write(dp_pll, QSERDES_COM_SYSCLK_BUF_ENABLE, 0x06);
  204. dp_pll_write(dp_pll, QSERDES_COM_CLK_SEL, 0x30);
  205. /* Make sure the PHY register writes are done */
  206. wmb();
  207. /* PLL Optimization */
  208. dp_pll_write(dp_pll, QSERDES_COM_PLL_IVCO, 0x0f);
  209. dp_pll_write(dp_pll, QSERDES_COM_PLL_CCTRL_MODE0, 0x36);
  210. dp_pll_write(dp_pll, QSERDES_COM_PLL_RCTRL_MODE0, 0x16);
  211. dp_pll_write(dp_pll, QSERDES_COM_CP_CTRL_MODE0, 0x06);
  212. /* Make sure the PLL register writes are done */
  213. wmb();
  214. /* link rate dependent params */
  215. dp_pll_write(dp_pll, QSERDES_COM_HSCLK_SEL, pdb->hsclk_sel);
  216. dp_pll_write(dp_pll, QSERDES_COM_DEC_START_MODE0, pdb->dec_start_mode0);
  217. dp_pll_write(dp_pll,
  218. QSERDES_COM_DIV_FRAC_START1_MODE0, pdb->div_frac_start1_mode0);
  219. dp_pll_write(dp_pll,
  220. QSERDES_COM_DIV_FRAC_START2_MODE0, pdb->div_frac_start2_mode0);
  221. dp_pll_write(dp_pll,
  222. QSERDES_COM_DIV_FRAC_START3_MODE0, pdb->div_frac_start3_mode0);
  223. dp_pll_write(dp_pll, QSERDES_COM_LOCK_CMP1_MODE0, pdb->lock_cmp1_mode0);
  224. dp_pll_write(dp_pll, QSERDES_COM_LOCK_CMP2_MODE0, pdb->lock_cmp2_mode0);
  225. dp_pll_write(dp_pll, QSERDES_COM_LOCK_CMP_EN, pdb->lock_cmp_en);
  226. dp_pll_write(dp_phy, DP_PHY_VCO_DIV, pdb->phy_vco_div);
  227. /* Make sure the PLL register writes are done */
  228. wmb();
  229. dp_pll_write(dp_pll, QSERDES_COM_CMN_CONFIG, 0x02);
  230. dp_pll_write(dp_pll, QSERDES_COM_INTEGLOOP_GAIN0_MODE0, 0x3f);
  231. dp_pll_write(dp_pll, QSERDES_COM_INTEGLOOP_GAIN1_MODE0, 0x00);
  232. dp_pll_write(dp_pll, QSERDES_COM_VCO_TUNE_MAP, 0x00);
  233. /* Make sure the PHY register writes are done */
  234. wmb();
  235. dp_pll_write(dp_pll, QSERDES_COM_BG_TIMER, 0x0a);
  236. dp_pll_write(dp_pll, QSERDES_COM_CORECLK_DIV_MODE0, 0x0a);
  237. dp_pll_write(dp_pll, QSERDES_COM_VCO_TUNE_CTRL, 0x00);
  238. if (pll->bonding_en)
  239. dp_pll_write(dp_pll, QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x1f);
  240. else
  241. dp_pll_write(dp_pll, QSERDES_COM_BIAS_EN_CLKBUFLR_EN, 0x17);
  242. dp_pll_write(dp_pll, QSERDES_COM_CORE_CLK_EN, 0x1f);
  243. /* Make sure the PHY register writes are done */
  244. wmb();
  245. if (pll->ssc_en) {
  246. dp_pll_write(dp_pll, QSERDES_COM_SSC_EN_CENTER, 0x01);
  247. dp_pll_write(dp_pll, QSERDES_COM_SSC_ADJ_PER1, 0x00);
  248. dp_pll_write(dp_pll, QSERDES_COM_SSC_PER1, 0x36);
  249. dp_pll_write(dp_pll, QSERDES_COM_SSC_PER2, 0x01);
  250. dp_pll_write(dp_pll, QSERDES_COM_SSC_STEP_SIZE1_MODE0,
  251. pdb->ssc_step_size1_mode0);
  252. dp_pll_write(dp_pll, QSERDES_COM_SSC_STEP_SIZE2_MODE0,
  253. pdb->ssc_step_size2_mode0);
  254. }
  255. if (pdb->orientation == ORIENTATION_CC2)
  256. dp_pll_write(dp_phy, DP_PHY_MODE, 0x4c);
  257. else
  258. dp_pll_write(dp_phy, DP_PHY_MODE, 0x5c);
  259. dp_pll_write(dp_phy, DP_PHY_AUX_CFG1, 0x13);
  260. dp_pll_write(dp_phy, DP_PHY_AUX_CFG2, 0xA4);
  261. /* Make sure the PLL register writes are done */
  262. wmb();
  263. /* TX-0 register configuration */
  264. dp_pll_write(dp_phy, DP_PHY_TX0_TX1_LANE_CTL, 0x05);
  265. dp_pll_write(dp_ln_tx0, DP_VMODE_CTRL1, 0x40);
  266. dp_pll_write(dp_ln_tx0, TXn_PRE_STALL_LDO_BOOST_EN, 0x30);
  267. dp_pll_write(dp_ln_tx0, TXn_INTERFACE_SELECT, 0x3b);
  268. dp_pll_write(dp_ln_tx0, TXn_CLKBUF_ENABLE, 0x0f);
  269. dp_pll_write(dp_ln_tx0, TXn_RESET_TSYNC_EN, 0x03);
  270. dp_pll_write(dp_ln_tx0, DP_TRAN_DRVR_EMP_EN, 0xf);
  271. dp_pll_write(dp_ln_tx0, TXn_PARRATE_REC_DETECT_IDLE_EN, 0x00);
  272. dp_pll_write(dp_ln_tx0, DP_TX_INTERFACE_MODE, 0x00);
  273. dp_pll_write(dp_ln_tx0, TXn_RES_CODE_LANE_OFFSET_TX, 0x11);
  274. dp_pll_write(dp_ln_tx0, TXn_RES_CODE_LANE_OFFSET_RX, 0x11);
  275. dp_pll_write(dp_ln_tx0, TXn_TX_BAND, 0x04);
  276. /* Make sure the PLL register writes are done */
  277. wmb();
  278. /* TX-1 register configuration */
  279. dp_pll_write(dp_phy, DP_PHY_TX2_TX3_LANE_CTL, 0x05);
  280. dp_pll_write(dp_ln_tx1, DP_VMODE_CTRL1, 0x40);
  281. dp_pll_write(dp_ln_tx1, TXn_PRE_STALL_LDO_BOOST_EN, 0x30);
  282. dp_pll_write(dp_ln_tx1, TXn_INTERFACE_SELECT, 0x3b);
  283. dp_pll_write(dp_ln_tx1, TXn_CLKBUF_ENABLE, 0x0f);
  284. dp_pll_write(dp_ln_tx1, TXn_RESET_TSYNC_EN, 0x03);
  285. dp_pll_write(dp_ln_tx1, DP_TRAN_DRVR_EMP_EN, 0xf);
  286. dp_pll_write(dp_ln_tx1, TXn_PARRATE_REC_DETECT_IDLE_EN, 0x00);
  287. dp_pll_write(dp_ln_tx1, DP_TX_INTERFACE_MODE, 0x00);
  288. dp_pll_write(dp_ln_tx1, TXn_RES_CODE_LANE_OFFSET_TX, 0x11);
  289. dp_pll_write(dp_ln_tx1, TXn_RES_CODE_LANE_OFFSET_RX, 0x11);
  290. dp_pll_write(dp_ln_tx1, TXn_TX_BAND, 0x04);
  291. /* Make sure the PHY register writes are done */
  292. wmb();
  293. return rc;
  294. }
  295. enum dp_5nm_pll_status {
  296. C_READY,
  297. FREQ_DONE,
  298. PLL_LOCKED,
  299. PHY_READY,
  300. TSYNC_DONE,
  301. };
  302. char *dp_5nm_pll_get_status_name(enum dp_5nm_pll_status status)
  303. {
  304. switch (status) {
  305. case C_READY:
  306. return "C_READY";
  307. case FREQ_DONE:
  308. return "FREQ_DONE";
  309. case PLL_LOCKED:
  310. return "PLL_LOCKED";
  311. case PHY_READY:
  312. return "PHY_READY";
  313. case TSYNC_DONE:
  314. return "TSYNC_DONE";
  315. default:
  316. return "unknown";
  317. }
  318. }
  319. static bool dp_5nm_pll_get_status(struct dp_pll *pll,
  320. enum dp_5nm_pll_status status)
  321. {
  322. u32 reg, state, bit;
  323. void __iomem *base;
  324. bool success = true;
  325. switch (status) {
  326. case C_READY:
  327. base = dp_pll_get_base(dp_pll);
  328. reg = QSERDES_COM_C_READY_STATUS;
  329. bit = DP_5NM_C_READY;
  330. break;
  331. case FREQ_DONE:
  332. base = dp_pll_get_base(dp_pll);
  333. reg = QSERDES_COM_CMN_STATUS;
  334. bit = DP_5NM_FREQ_DONE;
  335. break;
  336. case PLL_LOCKED:
  337. base = dp_pll_get_base(dp_pll);
  338. reg = QSERDES_COM_CMN_STATUS;
  339. bit = DP_5NM_PLL_LOCKED;
  340. break;
  341. case PHY_READY:
  342. base = dp_pll_get_base(dp_phy);
  343. reg = DP_PHY_STATUS;
  344. bit = DP_5NM_PHY_READY;
  345. break;
  346. case TSYNC_DONE:
  347. base = dp_pll_get_base(dp_phy);
  348. reg = DP_PHY_STATUS;
  349. bit = DP_5NM_TSYNC_DONE;
  350. break;
  351. default:
  352. return false;
  353. }
  354. if (readl_poll_timeout_atomic((base + reg), state,
  355. ((state & bit) > 0),
  356. DP_PHY_PLL_POLL_SLEEP_US,
  357. DP_PHY_PLL_POLL_TIMEOUT_US)) {
  358. DP_ERR("%s failed, status=%x\n",
  359. dp_5nm_pll_get_status_name(status), state);
  360. success = false;
  361. }
  362. return success;
  363. }
  364. static int dp_pll_enable_5nm(struct dp_pll *pll)
  365. {
  366. int rc = 0;
  367. pll->aux->state &= ~DP_STATE_PLL_LOCKED;
  368. dp_pll_write(dp_phy, DP_PHY_CFG, 0x01);
  369. dp_pll_write(dp_phy, DP_PHY_CFG, 0x05);
  370. dp_pll_write(dp_phy, DP_PHY_CFG, 0x01);
  371. dp_pll_write(dp_phy, DP_PHY_CFG, 0x09);
  372. dp_pll_write(dp_pll, QSERDES_COM_RESETSM_CNTRL, 0x20);
  373. wmb(); /* Make sure the PLL register writes are done */
  374. if (!dp_5nm_pll_get_status(pll, C_READY)) {
  375. rc = -EINVAL;
  376. goto lock_err;
  377. }
  378. if (!dp_5nm_pll_get_status(pll, FREQ_DONE)) {
  379. rc = -EINVAL;
  380. goto lock_err;
  381. }
  382. if (!dp_5nm_pll_get_status(pll, PLL_LOCKED)) {
  383. rc = -EINVAL;
  384. goto lock_err;
  385. }
  386. dp_pll_write(dp_phy, DP_PHY_CFG, 0x19);
  387. /* Make sure the PHY register writes are done */
  388. wmb();
  389. if (!dp_5nm_pll_get_status(pll, TSYNC_DONE)) {
  390. rc = -EINVAL;
  391. goto lock_err;
  392. }
  393. if (!dp_5nm_pll_get_status(pll, PHY_READY)) {
  394. rc = -EINVAL;
  395. goto lock_err;
  396. }
  397. pll->aux->state |= DP_STATE_PLL_LOCKED;
  398. DP_DEBUG("PLL is locked\n");
  399. lock_err:
  400. return rc;
  401. }
  402. static void dp_pll_disable_5nm(struct dp_pll *pll)
  403. {
  404. /* Assert DP PHY power down */
  405. dp_pll_write(dp_phy, DP_PHY_PD_CTL, 0x2);
  406. /*
  407. * Make sure all the register writes to disable PLL are
  408. * completed before doing any other operation
  409. */
  410. wmb();
  411. }
  412. static int dp_vco_clk_set_div(struct dp_pll *pll, unsigned int div)
  413. {
  414. u32 val = 0;
  415. if (!pll) {
  416. DP_ERR("invalid input parameters\n");
  417. return -EINVAL;
  418. }
  419. if (is_gdsc_disabled(pll))
  420. return -EINVAL;
  421. val = dp_pll_read(dp_phy, DP_PHY_VCO_DIV);
  422. val &= ~0x03;
  423. switch (div) {
  424. case 2:
  425. val |= 1;
  426. break;
  427. case 4:
  428. val |= 2;
  429. break;
  430. case 6:
  431. /* When div = 6, val is 0, so do nothing here */
  432. ;
  433. break;
  434. case 8:
  435. val |= 3;
  436. break;
  437. default:
  438. DP_DEBUG("unsupported div value %d\n", div);
  439. return -EINVAL;
  440. }
  441. dp_pll_write(dp_phy, DP_PHY_VCO_DIV, val);
  442. /* Make sure the PHY registers writes are done */
  443. wmb();
  444. DP_DEBUG("val=%d div=%x\n", val, div);
  445. return 0;
  446. }
  447. static int dp_vco_set_rate_5nm(struct dp_pll *pll, unsigned long rate)
  448. {
  449. int rc = 0;
  450. if (!pll) {
  451. DP_ERR("invalid input parameters\n");
  452. return -EINVAL;
  453. }
  454. DP_DEBUG("DP lane CLK rate=%ld\n", rate);
  455. rc = dp_config_vco_rate_5nm(pll, rate);
  456. if (rc < 0) {
  457. DP_ERR("Failed to set clk rate\n");
  458. return rc;
  459. }
  460. return rc;
  461. }
  462. static int dp_regulator_enable_5nm(struct dp_parser *parser,
  463. enum dp_pm_type pm_type, bool enable)
  464. {
  465. int rc = 0;
  466. struct dss_module_power mp;
  467. if (pm_type < DP_CORE_PM || pm_type >= DP_MAX_PM) {
  468. DP_ERR("invalid resource: %d %s\n", pm_type,
  469. dp_parser_pm_name(pm_type));
  470. return -EINVAL;
  471. }
  472. mp = parser->mp[pm_type];
  473. rc = msm_dss_enable_vreg(mp.vreg_config, mp.num_vreg, enable);
  474. if (rc) {
  475. DP_ERR("failed to '%s' vregs for %s\n",
  476. enable ? "enable" : "disable",
  477. dp_parser_pm_name(pm_type));
  478. return rc;
  479. }
  480. DP_DEBUG("success: '%s' vregs for %s\n", enable ? "enable" : "disable",
  481. dp_parser_pm_name(pm_type));
  482. return rc;
  483. }
  484. static int dp_pll_configure(struct dp_pll *pll, unsigned long rate)
  485. {
  486. int rc = 0;
  487. if (!pll || !rate) {
  488. DP_ERR("invalid input parameters rate = %lu\n", rate);
  489. return -EINVAL;
  490. }
  491. rate = rate * 10;
  492. if (rate <= DP_VCO_HSCLK_RATE_1620MHZDIV1000)
  493. rate = DP_VCO_HSCLK_RATE_1620MHZDIV1000;
  494. else if (rate <= DP_VCO_HSCLK_RATE_2700MHZDIV1000)
  495. rate = DP_VCO_HSCLK_RATE_2700MHZDIV1000;
  496. else if (rate <= DP_VCO_HSCLK_RATE_5400MHZDIV1000)
  497. rate = DP_VCO_HSCLK_RATE_5400MHZDIV1000;
  498. else
  499. rate = DP_VCO_HSCLK_RATE_8100MHZDIV1000;
  500. rc = dp_vco_set_rate_5nm(pll, rate);
  501. if (rc < 0) {
  502. DP_ERR("pll rate %s set failed\n", rate);
  503. return rc;
  504. }
  505. pll->vco_rate = rate;
  506. DP_DEBUG("pll rate %lu set success\n", rate);
  507. return rc;
  508. }
  509. static int dp_pll_prepare(struct dp_pll *pll)
  510. {
  511. int rc = 0;
  512. if (!pll) {
  513. DP_ERR("invalid input parameters\n");
  514. return -EINVAL;
  515. }
  516. /*
  517. * Enable DP_PM_PLL regulator if the PLL revision is 5nm-V1 and the
  518. * link rate is 8.1Gbps. This will result in voting to place Mx rail in
  519. * turbo as required for V1 hardware PLL functionality.
  520. */
  521. if (pll->revision == DP_PLL_5NM_V1 &&
  522. pll->vco_rate == DP_VCO_HSCLK_RATE_8100MHZDIV1000) {
  523. rc = dp_regulator_enable_5nm(pll->parser, DP_PLL_PM, true);
  524. if (rc < 0) {
  525. DP_ERR("enable pll power failed\n");
  526. return rc;
  527. }
  528. }
  529. rc = dp_pll_enable_5nm(pll);
  530. if (rc < 0)
  531. DP_ERR("ndx=%d failed to enable dp pll\n", pll->index);
  532. return rc;
  533. }
  534. static int dp_pll_unprepare(struct dp_pll *pll)
  535. {
  536. int rc = 0;
  537. if (!pll) {
  538. DP_ERR("invalid input parameter\n");
  539. return -EINVAL;
  540. }
  541. if (pll->revision == DP_PLL_5NM_V1 &&
  542. pll->vco_rate == DP_VCO_HSCLK_RATE_8100MHZDIV1000) {
  543. rc = dp_regulator_enable_5nm(pll->parser, DP_PLL_PM, false);
  544. if (rc < 0) {
  545. DP_ERR("disable pll power failed\n");
  546. return rc;
  547. }
  548. }
  549. dp_pll_disable_5nm(pll);
  550. return rc;
  551. }
  552. unsigned long dp_vco_recalc_rate_5nm(struct dp_pll *pll)
  553. {
  554. u32 hsclk_sel, link_clk_divsel, hsclk_div, link_clk_div = 0;
  555. unsigned long vco_rate = 0;
  556. if (!pll) {
  557. DP_ERR("invalid input parameters\n");
  558. return -EINVAL;
  559. }
  560. if (is_gdsc_disabled(pll))
  561. return 0;
  562. hsclk_sel = dp_pll_read(dp_pll, QSERDES_COM_HSCLK_SEL);
  563. hsclk_sel &= 0x0f;
  564. switch (hsclk_sel) {
  565. case 5:
  566. hsclk_div = 5;
  567. break;
  568. case 3:
  569. hsclk_div = 3;
  570. break;
  571. case 1:
  572. hsclk_div = 2;
  573. break;
  574. case 0:
  575. hsclk_div = 1;
  576. break;
  577. default:
  578. DP_DEBUG("unknown divider. forcing to default\n");
  579. hsclk_div = 5;
  580. break;
  581. }
  582. link_clk_divsel = dp_pll_read(dp_phy, DP_PHY_AUX_CFG2);
  583. link_clk_divsel >>= 2;
  584. link_clk_divsel &= 0x3;
  585. if (link_clk_divsel == 0)
  586. link_clk_div = 5;
  587. else if (link_clk_divsel == 1)
  588. link_clk_div = 10;
  589. else if (link_clk_divsel == 2)
  590. link_clk_div = 20;
  591. else
  592. DP_ERR("unsupported div. Phy_mode: %d\n", link_clk_divsel);
  593. if (link_clk_div == 20) {
  594. vco_rate = DP_VCO_HSCLK_RATE_2700MHZDIV1000;
  595. } else {
  596. if (hsclk_div == 5)
  597. vco_rate = DP_VCO_HSCLK_RATE_1620MHZDIV1000;
  598. else if (hsclk_div == 3)
  599. vco_rate = DP_VCO_HSCLK_RATE_2700MHZDIV1000;
  600. else if (hsclk_div == 2)
  601. vco_rate = DP_VCO_HSCLK_RATE_5400MHZDIV1000;
  602. else
  603. vco_rate = DP_VCO_HSCLK_RATE_8100MHZDIV1000;
  604. }
  605. DP_DEBUG("hsclk: sel=0x%x, div=0x%x; lclk: sel=%u, div=%u, rate=%lu\n",
  606. hsclk_sel, hsclk_div, link_clk_divsel, link_clk_div, vco_rate);
  607. return vco_rate;
  608. }
  609. static unsigned long dp_pll_link_clk_recalc_rate(struct clk_hw *hw,
  610. unsigned long parent_rate)
  611. {
  612. struct dp_pll *pll = NULL;
  613. struct dp_pll_vco_clk *pll_link = NULL;
  614. unsigned long rate = 0;
  615. if (!hw) {
  616. DP_ERR("invalid input parameters\n");
  617. return -EINVAL;
  618. }
  619. pll_link = to_dp_vco_hw(hw);
  620. pll = pll_link->priv;
  621. rate = pll->vco_rate;
  622. rate = pll->vco_rate / 10;
  623. return rate;
  624. }
  625. static long dp_pll_link_clk_round(struct clk_hw *hw, unsigned long rate,
  626. unsigned long *parent_rate)
  627. {
  628. struct dp_pll *pll = NULL;
  629. struct dp_pll_vco_clk *pll_link = NULL;
  630. if (!hw) {
  631. DP_ERR("invalid input parameters\n");
  632. return -EINVAL;
  633. }
  634. pll_link = to_dp_vco_hw(hw);
  635. pll = pll_link->priv;
  636. rate = pll->vco_rate / 10;
  637. return rate;
  638. }
  639. static unsigned long dp_pll_vco_div_clk_get_rate(struct dp_pll *pll)
  640. {
  641. if (pll->vco_rate == DP_VCO_HSCLK_RATE_8100MHZDIV1000)
  642. return (pll->vco_rate / 6);
  643. else if (pll->vco_rate == DP_VCO_HSCLK_RATE_5400MHZDIV1000)
  644. return (pll->vco_rate / 4);
  645. else
  646. return (pll->vco_rate / 2);
  647. }
  648. static unsigned long dp_pll_vco_div_clk_recalc_rate(struct clk_hw *hw,
  649. unsigned long parent_rate)
  650. {
  651. struct dp_pll *pll = NULL;
  652. struct dp_pll_vco_clk *pll_link = NULL;
  653. if (!hw) {
  654. DP_ERR("invalid input parameters\n");
  655. return -EINVAL;
  656. }
  657. pll_link = to_dp_vco_hw(hw);
  658. pll = pll_link->priv;
  659. return dp_pll_vco_div_clk_get_rate(pll);
  660. }
  661. static long dp_pll_vco_div_clk_round(struct clk_hw *hw, unsigned long rate,
  662. unsigned long *parent_rate)
  663. {
  664. return dp_pll_vco_div_clk_recalc_rate(hw, *parent_rate);
  665. }
  666. static int dp_pll_vco_div_clk_set_rate(struct clk_hw *hw, unsigned long rate,
  667. unsigned long parent_rate)
  668. {
  669. struct dp_pll *pll = NULL;
  670. struct dp_pll_vco_clk *pll_link = NULL;
  671. int rc = 0;
  672. if (!hw) {
  673. DP_ERR("invalid input parameters\n");
  674. return -EINVAL;
  675. }
  676. pll_link = to_dp_vco_hw(hw);
  677. pll = pll_link->priv;
  678. if (rate != dp_pll_vco_div_clk_get_rate(pll)) {
  679. DP_ERR("unsupported rate %lu failed\n", rate);
  680. return rc;
  681. }
  682. rc = dp_vco_clk_set_div(pll, pll->vco_rate / rate);
  683. if (rc < 0) {
  684. DP_DEBUG("set rate %lu failed\n", rate);
  685. return rc;
  686. }
  687. DP_DEBUG("set rate %lu success\n", rate);
  688. return 0;
  689. }
  690. static const struct clk_ops pll_link_clk_ops = {
  691. .recalc_rate = dp_pll_link_clk_recalc_rate,
  692. .round_rate = dp_pll_link_clk_round,
  693. };
  694. static const struct clk_ops pll_vco_div_clk_ops = {
  695. .recalc_rate = dp_pll_vco_div_clk_recalc_rate,
  696. .round_rate = dp_pll_vco_div_clk_round,
  697. .set_rate = dp_pll_vco_div_clk_set_rate,
  698. };
  699. static struct dp_pll_vco_clk dp_phy_pll_link_clk = {
  700. .hw.init = &(struct clk_init_data) {
  701. .name = "dp_phy_pll_link_clk",
  702. .ops = &pll_link_clk_ops,
  703. },
  704. };
  705. static struct dp_pll_vco_clk dp_phy_pll_vco_div_clk = {
  706. .hw.init = &(struct clk_init_data) {
  707. .name = "dp_phy_pll_vco_div_clk",
  708. .ops = &pll_vco_div_clk_ops,
  709. },
  710. };
  711. static struct dp_pll_db dp_pdb;
  712. int dp_pll_clock_register_5nm(struct dp_pll *pll)
  713. {
  714. int rc = 0, num_clks = 2;
  715. struct platform_device *pdev;
  716. struct clk *clk;
  717. if (!pll) {
  718. DP_ERR("pll data not initialized\n");
  719. return -EINVAL;
  720. }
  721. pdev = pll->pdev;
  722. pll->clk_data = kzalloc(sizeof(*pll->clk_data), GFP_KERNEL);
  723. if (!pll->clk_data)
  724. return -ENOMEM;
  725. pll->clk_data->clks = kcalloc(num_clks, sizeof(struct clk *),
  726. GFP_KERNEL);
  727. if (!pll->clk_data->clks) {
  728. kfree(pll->clk_data);
  729. return -ENOMEM;
  730. }
  731. pll->clk_data->clk_num = num_clks;
  732. pll->priv = &dp_pdb;
  733. dp_pdb.pll = pll;
  734. dp_phy_pll_link_clk.priv = pll;
  735. dp_phy_pll_vco_div_clk.priv = pll;
  736. pll->pll_cfg = dp_pll_configure;
  737. pll->pll_prepare = dp_pll_prepare;
  738. pll->pll_unprepare = dp_pll_unprepare;
  739. clk = clk_register(&pdev->dev, &dp_phy_pll_link_clk.hw);
  740. if (IS_ERR(clk)) {
  741. DP_ERR("%s registration failed for DP: %d\n",
  742. clk_hw_get_name(&dp_phy_pll_link_clk.hw), pll->index);
  743. rc = -EINVAL;
  744. goto clk_reg_fail;
  745. }
  746. pll->clk_data->clks[0] = clk;
  747. clk = clk_register(&pdev->dev, &dp_phy_pll_vco_div_clk.hw);
  748. if (IS_ERR(clk)) {
  749. DP_ERR("%s registration failed for DP: %d\n",
  750. clk_hw_get_name(&dp_phy_pll_vco_div_clk.hw), pll->index);
  751. rc = -EINVAL;
  752. goto clk_reg_fail;
  753. }
  754. pll->clk_data->clks[1] = clk;
  755. rc = of_clk_add_provider(pdev->dev.of_node,
  756. of_clk_src_onecell_get, pll->clk_data);
  757. if (rc) {
  758. DP_ERR("Clock register failed rc=%d\n", rc);
  759. goto clk_reg_fail;
  760. }
  761. DP_DEBUG("success\n");
  762. return rc;
  763. clk_reg_fail:
  764. dp_pll_clock_unregister_5nm(pll);
  765. return rc;
  766. }
  767. void dp_pll_clock_unregister_5nm(struct dp_pll *pll)
  768. {
  769. kfree(pll->clk_data->clks);
  770. kfree(pll->clk_data);
  771. }