sde_hw_catalog.c 120 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  6. #include <linux/slab.h>
  7. #include <linux/of_address.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/soc/qcom/llcc-qcom.h>
  10. #include <linux/pm_qos.h>
  11. #include "sde_hw_mdss.h"
  12. #include "sde_hw_catalog.h"
  13. #include "sde_hw_catalog_format.h"
  14. #include "sde_kms.h"
  15. #include "sde_hw_uidle.h"
  16. #include "sde_connector.h"
  17. /*************************************************************
  18. * MACRO DEFINITION
  19. *************************************************************/
  20. /**
  21. * Max hardware block in certain hardware. For ex: sspp pipes
  22. * can have QSEED, pcc, igc, pa, csc, qos entries, etc. This count is
  23. * 64 based on software design. It should be increased if any of the
  24. * hardware block has more subblocks.
  25. */
  26. #define MAX_SDE_HW_BLK 64
  27. /* each entry will have register address and bit offset in that register */
  28. #define MAX_BIT_OFFSET 2
  29. /* default line width for sspp, mixer, ds (input), wb */
  30. #define DEFAULT_SDE_LINE_WIDTH 2048
  31. /* default output line width for ds */
  32. #define DEFAULT_SDE_OUTPUT_LINE_WIDTH 2560
  33. /* max mixer blend stages */
  34. #define DEFAULT_SDE_MIXER_BLENDSTAGES 7
  35. /*
  36. * max bank bit for macro tile and ubwc format.
  37. * this value is left shifted and written to register
  38. */
  39. #define DEFAULT_SDE_HIGHEST_BANK_BIT 0x02
  40. /* default ubwc version */
  41. #define DEFAULT_SDE_UBWC_VERSION SDE_HW_UBWC_VER_10
  42. /* default ubwc static config register value */
  43. #define DEFAULT_SDE_UBWC_STATIC 0x0
  44. /* default ubwc swizzle register value */
  45. #define DEFAULT_SDE_UBWC_SWIZZLE 0x0
  46. /* default ubwc macrotile mode value */
  47. #define DEFAULT_SDE_UBWC_MACROTILE_MODE 0x0
  48. /* default hardware block size if dtsi entry is not present */
  49. #define DEFAULT_SDE_HW_BLOCK_LEN 0x100
  50. /* total number of intf - dp, dsi, hdmi */
  51. #define INTF_COUNT 3
  52. #define MAX_UPSCALE_RATIO 20
  53. #define MAX_DOWNSCALE_RATIO 4
  54. #define SSPP_UNITY_SCALE 1
  55. #define MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_NUMERATOR 11
  56. #define MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_DENOMINATOR 5
  57. #define MAX_DOWNSCALE_RATIO_INLINE_ROT_NRT_DEFAULT 4
  58. #define MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT 1088
  59. #define MAX_HORZ_DECIMATION 4
  60. #define MAX_VERT_DECIMATION 4
  61. #define MAX_SPLIT_DISPLAY_CTL 2
  62. #define MAX_PP_SPLIT_DISPLAY_CTL 1
  63. #define MDSS_BASE_OFFSET 0x0
  64. #define ROT_LM_OFFSET 3
  65. #define LINE_LM_OFFSET 5
  66. #define LINE_MODE_WB_OFFSET 2
  67. /**
  68. * these configurations are decided based on max mdp clock. It accounts
  69. * for max and min display resolution based on virtual hardware resource
  70. * support.
  71. */
  72. #define MAX_DISPLAY_HEIGHT_WITH_DECIMATION 2160
  73. #define MAX_DISPLAY_HEIGHT 5760
  74. #define MIN_DISPLAY_HEIGHT 0
  75. #define MIN_DISPLAY_WIDTH 0
  76. #define MAX_LM_PER_DISPLAY 2
  77. /* maximum XIN halt timeout in usec */
  78. #define VBIF_XIN_HALT_TIMEOUT 0x4000
  79. #define DEFAULT_PIXEL_RAM_SIZE (50 * 1024)
  80. /* access property value based on prop_type and hardware index */
  81. #define PROP_VALUE_ACCESS(p, i, j) ((p + i)->value[j])
  82. /*
  83. * access element within PROP_TYPE_BIT_OFFSET_ARRAYs based on prop_type,
  84. * hardware index and offset array index
  85. */
  86. #define PROP_BITVALUE_ACCESS(p, i, j, k) ((p + i)->bit_value[j][k])
  87. #define DEFAULT_SBUF_HEADROOM (20)
  88. #define DEFAULT_SBUF_PREFILL (128)
  89. /*
  90. * Default parameter values
  91. */
  92. #define DEFAULT_MAX_BW_HIGH 7000000
  93. #define DEFAULT_MAX_BW_LOW 7000000
  94. #define DEFAULT_UNDERSIZED_PREFILL_LINES 2
  95. #define DEFAULT_XTRA_PREFILL_LINES 2
  96. #define DEFAULT_DEST_SCALE_PREFILL_LINES 3
  97. #define DEFAULT_MACROTILE_PREFILL_LINES 4
  98. #define DEFAULT_YUV_NV12_PREFILL_LINES 8
  99. #define DEFAULT_LINEAR_PREFILL_LINES 1
  100. #define DEFAULT_DOWNSCALING_PREFILL_LINES 1
  101. #define DEFAULT_CORE_IB_FF "6.0"
  102. #define DEFAULT_CORE_CLK_FF "1.0"
  103. #define DEFAULT_COMP_RATIO_RT \
  104. "NV12/5/1/1.23 AB24/5/1/1.23 XB24/5/1/1.23"
  105. #define DEFAULT_COMP_RATIO_NRT \
  106. "NV12/5/1/1.25 AB24/5/1/1.25 XB24/5/1/1.25"
  107. #define DEFAULT_MAX_PER_PIPE_BW 2400000
  108. #define DEFAULT_AMORTIZABLE_THRESHOLD 25
  109. #define DEFAULT_MNOC_PORTS 2
  110. #define DEFAULT_AXI_BUS_WIDTH 32
  111. #define DEFAULT_CPU_MASK 0
  112. #define DEFAULT_CPU_DMA_LATENCY PM_QOS_DEFAULT_VALUE
  113. /* Uidle values */
  114. #define SDE_UIDLE_FAL10_EXIT_CNT 128
  115. #define SDE_UIDLE_FAL10_EXIT_DANGER 4
  116. #define SDE_UIDLE_FAL10_DANGER 6
  117. #define SDE_UIDLE_FAL10_TARGET_IDLE 50
  118. #define SDE_UIDLE_FAL1_TARGET_IDLE 10
  119. #define SDE_UIDLE_FAL10_THRESHOLD 12
  120. #define SDE_UIDLE_MAX_DWNSCALE 1500
  121. #define SDE_UIDLE_MAX_FPS 60
  122. /*************************************************************
  123. * DTSI PROPERTY INDEX
  124. *************************************************************/
  125. enum {
  126. HW_OFF,
  127. HW_LEN,
  128. HW_DISP,
  129. HW_PROP_MAX,
  130. };
  131. enum sde_prop {
  132. SDE_OFF,
  133. SDE_LEN,
  134. SSPP_LINEWIDTH,
  135. VIG_SSPP_LINEWIDTH,
  136. MIXER_LINEWIDTH,
  137. MIXER_BLEND,
  138. WB_LINEWIDTH,
  139. BANK_BIT,
  140. UBWC_VERSION,
  141. UBWC_STATIC,
  142. UBWC_SWIZZLE,
  143. QSEED_TYPE,
  144. CSC_TYPE,
  145. PANIC_PER_PIPE,
  146. SRC_SPLIT,
  147. DIM_LAYER,
  148. SMART_DMA_REV,
  149. IDLE_PC,
  150. DEST_SCALER,
  151. SMART_PANEL_ALIGN_MODE,
  152. MACROTILE_MODE,
  153. UBWC_BW_CALC_VERSION,
  154. PIPE_ORDER_VERSION,
  155. SEC_SID_MASK,
  156. SDE_PROP_MAX,
  157. };
  158. enum {
  159. PERF_MAX_BW_LOW,
  160. PERF_MAX_BW_HIGH,
  161. PERF_MIN_CORE_IB,
  162. PERF_MIN_LLCC_IB,
  163. PERF_MIN_DRAM_IB,
  164. PERF_CORE_IB_FF,
  165. PERF_CORE_CLK_FF,
  166. PERF_COMP_RATIO_RT,
  167. PERF_COMP_RATIO_NRT,
  168. PERF_UNDERSIZED_PREFILL_LINES,
  169. PERF_DEST_SCALE_PREFILL_LINES,
  170. PERF_MACROTILE_PREFILL_LINES,
  171. PERF_YUV_NV12_PREFILL_LINES,
  172. PERF_LINEAR_PREFILL_LINES,
  173. PERF_DOWNSCALING_PREFILL_LINES,
  174. PERF_XTRA_PREFILL_LINES,
  175. PERF_AMORTIZABLE_THRESHOLD,
  176. PERF_DANGER_LUT,
  177. PERF_SAFE_LUT_LINEAR,
  178. PERF_SAFE_LUT_MACROTILE,
  179. PERF_SAFE_LUT_NRT,
  180. PERF_SAFE_LUT_CWB,
  181. PERF_QOS_LUT_LINEAR,
  182. PERF_QOS_LUT_MACROTILE,
  183. PERF_QOS_LUT_NRT,
  184. PERF_QOS_LUT_CWB,
  185. PERF_CDP_SETTING,
  186. PERF_CPU_MASK,
  187. PERF_CPU_DMA_LATENCY,
  188. PERF_QOS_LUT_MACROTILE_QSEED,
  189. PERF_SAFE_LUT_MACROTILE_QSEED,
  190. PERF_NUM_MNOC_PORTS,
  191. PERF_AXI_BUS_WIDTH,
  192. PERF_PROP_MAX,
  193. };
  194. enum {
  195. SSPP_OFF,
  196. SSPP_SIZE,
  197. SSPP_TYPE,
  198. SSPP_XIN,
  199. SSPP_CLK_CTRL,
  200. SSPP_CLK_STATUS,
  201. SSPP_SCALE_SIZE,
  202. SSPP_VIG_BLOCKS,
  203. SSPP_RGB_BLOCKS,
  204. SSPP_DMA_BLOCKS,
  205. SSPP_EXCL_RECT,
  206. SSPP_SMART_DMA,
  207. SSPP_MAX_PER_PIPE_BW,
  208. SSPP_MAX_PER_PIPE_BW_HIGH,
  209. SSPP_PROP_MAX,
  210. };
  211. enum {
  212. VIG_QSEED_OFF,
  213. VIG_QSEED_LEN,
  214. VIG_CSC_OFF,
  215. VIG_HSIC_PROP,
  216. VIG_MEMCOLOR_PROP,
  217. VIG_PCC_PROP,
  218. VIG_GAMUT_PROP,
  219. VIG_IGC_PROP,
  220. VIG_INVERSE_PMA,
  221. VIG_PROP_MAX,
  222. };
  223. enum {
  224. RGB_SCALER_OFF,
  225. RGB_SCALER_LEN,
  226. RGB_PCC_PROP,
  227. RGB_PROP_MAX,
  228. };
  229. enum {
  230. DMA_IGC_PROP,
  231. DMA_GC_PROP,
  232. DMA_DGM_INVERSE_PMA,
  233. DMA_CSC_OFF,
  234. DMA_PROP_MAX,
  235. };
  236. enum {
  237. INTF_OFF,
  238. INTF_LEN,
  239. INTF_PREFETCH,
  240. INTF_TYPE,
  241. INTF_PROP_MAX,
  242. };
  243. enum {
  244. PP_OFF,
  245. PP_LEN,
  246. TE_OFF,
  247. TE_LEN,
  248. TE2_OFF,
  249. TE2_LEN,
  250. PP_SLAVE,
  251. DITHER_OFF,
  252. DITHER_LEN,
  253. DITHER_VER,
  254. PP_MERGE_3D_ID,
  255. PP_PROP_MAX,
  256. };
  257. enum {
  258. DSC_OFF,
  259. DSC_LEN,
  260. DSC_PROP_MAX,
  261. };
  262. enum {
  263. DS_TOP_OFF,
  264. DS_TOP_LEN,
  265. DS_TOP_INPUT_LINEWIDTH,
  266. DS_TOP_OUTPUT_LINEWIDTH,
  267. DS_TOP_PROP_MAX,
  268. };
  269. enum {
  270. DS_OFF,
  271. DS_LEN,
  272. DS_PROP_MAX,
  273. };
  274. enum {
  275. DSPP_TOP_OFF,
  276. DSPP_TOP_SIZE,
  277. DSPP_TOP_PROP_MAX,
  278. };
  279. enum {
  280. DSPP_OFF,
  281. DSPP_SIZE,
  282. DSPP_BLOCKS,
  283. DSPP_PROP_MAX,
  284. };
  285. enum {
  286. DSPP_IGC_PROP,
  287. DSPP_PCC_PROP,
  288. DSPP_GC_PROP,
  289. DSPP_HSIC_PROP,
  290. DSPP_MEMCOLOR_PROP,
  291. DSPP_SIXZONE_PROP,
  292. DSPP_GAMUT_PROP,
  293. DSPP_DITHER_PROP,
  294. DSPP_HIST_PROP,
  295. DSPP_VLUT_PROP,
  296. DSPP_BLOCKS_PROP_MAX,
  297. };
  298. enum {
  299. AD_OFF,
  300. AD_VERSION,
  301. AD_PROP_MAX,
  302. };
  303. enum {
  304. LTM_OFF,
  305. LTM_VERSION,
  306. LTM_PROP_MAX,
  307. };
  308. enum {
  309. MIXER_OFF,
  310. MIXER_LEN,
  311. MIXER_PAIR_MASK,
  312. MIXER_BLOCKS,
  313. MIXER_DISP,
  314. MIXER_CWB,
  315. MIXER_PROP_MAX,
  316. };
  317. enum {
  318. MIXER_GC_PROP,
  319. MIXER_BLOCKS_PROP_MAX,
  320. };
  321. enum {
  322. MIXER_BLEND_OP_OFF,
  323. MIXER_BLEND_PROP_MAX,
  324. };
  325. enum {
  326. WB_OFF,
  327. WB_LEN,
  328. WB_ID,
  329. WB_XIN_ID,
  330. WB_CLK_CTRL,
  331. WB_PROP_MAX,
  332. };
  333. enum {
  334. VBIF_OFF,
  335. VBIF_LEN,
  336. VBIF_ID,
  337. VBIF_DEFAULT_OT_RD_LIMIT,
  338. VBIF_DEFAULT_OT_WR_LIMIT,
  339. VBIF_DYNAMIC_OT_RD_LIMIT,
  340. VBIF_DYNAMIC_OT_WR_LIMIT,
  341. VBIF_MEMTYPE_0,
  342. VBIF_MEMTYPE_1,
  343. VBIF_QOS_RT_REMAP,
  344. VBIF_QOS_NRT_REMAP,
  345. VBIF_QOS_CWB_REMAP,
  346. VBIF_QOS_LUTDMA_REMAP,
  347. VBIF_PROP_MAX,
  348. };
  349. enum {
  350. UIDLE_OFF,
  351. UIDLE_LEN,
  352. UIDLE_PROP_MAX,
  353. };
  354. enum {
  355. REG_DMA_OFF,
  356. REG_DMA_VERSION,
  357. REG_DMA_TRIGGER_OFF,
  358. REG_DMA_BROADCAST_DISABLED,
  359. REG_DMA_XIN_ID,
  360. REG_DMA_CLK_CTRL,
  361. REG_DMA_PROP_MAX
  362. };
  363. /*************************************************************
  364. * dts property definition
  365. *************************************************************/
  366. enum prop_type {
  367. PROP_TYPE_BOOL,
  368. PROP_TYPE_U32,
  369. PROP_TYPE_U32_ARRAY,
  370. PROP_TYPE_STRING,
  371. PROP_TYPE_STRING_ARRAY,
  372. PROP_TYPE_BIT_OFFSET_ARRAY,
  373. PROP_TYPE_NODE,
  374. };
  375. struct sde_prop_type {
  376. /* use property index from enum property for readability purpose */
  377. u8 id;
  378. /* it should be property name based on dtsi documentation */
  379. char *prop_name;
  380. /**
  381. * if property is marked mandatory then it will fail parsing
  382. * when property is not present
  383. */
  384. u32 is_mandatory;
  385. /* property type based on "enum prop_type" */
  386. enum prop_type type;
  387. };
  388. struct sde_prop_value {
  389. u32 value[MAX_SDE_HW_BLK];
  390. u32 bit_value[MAX_SDE_HW_BLK][MAX_BIT_OFFSET];
  391. };
  392. /*************************************************************
  393. * dts property list
  394. *************************************************************/
  395. static struct sde_prop_type sde_prop[] = {
  396. {SDE_OFF, "qcom,sde-off", true, PROP_TYPE_U32},
  397. {SDE_LEN, "qcom,sde-len", false, PROP_TYPE_U32},
  398. {SSPP_LINEWIDTH, "qcom,sde-sspp-linewidth", false, PROP_TYPE_U32},
  399. {VIG_SSPP_LINEWIDTH, "qcom,sde-vig-sspp-linewidth", false, PROP_TYPE_U32},
  400. {MIXER_LINEWIDTH, "qcom,sde-mixer-linewidth", false, PROP_TYPE_U32},
  401. {MIXER_BLEND, "qcom,sde-mixer-blendstages", false, PROP_TYPE_U32},
  402. {WB_LINEWIDTH, "qcom,sde-wb-linewidth", false, PROP_TYPE_U32},
  403. {BANK_BIT, "qcom,sde-highest-bank-bit", false, PROP_TYPE_U32},
  404. {UBWC_VERSION, "qcom,sde-ubwc-version", false, PROP_TYPE_U32},
  405. {UBWC_STATIC, "qcom,sde-ubwc-static", false, PROP_TYPE_U32},
  406. {UBWC_SWIZZLE, "qcom,sde-ubwc-swizzle", false, PROP_TYPE_U32},
  407. {QSEED_TYPE, "qcom,sde-qseed-type", false, PROP_TYPE_STRING},
  408. {CSC_TYPE, "qcom,sde-csc-type", false, PROP_TYPE_STRING},
  409. {PANIC_PER_PIPE, "qcom,sde-panic-per-pipe", false, PROP_TYPE_BOOL},
  410. {SRC_SPLIT, "qcom,sde-has-src-split", false, PROP_TYPE_BOOL},
  411. {DIM_LAYER, "qcom,sde-has-dim-layer", false, PROP_TYPE_BOOL},
  412. {SMART_DMA_REV, "qcom,sde-smart-dma-rev", false, PROP_TYPE_STRING},
  413. {IDLE_PC, "qcom,sde-has-idle-pc", false, PROP_TYPE_BOOL},
  414. {DEST_SCALER, "qcom,sde-has-dest-scaler", false, PROP_TYPE_BOOL},
  415. {SMART_PANEL_ALIGN_MODE, "qcom,sde-smart-panel-align-mode",
  416. false, PROP_TYPE_U32},
  417. {MACROTILE_MODE, "qcom,sde-macrotile-mode", false, PROP_TYPE_U32},
  418. {UBWC_BW_CALC_VERSION, "qcom,sde-ubwc-bw-calc-version", false,
  419. PROP_TYPE_U32},
  420. {PIPE_ORDER_VERSION, "qcom,sde-pipe-order-version", false,
  421. PROP_TYPE_U32},
  422. {SEC_SID_MASK, "qcom,sde-secure-sid-mask", false, PROP_TYPE_U32_ARRAY},
  423. };
  424. static struct sde_prop_type sde_perf_prop[] = {
  425. {PERF_MAX_BW_LOW, "qcom,sde-max-bw-low-kbps", false, PROP_TYPE_U32},
  426. {PERF_MAX_BW_HIGH, "qcom,sde-max-bw-high-kbps", false, PROP_TYPE_U32},
  427. {PERF_MIN_CORE_IB, "qcom,sde-min-core-ib-kbps", false, PROP_TYPE_U32},
  428. {PERF_MIN_LLCC_IB, "qcom,sde-min-llcc-ib-kbps", false, PROP_TYPE_U32},
  429. {PERF_MIN_DRAM_IB, "qcom,sde-min-dram-ib-kbps", false, PROP_TYPE_U32},
  430. {PERF_CORE_IB_FF, "qcom,sde-core-ib-ff", false, PROP_TYPE_STRING},
  431. {PERF_CORE_CLK_FF, "qcom,sde-core-clk-ff", false, PROP_TYPE_STRING},
  432. {PERF_COMP_RATIO_RT, "qcom,sde-comp-ratio-rt", false,
  433. PROP_TYPE_STRING},
  434. {PERF_COMP_RATIO_NRT, "qcom,sde-comp-ratio-nrt", false,
  435. PROP_TYPE_STRING},
  436. {PERF_UNDERSIZED_PREFILL_LINES, "qcom,sde-undersizedprefill-lines",
  437. false, PROP_TYPE_U32},
  438. {PERF_DEST_SCALE_PREFILL_LINES, "qcom,sde-dest-scaleprefill-lines",
  439. false, PROP_TYPE_U32},
  440. {PERF_MACROTILE_PREFILL_LINES, "qcom,sde-macrotileprefill-lines",
  441. false, PROP_TYPE_U32},
  442. {PERF_YUV_NV12_PREFILL_LINES, "qcom,sde-yuv-nv12prefill-lines",
  443. false, PROP_TYPE_U32},
  444. {PERF_LINEAR_PREFILL_LINES, "qcom,sde-linearprefill-lines",
  445. false, PROP_TYPE_U32},
  446. {PERF_DOWNSCALING_PREFILL_LINES, "qcom,sde-downscalingprefill-lines",
  447. false, PROP_TYPE_U32},
  448. {PERF_XTRA_PREFILL_LINES, "qcom,sde-xtra-prefill-lines",
  449. false, PROP_TYPE_U32},
  450. {PERF_AMORTIZABLE_THRESHOLD, "qcom,sde-amortizable-threshold",
  451. false, PROP_TYPE_U32},
  452. {PERF_DANGER_LUT, "qcom,sde-danger-lut", false, PROP_TYPE_U32_ARRAY},
  453. {PERF_SAFE_LUT_LINEAR, "qcom,sde-safe-lut-linear", false,
  454. PROP_TYPE_U32_ARRAY},
  455. {PERF_SAFE_LUT_MACROTILE, "qcom,sde-safe-lut-macrotile", false,
  456. PROP_TYPE_U32_ARRAY},
  457. {PERF_SAFE_LUT_NRT, "qcom,sde-safe-lut-nrt", false,
  458. PROP_TYPE_U32_ARRAY},
  459. {PERF_SAFE_LUT_CWB, "qcom,sde-safe-lut-cwb", false,
  460. PROP_TYPE_U32_ARRAY},
  461. {PERF_QOS_LUT_LINEAR, "qcom,sde-qos-lut-linear", false,
  462. PROP_TYPE_U32_ARRAY},
  463. {PERF_QOS_LUT_MACROTILE, "qcom,sde-qos-lut-macrotile", false,
  464. PROP_TYPE_U32_ARRAY},
  465. {PERF_QOS_LUT_NRT, "qcom,sde-qos-lut-nrt", false,
  466. PROP_TYPE_U32_ARRAY},
  467. {PERF_QOS_LUT_CWB, "qcom,sde-qos-lut-cwb", false,
  468. PROP_TYPE_U32_ARRAY},
  469. {PERF_CDP_SETTING, "qcom,sde-cdp-setting", false,
  470. PROP_TYPE_U32_ARRAY},
  471. {PERF_CPU_MASK, "qcom,sde-qos-cpu-mask", false, PROP_TYPE_U32},
  472. {PERF_CPU_DMA_LATENCY, "qcom,sde-qos-cpu-dma-latency", false,
  473. PROP_TYPE_U32},
  474. {PERF_QOS_LUT_MACROTILE_QSEED, "qcom,sde-qos-lut-macrotile-qseed",
  475. false, PROP_TYPE_U32_ARRAY},
  476. {PERF_SAFE_LUT_MACROTILE_QSEED, "qcom,sde-safe-lut-macrotile-qseed",
  477. false, PROP_TYPE_U32_ARRAY},
  478. {PERF_NUM_MNOC_PORTS, "qcom,sde-num-mnoc-ports",
  479. false, PROP_TYPE_U32},
  480. {PERF_AXI_BUS_WIDTH, "qcom,sde-axi-bus-width",
  481. false, PROP_TYPE_U32},
  482. };
  483. static struct sde_prop_type sspp_prop[] = {
  484. {SSPP_OFF, "qcom,sde-sspp-off", true, PROP_TYPE_U32_ARRAY},
  485. {SSPP_SIZE, "qcom,sde-sspp-src-size", false, PROP_TYPE_U32},
  486. {SSPP_TYPE, "qcom,sde-sspp-type", true, PROP_TYPE_STRING_ARRAY},
  487. {SSPP_XIN, "qcom,sde-sspp-xin-id", true, PROP_TYPE_U32_ARRAY},
  488. {SSPP_CLK_CTRL, "qcom,sde-sspp-clk-ctrl", false,
  489. PROP_TYPE_BIT_OFFSET_ARRAY},
  490. {SSPP_CLK_STATUS, "qcom,sde-sspp-clk-status", false,
  491. PROP_TYPE_BIT_OFFSET_ARRAY},
  492. {SSPP_SCALE_SIZE, "qcom,sde-sspp-scale-size", false, PROP_TYPE_U32},
  493. {SSPP_VIG_BLOCKS, "qcom,sde-sspp-vig-blocks", false, PROP_TYPE_NODE},
  494. {SSPP_RGB_BLOCKS, "qcom,sde-sspp-rgb-blocks", false, PROP_TYPE_NODE},
  495. {SSPP_DMA_BLOCKS, "qcom,sde-sspp-dma-blocks", false, PROP_TYPE_NODE},
  496. {SSPP_EXCL_RECT, "qcom,sde-sspp-excl-rect", false, PROP_TYPE_U32_ARRAY},
  497. {SSPP_SMART_DMA, "qcom,sde-sspp-smart-dma-priority", false,
  498. PROP_TYPE_U32_ARRAY},
  499. {SSPP_MAX_PER_PIPE_BW, "qcom,sde-max-per-pipe-bw-kbps", false,
  500. PROP_TYPE_U32_ARRAY},
  501. {SSPP_MAX_PER_PIPE_BW_HIGH, "qcom,sde-max-per-pipe-bw-high-kbps", false,
  502. PROP_TYPE_U32_ARRAY},
  503. };
  504. static struct sde_prop_type vig_prop[] = {
  505. {VIG_QSEED_OFF, "qcom,sde-vig-qseed-off", false, PROP_TYPE_U32},
  506. {VIG_QSEED_LEN, "qcom,sde-vig-qseed-size", false, PROP_TYPE_U32},
  507. {VIG_CSC_OFF, "qcom,sde-vig-csc-off", false, PROP_TYPE_U32},
  508. {VIG_HSIC_PROP, "qcom,sde-vig-hsic", false, PROP_TYPE_U32_ARRAY},
  509. {VIG_MEMCOLOR_PROP, "qcom,sde-vig-memcolor", false,
  510. PROP_TYPE_U32_ARRAY},
  511. {VIG_PCC_PROP, "qcom,sde-vig-pcc", false, PROP_TYPE_U32_ARRAY},
  512. {VIG_GAMUT_PROP, "qcom,sde-vig-gamut", false, PROP_TYPE_U32_ARRAY},
  513. {VIG_IGC_PROP, "qcom,sde-vig-igc", false, PROP_TYPE_U32_ARRAY},
  514. {VIG_INVERSE_PMA, "qcom,sde-vig-inverse-pma", false, PROP_TYPE_BOOL},
  515. };
  516. static struct sde_prop_type rgb_prop[] = {
  517. {RGB_SCALER_OFF, "qcom,sde-rgb-scaler-off", false, PROP_TYPE_U32},
  518. {RGB_SCALER_LEN, "qcom,sde-rgb-scaler-size", false, PROP_TYPE_U32},
  519. {RGB_PCC_PROP, "qcom,sde-rgb-pcc", false, PROP_TYPE_U32_ARRAY},
  520. };
  521. static struct sde_prop_type dma_prop[] = {
  522. {DMA_IGC_PROP, "qcom,sde-dma-igc", false, PROP_TYPE_U32_ARRAY},
  523. {DMA_GC_PROP, "qcom,sde-dma-gc", false, PROP_TYPE_U32_ARRAY},
  524. {DMA_DGM_INVERSE_PMA, "qcom,sde-dma-inverse-pma", false,
  525. PROP_TYPE_BOOL},
  526. {DMA_CSC_OFF, "qcom,sde-dma-csc-off", false, PROP_TYPE_U32},
  527. };
  528. static struct sde_prop_type ctl_prop[] = {
  529. {HW_OFF, "qcom,sde-ctl-off", true, PROP_TYPE_U32_ARRAY},
  530. {HW_LEN, "qcom,sde-ctl-size", false, PROP_TYPE_U32},
  531. {HW_DISP, "qcom,sde-ctl-display-pref", false, PROP_TYPE_STRING_ARRAY},
  532. };
  533. struct sde_prop_type mixer_blend_prop[] = {
  534. {MIXER_BLEND_OP_OFF, "qcom,sde-mixer-blend-op-off", true,
  535. PROP_TYPE_U32_ARRAY},
  536. };
  537. static struct sde_prop_type mixer_prop[] = {
  538. {MIXER_OFF, "qcom,sde-mixer-off", true, PROP_TYPE_U32_ARRAY},
  539. {MIXER_LEN, "qcom,sde-mixer-size", false, PROP_TYPE_U32},
  540. {MIXER_PAIR_MASK, "qcom,sde-mixer-pair-mask", true,
  541. PROP_TYPE_U32_ARRAY},
  542. {MIXER_BLOCKS, "qcom,sde-mixer-blocks", false, PROP_TYPE_NODE},
  543. {MIXER_DISP, "qcom,sde-mixer-display-pref", false,
  544. PROP_TYPE_STRING_ARRAY},
  545. {MIXER_CWB, "qcom,sde-mixer-cwb-pref", false,
  546. PROP_TYPE_STRING_ARRAY},
  547. };
  548. static struct sde_prop_type mixer_blocks_prop[] = {
  549. {MIXER_GC_PROP, "qcom,sde-mixer-gc", false, PROP_TYPE_U32_ARRAY},
  550. };
  551. static struct sde_prop_type dspp_top_prop[] = {
  552. {DSPP_TOP_OFF, "qcom,sde-dspp-top-off", true, PROP_TYPE_U32},
  553. {DSPP_TOP_SIZE, "qcom,sde-dspp-top-size", false, PROP_TYPE_U32},
  554. };
  555. static struct sde_prop_type dspp_prop[] = {
  556. {DSPP_OFF, "qcom,sde-dspp-off", true, PROP_TYPE_U32_ARRAY},
  557. {DSPP_SIZE, "qcom,sde-dspp-size", false, PROP_TYPE_U32},
  558. {DSPP_BLOCKS, "qcom,sde-dspp-blocks", false, PROP_TYPE_NODE},
  559. };
  560. static struct sde_prop_type dspp_blocks_prop[] = {
  561. {DSPP_IGC_PROP, "qcom,sde-dspp-igc", false, PROP_TYPE_U32_ARRAY},
  562. {DSPP_PCC_PROP, "qcom,sde-dspp-pcc", false, PROP_TYPE_U32_ARRAY},
  563. {DSPP_GC_PROP, "qcom,sde-dspp-gc", false, PROP_TYPE_U32_ARRAY},
  564. {DSPP_HSIC_PROP, "qcom,sde-dspp-hsic", false, PROP_TYPE_U32_ARRAY},
  565. {DSPP_MEMCOLOR_PROP, "qcom,sde-dspp-memcolor", false,
  566. PROP_TYPE_U32_ARRAY},
  567. {DSPP_SIXZONE_PROP, "qcom,sde-dspp-sixzone", false,
  568. PROP_TYPE_U32_ARRAY},
  569. {DSPP_GAMUT_PROP, "qcom,sde-dspp-gamut", false, PROP_TYPE_U32_ARRAY},
  570. {DSPP_DITHER_PROP, "qcom,sde-dspp-dither", false, PROP_TYPE_U32_ARRAY},
  571. {DSPP_HIST_PROP, "qcom,sde-dspp-hist", false, PROP_TYPE_U32_ARRAY},
  572. {DSPP_VLUT_PROP, "qcom,sde-dspp-vlut", false, PROP_TYPE_U32_ARRAY},
  573. };
  574. static struct sde_prop_type ad_prop[] = {
  575. {AD_OFF, "qcom,sde-dspp-ad-off", false, PROP_TYPE_U32_ARRAY},
  576. {AD_VERSION, "qcom,sde-dspp-ad-version", false, PROP_TYPE_U32},
  577. };
  578. static struct sde_prop_type ltm_prop[] = {
  579. {LTM_OFF, "qcom,sde-dspp-ltm-off", false, PROP_TYPE_U32_ARRAY},
  580. {LTM_VERSION, "qcom,sde-dspp-ltm-version", false, PROP_TYPE_U32},
  581. };
  582. static struct sde_prop_type ds_top_prop[] = {
  583. {DS_TOP_OFF, "qcom,sde-dest-scaler-top-off", false, PROP_TYPE_U32},
  584. {DS_TOP_LEN, "qcom,sde-dest-scaler-top-size", false, PROP_TYPE_U32},
  585. {DS_TOP_INPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-input-linewidth",
  586. false, PROP_TYPE_U32},
  587. {DS_TOP_OUTPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-output-linewidth",
  588. false, PROP_TYPE_U32},
  589. };
  590. static struct sde_prop_type ds_prop[] = {
  591. {DS_OFF, "qcom,sde-dest-scaler-off", false, PROP_TYPE_U32_ARRAY},
  592. {DS_LEN, "qcom,sde-dest-scaler-size", false, PROP_TYPE_U32},
  593. };
  594. static struct sde_prop_type pp_prop[] = {
  595. {PP_OFF, "qcom,sde-pp-off", true, PROP_TYPE_U32_ARRAY},
  596. {PP_LEN, "qcom,sde-pp-size", false, PROP_TYPE_U32},
  597. {TE_OFF, "qcom,sde-te-off", false, PROP_TYPE_U32_ARRAY},
  598. {TE_LEN, "qcom,sde-te-size", false, PROP_TYPE_U32},
  599. {TE2_OFF, "qcom,sde-te2-off", false, PROP_TYPE_U32_ARRAY},
  600. {TE2_LEN, "qcom,sde-te2-size", false, PROP_TYPE_U32},
  601. {PP_SLAVE, "qcom,sde-pp-slave", false, PROP_TYPE_U32_ARRAY},
  602. {DITHER_OFF, "qcom,sde-dither-off", false, PROP_TYPE_U32_ARRAY},
  603. {DITHER_LEN, "qcom,sde-dither-size", false, PROP_TYPE_U32},
  604. {DITHER_VER, "qcom,sde-dither-version", false, PROP_TYPE_U32},
  605. {PP_MERGE_3D_ID, "qcom,sde-pp-merge-3d-id", false, PROP_TYPE_U32_ARRAY},
  606. };
  607. static struct sde_prop_type dsc_prop[] = {
  608. {DSC_OFF, "qcom,sde-dsc-off", false, PROP_TYPE_U32_ARRAY},
  609. {DSC_LEN, "qcom,sde-dsc-size", false, PROP_TYPE_U32},
  610. };
  611. static struct sde_prop_type cdm_prop[] = {
  612. {HW_OFF, "qcom,sde-cdm-off", false, PROP_TYPE_U32_ARRAY},
  613. {HW_LEN, "qcom,sde-cdm-size", false, PROP_TYPE_U32},
  614. };
  615. static struct sde_prop_type intf_prop[] = {
  616. {INTF_OFF, "qcom,sde-intf-off", true, PROP_TYPE_U32_ARRAY},
  617. {INTF_LEN, "qcom,sde-intf-size", false, PROP_TYPE_U32},
  618. {INTF_PREFETCH, "qcom,sde-intf-max-prefetch-lines", false,
  619. PROP_TYPE_U32_ARRAY},
  620. {INTF_TYPE, "qcom,sde-intf-type", false, PROP_TYPE_STRING_ARRAY},
  621. };
  622. static struct sde_prop_type wb_prop[] = {
  623. {WB_OFF, "qcom,sde-wb-off", true, PROP_TYPE_U32_ARRAY},
  624. {WB_LEN, "qcom,sde-wb-size", false, PROP_TYPE_U32},
  625. {WB_ID, "qcom,sde-wb-id", true, PROP_TYPE_U32_ARRAY},
  626. {WB_XIN_ID, "qcom,sde-wb-xin-id", false, PROP_TYPE_U32_ARRAY},
  627. {WB_CLK_CTRL, "qcom,sde-wb-clk-ctrl", false,
  628. PROP_TYPE_BIT_OFFSET_ARRAY},
  629. };
  630. static struct sde_prop_type vbif_prop[] = {
  631. {VBIF_OFF, "qcom,sde-vbif-off", true, PROP_TYPE_U32_ARRAY},
  632. {VBIF_LEN, "qcom,sde-vbif-size", false, PROP_TYPE_U32},
  633. {VBIF_ID, "qcom,sde-vbif-id", false, PROP_TYPE_U32_ARRAY},
  634. {VBIF_DEFAULT_OT_RD_LIMIT, "qcom,sde-vbif-default-ot-rd-limit", false,
  635. PROP_TYPE_U32},
  636. {VBIF_DEFAULT_OT_WR_LIMIT, "qcom,sde-vbif-default-ot-wr-limit", false,
  637. PROP_TYPE_U32},
  638. {VBIF_DYNAMIC_OT_RD_LIMIT, "qcom,sde-vbif-dynamic-ot-rd-limit", false,
  639. PROP_TYPE_U32_ARRAY},
  640. {VBIF_DYNAMIC_OT_WR_LIMIT, "qcom,sde-vbif-dynamic-ot-wr-limit", false,
  641. PROP_TYPE_U32_ARRAY},
  642. {VBIF_MEMTYPE_0, "qcom,sde-vbif-memtype-0", false, PROP_TYPE_U32_ARRAY},
  643. {VBIF_MEMTYPE_1, "qcom,sde-vbif-memtype-1", false, PROP_TYPE_U32_ARRAY},
  644. {VBIF_QOS_RT_REMAP, "qcom,sde-vbif-qos-rt-remap", false,
  645. PROP_TYPE_U32_ARRAY},
  646. {VBIF_QOS_NRT_REMAP, "qcom,sde-vbif-qos-nrt-remap", false,
  647. PROP_TYPE_U32_ARRAY},
  648. {VBIF_QOS_CWB_REMAP, "qcom,sde-vbif-qos-cwb-remap", false,
  649. PROP_TYPE_U32_ARRAY},
  650. {VBIF_QOS_LUTDMA_REMAP, "qcom,sde-vbif-qos-lutdma-remap", false,
  651. PROP_TYPE_U32_ARRAY},
  652. };
  653. static struct sde_prop_type uidle_prop[] = {
  654. {UIDLE_OFF, "qcom,sde-uidle-off", false, PROP_TYPE_U32},
  655. {UIDLE_LEN, "qcom,sde-uidle-size", false, PROP_TYPE_U32},
  656. };
  657. static struct sde_prop_type reg_dma_prop[REG_DMA_PROP_MAX] = {
  658. [REG_DMA_OFF] = {REG_DMA_OFF, "qcom,sde-reg-dma-off", false,
  659. PROP_TYPE_U32},
  660. [REG_DMA_VERSION] = {REG_DMA_VERSION, "qcom,sde-reg-dma-version",
  661. false, PROP_TYPE_U32},
  662. [REG_DMA_TRIGGER_OFF] = {REG_DMA_TRIGGER_OFF,
  663. "qcom,sde-reg-dma-trigger-off", false,
  664. PROP_TYPE_U32},
  665. [REG_DMA_BROADCAST_DISABLED] = {REG_DMA_BROADCAST_DISABLED,
  666. "qcom,sde-reg-dma-broadcast-disabled", false, PROP_TYPE_BOOL},
  667. [REG_DMA_XIN_ID] = {REG_DMA_XIN_ID,
  668. "qcom,sde-reg-dma-xin-id", false, PROP_TYPE_U32},
  669. [REG_DMA_CLK_CTRL] = {REG_DMA_XIN_ID,
  670. "qcom,sde-reg-dma-clk-ctrl", false, PROP_TYPE_BIT_OFFSET_ARRAY},
  671. };
  672. static struct sde_prop_type merge_3d_prop[] = {
  673. {HW_OFF, "qcom,sde-merge-3d-off", false, PROP_TYPE_U32_ARRAY},
  674. {HW_LEN, "qcom,sde-merge-3d-size", false, PROP_TYPE_U32},
  675. };
  676. static struct sde_prop_type qdss_prop[] = {
  677. {HW_OFF, "qcom,sde-qdss-off", false, PROP_TYPE_U32_ARRAY},
  678. {HW_LEN, "qcom,sde-qdss-size", false, PROP_TYPE_U32},
  679. };
  680. /*************************************************************
  681. * static API list
  682. *************************************************************/
  683. static int _parse_dt_u32_handler(struct device_node *np,
  684. char *prop_name, u32 *offsets, int len, bool mandatory)
  685. {
  686. int rc = -EINVAL;
  687. if (len > MAX_SDE_HW_BLK) {
  688. SDE_ERROR(
  689. "prop: %s tries out of bound access for u32 array read len: %d\n",
  690. prop_name, len);
  691. return -E2BIG;
  692. }
  693. rc = of_property_read_u32_array(np, prop_name, offsets, len);
  694. if (rc && mandatory)
  695. SDE_ERROR("mandatory prop: %s u32 array read len:%d\n",
  696. prop_name, len);
  697. else if (rc)
  698. SDE_DEBUG("optional prop: %s u32 array read len:%d\n",
  699. prop_name, len);
  700. return rc;
  701. }
  702. static int _parse_dt_bit_offset(struct device_node *np,
  703. char *prop_name, struct sde_prop_value *prop_value, u32 prop_index,
  704. u32 count, bool mandatory)
  705. {
  706. int rc = 0, len, i, j;
  707. const u32 *arr;
  708. arr = of_get_property(np, prop_name, &len);
  709. if (arr) {
  710. len /= sizeof(u32);
  711. len &= ~0x1;
  712. if (len > (MAX_SDE_HW_BLK * MAX_BIT_OFFSET)) {
  713. SDE_ERROR(
  714. "prop: %s len: %d will lead to out of bound access\n",
  715. prop_name, len / MAX_BIT_OFFSET);
  716. return -E2BIG;
  717. }
  718. for (i = 0, j = 0; i < len; j++) {
  719. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 0) =
  720. be32_to_cpu(arr[i]);
  721. i++;
  722. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 1) =
  723. be32_to_cpu(arr[i]);
  724. i++;
  725. }
  726. } else {
  727. if (mandatory) {
  728. SDE_ERROR("error mandatory property '%s' not found\n",
  729. prop_name);
  730. rc = -EINVAL;
  731. } else {
  732. SDE_DEBUG("error optional property '%s' not found\n",
  733. prop_name);
  734. }
  735. }
  736. return rc;
  737. }
  738. static int _validate_dt_entry(struct device_node *np,
  739. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  740. int *off_count)
  741. {
  742. int rc = 0, i, val;
  743. struct device_node *snp = NULL;
  744. if (off_count) {
  745. *off_count = of_property_count_u32_elems(np,
  746. sde_prop[0].prop_name);
  747. if ((*off_count > MAX_BLOCKS) || (*off_count < 0)) {
  748. if (sde_prop[0].is_mandatory) {
  749. SDE_ERROR(
  750. "invalid hw offset prop name:%s count: %d\n",
  751. sde_prop[0].prop_name, *off_count);
  752. rc = -EINVAL;
  753. }
  754. *off_count = 0;
  755. memset(prop_count, 0, sizeof(int) * prop_size);
  756. return rc;
  757. }
  758. }
  759. for (i = 0; i < prop_size; i++) {
  760. switch (sde_prop[i].type) {
  761. case PROP_TYPE_U32:
  762. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  763. &val);
  764. break;
  765. case PROP_TYPE_U32_ARRAY:
  766. prop_count[i] = of_property_count_u32_elems(np,
  767. sde_prop[i].prop_name);
  768. if (prop_count[i] < 0)
  769. rc = prop_count[i];
  770. break;
  771. case PROP_TYPE_STRING_ARRAY:
  772. prop_count[i] = of_property_count_strings(np,
  773. sde_prop[i].prop_name);
  774. if (prop_count[i] < 0)
  775. rc = prop_count[i];
  776. break;
  777. case PROP_TYPE_BIT_OFFSET_ARRAY:
  778. of_get_property(np, sde_prop[i].prop_name, &val);
  779. prop_count[i] = val / (MAX_BIT_OFFSET * sizeof(u32));
  780. break;
  781. case PROP_TYPE_NODE:
  782. snp = of_get_child_by_name(np,
  783. sde_prop[i].prop_name);
  784. if (!snp)
  785. rc = -EINVAL;
  786. break;
  787. default:
  788. SDE_DEBUG("invalid property type:%d\n",
  789. sde_prop[i].type);
  790. break;
  791. }
  792. SDE_DEBUG(
  793. "prop id:%d prop name:%s prop type:%d prop_count:%d\n",
  794. i, sde_prop[i].prop_name,
  795. sde_prop[i].type, prop_count[i]);
  796. if (rc && sde_prop[i].is_mandatory &&
  797. ((sde_prop[i].type == PROP_TYPE_U32) ||
  798. (sde_prop[i].type == PROP_TYPE_NODE))) {
  799. SDE_ERROR("prop:%s not present\n",
  800. sde_prop[i].prop_name);
  801. goto end;
  802. } else if (sde_prop[i].type == PROP_TYPE_U32 ||
  803. sde_prop[i].type == PROP_TYPE_BOOL ||
  804. sde_prop[i].type == PROP_TYPE_NODE) {
  805. rc = 0;
  806. continue;
  807. }
  808. if (off_count && (prop_count[i] != *off_count) &&
  809. sde_prop[i].is_mandatory) {
  810. SDE_ERROR(
  811. "prop:%s count:%d is different compared to offset array:%d\n",
  812. sde_prop[i].prop_name,
  813. prop_count[i], *off_count);
  814. rc = -EINVAL;
  815. goto end;
  816. } else if (off_count && prop_count[i] != *off_count) {
  817. SDE_DEBUG(
  818. "prop:%s count:%d is different compared to offset array:%d\n",
  819. sde_prop[i].prop_name,
  820. prop_count[i], *off_count);
  821. rc = 0;
  822. prop_count[i] = 0;
  823. }
  824. if (prop_count[i] < 0) {
  825. prop_count[i] = 0;
  826. if (sde_prop[i].is_mandatory) {
  827. SDE_ERROR("prop:%s count:%d is negative\n",
  828. sde_prop[i].prop_name, prop_count[i]);
  829. rc = -EINVAL;
  830. } else {
  831. rc = 0;
  832. SDE_DEBUG("prop:%s count:%d is negative\n",
  833. sde_prop[i].prop_name, prop_count[i]);
  834. }
  835. }
  836. }
  837. end:
  838. return rc;
  839. }
  840. static int _read_dt_entry(struct device_node *np,
  841. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  842. bool *prop_exists,
  843. struct sde_prop_value *prop_value)
  844. {
  845. int rc = 0, i, j;
  846. for (i = 0; i < prop_size; i++) {
  847. prop_exists[i] = true;
  848. switch (sde_prop[i].type) {
  849. case PROP_TYPE_U32:
  850. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  851. &PROP_VALUE_ACCESS(prop_value, i, 0));
  852. SDE_DEBUG(
  853. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  854. i, sde_prop[i].prop_name,
  855. sde_prop[i].type,
  856. PROP_VALUE_ACCESS(prop_value, i, 0));
  857. if (rc)
  858. prop_exists[i] = false;
  859. break;
  860. case PROP_TYPE_BOOL:
  861. PROP_VALUE_ACCESS(prop_value, i, 0) =
  862. of_property_read_bool(np,
  863. sde_prop[i].prop_name);
  864. SDE_DEBUG(
  865. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  866. i, sde_prop[i].prop_name,
  867. sde_prop[i].type,
  868. PROP_VALUE_ACCESS(prop_value, i, 0));
  869. break;
  870. case PROP_TYPE_U32_ARRAY:
  871. rc = _parse_dt_u32_handler(np, sde_prop[i].prop_name,
  872. &PROP_VALUE_ACCESS(prop_value, i, 0),
  873. prop_count[i], sde_prop[i].is_mandatory);
  874. if (rc && sde_prop[i].is_mandatory) {
  875. SDE_ERROR(
  876. "%s prop validation success but read failed\n",
  877. sde_prop[i].prop_name);
  878. prop_exists[i] = false;
  879. goto end;
  880. } else {
  881. if (rc)
  882. prop_exists[i] = false;
  883. /* only for debug purpose */
  884. SDE_DEBUG(
  885. "prop id:%d prop name:%s prop type:%d",
  886. i, sde_prop[i].prop_name,
  887. sde_prop[i].type);
  888. for (j = 0; j < prop_count[i]; j++)
  889. SDE_DEBUG(" value[%d]:0x%x ", j,
  890. PROP_VALUE_ACCESS(prop_value, i,
  891. j));
  892. SDE_DEBUG("\n");
  893. }
  894. break;
  895. case PROP_TYPE_BIT_OFFSET_ARRAY:
  896. rc = _parse_dt_bit_offset(np, sde_prop[i].prop_name,
  897. prop_value, i, prop_count[i],
  898. sde_prop[i].is_mandatory);
  899. if (rc && sde_prop[i].is_mandatory) {
  900. SDE_ERROR(
  901. "%s prop validation success but read failed\n",
  902. sde_prop[i].prop_name);
  903. prop_exists[i] = false;
  904. goto end;
  905. } else {
  906. if (rc)
  907. prop_exists[i] = false;
  908. SDE_DEBUG(
  909. "prop id:%d prop name:%s prop type:%d",
  910. i, sde_prop[i].prop_name,
  911. sde_prop[i].type);
  912. for (j = 0; j < prop_count[i]; j++)
  913. SDE_DEBUG(
  914. "count[%d]: bit:0x%x off:0x%x\n", j,
  915. PROP_BITVALUE_ACCESS(prop_value,
  916. i, j, 0),
  917. PROP_BITVALUE_ACCESS(prop_value,
  918. i, j, 1));
  919. SDE_DEBUG("\n");
  920. }
  921. break;
  922. case PROP_TYPE_NODE:
  923. /* Node will be parsed in calling function */
  924. rc = 0;
  925. break;
  926. default:
  927. SDE_DEBUG("invalid property type:%d\n",
  928. sde_prop[i].type);
  929. break;
  930. }
  931. rc = 0;
  932. }
  933. end:
  934. return rc;
  935. }
  936. static void _sde_sspp_setup_vig(struct sde_mdss_cfg *sde_cfg,
  937. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  938. bool *prop_exists, struct sde_prop_value *prop_value, u32 *vig_count)
  939. {
  940. sblk->maxlinewidth = sde_cfg->vig_sspp_linewidth;
  941. sblk->maxupscale = MAX_UPSCALE_RATIO;
  942. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  943. sspp->id = SSPP_VIG0 + *vig_count;
  944. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  945. sspp->id - SSPP_VIG0);
  946. sspp->clk_ctrl = SDE_CLK_CTRL_VIG0 + *vig_count;
  947. sspp->type = SSPP_TYPE_VIG;
  948. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  949. if (sde_cfg->vbif_qos_nlvl == 8)
  950. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  951. (*vig_count)++;
  952. if (!prop_value)
  953. return;
  954. if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED2) {
  955. set_bit(SDE_SSPP_SCALER_QSEED2, &sspp->features);
  956. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED2;
  957. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  958. VIG_QSEED_OFF, 0);
  959. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  960. VIG_QSEED_LEN, 0);
  961. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  962. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  963. } else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3) {
  964. set_bit(SDE_SSPP_SCALER_QSEED3, &sspp->features);
  965. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED3;
  966. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  967. VIG_QSEED_OFF, 0);
  968. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  969. VIG_QSEED_LEN, 0);
  970. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  971. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  972. } else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3LITE) {
  973. set_bit(SDE_SSPP_SCALER_QSEED3LITE, &sspp->features);
  974. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED3LITE;
  975. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  976. VIG_QSEED_OFF, 0);
  977. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  978. VIG_QSEED_LEN, 0);
  979. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  980. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  981. }
  982. sblk->csc_blk.id = SDE_SSPP_CSC;
  983. snprintf(sblk->csc_blk.name, SDE_HW_BLK_NAME_LEN,
  984. "sspp_csc%u", sspp->id - SSPP_VIG0);
  985. if (sde_cfg->csc_type == SDE_SSPP_CSC) {
  986. set_bit(SDE_SSPP_CSC, &sspp->features);
  987. sblk->csc_blk.base = PROP_VALUE_ACCESS(prop_value,
  988. VIG_CSC_OFF, 0);
  989. } else if (sde_cfg->csc_type == SDE_SSPP_CSC_10BIT) {
  990. set_bit(SDE_SSPP_CSC_10BIT, &sspp->features);
  991. sblk->csc_blk.base = PROP_VALUE_ACCESS(prop_value,
  992. VIG_CSC_OFF, 0);
  993. }
  994. sblk->hsic_blk.id = SDE_SSPP_HSIC;
  995. snprintf(sblk->hsic_blk.name, SDE_HW_BLK_NAME_LEN,
  996. "sspp_hsic%u", sspp->id - SSPP_VIG0);
  997. if (prop_exists[VIG_HSIC_PROP]) {
  998. sblk->hsic_blk.base = PROP_VALUE_ACCESS(prop_value,
  999. VIG_HSIC_PROP, 0);
  1000. sblk->hsic_blk.version = PROP_VALUE_ACCESS(prop_value,
  1001. VIG_HSIC_PROP, 1);
  1002. sblk->hsic_blk.len = 0;
  1003. set_bit(SDE_SSPP_HSIC, &sspp->features);
  1004. }
  1005. sblk->memcolor_blk.id = SDE_SSPP_MEMCOLOR;
  1006. snprintf(sblk->memcolor_blk.name, SDE_HW_BLK_NAME_LEN,
  1007. "sspp_memcolor%u", sspp->id - SSPP_VIG0);
  1008. if (prop_exists[VIG_MEMCOLOR_PROP]) {
  1009. sblk->memcolor_blk.base = PROP_VALUE_ACCESS(prop_value,
  1010. VIG_MEMCOLOR_PROP, 0);
  1011. sblk->memcolor_blk.version = PROP_VALUE_ACCESS(prop_value,
  1012. VIG_MEMCOLOR_PROP, 1);
  1013. sblk->memcolor_blk.len = 0;
  1014. set_bit(SDE_SSPP_MEMCOLOR, &sspp->features);
  1015. }
  1016. sblk->pcc_blk.id = SDE_SSPP_PCC;
  1017. snprintf(sblk->pcc_blk.name, SDE_HW_BLK_NAME_LEN,
  1018. "sspp_pcc%u", sspp->id - SSPP_VIG0);
  1019. if (prop_exists[VIG_PCC_PROP]) {
  1020. sblk->pcc_blk.base = PROP_VALUE_ACCESS(prop_value,
  1021. VIG_PCC_PROP, 0);
  1022. sblk->pcc_blk.version = PROP_VALUE_ACCESS(prop_value,
  1023. VIG_PCC_PROP, 1);
  1024. sblk->pcc_blk.len = 0;
  1025. set_bit(SDE_SSPP_PCC, &sspp->features);
  1026. }
  1027. if (prop_exists[VIG_GAMUT_PROP]) {
  1028. sblk->gamut_blk.id = SDE_SSPP_VIG_GAMUT;
  1029. snprintf(sblk->gamut_blk.name, SDE_HW_BLK_NAME_LEN,
  1030. "sspp_vig_gamut%u", sspp->id - SSPP_VIG0);
  1031. sblk->gamut_blk.base = PROP_VALUE_ACCESS(prop_value,
  1032. VIG_GAMUT_PROP, 0);
  1033. sblk->gamut_blk.version = PROP_VALUE_ACCESS(prop_value,
  1034. VIG_GAMUT_PROP, 1);
  1035. sblk->gamut_blk.len = 0;
  1036. set_bit(SDE_SSPP_VIG_GAMUT, &sspp->features);
  1037. }
  1038. if (prop_exists[VIG_IGC_PROP]) {
  1039. sblk->igc_blk[0].id = SDE_SSPP_VIG_IGC;
  1040. snprintf(sblk->igc_blk[0].name, SDE_HW_BLK_NAME_LEN,
  1041. "sspp_vig_igc%u", sspp->id - SSPP_VIG0);
  1042. sblk->igc_blk[0].base = PROP_VALUE_ACCESS(prop_value,
  1043. VIG_IGC_PROP, 0);
  1044. sblk->igc_blk[0].version = PROP_VALUE_ACCESS(prop_value,
  1045. VIG_IGC_PROP, 1);
  1046. sblk->igc_blk[0].len = 0;
  1047. set_bit(SDE_SSPP_VIG_IGC, &sspp->features);
  1048. }
  1049. if (PROP_VALUE_ACCESS(prop_value, VIG_INVERSE_PMA, 0))
  1050. set_bit(SDE_SSPP_INVERSE_PMA, &sspp->features);
  1051. sblk->format_list = sde_cfg->vig_formats;
  1052. sblk->virt_format_list = sde_cfg->virt_vig_formats;
  1053. if (IS_SDE_INLINE_ROT_REV_100(sde_cfg->true_inline_rot_rev)) {
  1054. set_bit(SDE_SSPP_TRUE_INLINE_ROT_V1, &sspp->features);
  1055. sblk->in_rot_format_list = sde_cfg->inline_rot_formats;
  1056. sblk->in_rot_maxdwnscale_rt_num =
  1057. sde_cfg->true_inline_dwnscale_rt_num;
  1058. sblk->in_rot_maxdwnscale_rt_denom =
  1059. sde_cfg->true_inline_dwnscale_rt_denom;
  1060. sblk->in_rot_maxdwnscale_nrt =
  1061. sde_cfg->true_inline_dwnscale_nrt;
  1062. sblk->in_rot_maxheight =
  1063. MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT;
  1064. sblk->in_rot_prefill_fudge_lines =
  1065. sde_cfg->true_inline_prefill_fudge_lines;
  1066. sblk->in_rot_prefill_lines_nv12 =
  1067. sde_cfg->true_inline_prefill_lines_nv12;
  1068. sblk->in_rot_prefill_lines =
  1069. sde_cfg->true_inline_prefill_lines;
  1070. }
  1071. if (sde_cfg->sc_cfg.has_sys_cache) {
  1072. set_bit(SDE_PERF_SSPP_SYS_CACHE, &sspp->perf_features);
  1073. sblk->llcc_scid = sde_cfg->sc_cfg.llcc_scid;
  1074. sblk->llcc_slice_size =
  1075. sde_cfg->sc_cfg.llcc_slice_size;
  1076. }
  1077. }
  1078. static void _sde_sspp_setup_rgb(struct sde_mdss_cfg *sde_cfg,
  1079. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1080. bool *prop_exists, struct sde_prop_value *prop_value, u32 *rgb_count)
  1081. {
  1082. sblk->maxupscale = MAX_UPSCALE_RATIO;
  1083. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  1084. sspp->id = SSPP_RGB0 + *rgb_count;
  1085. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1086. sspp->id - SSPP_VIG0);
  1087. sspp->clk_ctrl = SDE_CLK_CTRL_RGB0 + *rgb_count;
  1088. sspp->type = SSPP_TYPE_RGB;
  1089. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1090. if (sde_cfg->vbif_qos_nlvl == 8)
  1091. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1092. (*rgb_count)++;
  1093. if (!prop_value)
  1094. return;
  1095. if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED2) {
  1096. set_bit(SDE_SSPP_SCALER_RGB, &sspp->features);
  1097. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED2;
  1098. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1099. RGB_SCALER_OFF, 0);
  1100. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1101. RGB_SCALER_LEN, 0);
  1102. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1103. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1104. } else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3) {
  1105. set_bit(SDE_SSPP_SCALER_RGB, &sspp->features);
  1106. sblk->scaler_blk.id = SDE_SSPP_SCALER_QSEED3;
  1107. sblk->scaler_blk.base = PROP_VALUE_ACCESS(prop_value,
  1108. RGB_SCALER_LEN, 0);
  1109. sblk->scaler_blk.len = PROP_VALUE_ACCESS(prop_value,
  1110. SSPP_SCALE_SIZE, 0);
  1111. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1112. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1113. }
  1114. sblk->pcc_blk.id = SDE_SSPP_PCC;
  1115. if (prop_exists[RGB_PCC_PROP]) {
  1116. sblk->pcc_blk.base = PROP_VALUE_ACCESS(prop_value,
  1117. RGB_PCC_PROP, 0);
  1118. sblk->pcc_blk.version = PROP_VALUE_ACCESS(prop_value,
  1119. RGB_PCC_PROP, 1);
  1120. sblk->pcc_blk.len = 0;
  1121. set_bit(SDE_SSPP_PCC, &sspp->features);
  1122. }
  1123. sblk->format_list = sde_cfg->dma_formats;
  1124. sblk->virt_format_list = NULL;
  1125. }
  1126. static void _sde_sspp_setup_cursor(struct sde_mdss_cfg *sde_cfg,
  1127. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1128. struct sde_prop_value *prop_value, u32 *cursor_count)
  1129. {
  1130. if (!IS_SDE_MAJOR_MINOR_SAME(sde_cfg->hwversion, SDE_HW_VER_300))
  1131. SDE_ERROR("invalid sspp type %d, xin id %d\n",
  1132. sspp->type, sspp->xin_id);
  1133. set_bit(SDE_SSPP_CURSOR, &sspp->features);
  1134. sblk->maxupscale = SSPP_UNITY_SCALE;
  1135. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1136. sblk->format_list = sde_cfg->cursor_formats;
  1137. sblk->virt_format_list = NULL;
  1138. sspp->id = SSPP_CURSOR0 + *cursor_count;
  1139. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1140. sspp->id - SSPP_VIG0);
  1141. sspp->clk_ctrl = SDE_CLK_CTRL_CURSOR0 + *cursor_count;
  1142. sspp->type = SSPP_TYPE_CURSOR;
  1143. (*cursor_count)++;
  1144. }
  1145. static void _sde_sspp_setup_dma(struct sde_mdss_cfg *sde_cfg,
  1146. struct sde_sspp_cfg *sspp, struct sde_sspp_sub_blks *sblk,
  1147. bool prop_exists[][DMA_PROP_MAX], struct sde_prop_value *prop_value,
  1148. u32 *dma_count, u32 dgm_count)
  1149. {
  1150. u32 i = 0;
  1151. sblk->maxupscale = SSPP_UNITY_SCALE;
  1152. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1153. sblk->format_list = sde_cfg->dma_formats;
  1154. sblk->virt_format_list = sde_cfg->dma_formats;
  1155. sspp->id = SSPP_DMA0 + *dma_count;
  1156. sspp->clk_ctrl = SDE_CLK_CTRL_DMA0 + *dma_count;
  1157. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1158. sspp->id - SSPP_VIG0);
  1159. sspp->type = SSPP_TYPE_DMA;
  1160. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1161. if (sde_cfg->vbif_qos_nlvl == 8)
  1162. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1163. (*dma_count)++;
  1164. if (!prop_value)
  1165. return;
  1166. sblk->num_igc_blk = dgm_count;
  1167. sblk->num_gc_blk = dgm_count;
  1168. sblk->num_dgm_csc_blk = dgm_count;
  1169. for (i = 0; i < dgm_count; i++) {
  1170. if (prop_exists[i][DMA_IGC_PROP]) {
  1171. sblk->igc_blk[i].id = SDE_SSPP_DMA_IGC;
  1172. snprintf(sblk->igc_blk[i].name, SDE_HW_BLK_NAME_LEN,
  1173. "sspp_dma_igc%u", sspp->id - SSPP_DMA0);
  1174. sblk->igc_blk[i].base = PROP_VALUE_ACCESS(
  1175. &prop_value[i * DMA_PROP_MAX], DMA_IGC_PROP, 0);
  1176. sblk->igc_blk[i].version = PROP_VALUE_ACCESS(
  1177. &prop_value[i * DMA_PROP_MAX], DMA_IGC_PROP, 1);
  1178. sblk->igc_blk[i].len = 0;
  1179. set_bit(SDE_SSPP_DMA_IGC, &sspp->features);
  1180. }
  1181. if (prop_exists[i][DMA_GC_PROP]) {
  1182. sblk->gc_blk[i].id = SDE_SSPP_DMA_GC;
  1183. snprintf(sblk->gc_blk[0].name, SDE_HW_BLK_NAME_LEN,
  1184. "sspp_dma_gc%u", sspp->id - SSPP_DMA0);
  1185. sblk->gc_blk[i].base = PROP_VALUE_ACCESS(
  1186. &prop_value[i * DMA_PROP_MAX], DMA_GC_PROP, 0);
  1187. sblk->gc_blk[i].version = PROP_VALUE_ACCESS(
  1188. &prop_value[i * DMA_PROP_MAX], DMA_GC_PROP, 1);
  1189. sblk->gc_blk[i].len = 0;
  1190. set_bit(SDE_SSPP_DMA_GC, &sspp->features);
  1191. }
  1192. if (PROP_VALUE_ACCESS(&prop_value[i * DMA_PROP_MAX],
  1193. DMA_DGM_INVERSE_PMA, 0))
  1194. set_bit(SDE_SSPP_DGM_INVERSE_PMA, &sspp->features);
  1195. if (prop_exists[i][DMA_CSC_OFF]) {
  1196. sblk->dgm_csc_blk[i].id = SDE_SSPP_DGM_CSC;
  1197. snprintf(sblk->csc_blk.name, SDE_HW_BLK_NAME_LEN,
  1198. "sspp_dgm_csc%u", sspp->id - SSPP_DMA0);
  1199. set_bit(SDE_SSPP_DGM_CSC, &sspp->features);
  1200. sblk->dgm_csc_blk[i].base = PROP_VALUE_ACCESS(
  1201. &prop_value[i * DMA_PROP_MAX], DMA_CSC_OFF, 0);
  1202. }
  1203. }
  1204. }
  1205. static int sde_dgm_parse_dt(struct device_node *np, u32 index,
  1206. struct sde_prop_value *prop_value, bool *prop_exists)
  1207. {
  1208. int rc = 0;
  1209. u32 child_idx = 0;
  1210. int prop_count[DMA_PROP_MAX] = {0};
  1211. struct device_node *dgm_snp = NULL;
  1212. for_each_child_of_node(np, dgm_snp) {
  1213. if (index != child_idx++)
  1214. continue;
  1215. rc = _validate_dt_entry(dgm_snp, dma_prop, ARRAY_SIZE(dma_prop),
  1216. prop_count, NULL);
  1217. if (rc)
  1218. return rc;
  1219. rc = _read_dt_entry(dgm_snp, dma_prop, ARRAY_SIZE(dma_prop),
  1220. prop_count, prop_exists,
  1221. prop_value);
  1222. }
  1223. return rc;
  1224. }
  1225. static int sde_sspp_parse_dt(struct device_node *np,
  1226. struct sde_mdss_cfg *sde_cfg)
  1227. {
  1228. int rc, prop_count[SSPP_PROP_MAX], off_count, i, j;
  1229. int vig_prop_count[VIG_PROP_MAX], rgb_prop_count[RGB_PROP_MAX];
  1230. bool prop_exists[SSPP_PROP_MAX], vig_prop_exists[VIG_PROP_MAX];
  1231. bool rgb_prop_exists[RGB_PROP_MAX];
  1232. bool dgm_prop_exists[SSPP_SUBBLK_COUNT_MAX][DMA_PROP_MAX];
  1233. struct sde_prop_value *prop_value = NULL;
  1234. struct sde_prop_value *vig_prop_value = NULL, *rgb_prop_value = NULL;
  1235. struct sde_prop_value *dgm_prop_value = NULL;
  1236. const char *type;
  1237. struct sde_sspp_cfg *sspp;
  1238. struct sde_sspp_sub_blks *sblk;
  1239. u32 vig_count = 0, dma_count = 0, rgb_count = 0, cursor_count = 0;
  1240. u32 dgm_count = 0;
  1241. struct device_node *snp = NULL;
  1242. prop_value = kcalloc(SSPP_PROP_MAX,
  1243. sizeof(struct sde_prop_value), GFP_KERNEL);
  1244. if (!prop_value) {
  1245. rc = -ENOMEM;
  1246. goto end;
  1247. }
  1248. rc = _validate_dt_entry(np, sspp_prop, ARRAY_SIZE(sspp_prop),
  1249. prop_count, &off_count);
  1250. if (rc)
  1251. goto end;
  1252. rc = _read_dt_entry(np, sspp_prop, ARRAY_SIZE(sspp_prop), prop_count,
  1253. prop_exists, prop_value);
  1254. if (rc)
  1255. goto end;
  1256. sde_cfg->sspp_count = off_count;
  1257. /* get vig feature dt properties if they exist */
  1258. snp = of_get_child_by_name(np, sspp_prop[SSPP_VIG_BLOCKS].prop_name);
  1259. if (snp) {
  1260. vig_prop_value = kcalloc(VIG_PROP_MAX,
  1261. sizeof(struct sde_prop_value), GFP_KERNEL);
  1262. if (!vig_prop_value) {
  1263. rc = -ENOMEM;
  1264. goto end;
  1265. }
  1266. rc = _validate_dt_entry(snp, vig_prop, ARRAY_SIZE(vig_prop),
  1267. vig_prop_count, NULL);
  1268. if (rc)
  1269. goto end;
  1270. rc = _read_dt_entry(snp, vig_prop, ARRAY_SIZE(vig_prop),
  1271. vig_prop_count, vig_prop_exists,
  1272. vig_prop_value);
  1273. }
  1274. /* get rgb feature dt properties if they exist */
  1275. snp = of_get_child_by_name(np, sspp_prop[SSPP_RGB_BLOCKS].prop_name);
  1276. if (snp) {
  1277. rgb_prop_value = kcalloc(RGB_PROP_MAX,
  1278. sizeof(struct sde_prop_value),
  1279. GFP_KERNEL);
  1280. if (!rgb_prop_value) {
  1281. rc = -ENOMEM;
  1282. goto end;
  1283. }
  1284. rc = _validate_dt_entry(snp, rgb_prop, ARRAY_SIZE(rgb_prop),
  1285. rgb_prop_count, NULL);
  1286. if (rc)
  1287. goto end;
  1288. rc = _read_dt_entry(snp, rgb_prop, ARRAY_SIZE(rgb_prop),
  1289. rgb_prop_count, rgb_prop_exists,
  1290. rgb_prop_value);
  1291. }
  1292. /* get dma feature dt properties if they exist */
  1293. snp = of_get_child_by_name(np, sspp_prop[SSPP_DMA_BLOCKS].prop_name);
  1294. if (snp) {
  1295. dgm_count = of_get_child_count(snp);
  1296. if (dgm_count > 0 && dgm_count <= SSPP_SUBBLK_COUNT_MAX) {
  1297. dgm_prop_value = kzalloc(dgm_count * DMA_PROP_MAX *
  1298. sizeof(struct sde_prop_value),
  1299. GFP_KERNEL);
  1300. if (!dgm_prop_value) {
  1301. rc = -ENOMEM;
  1302. goto end;
  1303. }
  1304. for (i = 0; i < dgm_count; i++)
  1305. sde_dgm_parse_dt(snp, i,
  1306. &dgm_prop_value[i * DMA_PROP_MAX],
  1307. &dgm_prop_exists[i][0]);
  1308. }
  1309. }
  1310. for (i = 0; i < off_count; i++) {
  1311. sspp = sde_cfg->sspp + i;
  1312. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1313. if (!sblk) {
  1314. rc = -ENOMEM;
  1315. /* catalog deinit will release the allocated blocks */
  1316. goto end;
  1317. }
  1318. sspp->sblk = sblk;
  1319. sspp->base = PROP_VALUE_ACCESS(prop_value, SSPP_OFF, i);
  1320. sspp->len = PROP_VALUE_ACCESS(prop_value, SSPP_SIZE, 0);
  1321. sblk->maxlinewidth = sde_cfg->max_sspp_linewidth;
  1322. set_bit(SDE_SSPP_SRC, &sspp->features);
  1323. if (sde_cfg->has_cdp)
  1324. set_bit(SDE_PERF_SSPP_CDP, &sspp->perf_features);
  1325. if (sde_cfg->ts_prefill_rev == 1) {
  1326. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1327. } else if (sde_cfg->ts_prefill_rev == 2) {
  1328. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1329. set_bit(SDE_PERF_SSPP_TS_PREFILL_REC1,
  1330. &sspp->perf_features);
  1331. }
  1332. sblk->smart_dma_priority =
  1333. PROP_VALUE_ACCESS(prop_value, SSPP_SMART_DMA, i);
  1334. if (sblk->smart_dma_priority && sde_cfg->smart_dma_rev)
  1335. set_bit(sde_cfg->smart_dma_rev, &sspp->features);
  1336. sblk->src_blk.id = SDE_SSPP_SRC;
  1337. of_property_read_string_index(np,
  1338. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1339. if (!strcmp(type, "vig")) {
  1340. _sde_sspp_setup_vig(sde_cfg, sspp, sblk,
  1341. vig_prop_exists, vig_prop_value, &vig_count);
  1342. } else if (!strcmp(type, "rgb")) {
  1343. _sde_sspp_setup_rgb(sde_cfg, sspp, sblk,
  1344. rgb_prop_exists, rgb_prop_value, &rgb_count);
  1345. } else if (!strcmp(type, "cursor")) {
  1346. /* No prop values for cursor pipes */
  1347. _sde_sspp_setup_cursor(sde_cfg, sspp, sblk, NULL,
  1348. &cursor_count);
  1349. } else if (!strcmp(type, "dma")) {
  1350. _sde_sspp_setup_dma(sde_cfg, sspp, sblk,
  1351. dgm_prop_exists, dgm_prop_value, &dma_count,
  1352. dgm_count);
  1353. } else {
  1354. SDE_ERROR("invalid sspp type:%s\n", type);
  1355. rc = -EINVAL;
  1356. goto end;
  1357. }
  1358. if (sde_cfg->uidle_cfg.uidle_rev)
  1359. set_bit(SDE_PERF_SSPP_UIDLE, &sspp->perf_features);
  1360. snprintf(sblk->src_blk.name, SDE_HW_BLK_NAME_LEN, "sspp_src_%u",
  1361. sspp->id - SSPP_VIG0);
  1362. if (sspp->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  1363. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  1364. sblk->src_blk.name, sspp->clk_ctrl);
  1365. rc = -EINVAL;
  1366. goto end;
  1367. }
  1368. if (sde_cfg->has_decimation) {
  1369. sblk->maxhdeciexp = MAX_HORZ_DECIMATION;
  1370. sblk->maxvdeciexp = MAX_VERT_DECIMATION;
  1371. } else {
  1372. sblk->maxhdeciexp = 0;
  1373. sblk->maxvdeciexp = 0;
  1374. }
  1375. sspp->xin_id = PROP_VALUE_ACCESS(prop_value, SSPP_XIN, i);
  1376. sblk->pixel_ram_size = DEFAULT_PIXEL_RAM_SIZE;
  1377. sblk->src_blk.len = PROP_VALUE_ACCESS(prop_value, SSPP_SIZE, 0);
  1378. if (PROP_VALUE_ACCESS(prop_value, SSPP_EXCL_RECT, i) == 1)
  1379. set_bit(SDE_SSPP_EXCL_RECT, &sspp->features);
  1380. if (prop_exists[SSPP_MAX_PER_PIPE_BW])
  1381. sblk->max_per_pipe_bw = PROP_VALUE_ACCESS(prop_value,
  1382. SSPP_MAX_PER_PIPE_BW, i);
  1383. else
  1384. sblk->max_per_pipe_bw = DEFAULT_MAX_PER_PIPE_BW;
  1385. if (prop_exists[SSPP_MAX_PER_PIPE_BW_HIGH])
  1386. sblk->max_per_pipe_bw_high =
  1387. PROP_VALUE_ACCESS(prop_value,
  1388. SSPP_MAX_PER_PIPE_BW_HIGH, i);
  1389. else
  1390. sblk->max_per_pipe_bw_high = sblk->max_per_pipe_bw;
  1391. for (j = 0; j < sde_cfg->mdp_count; j++) {
  1392. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].reg_off =
  1393. PROP_BITVALUE_ACCESS(prop_value,
  1394. SSPP_CLK_CTRL, i, 0);
  1395. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].bit_off =
  1396. PROP_BITVALUE_ACCESS(prop_value,
  1397. SSPP_CLK_CTRL, i, 1);
  1398. }
  1399. SDE_DEBUG(
  1400. "xin:%d ram:%d clk%d:%x/%d\n",
  1401. sspp->xin_id,
  1402. sblk->pixel_ram_size,
  1403. sspp->clk_ctrl,
  1404. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].reg_off,
  1405. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].bit_off);
  1406. }
  1407. end:
  1408. kfree(prop_value);
  1409. kfree(vig_prop_value);
  1410. kfree(rgb_prop_value);
  1411. kfree(dgm_prop_value);
  1412. return rc;
  1413. }
  1414. static int sde_ctl_parse_dt(struct device_node *np,
  1415. struct sde_mdss_cfg *sde_cfg)
  1416. {
  1417. int rc, prop_count[HW_PROP_MAX], i;
  1418. bool prop_exists[HW_PROP_MAX];
  1419. struct sde_prop_value *prop_value = NULL;
  1420. struct sde_ctl_cfg *ctl;
  1421. u32 off_count;
  1422. if (!sde_cfg) {
  1423. SDE_ERROR("invalid argument input param\n");
  1424. rc = -EINVAL;
  1425. goto end;
  1426. }
  1427. prop_value = kzalloc(HW_PROP_MAX *
  1428. sizeof(struct sde_prop_value), GFP_KERNEL);
  1429. if (!prop_value) {
  1430. rc = -ENOMEM;
  1431. goto end;
  1432. }
  1433. rc = _validate_dt_entry(np, ctl_prop, ARRAY_SIZE(ctl_prop), prop_count,
  1434. &off_count);
  1435. if (rc)
  1436. goto end;
  1437. sde_cfg->ctl_count = off_count;
  1438. rc = _read_dt_entry(np, ctl_prop, ARRAY_SIZE(ctl_prop), prop_count,
  1439. prop_exists, prop_value);
  1440. if (rc)
  1441. goto end;
  1442. for (i = 0; i < off_count; i++) {
  1443. const char *disp_pref = NULL;
  1444. ctl = sde_cfg->ctl + i;
  1445. ctl->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  1446. ctl->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  1447. ctl->id = CTL_0 + i;
  1448. snprintf(ctl->name, SDE_HW_BLK_NAME_LEN, "ctl_%u",
  1449. ctl->id - CTL_0);
  1450. of_property_read_string_index(np,
  1451. ctl_prop[HW_DISP].prop_name, i, &disp_pref);
  1452. if (disp_pref && !strcmp(disp_pref, "primary"))
  1453. set_bit(SDE_CTL_PRIMARY_PREF, &ctl->features);
  1454. if (i < MAX_SPLIT_DISPLAY_CTL)
  1455. set_bit(SDE_CTL_SPLIT_DISPLAY, &ctl->features);
  1456. if (i < MAX_PP_SPLIT_DISPLAY_CTL)
  1457. set_bit(SDE_CTL_PINGPONG_SPLIT, &ctl->features);
  1458. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1459. set_bit(SDE_CTL_ACTIVE_CFG, &ctl->features);
  1460. if (IS_SDE_UIDLE_REV_100(sde_cfg->uidle_cfg.uidle_rev))
  1461. set_bit(SDE_CTL_UIDLE, &ctl->features);
  1462. }
  1463. end:
  1464. kfree(prop_value);
  1465. return rc;
  1466. }
  1467. void sde_hw_mixer_set_preference(struct sde_mdss_cfg *sde_cfg, u32 num_lm,
  1468. uint32_t disp_type)
  1469. {
  1470. u32 i, cnt = 0, sec_cnt = 0;
  1471. if (disp_type == SDE_CONNECTOR_PRIMARY) {
  1472. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1473. /* Check if lm was previously set for secondary */
  1474. /* Clear pref, primary has higher priority */
  1475. if (sde_cfg->mixer[i].features &
  1476. BIT(SDE_DISP_SECONDARY_PREF)) {
  1477. clear_bit(SDE_DISP_SECONDARY_PREF,
  1478. &sde_cfg->mixer[i].features);
  1479. sec_cnt++;
  1480. }
  1481. clear_bit(SDE_DISP_PRIMARY_PREF,
  1482. &sde_cfg->mixer[i].features);
  1483. /* Set lm for primary pref */
  1484. if (cnt < num_lm) {
  1485. set_bit(SDE_DISP_PRIMARY_PREF,
  1486. &sde_cfg->mixer[i].features);
  1487. cnt++;
  1488. }
  1489. /*
  1490. * When all primary prefs have been set,
  1491. * and if 2 lms are required for secondary
  1492. * preference must be set with an lm pair
  1493. */
  1494. if (cnt == num_lm && sec_cnt > 1 &&
  1495. !test_bit(sde_cfg->mixer[i+1].id,
  1496. &sde_cfg->mixer[i].lm_pair_mask))
  1497. continue;
  1498. /* After primary pref is set, now re apply secondary */
  1499. if (cnt >= num_lm && cnt < (num_lm + sec_cnt)) {
  1500. set_bit(SDE_DISP_SECONDARY_PREF,
  1501. &sde_cfg->mixer[i].features);
  1502. cnt++;
  1503. }
  1504. }
  1505. } else if (disp_type == SDE_CONNECTOR_SECONDARY) {
  1506. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1507. clear_bit(SDE_DISP_SECONDARY_PREF,
  1508. &sde_cfg->mixer[i].features);
  1509. /*
  1510. * If 2 lms are required for secondary
  1511. * preference must be set with an lm pair
  1512. */
  1513. if (cnt == 0 && num_lm > 1 &&
  1514. !test_bit(sde_cfg->mixer[i+1].id,
  1515. &sde_cfg->mixer[i].lm_pair_mask))
  1516. continue;
  1517. if (cnt < num_lm && !(sde_cfg->mixer[i].features &
  1518. BIT(SDE_DISP_PRIMARY_PREF))) {
  1519. set_bit(SDE_DISP_SECONDARY_PREF,
  1520. &sde_cfg->mixer[i].features);
  1521. cnt++;
  1522. }
  1523. }
  1524. }
  1525. }
  1526. static int sde_mixer_parse_dt(struct device_node *np,
  1527. struct sde_mdss_cfg *sde_cfg)
  1528. {
  1529. int rc, prop_count[MIXER_PROP_MAX], i, j;
  1530. int blocks_prop_count[MIXER_BLOCKS_PROP_MAX];
  1531. int blend_prop_count[MIXER_BLEND_PROP_MAX];
  1532. bool prop_exists[MIXER_PROP_MAX];
  1533. bool blocks_prop_exists[MIXER_BLOCKS_PROP_MAX];
  1534. bool blend_prop_exists[MIXER_BLEND_PROP_MAX];
  1535. struct sde_prop_value *prop_value = NULL, *blocks_prop_value = NULL;
  1536. struct sde_prop_value *blend_prop_value = NULL;
  1537. u32 off_count, blend_off_count, max_blendstages, lm_pair_mask;
  1538. struct sde_lm_cfg *mixer;
  1539. struct sde_lm_sub_blks *sblk;
  1540. int pp_count, dspp_count, ds_count, mixer_count;
  1541. u32 pp_idx, dspp_idx, ds_idx;
  1542. u32 mixer_base;
  1543. struct device_node *snp = NULL;
  1544. if (!sde_cfg) {
  1545. SDE_ERROR("invalid argument input param\n");
  1546. rc = -EINVAL;
  1547. goto end;
  1548. }
  1549. max_blendstages = sde_cfg->max_mixer_blendstages;
  1550. prop_value = kcalloc(MIXER_PROP_MAX,
  1551. sizeof(struct sde_prop_value), GFP_KERNEL);
  1552. if (!prop_value) {
  1553. rc = -ENOMEM;
  1554. goto end;
  1555. }
  1556. rc = _validate_dt_entry(np, mixer_prop, ARRAY_SIZE(mixer_prop),
  1557. prop_count, &off_count);
  1558. if (rc)
  1559. goto end;
  1560. rc = _read_dt_entry(np, mixer_prop, ARRAY_SIZE(mixer_prop), prop_count,
  1561. prop_exists, prop_value);
  1562. if (rc)
  1563. goto end;
  1564. pp_count = sde_cfg->pingpong_count;
  1565. dspp_count = sde_cfg->dspp_count;
  1566. ds_count = sde_cfg->ds_count;
  1567. /* get mixer feature dt properties if they exist */
  1568. snp = of_get_child_by_name(np, mixer_prop[MIXER_BLOCKS].prop_name);
  1569. if (snp) {
  1570. blocks_prop_value = kzalloc(MIXER_BLOCKS_PROP_MAX *
  1571. MAX_SDE_HW_BLK * sizeof(struct sde_prop_value),
  1572. GFP_KERNEL);
  1573. if (!blocks_prop_value) {
  1574. rc = -ENOMEM;
  1575. goto end;
  1576. }
  1577. rc = _validate_dt_entry(snp, mixer_blocks_prop,
  1578. ARRAY_SIZE(mixer_blocks_prop), blocks_prop_count, NULL);
  1579. if (rc)
  1580. goto end;
  1581. rc = _read_dt_entry(snp, mixer_blocks_prop,
  1582. ARRAY_SIZE(mixer_blocks_prop),
  1583. blocks_prop_count, blocks_prop_exists,
  1584. blocks_prop_value);
  1585. }
  1586. /* get the blend_op register offsets */
  1587. blend_prop_value = kzalloc(MIXER_BLEND_PROP_MAX *
  1588. sizeof(struct sde_prop_value), GFP_KERNEL);
  1589. if (!blend_prop_value) {
  1590. rc = -ENOMEM;
  1591. goto end;
  1592. }
  1593. rc = _validate_dt_entry(np, mixer_blend_prop,
  1594. ARRAY_SIZE(mixer_blend_prop), blend_prop_count,
  1595. &blend_off_count);
  1596. if (rc)
  1597. goto end;
  1598. rc = _read_dt_entry(np, mixer_blend_prop, ARRAY_SIZE(mixer_blend_prop),
  1599. blend_prop_count, blend_prop_exists, blend_prop_value);
  1600. if (rc)
  1601. goto end;
  1602. for (i = 0, mixer_count = 0, pp_idx = 0, dspp_idx = 0,
  1603. ds_idx = 0; i < off_count; i++) {
  1604. const char *disp_pref = NULL;
  1605. const char *cwb_pref = NULL;
  1606. mixer_base = PROP_VALUE_ACCESS(prop_value, MIXER_OFF, i);
  1607. if (!mixer_base)
  1608. continue;
  1609. mixer = sde_cfg->mixer + mixer_count;
  1610. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1611. if (!sblk) {
  1612. rc = -ENOMEM;
  1613. /* catalog deinit will release the allocated blocks */
  1614. goto end;
  1615. }
  1616. mixer->sblk = sblk;
  1617. mixer->base = mixer_base;
  1618. mixer->len = PROP_VALUE_ACCESS(prop_value, MIXER_LEN, 0);
  1619. mixer->id = LM_0 + i;
  1620. snprintf(mixer->name, SDE_HW_BLK_NAME_LEN, "lm_%u",
  1621. mixer->id - LM_0);
  1622. if (!prop_exists[MIXER_LEN])
  1623. mixer->len = DEFAULT_SDE_HW_BLOCK_LEN;
  1624. lm_pair_mask = PROP_VALUE_ACCESS(prop_value,
  1625. MIXER_PAIR_MASK, i);
  1626. if (lm_pair_mask)
  1627. mixer->lm_pair_mask = 1 << lm_pair_mask;
  1628. sblk->maxblendstages = max_blendstages;
  1629. sblk->maxwidth = sde_cfg->max_mixer_width;
  1630. for (j = 0; j < blend_off_count; j++)
  1631. sblk->blendstage_base[j] =
  1632. PROP_VALUE_ACCESS(blend_prop_value,
  1633. MIXER_BLEND_OP_OFF, j);
  1634. if (sde_cfg->has_src_split)
  1635. set_bit(SDE_MIXER_SOURCESPLIT, &mixer->features);
  1636. if (sde_cfg->has_dim_layer)
  1637. set_bit(SDE_DIM_LAYER, &mixer->features);
  1638. of_property_read_string_index(np,
  1639. mixer_prop[MIXER_DISP].prop_name, i, &disp_pref);
  1640. if (disp_pref && !strcmp(disp_pref, "primary"))
  1641. set_bit(SDE_DISP_PRIMARY_PREF, &mixer->features);
  1642. of_property_read_string_index(np,
  1643. mixer_prop[MIXER_CWB].prop_name, i, &cwb_pref);
  1644. if (cwb_pref && !strcmp(cwb_pref, "cwb"))
  1645. set_bit(SDE_DISP_CWB_PREF, &mixer->features);
  1646. mixer->pingpong = pp_count > 0 ? pp_idx + PINGPONG_0
  1647. : PINGPONG_MAX;
  1648. mixer->dspp = dspp_count > 0 ? dspp_idx + DSPP_0
  1649. : DSPP_MAX;
  1650. mixer->ds = ds_count > 0 ? ds_idx + DS_0 : DS_MAX;
  1651. pp_count--;
  1652. dspp_count--;
  1653. ds_count--;
  1654. pp_idx++;
  1655. dspp_idx++;
  1656. ds_idx++;
  1657. mixer_count++;
  1658. sblk->gc.id = SDE_MIXER_GC;
  1659. if (blocks_prop_value && blocks_prop_exists[MIXER_GC_PROP]) {
  1660. sblk->gc.base = PROP_VALUE_ACCESS(blocks_prop_value,
  1661. MIXER_GC_PROP, 0);
  1662. sblk->gc.version = PROP_VALUE_ACCESS(blocks_prop_value,
  1663. MIXER_GC_PROP, 1);
  1664. sblk->gc.len = 0;
  1665. set_bit(SDE_MIXER_GC, &mixer->features);
  1666. }
  1667. }
  1668. sde_cfg->mixer_count = mixer_count;
  1669. end:
  1670. kfree(prop_value);
  1671. kfree(blocks_prop_value);
  1672. kfree(blend_prop_value);
  1673. return rc;
  1674. }
  1675. static int sde_intf_parse_dt(struct device_node *np,
  1676. struct sde_mdss_cfg *sde_cfg)
  1677. {
  1678. int rc, prop_count[INTF_PROP_MAX], i;
  1679. struct sde_prop_value *prop_value = NULL;
  1680. bool prop_exists[INTF_PROP_MAX];
  1681. u32 off_count;
  1682. u32 dsi_count = 0, none_count = 0, hdmi_count = 0, dp_count = 0;
  1683. const char *type;
  1684. struct sde_intf_cfg *intf;
  1685. if (!sde_cfg) {
  1686. SDE_ERROR("invalid argument\n");
  1687. rc = -EINVAL;
  1688. goto end;
  1689. }
  1690. prop_value = kzalloc(INTF_PROP_MAX *
  1691. sizeof(struct sde_prop_value), GFP_KERNEL);
  1692. if (!prop_value) {
  1693. rc = -ENOMEM;
  1694. goto end;
  1695. }
  1696. rc = _validate_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop),
  1697. prop_count, &off_count);
  1698. if (rc)
  1699. goto end;
  1700. sde_cfg->intf_count = off_count;
  1701. rc = _read_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop), prop_count,
  1702. prop_exists, prop_value);
  1703. if (rc)
  1704. goto end;
  1705. for (i = 0; i < off_count; i++) {
  1706. intf = sde_cfg->intf + i;
  1707. intf->base = PROP_VALUE_ACCESS(prop_value, INTF_OFF, i);
  1708. intf->len = PROP_VALUE_ACCESS(prop_value, INTF_LEN, 0);
  1709. intf->id = INTF_0 + i;
  1710. snprintf(intf->name, SDE_HW_BLK_NAME_LEN, "intf_%u",
  1711. intf->id - INTF_0);
  1712. if (!prop_exists[INTF_LEN])
  1713. intf->len = DEFAULT_SDE_HW_BLOCK_LEN;
  1714. intf->prog_fetch_lines_worst_case =
  1715. !prop_exists[INTF_PREFETCH] ?
  1716. sde_cfg->perf.min_prefill_lines :
  1717. PROP_VALUE_ACCESS(prop_value, INTF_PREFETCH, i);
  1718. of_property_read_string_index(np,
  1719. intf_prop[INTF_TYPE].prop_name, i, &type);
  1720. if (!strcmp(type, "dsi")) {
  1721. intf->type = INTF_DSI;
  1722. intf->controller_id = dsi_count;
  1723. dsi_count++;
  1724. } else if (!strcmp(type, "hdmi")) {
  1725. intf->type = INTF_HDMI;
  1726. intf->controller_id = hdmi_count;
  1727. hdmi_count++;
  1728. } else if (!strcmp(type, "dp")) {
  1729. intf->type = INTF_DP;
  1730. intf->controller_id = dp_count;
  1731. dp_count++;
  1732. } else {
  1733. intf->type = INTF_NONE;
  1734. intf->controller_id = none_count;
  1735. none_count++;
  1736. }
  1737. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1738. set_bit(SDE_INTF_INPUT_CTRL, &intf->features);
  1739. if (IS_SDE_MAJOR_SAME((sde_cfg->hwversion),
  1740. SDE_HW_VER_500) ||
  1741. IS_SDE_MAJOR_SAME((sde_cfg->hwversion),
  1742. SDE_HW_VER_600))
  1743. set_bit(SDE_INTF_TE, &intf->features);
  1744. }
  1745. end:
  1746. kfree(prop_value);
  1747. return rc;
  1748. }
  1749. static int sde_wb_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  1750. {
  1751. int rc, prop_count[WB_PROP_MAX], i, j;
  1752. struct sde_prop_value *prop_value = NULL;
  1753. bool prop_exists[WB_PROP_MAX];
  1754. u32 off_count;
  1755. struct sde_wb_cfg *wb;
  1756. struct sde_wb_sub_blocks *sblk;
  1757. if (!sde_cfg) {
  1758. SDE_ERROR("invalid argument\n");
  1759. rc = -EINVAL;
  1760. goto end;
  1761. }
  1762. prop_value = kzalloc(WB_PROP_MAX *
  1763. sizeof(struct sde_prop_value), GFP_KERNEL);
  1764. if (!prop_value) {
  1765. rc = -ENOMEM;
  1766. goto end;
  1767. }
  1768. rc = _validate_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  1769. &off_count);
  1770. if (rc)
  1771. goto end;
  1772. sde_cfg->wb_count = off_count;
  1773. rc = _read_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  1774. prop_exists, prop_value);
  1775. if (rc)
  1776. goto end;
  1777. for (i = 0; i < off_count; i++) {
  1778. wb = sde_cfg->wb + i;
  1779. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1780. if (!sblk) {
  1781. rc = -ENOMEM;
  1782. /* catalog deinit will release the allocated blocks */
  1783. goto end;
  1784. }
  1785. wb->sblk = sblk;
  1786. wb->base = PROP_VALUE_ACCESS(prop_value, WB_OFF, i);
  1787. wb->id = WB_0 + PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  1788. snprintf(wb->name, SDE_HW_BLK_NAME_LEN, "wb_%u",
  1789. wb->id - WB_0);
  1790. wb->clk_ctrl = SDE_CLK_CTRL_WB0 +
  1791. PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  1792. wb->xin_id = PROP_VALUE_ACCESS(prop_value, WB_XIN_ID, i);
  1793. if (wb->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  1794. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  1795. wb->name, wb->clk_ctrl);
  1796. rc = -EINVAL;
  1797. goto end;
  1798. }
  1799. if (IS_SDE_MAJOR_MINOR_SAME((sde_cfg->hwversion),
  1800. SDE_HW_VER_170))
  1801. wb->vbif_idx = VBIF_NRT;
  1802. else
  1803. wb->vbif_idx = VBIF_RT;
  1804. wb->len = PROP_VALUE_ACCESS(prop_value, WB_LEN, 0);
  1805. if (!prop_exists[WB_LEN])
  1806. wb->len = DEFAULT_SDE_HW_BLOCK_LEN;
  1807. sblk->maxlinewidth = sde_cfg->max_wb_linewidth;
  1808. if (wb->id >= LINE_MODE_WB_OFFSET)
  1809. set_bit(SDE_WB_LINE_MODE, &wb->features);
  1810. else
  1811. set_bit(SDE_WB_BLOCK_MODE, &wb->features);
  1812. set_bit(SDE_WB_TRAFFIC_SHAPER, &wb->features);
  1813. set_bit(SDE_WB_YUV_CONFIG, &wb->features);
  1814. if (sde_cfg->has_cdp)
  1815. set_bit(SDE_WB_CDP, &wb->features);
  1816. set_bit(SDE_WB_QOS, &wb->features);
  1817. if (sde_cfg->vbif_qos_nlvl == 8)
  1818. set_bit(SDE_WB_QOS_8LVL, &wb->features);
  1819. if (sde_cfg->has_wb_ubwc)
  1820. set_bit(SDE_WB_UBWC, &wb->features);
  1821. set_bit(SDE_WB_XY_ROI_OFFSET, &wb->features);
  1822. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1823. set_bit(SDE_WB_INPUT_CTRL, &wb->features);
  1824. if (sde_cfg->has_cwb_support) {
  1825. set_bit(SDE_WB_HAS_CWB, &wb->features);
  1826. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1827. set_bit(SDE_WB_CWB_CTRL, &wb->features);
  1828. }
  1829. for (j = 0; j < sde_cfg->mdp_count; j++) {
  1830. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].reg_off =
  1831. PROP_BITVALUE_ACCESS(prop_value,
  1832. WB_CLK_CTRL, i, 0);
  1833. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].bit_off =
  1834. PROP_BITVALUE_ACCESS(prop_value,
  1835. WB_CLK_CTRL, i, 1);
  1836. }
  1837. wb->format_list = sde_cfg->wb_formats;
  1838. SDE_DEBUG(
  1839. "wb:%d xin:%d vbif:%d clk%d:%x/%d\n",
  1840. wb->id - WB_0,
  1841. wb->xin_id,
  1842. wb->vbif_idx,
  1843. wb->clk_ctrl,
  1844. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].reg_off,
  1845. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].bit_off);
  1846. }
  1847. end:
  1848. kfree(prop_value);
  1849. return rc;
  1850. }
  1851. static void _sde_dspp_setup_blocks(struct sde_mdss_cfg *sde_cfg,
  1852. struct sde_dspp_cfg *dspp, struct sde_dspp_sub_blks *sblk,
  1853. bool *prop_exists, struct sde_prop_value *prop_value)
  1854. {
  1855. sblk->igc.id = SDE_DSPP_IGC;
  1856. if (prop_exists[DSPP_IGC_PROP]) {
  1857. sblk->igc.base = PROP_VALUE_ACCESS(prop_value,
  1858. DSPP_IGC_PROP, 0);
  1859. sblk->igc.version = PROP_VALUE_ACCESS(prop_value,
  1860. DSPP_IGC_PROP, 1);
  1861. sblk->igc.len = 0;
  1862. set_bit(SDE_DSPP_IGC, &dspp->features);
  1863. }
  1864. sblk->pcc.id = SDE_DSPP_PCC;
  1865. if (prop_exists[DSPP_PCC_PROP]) {
  1866. sblk->pcc.base = PROP_VALUE_ACCESS(prop_value,
  1867. DSPP_PCC_PROP, 0);
  1868. sblk->pcc.version = PROP_VALUE_ACCESS(prop_value,
  1869. DSPP_PCC_PROP, 1);
  1870. sblk->pcc.len = 0;
  1871. set_bit(SDE_DSPP_PCC, &dspp->features);
  1872. }
  1873. sblk->gc.id = SDE_DSPP_GC;
  1874. if (prop_exists[DSPP_GC_PROP]) {
  1875. sblk->gc.base = PROP_VALUE_ACCESS(prop_value, DSPP_GC_PROP, 0);
  1876. sblk->gc.version = PROP_VALUE_ACCESS(prop_value,
  1877. DSPP_GC_PROP, 1);
  1878. sblk->gc.len = 0;
  1879. set_bit(SDE_DSPP_GC, &dspp->features);
  1880. }
  1881. sblk->gamut.id = SDE_DSPP_GAMUT;
  1882. if (prop_exists[DSPP_GAMUT_PROP]) {
  1883. sblk->gamut.base = PROP_VALUE_ACCESS(prop_value,
  1884. DSPP_GAMUT_PROP, 0);
  1885. sblk->gamut.version = PROP_VALUE_ACCESS(prop_value,
  1886. DSPP_GAMUT_PROP, 1);
  1887. sblk->gamut.len = 0;
  1888. set_bit(SDE_DSPP_GAMUT, &dspp->features);
  1889. }
  1890. sblk->dither.id = SDE_DSPP_DITHER;
  1891. if (prop_exists[DSPP_DITHER_PROP]) {
  1892. sblk->dither.base = PROP_VALUE_ACCESS(prop_value,
  1893. DSPP_DITHER_PROP, 0);
  1894. sblk->dither.version = PROP_VALUE_ACCESS(prop_value,
  1895. DSPP_DITHER_PROP, 1);
  1896. sblk->dither.len = 0;
  1897. set_bit(SDE_DSPP_DITHER, &dspp->features);
  1898. }
  1899. sblk->hist.id = SDE_DSPP_HIST;
  1900. if (prop_exists[DSPP_HIST_PROP]) {
  1901. sblk->hist.base = PROP_VALUE_ACCESS(prop_value,
  1902. DSPP_HIST_PROP, 0);
  1903. sblk->hist.version = PROP_VALUE_ACCESS(prop_value,
  1904. DSPP_HIST_PROP, 1);
  1905. sblk->hist.len = 0;
  1906. set_bit(SDE_DSPP_HIST, &dspp->features);
  1907. }
  1908. sblk->hsic.id = SDE_DSPP_HSIC;
  1909. if (prop_exists[DSPP_HSIC_PROP]) {
  1910. sblk->hsic.base = PROP_VALUE_ACCESS(prop_value,
  1911. DSPP_HSIC_PROP, 0);
  1912. sblk->hsic.version = PROP_VALUE_ACCESS(prop_value,
  1913. DSPP_HSIC_PROP, 1);
  1914. sblk->hsic.len = 0;
  1915. set_bit(SDE_DSPP_HSIC, &dspp->features);
  1916. }
  1917. sblk->memcolor.id = SDE_DSPP_MEMCOLOR;
  1918. if (prop_exists[DSPP_MEMCOLOR_PROP]) {
  1919. sblk->memcolor.base = PROP_VALUE_ACCESS(prop_value,
  1920. DSPP_MEMCOLOR_PROP, 0);
  1921. sblk->memcolor.version = PROP_VALUE_ACCESS(prop_value,
  1922. DSPP_MEMCOLOR_PROP, 1);
  1923. sblk->memcolor.len = 0;
  1924. set_bit(SDE_DSPP_MEMCOLOR, &dspp->features);
  1925. }
  1926. sblk->sixzone.id = SDE_DSPP_SIXZONE;
  1927. if (prop_exists[DSPP_SIXZONE_PROP]) {
  1928. sblk->sixzone.base = PROP_VALUE_ACCESS(prop_value,
  1929. DSPP_SIXZONE_PROP, 0);
  1930. sblk->sixzone.version = PROP_VALUE_ACCESS(prop_value,
  1931. DSPP_SIXZONE_PROP, 1);
  1932. sblk->sixzone.len = 0;
  1933. set_bit(SDE_DSPP_SIXZONE, &dspp->features);
  1934. }
  1935. sblk->vlut.id = SDE_DSPP_VLUT;
  1936. if (prop_exists[DSPP_VLUT_PROP]) {
  1937. sblk->vlut.base = PROP_VALUE_ACCESS(prop_value,
  1938. DSPP_VLUT_PROP, 0);
  1939. sblk->vlut.version = PROP_VALUE_ACCESS(prop_value,
  1940. DSPP_VLUT_PROP, 1);
  1941. sblk->sixzone.len = 0;
  1942. set_bit(SDE_DSPP_VLUT, &dspp->features);
  1943. }
  1944. }
  1945. static int sde_rot_parse_dt(struct device_node *np,
  1946. struct sde_mdss_cfg *sde_cfg)
  1947. {
  1948. struct platform_device *pdev;
  1949. struct of_phandle_args phargs;
  1950. struct llcc_slice_desc *slice;
  1951. int rc = 0;
  1952. rc = of_parse_phandle_with_args(np,
  1953. "qcom,sde-inline-rotator", "#list-cells",
  1954. 0, &phargs);
  1955. if (rc) {
  1956. /*
  1957. * This is not a fatal error, system cache can be disabled
  1958. * in device tree, anyways recommendation is to have it
  1959. * enabled, so print an error but don't fail
  1960. */
  1961. SDE_DEBUG("sys cache will be disabled rc:%d\n", rc);
  1962. rc = 0;
  1963. goto exit;
  1964. }
  1965. if (!phargs.np || !phargs.args_count) {
  1966. SDE_ERROR("wrong phandle args %d %d\n",
  1967. !phargs.np, !phargs.args_count);
  1968. rc = -EINVAL;
  1969. goto exit;
  1970. }
  1971. pdev = of_find_device_by_node(phargs.np);
  1972. if (!pdev) {
  1973. SDE_ERROR("invalid sde rotator node\n");
  1974. goto exit;
  1975. }
  1976. slice = llcc_slice_getd(LLCC_ROTATOR);
  1977. if (IS_ERR_OR_NULL(slice)) {
  1978. SDE_ERROR("failed to get rotator slice!\n");
  1979. rc = -EINVAL;
  1980. goto cleanup;
  1981. }
  1982. sde_cfg->sc_cfg.llcc_scid = llcc_get_slice_id(slice);
  1983. sde_cfg->sc_cfg.llcc_slice_size = llcc_get_slice_size(slice);
  1984. llcc_slice_putd(slice);
  1985. sde_cfg->sc_cfg.has_sys_cache = true;
  1986. SDE_DEBUG("rotator llcc scid:%d slice_size:%zukb\n",
  1987. sde_cfg->sc_cfg.llcc_scid, sde_cfg->sc_cfg.llcc_slice_size);
  1988. cleanup:
  1989. of_node_put(phargs.np);
  1990. exit:
  1991. return rc;
  1992. }
  1993. static int sde_dspp_top_parse_dt(struct device_node *np,
  1994. struct sde_mdss_cfg *sde_cfg)
  1995. {
  1996. int rc, prop_count[DSPP_TOP_PROP_MAX];
  1997. bool prop_exists[DSPP_TOP_PROP_MAX];
  1998. struct sde_prop_value *prop_value = NULL;
  1999. u32 off_count;
  2000. if (!sde_cfg) {
  2001. SDE_ERROR("invalid argument\n");
  2002. rc = -EINVAL;
  2003. goto end;
  2004. }
  2005. prop_value = kzalloc(DSPP_TOP_PROP_MAX *
  2006. sizeof(struct sde_prop_value), GFP_KERNEL);
  2007. if (!prop_value) {
  2008. rc = -ENOMEM;
  2009. goto end;
  2010. }
  2011. rc = _validate_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2012. prop_count, &off_count);
  2013. if (rc)
  2014. goto end;
  2015. rc = _read_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2016. prop_count, prop_exists, prop_value);
  2017. if (rc)
  2018. goto end;
  2019. if (off_count != 1) {
  2020. SDE_ERROR("invalid dspp_top off_count:%d\n", off_count);
  2021. rc = -EINVAL;
  2022. goto end;
  2023. }
  2024. sde_cfg->dspp_top.base =
  2025. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_OFF, 0);
  2026. sde_cfg->dspp_top.len =
  2027. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_SIZE, 0);
  2028. snprintf(sde_cfg->dspp_top.name, SDE_HW_BLK_NAME_LEN, "dspp_top");
  2029. end:
  2030. kfree(prop_value);
  2031. return rc;
  2032. }
  2033. static int sde_dspp_parse_dt(struct device_node *np,
  2034. struct sde_mdss_cfg *sde_cfg)
  2035. {
  2036. int rc, prop_count[DSPP_PROP_MAX], i;
  2037. int ad_prop_count[AD_PROP_MAX];
  2038. int ltm_prop_count[LTM_PROP_MAX];
  2039. bool prop_exists[DSPP_PROP_MAX], ad_prop_exists[AD_PROP_MAX];
  2040. bool ltm_prop_exists[LTM_PROP_MAX];
  2041. bool blocks_prop_exists[DSPP_BLOCKS_PROP_MAX];
  2042. struct sde_prop_value *ad_prop_value = NULL, *ltm_prop_value = NULL;
  2043. int blocks_prop_count[DSPP_BLOCKS_PROP_MAX];
  2044. struct sde_prop_value *prop_value = NULL, *blocks_prop_value = NULL;
  2045. u32 off_count, ad_off_count, ltm_off_count;
  2046. struct sde_dspp_cfg *dspp;
  2047. struct sde_dspp_sub_blks *sblk;
  2048. struct device_node *snp = NULL;
  2049. if (!sde_cfg) {
  2050. SDE_ERROR("invalid argument\n");
  2051. rc = -EINVAL;
  2052. goto end;
  2053. }
  2054. prop_value = kzalloc(DSPP_PROP_MAX *
  2055. sizeof(struct sde_prop_value), GFP_KERNEL);
  2056. if (!prop_value) {
  2057. rc = -ENOMEM;
  2058. goto end;
  2059. }
  2060. rc = _validate_dt_entry(np, dspp_prop, ARRAY_SIZE(dspp_prop),
  2061. prop_count, &off_count);
  2062. if (rc)
  2063. goto end;
  2064. sde_cfg->dspp_count = off_count;
  2065. rc = _read_dt_entry(np, dspp_prop, ARRAY_SIZE(dspp_prop), prop_count,
  2066. prop_exists, prop_value);
  2067. if (rc)
  2068. goto end;
  2069. /* Parse AD dtsi entries */
  2070. ad_prop_value = kcalloc(AD_PROP_MAX,
  2071. sizeof(struct sde_prop_value), GFP_KERNEL);
  2072. if (!ad_prop_value) {
  2073. rc = -ENOMEM;
  2074. goto end;
  2075. }
  2076. rc = _validate_dt_entry(np, ad_prop, ARRAY_SIZE(ad_prop),
  2077. ad_prop_count, &ad_off_count);
  2078. if (rc)
  2079. goto end;
  2080. rc = _read_dt_entry(np, ad_prop, ARRAY_SIZE(ad_prop), ad_prop_count,
  2081. ad_prop_exists, ad_prop_value);
  2082. if (rc)
  2083. goto end;
  2084. /* Parse LTM dtsi entries */
  2085. ltm_prop_value = kcalloc(LTM_PROP_MAX,
  2086. sizeof(struct sde_prop_value), GFP_KERNEL);
  2087. if (!ltm_prop_value) {
  2088. rc = -ENOMEM;
  2089. goto end;
  2090. }
  2091. rc = _validate_dt_entry(np, ltm_prop, ARRAY_SIZE(ltm_prop),
  2092. ltm_prop_count, &ltm_off_count);
  2093. if (rc)
  2094. goto end;
  2095. rc = _read_dt_entry(np, ltm_prop, ARRAY_SIZE(ltm_prop), ltm_prop_count,
  2096. ltm_prop_exists, ltm_prop_value);
  2097. if (rc)
  2098. goto end;
  2099. /* get DSPP feature dt properties if they exist */
  2100. snp = of_get_child_by_name(np, dspp_prop[DSPP_BLOCKS].prop_name);
  2101. if (snp) {
  2102. blocks_prop_value = kzalloc(DSPP_BLOCKS_PROP_MAX *
  2103. MAX_SDE_HW_BLK * sizeof(struct sde_prop_value),
  2104. GFP_KERNEL);
  2105. if (!blocks_prop_value) {
  2106. rc = -ENOMEM;
  2107. goto end;
  2108. }
  2109. rc = _validate_dt_entry(snp, dspp_blocks_prop,
  2110. ARRAY_SIZE(dspp_blocks_prop), blocks_prop_count, NULL);
  2111. if (rc)
  2112. goto end;
  2113. rc = _read_dt_entry(snp, dspp_blocks_prop,
  2114. ARRAY_SIZE(dspp_blocks_prop), blocks_prop_count,
  2115. blocks_prop_exists, blocks_prop_value);
  2116. if (rc)
  2117. goto end;
  2118. }
  2119. for (i = 0; i < off_count; i++) {
  2120. dspp = sde_cfg->dspp + i;
  2121. dspp->base = PROP_VALUE_ACCESS(prop_value, DSPP_OFF, i);
  2122. dspp->len = PROP_VALUE_ACCESS(prop_value, DSPP_SIZE, 0);
  2123. dspp->id = DSPP_0 + i;
  2124. snprintf(dspp->name, SDE_HW_BLK_NAME_LEN, "dspp_%u",
  2125. dspp->id - DSPP_0);
  2126. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2127. if (!sblk) {
  2128. rc = -ENOMEM;
  2129. /* catalog deinit will release the allocated blocks */
  2130. goto end;
  2131. }
  2132. dspp->sblk = sblk;
  2133. if (blocks_prop_value)
  2134. _sde_dspp_setup_blocks(sde_cfg, dspp, sblk,
  2135. blocks_prop_exists, blocks_prop_value);
  2136. sblk->ad.id = SDE_DSPP_AD;
  2137. sde_cfg->ad_count = ad_off_count;
  2138. if (ad_prop_value && (i < ad_off_count) &&
  2139. ad_prop_exists[AD_OFF]) {
  2140. sblk->ad.base = PROP_VALUE_ACCESS(ad_prop_value,
  2141. AD_OFF, i);
  2142. sblk->ad.version = PROP_VALUE_ACCESS(ad_prop_value,
  2143. AD_VERSION, 0);
  2144. set_bit(SDE_DSPP_AD, &dspp->features);
  2145. }
  2146. sblk->ltm.id = SDE_DSPP_LTM;
  2147. sde_cfg->ltm_count = ltm_off_count;
  2148. if (ltm_prop_value && (i < ltm_off_count) &&
  2149. ltm_prop_exists[LTM_OFF]) {
  2150. sblk->ltm.base = PROP_VALUE_ACCESS(ltm_prop_value,
  2151. LTM_OFF, i);
  2152. sblk->ltm.version = PROP_VALUE_ACCESS(ltm_prop_value,
  2153. LTM_VERSION, 0);
  2154. set_bit(SDE_DSPP_LTM, &dspp->features);
  2155. }
  2156. }
  2157. end:
  2158. kfree(prop_value);
  2159. kfree(ad_prop_value);
  2160. kfree(ltm_prop_value);
  2161. kfree(blocks_prop_value);
  2162. return rc;
  2163. }
  2164. static int sde_ds_parse_dt(struct device_node *np,
  2165. struct sde_mdss_cfg *sde_cfg)
  2166. {
  2167. int rc, prop_count[DS_PROP_MAX], top_prop_count[DS_TOP_PROP_MAX], i;
  2168. struct sde_prop_value *prop_value = NULL, *top_prop_value = NULL;
  2169. bool prop_exists[DS_PROP_MAX], top_prop_exists[DS_TOP_PROP_MAX];
  2170. u32 off_count = 0, top_off_count = 0;
  2171. struct sde_ds_cfg *ds;
  2172. struct sde_ds_top_cfg *ds_top = NULL;
  2173. if (!sde_cfg) {
  2174. SDE_ERROR("invalid argument\n");
  2175. rc = -EINVAL;
  2176. goto end;
  2177. }
  2178. if (!sde_cfg->mdp[0].has_dest_scaler) {
  2179. SDE_DEBUG("dest scaler feature not supported\n");
  2180. rc = 0;
  2181. goto end;
  2182. }
  2183. /* Parse the dest scaler top register offset and capabilities */
  2184. top_prop_value = kzalloc(DS_TOP_PROP_MAX *
  2185. sizeof(struct sde_prop_value), GFP_KERNEL);
  2186. if (!top_prop_value) {
  2187. rc = -ENOMEM;
  2188. goto end;
  2189. }
  2190. rc = _validate_dt_entry(np, ds_top_prop,
  2191. ARRAY_SIZE(ds_top_prop),
  2192. top_prop_count, &top_off_count);
  2193. if (rc)
  2194. goto end;
  2195. rc = _read_dt_entry(np, ds_top_prop,
  2196. ARRAY_SIZE(ds_top_prop), top_prop_count,
  2197. top_prop_exists, top_prop_value);
  2198. if (rc)
  2199. goto end;
  2200. /* Parse the offset of each dest scaler block */
  2201. prop_value = kcalloc(DS_PROP_MAX,
  2202. sizeof(struct sde_prop_value), GFP_KERNEL);
  2203. if (!prop_value) {
  2204. rc = -ENOMEM;
  2205. goto end;
  2206. }
  2207. rc = _validate_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2208. &off_count);
  2209. if (rc)
  2210. goto end;
  2211. sde_cfg->ds_count = off_count;
  2212. rc = _read_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2213. prop_exists, prop_value);
  2214. if (rc)
  2215. goto end;
  2216. if (!off_count)
  2217. goto end;
  2218. ds_top = kzalloc(sizeof(struct sde_ds_top_cfg), GFP_KERNEL);
  2219. if (!ds_top) {
  2220. rc = -ENOMEM;
  2221. goto end;
  2222. }
  2223. ds_top->id = DS_TOP;
  2224. snprintf(ds_top->name, SDE_HW_BLK_NAME_LEN, "ds_top_%u",
  2225. ds_top->id - DS_TOP);
  2226. ds_top->base = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_OFF, 0);
  2227. ds_top->len = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_LEN, 0);
  2228. ds_top->maxupscale = MAX_UPSCALE_RATIO;
  2229. ds_top->maxinputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2230. DS_TOP_INPUT_LINEWIDTH, 0);
  2231. if (!top_prop_exists[DS_TOP_INPUT_LINEWIDTH])
  2232. ds_top->maxinputwidth = DEFAULT_SDE_LINE_WIDTH;
  2233. ds_top->maxoutputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2234. DS_TOP_OUTPUT_LINEWIDTH, 0);
  2235. if (!top_prop_exists[DS_TOP_OUTPUT_LINEWIDTH])
  2236. ds_top->maxoutputwidth = DEFAULT_SDE_OUTPUT_LINE_WIDTH;
  2237. for (i = 0; i < off_count; i++) {
  2238. ds = sde_cfg->ds + i;
  2239. ds->top = ds_top;
  2240. ds->base = PROP_VALUE_ACCESS(prop_value, DS_OFF, i);
  2241. ds->id = DS_0 + i;
  2242. ds->len = PROP_VALUE_ACCESS(prop_value, DS_LEN, 0);
  2243. snprintf(ds->name, SDE_HW_BLK_NAME_LEN, "ds_%u",
  2244. ds->id - DS_0);
  2245. if (!prop_exists[DS_LEN])
  2246. ds->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2247. if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3)
  2248. set_bit(SDE_SSPP_SCALER_QSEED3, &ds->features);
  2249. else if (sde_cfg->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  2250. set_bit(SDE_SSPP_SCALER_QSEED3LITE, &ds->features);
  2251. }
  2252. end:
  2253. kfree(top_prop_value);
  2254. kfree(prop_value);
  2255. return rc;
  2256. };
  2257. static int sde_dsc_parse_dt(struct device_node *np,
  2258. struct sde_mdss_cfg *sde_cfg)
  2259. {
  2260. int rc, prop_count[MAX_BLOCKS], i;
  2261. struct sde_prop_value *prop_value = NULL;
  2262. bool prop_exists[DSC_PROP_MAX];
  2263. u32 off_count;
  2264. struct sde_dsc_cfg *dsc;
  2265. if (!sde_cfg) {
  2266. SDE_ERROR("invalid argument\n");
  2267. rc = -EINVAL;
  2268. goto end;
  2269. }
  2270. prop_value = kzalloc(DSC_PROP_MAX *
  2271. sizeof(struct sde_prop_value), GFP_KERNEL);
  2272. if (!prop_value) {
  2273. rc = -ENOMEM;
  2274. goto end;
  2275. }
  2276. rc = _validate_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2277. &off_count);
  2278. if (rc)
  2279. goto end;
  2280. sde_cfg->dsc_count = off_count;
  2281. rc = _read_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2282. prop_exists, prop_value);
  2283. if (rc)
  2284. goto end;
  2285. for (i = 0; i < off_count; i++) {
  2286. dsc = sde_cfg->dsc + i;
  2287. dsc->base = PROP_VALUE_ACCESS(prop_value, DSC_OFF, i);
  2288. dsc->id = DSC_0 + i;
  2289. dsc->len = PROP_VALUE_ACCESS(prop_value, DSC_LEN, 0);
  2290. snprintf(dsc->name, SDE_HW_BLK_NAME_LEN, "dsc_%u",
  2291. dsc->id - DSC_0);
  2292. if (!prop_exists[DSC_LEN])
  2293. dsc->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2294. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2295. set_bit(SDE_DSC_OUTPUT_CTRL, &dsc->features);
  2296. }
  2297. end:
  2298. kfree(prop_value);
  2299. return rc;
  2300. };
  2301. static int sde_cdm_parse_dt(struct device_node *np,
  2302. struct sde_mdss_cfg *sde_cfg)
  2303. {
  2304. int rc, prop_count[HW_PROP_MAX], i;
  2305. struct sde_prop_value *prop_value = NULL;
  2306. bool prop_exists[HW_PROP_MAX];
  2307. u32 off_count;
  2308. struct sde_cdm_cfg *cdm;
  2309. if (!sde_cfg) {
  2310. SDE_ERROR("invalid argument\n");
  2311. rc = -EINVAL;
  2312. goto end;
  2313. }
  2314. prop_value = kzalloc(HW_PROP_MAX *
  2315. sizeof(struct sde_prop_value), GFP_KERNEL);
  2316. if (!prop_value) {
  2317. rc = -ENOMEM;
  2318. goto end;
  2319. }
  2320. rc = _validate_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2321. &off_count);
  2322. if (rc)
  2323. goto end;
  2324. sde_cfg->cdm_count = off_count;
  2325. rc = _read_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2326. prop_exists, prop_value);
  2327. if (rc)
  2328. goto end;
  2329. for (i = 0; i < off_count; i++) {
  2330. cdm = sde_cfg->cdm + i;
  2331. cdm->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  2332. cdm->id = CDM_0 + i;
  2333. snprintf(cdm->name, SDE_HW_BLK_NAME_LEN, "cdm_%u",
  2334. cdm->id - CDM_0);
  2335. cdm->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  2336. /* intf3 and wb2 for cdm block */
  2337. cdm->wb_connect = sde_cfg->wb_count ? BIT(WB_2) : BIT(31);
  2338. cdm->intf_connect = sde_cfg->intf_count ? BIT(INTF_3) : BIT(31);
  2339. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2340. set_bit(SDE_CDM_INPUT_CTRL, &cdm->features);
  2341. }
  2342. end:
  2343. kfree(prop_value);
  2344. return rc;
  2345. }
  2346. static int sde_uidle_parse_dt(struct device_node *np,
  2347. struct sde_mdss_cfg *sde_cfg)
  2348. {
  2349. int rc = 0, prop_count[UIDLE_PROP_MAX];
  2350. bool prop_exists[UIDLE_PROP_MAX];
  2351. struct sde_prop_value *prop_value = NULL;
  2352. u32 off_count;
  2353. if (!sde_cfg) {
  2354. SDE_ERROR("invalid argument\n");
  2355. return -EINVAL;
  2356. }
  2357. if (!sde_cfg->uidle_cfg.uidle_rev)
  2358. return 0;
  2359. prop_value = kcalloc(UIDLE_PROP_MAX,
  2360. sizeof(struct sde_prop_value), GFP_KERNEL);
  2361. if (!prop_value)
  2362. return -ENOMEM;
  2363. rc = _validate_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop),
  2364. prop_count, &off_count);
  2365. if (rc)
  2366. goto end;
  2367. rc = _read_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop), prop_count,
  2368. prop_exists, prop_value);
  2369. if (rc)
  2370. goto end;
  2371. if (!prop_exists[UIDLE_LEN] || !prop_exists[UIDLE_OFF]) {
  2372. SDE_DEBUG("offset/len missing, will disable uidle:%d,%d\n",
  2373. prop_exists[UIDLE_LEN], prop_exists[UIDLE_OFF]);
  2374. rc = -EINVAL;
  2375. goto end;
  2376. }
  2377. sde_cfg->uidle_cfg.id = UIDLE;
  2378. sde_cfg->uidle_cfg.base =
  2379. PROP_VALUE_ACCESS(prop_value, UIDLE_OFF, 0);
  2380. sde_cfg->uidle_cfg.len =
  2381. PROP_VALUE_ACCESS(prop_value, UIDLE_LEN, 0);
  2382. /* validate */
  2383. if (!sde_cfg->uidle_cfg.base || !sde_cfg->uidle_cfg.len) {
  2384. SDE_ERROR("invalid reg/len [%d, %d], will disable uidle\n",
  2385. sde_cfg->uidle_cfg.base, sde_cfg->uidle_cfg.len);
  2386. rc = -EINVAL;
  2387. }
  2388. end:
  2389. if (rc && sde_cfg->uidle_cfg.uidle_rev) {
  2390. SDE_DEBUG("wrong dt entries, will disable uidle\n");
  2391. sde_cfg->uidle_cfg.uidle_rev = 0;
  2392. }
  2393. kfree(prop_value);
  2394. /* optional feature, so always return success */
  2395. return 0;
  2396. }
  2397. static int _sde_vbif_populate_ot_parsing(struct sde_vbif_cfg *vbif,
  2398. struct sde_prop_value *prop_value, int *prop_count)
  2399. {
  2400. int j, k;
  2401. vbif->default_ot_rd_limit = PROP_VALUE_ACCESS(prop_value,
  2402. VBIF_DEFAULT_OT_RD_LIMIT, 0);
  2403. SDE_DEBUG("default_ot_rd_limit=%u\n",
  2404. vbif->default_ot_rd_limit);
  2405. vbif->default_ot_wr_limit = PROP_VALUE_ACCESS(prop_value,
  2406. VBIF_DEFAULT_OT_WR_LIMIT, 0);
  2407. SDE_DEBUG("default_ot_wr_limit=%u\n",
  2408. vbif->default_ot_wr_limit);
  2409. vbif->dynamic_ot_rd_tbl.count =
  2410. prop_count[VBIF_DYNAMIC_OT_RD_LIMIT] / 2;
  2411. SDE_DEBUG("dynamic_ot_rd_tbl.count=%u\n",
  2412. vbif->dynamic_ot_rd_tbl.count);
  2413. if (vbif->dynamic_ot_rd_tbl.count) {
  2414. vbif->dynamic_ot_rd_tbl.cfg = kcalloc(
  2415. vbif->dynamic_ot_rd_tbl.count,
  2416. sizeof(struct sde_vbif_dynamic_ot_cfg),
  2417. GFP_KERNEL);
  2418. if (!vbif->dynamic_ot_rd_tbl.cfg)
  2419. return -ENOMEM;
  2420. }
  2421. for (j = 0, k = 0; j < vbif->dynamic_ot_rd_tbl.count; j++) {
  2422. vbif->dynamic_ot_rd_tbl.cfg[j].pps = (u64)
  2423. PROP_VALUE_ACCESS(prop_value,
  2424. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  2425. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit =
  2426. PROP_VALUE_ACCESS(prop_value,
  2427. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  2428. SDE_DEBUG("dynamic_ot_rd_tbl[%d].cfg=<%llu %u>\n", j,
  2429. vbif->dynamic_ot_rd_tbl.cfg[j].pps,
  2430. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit);
  2431. }
  2432. vbif->dynamic_ot_wr_tbl.count =
  2433. prop_count[VBIF_DYNAMIC_OT_WR_LIMIT] / 2;
  2434. SDE_DEBUG("dynamic_ot_wr_tbl.count=%u\n",
  2435. vbif->dynamic_ot_wr_tbl.count);
  2436. if (vbif->dynamic_ot_wr_tbl.count) {
  2437. vbif->dynamic_ot_wr_tbl.cfg = kcalloc(
  2438. vbif->dynamic_ot_wr_tbl.count,
  2439. sizeof(struct sde_vbif_dynamic_ot_cfg),
  2440. GFP_KERNEL);
  2441. if (!vbif->dynamic_ot_wr_tbl.cfg)
  2442. return -ENOMEM;
  2443. }
  2444. for (j = 0, k = 0; j < vbif->dynamic_ot_wr_tbl.count; j++) {
  2445. vbif->dynamic_ot_wr_tbl.cfg[j].pps = (u64)
  2446. PROP_VALUE_ACCESS(prop_value,
  2447. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  2448. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit =
  2449. PROP_VALUE_ACCESS(prop_value,
  2450. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  2451. SDE_DEBUG("dynamic_ot_wr_tbl[%d].cfg=<%llu %u>\n", j,
  2452. vbif->dynamic_ot_wr_tbl.cfg[j].pps,
  2453. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit);
  2454. }
  2455. if (vbif->default_ot_rd_limit || vbif->default_ot_wr_limit ||
  2456. vbif->dynamic_ot_rd_tbl.count ||
  2457. vbif->dynamic_ot_wr_tbl.count)
  2458. set_bit(SDE_VBIF_QOS_OTLIM, &vbif->features);
  2459. return 0;
  2460. }
  2461. static int _sde_vbif_populate_qos_parsing(struct sde_mdss_cfg *sde_cfg,
  2462. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  2463. int *prop_count)
  2464. {
  2465. int i, j;
  2466. int prop_index = VBIF_QOS_RT_REMAP;
  2467. for (i = VBIF_RT_CLIENT;
  2468. ((i < VBIF_MAX_CLIENT) && (prop_index < VBIF_PROP_MAX));
  2469. i++, prop_index++) {
  2470. vbif->qos_tbl[i].npriority_lvl = prop_count[prop_index];
  2471. SDE_DEBUG("qos_tbl[%d].npriority_lvl=%u\n",
  2472. i, vbif->qos_tbl[i].npriority_lvl);
  2473. if (vbif->qos_tbl[i].npriority_lvl == sde_cfg->vbif_qos_nlvl) {
  2474. vbif->qos_tbl[i].priority_lvl = kcalloc(
  2475. vbif->qos_tbl[i].npriority_lvl,
  2476. sizeof(u32), GFP_KERNEL);
  2477. if (!vbif->qos_tbl[i].priority_lvl)
  2478. return -ENOMEM;
  2479. } else if (vbif->qos_tbl[i].npriority_lvl) {
  2480. vbif->qos_tbl[i].npriority_lvl = 0;
  2481. vbif->qos_tbl[i].priority_lvl = NULL;
  2482. SDE_ERROR("invalid qos table for client:%d, prop:%d\n",
  2483. i, prop_index);
  2484. }
  2485. for (j = 0; j < vbif->qos_tbl[i].npriority_lvl; j++) {
  2486. vbif->qos_tbl[i].priority_lvl[j] =
  2487. PROP_VALUE_ACCESS(prop_value, prop_index, j);
  2488. SDE_DEBUG("client:%d, prop:%d, lvl[%d]=%u\n",
  2489. i, prop_index, j,
  2490. vbif->qos_tbl[i].priority_lvl[j]);
  2491. }
  2492. if (vbif->qos_tbl[i].npriority_lvl)
  2493. set_bit(SDE_VBIF_QOS_REMAP, &vbif->features);
  2494. }
  2495. return 0;
  2496. }
  2497. static int _sde_vbif_populate(struct sde_mdss_cfg *sde_cfg,
  2498. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  2499. int *prop_count, u32 vbif_len, int i)
  2500. {
  2501. int j, k, rc;
  2502. vbif = sde_cfg->vbif + i;
  2503. vbif->base = PROP_VALUE_ACCESS(prop_value, VBIF_OFF, i);
  2504. vbif->len = vbif_len;
  2505. vbif->id = VBIF_0 + PROP_VALUE_ACCESS(prop_value, VBIF_ID, i);
  2506. snprintf(vbif->name, SDE_HW_BLK_NAME_LEN, "vbif_%u",
  2507. vbif->id - VBIF_0);
  2508. SDE_DEBUG("vbif:%d\n", vbif->id - VBIF_0);
  2509. vbif->xin_halt_timeout = VBIF_XIN_HALT_TIMEOUT;
  2510. rc = _sde_vbif_populate_ot_parsing(vbif, prop_value, prop_count);
  2511. if (rc)
  2512. return rc;
  2513. rc = _sde_vbif_populate_qos_parsing(sde_cfg, vbif, prop_value,
  2514. prop_count);
  2515. if (rc)
  2516. return rc;
  2517. vbif->memtype_count = prop_count[VBIF_MEMTYPE_0] +
  2518. prop_count[VBIF_MEMTYPE_1];
  2519. if (vbif->memtype_count > MAX_XIN_COUNT) {
  2520. vbif->memtype_count = 0;
  2521. SDE_ERROR("too many memtype defs, ignoring entries\n");
  2522. }
  2523. for (j = 0, k = 0; j < prop_count[VBIF_MEMTYPE_0]; j++)
  2524. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  2525. prop_value, VBIF_MEMTYPE_0, j);
  2526. for (j = 0; j < prop_count[VBIF_MEMTYPE_1]; j++)
  2527. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  2528. prop_value, VBIF_MEMTYPE_1, j);
  2529. return 0;
  2530. }
  2531. static int sde_vbif_parse_dt(struct device_node *np,
  2532. struct sde_mdss_cfg *sde_cfg)
  2533. {
  2534. int rc, prop_count[VBIF_PROP_MAX], i;
  2535. struct sde_prop_value *prop_value = NULL;
  2536. bool prop_exists[VBIF_PROP_MAX];
  2537. u32 off_count, vbif_len;
  2538. struct sde_vbif_cfg *vbif;
  2539. if (!sde_cfg) {
  2540. SDE_ERROR("invalid argument\n");
  2541. rc = -EINVAL;
  2542. goto end;
  2543. }
  2544. prop_value = kzalloc(VBIF_PROP_MAX *
  2545. sizeof(struct sde_prop_value), GFP_KERNEL);
  2546. if (!prop_value) {
  2547. rc = -ENOMEM;
  2548. goto end;
  2549. }
  2550. rc = _validate_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop),
  2551. prop_count, &off_count);
  2552. if (rc)
  2553. goto end;
  2554. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_RD_LIMIT], 1,
  2555. &prop_count[VBIF_DYNAMIC_OT_RD_LIMIT], NULL);
  2556. if (rc)
  2557. goto end;
  2558. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_WR_LIMIT], 1,
  2559. &prop_count[VBIF_DYNAMIC_OT_WR_LIMIT], NULL);
  2560. if (rc)
  2561. goto end;
  2562. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_0], 1,
  2563. &prop_count[VBIF_MEMTYPE_0], NULL);
  2564. if (rc)
  2565. goto end;
  2566. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_1], 1,
  2567. &prop_count[VBIF_MEMTYPE_1], NULL);
  2568. if (rc)
  2569. goto end;
  2570. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_RT_REMAP], 1,
  2571. &prop_count[VBIF_QOS_RT_REMAP], NULL);
  2572. if (rc)
  2573. goto end;
  2574. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_NRT_REMAP], 1,
  2575. &prop_count[VBIF_QOS_NRT_REMAP], NULL);
  2576. if (rc)
  2577. goto end;
  2578. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_CWB_REMAP], 1,
  2579. &prop_count[VBIF_QOS_CWB_REMAP], NULL);
  2580. if (rc)
  2581. goto end;
  2582. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_LUTDMA_REMAP], 1,
  2583. &prop_count[VBIF_QOS_LUTDMA_REMAP], NULL);
  2584. if (rc)
  2585. goto end;
  2586. sde_cfg->vbif_count = off_count;
  2587. rc = _read_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop), prop_count,
  2588. prop_exists, prop_value);
  2589. if (rc)
  2590. goto end;
  2591. vbif_len = PROP_VALUE_ACCESS(prop_value, VBIF_LEN, 0);
  2592. if (!prop_exists[VBIF_LEN])
  2593. vbif_len = DEFAULT_SDE_HW_BLOCK_LEN;
  2594. for (i = 0; i < off_count; i++) {
  2595. rc = _sde_vbif_populate(sde_cfg, vbif, prop_value,
  2596. prop_count, vbif_len, i);
  2597. if (rc)
  2598. goto end;
  2599. }
  2600. end:
  2601. kfree(prop_value);
  2602. return rc;
  2603. }
  2604. static int sde_pp_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  2605. {
  2606. int rc, prop_count[PP_PROP_MAX], i;
  2607. struct sde_prop_value *prop_value = NULL;
  2608. bool prop_exists[PP_PROP_MAX];
  2609. u32 off_count, major_version;
  2610. struct sde_pingpong_cfg *pp;
  2611. struct sde_pingpong_sub_blks *sblk;
  2612. if (!sde_cfg) {
  2613. SDE_ERROR("invalid argument\n");
  2614. rc = -EINVAL;
  2615. goto end;
  2616. }
  2617. prop_value = kzalloc(PP_PROP_MAX *
  2618. sizeof(struct sde_prop_value), GFP_KERNEL);
  2619. if (!prop_value) {
  2620. rc = -ENOMEM;
  2621. goto end;
  2622. }
  2623. rc = _validate_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  2624. &off_count);
  2625. if (rc)
  2626. goto end;
  2627. sde_cfg->pingpong_count = off_count;
  2628. rc = _read_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  2629. prop_exists, prop_value);
  2630. if (rc)
  2631. goto end;
  2632. for (i = 0; i < off_count; i++) {
  2633. pp = sde_cfg->pingpong + i;
  2634. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2635. if (!sblk) {
  2636. rc = -ENOMEM;
  2637. /* catalog deinit will release the allocated blocks */
  2638. goto end;
  2639. }
  2640. pp->sblk = sblk;
  2641. pp->base = PROP_VALUE_ACCESS(prop_value, PP_OFF, i);
  2642. pp->id = PINGPONG_0 + i;
  2643. snprintf(pp->name, SDE_HW_BLK_NAME_LEN, "pingpong_%u",
  2644. pp->id - PINGPONG_0);
  2645. pp->len = PROP_VALUE_ACCESS(prop_value, PP_LEN, 0);
  2646. sblk->te.base = PROP_VALUE_ACCESS(prop_value, TE_OFF, i);
  2647. sblk->te.id = SDE_PINGPONG_TE;
  2648. snprintf(sblk->te.name, SDE_HW_BLK_NAME_LEN, "te_%u",
  2649. pp->id - PINGPONG_0);
  2650. major_version = SDE_HW_MAJOR(sde_cfg->hwversion);
  2651. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  2652. set_bit(SDE_PINGPONG_TE, &pp->features);
  2653. sblk->te2.base = PROP_VALUE_ACCESS(prop_value, TE2_OFF, i);
  2654. if (sblk->te2.base) {
  2655. sblk->te2.id = SDE_PINGPONG_TE2;
  2656. snprintf(sblk->te2.name, SDE_HW_BLK_NAME_LEN, "te2_%u",
  2657. pp->id - PINGPONG_0);
  2658. set_bit(SDE_PINGPONG_TE2, &pp->features);
  2659. set_bit(SDE_PINGPONG_SPLIT, &pp->features);
  2660. }
  2661. if (PROP_VALUE_ACCESS(prop_value, PP_SLAVE, i))
  2662. set_bit(SDE_PINGPONG_SLAVE, &pp->features);
  2663. sblk->dsc.base = PROP_VALUE_ACCESS(prop_value, DSC_OFF, i);
  2664. if (sblk->dsc.base) {
  2665. sblk->dsc.id = SDE_PINGPONG_DSC;
  2666. snprintf(sblk->dsc.name, SDE_HW_BLK_NAME_LEN, "dsc_%u",
  2667. pp->id - PINGPONG_0);
  2668. set_bit(SDE_PINGPONG_DSC, &pp->features);
  2669. }
  2670. sblk->dither.base = PROP_VALUE_ACCESS(prop_value, DITHER_OFF,
  2671. i);
  2672. if (sblk->dither.base) {
  2673. sblk->dither.id = SDE_PINGPONG_DITHER;
  2674. snprintf(sblk->dither.name, SDE_HW_BLK_NAME_LEN,
  2675. "dither_%u", pp->id);
  2676. set_bit(SDE_PINGPONG_DITHER, &pp->features);
  2677. }
  2678. sblk->dither.len = PROP_VALUE_ACCESS(prop_value, DITHER_LEN, 0);
  2679. sblk->dither.version = PROP_VALUE_ACCESS(prop_value, DITHER_VER,
  2680. 0);
  2681. if (prop_exists[PP_MERGE_3D_ID]) {
  2682. set_bit(SDE_PINGPONG_MERGE_3D, &pp->features);
  2683. pp->merge_3d_id = PROP_VALUE_ACCESS(prop_value,
  2684. PP_MERGE_3D_ID, i) + 1;
  2685. }
  2686. }
  2687. end:
  2688. kfree(prop_value);
  2689. return rc;
  2690. }
  2691. static int _sde_parse_prop_check(struct sde_mdss_cfg *cfg,
  2692. bool prop_exists[SDE_PROP_MAX], struct sde_prop_value *prop_value)
  2693. {
  2694. cfg->max_sspp_linewidth = PROP_VALUE_ACCESS(prop_value,
  2695. SSPP_LINEWIDTH, 0);
  2696. if (!prop_exists[SSPP_LINEWIDTH])
  2697. cfg->max_sspp_linewidth = DEFAULT_SDE_LINE_WIDTH;
  2698. cfg->vig_sspp_linewidth = PROP_VALUE_ACCESS(prop_value,
  2699. VIG_SSPP_LINEWIDTH, 0);
  2700. if (!prop_exists[VIG_SSPP_LINEWIDTH])
  2701. cfg->vig_sspp_linewidth = cfg->max_sspp_linewidth;
  2702. cfg->max_mixer_width = PROP_VALUE_ACCESS(prop_value,
  2703. MIXER_LINEWIDTH, 0);
  2704. if (!prop_exists[MIXER_LINEWIDTH])
  2705. cfg->max_mixer_width = DEFAULT_SDE_LINE_WIDTH;
  2706. cfg->max_mixer_blendstages = PROP_VALUE_ACCESS(prop_value,
  2707. MIXER_BLEND, 0);
  2708. if (!prop_exists[MIXER_BLEND])
  2709. cfg->max_mixer_blendstages = DEFAULT_SDE_MIXER_BLENDSTAGES;
  2710. cfg->max_wb_linewidth = PROP_VALUE_ACCESS(prop_value, WB_LINEWIDTH, 0);
  2711. if (!prop_exists[WB_LINEWIDTH])
  2712. cfg->max_wb_linewidth = DEFAULT_SDE_LINE_WIDTH;
  2713. cfg->ubwc_version = SDE_HW_UBWC_VER(PROP_VALUE_ACCESS(prop_value,
  2714. UBWC_VERSION, 0));
  2715. if (!prop_exists[UBWC_VERSION])
  2716. cfg->ubwc_version = DEFAULT_SDE_UBWC_VERSION;
  2717. cfg->mdp[0].highest_bank_bit = PROP_VALUE_ACCESS(prop_value,
  2718. BANK_BIT, 0);
  2719. if (!prop_exists[BANK_BIT])
  2720. cfg->mdp[0].highest_bank_bit = DEFAULT_SDE_HIGHEST_BANK_BIT;
  2721. if (cfg->ubwc_version == SDE_HW_UBWC_VER_40 &&
  2722. of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  2723. cfg->mdp[0].highest_bank_bit = 0x02;
  2724. cfg->macrotile_mode = PROP_VALUE_ACCESS(prop_value, MACROTILE_MODE, 0);
  2725. if (!prop_exists[MACROTILE_MODE])
  2726. cfg->macrotile_mode = DEFAULT_SDE_UBWC_MACROTILE_MODE;
  2727. cfg->ubwc_bw_calc_version =
  2728. PROP_VALUE_ACCESS(prop_value, UBWC_BW_CALC_VERSION, 0);
  2729. cfg->mdp[0].ubwc_static = PROP_VALUE_ACCESS(prop_value, UBWC_STATIC, 0);
  2730. if (!prop_exists[UBWC_STATIC])
  2731. cfg->mdp[0].ubwc_static = DEFAULT_SDE_UBWC_STATIC;
  2732. cfg->mdp[0].ubwc_swizzle = PROP_VALUE_ACCESS(prop_value,
  2733. UBWC_SWIZZLE, 0);
  2734. if (!prop_exists[UBWC_SWIZZLE])
  2735. cfg->mdp[0].ubwc_swizzle = DEFAULT_SDE_UBWC_SWIZZLE;
  2736. cfg->mdp[0].has_dest_scaler =
  2737. PROP_VALUE_ACCESS(prop_value, DEST_SCALER, 0);
  2738. cfg->mdp[0].smart_panel_align_mode =
  2739. PROP_VALUE_ACCESS(prop_value, SMART_PANEL_ALIGN_MODE, 0);
  2740. return 0;
  2741. }
  2742. static int sde_top_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  2743. {
  2744. int rc, i, dma_rc, len, prop_count[SDE_PROP_MAX];
  2745. struct sde_prop_value *prop_value = NULL;
  2746. bool prop_exists[SDE_PROP_MAX];
  2747. const char *type;
  2748. u32 major_version;
  2749. if (!cfg) {
  2750. SDE_ERROR("invalid argument\n");
  2751. return -EINVAL;
  2752. }
  2753. prop_value = kzalloc(SDE_PROP_MAX *
  2754. sizeof(struct sde_prop_value), GFP_KERNEL);
  2755. if (!prop_value)
  2756. return -ENOMEM;
  2757. rc = _validate_dt_entry(np, sde_prop, ARRAY_SIZE(sde_prop), prop_count,
  2758. &len);
  2759. if (rc)
  2760. goto end;
  2761. rc = _validate_dt_entry(np, &sde_prop[SEC_SID_MASK], 1,
  2762. &prop_count[SEC_SID_MASK], NULL);
  2763. if (rc)
  2764. goto end;
  2765. rc = _read_dt_entry(np, sde_prop, ARRAY_SIZE(sde_prop), prop_count,
  2766. prop_exists, prop_value);
  2767. if (rc)
  2768. goto end;
  2769. cfg->mdss_count = 1;
  2770. cfg->mdss[0].base = MDSS_BASE_OFFSET;
  2771. cfg->mdss[0].id = MDP_TOP;
  2772. snprintf(cfg->mdss[0].name, SDE_HW_BLK_NAME_LEN, "mdss_%u",
  2773. cfg->mdss[0].id - MDP_TOP);
  2774. cfg->mdp_count = 1;
  2775. cfg->mdp[0].id = MDP_TOP;
  2776. snprintf(cfg->mdp[0].name, SDE_HW_BLK_NAME_LEN, "top_%u",
  2777. cfg->mdp[0].id - MDP_TOP);
  2778. cfg->mdp[0].base = PROP_VALUE_ACCESS(prop_value, SDE_OFF, 0);
  2779. cfg->mdp[0].len = PROP_VALUE_ACCESS(prop_value, SDE_LEN, 0);
  2780. if (!prop_exists[SDE_LEN])
  2781. cfg->mdp[0].len = DEFAULT_SDE_HW_BLOCK_LEN;
  2782. rc = _sde_parse_prop_check(cfg, prop_exists, prop_value);
  2783. if (rc)
  2784. SDE_ERROR("sde parse property check failed\n");
  2785. major_version = SDE_HW_MAJOR(cfg->hwversion);
  2786. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  2787. set_bit(SDE_MDP_VSYNC_SEL, &cfg->mdp[0].features);
  2788. if (prop_exists[SEC_SID_MASK]) {
  2789. cfg->sec_sid_mask_count = prop_count[SEC_SID_MASK];
  2790. for (i = 0; i < cfg->sec_sid_mask_count; i++)
  2791. cfg->sec_sid_mask[i] =
  2792. PROP_VALUE_ACCESS(prop_value, SEC_SID_MASK, i);
  2793. }
  2794. rc = of_property_read_string(np, sde_prop[QSEED_TYPE].prop_name, &type);
  2795. if (!rc && !strcmp(type, "qseedv3")) {
  2796. cfg->qseed_type = SDE_SSPP_SCALER_QSEED3;
  2797. } else if (!rc && !strcmp(type, "qseedv3lite")) {
  2798. cfg->qseed_type = SDE_SSPP_SCALER_QSEED3LITE;
  2799. } else if (!rc && !strcmp(type, "qseedv2")) {
  2800. cfg->qseed_type = SDE_SSPP_SCALER_QSEED2;
  2801. } else if (rc) {
  2802. SDE_DEBUG("invalid QSEED configuration\n");
  2803. rc = 0;
  2804. }
  2805. rc = of_property_read_string(np, sde_prop[CSC_TYPE].prop_name, &type);
  2806. if (!rc && !strcmp(type, "csc")) {
  2807. cfg->csc_type = SDE_SSPP_CSC;
  2808. } else if (!rc && !strcmp(type, "csc-10bit")) {
  2809. cfg->csc_type = SDE_SSPP_CSC_10BIT;
  2810. } else if (rc) {
  2811. SDE_DEBUG("invalid csc configuration\n");
  2812. rc = 0;
  2813. }
  2814. /*
  2815. * Current SDE support only Smart DMA 2.0-2.5.
  2816. * No support for Smart DMA 1.0 yet.
  2817. */
  2818. cfg->smart_dma_rev = 0;
  2819. dma_rc = of_property_read_string(np, sde_prop[SMART_DMA_REV].prop_name,
  2820. &type);
  2821. if (dma_rc) {
  2822. SDE_DEBUG("invalid SMART_DMA_REV node in device tree: %d\n",
  2823. dma_rc);
  2824. } else if (!strcmp(type, "smart_dma_v2p5")) {
  2825. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2p5;
  2826. } else if (!strcmp(type, "smart_dma_v2")) {
  2827. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2;
  2828. } else if (!strcmp(type, "smart_dma_v1")) {
  2829. SDE_ERROR("smart dma 1.0 is not supported in SDE\n");
  2830. } else {
  2831. SDE_DEBUG("unknown smart dma version\n");
  2832. }
  2833. cfg->has_src_split = PROP_VALUE_ACCESS(prop_value, SRC_SPLIT, 0);
  2834. cfg->has_dim_layer = PROP_VALUE_ACCESS(prop_value, DIM_LAYER, 0);
  2835. cfg->has_idle_pc = PROP_VALUE_ACCESS(prop_value, IDLE_PC, 0);
  2836. cfg->pipe_order_type = PROP_VALUE_ACCESS(prop_value,
  2837. PIPE_ORDER_VERSION, 0);
  2838. end:
  2839. kfree(prop_value);
  2840. return rc;
  2841. }
  2842. static int sde_parse_reg_dma_dt(struct device_node *np,
  2843. struct sde_mdss_cfg *sde_cfg)
  2844. {
  2845. int rc = 0, i, prop_count[REG_DMA_PROP_MAX];
  2846. struct sde_prop_value *prop_value = NULL;
  2847. u32 off_count;
  2848. bool prop_exists[REG_DMA_PROP_MAX];
  2849. prop_value = kcalloc(REG_DMA_PROP_MAX,
  2850. sizeof(struct sde_prop_value), GFP_KERNEL);
  2851. if (!prop_value) {
  2852. rc = -ENOMEM;
  2853. goto end;
  2854. }
  2855. rc = _validate_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  2856. prop_count, &off_count);
  2857. if (rc || !off_count)
  2858. goto end;
  2859. rc = _read_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  2860. prop_count, prop_exists, prop_value);
  2861. if (rc)
  2862. goto end;
  2863. sde_cfg->reg_dma_count = off_count;
  2864. sde_cfg->dma_cfg.base = PROP_VALUE_ACCESS(prop_value, REG_DMA_OFF, 0);
  2865. sde_cfg->dma_cfg.version = PROP_VALUE_ACCESS(prop_value,
  2866. REG_DMA_VERSION, 0);
  2867. sde_cfg->dma_cfg.trigger_sel_off = PROP_VALUE_ACCESS(prop_value,
  2868. REG_DMA_TRIGGER_OFF, 0);
  2869. sde_cfg->dma_cfg.broadcast_disabled = PROP_VALUE_ACCESS(prop_value,
  2870. REG_DMA_BROADCAST_DISABLED, 0);
  2871. sde_cfg->dma_cfg.xin_id = PROP_VALUE_ACCESS(prop_value,
  2872. REG_DMA_XIN_ID, 0);
  2873. sde_cfg->dma_cfg.clk_ctrl = SDE_CLK_CTRL_LUTDMA;
  2874. sde_cfg->dma_cfg.vbif_idx = VBIF_RT;
  2875. for (i = 0; i < sde_cfg->mdp_count; i++) {
  2876. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].reg_off =
  2877. PROP_BITVALUE_ACCESS(prop_value,
  2878. REG_DMA_CLK_CTRL, 0, 0);
  2879. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].bit_off =
  2880. PROP_BITVALUE_ACCESS(prop_value,
  2881. REG_DMA_CLK_CTRL, 0, 1);
  2882. }
  2883. end:
  2884. kfree(prop_value);
  2885. /* reg dma is optional feature hence return 0 */
  2886. return 0;
  2887. }
  2888. static int _sde_perf_parse_dt_validate(struct device_node *np, int *prop_count)
  2889. {
  2890. int rc, len;
  2891. rc = _validate_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  2892. prop_count, &len);
  2893. if (rc)
  2894. return rc;
  2895. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_DANGER_LUT], 1,
  2896. &prop_count[PERF_DANGER_LUT], NULL);
  2897. if (rc)
  2898. return rc;
  2899. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_SAFE_LUT_LINEAR], 1,
  2900. &prop_count[PERF_SAFE_LUT_LINEAR], NULL);
  2901. if (rc)
  2902. return rc;
  2903. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_SAFE_LUT_MACROTILE], 1,
  2904. &prop_count[PERF_SAFE_LUT_MACROTILE], NULL);
  2905. if (rc)
  2906. return rc;
  2907. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_SAFE_LUT_NRT], 1,
  2908. &prop_count[PERF_SAFE_LUT_NRT], NULL);
  2909. if (rc)
  2910. return rc;
  2911. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_SAFE_LUT_CWB], 1,
  2912. &prop_count[PERF_SAFE_LUT_CWB], NULL);
  2913. if (rc)
  2914. return rc;
  2915. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_QOS_LUT_LINEAR], 1,
  2916. &prop_count[PERF_QOS_LUT_LINEAR], NULL);
  2917. if (rc)
  2918. return rc;
  2919. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_QOS_LUT_MACROTILE], 1,
  2920. &prop_count[PERF_QOS_LUT_MACROTILE], NULL);
  2921. if (rc)
  2922. return rc;
  2923. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_QOS_LUT_NRT], 1,
  2924. &prop_count[PERF_QOS_LUT_NRT], NULL);
  2925. if (rc)
  2926. return rc;
  2927. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_QOS_LUT_CWB], 1,
  2928. &prop_count[PERF_QOS_LUT_CWB], NULL);
  2929. if (rc)
  2930. return rc;
  2931. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_CDP_SETTING], 1,
  2932. &prop_count[PERF_CDP_SETTING], NULL);
  2933. if (rc)
  2934. return rc;
  2935. rc = _validate_dt_entry(np,
  2936. &sde_perf_prop[PERF_QOS_LUT_MACROTILE_QSEED], 1,
  2937. &prop_count[PERF_QOS_LUT_MACROTILE_QSEED], NULL);
  2938. if (rc)
  2939. return rc;
  2940. rc = _validate_dt_entry(np,
  2941. &sde_perf_prop[PERF_SAFE_LUT_MACROTILE_QSEED], 1,
  2942. &prop_count[PERF_SAFE_LUT_MACROTILE_QSEED], NULL);
  2943. return rc;
  2944. }
  2945. static int _sde_perf_parse_dt_cfg_qos(struct sde_mdss_cfg *cfg, int *prop_count,
  2946. struct sde_prop_value *prop_value, bool *prop_exists)
  2947. {
  2948. int j, k;
  2949. if (prop_exists[PERF_DANGER_LUT] && prop_count[PERF_DANGER_LUT] <=
  2950. SDE_QOS_LUT_USAGE_MAX) {
  2951. for (j = 0; j < prop_count[PERF_DANGER_LUT]; j++) {
  2952. cfg->perf.danger_lut_tbl[j] =
  2953. PROP_VALUE_ACCESS(prop_value,
  2954. PERF_DANGER_LUT, j);
  2955. SDE_DEBUG("danger usage:%d lut:0x%x\n",
  2956. j, cfg->perf.danger_lut_tbl[j]);
  2957. }
  2958. }
  2959. for (j = 0; j < SDE_QOS_LUT_USAGE_MAX; j++) {
  2960. static const u32 safe_key[SDE_QOS_LUT_USAGE_MAX] = {
  2961. [SDE_QOS_LUT_USAGE_LINEAR] =
  2962. PERF_SAFE_LUT_LINEAR,
  2963. [SDE_QOS_LUT_USAGE_MACROTILE] =
  2964. PERF_SAFE_LUT_MACROTILE,
  2965. [SDE_QOS_LUT_USAGE_NRT] =
  2966. PERF_SAFE_LUT_NRT,
  2967. [SDE_QOS_LUT_USAGE_CWB] =
  2968. PERF_SAFE_LUT_CWB,
  2969. [SDE_QOS_LUT_USAGE_MACROTILE_QSEED] =
  2970. PERF_SAFE_LUT_MACROTILE_QSEED,
  2971. };
  2972. const u32 entry_size = 2;
  2973. int m, count;
  2974. int key = safe_key[j];
  2975. if (!prop_exists[key])
  2976. continue;
  2977. count = prop_count[key] / entry_size;
  2978. cfg->perf.sfe_lut_tbl[j].entries = kcalloc(count,
  2979. sizeof(struct sde_qos_lut_entry), GFP_KERNEL);
  2980. if (!cfg->perf.sfe_lut_tbl[j].entries)
  2981. return -ENOMEM;
  2982. for (k = 0, m = 0; k < count; k++, m += entry_size) {
  2983. u64 lut_lo;
  2984. cfg->perf.sfe_lut_tbl[j].entries[k].fl =
  2985. PROP_VALUE_ACCESS(prop_value, key, m);
  2986. lut_lo = PROP_VALUE_ACCESS(prop_value, key, m + 1);
  2987. cfg->perf.sfe_lut_tbl[j].entries[k].lut = lut_lo;
  2988. SDE_DEBUG("safe usage:%d.%d fl:%d lut:0x%llx\n",
  2989. j, k,
  2990. cfg->perf.sfe_lut_tbl[j].entries[k].fl,
  2991. cfg->perf.sfe_lut_tbl[j].entries[k].lut);
  2992. }
  2993. cfg->perf.sfe_lut_tbl[j].nentry = count;
  2994. }
  2995. for (j = 0; j < SDE_QOS_LUT_USAGE_MAX; j++) {
  2996. static const u32 prop_key[SDE_QOS_LUT_USAGE_MAX] = {
  2997. [SDE_QOS_LUT_USAGE_LINEAR] =
  2998. PERF_QOS_LUT_LINEAR,
  2999. [SDE_QOS_LUT_USAGE_MACROTILE] =
  3000. PERF_QOS_LUT_MACROTILE,
  3001. [SDE_QOS_LUT_USAGE_NRT] =
  3002. PERF_QOS_LUT_NRT,
  3003. [SDE_QOS_LUT_USAGE_CWB] =
  3004. PERF_QOS_LUT_CWB,
  3005. [SDE_QOS_LUT_USAGE_MACROTILE_QSEED] =
  3006. PERF_QOS_LUT_MACROTILE_QSEED,
  3007. };
  3008. const u32 entry_size = 3;
  3009. int m, count;
  3010. int key = prop_key[j];
  3011. if (!prop_exists[key])
  3012. continue;
  3013. count = prop_count[key] / entry_size;
  3014. cfg->perf.qos_lut_tbl[j].entries = kcalloc(count,
  3015. sizeof(struct sde_qos_lut_entry), GFP_KERNEL);
  3016. if (!cfg->perf.qos_lut_tbl[j].entries)
  3017. return -ENOMEM;
  3018. for (k = 0, m = 0; k < count; k++, m += entry_size) {
  3019. u64 lut_hi, lut_lo;
  3020. cfg->perf.qos_lut_tbl[j].entries[k].fl =
  3021. PROP_VALUE_ACCESS(prop_value, key, m);
  3022. lut_hi = PROP_VALUE_ACCESS(prop_value, key, m + 1);
  3023. lut_lo = PROP_VALUE_ACCESS(prop_value, key, m + 2);
  3024. cfg->perf.qos_lut_tbl[j].entries[k].lut =
  3025. (lut_hi << 32) | lut_lo;
  3026. SDE_DEBUG("usage:%d.%d fl:%d lut:0x%llx\n",
  3027. j, k,
  3028. cfg->perf.qos_lut_tbl[j].entries[k].fl,
  3029. cfg->perf.qos_lut_tbl[j].entries[k].lut);
  3030. }
  3031. cfg->perf.qos_lut_tbl[j].nentry = count;
  3032. }
  3033. return 0;
  3034. }
  3035. static void _sde_perf_parse_dt_cfg_populate(struct sde_mdss_cfg *cfg,
  3036. int *prop_count,
  3037. struct sde_prop_value *prop_value,
  3038. bool *prop_exists)
  3039. {
  3040. cfg->perf.max_bw_low =
  3041. prop_exists[PERF_MAX_BW_LOW] ?
  3042. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_LOW, 0) :
  3043. DEFAULT_MAX_BW_LOW;
  3044. cfg->perf.max_bw_high =
  3045. prop_exists[PERF_MAX_BW_HIGH] ?
  3046. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_HIGH, 0) :
  3047. DEFAULT_MAX_BW_HIGH;
  3048. cfg->perf.min_core_ib =
  3049. prop_exists[PERF_MIN_CORE_IB] ?
  3050. PROP_VALUE_ACCESS(prop_value, PERF_MIN_CORE_IB, 0) :
  3051. DEFAULT_MAX_BW_LOW;
  3052. cfg->perf.min_llcc_ib =
  3053. prop_exists[PERF_MIN_LLCC_IB] ?
  3054. PROP_VALUE_ACCESS(prop_value, PERF_MIN_LLCC_IB, 0) :
  3055. DEFAULT_MAX_BW_LOW;
  3056. cfg->perf.min_dram_ib =
  3057. prop_exists[PERF_MIN_DRAM_IB] ?
  3058. PROP_VALUE_ACCESS(prop_value, PERF_MIN_DRAM_IB, 0) :
  3059. DEFAULT_MAX_BW_LOW;
  3060. cfg->perf.undersized_prefill_lines =
  3061. prop_exists[PERF_UNDERSIZED_PREFILL_LINES] ?
  3062. PROP_VALUE_ACCESS(prop_value,
  3063. PERF_UNDERSIZED_PREFILL_LINES, 0) :
  3064. DEFAULT_UNDERSIZED_PREFILL_LINES;
  3065. cfg->perf.xtra_prefill_lines =
  3066. prop_exists[PERF_XTRA_PREFILL_LINES] ?
  3067. PROP_VALUE_ACCESS(prop_value,
  3068. PERF_XTRA_PREFILL_LINES, 0) :
  3069. DEFAULT_XTRA_PREFILL_LINES;
  3070. cfg->perf.dest_scale_prefill_lines =
  3071. prop_exists[PERF_DEST_SCALE_PREFILL_LINES] ?
  3072. PROP_VALUE_ACCESS(prop_value,
  3073. PERF_DEST_SCALE_PREFILL_LINES, 0) :
  3074. DEFAULT_DEST_SCALE_PREFILL_LINES;
  3075. cfg->perf.macrotile_prefill_lines =
  3076. prop_exists[PERF_MACROTILE_PREFILL_LINES] ?
  3077. PROP_VALUE_ACCESS(prop_value,
  3078. PERF_MACROTILE_PREFILL_LINES, 0) :
  3079. DEFAULT_MACROTILE_PREFILL_LINES;
  3080. cfg->perf.yuv_nv12_prefill_lines =
  3081. prop_exists[PERF_YUV_NV12_PREFILL_LINES] ?
  3082. PROP_VALUE_ACCESS(prop_value,
  3083. PERF_YUV_NV12_PREFILL_LINES, 0) :
  3084. DEFAULT_YUV_NV12_PREFILL_LINES;
  3085. cfg->perf.linear_prefill_lines =
  3086. prop_exists[PERF_LINEAR_PREFILL_LINES] ?
  3087. PROP_VALUE_ACCESS(prop_value,
  3088. PERF_LINEAR_PREFILL_LINES, 0) :
  3089. DEFAULT_LINEAR_PREFILL_LINES;
  3090. cfg->perf.downscaling_prefill_lines =
  3091. prop_exists[PERF_DOWNSCALING_PREFILL_LINES] ?
  3092. PROP_VALUE_ACCESS(prop_value,
  3093. PERF_DOWNSCALING_PREFILL_LINES, 0) :
  3094. DEFAULT_DOWNSCALING_PREFILL_LINES;
  3095. cfg->perf.amortizable_threshold =
  3096. prop_exists[PERF_AMORTIZABLE_THRESHOLD] ?
  3097. PROP_VALUE_ACCESS(prop_value,
  3098. PERF_AMORTIZABLE_THRESHOLD, 0) :
  3099. DEFAULT_AMORTIZABLE_THRESHOLD;
  3100. cfg->perf.num_mnoc_ports =
  3101. prop_exists[PERF_NUM_MNOC_PORTS] ?
  3102. PROP_VALUE_ACCESS(prop_value,
  3103. PERF_NUM_MNOC_PORTS, 0) :
  3104. DEFAULT_MNOC_PORTS;
  3105. cfg->perf.axi_bus_width =
  3106. prop_exists[PERF_AXI_BUS_WIDTH] ?
  3107. PROP_VALUE_ACCESS(prop_value,
  3108. PERF_AXI_BUS_WIDTH, 0) :
  3109. DEFAULT_AXI_BUS_WIDTH;
  3110. }
  3111. static int _sde_perf_parse_dt_cfg(struct device_node *np,
  3112. struct sde_mdss_cfg *cfg, int *prop_count,
  3113. struct sde_prop_value *prop_value, bool *prop_exists)
  3114. {
  3115. int rc, j;
  3116. const char *str = NULL;
  3117. /*
  3118. * The following performance parameters (e.g. core_ib_ff) are
  3119. * mapped directly as device tree string constants.
  3120. */
  3121. rc = of_property_read_string(np,
  3122. sde_perf_prop[PERF_CORE_IB_FF].prop_name, &str);
  3123. cfg->perf.core_ib_ff = rc ? DEFAULT_CORE_IB_FF : str;
  3124. rc = of_property_read_string(np,
  3125. sde_perf_prop[PERF_CORE_CLK_FF].prop_name, &str);
  3126. cfg->perf.core_clk_ff = rc ? DEFAULT_CORE_CLK_FF : str;
  3127. rc = of_property_read_string(np,
  3128. sde_perf_prop[PERF_COMP_RATIO_RT].prop_name, &str);
  3129. cfg->perf.comp_ratio_rt = rc ? DEFAULT_COMP_RATIO_RT : str;
  3130. rc = of_property_read_string(np,
  3131. sde_perf_prop[PERF_COMP_RATIO_NRT].prop_name, &str);
  3132. cfg->perf.comp_ratio_nrt = rc ? DEFAULT_COMP_RATIO_NRT : str;
  3133. rc = 0;
  3134. _sde_perf_parse_dt_cfg_populate(cfg, prop_count, prop_value,
  3135. prop_exists);
  3136. rc = _sde_perf_parse_dt_cfg_qos(cfg, prop_count, prop_value,
  3137. prop_exists);
  3138. if (rc)
  3139. return rc;
  3140. if (prop_exists[PERF_CDP_SETTING]) {
  3141. const u32 prop_size = 2;
  3142. u32 count = prop_count[PERF_CDP_SETTING] / prop_size;
  3143. count = min_t(u32, count, SDE_PERF_CDP_USAGE_MAX);
  3144. for (j = 0; j < count; j++) {
  3145. cfg->perf.cdp_cfg[j].rd_enable =
  3146. PROP_VALUE_ACCESS(prop_value,
  3147. PERF_CDP_SETTING, j * prop_size);
  3148. cfg->perf.cdp_cfg[j].wr_enable =
  3149. PROP_VALUE_ACCESS(prop_value,
  3150. PERF_CDP_SETTING, j * prop_size + 1);
  3151. SDE_DEBUG("cdp usage:%d rd:%d wr:%d\n",
  3152. j, cfg->perf.cdp_cfg[j].rd_enable,
  3153. cfg->perf.cdp_cfg[j].wr_enable);
  3154. }
  3155. cfg->has_cdp = true;
  3156. }
  3157. cfg->perf.cpu_mask =
  3158. prop_exists[PERF_CPU_MASK] ?
  3159. PROP_VALUE_ACCESS(prop_value, PERF_CPU_MASK, 0) :
  3160. DEFAULT_CPU_MASK;
  3161. cfg->perf.cpu_dma_latency =
  3162. prop_exists[PERF_CPU_DMA_LATENCY] ?
  3163. PROP_VALUE_ACCESS(prop_value, PERF_CPU_DMA_LATENCY, 0) :
  3164. DEFAULT_CPU_DMA_LATENCY;
  3165. return 0;
  3166. }
  3167. static int sde_perf_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3168. {
  3169. int rc, prop_count[PERF_PROP_MAX];
  3170. struct sde_prop_value *prop_value = NULL;
  3171. bool prop_exists[PERF_PROP_MAX];
  3172. if (!cfg) {
  3173. SDE_ERROR("invalid argument\n");
  3174. rc = -EINVAL;
  3175. goto end;
  3176. }
  3177. prop_value = kzalloc(PERF_PROP_MAX *
  3178. sizeof(struct sde_prop_value), GFP_KERNEL);
  3179. if (!prop_value) {
  3180. rc = -ENOMEM;
  3181. goto end;
  3182. }
  3183. rc = _sde_perf_parse_dt_validate(np, prop_count);
  3184. if (rc)
  3185. goto freeprop;
  3186. rc = _read_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3187. prop_count, prop_exists, prop_value);
  3188. if (rc)
  3189. goto freeprop;
  3190. rc = _sde_perf_parse_dt_cfg(np, cfg, prop_count, prop_value,
  3191. prop_exists);
  3192. freeprop:
  3193. kfree(prop_value);
  3194. end:
  3195. return rc;
  3196. }
  3197. static int sde_parse_merge_3d_dt(struct device_node *np,
  3198. struct sde_mdss_cfg *sde_cfg)
  3199. {
  3200. int rc, prop_count[HW_PROP_MAX], off_count, i;
  3201. struct sde_prop_value *prop_value = NULL;
  3202. bool prop_exists[HW_PROP_MAX];
  3203. struct sde_merge_3d_cfg *merge_3d;
  3204. prop_value = kcalloc(HW_PROP_MAX, sizeof(struct sde_prop_value),
  3205. GFP_KERNEL);
  3206. if (!prop_value)
  3207. return -ENOMEM;
  3208. rc = _validate_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3209. prop_count, &off_count);
  3210. if (rc)
  3211. goto end;
  3212. sde_cfg->merge_3d_count = off_count;
  3213. rc = _read_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3214. prop_count,
  3215. prop_exists, prop_value);
  3216. if (rc) {
  3217. sde_cfg->merge_3d_count = 0;
  3218. goto end;
  3219. }
  3220. for (i = 0; i < off_count; i++) {
  3221. merge_3d = sde_cfg->merge_3d + i;
  3222. merge_3d->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3223. merge_3d->id = MERGE_3D_0 + i;
  3224. snprintf(merge_3d->name, SDE_HW_BLK_NAME_LEN, "merge_3d_%u",
  3225. merge_3d->id - MERGE_3D_0);
  3226. merge_3d->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  3227. }
  3228. end:
  3229. kfree(prop_value);
  3230. return rc;
  3231. }
  3232. static int sde_qdss_parse_dt(struct device_node *np,
  3233. struct sde_mdss_cfg *sde_cfg)
  3234. {
  3235. int rc, prop_count[HW_PROP_MAX], i;
  3236. struct sde_prop_value *prop_value = NULL;
  3237. bool prop_exists[HW_PROP_MAX];
  3238. u32 off_count;
  3239. struct sde_qdss_cfg *qdss;
  3240. if (!sde_cfg) {
  3241. SDE_ERROR("invalid argument\n");
  3242. return -EINVAL;
  3243. }
  3244. prop_value = kzalloc(HW_PROP_MAX *
  3245. sizeof(struct sde_prop_value), GFP_KERNEL);
  3246. if (!prop_value)
  3247. return -ENOMEM;
  3248. rc = _validate_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop),
  3249. prop_count, &off_count);
  3250. if (rc) {
  3251. sde_cfg->qdss_count = 0;
  3252. goto end;
  3253. }
  3254. sde_cfg->qdss_count = off_count;
  3255. rc = _read_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop), prop_count,
  3256. prop_exists, prop_value);
  3257. if (rc)
  3258. goto end;
  3259. for (i = 0; i < off_count; i++) {
  3260. qdss = sde_cfg->qdss + i;
  3261. qdss->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3262. qdss->id = QDSS_0 + i;
  3263. snprintf(qdss->name, SDE_HW_BLK_NAME_LEN, "qdss_%u",
  3264. qdss->id - QDSS_0);
  3265. qdss->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  3266. }
  3267. end:
  3268. kfree(prop_value);
  3269. return rc;
  3270. }
  3271. static int sde_hardware_format_caps(struct sde_mdss_cfg *sde_cfg,
  3272. uint32_t hw_rev)
  3273. {
  3274. int rc = 0;
  3275. uint32_t dma_list_size, vig_list_size, wb2_list_size;
  3276. uint32_t virt_vig_list_size, in_rot_list_size = 0;
  3277. uint32_t cursor_list_size = 0;
  3278. uint32_t index = 0;
  3279. if (sde_cfg->has_cursor) {
  3280. cursor_list_size = ARRAY_SIZE(cursor_formats);
  3281. sde_cfg->cursor_formats = kcalloc(cursor_list_size,
  3282. sizeof(struct sde_format_extended), GFP_KERNEL);
  3283. if (!sde_cfg->cursor_formats) {
  3284. rc = -ENOMEM;
  3285. goto end;
  3286. }
  3287. index = sde_copy_formats(sde_cfg->cursor_formats,
  3288. cursor_list_size, 0, cursor_formats,
  3289. ARRAY_SIZE(cursor_formats));
  3290. }
  3291. dma_list_size = ARRAY_SIZE(plane_formats);
  3292. vig_list_size = ARRAY_SIZE(plane_formats_vig);
  3293. if (sde_cfg->has_vig_p010)
  3294. vig_list_size += ARRAY_SIZE(p010_ubwc_formats);
  3295. virt_vig_list_size = ARRAY_SIZE(plane_formats);
  3296. wb2_list_size = ARRAY_SIZE(wb2_formats);
  3297. if (IS_SDE_INLINE_ROT_REV_100(sde_cfg->true_inline_rot_rev))
  3298. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v1_fmts);
  3299. sde_cfg->dma_formats = kcalloc(dma_list_size,
  3300. sizeof(struct sde_format_extended), GFP_KERNEL);
  3301. if (!sde_cfg->dma_formats) {
  3302. rc = -ENOMEM;
  3303. goto end;
  3304. }
  3305. sde_cfg->vig_formats = kcalloc(vig_list_size,
  3306. sizeof(struct sde_format_extended), GFP_KERNEL);
  3307. if (!sde_cfg->vig_formats) {
  3308. rc = -ENOMEM;
  3309. goto end;
  3310. }
  3311. sde_cfg->virt_vig_formats = kcalloc(virt_vig_list_size,
  3312. sizeof(struct sde_format_extended), GFP_KERNEL);
  3313. if (!sde_cfg->virt_vig_formats) {
  3314. rc = -ENOMEM;
  3315. goto end;
  3316. }
  3317. sde_cfg->wb_formats = kcalloc(wb2_list_size,
  3318. sizeof(struct sde_format_extended), GFP_KERNEL);
  3319. if (!sde_cfg->wb_formats) {
  3320. SDE_ERROR("failed to allocate wb format list\n");
  3321. rc = -ENOMEM;
  3322. goto end;
  3323. }
  3324. if (in_rot_list_size) {
  3325. sde_cfg->inline_rot_formats = kcalloc(in_rot_list_size,
  3326. sizeof(struct sde_format_extended), GFP_KERNEL);
  3327. if (!sde_cfg->inline_rot_formats) {
  3328. SDE_ERROR("failed to alloc inline rot format list\n");
  3329. rc = -ENOMEM;
  3330. goto end;
  3331. }
  3332. }
  3333. index = sde_copy_formats(sde_cfg->dma_formats, dma_list_size,
  3334. 0, plane_formats, ARRAY_SIZE(plane_formats));
  3335. index = sde_copy_formats(sde_cfg->vig_formats, vig_list_size,
  3336. 0, plane_formats_vig, ARRAY_SIZE(plane_formats_vig));
  3337. if (sde_cfg->has_vig_p010)
  3338. index += sde_copy_formats(sde_cfg->vig_formats,
  3339. vig_list_size, index, p010_ubwc_formats,
  3340. ARRAY_SIZE(p010_ubwc_formats));
  3341. index = sde_copy_formats(sde_cfg->virt_vig_formats, virt_vig_list_size,
  3342. 0, plane_formats, ARRAY_SIZE(plane_formats));
  3343. index = sde_copy_formats(sde_cfg->wb_formats, wb2_list_size,
  3344. 0, wb2_formats, ARRAY_SIZE(wb2_formats));
  3345. if (in_rot_list_size)
  3346. index = sde_copy_formats(sde_cfg->inline_rot_formats,
  3347. in_rot_list_size, 0, true_inline_rot_v1_fmts,
  3348. ARRAY_SIZE(true_inline_rot_v1_fmts));
  3349. end:
  3350. return rc;
  3351. }
  3352. static void _sde_hw_setup_uidle(struct sde_uidle_cfg *uidle_cfg)
  3353. {
  3354. if (!uidle_cfg->uidle_rev)
  3355. return;
  3356. if (IS_SDE_UIDLE_REV_100(uidle_cfg->uidle_rev)) {
  3357. uidle_cfg->fal10_exit_cnt = SDE_UIDLE_FAL10_EXIT_CNT;
  3358. uidle_cfg->fal10_exit_danger = SDE_UIDLE_FAL10_EXIT_DANGER;
  3359. uidle_cfg->fal10_danger = SDE_UIDLE_FAL10_DANGER;
  3360. uidle_cfg->fal10_target_idle_time = SDE_UIDLE_FAL10_TARGET_IDLE;
  3361. uidle_cfg->fal1_target_idle_time = SDE_UIDLE_FAL1_TARGET_IDLE;
  3362. uidle_cfg->fal10_threshold = SDE_UIDLE_FAL10_THRESHOLD;
  3363. uidle_cfg->max_dwnscale = SDE_UIDLE_MAX_DWNSCALE;
  3364. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS;
  3365. uidle_cfg->debugfs_ctrl = true;
  3366. } else {
  3367. pr_err("invalid uidle rev:0x%x, disabling uidle\n",
  3368. uidle_cfg->uidle_rev);
  3369. uidle_cfg->uidle_rev = 0;
  3370. }
  3371. }
  3372. static int _sde_hardware_pre_caps(struct sde_mdss_cfg *sde_cfg, uint32_t hw_rev)
  3373. {
  3374. int i, rc = 0;
  3375. if (!sde_cfg)
  3376. return -EINVAL;
  3377. for (i = 0; i < MDSS_INTR_MAX; i++)
  3378. set_bit(i, sde_cfg->mdss_irqs);
  3379. if (IS_MSM8996_TARGET(hw_rev)) {
  3380. sde_cfg->perf.min_prefill_lines = 21;
  3381. clear_bit(MDSS_INTR_LTM_0_INTR, sde_cfg->mdss_irqs);
  3382. clear_bit(MDSS_INTR_LTM_1_INTR, sde_cfg->mdss_irqs);
  3383. sde_cfg->has_decimation = true;
  3384. } else if (IS_MSM8998_TARGET(hw_rev)) {
  3385. sde_cfg->has_wb_ubwc = true;
  3386. sde_cfg->perf.min_prefill_lines = 25;
  3387. sde_cfg->vbif_qos_nlvl = 4;
  3388. sde_cfg->ts_prefill_rev = 1;
  3389. clear_bit(MDSS_INTR_LTM_0_INTR, sde_cfg->mdss_irqs);
  3390. clear_bit(MDSS_INTR_LTM_1_INTR, sde_cfg->mdss_irqs);
  3391. sde_cfg->has_decimation = true;
  3392. sde_cfg->has_cursor = true;
  3393. sde_cfg->has_hdr = true;
  3394. } else if (IS_SDM845_TARGET(hw_rev)) {
  3395. sde_cfg->has_wb_ubwc = true;
  3396. sde_cfg->has_cwb_support = true;
  3397. sde_cfg->perf.min_prefill_lines = 24;
  3398. sde_cfg->vbif_qos_nlvl = 8;
  3399. sde_cfg->ts_prefill_rev = 2;
  3400. sde_cfg->sui_misr_supported = true;
  3401. sde_cfg->sui_block_xin_mask = 0x3F71;
  3402. clear_bit(MDSS_INTR_LTM_0_INTR, sde_cfg->mdss_irqs);
  3403. clear_bit(MDSS_INTR_LTM_1_INTR, sde_cfg->mdss_irqs);
  3404. sde_cfg->has_decimation = true;
  3405. sde_cfg->has_hdr = true;
  3406. sde_cfg->has_vig_p010 = true;
  3407. } else if (IS_SDM670_TARGET(hw_rev)) {
  3408. sde_cfg->has_wb_ubwc = true;
  3409. sde_cfg->perf.min_prefill_lines = 24;
  3410. sde_cfg->vbif_qos_nlvl = 8;
  3411. sde_cfg->ts_prefill_rev = 2;
  3412. clear_bit(MDSS_INTR_LTM_0_INTR, sde_cfg->mdss_irqs);
  3413. clear_bit(MDSS_INTR_LTM_1_INTR, sde_cfg->mdss_irqs);
  3414. sde_cfg->has_decimation = true;
  3415. sde_cfg->has_hdr = true;
  3416. sde_cfg->has_vig_p010 = true;
  3417. } else if (IS_SM8150_TARGET(hw_rev)) {
  3418. sde_cfg->has_cwb_support = true;
  3419. sde_cfg->has_wb_ubwc = true;
  3420. sde_cfg->has_qsync = true;
  3421. sde_cfg->has_hdr = true;
  3422. sde_cfg->has_hdr_plus = true;
  3423. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3424. sde_cfg->has_vig_p010 = true;
  3425. sde_cfg->perf.min_prefill_lines = 24;
  3426. sde_cfg->vbif_qos_nlvl = 8;
  3427. sde_cfg->ts_prefill_rev = 2;
  3428. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3429. sde_cfg->delay_prg_fetch_start = true;
  3430. sde_cfg->sui_ns_allowed = true;
  3431. sde_cfg->sui_misr_supported = true;
  3432. sde_cfg->sui_block_xin_mask = 0x3F71;
  3433. sde_cfg->has_sui_blendstage = true;
  3434. sde_cfg->has_qos_fl_nocalc = true;
  3435. sde_cfg->has_3d_merge_reset = true;
  3436. clear_bit(MDSS_INTR_LTM_0_INTR, sde_cfg->mdss_irqs);
  3437. clear_bit(MDSS_INTR_LTM_1_INTR, sde_cfg->mdss_irqs);
  3438. sde_cfg->has_decimation = true;
  3439. } else if (IS_SDMSHRIKE_TARGET(hw_rev)) {
  3440. sde_cfg->has_wb_ubwc = true;
  3441. sde_cfg->perf.min_prefill_lines = 24;
  3442. sde_cfg->vbif_qos_nlvl = 8;
  3443. sde_cfg->ts_prefill_rev = 2;
  3444. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3445. sde_cfg->delay_prg_fetch_start = true;
  3446. clear_bit(MDSS_INTR_LTM_0_INTR, sde_cfg->mdss_irqs);
  3447. clear_bit(MDSS_INTR_LTM_1_INTR, sde_cfg->mdss_irqs);
  3448. sde_cfg->has_decimation = true;
  3449. sde_cfg->has_hdr = true;
  3450. sde_cfg->has_vig_p010 = true;
  3451. } else if (IS_SM6150_TARGET(hw_rev)) {
  3452. sde_cfg->has_cwb_support = true;
  3453. sde_cfg->has_qsync = true;
  3454. sde_cfg->perf.min_prefill_lines = 24;
  3455. sde_cfg->vbif_qos_nlvl = 8;
  3456. sde_cfg->ts_prefill_rev = 2;
  3457. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3458. sde_cfg->delay_prg_fetch_start = true;
  3459. sde_cfg->sui_ns_allowed = true;
  3460. sde_cfg->sui_misr_supported = true;
  3461. sde_cfg->has_decimation = true;
  3462. sde_cfg->sui_block_xin_mask = 0x2EE1;
  3463. sde_cfg->has_sui_blendstage = true;
  3464. sde_cfg->has_qos_fl_nocalc = true;
  3465. sde_cfg->has_3d_merge_reset = true;
  3466. clear_bit(MDSS_INTR_LTM_0_INTR, sde_cfg->mdss_irqs);
  3467. clear_bit(MDSS_INTR_LTM_1_INTR, sde_cfg->mdss_irqs);
  3468. sde_cfg->has_hdr = true;
  3469. sde_cfg->has_vig_p010 = true;
  3470. } else if (IS_SDMMAGPIE_TARGET(hw_rev)) {
  3471. sde_cfg->has_cwb_support = true;
  3472. sde_cfg->has_wb_ubwc = true;
  3473. sde_cfg->has_qsync = true;
  3474. sde_cfg->perf.min_prefill_lines = 24;
  3475. sde_cfg->vbif_qos_nlvl = 8;
  3476. sde_cfg->ts_prefill_rev = 2;
  3477. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3478. sde_cfg->delay_prg_fetch_start = true;
  3479. sde_cfg->sui_ns_allowed = true;
  3480. sde_cfg->sui_misr_supported = true;
  3481. sde_cfg->sui_block_xin_mask = 0xE71;
  3482. sde_cfg->has_sui_blendstage = true;
  3483. sde_cfg->has_qos_fl_nocalc = true;
  3484. sde_cfg->has_3d_merge_reset = true;
  3485. } else if (IS_KONA_TARGET(hw_rev)) {
  3486. sde_cfg->has_cwb_support = true;
  3487. sde_cfg->has_wb_ubwc = true;
  3488. sde_cfg->has_qsync = true;
  3489. sde_cfg->perf.min_prefill_lines = 35;
  3490. sde_cfg->vbif_qos_nlvl = 8;
  3491. sde_cfg->ts_prefill_rev = 2;
  3492. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3493. sde_cfg->delay_prg_fetch_start = true;
  3494. sde_cfg->sui_ns_allowed = true;
  3495. sde_cfg->sui_misr_supported = true;
  3496. sde_cfg->sui_block_xin_mask = 0x3F71;
  3497. sde_cfg->has_sui_blendstage = true;
  3498. sde_cfg->has_qos_fl_nocalc = true;
  3499. sde_cfg->has_3d_merge_reset = true;
  3500. clear_bit(MDSS_INTR_AD4_0_INTR, sde_cfg->mdss_irqs);
  3501. clear_bit(MDSS_INTR_AD4_1_INTR, sde_cfg->mdss_irqs);
  3502. sde_cfg->has_hdr = true;
  3503. sde_cfg->has_hdr_plus = true;
  3504. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3505. sde_cfg->has_vig_p010 = true;
  3506. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  3507. sde_cfg->true_inline_dwnscale_rt_num =
  3508. MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_NUMERATOR;
  3509. sde_cfg->true_inline_dwnscale_rt_denom =
  3510. MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_DENOMINATOR;
  3511. sde_cfg->true_inline_dwnscale_nrt =
  3512. MAX_DOWNSCALE_RATIO_INLINE_ROT_NRT_DEFAULT;
  3513. sde_cfg->true_inline_prefill_fudge_lines = 2;
  3514. sde_cfg->true_inline_prefill_lines_nv12 = 32;
  3515. sde_cfg->true_inline_prefill_lines = 48;
  3516. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_0;
  3517. } else if (IS_SAIPAN_TARGET(hw_rev)) {
  3518. sde_cfg->has_cwb_support = true;
  3519. sde_cfg->has_wb_ubwc = true;
  3520. sde_cfg->has_qsync = true;
  3521. sde_cfg->perf.min_prefill_lines = 24;
  3522. sde_cfg->vbif_qos_nlvl = 8;
  3523. sde_cfg->ts_prefill_rev = 2;
  3524. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3525. sde_cfg->delay_prg_fetch_start = true;
  3526. sde_cfg->sui_ns_allowed = true;
  3527. sde_cfg->sui_misr_supported = true;
  3528. sde_cfg->sui_block_xin_mask = 0xE71;
  3529. sde_cfg->has_sui_blendstage = true;
  3530. sde_cfg->has_qos_fl_nocalc = true;
  3531. sde_cfg->has_3d_merge_reset = true;
  3532. clear_bit(MDSS_INTR_AD4_0_INTR, sde_cfg->mdss_irqs);
  3533. clear_bit(MDSS_INTR_AD4_1_INTR, sde_cfg->mdss_irqs);
  3534. sde_cfg->has_hdr = true;
  3535. sde_cfg->has_hdr_plus = true;
  3536. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  3537. sde_cfg->has_vig_p010 = true;
  3538. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  3539. sde_cfg->true_inline_dwnscale_rt_num =
  3540. MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_NUMERATOR;
  3541. sde_cfg->true_inline_dwnscale_rt_denom =
  3542. MAX_DOWNSCALE_RATIO_INLINE_ROT_RT_DENOMINATOR;
  3543. sde_cfg->true_inline_dwnscale_nrt =
  3544. MAX_DOWNSCALE_RATIO_INLINE_ROT_NRT_DEFAULT;
  3545. sde_cfg->true_inline_prefill_fudge_lines = 2;
  3546. sde_cfg->true_inline_prefill_lines_nv12 = 32;
  3547. sde_cfg->true_inline_prefill_lines = 48;
  3548. } else if (IS_SDMTRINKET_TARGET(hw_rev)) {
  3549. sde_cfg->has_cwb_support = true;
  3550. sde_cfg->has_qsync = true;
  3551. sde_cfg->perf.min_prefill_lines = 24;
  3552. sde_cfg->vbif_qos_nlvl = 8;
  3553. sde_cfg->ts_prefill_rev = 2;
  3554. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  3555. sde_cfg->delay_prg_fetch_start = true;
  3556. sde_cfg->sui_ns_allowed = true;
  3557. sde_cfg->sui_misr_supported = true;
  3558. sde_cfg->sui_block_xin_mask = 0xC61;
  3559. sde_cfg->has_hdr = false;
  3560. sde_cfg->has_sui_blendstage = true;
  3561. } else {
  3562. SDE_ERROR("unsupported chipset id:%X\n", hw_rev);
  3563. sde_cfg->perf.min_prefill_lines = 0xffff;
  3564. rc = -ENODEV;
  3565. }
  3566. if (!rc)
  3567. rc = sde_hardware_format_caps(sde_cfg, hw_rev);
  3568. _sde_hw_setup_uidle(&sde_cfg->uidle_cfg);
  3569. return rc;
  3570. }
  3571. static int _sde_hardware_post_caps(struct sde_mdss_cfg *sde_cfg,
  3572. uint32_t hw_rev)
  3573. {
  3574. int rc = 0, i;
  3575. u32 max_horz_deci = 0, max_vert_deci = 0;
  3576. if (!sde_cfg)
  3577. return -EINVAL;
  3578. if (sde_cfg->has_sui_blendstage)
  3579. sde_cfg->sui_supported_blendstage =
  3580. sde_cfg->max_mixer_blendstages - SDE_STAGE_0;
  3581. for (i = 0; i < sde_cfg->sspp_count; i++) {
  3582. if (sde_cfg->sspp[i].sblk) {
  3583. max_horz_deci = max(max_horz_deci,
  3584. sde_cfg->sspp[i].sblk->maxhdeciexp);
  3585. max_vert_deci = max(max_vert_deci,
  3586. sde_cfg->sspp[i].sblk->maxvdeciexp);
  3587. }
  3588. if (sde_cfg->has_qos_fl_nocalc)
  3589. set_bit(SDE_PERF_SSPP_QOS_FL_NOCALC,
  3590. &sde_cfg->sspp[i].perf_features);
  3591. /*
  3592. * set sec-ui blocked SSPP feature flag based on blocked
  3593. * xin-mask if sec-ui-misr feature is enabled;
  3594. */
  3595. if (sde_cfg->sui_misr_supported
  3596. && (sde_cfg->sui_block_xin_mask
  3597. & BIT(sde_cfg->sspp[i].xin_id)))
  3598. set_bit(SDE_SSPP_BLOCK_SEC_UI,
  3599. &sde_cfg->sspp[i].features);
  3600. }
  3601. /* this should be updated based on HW rev in future */
  3602. sde_cfg->max_lm_per_display = MAX_LM_PER_DISPLAY;
  3603. if (max_horz_deci)
  3604. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  3605. max_horz_deci;
  3606. else
  3607. sde_cfg->max_display_width = sde_cfg->max_mixer_width *
  3608. sde_cfg->max_lm_per_display;
  3609. if (max_vert_deci)
  3610. sde_cfg->max_display_height =
  3611. MAX_DISPLAY_HEIGHT_WITH_DECIMATION * max_vert_deci;
  3612. else
  3613. sde_cfg->max_display_height = MAX_DISPLAY_HEIGHT;
  3614. sde_cfg->min_display_height = MIN_DISPLAY_HEIGHT;
  3615. sde_cfg->min_display_width = MIN_DISPLAY_WIDTH;
  3616. return rc;
  3617. }
  3618. void sde_hw_catalog_deinit(struct sde_mdss_cfg *sde_cfg)
  3619. {
  3620. int i, j;
  3621. if (!sde_cfg)
  3622. return;
  3623. for (i = 0; i < sde_cfg->sspp_count; i++)
  3624. kfree(sde_cfg->sspp[i].sblk);
  3625. for (i = 0; i < sde_cfg->mixer_count; i++)
  3626. kfree(sde_cfg->mixer[i].sblk);
  3627. for (i = 0; i < sde_cfg->wb_count; i++)
  3628. kfree(sde_cfg->wb[i].sblk);
  3629. for (i = 0; i < sde_cfg->dspp_count; i++)
  3630. kfree(sde_cfg->dspp[i].sblk);
  3631. if (sde_cfg->ds_count)
  3632. kfree(sde_cfg->ds[0].top);
  3633. for (i = 0; i < sde_cfg->pingpong_count; i++)
  3634. kfree(sde_cfg->pingpong[i].sblk);
  3635. for (i = 0; i < sde_cfg->vbif_count; i++) {
  3636. kfree(sde_cfg->vbif[i].dynamic_ot_rd_tbl.cfg);
  3637. kfree(sde_cfg->vbif[i].dynamic_ot_wr_tbl.cfg);
  3638. for (j = VBIF_RT_CLIENT; j < VBIF_MAX_CLIENT; j++)
  3639. kfree(sde_cfg->vbif[i].qos_tbl[j].priority_lvl);
  3640. }
  3641. for (i = 0; i < SDE_QOS_LUT_USAGE_MAX; i++) {
  3642. kfree(sde_cfg->perf.sfe_lut_tbl[i].entries);
  3643. kfree(sde_cfg->perf.qos_lut_tbl[i].entries);
  3644. }
  3645. kfree(sde_cfg->dma_formats);
  3646. kfree(sde_cfg->cursor_formats);
  3647. kfree(sde_cfg->vig_formats);
  3648. kfree(sde_cfg->wb_formats);
  3649. kfree(sde_cfg->virt_vig_formats);
  3650. kfree(sde_cfg->inline_rot_formats);
  3651. kfree(sde_cfg);
  3652. }
  3653. /*************************************************************
  3654. * hardware catalog init
  3655. *************************************************************/
  3656. struct sde_mdss_cfg *sde_hw_catalog_init(struct drm_device *dev, u32 hw_rev)
  3657. {
  3658. int rc;
  3659. struct sde_mdss_cfg *sde_cfg;
  3660. struct device_node *np = dev->dev->of_node;
  3661. sde_cfg = kzalloc(sizeof(*sde_cfg), GFP_KERNEL);
  3662. if (!sde_cfg)
  3663. return ERR_PTR(-ENOMEM);
  3664. sde_cfg->hwversion = hw_rev;
  3665. rc = _sde_hardware_pre_caps(sde_cfg, hw_rev);
  3666. if (rc)
  3667. goto end;
  3668. rc = sde_top_parse_dt(np, sde_cfg);
  3669. if (rc)
  3670. goto end;
  3671. rc = sde_perf_parse_dt(np, sde_cfg);
  3672. if (rc)
  3673. goto end;
  3674. rc = sde_rot_parse_dt(np, sde_cfg);
  3675. if (rc)
  3676. goto end;
  3677. /* uidle must be done before sspp and ctl,
  3678. * so if something goes wrong, we won't
  3679. * enable it in ctl and sspp.
  3680. */
  3681. rc = sde_uidle_parse_dt(np, sde_cfg);
  3682. if (rc)
  3683. goto end;
  3684. rc = sde_ctl_parse_dt(np, sde_cfg);
  3685. if (rc)
  3686. goto end;
  3687. rc = sde_sspp_parse_dt(np, sde_cfg);
  3688. if (rc)
  3689. goto end;
  3690. rc = sde_dspp_top_parse_dt(np, sde_cfg);
  3691. if (rc)
  3692. goto end;
  3693. rc = sde_dspp_parse_dt(np, sde_cfg);
  3694. if (rc)
  3695. goto end;
  3696. rc = sde_ds_parse_dt(np, sde_cfg);
  3697. if (rc)
  3698. goto end;
  3699. rc = sde_dsc_parse_dt(np, sde_cfg);
  3700. if (rc)
  3701. goto end;
  3702. rc = sde_pp_parse_dt(np, sde_cfg);
  3703. if (rc)
  3704. goto end;
  3705. /* mixer parsing should be done after dspp,
  3706. * ds and pp for mapping setup
  3707. */
  3708. rc = sde_mixer_parse_dt(np, sde_cfg);
  3709. if (rc)
  3710. goto end;
  3711. rc = sde_intf_parse_dt(np, sde_cfg);
  3712. if (rc)
  3713. goto end;
  3714. rc = sde_wb_parse_dt(np, sde_cfg);
  3715. if (rc)
  3716. goto end;
  3717. /* cdm parsing should be done after intf and wb for mapping setup */
  3718. rc = sde_cdm_parse_dt(np, sde_cfg);
  3719. if (rc)
  3720. goto end;
  3721. rc = sde_vbif_parse_dt(np, sde_cfg);
  3722. if (rc)
  3723. goto end;
  3724. rc = sde_parse_reg_dma_dt(np, sde_cfg);
  3725. if (rc)
  3726. goto end;
  3727. rc = sde_parse_merge_3d_dt(np, sde_cfg);
  3728. if (rc)
  3729. goto end;
  3730. rc = sde_qdss_parse_dt(np, sde_cfg);
  3731. if (rc)
  3732. goto end;
  3733. rc = _sde_hardware_post_caps(sde_cfg, hw_rev);
  3734. if (rc)
  3735. goto end;
  3736. return sde_cfg;
  3737. end:
  3738. sde_hw_catalog_deinit(sde_cfg);
  3739. return NULL;
  3740. }