sde_encoder.c 141 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. /**
  62. * enum sde_enc_rc_events - events for resource control state machine
  63. * @SDE_ENC_RC_EVENT_KICKOFF:
  64. * This event happens at NORMAL priority.
  65. * Event that signals the start of the transfer. When this event is
  66. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  67. * Regardless of the previous state, the resource should be in ON state
  68. * at the end of this event. At the end of this event, a delayed work is
  69. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  70. * ktime.
  71. * @SDE_ENC_RC_EVENT_PRE_STOP:
  72. * This event happens at NORMAL priority.
  73. * This event, when received during the ON state, set RSC to IDLE, and
  74. * and leave the RC STATE in the PRE_OFF state.
  75. * It should be followed by the STOP event as part of encoder disable.
  76. * If received during IDLE or OFF states, it will do nothing.
  77. * @SDE_ENC_RC_EVENT_STOP:
  78. * This event happens at NORMAL priority.
  79. * When this event is received, disable all the MDP/DSI core clocks, and
  80. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  81. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  82. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  83. * Resource state should be in OFF at the end of the event.
  84. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  85. * This event happens at NORMAL priority from a work item.
  86. * Event signals that there is a seamless mode switch is in prgoress. A
  87. * client needs to turn of only irq - leave clocks ON to reduce the mode
  88. * switch latency.
  89. * @SDE_ENC_RC_EVENT_POST_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that seamless mode switch is complete and resources are
  92. * acquired. Clients wants to turn on the irq again and update the rsc
  93. * with new vtotal.
  94. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there were no frame updates for
  97. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  98. * and request RSC with IDLE state and change the resource state to IDLE.
  99. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  100. * This event is triggered from the input event thread when touch event is
  101. * received from the input device. On receiving this event,
  102. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  103. clocks and enable RSC.
  104. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  105. * off work since a new commit is imminent.
  106. */
  107. enum sde_enc_rc_events {
  108. SDE_ENC_RC_EVENT_KICKOFF = 1,
  109. SDE_ENC_RC_EVENT_PRE_STOP,
  110. SDE_ENC_RC_EVENT_STOP,
  111. SDE_ENC_RC_EVENT_PRE_MODESET,
  112. SDE_ENC_RC_EVENT_POST_MODESET,
  113. SDE_ENC_RC_EVENT_ENTER_IDLE,
  114. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  115. };
  116. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  117. {
  118. struct sde_encoder_virt *sde_enc;
  119. int i;
  120. sde_enc = to_sde_encoder_virt(drm_enc);
  121. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  122. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  123. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  124. SDE_EVT32(DRMID(drm_enc), enable);
  125. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  126. }
  127. }
  128. }
  129. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  130. {
  131. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  132. struct msm_drm_private *priv;
  133. struct sde_kms *sde_kms;
  134. struct device *cpu_dev;
  135. struct cpumask *cpu_mask = NULL;
  136. int cpu = 0;
  137. u32 cpu_dma_latency;
  138. priv = drm_enc->dev->dev_private;
  139. sde_kms = to_sde_kms(priv->kms);
  140. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  141. return;
  142. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  143. cpumask_clear(&sde_enc->valid_cpu_mask);
  144. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  145. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  146. if (!cpu_mask &&
  147. sde_encoder_check_curr_mode(drm_enc,
  148. MSM_DISPLAY_CMD_MODE))
  149. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  150. if (!cpu_mask)
  151. return;
  152. for_each_cpu(cpu, cpu_mask) {
  153. cpu_dev = get_cpu_device(cpu);
  154. if (!cpu_dev) {
  155. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  156. cpu);
  157. return;
  158. }
  159. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  160. dev_pm_qos_add_request(cpu_dev,
  161. &sde_enc->pm_qos_cpu_req[cpu],
  162. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  163. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  164. }
  165. }
  166. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  167. {
  168. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  169. struct device *cpu_dev;
  170. int cpu = 0;
  171. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  172. cpu_dev = get_cpu_device(cpu);
  173. if (!cpu_dev) {
  174. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  175. cpu);
  176. continue;
  177. }
  178. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  179. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  180. }
  181. cpumask_clear(&sde_enc->valid_cpu_mask);
  182. }
  183. static bool _sde_encoder_is_autorefresh_enabled(
  184. struct sde_encoder_virt *sde_enc)
  185. {
  186. struct drm_connector *drm_conn;
  187. if (!sde_enc->cur_master ||
  188. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  189. return false;
  190. drm_conn = sde_enc->cur_master->connector;
  191. if (!drm_conn || !drm_conn->state)
  192. return false;
  193. return sde_connector_get_property(drm_conn->state,
  194. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  195. }
  196. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  197. struct sde_hw_qdss *hw_qdss,
  198. struct sde_encoder_phys *phys, bool enable)
  199. {
  200. if (sde_enc->qdss_status == enable)
  201. return;
  202. sde_enc->qdss_status = enable;
  203. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  204. sde_enc->qdss_status);
  205. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  206. }
  207. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  208. s64 timeout_ms, struct sde_encoder_wait_info *info)
  209. {
  210. int rc = 0;
  211. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  212. ktime_t cur_ktime;
  213. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  214. do {
  215. rc = wait_event_timeout(*(info->wq),
  216. atomic_read(info->atomic_cnt) == info->count_check,
  217. wait_time_jiffies);
  218. cur_ktime = ktime_get();
  219. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  220. timeout_ms, atomic_read(info->atomic_cnt),
  221. info->count_check);
  222. /* If we timed out, counter is valid and time is less, wait again */
  223. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  224. (rc == 0) &&
  225. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  226. return rc;
  227. }
  228. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  229. {
  230. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  231. return sde_enc &&
  232. (sde_enc->disp_info.display_type ==
  233. SDE_CONNECTOR_PRIMARY);
  234. }
  235. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  236. {
  237. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  238. return sde_enc &&
  239. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  240. }
  241. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  242. {
  243. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  244. return sde_enc && sde_enc->cur_master &&
  245. sde_enc->cur_master->cont_splash_enabled;
  246. }
  247. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  248. enum sde_intr_idx intr_idx)
  249. {
  250. SDE_EVT32(DRMID(phys_enc->parent),
  251. phys_enc->intf_idx - INTF_0,
  252. phys_enc->hw_pp->idx - PINGPONG_0,
  253. intr_idx);
  254. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  255. if (phys_enc->parent_ops.handle_frame_done)
  256. phys_enc->parent_ops.handle_frame_done(
  257. phys_enc->parent, phys_enc,
  258. SDE_ENCODER_FRAME_EVENT_ERROR);
  259. }
  260. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  261. enum sde_intr_idx intr_idx,
  262. struct sde_encoder_wait_info *wait_info)
  263. {
  264. struct sde_encoder_irq *irq;
  265. u32 irq_status;
  266. int ret, i;
  267. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  268. SDE_ERROR("invalid params\n");
  269. return -EINVAL;
  270. }
  271. irq = &phys_enc->irq[intr_idx];
  272. /* note: do master / slave checking outside */
  273. /* return EWOULDBLOCK since we know the wait isn't necessary */
  274. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  275. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  276. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  277. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  278. return -EWOULDBLOCK;
  279. }
  280. if (irq->irq_idx < 0) {
  281. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  282. irq->name, irq->hw_idx);
  283. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  284. irq->irq_idx);
  285. return 0;
  286. }
  287. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  288. atomic_read(wait_info->atomic_cnt));
  289. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  290. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  291. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  292. /*
  293. * Some module X may disable interrupt for longer duration
  294. * and it may trigger all interrupts including timer interrupt
  295. * when module X again enable the interrupt.
  296. * That may cause interrupt wait timeout API in this API.
  297. * It is handled by split the wait timer in two halves.
  298. */
  299. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  300. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  301. irq->hw_idx,
  302. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  303. wait_info);
  304. if (ret)
  305. break;
  306. }
  307. if (ret <= 0) {
  308. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  309. irq->irq_idx, true);
  310. if (irq_status) {
  311. unsigned long flags;
  312. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  313. irq->hw_idx, irq->irq_idx,
  314. phys_enc->hw_pp->idx - PINGPONG_0,
  315. atomic_read(wait_info->atomic_cnt));
  316. SDE_DEBUG_PHYS(phys_enc,
  317. "done but irq %d not triggered\n",
  318. irq->irq_idx);
  319. local_irq_save(flags);
  320. irq->cb.func(phys_enc, irq->irq_idx);
  321. local_irq_restore(flags);
  322. ret = 0;
  323. } else {
  324. ret = -ETIMEDOUT;
  325. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  326. irq->hw_idx, irq->irq_idx,
  327. phys_enc->hw_pp->idx - PINGPONG_0,
  328. atomic_read(wait_info->atomic_cnt), irq_status,
  329. SDE_EVTLOG_ERROR);
  330. }
  331. } else {
  332. ret = 0;
  333. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  334. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  335. atomic_read(wait_info->atomic_cnt));
  336. }
  337. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  338. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  339. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  340. return ret;
  341. }
  342. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  343. enum sde_intr_idx intr_idx)
  344. {
  345. struct sde_encoder_irq *irq;
  346. int ret = 0;
  347. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  348. SDE_ERROR("invalid params\n");
  349. return -EINVAL;
  350. }
  351. irq = &phys_enc->irq[intr_idx];
  352. if (irq->irq_idx >= 0) {
  353. SDE_DEBUG_PHYS(phys_enc,
  354. "skipping already registered irq %s type %d\n",
  355. irq->name, irq->intr_type);
  356. return 0;
  357. }
  358. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  359. irq->intr_type, irq->hw_idx);
  360. if (irq->irq_idx < 0) {
  361. SDE_ERROR_PHYS(phys_enc,
  362. "failed to lookup IRQ index for %s type:%d\n",
  363. irq->name, irq->intr_type);
  364. return -EINVAL;
  365. }
  366. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  367. &irq->cb);
  368. if (ret) {
  369. SDE_ERROR_PHYS(phys_enc,
  370. "failed to register IRQ callback for %s\n",
  371. irq->name);
  372. irq->irq_idx = -EINVAL;
  373. return ret;
  374. }
  375. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  376. if (ret) {
  377. SDE_ERROR_PHYS(phys_enc,
  378. "enable IRQ for intr:%s failed, irq_idx %d\n",
  379. irq->name, irq->irq_idx);
  380. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  381. irq->irq_idx, &irq->cb);
  382. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  383. irq->irq_idx, SDE_EVTLOG_ERROR);
  384. irq->irq_idx = -EINVAL;
  385. return ret;
  386. }
  387. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  388. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  389. irq->name, irq->irq_idx);
  390. return ret;
  391. }
  392. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  393. enum sde_intr_idx intr_idx)
  394. {
  395. struct sde_encoder_irq *irq;
  396. int ret;
  397. if (!phys_enc) {
  398. SDE_ERROR("invalid encoder\n");
  399. return -EINVAL;
  400. }
  401. irq = &phys_enc->irq[intr_idx];
  402. /* silently skip irqs that weren't registered */
  403. if (irq->irq_idx < 0) {
  404. SDE_ERROR(
  405. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  406. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  407. irq->irq_idx);
  408. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  409. irq->irq_idx, SDE_EVTLOG_ERROR);
  410. return 0;
  411. }
  412. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  413. if (ret)
  414. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  415. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  416. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  417. &irq->cb);
  418. if (ret)
  419. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  420. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  421. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  422. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  423. irq->irq_idx = -EINVAL;
  424. return 0;
  425. }
  426. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  427. struct sde_encoder_hw_resources *hw_res,
  428. struct drm_connector_state *conn_state)
  429. {
  430. struct sde_encoder_virt *sde_enc = NULL;
  431. int ret, i = 0;
  432. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  433. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  434. -EINVAL, !drm_enc, !hw_res, !conn_state,
  435. hw_res ? !hw_res->comp_info : 0);
  436. return;
  437. }
  438. sde_enc = to_sde_encoder_virt(drm_enc);
  439. SDE_DEBUG_ENC(sde_enc, "\n");
  440. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  441. hw_res->display_type = sde_enc->disp_info.display_type;
  442. /* Query resources used by phys encs, expected to be without overlap */
  443. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  444. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  445. if (phys && phys->ops.get_hw_resources)
  446. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  447. }
  448. /*
  449. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  450. * called from atomic_check phase. Use the below API to get mode
  451. * information of the temporary conn_state passed
  452. */
  453. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  454. if (ret)
  455. SDE_ERROR("failed to get topology ret %d\n", ret);
  456. ret = sde_connector_state_get_compression_info(conn_state,
  457. hw_res->comp_info);
  458. if (ret)
  459. SDE_ERROR("failed to get compression info ret %d\n", ret);
  460. }
  461. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  462. {
  463. struct sde_encoder_virt *sde_enc = NULL;
  464. int i = 0;
  465. unsigned int num_encs;
  466. if (!drm_enc) {
  467. SDE_ERROR("invalid encoder\n");
  468. return;
  469. }
  470. sde_enc = to_sde_encoder_virt(drm_enc);
  471. SDE_DEBUG_ENC(sde_enc, "\n");
  472. num_encs = sde_enc->num_phys_encs;
  473. mutex_lock(&sde_enc->enc_lock);
  474. sde_rsc_client_destroy(sde_enc->rsc_client);
  475. for (i = 0; i < num_encs; i++) {
  476. struct sde_encoder_phys *phys;
  477. phys = sde_enc->phys_vid_encs[i];
  478. if (phys && phys->ops.destroy) {
  479. phys->ops.destroy(phys);
  480. --sde_enc->num_phys_encs;
  481. sde_enc->phys_vid_encs[i] = NULL;
  482. }
  483. phys = sde_enc->phys_cmd_encs[i];
  484. if (phys && phys->ops.destroy) {
  485. phys->ops.destroy(phys);
  486. --sde_enc->num_phys_encs;
  487. sde_enc->phys_cmd_encs[i] = NULL;
  488. }
  489. phys = sde_enc->phys_encs[i];
  490. if (phys && phys->ops.destroy) {
  491. phys->ops.destroy(phys);
  492. --sde_enc->num_phys_encs;
  493. sde_enc->phys_encs[i] = NULL;
  494. }
  495. }
  496. if (sde_enc->num_phys_encs)
  497. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  498. sde_enc->num_phys_encs);
  499. sde_enc->num_phys_encs = 0;
  500. mutex_unlock(&sde_enc->enc_lock);
  501. drm_encoder_cleanup(drm_enc);
  502. mutex_destroy(&sde_enc->enc_lock);
  503. kfree(sde_enc->input_handler);
  504. sde_enc->input_handler = NULL;
  505. kfree(sde_enc);
  506. }
  507. void sde_encoder_helper_update_intf_cfg(
  508. struct sde_encoder_phys *phys_enc)
  509. {
  510. struct sde_encoder_virt *sde_enc;
  511. struct sde_hw_intf_cfg_v1 *intf_cfg;
  512. enum sde_3d_blend_mode mode_3d;
  513. if (!phys_enc || !phys_enc->hw_pp) {
  514. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  515. return;
  516. }
  517. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  518. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  519. SDE_DEBUG_ENC(sde_enc,
  520. "intf_cfg updated for %d at idx %d\n",
  521. phys_enc->intf_idx,
  522. intf_cfg->intf_count);
  523. /* setup interface configuration */
  524. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  525. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  526. return;
  527. }
  528. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  529. if (phys_enc == sde_enc->cur_master) {
  530. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  531. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  532. else
  533. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  534. }
  535. /* configure this interface as master for split display */
  536. if (phys_enc->split_role == ENC_ROLE_MASTER)
  537. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  538. /* setup which pp blk will connect to this intf */
  539. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  540. phys_enc->hw_intf->ops.bind_pingpong_blk(
  541. phys_enc->hw_intf,
  542. true,
  543. phys_enc->hw_pp->idx);
  544. /*setup merge_3d configuration */
  545. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  546. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  547. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  548. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  549. phys_enc->hw_pp->merge_3d->idx;
  550. if (phys_enc->hw_pp->ops.setup_3d_mode)
  551. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  552. mode_3d);
  553. }
  554. void sde_encoder_helper_split_config(
  555. struct sde_encoder_phys *phys_enc,
  556. enum sde_intf interface)
  557. {
  558. struct sde_encoder_virt *sde_enc;
  559. struct split_pipe_cfg *cfg;
  560. struct sde_hw_mdp *hw_mdptop;
  561. enum sde_rm_topology_name topology;
  562. struct msm_display_info *disp_info;
  563. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  564. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  565. return;
  566. }
  567. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  568. hw_mdptop = phys_enc->hw_mdptop;
  569. disp_info = &sde_enc->disp_info;
  570. cfg = &phys_enc->hw_intf->cfg;
  571. memset(cfg, 0, sizeof(*cfg));
  572. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  573. return;
  574. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  575. cfg->split_link_en = true;
  576. /**
  577. * disable split modes since encoder will be operating in as the only
  578. * encoder, either for the entire use case in the case of, for example,
  579. * single DSI, or for this frame in the case of left/right only partial
  580. * update.
  581. */
  582. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  583. if (hw_mdptop->ops.setup_split_pipe)
  584. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  585. if (hw_mdptop->ops.setup_pp_split)
  586. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  587. return;
  588. }
  589. cfg->en = true;
  590. cfg->mode = phys_enc->intf_mode;
  591. cfg->intf = interface;
  592. if (cfg->en && phys_enc->ops.needs_single_flush &&
  593. phys_enc->ops.needs_single_flush(phys_enc))
  594. cfg->split_flush_en = true;
  595. topology = sde_connector_get_topology_name(phys_enc->connector);
  596. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  597. cfg->pp_split_slave = cfg->intf;
  598. else
  599. cfg->pp_split_slave = INTF_MAX;
  600. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  601. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  602. if (hw_mdptop->ops.setup_split_pipe)
  603. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  604. } else if (sde_enc->hw_pp[0]) {
  605. /*
  606. * slave encoder
  607. * - determine split index from master index,
  608. * assume master is first pp
  609. */
  610. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  611. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  612. cfg->pp_split_index);
  613. if (hw_mdptop->ops.setup_pp_split)
  614. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  615. }
  616. }
  617. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  618. {
  619. struct sde_encoder_virt *sde_enc;
  620. int i = 0;
  621. if (!drm_enc)
  622. return false;
  623. sde_enc = to_sde_encoder_virt(drm_enc);
  624. if (!sde_enc)
  625. return false;
  626. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  627. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  628. if (phys && phys->in_clone_mode)
  629. return true;
  630. }
  631. return false;
  632. }
  633. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  634. struct drm_crtc_state *crtc_state,
  635. struct drm_connector_state *conn_state)
  636. {
  637. const struct drm_display_mode *mode;
  638. struct drm_display_mode *adj_mode;
  639. int i = 0;
  640. int ret = 0;
  641. mode = &crtc_state->mode;
  642. adj_mode = &crtc_state->adjusted_mode;
  643. /* perform atomic check on the first physical encoder (master) */
  644. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  645. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  646. if (phys && phys->ops.atomic_check)
  647. ret = phys->ops.atomic_check(phys, crtc_state,
  648. conn_state);
  649. else if (phys && phys->ops.mode_fixup)
  650. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  651. ret = -EINVAL;
  652. if (ret) {
  653. SDE_ERROR_ENC(sde_enc,
  654. "mode unsupported, phys idx %d\n", i);
  655. break;
  656. }
  657. }
  658. return ret;
  659. }
  660. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  661. struct drm_crtc_state *crtc_state,
  662. struct drm_connector_state *conn_state,
  663. struct sde_connector_state *sde_conn_state,
  664. struct sde_crtc_state *sde_crtc_state)
  665. {
  666. int ret = 0;
  667. if (crtc_state->mode_changed || crtc_state->active_changed) {
  668. struct sde_rect mode_roi, roi;
  669. mode_roi.x = 0;
  670. mode_roi.y = 0;
  671. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  672. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  673. if (sde_conn_state->rois.num_rects) {
  674. sde_kms_rect_merge_rectangles(
  675. &sde_conn_state->rois, &roi);
  676. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  677. SDE_ERROR_ENC(sde_enc,
  678. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  679. roi.x, roi.y, roi.w, roi.h);
  680. ret = -EINVAL;
  681. }
  682. }
  683. if (sde_crtc_state->user_roi_list.num_rects) {
  684. sde_kms_rect_merge_rectangles(
  685. &sde_crtc_state->user_roi_list, &roi);
  686. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  687. SDE_ERROR_ENC(sde_enc,
  688. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  689. roi.x, roi.y, roi.w, roi.h);
  690. ret = -EINVAL;
  691. }
  692. }
  693. }
  694. return ret;
  695. }
  696. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  697. struct drm_crtc_state *crtc_state,
  698. struct drm_connector_state *conn_state,
  699. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  700. struct sde_connector *sde_conn,
  701. struct sde_connector_state *sde_conn_state)
  702. {
  703. int ret = 0;
  704. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  705. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  706. struct msm_display_topology *topology = NULL;
  707. ret = sde_connector_get_mode_info(&sde_conn->base,
  708. adj_mode, &sde_conn_state->mode_info);
  709. if (ret) {
  710. SDE_ERROR_ENC(sde_enc,
  711. "failed to get mode info, rc = %d\n", ret);
  712. return ret;
  713. }
  714. if (sde_conn_state->mode_info.comp_info.comp_type &&
  715. sde_conn_state->mode_info.comp_info.comp_ratio >=
  716. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  717. SDE_ERROR_ENC(sde_enc,
  718. "invalid compression ratio: %d\n",
  719. sde_conn_state->mode_info.comp_info.comp_ratio);
  720. ret = -EINVAL;
  721. return ret;
  722. }
  723. /* Reserve dynamic resources, indicating atomic_check phase */
  724. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  725. conn_state, true);
  726. if (ret) {
  727. SDE_ERROR_ENC(sde_enc,
  728. "RM failed to reserve resources, rc = %d\n",
  729. ret);
  730. return ret;
  731. }
  732. /**
  733. * Update connector state with the topology selected for the
  734. * resource set validated. Reset the topology if we are
  735. * de-activating crtc.
  736. */
  737. if (crtc_state->active)
  738. topology = &sde_conn_state->mode_info.topology;
  739. ret = sde_rm_update_topology(&sde_kms->rm,
  740. conn_state, topology);
  741. if (ret) {
  742. SDE_ERROR_ENC(sde_enc,
  743. "RM failed to update topology, rc: %d\n", ret);
  744. return ret;
  745. }
  746. ret = sde_connector_set_blob_data(conn_state->connector,
  747. conn_state,
  748. CONNECTOR_PROP_SDE_INFO);
  749. if (ret) {
  750. SDE_ERROR_ENC(sde_enc,
  751. "connector failed to update info, rc: %d\n",
  752. ret);
  753. return ret;
  754. }
  755. }
  756. return ret;
  757. }
  758. static int sde_encoder_virt_atomic_check(
  759. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  760. struct drm_connector_state *conn_state)
  761. {
  762. struct sde_encoder_virt *sde_enc;
  763. struct sde_kms *sde_kms;
  764. const struct drm_display_mode *mode;
  765. struct drm_display_mode *adj_mode;
  766. struct sde_connector *sde_conn = NULL;
  767. struct sde_connector_state *sde_conn_state = NULL;
  768. struct sde_crtc_state *sde_crtc_state = NULL;
  769. enum sde_rm_topology_name old_top;
  770. int ret = 0;
  771. if (!drm_enc || !crtc_state || !conn_state) {
  772. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  773. !drm_enc, !crtc_state, !conn_state);
  774. return -EINVAL;
  775. }
  776. sde_enc = to_sde_encoder_virt(drm_enc);
  777. SDE_DEBUG_ENC(sde_enc, "\n");
  778. sde_kms = sde_encoder_get_kms(drm_enc);
  779. if (!sde_kms)
  780. return -EINVAL;
  781. mode = &crtc_state->mode;
  782. adj_mode = &crtc_state->adjusted_mode;
  783. sde_conn = to_sde_connector(conn_state->connector);
  784. sde_conn_state = to_sde_connector_state(conn_state);
  785. sde_crtc_state = to_sde_crtc_state(crtc_state);
  786. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  787. crtc_state->active_changed, crtc_state->connectors_changed);
  788. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  789. conn_state);
  790. if (ret)
  791. return ret;
  792. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  793. conn_state, sde_conn_state, sde_crtc_state);
  794. if (ret)
  795. return ret;
  796. /**
  797. * record topology in previous atomic state to be able to handle
  798. * topology transitions correctly.
  799. */
  800. old_top = sde_connector_get_property(conn_state,
  801. CONNECTOR_PROP_TOPOLOGY_NAME);
  802. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  803. if (ret)
  804. return ret;
  805. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  806. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  807. if (ret)
  808. return ret;
  809. ret = sde_connector_roi_v1_check_roi(conn_state);
  810. if (ret) {
  811. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  812. ret);
  813. return ret;
  814. }
  815. drm_mode_set_crtcinfo(adj_mode, 0);
  816. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  817. return ret;
  818. }
  819. static void _sde_encoder_get_connector_roi(
  820. struct sde_encoder_virt *sde_enc,
  821. struct sde_rect *merged_conn_roi)
  822. {
  823. struct drm_connector *drm_conn;
  824. struct sde_connector_state *c_state;
  825. if (!sde_enc || !merged_conn_roi)
  826. return;
  827. drm_conn = sde_enc->phys_encs[0]->connector;
  828. if (!drm_conn || !drm_conn->state)
  829. return;
  830. c_state = to_sde_connector_state(drm_conn->state);
  831. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  832. }
  833. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  834. {
  835. struct sde_encoder_virt *sde_enc;
  836. struct drm_connector *drm_conn;
  837. struct drm_display_mode *adj_mode;
  838. struct sde_rect roi;
  839. if (!drm_enc) {
  840. SDE_ERROR("invalid encoder parameter\n");
  841. return -EINVAL;
  842. }
  843. sde_enc = to_sde_encoder_virt(drm_enc);
  844. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  845. SDE_ERROR("invalid crtc parameter\n");
  846. return -EINVAL;
  847. }
  848. if (!sde_enc->cur_master) {
  849. SDE_ERROR("invalid cur_master parameter\n");
  850. return -EINVAL;
  851. }
  852. adj_mode = &sde_enc->cur_master->cached_mode;
  853. drm_conn = sde_enc->cur_master->connector;
  854. _sde_encoder_get_connector_roi(sde_enc, &roi);
  855. if (sde_kms_rect_is_null(&roi)) {
  856. roi.w = adj_mode->hdisplay;
  857. roi.h = adj_mode->vdisplay;
  858. }
  859. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  860. sizeof(sde_enc->prv_conn_roi));
  861. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  862. return 0;
  863. }
  864. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  865. u32 vsync_source, bool is_dummy)
  866. {
  867. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  868. struct sde_kms *sde_kms;
  869. struct sde_hw_mdp *hw_mdptop;
  870. struct sde_encoder_virt *sde_enc;
  871. int i;
  872. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  873. if (!sde_enc) {
  874. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  875. return;
  876. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  877. SDE_ERROR("invalid num phys enc %d/%d\n",
  878. sde_enc->num_phys_encs,
  879. (int) ARRAY_SIZE(sde_enc->hw_pp));
  880. return;
  881. }
  882. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  883. if (!sde_kms) {
  884. SDE_ERROR("invalid sde_kms\n");
  885. return;
  886. }
  887. hw_mdptop = sde_kms->hw_mdp;
  888. if (!hw_mdptop) {
  889. SDE_ERROR("invalid mdptop\n");
  890. return;
  891. }
  892. if (hw_mdptop->ops.setup_vsync_source) {
  893. for (i = 0; i < sde_enc->num_phys_encs; i++)
  894. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  895. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  896. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  897. vsync_cfg.vsync_source = vsync_source;
  898. vsync_cfg.is_dummy = is_dummy;
  899. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  900. }
  901. }
  902. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  903. struct msm_display_info *disp_info, bool is_dummy)
  904. {
  905. struct sde_encoder_phys *phys;
  906. int i;
  907. u32 vsync_source;
  908. if (!sde_enc || !disp_info) {
  909. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  910. sde_enc != NULL, disp_info != NULL);
  911. return;
  912. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  913. SDE_ERROR("invalid num phys enc %d/%d\n",
  914. sde_enc->num_phys_encs,
  915. (int) ARRAY_SIZE(sde_enc->hw_pp));
  916. return;
  917. }
  918. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  919. if (is_dummy)
  920. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  921. sde_enc->te_source;
  922. else if (disp_info->is_te_using_watchdog_timer)
  923. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 +
  924. sde_enc->te_source;
  925. else
  926. vsync_source = sde_enc->te_source;
  927. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  928. disp_info->is_te_using_watchdog_timer);
  929. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  930. phys = sde_enc->phys_encs[i];
  931. if (phys && phys->ops.setup_vsync_source)
  932. phys->ops.setup_vsync_source(phys,
  933. vsync_source, is_dummy);
  934. }
  935. }
  936. }
  937. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  938. bool watchdog_te)
  939. {
  940. struct sde_encoder_virt *sde_enc;
  941. struct msm_display_info disp_info;
  942. if (!drm_enc) {
  943. pr_err("invalid drm encoder\n");
  944. return -EINVAL;
  945. }
  946. sde_enc = to_sde_encoder_virt(drm_enc);
  947. sde_encoder_control_te(drm_enc, false);
  948. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  949. disp_info.is_te_using_watchdog_timer = watchdog_te;
  950. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  951. sde_encoder_control_te(drm_enc, true);
  952. return 0;
  953. }
  954. static int _sde_encoder_rsc_client_update_vsync_wait(
  955. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  956. int wait_vblank_crtc_id)
  957. {
  958. int wait_refcount = 0, ret = 0;
  959. int pipe = -1;
  960. int wait_count = 0;
  961. struct drm_crtc *primary_crtc;
  962. struct drm_crtc *crtc;
  963. crtc = sde_enc->crtc;
  964. if (wait_vblank_crtc_id)
  965. wait_refcount =
  966. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  967. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  968. SDE_EVTLOG_FUNC_ENTRY);
  969. if (crtc->base.id != wait_vblank_crtc_id) {
  970. primary_crtc = drm_crtc_find(drm_enc->dev,
  971. NULL, wait_vblank_crtc_id);
  972. if (!primary_crtc) {
  973. SDE_ERROR_ENC(sde_enc,
  974. "failed to find primary crtc id %d\n",
  975. wait_vblank_crtc_id);
  976. return -EINVAL;
  977. }
  978. pipe = drm_crtc_index(primary_crtc);
  979. }
  980. /**
  981. * note: VBLANK is expected to be enabled at this point in
  982. * resource control state machine if on primary CRTC
  983. */
  984. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  985. if (sde_rsc_client_is_state_update_complete(
  986. sde_enc->rsc_client))
  987. break;
  988. if (crtc->base.id == wait_vblank_crtc_id)
  989. ret = sde_encoder_wait_for_event(drm_enc,
  990. MSM_ENC_VBLANK);
  991. else
  992. drm_wait_one_vblank(drm_enc->dev, pipe);
  993. if (ret) {
  994. SDE_ERROR_ENC(sde_enc,
  995. "wait for vblank failed ret:%d\n", ret);
  996. /**
  997. * rsc hardware may hang without vsync. avoid rsc hang
  998. * by generating the vsync from watchdog timer.
  999. */
  1000. if (crtc->base.id == wait_vblank_crtc_id)
  1001. sde_encoder_helper_switch_vsync(drm_enc, true);
  1002. }
  1003. }
  1004. if (wait_count >= MAX_RSC_WAIT)
  1005. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1006. SDE_EVTLOG_ERROR);
  1007. if (wait_refcount)
  1008. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1009. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1010. SDE_EVTLOG_FUNC_EXIT);
  1011. return ret;
  1012. }
  1013. static int _sde_encoder_update_rsc_client(
  1014. struct drm_encoder *drm_enc, bool enable)
  1015. {
  1016. struct sde_encoder_virt *sde_enc;
  1017. struct drm_crtc *crtc;
  1018. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1019. struct sde_rsc_cmd_config *rsc_config;
  1020. int ret;
  1021. struct msm_display_info *disp_info;
  1022. struct msm_mode_info *mode_info;
  1023. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1024. u32 qsync_mode = 0, v_front_porch;
  1025. struct drm_display_mode *mode;
  1026. bool is_vid_mode;
  1027. struct drm_encoder *enc;
  1028. if (!drm_enc || !drm_enc->dev) {
  1029. SDE_ERROR("invalid encoder arguments\n");
  1030. return -EINVAL;
  1031. }
  1032. sde_enc = to_sde_encoder_virt(drm_enc);
  1033. mode_info = &sde_enc->mode_info;
  1034. crtc = sde_enc->crtc;
  1035. if (!sde_enc->crtc) {
  1036. SDE_ERROR("invalid crtc parameter\n");
  1037. return -EINVAL;
  1038. }
  1039. disp_info = &sde_enc->disp_info;
  1040. rsc_config = &sde_enc->rsc_config;
  1041. if (!sde_enc->rsc_client) {
  1042. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1043. return 0;
  1044. }
  1045. /**
  1046. * only primary command mode panel without Qsync can request CMD state.
  1047. * all other panels/displays can request for VID state including
  1048. * secondary command mode panel.
  1049. * Clone mode encoder can request CLK STATE only.
  1050. */
  1051. if (sde_enc->cur_master)
  1052. qsync_mode = sde_connector_get_qsync_mode(
  1053. sde_enc->cur_master->connector);
  1054. if (sde_encoder_in_clone_mode(drm_enc) ||
  1055. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1056. (disp_info->display_type && qsync_mode))
  1057. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1058. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1059. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1060. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1061. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1062. drm_for_each_encoder(enc, drm_enc->dev) {
  1063. if (enc->base.id != drm_enc->base.id &&
  1064. sde_encoder_in_cont_splash(enc))
  1065. rsc_state = SDE_RSC_CLK_STATE;
  1066. }
  1067. SDE_EVT32(rsc_state, qsync_mode);
  1068. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1069. MSM_DISPLAY_VIDEO_MODE);
  1070. mode = &sde_enc->crtc->state->mode;
  1071. v_front_porch = mode->vsync_start - mode->vdisplay;
  1072. /* compare specific items and reconfigure the rsc */
  1073. if ((rsc_config->fps != mode_info->frame_rate) ||
  1074. (rsc_config->vtotal != mode_info->vtotal) ||
  1075. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1076. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1077. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1078. rsc_config->fps = mode_info->frame_rate;
  1079. rsc_config->vtotal = mode_info->vtotal;
  1080. /*
  1081. * for video mode, prefill lines should not go beyond vertical
  1082. * front porch for RSCC configuration. This will ensure bw
  1083. * downvotes are not sent within the active region. Additional
  1084. * -1 is to give one line time for rscc mode min_threshold.
  1085. */
  1086. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1087. rsc_config->prefill_lines = v_front_porch - 1;
  1088. else
  1089. rsc_config->prefill_lines = mode_info->prefill_lines;
  1090. rsc_config->jitter_numer = mode_info->jitter_numer;
  1091. rsc_config->jitter_denom = mode_info->jitter_denom;
  1092. sde_enc->rsc_state_init = false;
  1093. }
  1094. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1095. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1096. /* update it only once */
  1097. sde_enc->rsc_state_init = true;
  1098. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1099. rsc_state, rsc_config, crtc->base.id,
  1100. &wait_vblank_crtc_id);
  1101. } else {
  1102. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1103. rsc_state, NULL, crtc->base.id,
  1104. &wait_vblank_crtc_id);
  1105. }
  1106. /**
  1107. * if RSC performed a state change that requires a VBLANK wait, it will
  1108. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1109. *
  1110. * if we are the primary display, we will need to enable and wait
  1111. * locally since we hold the commit thread
  1112. *
  1113. * if we are an external display, we must send a signal to the primary
  1114. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1115. * by the primary panel's VBLANK signals
  1116. */
  1117. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1118. if (ret) {
  1119. SDE_ERROR_ENC(sde_enc,
  1120. "sde rsc client update failed ret:%d\n", ret);
  1121. return ret;
  1122. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1123. return ret;
  1124. }
  1125. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1126. sde_enc, wait_vblank_crtc_id);
  1127. return ret;
  1128. }
  1129. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1130. {
  1131. struct sde_encoder_virt *sde_enc;
  1132. int i;
  1133. if (!drm_enc) {
  1134. SDE_ERROR("invalid encoder\n");
  1135. return;
  1136. }
  1137. sde_enc = to_sde_encoder_virt(drm_enc);
  1138. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1139. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1140. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1141. if (phys && phys->ops.irq_control)
  1142. phys->ops.irq_control(phys, enable);
  1143. }
  1144. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1145. }
  1146. /* keep track of the userspace vblank during modeset */
  1147. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1148. u32 sw_event)
  1149. {
  1150. struct sde_encoder_virt *sde_enc;
  1151. bool enable;
  1152. int i;
  1153. if (!drm_enc) {
  1154. SDE_ERROR("invalid encoder\n");
  1155. return;
  1156. }
  1157. sde_enc = to_sde_encoder_virt(drm_enc);
  1158. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1159. sw_event, sde_enc->vblank_enabled);
  1160. /* nothing to do if vblank not enabled by userspace */
  1161. if (!sde_enc->vblank_enabled)
  1162. return;
  1163. /* disable vblank on pre_modeset */
  1164. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1165. enable = false;
  1166. /* enable vblank on post_modeset */
  1167. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1168. enable = true;
  1169. else
  1170. return;
  1171. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1172. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1173. if (phys && phys->ops.control_vblank_irq)
  1174. phys->ops.control_vblank_irq(phys, enable);
  1175. }
  1176. }
  1177. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1178. {
  1179. struct sde_encoder_virt *sde_enc;
  1180. if (!drm_enc)
  1181. return NULL;
  1182. sde_enc = to_sde_encoder_virt(drm_enc);
  1183. return sde_enc->rsc_client;
  1184. }
  1185. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1186. bool enable)
  1187. {
  1188. struct sde_kms *sde_kms;
  1189. struct sde_encoder_virt *sde_enc;
  1190. int rc;
  1191. sde_enc = to_sde_encoder_virt(drm_enc);
  1192. sde_kms = sde_encoder_get_kms(drm_enc);
  1193. if (!sde_kms)
  1194. return -EINVAL;
  1195. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1196. SDE_EVT32(DRMID(drm_enc), enable);
  1197. if (!sde_enc->cur_master) {
  1198. SDE_ERROR("encoder master not set\n");
  1199. return -EINVAL;
  1200. }
  1201. if (enable) {
  1202. /* enable SDE core clks */
  1203. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1204. if (rc < 0) {
  1205. SDE_ERROR("failed to enable power resource %d\n", rc);
  1206. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1207. return rc;
  1208. }
  1209. sde_enc->elevated_ahb_vote = true;
  1210. /* enable DSI clks */
  1211. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1212. true);
  1213. if (rc) {
  1214. SDE_ERROR("failed to enable clk control %d\n", rc);
  1215. pm_runtime_put_sync(drm_enc->dev->dev);
  1216. return rc;
  1217. }
  1218. /* enable all the irq */
  1219. sde_encoder_irq_control(drm_enc, true);
  1220. _sde_encoder_pm_qos_add_request(drm_enc);
  1221. } else {
  1222. _sde_encoder_pm_qos_remove_request(drm_enc);
  1223. /* disable all the irq */
  1224. sde_encoder_irq_control(drm_enc, false);
  1225. /* disable DSI clks */
  1226. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1227. /* disable SDE core clks */
  1228. pm_runtime_put_sync(drm_enc->dev->dev);
  1229. }
  1230. return 0;
  1231. }
  1232. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1233. bool enable, u32 frame_count)
  1234. {
  1235. struct sde_encoder_virt *sde_enc;
  1236. int i;
  1237. if (!drm_enc) {
  1238. SDE_ERROR("invalid encoder\n");
  1239. return;
  1240. }
  1241. sde_enc = to_sde_encoder_virt(drm_enc);
  1242. if (!sde_enc->misr_reconfigure)
  1243. return;
  1244. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1245. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1246. if (!phys || !phys->ops.setup_misr)
  1247. continue;
  1248. phys->ops.setup_misr(phys, enable, frame_count);
  1249. }
  1250. sde_enc->misr_reconfigure = false;
  1251. }
  1252. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1253. unsigned int type, unsigned int code, int value)
  1254. {
  1255. struct drm_encoder *drm_enc = NULL;
  1256. struct sde_encoder_virt *sde_enc = NULL;
  1257. struct msm_drm_thread *disp_thread = NULL;
  1258. struct msm_drm_private *priv = NULL;
  1259. if (!handle || !handle->handler || !handle->handler->private) {
  1260. SDE_ERROR("invalid encoder for the input event\n");
  1261. return;
  1262. }
  1263. drm_enc = (struct drm_encoder *)handle->handler->private;
  1264. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1265. SDE_ERROR("invalid parameters\n");
  1266. return;
  1267. }
  1268. priv = drm_enc->dev->dev_private;
  1269. sde_enc = to_sde_encoder_virt(drm_enc);
  1270. if (!sde_enc->crtc || (sde_enc->crtc->index
  1271. >= ARRAY_SIZE(priv->disp_thread))) {
  1272. SDE_DEBUG_ENC(sde_enc,
  1273. "invalid cached CRTC: %d or crtc index: %d\n",
  1274. sde_enc->crtc == NULL,
  1275. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1276. return;
  1277. }
  1278. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1279. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1280. kthread_queue_work(&disp_thread->worker,
  1281. &sde_enc->input_event_work);
  1282. }
  1283. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1284. {
  1285. struct sde_encoder_virt *sde_enc;
  1286. if (!drm_enc) {
  1287. SDE_ERROR("invalid encoder\n");
  1288. return;
  1289. }
  1290. sde_enc = to_sde_encoder_virt(drm_enc);
  1291. /* return early if there is no state change */
  1292. if (sde_enc->idle_pc_enabled == enable)
  1293. return;
  1294. sde_enc->idle_pc_enabled = enable;
  1295. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1296. SDE_EVT32(sde_enc->idle_pc_enabled);
  1297. }
  1298. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1299. u32 sw_event)
  1300. {
  1301. struct drm_encoder *drm_enc = &sde_enc->base;
  1302. struct msm_drm_private *priv;
  1303. unsigned int lp, idle_pc_duration;
  1304. struct msm_drm_thread *disp_thread;
  1305. /* set idle timeout based on master connector's lp value */
  1306. if (sde_enc->cur_master)
  1307. lp = sde_connector_get_lp(
  1308. sde_enc->cur_master->connector);
  1309. else
  1310. lp = SDE_MODE_DPMS_ON;
  1311. if (lp == SDE_MODE_DPMS_LP2)
  1312. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1313. else
  1314. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1315. priv = drm_enc->dev->dev_private;
  1316. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1317. kthread_mod_delayed_work(
  1318. &disp_thread->worker,
  1319. &sde_enc->delayed_off_work,
  1320. msecs_to_jiffies(idle_pc_duration));
  1321. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1322. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1323. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1324. sw_event);
  1325. }
  1326. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1327. u32 sw_event)
  1328. {
  1329. if (kthread_cancel_delayed_work_sync(
  1330. &sde_enc->delayed_off_work))
  1331. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1332. sw_event);
  1333. }
  1334. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1335. u32 sw_event)
  1336. {
  1337. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1338. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1339. else
  1340. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1341. }
  1342. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1343. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1344. {
  1345. int ret = 0;
  1346. mutex_lock(&sde_enc->rc_lock);
  1347. /* return if the resource control is already in ON state */
  1348. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1349. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1350. sw_event);
  1351. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1352. SDE_EVTLOG_FUNC_CASE1);
  1353. goto end;
  1354. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1355. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1356. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1357. sw_event, sde_enc->rc_state);
  1358. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1359. SDE_EVTLOG_ERROR);
  1360. goto end;
  1361. }
  1362. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1363. sde_encoder_irq_control(drm_enc, true);
  1364. } else {
  1365. /* enable all the clks and resources */
  1366. ret = _sde_encoder_resource_control_helper(drm_enc,
  1367. true);
  1368. if (ret) {
  1369. SDE_ERROR_ENC(sde_enc,
  1370. "sw_event:%d, rc in state %d\n",
  1371. sw_event, sde_enc->rc_state);
  1372. SDE_EVT32(DRMID(drm_enc), sw_event,
  1373. sde_enc->rc_state,
  1374. SDE_EVTLOG_ERROR);
  1375. goto end;
  1376. }
  1377. _sde_encoder_update_rsc_client(drm_enc, true);
  1378. }
  1379. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1380. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1381. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1382. end:
  1383. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1384. mutex_unlock(&sde_enc->rc_lock);
  1385. return ret;
  1386. }
  1387. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1388. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1389. {
  1390. /* cancel delayed off work, if any */
  1391. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1392. mutex_lock(&sde_enc->rc_lock);
  1393. if (is_vid_mode &&
  1394. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1395. sde_encoder_irq_control(drm_enc, true);
  1396. }
  1397. /* skip if is already OFF or IDLE, resources are off already */
  1398. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1399. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1400. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1401. sw_event, sde_enc->rc_state);
  1402. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1403. SDE_EVTLOG_FUNC_CASE3);
  1404. goto end;
  1405. }
  1406. /**
  1407. * IRQs are still enabled currently, which allows wait for
  1408. * VBLANK which RSC may require to correctly transition to OFF
  1409. */
  1410. _sde_encoder_update_rsc_client(drm_enc, false);
  1411. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1412. SDE_ENC_RC_STATE_PRE_OFF,
  1413. SDE_EVTLOG_FUNC_CASE3);
  1414. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1415. end:
  1416. mutex_unlock(&sde_enc->rc_lock);
  1417. return 0;
  1418. }
  1419. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1420. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1421. {
  1422. int ret = 0;
  1423. mutex_lock(&sde_enc->rc_lock);
  1424. /* return if the resource control is already in OFF state */
  1425. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1426. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1427. sw_event);
  1428. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1429. SDE_EVTLOG_FUNC_CASE4);
  1430. goto end;
  1431. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1432. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1433. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1434. sw_event, sde_enc->rc_state);
  1435. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1436. SDE_EVTLOG_ERROR);
  1437. ret = -EINVAL;
  1438. goto end;
  1439. }
  1440. /**
  1441. * expect to arrive here only if in either idle state or pre-off
  1442. * and in IDLE state the resources are already disabled
  1443. */
  1444. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1445. _sde_encoder_resource_control_helper(drm_enc, false);
  1446. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1447. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1448. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1449. end:
  1450. mutex_unlock(&sde_enc->rc_lock);
  1451. return ret;
  1452. }
  1453. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1454. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1455. {
  1456. int ret = 0;
  1457. /* cancel delayed off work, if any */
  1458. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1459. mutex_lock(&sde_enc->rc_lock);
  1460. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1461. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1462. sw_event);
  1463. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1464. SDE_EVTLOG_FUNC_CASE5);
  1465. goto end;
  1466. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1467. /* enable all the clks and resources */
  1468. ret = _sde_encoder_resource_control_helper(drm_enc,
  1469. true);
  1470. if (ret) {
  1471. SDE_ERROR_ENC(sde_enc,
  1472. "sw_event:%d, rc in state %d\n",
  1473. sw_event, sde_enc->rc_state);
  1474. SDE_EVT32(DRMID(drm_enc), sw_event,
  1475. sde_enc->rc_state,
  1476. SDE_EVTLOG_ERROR);
  1477. goto end;
  1478. }
  1479. _sde_encoder_update_rsc_client(drm_enc, true);
  1480. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1481. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1482. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1483. }
  1484. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1485. if (ret && ret != -EWOULDBLOCK) {
  1486. SDE_ERROR_ENC(sde_enc,
  1487. "wait for commit done returned %d\n",
  1488. ret);
  1489. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1490. ret, SDE_EVTLOG_ERROR);
  1491. ret = -EINVAL;
  1492. goto end;
  1493. }
  1494. sde_encoder_irq_control(drm_enc, false);
  1495. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1496. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1497. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1498. _sde_encoder_pm_qos_remove_request(drm_enc);
  1499. end:
  1500. mutex_unlock(&sde_enc->rc_lock);
  1501. return ret;
  1502. }
  1503. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1504. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1505. {
  1506. int ret = 0;
  1507. mutex_lock(&sde_enc->rc_lock);
  1508. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1509. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1510. sw_event);
  1511. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1512. SDE_EVTLOG_FUNC_CASE5);
  1513. goto end;
  1514. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1515. SDE_ERROR_ENC(sde_enc,
  1516. "sw_event:%d, rc:%d !MODESET state\n",
  1517. sw_event, sde_enc->rc_state);
  1518. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1519. SDE_EVTLOG_ERROR);
  1520. ret = -EINVAL;
  1521. goto end;
  1522. }
  1523. sde_encoder_irq_control(drm_enc, true);
  1524. _sde_encoder_update_rsc_client(drm_enc, true);
  1525. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1526. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1527. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1528. _sde_encoder_pm_qos_add_request(drm_enc);
  1529. end:
  1530. mutex_unlock(&sde_enc->rc_lock);
  1531. return ret;
  1532. }
  1533. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1534. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1535. {
  1536. struct msm_drm_private *priv;
  1537. struct sde_kms *sde_kms;
  1538. struct drm_crtc *crtc = drm_enc->crtc;
  1539. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1540. priv = drm_enc->dev->dev_private;
  1541. sde_kms = to_sde_kms(priv->kms);
  1542. mutex_lock(&sde_enc->rc_lock);
  1543. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1544. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1545. sw_event, sde_enc->rc_state);
  1546. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1547. SDE_EVTLOG_ERROR);
  1548. goto end;
  1549. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1550. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1551. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1552. sde_crtc_frame_pending(sde_enc->crtc),
  1553. SDE_EVTLOG_ERROR);
  1554. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1555. goto end;
  1556. }
  1557. if (is_vid_mode) {
  1558. sde_encoder_irq_control(drm_enc, false);
  1559. } else {
  1560. /* disable all the clks and resources */
  1561. _sde_encoder_update_rsc_client(drm_enc, false);
  1562. _sde_encoder_resource_control_helper(drm_enc, false);
  1563. if (!sde_kms->perf.bw_vote_mode)
  1564. memset(&sde_crtc->cur_perf, 0,
  1565. sizeof(struct sde_core_perf_params));
  1566. }
  1567. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1568. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1569. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1570. end:
  1571. mutex_unlock(&sde_enc->rc_lock);
  1572. return 0;
  1573. }
  1574. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1575. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1576. struct msm_drm_private *priv, bool is_vid_mode)
  1577. {
  1578. bool autorefresh_enabled = false;
  1579. struct msm_drm_thread *disp_thread;
  1580. int ret = 0;
  1581. if (!sde_enc->crtc ||
  1582. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1583. SDE_DEBUG_ENC(sde_enc,
  1584. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1585. sde_enc->crtc == NULL,
  1586. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1587. sw_event);
  1588. return -EINVAL;
  1589. }
  1590. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1591. mutex_lock(&sde_enc->rc_lock);
  1592. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1593. if (sde_enc->cur_master &&
  1594. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1595. autorefresh_enabled =
  1596. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1597. sde_enc->cur_master);
  1598. if (autorefresh_enabled) {
  1599. SDE_DEBUG_ENC(sde_enc,
  1600. "not handling early wakeup since auto refresh is enabled\n");
  1601. goto end;
  1602. }
  1603. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1604. kthread_mod_delayed_work(&disp_thread->worker,
  1605. &sde_enc->delayed_off_work,
  1606. msecs_to_jiffies(
  1607. IDLE_POWERCOLLAPSE_DURATION));
  1608. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1609. /* enable all the clks and resources */
  1610. ret = _sde_encoder_resource_control_helper(drm_enc,
  1611. true);
  1612. if (ret) {
  1613. SDE_ERROR_ENC(sde_enc,
  1614. "sw_event:%d, rc in state %d\n",
  1615. sw_event, sde_enc->rc_state);
  1616. SDE_EVT32(DRMID(drm_enc), sw_event,
  1617. sde_enc->rc_state,
  1618. SDE_EVTLOG_ERROR);
  1619. goto end;
  1620. }
  1621. _sde_encoder_update_rsc_client(drm_enc, true);
  1622. /*
  1623. * In some cases, commit comes with slight delay
  1624. * (> 80 ms)after early wake up, prevent clock switch
  1625. * off to avoid jank in next update. So, increase the
  1626. * command mode idle timeout sufficiently to prevent
  1627. * such case.
  1628. */
  1629. kthread_mod_delayed_work(&disp_thread->worker,
  1630. &sde_enc->delayed_off_work,
  1631. msecs_to_jiffies(
  1632. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1633. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1634. }
  1635. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1636. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1637. end:
  1638. mutex_unlock(&sde_enc->rc_lock);
  1639. return ret;
  1640. }
  1641. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1642. u32 sw_event)
  1643. {
  1644. struct sde_encoder_virt *sde_enc;
  1645. struct msm_drm_private *priv;
  1646. int ret = 0;
  1647. bool is_vid_mode = false;
  1648. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1649. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1650. sw_event);
  1651. return -EINVAL;
  1652. }
  1653. sde_enc = to_sde_encoder_virt(drm_enc);
  1654. priv = drm_enc->dev->dev_private;
  1655. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1656. is_vid_mode = true;
  1657. /*
  1658. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1659. * events and return early for other events (ie wb display).
  1660. */
  1661. if (!sde_enc->idle_pc_enabled &&
  1662. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1663. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1664. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1665. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1666. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1667. return 0;
  1668. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1669. sw_event, sde_enc->idle_pc_enabled);
  1670. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1671. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1672. switch (sw_event) {
  1673. case SDE_ENC_RC_EVENT_KICKOFF:
  1674. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1675. is_vid_mode);
  1676. break;
  1677. case SDE_ENC_RC_EVENT_PRE_STOP:
  1678. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1679. is_vid_mode);
  1680. break;
  1681. case SDE_ENC_RC_EVENT_STOP:
  1682. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1683. break;
  1684. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1685. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1686. break;
  1687. case SDE_ENC_RC_EVENT_POST_MODESET:
  1688. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1689. break;
  1690. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1691. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1692. is_vid_mode);
  1693. break;
  1694. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1695. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1696. priv, is_vid_mode);
  1697. break;
  1698. default:
  1699. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1700. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1701. break;
  1702. }
  1703. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1704. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1705. return ret;
  1706. }
  1707. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1708. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1709. {
  1710. int i = 0;
  1711. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1712. if (intf_mode == INTF_MODE_CMD)
  1713. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1714. else if (intf_mode == INTF_MODE_VIDEO)
  1715. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1716. _sde_encoder_update_rsc_client(drm_enc, true);
  1717. if (intf_mode == INTF_MODE_CMD) {
  1718. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1719. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1720. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1721. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1722. msm_is_mode_seamless_poms(adj_mode),
  1723. SDE_EVTLOG_FUNC_CASE1);
  1724. } else if (intf_mode == INTF_MODE_VIDEO) {
  1725. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1726. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1727. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1728. msm_is_mode_seamless_poms(adj_mode),
  1729. SDE_EVTLOG_FUNC_CASE2);
  1730. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1731. }
  1732. }
  1733. static struct drm_connector *_sde_encoder_get_connector(
  1734. struct drm_device *dev, struct drm_encoder *drm_enc)
  1735. {
  1736. struct drm_connector_list_iter conn_iter;
  1737. struct drm_connector *conn = NULL, *conn_search;
  1738. drm_connector_list_iter_begin(dev, &conn_iter);
  1739. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1740. if (conn_search->encoder == drm_enc) {
  1741. conn = conn_search;
  1742. break;
  1743. }
  1744. }
  1745. drm_connector_list_iter_end(&conn_iter);
  1746. return conn;
  1747. }
  1748. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1749. {
  1750. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1751. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1752. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1753. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1754. struct sde_rm_hw_request request_hw;
  1755. int i, j;
  1756. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1757. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1758. sde_enc->hw_pp[i] = NULL;
  1759. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1760. break;
  1761. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1762. }
  1763. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1764. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1765. if (phys) {
  1766. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1767. SDE_HW_BLK_QDSS);
  1768. for (j = 0; j < QDSS_MAX; j++) {
  1769. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1770. phys->hw_qdss =
  1771. (struct sde_hw_qdss *)qdss_iter.hw;
  1772. break;
  1773. }
  1774. }
  1775. }
  1776. }
  1777. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1778. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1779. sde_enc->hw_dsc[i] = NULL;
  1780. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1781. break;
  1782. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1783. }
  1784. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1785. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1786. sde_enc->hw_vdc[i] = NULL;
  1787. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1788. break;
  1789. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1790. }
  1791. /* Get PP for DSC configuration */
  1792. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1793. struct sde_hw_pingpong *pp = NULL;
  1794. unsigned long features = 0;
  1795. if (!sde_enc->hw_dsc[i])
  1796. continue;
  1797. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1798. request_hw.type = SDE_HW_BLK_PINGPONG;
  1799. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1800. break;
  1801. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1802. features = pp->ops.get_hw_caps(pp);
  1803. if (test_bit(SDE_PINGPONG_DSC, &features))
  1804. sde_enc->hw_dsc_pp[i] = pp;
  1805. else
  1806. sde_enc->hw_dsc_pp[i] = NULL;
  1807. }
  1808. }
  1809. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1810. struct drm_display_mode *adj_mode, bool pre_modeset)
  1811. {
  1812. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1813. enum sde_intf_mode intf_mode;
  1814. int ret;
  1815. bool is_cmd_mode = false;
  1816. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1817. is_cmd_mode = true;
  1818. if (pre_modeset) {
  1819. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1820. if (msm_is_mode_seamless_dms(adj_mode) ||
  1821. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1822. is_cmd_mode)) {
  1823. /* restore resource state before releasing them */
  1824. ret = sde_encoder_resource_control(drm_enc,
  1825. SDE_ENC_RC_EVENT_PRE_MODESET);
  1826. if (ret) {
  1827. SDE_ERROR_ENC(sde_enc,
  1828. "sde resource control failed: %d\n",
  1829. ret);
  1830. return ret;
  1831. }
  1832. /*
  1833. * Disable dce before switching the mode and after pre-
  1834. * modeset to guarantee previous kickoff has finished.
  1835. */
  1836. sde_encoder_dce_disable(sde_enc);
  1837. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1838. _sde_encoder_modeset_helper_locked(drm_enc,
  1839. SDE_ENC_RC_EVENT_PRE_MODESET);
  1840. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1841. adj_mode);
  1842. }
  1843. } else {
  1844. if (msm_is_mode_seamless_dms(adj_mode) ||
  1845. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1846. is_cmd_mode))
  1847. sde_encoder_resource_control(&sde_enc->base,
  1848. SDE_ENC_RC_EVENT_POST_MODESET);
  1849. else if (msm_is_mode_seamless_poms(adj_mode))
  1850. _sde_encoder_modeset_helper_locked(drm_enc,
  1851. SDE_ENC_RC_EVENT_POST_MODESET);
  1852. }
  1853. return 0;
  1854. }
  1855. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1856. struct drm_display_mode *mode,
  1857. struct drm_display_mode *adj_mode)
  1858. {
  1859. struct sde_encoder_virt *sde_enc;
  1860. struct sde_kms *sde_kms;
  1861. struct drm_connector *conn;
  1862. int i = 0, ret;
  1863. int num_lm, num_intf, num_pp_per_intf;
  1864. if (!drm_enc) {
  1865. SDE_ERROR("invalid encoder\n");
  1866. return;
  1867. }
  1868. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1869. SDE_ERROR("power resource is not enabled\n");
  1870. return;
  1871. }
  1872. sde_kms = sde_encoder_get_kms(drm_enc);
  1873. if (!sde_kms)
  1874. return;
  1875. sde_enc = to_sde_encoder_virt(drm_enc);
  1876. SDE_DEBUG_ENC(sde_enc, "\n");
  1877. SDE_EVT32(DRMID(drm_enc));
  1878. /*
  1879. * cache the crtc in sde_enc on enable for duration of use case
  1880. * for correctly servicing asynchronous irq events and timers
  1881. */
  1882. if (!drm_enc->crtc) {
  1883. SDE_ERROR("invalid crtc\n");
  1884. return;
  1885. }
  1886. sde_enc->crtc = drm_enc->crtc;
  1887. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1888. /* get and store the mode_info */
  1889. conn = _sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1890. if (!conn) {
  1891. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1892. return;
  1893. } else if (!conn->state) {
  1894. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1895. return;
  1896. }
  1897. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1898. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  1899. /* release resources before seamless mode change */
  1900. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, true);
  1901. if (ret)
  1902. return;
  1903. /* reserve dynamic resources now, indicating non test-only */
  1904. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1905. conn->state, false);
  1906. if (ret) {
  1907. SDE_ERROR_ENC(sde_enc,
  1908. "failed to reserve hw resources, %d\n", ret);
  1909. return;
  1910. }
  1911. /* assign the reserved HW blocks to this encoder */
  1912. _sde_encoder_virt_populate_hw_res(drm_enc);
  1913. /* determine left HW PP block to map to INTF */
  1914. num_lm = sde_enc->mode_info.topology.num_lm;
  1915. num_intf = sde_enc->mode_info.topology.num_intf;
  1916. num_pp_per_intf = num_lm / num_intf;
  1917. if (!num_pp_per_intf)
  1918. num_pp_per_intf = 1;
  1919. /* perform mode_set on phys_encs */
  1920. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1921. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1922. if (phys) {
  1923. if (!sde_enc->hw_pp[i * num_pp_per_intf] &&
  1924. sde_enc->topology.num_intf) {
  1925. SDE_ERROR_ENC(sde_enc, "invalid hw_pp[%d]\n",
  1926. i * num_pp_per_intf);
  1927. return;
  1928. }
  1929. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  1930. phys->connector = conn->state->connector;
  1931. if (phys->ops.mode_set)
  1932. phys->ops.mode_set(phys, mode, adj_mode);
  1933. }
  1934. }
  1935. /* update resources after seamless mode change */
  1936. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, false);
  1937. }
  1938. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1939. {
  1940. struct sde_encoder_virt *sde_enc;
  1941. struct sde_encoder_phys *phys;
  1942. int i;
  1943. if (!drm_enc) {
  1944. SDE_ERROR("invalid parameters\n");
  1945. return;
  1946. }
  1947. sde_enc = to_sde_encoder_virt(drm_enc);
  1948. if (!sde_enc) {
  1949. SDE_ERROR("invalid sde encoder\n");
  1950. return;
  1951. }
  1952. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1953. phys = sde_enc->phys_encs[i];
  1954. if (phys && phys->ops.control_te)
  1955. phys->ops.control_te(phys, enable);
  1956. }
  1957. }
  1958. static int _sde_encoder_input_connect(struct input_handler *handler,
  1959. struct input_dev *dev, const struct input_device_id *id)
  1960. {
  1961. struct input_handle *handle;
  1962. int rc = 0;
  1963. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1964. if (!handle)
  1965. return -ENOMEM;
  1966. handle->dev = dev;
  1967. handle->handler = handler;
  1968. handle->name = handler->name;
  1969. rc = input_register_handle(handle);
  1970. if (rc) {
  1971. pr_err("failed to register input handle\n");
  1972. goto error;
  1973. }
  1974. rc = input_open_device(handle);
  1975. if (rc) {
  1976. pr_err("failed to open input device\n");
  1977. goto error_unregister;
  1978. }
  1979. return 0;
  1980. error_unregister:
  1981. input_unregister_handle(handle);
  1982. error:
  1983. kfree(handle);
  1984. return rc;
  1985. }
  1986. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1987. {
  1988. input_close_device(handle);
  1989. input_unregister_handle(handle);
  1990. kfree(handle);
  1991. }
  1992. /**
  1993. * Structure for specifying event parameters on which to receive callbacks.
  1994. * This structure will trigger a callback in case of a touch event (specified by
  1995. * EV_ABS) where there is a change in X and Y coordinates,
  1996. */
  1997. static const struct input_device_id sde_input_ids[] = {
  1998. {
  1999. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2000. .evbit = { BIT_MASK(EV_ABS) },
  2001. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2002. BIT_MASK(ABS_MT_POSITION_X) |
  2003. BIT_MASK(ABS_MT_POSITION_Y) },
  2004. },
  2005. { },
  2006. };
  2007. static void _sde_encoder_input_handler_register(
  2008. struct drm_encoder *drm_enc)
  2009. {
  2010. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2011. int rc;
  2012. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2013. return;
  2014. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2015. sde_enc->input_handler->private = sde_enc;
  2016. /* register input handler if not already registered */
  2017. rc = input_register_handler(sde_enc->input_handler);
  2018. if (rc) {
  2019. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2020. rc);
  2021. kfree(sde_enc->input_handler);
  2022. }
  2023. }
  2024. }
  2025. static void _sde_encoder_input_handler_unregister(
  2026. struct drm_encoder *drm_enc)
  2027. {
  2028. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2029. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2030. return;
  2031. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2032. input_unregister_handler(sde_enc->input_handler);
  2033. sde_enc->input_handler->private = NULL;
  2034. }
  2035. }
  2036. static int _sde_encoder_input_handler(
  2037. struct sde_encoder_virt *sde_enc)
  2038. {
  2039. struct input_handler *input_handler = NULL;
  2040. int rc = 0;
  2041. if (sde_enc->input_handler) {
  2042. SDE_ERROR_ENC(sde_enc,
  2043. "input_handle is active. unexpected\n");
  2044. return -EINVAL;
  2045. }
  2046. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2047. if (!input_handler)
  2048. return -ENOMEM;
  2049. input_handler->event = sde_encoder_input_event_handler;
  2050. input_handler->connect = _sde_encoder_input_connect;
  2051. input_handler->disconnect = _sde_encoder_input_disconnect;
  2052. input_handler->name = "sde";
  2053. input_handler->id_table = sde_input_ids;
  2054. sde_enc->input_handler = input_handler;
  2055. return rc;
  2056. }
  2057. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2058. {
  2059. struct sde_encoder_virt *sde_enc = NULL;
  2060. struct sde_kms *sde_kms;
  2061. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2062. SDE_ERROR("invalid parameters\n");
  2063. return;
  2064. }
  2065. sde_kms = sde_encoder_get_kms(drm_enc);
  2066. if (!sde_kms)
  2067. return;
  2068. sde_enc = to_sde_encoder_virt(drm_enc);
  2069. if (!sde_enc || !sde_enc->cur_master) {
  2070. SDE_DEBUG("invalid sde encoder/master\n");
  2071. return;
  2072. }
  2073. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2074. sde_enc->cur_master->hw_mdptop &&
  2075. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2076. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2077. sde_enc->cur_master->hw_mdptop);
  2078. if (sde_enc->cur_master->hw_mdptop &&
  2079. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2080. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2081. sde_enc->cur_master->hw_mdptop,
  2082. sde_kms->catalog);
  2083. if (sde_enc->cur_master->hw_ctl &&
  2084. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2085. !sde_enc->cur_master->cont_splash_enabled)
  2086. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2087. sde_enc->cur_master->hw_ctl,
  2088. &sde_enc->cur_master->intf_cfg_v1);
  2089. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2090. sde_encoder_control_te(drm_enc, true);
  2091. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2092. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2093. }
  2094. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2095. {
  2096. struct sde_kms *sde_kms;
  2097. void *dither_cfg = NULL;
  2098. int ret = 0, i = 0;
  2099. size_t len = 0;
  2100. enum sde_rm_topology_name topology;
  2101. struct drm_encoder *drm_enc;
  2102. struct msm_display_dsc_info *dsc = NULL;
  2103. struct sde_encoder_virt *sde_enc;
  2104. struct sde_hw_pingpong *hw_pp;
  2105. u32 bpp, bpc;
  2106. int num_lm;
  2107. if (!phys || !phys->connector || !phys->hw_pp ||
  2108. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2109. return;
  2110. sde_kms = sde_encoder_get_kms(phys->parent);
  2111. if (!sde_kms)
  2112. return;
  2113. topology = sde_connector_get_topology_name(phys->connector);
  2114. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2115. (phys->split_role == ENC_ROLE_SLAVE))
  2116. return;
  2117. drm_enc = phys->parent;
  2118. sde_enc = to_sde_encoder_virt(drm_enc);
  2119. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2120. bpc = dsc->config.bits_per_component;
  2121. bpp = dsc->config.bits_per_pixel;
  2122. /* disable dither for 10 bpp or 10bpc dsc config */
  2123. if (bpp == 10 || bpc == 10) {
  2124. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2125. return;
  2126. }
  2127. ret = sde_connector_get_dither_cfg(phys->connector,
  2128. phys->connector->state, &dither_cfg,
  2129. &len, sde_enc->idle_pc_restore);
  2130. /* skip reg writes when return values are invalid or no data */
  2131. if (ret && ret == -ENODATA)
  2132. return;
  2133. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2134. for (i = 0; i < num_lm; i++) {
  2135. hw_pp = sde_enc->hw_pp[i];
  2136. phys->hw_pp->ops.setup_dither(hw_pp,
  2137. dither_cfg, len);
  2138. }
  2139. }
  2140. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2141. {
  2142. struct sde_encoder_virt *sde_enc = NULL;
  2143. int i;
  2144. if (!drm_enc) {
  2145. SDE_ERROR("invalid encoder\n");
  2146. return;
  2147. }
  2148. sde_enc = to_sde_encoder_virt(drm_enc);
  2149. if (!sde_enc->cur_master) {
  2150. SDE_DEBUG("virt encoder has no master\n");
  2151. return;
  2152. }
  2153. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2154. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2155. sde_enc->idle_pc_restore = true;
  2156. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2157. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2158. if (!phys)
  2159. continue;
  2160. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2161. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2162. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2163. phys->ops.restore(phys);
  2164. _sde_encoder_setup_dither(phys);
  2165. }
  2166. if (sde_enc->cur_master->ops.restore)
  2167. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2168. _sde_encoder_virt_enable_helper(drm_enc);
  2169. }
  2170. static void sde_encoder_off_work(struct kthread_work *work)
  2171. {
  2172. struct sde_encoder_virt *sde_enc = container_of(work,
  2173. struct sde_encoder_virt, delayed_off_work.work);
  2174. struct drm_encoder *drm_enc;
  2175. if (!sde_enc) {
  2176. SDE_ERROR("invalid sde encoder\n");
  2177. return;
  2178. }
  2179. drm_enc = &sde_enc->base;
  2180. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2181. sde_encoder_idle_request(drm_enc);
  2182. SDE_ATRACE_END("sde_encoder_off_work");
  2183. }
  2184. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2185. {
  2186. struct sde_encoder_virt *sde_enc = NULL;
  2187. int i, ret = 0;
  2188. struct msm_compression_info *comp_info = NULL;
  2189. struct drm_display_mode *cur_mode = NULL;
  2190. struct msm_display_info *disp_info;
  2191. if (!drm_enc || !drm_enc->crtc) {
  2192. SDE_ERROR("invalid encoder\n");
  2193. return;
  2194. }
  2195. sde_enc = to_sde_encoder_virt(drm_enc);
  2196. disp_info = &sde_enc->disp_info;
  2197. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2198. SDE_ERROR("power resource is not enabled\n");
  2199. return;
  2200. }
  2201. if (!sde_enc->crtc)
  2202. sde_enc->crtc = drm_enc->crtc;
  2203. comp_info = &sde_enc->mode_info.comp_info;
  2204. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2205. SDE_DEBUG_ENC(sde_enc, "\n");
  2206. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2207. sde_enc->cur_master = NULL;
  2208. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2209. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2210. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2211. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2212. sde_enc->cur_master = phys;
  2213. break;
  2214. }
  2215. }
  2216. if (!sde_enc->cur_master) {
  2217. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2218. return;
  2219. }
  2220. _sde_encoder_input_handler_register(drm_enc);
  2221. if ((drm_enc->crtc->state->connectors_changed &&
  2222. sde_encoder_in_clone_mode(drm_enc)) ||
  2223. !(msm_is_mode_seamless_vrr(cur_mode)
  2224. || msm_is_mode_seamless_dms(cur_mode)
  2225. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2226. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2227. sde_encoder_off_work);
  2228. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2229. if (ret) {
  2230. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2231. ret);
  2232. return;
  2233. }
  2234. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2235. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2236. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2237. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2238. if (!phys)
  2239. continue;
  2240. phys->comp_type = comp_info->comp_type;
  2241. phys->comp_ratio = comp_info->comp_ratio;
  2242. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2243. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2244. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2245. phys->dsc_extra_pclk_cycle_cnt =
  2246. comp_info->dsc_info.pclk_per_line;
  2247. phys->dsc_extra_disp_width =
  2248. comp_info->dsc_info.extra_width;
  2249. phys->dce_bytes_per_line =
  2250. comp_info->dsc_info.bytes_per_pkt *
  2251. comp_info->dsc_info.pkt_per_line;
  2252. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2253. phys->dce_bytes_per_line =
  2254. comp_info->vdc_info.bytes_per_pkt *
  2255. comp_info->vdc_info.pkt_per_line;
  2256. }
  2257. if (phys != sde_enc->cur_master) {
  2258. /**
  2259. * on DMS request, the encoder will be enabled
  2260. * already. Invoke restore to reconfigure the
  2261. * new mode.
  2262. */
  2263. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2264. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2265. phys->ops.restore)
  2266. phys->ops.restore(phys);
  2267. else if (phys->ops.enable)
  2268. phys->ops.enable(phys);
  2269. }
  2270. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2271. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2272. phys->ops.setup_misr(phys, true,
  2273. sde_enc->misr_frame_count);
  2274. }
  2275. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2276. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2277. sde_enc->cur_master->ops.restore)
  2278. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2279. else if (sde_enc->cur_master->ops.enable)
  2280. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2281. _sde_encoder_virt_enable_helper(drm_enc);
  2282. }
  2283. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2284. {
  2285. struct sde_encoder_virt *sde_enc = NULL;
  2286. struct sde_kms *sde_kms;
  2287. enum sde_intf_mode intf_mode;
  2288. int i = 0;
  2289. if (!drm_enc) {
  2290. SDE_ERROR("invalid encoder\n");
  2291. return;
  2292. } else if (!drm_enc->dev) {
  2293. SDE_ERROR("invalid dev\n");
  2294. return;
  2295. } else if (!drm_enc->dev->dev_private) {
  2296. SDE_ERROR("invalid dev_private\n");
  2297. return;
  2298. }
  2299. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2300. SDE_ERROR("power resource is not enabled\n");
  2301. return;
  2302. }
  2303. sde_enc = to_sde_encoder_virt(drm_enc);
  2304. SDE_DEBUG_ENC(sde_enc, "\n");
  2305. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2306. if (!sde_kms)
  2307. return;
  2308. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2309. SDE_EVT32(DRMID(drm_enc));
  2310. /* wait for idle */
  2311. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2312. _sde_encoder_input_handler_unregister(drm_enc);
  2313. /*
  2314. * For primary command mode and video mode encoders, execute the
  2315. * resource control pre-stop operations before the physical encoders
  2316. * are disabled, to allow the rsc to transition its states properly.
  2317. *
  2318. * For other encoder types, rsc should not be enabled until after
  2319. * they have been fully disabled, so delay the pre-stop operations
  2320. * until after the physical disable calls have returned.
  2321. */
  2322. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2323. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2324. sde_encoder_resource_control(drm_enc,
  2325. SDE_ENC_RC_EVENT_PRE_STOP);
  2326. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2327. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2328. if (phys && phys->ops.disable)
  2329. phys->ops.disable(phys);
  2330. }
  2331. } else {
  2332. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2333. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2334. if (phys && phys->ops.disable)
  2335. phys->ops.disable(phys);
  2336. }
  2337. sde_encoder_resource_control(drm_enc,
  2338. SDE_ENC_RC_EVENT_PRE_STOP);
  2339. }
  2340. /*
  2341. * disable dce after the transfer is complete (for command mode)
  2342. * and after physical encoder is disabled, to make sure timing
  2343. * engine is already disabled (for video mode).
  2344. */
  2345. if (!sde_in_trusted_vm(sde_kms))
  2346. sde_encoder_dce_disable(sde_enc);
  2347. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2348. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2349. if (sde_enc->phys_encs[i]) {
  2350. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2351. sde_enc->phys_encs[i]->connector = NULL;
  2352. }
  2353. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2354. }
  2355. sde_enc->cur_master = NULL;
  2356. /*
  2357. * clear the cached crtc in sde_enc on use case finish, after all the
  2358. * outstanding events and timers have been completed
  2359. */
  2360. sde_enc->crtc = NULL;
  2361. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2362. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2363. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2364. }
  2365. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2366. struct sde_encoder_phys_wb *wb_enc)
  2367. {
  2368. struct sde_encoder_virt *sde_enc;
  2369. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2370. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2371. if (wb_enc) {
  2372. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2373. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2374. false, phys_enc->hw_pp->idx);
  2375. if (phys_enc->hw_ctl->ops.update_bitmask)
  2376. phys_enc->hw_ctl->ops.update_bitmask(
  2377. phys_enc->hw_ctl,
  2378. SDE_HW_FLUSH_WB,
  2379. wb_enc->hw_wb->idx, true);
  2380. }
  2381. } else {
  2382. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2383. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2384. phys_enc->hw_intf, false,
  2385. phys_enc->hw_pp->idx);
  2386. if (phys_enc->hw_ctl->ops.update_bitmask)
  2387. phys_enc->hw_ctl->ops.update_bitmask(
  2388. phys_enc->hw_ctl,
  2389. SDE_HW_FLUSH_INTF,
  2390. phys_enc->hw_intf->idx, true);
  2391. }
  2392. }
  2393. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2394. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2395. if (phys_enc->hw_ctl->ops.update_bitmask &&
  2396. phys_enc->hw_pp->merge_3d)
  2397. phys_enc->hw_ctl->ops.update_bitmask(
  2398. phys_enc->hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  2399. phys_enc->hw_pp->merge_3d->idx, true);
  2400. }
  2401. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2402. phys_enc->hw_pp) {
  2403. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2404. false, phys_enc->hw_pp->idx);
  2405. if (phys_enc->hw_ctl->ops.update_bitmask)
  2406. phys_enc->hw_ctl->ops.update_bitmask(
  2407. phys_enc->hw_ctl, SDE_HW_FLUSH_CDM,
  2408. phys_enc->hw_cdm->idx, true);
  2409. }
  2410. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2411. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2412. phys_enc->hw_ctl->ops.reset_post_disable)
  2413. phys_enc->hw_ctl->ops.reset_post_disable(
  2414. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2415. phys_enc->hw_pp->merge_3d ?
  2416. phys_enc->hw_pp->merge_3d->idx : 0);
  2417. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2418. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2419. }
  2420. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2421. enum sde_intf_type type, u32 controller_id)
  2422. {
  2423. int i = 0;
  2424. for (i = 0; i < catalog->intf_count; i++) {
  2425. if (catalog->intf[i].type == type
  2426. && catalog->intf[i].controller_id == controller_id) {
  2427. return catalog->intf[i].id;
  2428. }
  2429. }
  2430. return INTF_MAX;
  2431. }
  2432. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2433. enum sde_intf_type type, u32 controller_id)
  2434. {
  2435. if (controller_id < catalog->wb_count)
  2436. return catalog->wb[controller_id].id;
  2437. return WB_MAX;
  2438. }
  2439. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2440. struct drm_crtc *crtc)
  2441. {
  2442. struct sde_hw_uidle *uidle;
  2443. struct sde_uidle_cntr cntr;
  2444. struct sde_uidle_status status;
  2445. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2446. pr_err("invalid params %d %d\n",
  2447. !sde_kms, !crtc);
  2448. return;
  2449. }
  2450. /* check if perf counters are enabled and setup */
  2451. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2452. return;
  2453. uidle = sde_kms->hw_uidle;
  2454. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2455. && uidle->ops.uidle_get_status) {
  2456. uidle->ops.uidle_get_status(uidle, &status);
  2457. trace_sde_perf_uidle_status(
  2458. crtc->base.id,
  2459. status.uidle_danger_status_0,
  2460. status.uidle_danger_status_1,
  2461. status.uidle_safe_status_0,
  2462. status.uidle_safe_status_1,
  2463. status.uidle_idle_status_0,
  2464. status.uidle_idle_status_1,
  2465. status.uidle_fal_status_0,
  2466. status.uidle_fal_status_1,
  2467. status.uidle_status,
  2468. status.uidle_en_fal10);
  2469. }
  2470. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2471. && uidle->ops.uidle_get_cntr) {
  2472. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2473. trace_sde_perf_uidle_cntr(
  2474. crtc->base.id,
  2475. cntr.fal1_gate_cntr,
  2476. cntr.fal10_gate_cntr,
  2477. cntr.fal_wait_gate_cntr,
  2478. cntr.fal1_num_transitions_cntr,
  2479. cntr.fal10_num_transitions_cntr,
  2480. cntr.min_gate_cntr,
  2481. cntr.max_gate_cntr);
  2482. }
  2483. }
  2484. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2485. struct sde_encoder_phys *phy_enc)
  2486. {
  2487. struct sde_encoder_virt *sde_enc = NULL;
  2488. unsigned long lock_flags;
  2489. if (!drm_enc || !phy_enc)
  2490. return;
  2491. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2492. sde_enc = to_sde_encoder_virt(drm_enc);
  2493. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2494. if (sde_enc->crtc_vblank_cb)
  2495. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2496. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2497. if (phy_enc->sde_kms &&
  2498. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2499. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2500. atomic_inc(&phy_enc->vsync_cnt);
  2501. SDE_ATRACE_END("encoder_vblank_callback");
  2502. }
  2503. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2504. struct sde_encoder_phys *phy_enc)
  2505. {
  2506. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2507. if (!phy_enc)
  2508. return;
  2509. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2510. atomic_inc(&phy_enc->underrun_cnt);
  2511. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2512. if (sde_enc->cur_master->ops.get_underrun_line_count)
  2513. sde_enc->cur_master->ops.get_underrun_line_count(
  2514. sde_enc->cur_master);
  2515. trace_sde_encoder_underrun(DRMID(drm_enc),
  2516. atomic_read(&phy_enc->underrun_cnt));
  2517. SDE_DBG_CTRL("stop_ftrace");
  2518. SDE_DBG_CTRL("panic_underrun");
  2519. SDE_ATRACE_END("encoder_underrun_callback");
  2520. }
  2521. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2522. void (*vbl_cb)(void *), void *vbl_data)
  2523. {
  2524. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2525. unsigned long lock_flags;
  2526. bool enable;
  2527. int i;
  2528. enable = vbl_cb ? true : false;
  2529. if (!drm_enc) {
  2530. SDE_ERROR("invalid encoder\n");
  2531. return;
  2532. }
  2533. SDE_DEBUG_ENC(sde_enc, "\n");
  2534. SDE_EVT32(DRMID(drm_enc), enable);
  2535. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2536. sde_enc->crtc_vblank_cb = vbl_cb;
  2537. sde_enc->crtc_vblank_cb_data = vbl_data;
  2538. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2539. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2540. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2541. if (phys && phys->ops.control_vblank_irq)
  2542. phys->ops.control_vblank_irq(phys, enable);
  2543. }
  2544. sde_enc->vblank_enabled = enable;
  2545. }
  2546. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2547. void (*frame_event_cb)(void *, u32 event),
  2548. struct drm_crtc *crtc)
  2549. {
  2550. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2551. unsigned long lock_flags;
  2552. bool enable;
  2553. enable = frame_event_cb ? true : false;
  2554. if (!drm_enc) {
  2555. SDE_ERROR("invalid encoder\n");
  2556. return;
  2557. }
  2558. SDE_DEBUG_ENC(sde_enc, "\n");
  2559. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2560. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2561. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2562. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2563. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2564. }
  2565. static void sde_encoder_frame_done_callback(
  2566. struct drm_encoder *drm_enc,
  2567. struct sde_encoder_phys *ready_phys, u32 event)
  2568. {
  2569. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2570. unsigned int i;
  2571. bool trigger = true;
  2572. bool is_cmd_mode = false;
  2573. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2574. if (!drm_enc || !sde_enc->cur_master) {
  2575. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2576. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2577. return;
  2578. }
  2579. sde_enc->crtc_frame_event_cb_data.connector =
  2580. sde_enc->cur_master->connector;
  2581. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2582. is_cmd_mode = true;
  2583. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2584. | SDE_ENCODER_FRAME_EVENT_ERROR
  2585. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2586. if (ready_phys->connector)
  2587. topology = sde_connector_get_topology_name(
  2588. ready_phys->connector);
  2589. /* One of the physical encoders has become idle */
  2590. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2591. if (sde_enc->phys_encs[i] == ready_phys) {
  2592. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2593. atomic_read(&sde_enc->frame_done_cnt[i]));
  2594. if (!atomic_add_unless(
  2595. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2596. SDE_EVT32(DRMID(drm_enc), event,
  2597. ready_phys->intf_idx,
  2598. SDE_EVTLOG_ERROR);
  2599. SDE_ERROR_ENC(sde_enc,
  2600. "intf idx:%d, event:%d\n",
  2601. ready_phys->intf_idx, event);
  2602. return;
  2603. }
  2604. }
  2605. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2606. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2607. trigger = false;
  2608. }
  2609. if (trigger) {
  2610. if (sde_enc->crtc_frame_event_cb)
  2611. sde_enc->crtc_frame_event_cb(
  2612. &sde_enc->crtc_frame_event_cb_data,
  2613. event);
  2614. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2615. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2616. -1, 0);
  2617. }
  2618. } else if (sde_enc->crtc_frame_event_cb) {
  2619. sde_enc->crtc_frame_event_cb(
  2620. &sde_enc->crtc_frame_event_cb_data, event);
  2621. }
  2622. }
  2623. static void sde_encoder_get_qsync_fps_callback(
  2624. struct drm_encoder *drm_enc,
  2625. u32 *qsync_fps)
  2626. {
  2627. struct msm_display_info *disp_info;
  2628. struct sde_encoder_virt *sde_enc;
  2629. if (!qsync_fps)
  2630. return;
  2631. *qsync_fps = 0;
  2632. if (!drm_enc) {
  2633. SDE_ERROR("invalid drm encoder\n");
  2634. return;
  2635. }
  2636. sde_enc = to_sde_encoder_virt(drm_enc);
  2637. disp_info = &sde_enc->disp_info;
  2638. *qsync_fps = disp_info->qsync_min_fps;
  2639. }
  2640. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2641. {
  2642. struct sde_encoder_virt *sde_enc;
  2643. if (!drm_enc) {
  2644. SDE_ERROR("invalid drm encoder\n");
  2645. return -EINVAL;
  2646. }
  2647. sde_enc = to_sde_encoder_virt(drm_enc);
  2648. sde_encoder_resource_control(&sde_enc->base,
  2649. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2650. return 0;
  2651. }
  2652. /**
  2653. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2654. * drm_enc: Pointer to drm encoder structure
  2655. * phys: Pointer to physical encoder structure
  2656. * extra_flush: Additional bit mask to include in flush trigger
  2657. */
  2658. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2659. struct sde_encoder_phys *phys,
  2660. struct sde_ctl_flush_cfg *extra_flush)
  2661. {
  2662. struct sde_hw_ctl *ctl;
  2663. unsigned long lock_flags;
  2664. struct sde_encoder_virt *sde_enc;
  2665. int pend_ret_fence_cnt;
  2666. struct sde_connector *c_conn;
  2667. if (!drm_enc || !phys) {
  2668. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2669. !drm_enc, !phys);
  2670. return;
  2671. }
  2672. sde_enc = to_sde_encoder_virt(drm_enc);
  2673. c_conn = to_sde_connector(phys->connector);
  2674. if (!phys->hw_pp) {
  2675. SDE_ERROR("invalid pingpong hw\n");
  2676. return;
  2677. }
  2678. ctl = phys->hw_ctl;
  2679. if (!ctl || !phys->ops.trigger_flush) {
  2680. SDE_ERROR("missing ctl/trigger cb\n");
  2681. return;
  2682. }
  2683. if (phys->split_role == ENC_ROLE_SKIP) {
  2684. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2685. "skip flush pp%d ctl%d\n",
  2686. phys->hw_pp->idx - PINGPONG_0,
  2687. ctl->idx - CTL_0);
  2688. return;
  2689. }
  2690. /* update pending counts and trigger kickoff ctl flush atomically */
  2691. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2692. if (phys->ops.is_master && phys->ops.is_master(phys))
  2693. atomic_inc(&phys->pending_retire_fence_cnt);
  2694. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2695. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2696. ctl->ops.update_bitmask) {
  2697. /* perform peripheral flush on every frame update for dp dsc */
  2698. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2699. phys->comp_ratio && c_conn->ops.update_pps) {
  2700. c_conn->ops.update_pps(phys->connector, NULL,
  2701. c_conn->display);
  2702. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2703. phys->hw_intf->idx, 1);
  2704. }
  2705. if (sde_enc->dynamic_hdr_updated)
  2706. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2707. phys->hw_intf->idx, 1);
  2708. }
  2709. if ((extra_flush && extra_flush->pending_flush_mask)
  2710. && ctl->ops.update_pending_flush)
  2711. ctl->ops.update_pending_flush(ctl, extra_flush);
  2712. phys->ops.trigger_flush(phys);
  2713. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2714. if (ctl->ops.get_pending_flush) {
  2715. struct sde_ctl_flush_cfg pending_flush = {0,};
  2716. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2717. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2718. ctl->idx - CTL_0,
  2719. pending_flush.pending_flush_mask,
  2720. pend_ret_fence_cnt);
  2721. } else {
  2722. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2723. ctl->idx - CTL_0,
  2724. pend_ret_fence_cnt);
  2725. }
  2726. }
  2727. /**
  2728. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2729. * phys: Pointer to physical encoder structure
  2730. */
  2731. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2732. {
  2733. struct sde_hw_ctl *ctl;
  2734. struct sde_encoder_virt *sde_enc;
  2735. if (!phys) {
  2736. SDE_ERROR("invalid argument(s)\n");
  2737. return;
  2738. }
  2739. if (!phys->hw_pp) {
  2740. SDE_ERROR("invalid pingpong hw\n");
  2741. return;
  2742. }
  2743. if (!phys->parent) {
  2744. SDE_ERROR("invalid parent\n");
  2745. return;
  2746. }
  2747. /* avoid ctrl start for encoder in clone mode */
  2748. if (phys->in_clone_mode)
  2749. return;
  2750. ctl = phys->hw_ctl;
  2751. sde_enc = to_sde_encoder_virt(phys->parent);
  2752. if (phys->split_role == ENC_ROLE_SKIP) {
  2753. SDE_DEBUG_ENC(sde_enc,
  2754. "skip start pp%d ctl%d\n",
  2755. phys->hw_pp->idx - PINGPONG_0,
  2756. ctl->idx - CTL_0);
  2757. return;
  2758. }
  2759. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2760. phys->ops.trigger_start(phys);
  2761. }
  2762. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2763. {
  2764. struct sde_hw_ctl *ctl;
  2765. if (!phys_enc) {
  2766. SDE_ERROR("invalid encoder\n");
  2767. return;
  2768. }
  2769. ctl = phys_enc->hw_ctl;
  2770. if (ctl && ctl->ops.trigger_flush)
  2771. ctl->ops.trigger_flush(ctl);
  2772. }
  2773. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2774. {
  2775. struct sde_hw_ctl *ctl;
  2776. if (!phys_enc) {
  2777. SDE_ERROR("invalid encoder\n");
  2778. return;
  2779. }
  2780. ctl = phys_enc->hw_ctl;
  2781. if (ctl && ctl->ops.trigger_start) {
  2782. ctl->ops.trigger_start(ctl);
  2783. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2784. }
  2785. }
  2786. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2787. {
  2788. struct sde_encoder_virt *sde_enc;
  2789. struct sde_connector *sde_con;
  2790. void *sde_con_disp;
  2791. struct sde_hw_ctl *ctl;
  2792. int rc;
  2793. if (!phys_enc) {
  2794. SDE_ERROR("invalid encoder\n");
  2795. return;
  2796. }
  2797. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2798. ctl = phys_enc->hw_ctl;
  2799. if (!ctl || !ctl->ops.reset)
  2800. return;
  2801. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2802. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2803. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2804. phys_enc->connector) {
  2805. sde_con = to_sde_connector(phys_enc->connector);
  2806. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2807. if (sde_con->ops.soft_reset) {
  2808. rc = sde_con->ops.soft_reset(sde_con_disp);
  2809. if (rc) {
  2810. SDE_ERROR_ENC(sde_enc,
  2811. "connector soft reset failure\n");
  2812. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2813. "panic");
  2814. }
  2815. }
  2816. }
  2817. phys_enc->enable_state = SDE_ENC_ENABLED;
  2818. }
  2819. /**
  2820. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2821. * Iterate through the physical encoders and perform consolidated flush
  2822. * and/or control start triggering as needed. This is done in the virtual
  2823. * encoder rather than the individual physical ones in order to handle
  2824. * use cases that require visibility into multiple physical encoders at
  2825. * a time.
  2826. * sde_enc: Pointer to virtual encoder structure
  2827. */
  2828. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  2829. {
  2830. struct sde_hw_ctl *ctl;
  2831. uint32_t i;
  2832. struct sde_ctl_flush_cfg pending_flush = {0,};
  2833. u32 pending_kickoff_cnt;
  2834. struct msm_drm_private *priv = NULL;
  2835. struct sde_kms *sde_kms = NULL;
  2836. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2837. bool is_regdma_blocking = false, is_vid_mode = false;
  2838. if (!sde_enc) {
  2839. SDE_ERROR("invalid encoder\n");
  2840. return;
  2841. }
  2842. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2843. is_vid_mode = true;
  2844. is_regdma_blocking = (is_vid_mode ||
  2845. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2846. /* don't perform flush/start operations for slave encoders */
  2847. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2848. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2849. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2850. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2851. continue;
  2852. ctl = phys->hw_ctl;
  2853. if (!ctl)
  2854. continue;
  2855. if (phys->connector)
  2856. topology = sde_connector_get_topology_name(
  2857. phys->connector);
  2858. if (!phys->ops.needs_single_flush ||
  2859. !phys->ops.needs_single_flush(phys)) {
  2860. if (ctl->ops.reg_dma_flush)
  2861. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2862. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  2863. } else if (ctl->ops.get_pending_flush) {
  2864. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2865. }
  2866. }
  2867. /* for split flush, combine pending flush masks and send to master */
  2868. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2869. ctl = sde_enc->cur_master->hw_ctl;
  2870. if (ctl->ops.reg_dma_flush)
  2871. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2872. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2873. &pending_flush);
  2874. }
  2875. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2876. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2877. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2878. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2879. continue;
  2880. if (!phys->ops.needs_single_flush ||
  2881. !phys->ops.needs_single_flush(phys)) {
  2882. pending_kickoff_cnt =
  2883. sde_encoder_phys_inc_pending(phys);
  2884. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2885. } else {
  2886. pending_kickoff_cnt =
  2887. sde_encoder_phys_inc_pending(phys);
  2888. SDE_EVT32(pending_kickoff_cnt,
  2889. pending_flush.pending_flush_mask,
  2890. SDE_EVTLOG_FUNC_CASE2);
  2891. }
  2892. }
  2893. if (sde_enc->misr_enable)
  2894. sde_encoder_misr_configure(&sde_enc->base, true,
  2895. sde_enc->misr_frame_count);
  2896. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2897. if (crtc_misr_info.misr_enable)
  2898. sde_crtc_misr_setup(sde_enc->crtc, true,
  2899. crtc_misr_info.misr_frame_count);
  2900. _sde_encoder_trigger_start(sde_enc->cur_master);
  2901. if (sde_enc->elevated_ahb_vote) {
  2902. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2903. priv = sde_enc->base.dev->dev_private;
  2904. if (sde_kms != NULL) {
  2905. sde_power_scale_reg_bus(&priv->phandle,
  2906. VOTE_INDEX_LOW,
  2907. false);
  2908. }
  2909. sde_enc->elevated_ahb_vote = false;
  2910. }
  2911. }
  2912. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2913. struct drm_encoder *drm_enc,
  2914. unsigned long *affected_displays,
  2915. int num_active_phys)
  2916. {
  2917. struct sde_encoder_virt *sde_enc;
  2918. struct sde_encoder_phys *master;
  2919. enum sde_rm_topology_name topology;
  2920. bool is_right_only;
  2921. if (!drm_enc || !affected_displays)
  2922. return;
  2923. sde_enc = to_sde_encoder_virt(drm_enc);
  2924. master = sde_enc->cur_master;
  2925. if (!master || !master->connector)
  2926. return;
  2927. topology = sde_connector_get_topology_name(master->connector);
  2928. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2929. return;
  2930. /*
  2931. * For pingpong split, the slave pingpong won't generate IRQs. For
  2932. * right-only updates, we can't swap pingpongs, or simply swap the
  2933. * master/slave assignment, we actually have to swap the interfaces
  2934. * so that the master physical encoder will use a pingpong/interface
  2935. * that generates irqs on which to wait.
  2936. */
  2937. is_right_only = !test_bit(0, affected_displays) &&
  2938. test_bit(1, affected_displays);
  2939. if (is_right_only && !sde_enc->intfs_swapped) {
  2940. /* right-only update swap interfaces */
  2941. swap(sde_enc->phys_encs[0]->intf_idx,
  2942. sde_enc->phys_encs[1]->intf_idx);
  2943. sde_enc->intfs_swapped = true;
  2944. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2945. /* left-only or full update, swap back */
  2946. swap(sde_enc->phys_encs[0]->intf_idx,
  2947. sde_enc->phys_encs[1]->intf_idx);
  2948. sde_enc->intfs_swapped = false;
  2949. }
  2950. SDE_DEBUG_ENC(sde_enc,
  2951. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2952. is_right_only, sde_enc->intfs_swapped,
  2953. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2954. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2955. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2956. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2957. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2958. *affected_displays);
  2959. /* ppsplit always uses master since ppslave invalid for irqs*/
  2960. if (num_active_phys == 1)
  2961. *affected_displays = BIT(0);
  2962. }
  2963. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2964. struct sde_encoder_kickoff_params *params)
  2965. {
  2966. struct sde_encoder_virt *sde_enc;
  2967. struct sde_encoder_phys *phys;
  2968. int i, num_active_phys;
  2969. bool master_assigned = false;
  2970. if (!drm_enc || !params)
  2971. return;
  2972. sde_enc = to_sde_encoder_virt(drm_enc);
  2973. if (sde_enc->num_phys_encs <= 1)
  2974. return;
  2975. /* count bits set */
  2976. num_active_phys = hweight_long(params->affected_displays);
  2977. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2978. params->affected_displays, num_active_phys);
  2979. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2980. num_active_phys);
  2981. /* for left/right only update, ppsplit master switches interface */
  2982. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2983. &params->affected_displays, num_active_phys);
  2984. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2985. enum sde_enc_split_role prv_role, new_role;
  2986. bool active = false;
  2987. phys = sde_enc->phys_encs[i];
  2988. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  2989. continue;
  2990. active = test_bit(i, &params->affected_displays);
  2991. prv_role = phys->split_role;
  2992. if (active && num_active_phys == 1)
  2993. new_role = ENC_ROLE_SOLO;
  2994. else if (active && !master_assigned)
  2995. new_role = ENC_ROLE_MASTER;
  2996. else if (active)
  2997. new_role = ENC_ROLE_SLAVE;
  2998. else
  2999. new_role = ENC_ROLE_SKIP;
  3000. phys->ops.update_split_role(phys, new_role);
  3001. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3002. sde_enc->cur_master = phys;
  3003. master_assigned = true;
  3004. }
  3005. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3006. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3007. phys->split_role, active);
  3008. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3009. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3010. phys->split_role, active, num_active_phys);
  3011. }
  3012. }
  3013. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3014. {
  3015. struct sde_encoder_virt *sde_enc;
  3016. struct msm_display_info *disp_info;
  3017. if (!drm_enc) {
  3018. SDE_ERROR("invalid encoder\n");
  3019. return false;
  3020. }
  3021. sde_enc = to_sde_encoder_virt(drm_enc);
  3022. disp_info = &sde_enc->disp_info;
  3023. return (disp_info->curr_panel_mode == mode);
  3024. }
  3025. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3026. {
  3027. struct sde_encoder_virt *sde_enc;
  3028. struct sde_encoder_phys *phys;
  3029. unsigned int i;
  3030. struct sde_hw_ctl *ctl;
  3031. if (!drm_enc) {
  3032. SDE_ERROR("invalid encoder\n");
  3033. return;
  3034. }
  3035. sde_enc = to_sde_encoder_virt(drm_enc);
  3036. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3037. phys = sde_enc->phys_encs[i];
  3038. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3039. sde_encoder_check_curr_mode(drm_enc,
  3040. MSM_DISPLAY_CMD_MODE)) {
  3041. ctl = phys->hw_ctl;
  3042. if (ctl->ops.trigger_pending)
  3043. /* update only for command mode primary ctl */
  3044. ctl->ops.trigger_pending(ctl);
  3045. }
  3046. }
  3047. sde_enc->idle_pc_restore = false;
  3048. }
  3049. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3050. {
  3051. struct sde_encoder_virt *sde_enc = container_of(work,
  3052. struct sde_encoder_virt, esd_trigger_work);
  3053. if (!sde_enc) {
  3054. SDE_ERROR("invalid sde encoder\n");
  3055. return;
  3056. }
  3057. sde_encoder_resource_control(&sde_enc->base,
  3058. SDE_ENC_RC_EVENT_KICKOFF);
  3059. }
  3060. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3061. {
  3062. struct sde_encoder_virt *sde_enc = container_of(work,
  3063. struct sde_encoder_virt, input_event_work);
  3064. if (!sde_enc) {
  3065. SDE_ERROR("invalid sde encoder\n");
  3066. return;
  3067. }
  3068. sde_encoder_resource_control(&sde_enc->base,
  3069. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3070. }
  3071. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3072. {
  3073. struct sde_encoder_virt *sde_enc = container_of(work,
  3074. struct sde_encoder_virt, early_wakeup_work);
  3075. if (!sde_enc) {
  3076. SDE_ERROR("invalid sde encoder\n");
  3077. return;
  3078. }
  3079. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3080. sde_encoder_resource_control(&sde_enc->base,
  3081. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3082. SDE_ATRACE_END("encoder_early_wakeup");
  3083. }
  3084. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3085. {
  3086. struct sde_encoder_virt *sde_enc = NULL;
  3087. struct msm_drm_thread *disp_thread = NULL;
  3088. struct msm_drm_private *priv = NULL;
  3089. priv = drm_enc->dev->dev_private;
  3090. sde_enc = to_sde_encoder_virt(drm_enc);
  3091. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3092. SDE_DEBUG_ENC(sde_enc,
  3093. "should only early wake up command mode display\n");
  3094. return;
  3095. }
  3096. if (!sde_enc->crtc || (sde_enc->crtc->index
  3097. >= ARRAY_SIZE(priv->event_thread))) {
  3098. SDE_ERROR("invalid CRTC: %d or crtc index: %d\n",
  3099. sde_enc->crtc == NULL,
  3100. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3101. return;
  3102. }
  3103. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3104. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3105. kthread_queue_work(&disp_thread->worker,
  3106. &sde_enc->early_wakeup_work);
  3107. SDE_ATRACE_END("queue_early_wakeup_work");
  3108. }
  3109. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3110. {
  3111. static const uint64_t timeout_us = 50000;
  3112. static const uint64_t sleep_us = 20;
  3113. struct sde_encoder_virt *sde_enc;
  3114. ktime_t cur_ktime, exp_ktime;
  3115. uint32_t line_count, tmp, i;
  3116. if (!drm_enc) {
  3117. SDE_ERROR("invalid encoder\n");
  3118. return -EINVAL;
  3119. }
  3120. sde_enc = to_sde_encoder_virt(drm_enc);
  3121. if (!sde_enc->cur_master ||
  3122. !sde_enc->cur_master->ops.get_line_count) {
  3123. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3124. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3125. return -EINVAL;
  3126. }
  3127. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3128. line_count = sde_enc->cur_master->ops.get_line_count(
  3129. sde_enc->cur_master);
  3130. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3131. tmp = line_count;
  3132. line_count = sde_enc->cur_master->ops.get_line_count(
  3133. sde_enc->cur_master);
  3134. if (line_count < tmp) {
  3135. SDE_EVT32(DRMID(drm_enc), line_count);
  3136. return 0;
  3137. }
  3138. cur_ktime = ktime_get();
  3139. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3140. break;
  3141. usleep_range(sleep_us / 2, sleep_us);
  3142. }
  3143. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3144. return -ETIMEDOUT;
  3145. }
  3146. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3147. {
  3148. struct drm_encoder *drm_enc;
  3149. struct sde_rm_hw_iter rm_iter;
  3150. bool lm_valid = false;
  3151. bool intf_valid = false;
  3152. if (!phys_enc || !phys_enc->parent) {
  3153. SDE_ERROR("invalid encoder\n");
  3154. return -EINVAL;
  3155. }
  3156. drm_enc = phys_enc->parent;
  3157. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3158. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3159. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3160. phys_enc->has_intf_te)) {
  3161. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3162. SDE_HW_BLK_INTF);
  3163. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3164. struct sde_hw_intf *hw_intf =
  3165. (struct sde_hw_intf *)rm_iter.hw;
  3166. if (!hw_intf)
  3167. continue;
  3168. if (phys_enc->hw_ctl->ops.update_bitmask)
  3169. phys_enc->hw_ctl->ops.update_bitmask(
  3170. phys_enc->hw_ctl,
  3171. SDE_HW_FLUSH_INTF,
  3172. hw_intf->idx, 1);
  3173. intf_valid = true;
  3174. }
  3175. if (!intf_valid) {
  3176. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3177. "intf not found to flush\n");
  3178. return -EFAULT;
  3179. }
  3180. } else {
  3181. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3182. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3183. struct sde_hw_mixer *hw_lm =
  3184. (struct sde_hw_mixer *)rm_iter.hw;
  3185. if (!hw_lm)
  3186. continue;
  3187. /* update LM flush for HW without INTF TE */
  3188. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3189. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3190. phys_enc->hw_ctl,
  3191. hw_lm->idx, 1);
  3192. lm_valid = true;
  3193. }
  3194. if (!lm_valid) {
  3195. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3196. "lm not found to flush\n");
  3197. return -EFAULT;
  3198. }
  3199. }
  3200. return 0;
  3201. }
  3202. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3203. struct sde_encoder_virt *sde_enc)
  3204. {
  3205. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3206. struct sde_hw_mdp *mdptop = NULL;
  3207. sde_enc->dynamic_hdr_updated = false;
  3208. if (sde_enc->cur_master) {
  3209. mdptop = sde_enc->cur_master->hw_mdptop;
  3210. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3211. sde_enc->cur_master->connector);
  3212. }
  3213. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3214. return;
  3215. if (mdptop->ops.set_hdr_plus_metadata) {
  3216. sde_enc->dynamic_hdr_updated = true;
  3217. mdptop->ops.set_hdr_plus_metadata(
  3218. mdptop, dhdr_meta->dynamic_hdr_payload,
  3219. dhdr_meta->dynamic_hdr_payload_size,
  3220. sde_enc->cur_master->intf_idx == INTF_0 ?
  3221. 0 : 1);
  3222. }
  3223. }
  3224. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3225. {
  3226. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3227. struct sde_encoder_phys *phys;
  3228. int i;
  3229. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3230. phys = sde_enc->phys_encs[i];
  3231. if (phys && phys->ops.hw_reset)
  3232. phys->ops.hw_reset(phys);
  3233. }
  3234. }
  3235. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3236. struct sde_encoder_kickoff_params *params)
  3237. {
  3238. struct sde_encoder_virt *sde_enc;
  3239. struct sde_encoder_phys *phys;
  3240. struct sde_kms *sde_kms = NULL;
  3241. struct sde_crtc *sde_crtc;
  3242. bool needs_hw_reset = false, is_cmd_mode;
  3243. int i, rc, ret = 0;
  3244. struct msm_display_info *disp_info;
  3245. if (!drm_enc || !params || !drm_enc->dev ||
  3246. !drm_enc->dev->dev_private) {
  3247. SDE_ERROR("invalid args\n");
  3248. return -EINVAL;
  3249. }
  3250. sde_enc = to_sde_encoder_virt(drm_enc);
  3251. sde_kms = sde_encoder_get_kms(drm_enc);
  3252. if (!sde_kms)
  3253. return -EINVAL;
  3254. disp_info = &sde_enc->disp_info;
  3255. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3256. SDE_DEBUG_ENC(sde_enc, "\n");
  3257. SDE_EVT32(DRMID(drm_enc));
  3258. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3259. MSM_DISPLAY_CMD_MODE);
  3260. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3261. && is_cmd_mode)
  3262. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3263. sde_enc->cur_master->connector->state,
  3264. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3265. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3266. /* prepare for next kickoff, may include waiting on previous kickoff */
  3267. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3268. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3269. phys = sde_enc->phys_encs[i];
  3270. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3271. params->recovery_events_enabled =
  3272. sde_enc->recovery_events_enabled;
  3273. if (phys) {
  3274. if (phys->ops.prepare_for_kickoff) {
  3275. rc = phys->ops.prepare_for_kickoff(
  3276. phys, params);
  3277. if (rc)
  3278. ret = rc;
  3279. }
  3280. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3281. needs_hw_reset = true;
  3282. _sde_encoder_setup_dither(phys);
  3283. if (sde_enc->cur_master &&
  3284. sde_connector_is_qsync_updated(
  3285. sde_enc->cur_master->connector)) {
  3286. _helper_flush_qsync(phys);
  3287. }
  3288. }
  3289. }
  3290. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3291. if (rc) {
  3292. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3293. ret = rc;
  3294. goto end;
  3295. }
  3296. /* if any phys needs reset, reset all phys, in-order */
  3297. if (needs_hw_reset)
  3298. sde_encoder_needs_hw_reset(drm_enc);
  3299. _sde_encoder_update_master(drm_enc, params);
  3300. _sde_encoder_update_roi(drm_enc);
  3301. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3302. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3303. if (rc) {
  3304. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3305. sde_enc->cur_master->connector->base.id,
  3306. rc);
  3307. ret = rc;
  3308. }
  3309. }
  3310. if (sde_enc->cur_master &&
  3311. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3312. !sde_enc->cur_master->cont_splash_enabled)) {
  3313. rc = sde_encoder_dce_setup(sde_enc, params);
  3314. if (rc) {
  3315. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3316. ret = rc;
  3317. }
  3318. }
  3319. sde_encoder_dce_flush(sde_enc);
  3320. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3321. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3322. sde_enc->cur_master, sde_kms->qdss_enabled);
  3323. end:
  3324. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3325. return ret;
  3326. }
  3327. /**
  3328. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3329. * with the specified encoder, and unstage all pipes from it
  3330. * @encoder: encoder pointer
  3331. * Returns: 0 on success
  3332. */
  3333. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3334. {
  3335. struct sde_encoder_virt *sde_enc;
  3336. struct sde_encoder_phys *phys;
  3337. unsigned int i;
  3338. int rc = 0;
  3339. if (!drm_enc) {
  3340. SDE_ERROR("invalid encoder\n");
  3341. return -EINVAL;
  3342. }
  3343. sde_enc = to_sde_encoder_virt(drm_enc);
  3344. SDE_ATRACE_BEGIN("encoder_release_lm");
  3345. SDE_DEBUG_ENC(sde_enc, "\n");
  3346. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3347. phys = sde_enc->phys_encs[i];
  3348. if (!phys)
  3349. continue;
  3350. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3351. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3352. if (rc)
  3353. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3354. }
  3355. SDE_ATRACE_END("encoder_release_lm");
  3356. return rc;
  3357. }
  3358. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3359. {
  3360. struct sde_encoder_virt *sde_enc;
  3361. struct sde_encoder_phys *phys;
  3362. unsigned int i;
  3363. if (!drm_enc) {
  3364. SDE_ERROR("invalid encoder\n");
  3365. return;
  3366. }
  3367. SDE_ATRACE_BEGIN("encoder_kickoff");
  3368. sde_enc = to_sde_encoder_virt(drm_enc);
  3369. SDE_DEBUG_ENC(sde_enc, "\n");
  3370. /* create a 'no pipes' commit to release buffers on errors */
  3371. if (is_error)
  3372. _sde_encoder_reset_ctl_hw(drm_enc);
  3373. /* All phys encs are ready to go, trigger the kickoff */
  3374. _sde_encoder_kickoff_phys(sde_enc);
  3375. /* allow phys encs to handle any post-kickoff business */
  3376. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3377. phys = sde_enc->phys_encs[i];
  3378. if (phys && phys->ops.handle_post_kickoff)
  3379. phys->ops.handle_post_kickoff(phys);
  3380. }
  3381. SDE_ATRACE_END("encoder_kickoff");
  3382. }
  3383. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3384. struct sde_hw_pp_vsync_info *info)
  3385. {
  3386. struct sde_encoder_virt *sde_enc;
  3387. struct sde_encoder_phys *phys;
  3388. int i, ret;
  3389. if (!drm_enc || !info)
  3390. return;
  3391. sde_enc = to_sde_encoder_virt(drm_enc);
  3392. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3393. phys = sde_enc->phys_encs[i];
  3394. if (phys && phys->hw_intf && phys->hw_pp
  3395. && phys->hw_intf->ops.get_vsync_info) {
  3396. ret = phys->hw_intf->ops.get_vsync_info(
  3397. phys->hw_intf, &info[i]);
  3398. if (!ret) {
  3399. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3400. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3401. }
  3402. }
  3403. }
  3404. }
  3405. void sde_encoder_helper_get_transfer_time(struct drm_encoder *drm_enc,
  3406. u32 *transfer_time_us)
  3407. {
  3408. struct sde_encoder_virt *sde_enc;
  3409. struct msm_mode_info *info;
  3410. if (!drm_enc || !transfer_time_us) {
  3411. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3412. !transfer_time_us);
  3413. return;
  3414. }
  3415. sde_enc = to_sde_encoder_virt(drm_enc);
  3416. info = &sde_enc->mode_info;
  3417. *transfer_time_us = info->mdp_transfer_time_us;
  3418. }
  3419. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3420. struct drm_framebuffer *fb)
  3421. {
  3422. struct drm_encoder *drm_enc;
  3423. struct sde_hw_mixer_cfg mixer;
  3424. struct sde_rm_hw_iter lm_iter;
  3425. bool lm_valid = false;
  3426. if (!phys_enc || !phys_enc->parent) {
  3427. SDE_ERROR("invalid encoder\n");
  3428. return -EINVAL;
  3429. }
  3430. drm_enc = phys_enc->parent;
  3431. memset(&mixer, 0, sizeof(mixer));
  3432. /* reset associated CTL/LMs */
  3433. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3434. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3435. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3436. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3437. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3438. if (!hw_lm)
  3439. continue;
  3440. /* need to flush LM to remove it */
  3441. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3442. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3443. phys_enc->hw_ctl,
  3444. hw_lm->idx, 1);
  3445. if (fb) {
  3446. /* assume a single LM if targeting a frame buffer */
  3447. if (lm_valid)
  3448. continue;
  3449. mixer.out_height = fb->height;
  3450. mixer.out_width = fb->width;
  3451. if (hw_lm->ops.setup_mixer_out)
  3452. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3453. }
  3454. lm_valid = true;
  3455. /* only enable border color on LM */
  3456. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3457. phys_enc->hw_ctl->ops.setup_blendstage(
  3458. phys_enc->hw_ctl, hw_lm->idx, NULL);
  3459. }
  3460. if (!lm_valid) {
  3461. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3462. return -EFAULT;
  3463. }
  3464. return 0;
  3465. }
  3466. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3467. {
  3468. struct sde_encoder_virt *sde_enc;
  3469. struct sde_encoder_phys *phys;
  3470. int i, rc = 0, ret = 0;
  3471. struct sde_hw_ctl *ctl;
  3472. if (!drm_enc) {
  3473. SDE_ERROR("invalid encoder\n");
  3474. return -EINVAL;
  3475. }
  3476. sde_enc = to_sde_encoder_virt(drm_enc);
  3477. /* update the qsync parameters for the current frame */
  3478. if (sde_enc->cur_master)
  3479. sde_connector_set_qsync_params(
  3480. sde_enc->cur_master->connector);
  3481. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3482. phys = sde_enc->phys_encs[i];
  3483. if (phys && phys->ops.prepare_commit)
  3484. phys->ops.prepare_commit(phys);
  3485. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3486. ret = -ETIMEDOUT;
  3487. if (phys && phys->hw_ctl) {
  3488. ctl = phys->hw_ctl;
  3489. /*
  3490. * avoid clearing the pending flush during the first
  3491. * frame update after idle power collpase as the
  3492. * restore path would have updated the pending flush
  3493. */
  3494. if (!sde_enc->idle_pc_restore &&
  3495. ctl->ops.clear_pending_flush)
  3496. ctl->ops.clear_pending_flush(ctl);
  3497. }
  3498. }
  3499. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3500. rc = sde_connector_prepare_commit(
  3501. sde_enc->cur_master->connector);
  3502. if (rc)
  3503. SDE_ERROR_ENC(sde_enc,
  3504. "prepare commit failed conn %d rc %d\n",
  3505. sde_enc->cur_master->connector->base.id,
  3506. rc);
  3507. }
  3508. return ret;
  3509. }
  3510. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3511. bool enable, u32 frame_count)
  3512. {
  3513. if (!phys_enc)
  3514. return;
  3515. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3516. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3517. enable, frame_count);
  3518. }
  3519. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3520. bool nonblock, u32 *misr_value)
  3521. {
  3522. if (!phys_enc)
  3523. return -EINVAL;
  3524. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3525. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3526. nonblock, misr_value) : -ENOTSUPP;
  3527. }
  3528. #ifdef CONFIG_DEBUG_FS
  3529. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3530. {
  3531. struct sde_encoder_virt *sde_enc;
  3532. int i;
  3533. if (!s || !s->private)
  3534. return -EINVAL;
  3535. sde_enc = s->private;
  3536. mutex_lock(&sde_enc->enc_lock);
  3537. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3538. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3539. if (!phys)
  3540. continue;
  3541. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3542. phys->intf_idx - INTF_0,
  3543. atomic_read(&phys->vsync_cnt),
  3544. atomic_read(&phys->underrun_cnt));
  3545. switch (phys->intf_mode) {
  3546. case INTF_MODE_VIDEO:
  3547. seq_puts(s, "mode: video\n");
  3548. break;
  3549. case INTF_MODE_CMD:
  3550. seq_puts(s, "mode: command\n");
  3551. break;
  3552. case INTF_MODE_WB_BLOCK:
  3553. seq_puts(s, "mode: wb block\n");
  3554. break;
  3555. case INTF_MODE_WB_LINE:
  3556. seq_puts(s, "mode: wb line\n");
  3557. break;
  3558. default:
  3559. seq_puts(s, "mode: ???\n");
  3560. break;
  3561. }
  3562. }
  3563. mutex_unlock(&sde_enc->enc_lock);
  3564. return 0;
  3565. }
  3566. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3567. struct file *file)
  3568. {
  3569. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3570. }
  3571. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3572. const char __user *user_buf, size_t count, loff_t *ppos)
  3573. {
  3574. struct sde_encoder_virt *sde_enc;
  3575. char buf[MISR_BUFF_SIZE + 1];
  3576. size_t buff_copy;
  3577. u32 frame_count, enable;
  3578. struct sde_kms *sde_kms = NULL;
  3579. struct drm_encoder *drm_enc;
  3580. if (!file || !file->private_data)
  3581. return -EINVAL;
  3582. sde_enc = file->private_data;
  3583. if (!sde_enc)
  3584. return -EINVAL;
  3585. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3586. if (!sde_kms)
  3587. return -EINVAL;
  3588. drm_enc = &sde_enc->base;
  3589. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3590. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3591. return -ENOTSUPP;
  3592. }
  3593. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3594. if (copy_from_user(buf, user_buf, buff_copy))
  3595. return -EINVAL;
  3596. buf[buff_copy] = 0; /* end of string */
  3597. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3598. return -EINVAL;
  3599. sde_enc->misr_enable = enable;
  3600. sde_enc->misr_reconfigure = true;
  3601. sde_enc->misr_frame_count = frame_count;
  3602. return count;
  3603. }
  3604. static ssize_t _sde_encoder_misr_read(struct file *file,
  3605. char __user *user_buff, size_t count, loff_t *ppos)
  3606. {
  3607. struct sde_encoder_virt *sde_enc;
  3608. struct sde_kms *sde_kms = NULL;
  3609. struct drm_encoder *drm_enc;
  3610. int i = 0, len = 0;
  3611. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3612. int rc;
  3613. if (*ppos)
  3614. return 0;
  3615. if (!file || !file->private_data)
  3616. return -EINVAL;
  3617. sde_enc = file->private_data;
  3618. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3619. if (!sde_kms)
  3620. return -EINVAL;
  3621. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3622. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3623. return -ENOTSUPP;
  3624. }
  3625. drm_enc = &sde_enc->base;
  3626. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3627. if (rc < 0)
  3628. return rc;
  3629. if (!sde_enc->misr_enable) {
  3630. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3631. "disabled\n");
  3632. goto buff_check;
  3633. }
  3634. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3635. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3636. u32 misr_value = 0;
  3637. if (!phys || !phys->ops.collect_misr) {
  3638. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3639. "invalid\n");
  3640. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3641. continue;
  3642. }
  3643. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3644. if (rc) {
  3645. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3646. "invalid\n");
  3647. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3648. rc);
  3649. continue;
  3650. } else {
  3651. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3652. "Intf idx:%d\n",
  3653. phys->intf_idx - INTF_0);
  3654. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3655. "0x%x\n", misr_value);
  3656. }
  3657. }
  3658. buff_check:
  3659. if (count <= len) {
  3660. len = 0;
  3661. goto end;
  3662. }
  3663. if (copy_to_user(user_buff, buf, len)) {
  3664. len = -EFAULT;
  3665. goto end;
  3666. }
  3667. *ppos += len; /* increase offset */
  3668. end:
  3669. pm_runtime_put_sync(drm_enc->dev->dev);
  3670. return len;
  3671. }
  3672. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3673. {
  3674. struct sde_encoder_virt *sde_enc;
  3675. struct sde_kms *sde_kms;
  3676. int i;
  3677. static const struct file_operations debugfs_status_fops = {
  3678. .open = _sde_encoder_debugfs_status_open,
  3679. .read = seq_read,
  3680. .llseek = seq_lseek,
  3681. .release = single_release,
  3682. };
  3683. static const struct file_operations debugfs_misr_fops = {
  3684. .open = simple_open,
  3685. .read = _sde_encoder_misr_read,
  3686. .write = _sde_encoder_misr_setup,
  3687. };
  3688. char name[SDE_NAME_SIZE];
  3689. if (!drm_enc) {
  3690. SDE_ERROR("invalid encoder\n");
  3691. return -EINVAL;
  3692. }
  3693. sde_enc = to_sde_encoder_virt(drm_enc);
  3694. sde_kms = sde_encoder_get_kms(drm_enc);
  3695. if (!sde_kms) {
  3696. SDE_ERROR("invalid sde_kms\n");
  3697. return -EINVAL;
  3698. }
  3699. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3700. /* create overall sub-directory for the encoder */
  3701. sde_enc->debugfs_root = debugfs_create_dir(name,
  3702. drm_enc->dev->primary->debugfs_root);
  3703. if (!sde_enc->debugfs_root)
  3704. return -ENOMEM;
  3705. /* don't error check these */
  3706. debugfs_create_file("status", 0400,
  3707. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3708. debugfs_create_file("misr_data", 0600,
  3709. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3710. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3711. &sde_enc->idle_pc_enabled);
  3712. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3713. &sde_enc->frame_trigger_mode);
  3714. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3715. if (sde_enc->phys_encs[i] &&
  3716. sde_enc->phys_encs[i]->ops.late_register)
  3717. sde_enc->phys_encs[i]->ops.late_register(
  3718. sde_enc->phys_encs[i],
  3719. sde_enc->debugfs_root);
  3720. return 0;
  3721. }
  3722. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3723. {
  3724. struct sde_encoder_virt *sde_enc;
  3725. if (!drm_enc)
  3726. return;
  3727. sde_enc = to_sde_encoder_virt(drm_enc);
  3728. debugfs_remove_recursive(sde_enc->debugfs_root);
  3729. }
  3730. #else
  3731. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3732. {
  3733. return 0;
  3734. }
  3735. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3736. {
  3737. }
  3738. #endif
  3739. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3740. {
  3741. return _sde_encoder_init_debugfs(encoder);
  3742. }
  3743. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3744. {
  3745. _sde_encoder_destroy_debugfs(encoder);
  3746. }
  3747. static int sde_encoder_virt_add_phys_encs(
  3748. struct msm_display_info *disp_info,
  3749. struct sde_encoder_virt *sde_enc,
  3750. struct sde_enc_phys_init_params *params)
  3751. {
  3752. struct sde_encoder_phys *enc = NULL;
  3753. u32 display_caps = disp_info->capabilities;
  3754. SDE_DEBUG_ENC(sde_enc, "\n");
  3755. /*
  3756. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3757. * in this function, check up-front.
  3758. */
  3759. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3760. ARRAY_SIZE(sde_enc->phys_encs)) {
  3761. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3762. sde_enc->num_phys_encs);
  3763. return -EINVAL;
  3764. }
  3765. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3766. enc = sde_encoder_phys_vid_init(params);
  3767. if (IS_ERR_OR_NULL(enc)) {
  3768. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3769. PTR_ERR(enc));
  3770. return !enc ? -EINVAL : PTR_ERR(enc);
  3771. }
  3772. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3773. }
  3774. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3775. enc = sde_encoder_phys_cmd_init(params);
  3776. if (IS_ERR_OR_NULL(enc)) {
  3777. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3778. PTR_ERR(enc));
  3779. return !enc ? -EINVAL : PTR_ERR(enc);
  3780. }
  3781. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3782. }
  3783. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3784. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3785. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3786. else
  3787. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3788. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3789. ++sde_enc->num_phys_encs;
  3790. return 0;
  3791. }
  3792. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3793. struct sde_enc_phys_init_params *params)
  3794. {
  3795. struct sde_encoder_phys *enc = NULL;
  3796. if (!sde_enc) {
  3797. SDE_ERROR("invalid encoder\n");
  3798. return -EINVAL;
  3799. }
  3800. SDE_DEBUG_ENC(sde_enc, "\n");
  3801. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3802. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3803. sde_enc->num_phys_encs);
  3804. return -EINVAL;
  3805. }
  3806. enc = sde_encoder_phys_wb_init(params);
  3807. if (IS_ERR_OR_NULL(enc)) {
  3808. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3809. PTR_ERR(enc));
  3810. return !enc ? -EINVAL : PTR_ERR(enc);
  3811. }
  3812. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3813. ++sde_enc->num_phys_encs;
  3814. return 0;
  3815. }
  3816. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3817. struct sde_kms *sde_kms,
  3818. struct msm_display_info *disp_info,
  3819. int *drm_enc_mode)
  3820. {
  3821. int ret = 0;
  3822. int i = 0;
  3823. enum sde_intf_type intf_type;
  3824. struct sde_encoder_virt_ops parent_ops = {
  3825. sde_encoder_vblank_callback,
  3826. sde_encoder_underrun_callback,
  3827. sde_encoder_frame_done_callback,
  3828. sde_encoder_get_qsync_fps_callback,
  3829. };
  3830. struct sde_enc_phys_init_params phys_params;
  3831. if (!sde_enc || !sde_kms) {
  3832. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3833. !sde_enc, !sde_kms);
  3834. return -EINVAL;
  3835. }
  3836. memset(&phys_params, 0, sizeof(phys_params));
  3837. phys_params.sde_kms = sde_kms;
  3838. phys_params.parent = &sde_enc->base;
  3839. phys_params.parent_ops = parent_ops;
  3840. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3841. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3842. SDE_DEBUG("\n");
  3843. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3844. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3845. intf_type = INTF_DSI;
  3846. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3847. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3848. intf_type = INTF_HDMI;
  3849. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3850. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3851. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3852. else
  3853. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3854. intf_type = INTF_DP;
  3855. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3856. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3857. intf_type = INTF_WB;
  3858. } else {
  3859. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3860. return -EINVAL;
  3861. }
  3862. WARN_ON(disp_info->num_of_h_tiles < 1);
  3863. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3864. sde_enc->te_source = disp_info->te_source;
  3865. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3866. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3867. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3868. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3869. mutex_lock(&sde_enc->enc_lock);
  3870. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3871. /*
  3872. * Left-most tile is at index 0, content is controller id
  3873. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3874. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3875. */
  3876. u32 controller_id = disp_info->h_tile_instance[i];
  3877. if (disp_info->num_of_h_tiles > 1) {
  3878. if (i == 0)
  3879. phys_params.split_role = ENC_ROLE_MASTER;
  3880. else
  3881. phys_params.split_role = ENC_ROLE_SLAVE;
  3882. } else {
  3883. phys_params.split_role = ENC_ROLE_SOLO;
  3884. }
  3885. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3886. i, controller_id, phys_params.split_role);
  3887. if (sde_enc->ops.phys_init) {
  3888. struct sde_encoder_phys *enc;
  3889. enc = sde_enc->ops.phys_init(intf_type,
  3890. controller_id,
  3891. &phys_params);
  3892. if (enc) {
  3893. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3894. enc;
  3895. ++sde_enc->num_phys_encs;
  3896. } else
  3897. SDE_ERROR_ENC(sde_enc,
  3898. "failed to add phys encs\n");
  3899. continue;
  3900. }
  3901. if (intf_type == INTF_WB) {
  3902. phys_params.intf_idx = INTF_MAX;
  3903. phys_params.wb_idx = sde_encoder_get_wb(
  3904. sde_kms->catalog,
  3905. intf_type, controller_id);
  3906. if (phys_params.wb_idx == WB_MAX) {
  3907. SDE_ERROR_ENC(sde_enc,
  3908. "could not get wb: type %d, id %d\n",
  3909. intf_type, controller_id);
  3910. ret = -EINVAL;
  3911. }
  3912. } else {
  3913. phys_params.wb_idx = WB_MAX;
  3914. phys_params.intf_idx = sde_encoder_get_intf(
  3915. sde_kms->catalog, intf_type,
  3916. controller_id);
  3917. if (phys_params.intf_idx == INTF_MAX) {
  3918. SDE_ERROR_ENC(sde_enc,
  3919. "could not get wb: type %d, id %d\n",
  3920. intf_type, controller_id);
  3921. ret = -EINVAL;
  3922. }
  3923. }
  3924. if (!ret) {
  3925. if (intf_type == INTF_WB)
  3926. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3927. &phys_params);
  3928. else
  3929. ret = sde_encoder_virt_add_phys_encs(
  3930. disp_info,
  3931. sde_enc,
  3932. &phys_params);
  3933. if (ret)
  3934. SDE_ERROR_ENC(sde_enc,
  3935. "failed to add phys encs\n");
  3936. }
  3937. }
  3938. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3939. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3940. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  3941. if (vid_phys) {
  3942. atomic_set(&vid_phys->vsync_cnt, 0);
  3943. atomic_set(&vid_phys->underrun_cnt, 0);
  3944. }
  3945. if (cmd_phys) {
  3946. atomic_set(&cmd_phys->vsync_cnt, 0);
  3947. atomic_set(&cmd_phys->underrun_cnt, 0);
  3948. }
  3949. }
  3950. mutex_unlock(&sde_enc->enc_lock);
  3951. return ret;
  3952. }
  3953. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  3954. .mode_set = sde_encoder_virt_mode_set,
  3955. .disable = sde_encoder_virt_disable,
  3956. .enable = sde_encoder_virt_enable,
  3957. .atomic_check = sde_encoder_virt_atomic_check,
  3958. };
  3959. static const struct drm_encoder_funcs sde_encoder_funcs = {
  3960. .destroy = sde_encoder_destroy,
  3961. .late_register = sde_encoder_late_register,
  3962. .early_unregister = sde_encoder_early_unregister,
  3963. };
  3964. struct drm_encoder *sde_encoder_init_with_ops(
  3965. struct drm_device *dev,
  3966. struct msm_display_info *disp_info,
  3967. const struct sde_encoder_ops *ops)
  3968. {
  3969. struct msm_drm_private *priv = dev->dev_private;
  3970. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  3971. struct drm_encoder *drm_enc = NULL;
  3972. struct sde_encoder_virt *sde_enc = NULL;
  3973. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  3974. char name[SDE_NAME_SIZE];
  3975. int ret = 0, i, intf_index = INTF_MAX;
  3976. struct sde_encoder_phys *phys = NULL;
  3977. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  3978. if (!sde_enc) {
  3979. ret = -ENOMEM;
  3980. goto fail;
  3981. }
  3982. if (ops)
  3983. sde_enc->ops = *ops;
  3984. mutex_init(&sde_enc->enc_lock);
  3985. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  3986. &drm_enc_mode);
  3987. if (ret)
  3988. goto fail;
  3989. sde_enc->cur_master = NULL;
  3990. spin_lock_init(&sde_enc->enc_spinlock);
  3991. mutex_init(&sde_enc->vblank_ctl_lock);
  3992. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  3993. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3994. drm_enc = &sde_enc->base;
  3995. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  3996. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  3997. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3998. phys = sde_enc->phys_encs[i];
  3999. if (!phys)
  4000. continue;
  4001. if (phys->ops.is_master && phys->ops.is_master(phys))
  4002. intf_index = phys->intf_idx - INTF_0;
  4003. }
  4004. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4005. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4006. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4007. SDE_RSC_PRIMARY_DISP_CLIENT :
  4008. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4009. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4010. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4011. PTR_ERR(sde_enc->rsc_client));
  4012. sde_enc->rsc_client = NULL;
  4013. }
  4014. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4015. ret = _sde_encoder_input_handler(sde_enc);
  4016. if (ret)
  4017. SDE_ERROR(
  4018. "input handler registration failed, rc = %d\n", ret);
  4019. }
  4020. mutex_init(&sde_enc->rc_lock);
  4021. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4022. sde_encoder_off_work);
  4023. sde_enc->vblank_enabled = false;
  4024. sde_enc->qdss_status = false;
  4025. kthread_init_work(&sde_enc->input_event_work,
  4026. sde_encoder_input_event_work_handler);
  4027. kthread_init_work(&sde_enc->early_wakeup_work,
  4028. sde_encoder_early_wakeup_work_handler);
  4029. kthread_init_work(&sde_enc->esd_trigger_work,
  4030. sde_encoder_esd_trigger_work_handler);
  4031. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4032. SDE_DEBUG_ENC(sde_enc, "created\n");
  4033. return drm_enc;
  4034. fail:
  4035. SDE_ERROR("failed to create encoder\n");
  4036. if (drm_enc)
  4037. sde_encoder_destroy(drm_enc);
  4038. return ERR_PTR(ret);
  4039. }
  4040. struct drm_encoder *sde_encoder_init(
  4041. struct drm_device *dev,
  4042. struct msm_display_info *disp_info)
  4043. {
  4044. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4045. }
  4046. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4047. enum msm_event_wait event)
  4048. {
  4049. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4050. struct sde_encoder_virt *sde_enc = NULL;
  4051. int i, ret = 0;
  4052. char atrace_buf[32];
  4053. if (!drm_enc) {
  4054. SDE_ERROR("invalid encoder\n");
  4055. return -EINVAL;
  4056. }
  4057. sde_enc = to_sde_encoder_virt(drm_enc);
  4058. SDE_DEBUG_ENC(sde_enc, "\n");
  4059. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4060. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4061. switch (event) {
  4062. case MSM_ENC_COMMIT_DONE:
  4063. fn_wait = phys->ops.wait_for_commit_done;
  4064. break;
  4065. case MSM_ENC_TX_COMPLETE:
  4066. fn_wait = phys->ops.wait_for_tx_complete;
  4067. break;
  4068. case MSM_ENC_VBLANK:
  4069. fn_wait = phys->ops.wait_for_vblank;
  4070. break;
  4071. case MSM_ENC_ACTIVE_REGION:
  4072. fn_wait = phys->ops.wait_for_active;
  4073. break;
  4074. default:
  4075. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4076. event);
  4077. return -EINVAL;
  4078. }
  4079. if (phys && fn_wait) {
  4080. snprintf(atrace_buf, sizeof(atrace_buf),
  4081. "wait_completion_event_%d", event);
  4082. SDE_ATRACE_BEGIN(atrace_buf);
  4083. ret = fn_wait(phys);
  4084. SDE_ATRACE_END(atrace_buf);
  4085. if (ret)
  4086. return ret;
  4087. }
  4088. }
  4089. return ret;
  4090. }
  4091. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4092. u64 *l_bound, u64 *u_bound)
  4093. {
  4094. struct sde_encoder_virt *sde_enc;
  4095. u64 jitter_ns, frametime_ns;
  4096. struct msm_mode_info *info;
  4097. if (!drm_enc) {
  4098. SDE_ERROR("invalid encoder\n");
  4099. return;
  4100. }
  4101. sde_enc = to_sde_encoder_virt(drm_enc);
  4102. info = &sde_enc->mode_info;
  4103. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4104. jitter_ns = info->jitter_numer * frametime_ns;
  4105. do_div(jitter_ns, info->jitter_denom * 100);
  4106. *l_bound = frametime_ns - jitter_ns;
  4107. *u_bound = frametime_ns + jitter_ns;
  4108. }
  4109. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4110. {
  4111. struct sde_encoder_virt *sde_enc;
  4112. if (!drm_enc) {
  4113. SDE_ERROR("invalid encoder\n");
  4114. return 0;
  4115. }
  4116. sde_enc = to_sde_encoder_virt(drm_enc);
  4117. return sde_enc->mode_info.frame_rate;
  4118. }
  4119. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4120. {
  4121. struct sde_encoder_virt *sde_enc = NULL;
  4122. int i;
  4123. if (!encoder) {
  4124. SDE_ERROR("invalid encoder\n");
  4125. return INTF_MODE_NONE;
  4126. }
  4127. sde_enc = to_sde_encoder_virt(encoder);
  4128. if (sde_enc->cur_master)
  4129. return sde_enc->cur_master->intf_mode;
  4130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4132. if (phys)
  4133. return phys->intf_mode;
  4134. }
  4135. return INTF_MODE_NONE;
  4136. }
  4137. static void _sde_encoder_cache_hw_res_cont_splash(
  4138. struct drm_encoder *encoder,
  4139. struct sde_kms *sde_kms)
  4140. {
  4141. int i, idx;
  4142. struct sde_encoder_virt *sde_enc;
  4143. struct sde_encoder_phys *phys_enc;
  4144. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4145. sde_enc = to_sde_encoder_virt(encoder);
  4146. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4147. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4148. sde_enc->hw_pp[i] = NULL;
  4149. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4150. break;
  4151. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4152. }
  4153. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4154. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4155. sde_enc->hw_dsc[i] = NULL;
  4156. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4157. break;
  4158. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4159. }
  4160. /*
  4161. * If we have multiple phys encoders with one controller, make
  4162. * sure to populate the controller pointer in both phys encoders.
  4163. */
  4164. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4165. phys_enc = sde_enc->phys_encs[idx];
  4166. phys_enc->hw_ctl = NULL;
  4167. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4168. SDE_HW_BLK_CTL);
  4169. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4170. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4171. phys_enc->hw_ctl =
  4172. (struct sde_hw_ctl *) ctl_iter.hw;
  4173. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4174. phys_enc->intf_idx, phys_enc->hw_ctl);
  4175. }
  4176. }
  4177. }
  4178. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4179. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4180. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4181. phys->hw_intf = NULL;
  4182. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4183. break;
  4184. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4185. }
  4186. }
  4187. /**
  4188. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4189. * device bootup when cont_splash is enabled
  4190. * @drm_enc: Pointer to drm encoder structure
  4191. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4192. * @enable: boolean indicates enable or displae state of splash
  4193. * @Return: true if successful in updating the encoder structure
  4194. */
  4195. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4196. struct sde_splash_display *splash_display, bool enable)
  4197. {
  4198. struct sde_encoder_virt *sde_enc;
  4199. struct msm_drm_private *priv;
  4200. struct sde_kms *sde_kms;
  4201. struct drm_connector *conn = NULL;
  4202. struct sde_connector *sde_conn = NULL;
  4203. struct sde_connector_state *sde_conn_state = NULL;
  4204. struct drm_display_mode *drm_mode = NULL;
  4205. struct sde_encoder_phys *phys_enc;
  4206. int ret = 0, i;
  4207. if (!encoder) {
  4208. SDE_ERROR("invalid drm enc\n");
  4209. return -EINVAL;
  4210. }
  4211. sde_enc = to_sde_encoder_virt(encoder);
  4212. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4213. if (!sde_kms) {
  4214. SDE_ERROR("invalid sde_kms\n");
  4215. return -EINVAL;
  4216. }
  4217. priv = encoder->dev->dev_private;
  4218. if (!priv->num_connectors) {
  4219. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4220. return -EINVAL;
  4221. }
  4222. SDE_DEBUG_ENC(sde_enc,
  4223. "num of connectors: %d\n", priv->num_connectors);
  4224. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4225. if (!enable) {
  4226. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4227. phys_enc = sde_enc->phys_encs[i];
  4228. if (phys_enc)
  4229. phys_enc->cont_splash_enabled = false;
  4230. }
  4231. return ret;
  4232. }
  4233. if (!splash_display) {
  4234. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4235. return -EINVAL;
  4236. }
  4237. for (i = 0; i < priv->num_connectors; i++) {
  4238. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4239. priv->connectors[i]->base.id);
  4240. sde_conn = to_sde_connector(priv->connectors[i]);
  4241. if (!sde_conn->encoder) {
  4242. SDE_DEBUG_ENC(sde_enc,
  4243. "encoder not attached to connector\n");
  4244. continue;
  4245. }
  4246. if (sde_conn->encoder->base.id
  4247. == encoder->base.id) {
  4248. conn = (priv->connectors[i]);
  4249. break;
  4250. }
  4251. }
  4252. if (!conn || !conn->state) {
  4253. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4254. return -EINVAL;
  4255. }
  4256. sde_conn_state = to_sde_connector_state(conn->state);
  4257. if (!sde_conn->ops.get_mode_info) {
  4258. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4259. return -EINVAL;
  4260. }
  4261. ret = sde_connector_get_mode_info(&sde_conn->base,
  4262. &encoder->crtc->state->adjusted_mode,
  4263. &sde_conn_state->mode_info);
  4264. if (ret) {
  4265. SDE_ERROR_ENC(sde_enc,
  4266. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4267. return ret;
  4268. }
  4269. if (sde_conn->encoder) {
  4270. conn->state->best_encoder = sde_conn->encoder;
  4271. SDE_DEBUG_ENC(sde_enc,
  4272. "configured cstate->best_encoder to ID = %d\n",
  4273. conn->state->best_encoder->base.id);
  4274. } else {
  4275. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4276. conn->base.id);
  4277. }
  4278. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4279. conn->state, false);
  4280. if (ret) {
  4281. SDE_ERROR_ENC(sde_enc,
  4282. "failed to reserve hw resources, %d\n", ret);
  4283. return ret;
  4284. }
  4285. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4286. sde_connector_get_topology_name(conn));
  4287. drm_mode = &encoder->crtc->state->adjusted_mode;
  4288. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4289. drm_mode->hdisplay, drm_mode->vdisplay);
  4290. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4291. if (encoder->bridge) {
  4292. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4293. /*
  4294. * For cont-splash use case, we update the mode
  4295. * configurations manually. This will skip the
  4296. * usually mode set call when actual frame is
  4297. * pushed from framework. The bridge needs to
  4298. * be updated with the current drm mode by
  4299. * calling the bridge mode set ops.
  4300. */
  4301. if (encoder->bridge->funcs) {
  4302. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4303. encoder->bridge->funcs->mode_set(encoder->bridge,
  4304. drm_mode, drm_mode);
  4305. }
  4306. } else {
  4307. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4308. }
  4309. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4310. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4311. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4312. if (!phys) {
  4313. SDE_ERROR_ENC(sde_enc,
  4314. "phys encoders not initialized\n");
  4315. return -EINVAL;
  4316. }
  4317. /* update connector for master and slave phys encoders */
  4318. phys->connector = conn;
  4319. phys->cont_splash_enabled = true;
  4320. phys->hw_pp = sde_enc->hw_pp[i];
  4321. if (phys->ops.cont_splash_mode_set)
  4322. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4323. if (phys->ops.is_master && phys->ops.is_master(phys))
  4324. sde_enc->cur_master = phys;
  4325. }
  4326. return ret;
  4327. }
  4328. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4329. bool skip_pre_kickoff)
  4330. {
  4331. struct msm_drm_thread *event_thread = NULL;
  4332. struct msm_drm_private *priv = NULL;
  4333. struct sde_encoder_virt *sde_enc = NULL;
  4334. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4335. SDE_ERROR("invalid parameters\n");
  4336. return -EINVAL;
  4337. }
  4338. priv = enc->dev->dev_private;
  4339. sde_enc = to_sde_encoder_virt(enc);
  4340. if (!sde_enc->crtc || (sde_enc->crtc->index
  4341. >= ARRAY_SIZE(priv->event_thread))) {
  4342. SDE_DEBUG_ENC(sde_enc,
  4343. "invalid cached CRTC: %d or crtc index: %d\n",
  4344. sde_enc->crtc == NULL,
  4345. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4346. return -EINVAL;
  4347. }
  4348. SDE_EVT32_VERBOSE(DRMID(enc));
  4349. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4350. if (!skip_pre_kickoff) {
  4351. kthread_queue_work(&event_thread->worker,
  4352. &sde_enc->esd_trigger_work);
  4353. kthread_flush_work(&sde_enc->esd_trigger_work);
  4354. }
  4355. /*
  4356. * panel may stop generating te signal (vsync) during esd failure. rsc
  4357. * hardware may hang without vsync. Avoid rsc hang by generating the
  4358. * vsync from watchdog timer instead of panel.
  4359. */
  4360. sde_encoder_helper_switch_vsync(enc, true);
  4361. if (!skip_pre_kickoff)
  4362. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4363. return 0;
  4364. }
  4365. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4366. {
  4367. struct sde_encoder_virt *sde_enc;
  4368. if (!encoder) {
  4369. SDE_ERROR("invalid drm enc\n");
  4370. return false;
  4371. }
  4372. sde_enc = to_sde_encoder_virt(encoder);
  4373. return sde_enc->recovery_events_enabled;
  4374. }
  4375. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4376. bool enabled)
  4377. {
  4378. struct sde_encoder_virt *sde_enc;
  4379. if (!encoder) {
  4380. SDE_ERROR("invalid drm enc\n");
  4381. return;
  4382. }
  4383. sde_enc = to_sde_encoder_virt(encoder);
  4384. sde_enc->recovery_events_enabled = enabled;
  4385. }